blob: 7ff26c1f4e9c6b2df5ad92031ab0a9277592eea2 [file] [log] [blame]
Paul Mundtcad82442006-01-16 22:14:19 -08001menu "Memory management options"
2
Paul Mundt5f8c9902007-05-08 11:55:21 +09003config QUICKLIST
4 def_bool y
5
Paul Mundtcad82442006-01-16 22:14:19 -08006config MMU
7 bool "Support for memory management hardware"
8 depends on !CPU_SH2
9 default y
10 help
11 Some SH processors (such as SH-2/SH-2A) lack an MMU. In order to
12 boot on these systems, this option must not be set.
13
14 On other systems (such as the SH-3 and 4) where an MMU exists,
15 turning this off will boot the kernel on these machines with the
16 MMU implicitly switched off.
17
Paul Mundte7f93a32006-09-27 17:19:13 +090018config PAGE_OFFSET
19 hex
20 default "0x80000000" if MMU
21 default "0x00000000"
22
23config MEMORY_START
24 hex "Physical memory start address"
25 default "0x08000000"
26 ---help---
27 Computers built with Hitachi SuperH processors always
28 map the ROM starting at address zero. But the processor
29 does not specify the range that RAM takes.
30
31 The physical memory (RAM) start address will be automatically
32 set to 08000000. Other platforms, such as the Solution Engine
33 boards typically map RAM at 0C000000.
34
35 Tweak this only when porting to a new machine which does not
36 already have a defconfig. Changing it from the known correct
37 value on any of the known systems will only lead to disaster.
38
39config MEMORY_SIZE
40 hex "Physical memory size"
41 default "0x00400000"
42 help
43 This sets the default memory size assumed by your SH kernel. It can
44 be overridden as normal by the 'mem=' argument on the kernel command
45 line. If unsure, consult your board specifications or just leave it
46 as 0x00400000 which was the default value before this became
47 configurable.
48
Paul Mundt36bcd392007-11-10 19:16:55 +090049# Physical addressing modes
50
51config 29BIT
52 def_bool !32BIT
53 depends on SUPERH32
54
Paul Mundtcad82442006-01-16 22:14:19 -080055config 32BIT
Paul Mundt36bcd392007-11-10 19:16:55 +090056 bool
57 default y if CPU_SH5
58
59config PMB
Paul Mundtcad82442006-01-16 22:14:19 -080060 bool "Support 32-bit physical addressing through PMB"
Paul Mundt50f63f22007-06-15 18:30:42 +090061 depends on MMU && (CPU_SUBTYPE_SH7780 || CPU_SUBTYPE_SH7785)
Paul Mundt36bcd392007-11-10 19:16:55 +090062 select 32BIT
Paul Mundtcad82442006-01-16 22:14:19 -080063 default y
64 help
65 If you say Y here, physical addressing will be extended to
66 32-bits through the SH-4A PMB. If this is not set, legacy
67 29-bit physical addressing will be used.
68
Paul Mundt21440cf2006-11-20 14:30:26 +090069config X2TLB
70 bool "Enable extended TLB mode"
Paul Mundtc3af3972007-09-27 18:08:46 +090071 depends on (CPU_SHX2 || CPU_SHX3) && MMU && EXPERIMENTAL
Paul Mundt21440cf2006-11-20 14:30:26 +090072 help
73 Selecting this option will enable the extended mode of the SH-X2
74 TLB. For legacy SH-X behaviour and interoperability, say N. For
75 all of the fun new features and a willingless to submit bug reports,
76 say Y.
77
Paul Mundt19f9a342006-09-27 18:33:49 +090078config VSYSCALL
79 bool "Support vsyscall page"
Paul Mundta09063d2007-11-08 18:54:16 +090080 depends on MMU && (CPU_SH3 || CPU_SH4)
Paul Mundt19f9a342006-09-27 18:33:49 +090081 default y
82 help
83 This will enable support for the kernel mapping a vDSO page
84 in process space, and subsequently handing down the entry point
85 to the libc through the ELF auxiliary vector.
86
87 From the kernel side this is used for the signal trampoline.
88 For systems with an MMU that can afford to give up a page,
89 (the default value) say Y.
90
Paul Mundtb241cb02007-06-06 17:52:19 +090091config NUMA
92 bool "Non Uniform Memory Access (NUMA) Support"
Paul Mundt357d5942007-06-11 15:32:07 +090093 depends on MMU && SYS_SUPPORTS_NUMA && EXPERIMENTAL
Paul Mundtb241cb02007-06-06 17:52:19 +090094 default n
95 help
96 Some SH systems have many various memories scattered around
97 the address space, each with varying latencies. This enables
98 support for these blocks by binding them to nodes and allowing
99 memory policies to be used for prioritizing and controlling
100 allocation behaviour.
101
Paul Mundt01066622007-03-28 16:38:13 +0900102config NODES_SHIFT
103 int
Paul Mundt99044942007-08-08 16:45:07 +0900104 default "3" if CPU_SUBTYPE_SHX3
Paul Mundt01066622007-03-28 16:38:13 +0900105 default "1"
106 depends on NEED_MULTIPLE_NODES
107
108config ARCH_FLATMEM_ENABLE
109 def_bool y
Paul Mundt357d5942007-06-11 15:32:07 +0900110 depends on !NUMA
Paul Mundt01066622007-03-28 16:38:13 +0900111
Paul Mundtdfbb9042007-05-23 17:48:36 +0900112config ARCH_SPARSEMEM_ENABLE
113 def_bool y
114 select SPARSEMEM_STATIC
115
116config ARCH_SPARSEMEM_DEFAULT
117 def_bool y
118
Paul Mundt1ce7ddd2007-05-09 13:20:52 +0900119config MAX_ACTIVE_REGIONS
120 int
Paul Mundt7da3b8e2007-08-01 17:52:47 +0900121 default "6" if (CPU_SUBTYPE_SHX3 && SPARSEMEM)
Paul Mundtdc47e9d2007-09-27 16:48:00 +0900122 default "2" if SPARSEMEM && (CPU_SUBTYPE_SH7722 || \
123 CPU_SUBTYPE_SH7785)
Paul Mundt1ce7ddd2007-05-09 13:20:52 +0900124 default "1"
125
Paul Mundt01066622007-03-28 16:38:13 +0900126config ARCH_POPULATES_NODE_MAP
127 def_bool y
128
Paul Mundtdfbb9042007-05-23 17:48:36 +0900129config ARCH_SELECT_MEMORY_MODEL
130 def_bool y
131
Paul Mundt33d63bd2007-06-07 11:32:52 +0900132config ARCH_ENABLE_MEMORY_HOTPLUG
133 def_bool y
134 depends on SPARSEMEM
135
136config ARCH_MEMORY_PROBE
137 def_bool y
138 depends on MEMORY_HOTPLUG
139
Paul Mundtcad82442006-01-16 22:14:19 -0800140choice
Paul Mundt21440cf2006-11-20 14:30:26 +0900141 prompt "Kernel page size"
Paul Mundt4d2cab72007-09-27 10:47:00 +0900142 default PAGE_SIZE_8KB if X2TLB
Paul Mundt21440cf2006-11-20 14:30:26 +0900143 default PAGE_SIZE_4KB
144
145config PAGE_SIZE_4KB
146 bool "4kB"
Paul Mundt4d2cab72007-09-27 10:47:00 +0900147 depends on !X2TLB
Paul Mundt21440cf2006-11-20 14:30:26 +0900148 help
149 This is the default page size used by all SuperH CPUs.
150
151config PAGE_SIZE_8KB
152 bool "8kB"
Paul Mundt4d2cab72007-09-27 10:47:00 +0900153 depends on X2TLB
Paul Mundt21440cf2006-11-20 14:30:26 +0900154 help
155 This enables 8kB pages as supported by SH-X2 and later MMUs.
156
157config PAGE_SIZE_64KB
158 bool "64kB"
Paul Mundt079060c2007-11-11 17:25:10 +0900159 depends on CPU_SH4 || CPU_SH5
Paul Mundt21440cf2006-11-20 14:30:26 +0900160 help
161 This enables support for 64kB pages, possible on all SH-4
Paul Mundt4d2cab72007-09-27 10:47:00 +0900162 CPUs and later.
Paul Mundt21440cf2006-11-20 14:30:26 +0900163
164endchoice
165
166choice
Paul Mundtcad82442006-01-16 22:14:19 -0800167 prompt "HugeTLB page size"
Paul Mundt079060c2007-11-11 17:25:10 +0900168 depends on HUGETLB_PAGE && (CPU_SH4 || CPU_SH5) && MMU
Paul Mundtcad82442006-01-16 22:14:19 -0800169 default HUGETLB_PAGE_SIZE_64K
170
171config HUGETLB_PAGE_SIZE_64K
Paul Mundt21440cf2006-11-20 14:30:26 +0900172 bool "64kB"
173
174config HUGETLB_PAGE_SIZE_256K
175 bool "256kB"
176 depends on X2TLB
Paul Mundtcad82442006-01-16 22:14:19 -0800177
178config HUGETLB_PAGE_SIZE_1MB
179 bool "1MB"
180
Paul Mundt21440cf2006-11-20 14:30:26 +0900181config HUGETLB_PAGE_SIZE_4MB
182 bool "4MB"
183 depends on X2TLB
184
185config HUGETLB_PAGE_SIZE_64MB
186 bool "64MB"
187 depends on X2TLB
188
Paul Mundta09063d2007-11-08 18:54:16 +0900189config HUGETLB_PAGE_SIZE_512MB
190 bool "512MB"
191 depends on CPU_SH5
192
Paul Mundtcad82442006-01-16 22:14:19 -0800193endchoice
194
195source "mm/Kconfig"
196
197endmenu
198
199menu "Cache configuration"
200
201config SH7705_CACHE_32KB
202 bool "Enable 32KB cache size for SH7705"
203 depends on CPU_SUBTYPE_SH7705
204 default y
205
206config SH_DIRECT_MAPPED
207 bool "Use direct-mapped caching"
208 default n
209 help
210 Selecting this option will configure the caches to be direct-mapped,
211 even if the cache supports a 2 or 4-way mode. This is useful primarily
212 for debugging on platforms with 2 and 4-way caches (SH7750R/SH7751R,
213 SH4-202, SH4-501, etc.)
214
215 Turn this option off for platforms that do not have a direct-mapped
216 cache, and you have no need to run the caches in such a configuration.
217
Paul Mundte7bd34a2007-07-31 17:07:28 +0900218choice
219 prompt "Cache mode"
Paul Mundta09063d2007-11-08 18:54:16 +0900220 default CACHE_WRITEBACK if CPU_SH2A || CPU_SH3 || CPU_SH4 || CPU_SH5
Paul Mundte7bd34a2007-07-31 17:07:28 +0900221 default CACHE_WRITETHROUGH if (CPU_SH2 && !CPU_SH2A)
222
223config CACHE_WRITEBACK
224 bool "Write-back"
Paul Mundta09063d2007-11-08 18:54:16 +0900225 depends on CPU_SH2A || CPU_SH3 || CPU_SH4 || CPU_SH5
Paul Mundte7bd34a2007-07-31 17:07:28 +0900226
227config CACHE_WRITETHROUGH
228 bool "Write-through"
Paul Mundtcad82442006-01-16 22:14:19 -0800229 help
230 Selecting this option will configure the caches in write-through
231 mode, as opposed to the default write-back configuration.
232
233 Since there's sill some aliasing issues on SH-4, this option will
234 unfortunately still require the majority of flushing functions to
235 be implemented to deal with aliasing.
236
237 If unsure, say N.
238
Paul Mundte7bd34a2007-07-31 17:07:28 +0900239config CACHE_OFF
240 bool "Off"
241
242endchoice
243
Paul Mundtcad82442006-01-16 22:14:19 -0800244endmenu