blob: 53dfc8398a9666e4ee553f4943f21ea682f814dc [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Jesse Barnes585fb112008-07-29 11:54:06 -070033#include "i915_reg.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080034#include "intel_bios.h"
Zou Nan hai8187a2b2010-05-21 09:08:55 +080035#include "intel_ringbuffer.h"
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetter0ade6382010-08-24 22:18:41 +020038#include <drm/intel-gtt.h>
Jesse Barnes585fb112008-07-29 11:54:06 -070039
Linus Torvalds1da177e2005-04-16 15:20:36 -070040/* General customization:
41 */
42
43#define DRIVER_AUTHOR "Tungsten Graphics, Inc."
44
45#define DRIVER_NAME "i915"
46#define DRIVER_DESC "Intel Graphics"
Eric Anholt673a3942008-07-30 12:06:12 -070047#define DRIVER_DATE "20080730"
Linus Torvalds1da177e2005-04-16 15:20:36 -070048
Jesse Barnes317c35d2008-08-25 15:11:06 -070049enum pipe {
50 PIPE_A = 0,
51 PIPE_B,
52};
53
Jesse Barnes80824002009-09-10 15:28:06 -070054enum plane {
55 PLANE_A = 0,
56 PLANE_B,
57};
58
Keith Packard52440212008-11-18 09:30:25 -080059#define I915_NUM_PIPE 2
60
Eric Anholt62fdfea2010-05-21 13:26:39 -070061#define I915_GEM_GPU_DOMAINS (~(I915_GEM_DOMAIN_CPU | I915_GEM_DOMAIN_GTT))
62
Linus Torvalds1da177e2005-04-16 15:20:36 -070063/* Interface history:
64 *
65 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +110066 * 1.2: Add Power Management
67 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +110068 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +100069 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100070 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
71 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -070072 */
73#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +100074#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -070075#define DRIVER_PATCHLEVEL 0
76
Eric Anholt673a3942008-07-30 12:06:12 -070077#define WATCH_COHERENCY 0
Eric Anholt673a3942008-07-30 12:06:12 -070078#define WATCH_EXEC 0
Eric Anholt673a3942008-07-30 12:06:12 -070079#define WATCH_RELOC 0
Chris Wilson23bc5982010-09-29 16:10:57 +010080#define WATCH_LISTS 0
Eric Anholt673a3942008-07-30 12:06:12 -070081#define WATCH_PWRITE 0
82
Dave Airlie71acb5e2008-12-30 20:31:46 +100083#define I915_GEM_PHYS_CURSOR_0 1
84#define I915_GEM_PHYS_CURSOR_1 2
85#define I915_GEM_PHYS_OVERLAY_REGS 3
86#define I915_MAX_PHYS_OBJECT (I915_GEM_PHYS_OVERLAY_REGS)
87
88struct drm_i915_gem_phys_object {
89 int id;
90 struct page **page_list;
91 drm_dma_handle_t *handle;
Chris Wilson05394f32010-11-08 19:18:58 +000092 struct drm_i915_gem_object *cur_obj;
Dave Airlie71acb5e2008-12-30 20:31:46 +100093};
94
Linus Torvalds1da177e2005-04-16 15:20:36 -070095struct mem_block {
96 struct mem_block *next;
97 struct mem_block *prev;
98 int start;
99 int size;
Eric Anholt6c340ea2007-08-25 20:23:09 +1000100 struct drm_file *file_priv; /* NULL: free, -1: heap, other: real files */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101};
102
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700103struct opregion_header;
104struct opregion_acpi;
105struct opregion_swsci;
106struct opregion_asle;
107
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100108struct intel_opregion {
109 struct opregion_header *header;
110 struct opregion_acpi *acpi;
111 struct opregion_swsci *swsci;
112 struct opregion_asle *asle;
Chris Wilson44834a62010-08-19 16:09:23 +0100113 void *vbt;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100114};
Chris Wilson44834a62010-08-19 16:09:23 +0100115#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100116
Chris Wilson6ef3d422010-08-04 20:26:07 +0100117struct intel_overlay;
118struct intel_overlay_error_state;
119
Dave Airlie7c1c2872008-11-28 14:22:24 +1000120struct drm_i915_master_private {
121 drm_local_map_t *sarea;
122 struct _drm_i915_sarea *sarea_priv;
123};
Jesse Barnesde151cf2008-11-12 10:03:55 -0800124#define I915_FENCE_REG_NONE -1
125
126struct drm_i915_fence_reg {
Daniel Vetter007cc8a2010-04-28 11:02:31 +0200127 struct list_head lru_list;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000128 struct drm_i915_gem_object *obj;
Chris Wilsond9e86c02010-11-10 16:40:20 +0000129 uint32_t setup_seqno;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800130};
Dave Airlie7c1c2872008-11-28 14:22:24 +1000131
yakui_zhao9b9d1722009-05-31 17:17:17 +0800132struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100133 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800134 u8 dvo_port;
135 u8 slave_addr;
136 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100137 u8 i2c_pin;
138 u8 i2c_speed;
Adam Jacksonb1083332010-04-23 16:07:40 -0400139 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800140};
141
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000142struct intel_display_error_state;
143
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700144struct drm_i915_error_state {
145 u32 eir;
146 u32 pgtbl_er;
147 u32 pipeastat;
148 u32 pipebstat;
149 u32 ipeir;
150 u32 ipehr;
151 u32 instdone;
152 u32 acthd;
Chris Wilson1d8f38f2010-10-29 19:00:51 +0100153 u32 error; /* gen6+ */
154 u32 bcs_acthd; /* gen6+ blt engine */
155 u32 bcs_ipehr;
156 u32 bcs_ipeir;
157 u32 bcs_instdone;
158 u32 bcs_seqno;
Chris Wilsonadd354d2010-10-29 19:00:51 +0100159 u32 vcs_acthd; /* gen6+ bsd engine */
160 u32 vcs_ipehr;
161 u32 vcs_ipeir;
162 u32 vcs_instdone;
163 u32 vcs_seqno;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700164 u32 instpm;
165 u32 instps;
166 u32 instdone1;
167 u32 seqno;
Chris Wilson9df30792010-02-18 10:24:56 +0000168 u64 bbaddr;
Chris Wilson748ebc62010-10-24 10:28:47 +0100169 u64 fence[16];
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700170 struct timeval time;
Chris Wilson9df30792010-02-18 10:24:56 +0000171 struct drm_i915_error_object {
172 int page_count;
173 u32 gtt_offset;
174 u32 *pages[0];
175 } *ringbuffer, *batchbuffer[2];
176 struct drm_i915_error_buffer {
177 size_t size;
178 u32 name;
179 u32 seqno;
180 u32 gtt_offset;
181 u32 read_domains;
182 u32 write_domain;
183 u32 fence_reg;
184 s32 pinned:2;
185 u32 tiling:2;
186 u32 dirty:1;
187 u32 purgeable:1;
Chris Wilsone5c65262010-11-01 11:35:28 +0000188 u32 ring:4;
Chris Wilsonc724e8a2010-11-22 08:07:02 +0000189 } *active_bo, *pinned_bo;
190 u32 active_bo_count, pinned_bo_count;
Chris Wilson6ef3d422010-08-04 20:26:07 +0100191 struct intel_overlay_error_state *overlay;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +0000192 struct intel_display_error_state *display;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700193};
194
Jesse Barnese70236a2009-09-21 10:42:27 -0700195struct drm_i915_display_funcs {
196 void (*dpms)(struct drm_crtc *crtc, int mode);
Adam Jacksonee5382a2010-04-23 11:17:39 -0400197 bool (*fbc_enabled)(struct drm_device *dev);
Jesse Barnese70236a2009-09-21 10:42:27 -0700198 void (*enable_fbc)(struct drm_crtc *crtc, unsigned long interval);
199 void (*disable_fbc)(struct drm_device *dev);
200 int (*get_display_clock_speed)(struct drm_device *dev);
201 int (*get_fifo_size)(struct drm_device *dev, int plane);
202 void (*update_wm)(struct drm_device *dev, int planea_clock,
Zhao Yakuifa143212010-06-12 14:32:23 +0800203 int planeb_clock, int sr_hdisplay, int sr_htotal,
204 int pixel_size);
Jesse Barnese70236a2009-09-21 10:42:27 -0700205 /* clock updates for mode set */
206 /* cursor updates */
207 /* render clock increase/decrease */
208 /* display clock increase/decrease */
209 /* pll clock increase/decrease */
210 /* clock gating init */
211};
212
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500213struct intel_device_info {
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100214 u8 gen;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500215 u8 is_mobile : 1;
Adam Jackson5ce8ba72010-04-15 14:03:30 -0400216 u8 is_i85x : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500217 u8 is_i915g : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500218 u8 is_i945gm : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500219 u8 is_g33 : 1;
220 u8 need_gfx_hws : 1;
221 u8 is_g4x : 1;
222 u8 is_pineview : 1;
Chris Wilson534843d2010-07-05 18:01:46 +0100223 u8 is_broadwater : 1;
224 u8 is_crestline : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500225 u8 has_fbc : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500226 u8 has_pipe_cxsr : 1;
227 u8 has_hotplug : 1;
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -0500228 u8 cursor_needs_physical : 1;
Chris Wilson315781482010-08-12 09:42:51 +0100229 u8 has_overlay : 1;
230 u8 overlay_needs_physical : 1;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100231 u8 supports_tv : 1;
Xiang, Haihao92f49d92010-09-16 10:43:10 +0800232 u8 has_bsd_ring : 1;
Chris Wilson549f7362010-10-19 11:19:32 +0100233 u8 has_blt_ring : 1;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500234};
235
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800236enum no_fbc_reason {
Chris Wilsonbed4a672010-09-11 10:47:47 +0100237 FBC_NO_OUTPUT, /* no outputs enabled to compress */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800238 FBC_STOLEN_TOO_SMALL, /* not enough space to hold compressed buffers */
239 FBC_UNSUPPORTED_MODE, /* interlace or doublescanned mode */
240 FBC_MODE_TOO_LARGE, /* mode too large for compression */
241 FBC_BAD_PLANE, /* fbc not supported on plane */
242 FBC_NOT_TILED, /* buffer not tiled */
Jesse Barnes9c928d12010-07-23 15:20:00 -0700243 FBC_MULTIPLE_PIPES, /* more than one pipe active */
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800244};
245
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800246enum intel_pch {
247 PCH_IBX, /* Ibexpeak PCH */
248 PCH_CPT, /* Cougarpoint PCH */
249};
250
Jesse Barnesb690e962010-07-19 13:53:12 -0700251#define QUIRK_PIPEA_FORCE (1<<0)
252
Dave Airlie8be48d92010-03-30 05:34:14 +0000253struct intel_fbdev;
Dave Airlie38651672010-03-30 05:34:13 +0000254
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255typedef struct drm_i915_private {
Eric Anholt673a3942008-07-30 12:06:12 -0700256 struct drm_device *dev;
257
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500258 const struct intel_device_info *info;
259
Dave Airlieac5c4e72008-12-19 15:38:34 +1000260 int has_gem;
261
Eric Anholt3043c602008-10-02 12:24:47 -0700262 void __iomem *regs;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700263
Chris Wilsonf899fc62010-07-20 15:44:45 -0700264 struct intel_gmbus {
265 struct i2c_adapter adapter;
Chris Wilsone957d772010-09-24 12:52:03 +0100266 struct i2c_adapter *force_bit;
267 u32 reg0;
Chris Wilsonf899fc62010-07-20 15:44:45 -0700268 } *gmbus;
269
Dave Airlieec2a4c32009-08-04 11:43:41 +1000270 struct pci_dev *bridge_dev;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000271 struct intel_ring_buffer ring[I915_NUM_RINGS];
Chris Wilson6f392d52010-08-07 11:01:22 +0100272 uint32_t next_seqno;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700273
Dave Airlie9c8da5e2005-07-10 15:38:56 +1000274 drm_dma_handle_t *status_page_dmah;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275 dma_addr_t dma_status_page;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700276 uint32_t counter;
Wang Zhenyudc7a9312007-06-10 15:58:19 +1000277 drm_local_map_t hws_map;
Chris Wilson05394f32010-11-08 19:18:58 +0000278 struct drm_i915_gem_object *pwrctx;
279 struct drm_i915_gem_object *renderctx;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280
Jesse Barnesd7658982009-06-05 14:41:29 +0000281 struct resource mch_res;
282
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000283 unsigned int cpp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700284 int back_offset;
285 int front_offset;
286 int current_page;
287 int page_flipping;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288
Linus Torvalds1da177e2005-04-16 15:20:36 -0700289 atomic_t irq_received;
Chris Wilson9d34e5d2009-09-24 05:26:06 +0100290 u32 trace_irq_seqno;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000291
292 /* protects the irq masks */
293 spinlock_t irq_lock;
Eric Anholted4cb412008-07-29 12:10:39 -0700294 /** Cached value of IMR to avoid reads in updating the bitfield */
Keith Packard7c463582008-11-04 02:03:27 -0800295 u32 pipestat[2];
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000296 u32 irq_mask;
297 u32 gt_irq_mask;
298 u32 pch_irq_mask;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299
Jesse Barnes5ca58282009-03-31 14:11:15 -0700300 u32 hotplug_supported_mask;
301 struct work_struct hotplug_work;
302
Linus Torvalds1da177e2005-04-16 15:20:36 -0700303 int tex_lru_log_granularity;
304 int allow_batchbuffer;
305 struct mem_block *agp_heap;
Dave Airlie0d6aa602006-01-02 20:14:23 +1100306 unsigned int sr01, adpa, ppcr, dvob, dvoc, lvds;
Dave Airlie702880f2006-06-24 17:07:34 +1000307 int vblank_pipe;
Dave Airliea3524f12010-06-06 18:59:41 +1000308 int num_pipe;
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000309
Ben Gamarif65d9422009-09-14 17:48:44 -0400310 /* For hangcheck timer */
Chris Wilson576ae4b2010-11-12 13:36:26 +0000311#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
Ben Gamarif65d9422009-09-14 17:48:44 -0400312 struct timer_list hangcheck_timer;
313 int hangcheck_count;
314 uint32_t last_acthd;
Chris Wilsoncbb465e2010-06-06 12:16:24 +0100315 uint32_t last_instdone;
316 uint32_t last_instdone1;
Ben Gamarif65d9422009-09-14 17:48:44 -0400317
Jesse Barnes80824002009-09-10 15:28:06 -0700318 unsigned long cfb_size;
319 unsigned long cfb_pitch;
Chris Wilsonbed4a672010-09-11 10:47:47 +0100320 unsigned long cfb_offset;
Jesse Barnes80824002009-09-10 15:28:06 -0700321 int cfb_fence;
322 int cfb_plane;
Chris Wilsonbed4a672010-09-11 10:47:47 +0100323 int cfb_y;
Jesse Barnes80824002009-09-10 15:28:06 -0700324
Jesse Barnes79e53942008-11-07 14:24:08 -0800325 int irq_enabled;
326
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100327 struct intel_opregion opregion;
328
Daniel Vetter02e792f2009-09-15 22:57:34 +0200329 /* overlay */
330 struct intel_overlay *overlay;
331
Jesse Barnes79e53942008-11-07 14:24:08 -0800332 /* LVDS info */
Chris Wilsona9573552010-08-22 13:18:16 +0100333 int backlight_level; /* restore backlight to this value */
Jesse Barnes79e53942008-11-07 14:24:08 -0800334 struct drm_display_mode *panel_fixed_mode;
Ma Ling88631702009-05-13 11:19:55 +0800335 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
336 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
Jesse Barnes79e53942008-11-07 14:24:08 -0800337
338 /* Feature bits from the VBIOS */
Hannes Eder95281e32008-12-18 15:09:00 +0100339 unsigned int int_tv_support:1;
340 unsigned int lvds_dither:1;
341 unsigned int lvds_vbt:1;
342 unsigned int int_crt_support:1;
Kristian Høgsberg43565a02009-02-13 20:56:52 -0500343 unsigned int lvds_use_ssc:1;
344 int lvds_ssc_freq;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100345 struct {
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700346 int rate;
347 int lanes;
348 int preemphasis;
349 int vswing;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100350
Jesse Barnes9f0e7ff2010-10-07 16:01:14 -0700351 bool initialized;
352 bool support;
353 int bpp;
354 struct edp_power_seq pps;
Chris Wilson5ceb0f92010-09-24 10:24:28 +0100355 } edp;
Jesse Barnes89667382010-10-07 16:01:21 -0700356 bool no_aux_handshake;
Jesse Barnes79e53942008-11-07 14:24:08 -0800357
Jesse Barnesc1c7af62009-09-10 15:28:03 -0700358 struct notifier_block lid_notifier;
359
Chris Wilsonf899fc62010-07-20 15:44:45 -0700360 int crt_ddc_pin;
Jesse Barnesde151cf2008-11-12 10:03:55 -0800361 struct drm_i915_fence_reg fence_regs[16]; /* assume 965 */
362 int fence_reg_start; /* 4 if userland hasn't ioctl'd us yet */
363 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
364
Li Peng95534262010-05-18 18:58:44 +0800365 unsigned int fsb_freq, mem_freq, is_ddr3;
Shaohua Li7662c8b2009-06-26 11:23:55 +0800366
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700367 spinlock_t error_lock;
368 struct drm_i915_error_state *first_error;
Jesse Barnes8a905232009-07-11 16:48:03 -0400369 struct work_struct error_work;
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100370 struct completion error_completion;
Eric Anholt9c9fe1f2009-08-03 16:09:16 -0700371 struct workqueue_struct *wq;
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700372
Jesse Barnese70236a2009-09-21 10:42:27 -0700373 /* Display functions */
374 struct drm_i915_display_funcs display;
375
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800376 /* PCH chipset type */
377 enum intel_pch pch_type;
378
Jesse Barnesb690e962010-07-19 13:53:12 -0700379 unsigned long quirks;
380
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000381 /* Register state */
Linus Torvaldsc9354c82009-11-02 09:29:55 -0800382 bool modeset_on_lid;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000383 u8 saveLBB;
384 u32 saveDSPACNTR;
385 u32 saveDSPBCNTR;
Keith Packarde948e992008-05-07 12:27:53 +1000386 u32 saveDSPARB;
Peng Li461cba22008-11-18 12:39:02 +0800387 u32 saveHWS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000388 u32 savePIPEACONF;
389 u32 savePIPEBCONF;
390 u32 savePIPEASRC;
391 u32 savePIPEBSRC;
392 u32 saveFPA0;
393 u32 saveFPA1;
394 u32 saveDPLL_A;
395 u32 saveDPLL_A_MD;
396 u32 saveHTOTAL_A;
397 u32 saveHBLANK_A;
398 u32 saveHSYNC_A;
399 u32 saveVTOTAL_A;
400 u32 saveVBLANK_A;
401 u32 saveVSYNC_A;
402 u32 saveBCLRPAT_A;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000403 u32 saveTRANSACONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800404 u32 saveTRANS_HTOTAL_A;
405 u32 saveTRANS_HBLANK_A;
406 u32 saveTRANS_HSYNC_A;
407 u32 saveTRANS_VTOTAL_A;
408 u32 saveTRANS_VBLANK_A;
409 u32 saveTRANS_VSYNC_A;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000410 u32 savePIPEASTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000411 u32 saveDSPASTRIDE;
412 u32 saveDSPASIZE;
413 u32 saveDSPAPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700414 u32 saveDSPAADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000415 u32 saveDSPASURF;
416 u32 saveDSPATILEOFF;
417 u32 savePFIT_PGM_RATIOS;
Jesse Barnes0eb96d62009-10-14 12:33:41 -0700418 u32 saveBLC_HIST_CTL;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000419 u32 saveBLC_PWM_CTL;
420 u32 saveBLC_PWM_CTL2;
Zhenyu Wang42048782009-10-21 15:27:01 +0800421 u32 saveBLC_CPU_PWM_CTL;
422 u32 saveBLC_CPU_PWM_CTL2;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000423 u32 saveFPB0;
424 u32 saveFPB1;
425 u32 saveDPLL_B;
426 u32 saveDPLL_B_MD;
427 u32 saveHTOTAL_B;
428 u32 saveHBLANK_B;
429 u32 saveHSYNC_B;
430 u32 saveVTOTAL_B;
431 u32 saveVBLANK_B;
432 u32 saveVSYNC_B;
433 u32 saveBCLRPAT_B;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000434 u32 saveTRANSBCONF;
Zhenyu Wang42048782009-10-21 15:27:01 +0800435 u32 saveTRANS_HTOTAL_B;
436 u32 saveTRANS_HBLANK_B;
437 u32 saveTRANS_HSYNC_B;
438 u32 saveTRANS_VTOTAL_B;
439 u32 saveTRANS_VBLANK_B;
440 u32 saveTRANS_VSYNC_B;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000441 u32 savePIPEBSTAT;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000442 u32 saveDSPBSTRIDE;
443 u32 saveDSPBSIZE;
444 u32 saveDSPBPOS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700445 u32 saveDSPBADDR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000446 u32 saveDSPBSURF;
447 u32 saveDSPBTILEOFF;
Jesse Barnes585fb112008-07-29 11:54:06 -0700448 u32 saveVGA0;
449 u32 saveVGA1;
450 u32 saveVGA_PD;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000451 u32 saveVGACNTRL;
452 u32 saveADPA;
453 u32 saveLVDS;
Jesse Barnes585fb112008-07-29 11:54:06 -0700454 u32 savePP_ON_DELAYS;
455 u32 savePP_OFF_DELAYS;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000456 u32 saveDVOA;
457 u32 saveDVOB;
458 u32 saveDVOC;
459 u32 savePP_ON;
460 u32 savePP_OFF;
461 u32 savePP_CONTROL;
Jesse Barnes585fb112008-07-29 11:54:06 -0700462 u32 savePP_DIVISOR;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000463 u32 savePFIT_CONTROL;
464 u32 save_palette_a[256];
465 u32 save_palette_b[256];
Jesse Barnes06027f92009-10-05 13:47:26 -0700466 u32 saveDPFC_CB_BASE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000467 u32 saveFBC_CFB_BASE;
468 u32 saveFBC_LL_BASE;
469 u32 saveFBC_CONTROL;
470 u32 saveFBC_CONTROL2;
Jesse Barnes0da3ea12008-02-20 09:39:58 +1000471 u32 saveIER;
472 u32 saveIIR;
473 u32 saveIMR;
Zhenyu Wang42048782009-10-21 15:27:01 +0800474 u32 saveDEIER;
475 u32 saveDEIMR;
476 u32 saveGTIER;
477 u32 saveGTIMR;
478 u32 saveFDI_RXA_IMR;
479 u32 saveFDI_RXB_IMR;
Keith Packard1f84e552008-02-16 19:19:29 -0800480 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800481 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000482 u32 saveSWF0[16];
483 u32 saveSWF1[16];
484 u32 saveSWF2[3];
485 u8 saveMSR;
486 u8 saveSR[8];
Jesse Barnes123f7942008-02-07 11:15:20 -0800487 u8 saveGR[25];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000488 u8 saveAR_INDEX;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000489 u8 saveAR[21];
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000490 u8 saveDACMASK;
Jesse Barnesa59e1222008-05-07 12:25:46 +1000491 u8 saveCR[37];
Keith Packard79f11c12009-04-30 14:43:44 -0700492 uint64_t saveFENCE[16];
Eric Anholt1fd1c622009-06-03 07:26:58 +0000493 u32 saveCURACNTR;
494 u32 saveCURAPOS;
495 u32 saveCURABASE;
496 u32 saveCURBCNTR;
497 u32 saveCURBPOS;
498 u32 saveCURBBASE;
499 u32 saveCURSIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700500 u32 saveDP_B;
501 u32 saveDP_C;
502 u32 saveDP_D;
503 u32 savePIPEA_GMCH_DATA_M;
504 u32 savePIPEB_GMCH_DATA_M;
505 u32 savePIPEA_GMCH_DATA_N;
506 u32 savePIPEB_GMCH_DATA_N;
507 u32 savePIPEA_DP_LINK_M;
508 u32 savePIPEB_DP_LINK_M;
509 u32 savePIPEA_DP_LINK_N;
510 u32 savePIPEB_DP_LINK_N;
Zhenyu Wang42048782009-10-21 15:27:01 +0800511 u32 saveFDI_RXA_CTL;
512 u32 saveFDI_TXA_CTL;
513 u32 saveFDI_RXB_CTL;
514 u32 saveFDI_TXB_CTL;
515 u32 savePFA_CTL_1;
516 u32 savePFB_CTL_1;
517 u32 savePFA_WIN_SZ;
518 u32 savePFB_WIN_SZ;
519 u32 savePFA_WIN_POS;
520 u32 savePFB_WIN_POS;
Zhenyu Wang5586c8b2009-11-06 02:13:02 +0000521 u32 savePCH_DREF_CONTROL;
522 u32 saveDISP_ARB_CTL;
523 u32 savePIPEA_DATA_M1;
524 u32 savePIPEA_DATA_N1;
525 u32 savePIPEA_LINK_M1;
526 u32 savePIPEA_LINK_N1;
527 u32 savePIPEB_DATA_M1;
528 u32 savePIPEB_DATA_N1;
529 u32 savePIPEB_LINK_M1;
530 u32 savePIPEB_LINK_N1;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000531 u32 saveMCHBAR_RENDER_STANDBY;
Eric Anholt673a3942008-07-30 12:06:12 -0700532
533 struct {
Daniel Vetter19966752010-09-06 20:08:44 +0200534 /** Bridge to intel-gtt-ko */
Chris Wilsonc64f7ba2010-11-23 14:24:24 +0000535 const struct intel_gtt *gtt;
Daniel Vetter19966752010-09-06 20:08:44 +0200536 /** Memory allocator for GTT stolen memory */
Chris Wilsonfe669bf2010-11-23 12:09:30 +0000537 struct drm_mm stolen;
Daniel Vetter19966752010-09-06 20:08:44 +0200538 /** Memory allocator for GTT */
Eric Anholt673a3942008-07-30 12:06:12 -0700539 struct drm_mm gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100540 /** List of all objects in gtt_space. Used to restore gtt
541 * mappings on resume */
542 struct list_head gtt_list;
Daniel Vettera6e0aa42010-09-16 15:45:15 +0200543 /** End of mappable part of GTT */
544 unsigned long gtt_mappable_end;
Eric Anholt673a3942008-07-30 12:06:12 -0700545
Keith Packard0839ccb2008-10-30 19:38:48 -0700546 struct io_mapping *gtt_mapping;
Eric Anholtab657db12009-01-23 12:57:47 -0800547 int gtt_mtrr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700548
Chris Wilson17250b72010-10-28 12:51:39 +0100549 struct shrinker inactive_shrinker;
Chris Wilson31169712009-09-14 16:50:28 +0100550
Eric Anholt673a3942008-07-30 12:06:12 -0700551 /**
Chris Wilson69dc4982010-10-19 10:36:51 +0100552 * List of objects currently involved in rendering.
553 *
554 * Includes buffers having the contents of their GPU caches
555 * flushed, not necessarily primitives. last_rendering_seqno
556 * represents when the rendering involved will be completed.
557 *
558 * A reference is held on the buffer while on this list.
559 */
560 struct list_head active_list;
561
562 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700563 * List of objects which are not in the ringbuffer but which
564 * still have a write_domain which needs to be flushed before
565 * unbinding.
566 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800567 * last_rendering_seqno is 0 while an object is in this list.
568 *
Eric Anholt673a3942008-07-30 12:06:12 -0700569 * A reference is held on the buffer while on this list.
570 */
571 struct list_head flushing_list;
572
573 /**
574 * LRU list of objects which are not in the ringbuffer and
575 * are ready to unbind, but are still in the GTT.
576 *
Eric Anholtce44b0e2008-11-06 16:00:31 -0800577 * last_rendering_seqno is 0 while an object is in this list.
578 *
Eric Anholt673a3942008-07-30 12:06:12 -0700579 * A reference is not held on the buffer while on this list,
580 * as merely being GTT-bound shouldn't prevent its being
581 * freed, and we'll pull it off the list in the free path.
582 */
583 struct list_head inactive_list;
584
Chris Wilsonf13d3f72010-09-20 17:36:15 +0100585 /**
586 * LRU list of objects which are not in the ringbuffer but
587 * are still pinned in the GTT.
588 */
589 struct list_head pinned_list;
590
Eric Anholta09ba7f2009-08-29 12:49:51 -0700591 /** LRU list of objects with fence regs on them. */
592 struct list_head fence_list;
593
Eric Anholt673a3942008-07-30 12:06:12 -0700594 /**
Chris Wilsonbe726152010-07-23 23:18:50 +0100595 * List of objects currently pending being freed.
596 *
597 * These objects are no longer in use, but due to a signal
598 * we were prevented from freeing them at the appointed time.
599 */
600 struct list_head deferred_free_list;
601
602 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700603 * We leave the user IRQ off as much as possible,
604 * but this means that requests will finish and never
605 * be retired once the system goes idle. Set a timer to
606 * fire periodically while the ring is running. When it
607 * fires, go retire requests.
608 */
609 struct delayed_work retire_work;
610
Eric Anholt673a3942008-07-30 12:06:12 -0700611 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700612 * Flag if the X Server, and thus DRM, is not currently in
613 * control of the device.
614 *
615 * This is set between LeaveVT and EnterVT. It needs to be
616 * replaced with a semaphore. It also needs to be
617 * transitioned away from for kernel modesetting.
618 */
619 int suspended;
620
621 /**
622 * Flag if the hardware appears to be wedged.
623 *
624 * This is set when attempts to idle the device timeout.
625 * It prevents command submission from occuring and makes
626 * every pending request fail
627 */
Ben Gamariba1234d2009-09-14 17:48:47 -0400628 atomic_t wedged;
Eric Anholt673a3942008-07-30 12:06:12 -0700629
630 /** Bit 6 swizzling required for X tiling */
631 uint32_t bit_6_swizzle_x;
632 /** Bit 6 swizzling required for Y tiling */
633 uint32_t bit_6_swizzle_y;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000634
635 /* storage for physical objects */
636 struct drm_i915_gem_phys_object *phys_objs[I915_MAX_PHYS_OBJECT];
Chris Wilson92204342010-09-18 11:02:01 +0100637
Chris Wilson73aa8082010-09-30 11:46:12 +0100638 /* accounting, useful for userland debugging */
Chris Wilson73aa8082010-09-30 11:46:12 +0100639 size_t gtt_total;
Chris Wilson6299f992010-11-24 12:23:44 +0000640 size_t mappable_gtt_total;
641 size_t object_memory;
Chris Wilson73aa8082010-09-30 11:46:12 +0100642 u32 object_count;
Eric Anholt673a3942008-07-30 12:06:12 -0700643 } mm;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800644 struct sdvo_device_mapping sdvo_mappings[2];
Zhao Yakuia3e17eb2009-10-10 10:42:37 +0800645 /* indicate whether the LVDS_BORDER should be enabled or not */
646 unsigned int lvds_border_bits;
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100647 /* Panel fitter placement and size for Ironlake+ */
648 u32 pch_pf_pos, pch_pf_size;
Jesse Barnes652c3932009-08-17 13:31:43 -0700649
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500650 struct drm_crtc *plane_to_crtc_mapping[2];
651 struct drm_crtc *pipe_to_crtc_mapping[2];
652 wait_queue_head_t pending_flip_queue;
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700653 bool flip_pending_is_done;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500654
Jesse Barnes652c3932009-08-17 13:31:43 -0700655 /* Reclocking support */
656 bool render_reclock_avail;
657 bool lvds_downclock_avail;
Zhao Yakui18f9ed12009-11-20 03:24:16 +0000658 /* indicates the reduced downclock for LVDS*/
659 int lvds_downclock;
Jesse Barnes652c3932009-08-17 13:31:43 -0700660 struct work_struct idle_work;
661 struct timer_list idle_timer;
662 bool busy;
663 u16 orig_clock;
Zhao Yakui6363ee62009-11-24 09:48:44 +0800664 int child_dev_num;
665 struct child_device_config *child_dev;
Zhao Yakuia2565372009-12-11 09:26:11 +0800666 struct drm_connector *int_lvds_connector;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800667
Zhenyu Wangc48044112009-12-17 14:48:43 +0800668 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800669
670 u8 cur_delay;
671 u8 min_delay;
672 u8 max_delay;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700673 u8 fmax;
674 u8 fstart;
675
Chris Wilson05394f32010-11-08 19:18:58 +0000676 u64 last_count1;
677 unsigned long last_time1;
678 u64 last_count2;
679 struct timespec last_time2;
680 unsigned long gfx_power;
681 int c_m;
682 int r_t;
683 u8 corr;
Jesse Barnes7648fa92010-05-20 14:28:11 -0700684 spinlock_t *mchdev_lock;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800685
686 enum no_fbc_reason no_fbc_reason;
Dave Airlie38651672010-03-30 05:34:13 +0000687
Jesse Barnes20bf3772010-04-21 11:39:22 -0700688 struct drm_mm_node *compressed_fb;
689 struct drm_mm_node *compressed_llb;
Eric Anholt34dc4d42010-05-07 14:30:03 -0700690
Chris Wilsonae681d92010-10-01 14:57:56 +0100691 unsigned long last_gpu_reset;
692
Dave Airlie8be48d92010-03-30 05:34:14 +0000693 /* list of fbdev register on this device */
694 struct intel_fbdev *fbdev;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695} drm_i915_private_t;
696
Eric Anholt673a3942008-07-30 12:06:12 -0700697struct drm_i915_gem_object {
Daniel Vetterc397b902010-04-09 19:05:07 +0000698 struct drm_gem_object base;
Eric Anholt673a3942008-07-30 12:06:12 -0700699
700 /** Current space allocated to this object in the GTT, if any. */
701 struct drm_mm_node *gtt_space;
Daniel Vetter93a37f22010-11-05 20:24:53 +0100702 struct list_head gtt_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700703
704 /** This object's place on the active/flushing/inactive lists */
Chris Wilson69dc4982010-10-19 10:36:51 +0100705 struct list_head ring_list;
706 struct list_head mm_list;
Daniel Vetter99fcb762010-02-07 16:20:18 +0100707 /** This object's place on GPU write list */
708 struct list_head gpu_write_list;
Chris Wilson432e58e2010-11-25 19:32:06 +0000709 /** This object's place in the batchbuffer or on the eviction list */
710 struct list_head exec_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700711
712 /**
713 * This is set if the object is on the active or flushing lists
714 * (has pending rendering), and is not set if it's on inactive (ready
715 * to be unbound).
716 */
Daniel Vetter778c3542010-05-13 11:49:44 +0200717 unsigned int active : 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700718
719 /**
720 * This is set if the object has been written to since last bound
721 * to the GTT
722 */
Daniel Vetter778c3542010-05-13 11:49:44 +0200723 unsigned int dirty : 1;
724
725 /**
Chris Wilson87ca9c82010-12-02 09:42:56 +0000726 * This is set if the object has been written to since the last
727 * GPU flush.
728 */
729 unsigned int pending_gpu_write : 1;
730
731 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200732 * Fence register bits (if any) for this object. Will be set
733 * as needed when mapped into the GTT.
734 * Protected by dev->struct_mutex.
735 *
736 * Size: 4 bits for 16 fences + sign (for FENCE_REG_NONE)
737 */
Chris Wilson11824e82010-06-06 15:40:18 +0100738 signed int fence_reg : 5;
Daniel Vetter778c3542010-05-13 11:49:44 +0200739
740 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200741 * Advice: are the backing pages purgeable?
742 */
743 unsigned int madv : 2;
744
745 /**
Daniel Vetter778c3542010-05-13 11:49:44 +0200746 * Current tiling mode for the object.
747 */
748 unsigned int tiling_mode : 2;
Chris Wilsond9e86c02010-11-10 16:40:20 +0000749 unsigned int tiling_changed : 1;
Daniel Vetter778c3542010-05-13 11:49:44 +0200750
751 /** How many users have pinned this object in GTT space. The following
752 * users can each hold at most one reference: pwrite/pread, pin_ioctl
753 * (via user_pin_count), execbuffer (objects are not allowed multiple
754 * times for the same batchbuffer), and the framebuffer code. When
755 * switching/pageflipping, the framebuffer code has at most two buffers
756 * pinned per crtc.
757 *
758 * In the worst case this is 1 + 1 + 1 + 2*2 = 7. That would fit into 3
759 * bits with absolutely no headroom. So use 4 bits. */
Chris Wilson11824e82010-06-06 15:40:18 +0100760 unsigned int pin_count : 4;
Daniel Vetter778c3542010-05-13 11:49:44 +0200761#define DRM_I915_GEM_OBJECT_MAX_PIN_COUNT 0xf
Eric Anholt673a3942008-07-30 12:06:12 -0700762
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200763 /**
Daniel Vetter75e9e912010-11-04 17:11:09 +0100764 * Is the object at the current location in the gtt mappable and
765 * fenceable? Used to avoid costly recalculations.
766 */
767 unsigned int map_and_fenceable : 1;
768
769 /**
Daniel Vetterfb7d5162010-10-01 22:05:20 +0200770 * Whether the current gtt mapping needs to be mappable (and isn't just
771 * mappable by accident). Track pin and fault separate for a more
772 * accurate mappable working set.
773 */
774 unsigned int fault_mappable : 1;
775 unsigned int pin_mappable : 1;
776
Chris Wilsoncaea7472010-11-12 13:53:37 +0000777 /*
778 * Is the GPU currently using a fence to access this buffer,
779 */
780 unsigned int pending_fenced_gpu_access:1;
781 unsigned int fenced_gpu_access:1;
782
Eric Anholt856fa192009-03-19 14:10:50 -0700783 struct page **pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700784
785 /**
Daniel Vetter185cbcb2010-11-06 12:12:35 +0100786 * DMAR support
787 */
788 struct scatterlist *sg_list;
789 int num_sg;
790
791 /**
Chris Wilson67731b82010-12-08 10:38:14 +0000792 * Used for performing relocations during execbuffer insertion.
793 */
794 struct hlist_node exec_node;
795 unsigned long exec_handle;
796
797 /**
Eric Anholt673a3942008-07-30 12:06:12 -0700798 * Current offset of the object in GTT space.
799 *
800 * This is the same as gtt_space->start
801 */
802 uint32_t gtt_offset;
Chris Wilsone67b8ce2009-09-14 16:50:26 +0100803
Eric Anholt673a3942008-07-30 12:06:12 -0700804 /** Breadcrumb of last rendering to the buffer. */
805 uint32_t last_rendering_seqno;
Chris Wilsoncaea7472010-11-12 13:53:37 +0000806 struct intel_ring_buffer *ring;
807
808 /** Breadcrumb of last fenced GPU access to the buffer. */
809 uint32_t last_fenced_seqno;
810 struct intel_ring_buffer *last_fenced_ring;
Eric Anholt673a3942008-07-30 12:06:12 -0700811
Daniel Vetter778c3542010-05-13 11:49:44 +0200812 /** Current tiling stride for the object, if it's tiled. */
Jesse Barnesde151cf2008-11-12 10:03:55 -0800813 uint32_t stride;
Eric Anholt673a3942008-07-30 12:06:12 -0700814
Eric Anholt280b7132009-03-12 16:56:27 -0700815 /** Record of address bit 17 of each page at last unbind. */
Chris Wilsond312ec22010-06-06 15:40:22 +0100816 unsigned long *bit_17;
Eric Anholt280b7132009-03-12 16:56:27 -0700817
Keith Packardba1eb1d2008-10-14 19:55:10 -0700818 /** AGP mapping type (AGP_USER_MEMORY or AGP_USER_CACHED_MEMORY */
819 uint32_t agp_type;
820
Eric Anholt673a3942008-07-30 12:06:12 -0700821 /**
Eric Anholte47c68e2008-11-14 13:35:19 -0800822 * If present, while GEM_DOMAIN_CPU is in the read domain this array
823 * flags which individual pages are valid.
Eric Anholt673a3942008-07-30 12:06:12 -0700824 */
825 uint8_t *page_cpu_valid;
Jesse Barnes79e53942008-11-07 14:24:08 -0800826
827 /** User space pin count and filp owning the pin */
828 uint32_t user_pin_count;
829 struct drm_file *pin_filp;
Dave Airlie71acb5e2008-12-30 20:31:46 +1000830
831 /** for phy allocated objects */
832 struct drm_i915_gem_phys_object *phys_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -0500833
834 /**
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500835 * Number of crtcs where this object is currently the fb, but
836 * will be page flipped away on the next vblank. When it
837 * reaches 0, dev_priv->pending_flip_queue will be woken up.
838 */
839 atomic_t pending_flip;
Eric Anholt673a3942008-07-30 12:06:12 -0700840};
841
Daniel Vetter62b8b212010-04-09 19:05:08 +0000842#define to_intel_bo(x) container_of(x, struct drm_i915_gem_object, base)
Daniel Vetter23010e42010-03-08 13:35:02 +0100843
Eric Anholt673a3942008-07-30 12:06:12 -0700844/**
845 * Request queue structure.
846 *
847 * The request queue allows us to note sequence numbers that have been emitted
848 * and may be associated with active buffers to be retired.
849 *
850 * By keeping this list, we can avoid having to do questionable
851 * sequence-number comparisons on buffer last_rendering_seqnos, and associate
852 * an emission time with seqnos for tracking how far ahead of the GPU we are.
853 */
854struct drm_i915_gem_request {
Zou Nan hai852835f2010-05-21 09:08:56 +0800855 /** On Which ring this request was generated */
856 struct intel_ring_buffer *ring;
857
Eric Anholt673a3942008-07-30 12:06:12 -0700858 /** GEM sequence number associated with this request. */
859 uint32_t seqno;
860
861 /** Time at which this request was emitted, in jiffies. */
862 unsigned long emitted_jiffies;
863
Eric Anholtb9624422009-06-03 07:27:35 +0000864 /** global list entry for this request */
Eric Anholt673a3942008-07-30 12:06:12 -0700865 struct list_head list;
Eric Anholtb9624422009-06-03 07:27:35 +0000866
Chris Wilsonf787a5f2010-09-24 16:02:42 +0100867 struct drm_i915_file_private *file_priv;
Eric Anholtb9624422009-06-03 07:27:35 +0000868 /** file_priv list entry for this request */
869 struct list_head client_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700870};
871
872struct drm_i915_file_private {
873 struct {
Chris Wilson1c255952010-09-26 11:03:27 +0100874 struct spinlock lock;
Eric Anholtb9624422009-06-03 07:27:35 +0000875 struct list_head request_list;
Eric Anholt673a3942008-07-30 12:06:12 -0700876 } mm;
877};
878
Jesse Barnes79e53942008-11-07 14:24:08 -0800879enum intel_chip_family {
880 CHIP_I8XX = 0x01,
881 CHIP_I9XX = 0x02,
882 CHIP_I915 = 0x04,
883 CHIP_I965 = 0x08,
884};
885
Zou Nan haicae58522010-11-09 17:17:32 +0800886#define INTEL_INFO(dev) (((struct drm_i915_private *) (dev)->dev_private)->info)
887
888#define IS_I830(dev) ((dev)->pci_device == 0x3577)
889#define IS_845G(dev) ((dev)->pci_device == 0x2562)
890#define IS_I85X(dev) (INTEL_INFO(dev)->is_i85x)
891#define IS_I865G(dev) ((dev)->pci_device == 0x2572)
892#define IS_I915G(dev) (INTEL_INFO(dev)->is_i915g)
893#define IS_I915GM(dev) ((dev)->pci_device == 0x2592)
894#define IS_I945G(dev) ((dev)->pci_device == 0x2772)
895#define IS_I945GM(dev) (INTEL_INFO(dev)->is_i945gm)
896#define IS_BROADWATER(dev) (INTEL_INFO(dev)->is_broadwater)
897#define IS_CRESTLINE(dev) (INTEL_INFO(dev)->is_crestline)
898#define IS_GM45(dev) ((dev)->pci_device == 0x2A42)
899#define IS_G4X(dev) (INTEL_INFO(dev)->is_g4x)
900#define IS_PINEVIEW_G(dev) ((dev)->pci_device == 0xa001)
901#define IS_PINEVIEW_M(dev) ((dev)->pci_device == 0xa011)
902#define IS_PINEVIEW(dev) (INTEL_INFO(dev)->is_pineview)
903#define IS_G33(dev) (INTEL_INFO(dev)->is_g33)
904#define IS_IRONLAKE_D(dev) ((dev)->pci_device == 0x0042)
905#define IS_IRONLAKE_M(dev) ((dev)->pci_device == 0x0046)
906#define IS_MOBILE(dev) (INTEL_INFO(dev)->is_mobile)
907
908#define IS_GEN2(dev) (INTEL_INFO(dev)->gen == 2)
909#define IS_GEN3(dev) (INTEL_INFO(dev)->gen == 3)
910#define IS_GEN4(dev) (INTEL_INFO(dev)->gen == 4)
911#define IS_GEN5(dev) (INTEL_INFO(dev)->gen == 5)
912#define IS_GEN6(dev) (INTEL_INFO(dev)->gen == 6)
913
914#define HAS_BSD(dev) (INTEL_INFO(dev)->has_bsd_ring)
915#define HAS_BLT(dev) (INTEL_INFO(dev)->has_blt_ring)
916#define I915_NEED_GFX_HWS(dev) (INTEL_INFO(dev)->need_gfx_hws)
917
Chris Wilson05394f32010-11-08 19:18:58 +0000918#define HAS_OVERLAY(dev) (INTEL_INFO(dev)->has_overlay)
Zou Nan haicae58522010-11-09 17:17:32 +0800919#define OVERLAY_NEEDS_PHYSICAL(dev) (INTEL_INFO(dev)->overlay_needs_physical)
920
921/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
922 * rows, which changed the alignment requirements and fence programming.
923 */
924#define HAS_128_BYTE_Y_TILING(dev) (!IS_GEN2(dev) && !(IS_I915G(dev) || \
925 IS_I915GM(dev)))
926#define SUPPORTS_DIGITAL_OUTPUTS(dev) (!IS_GEN2(dev) && !IS_PINEVIEW(dev))
927#define SUPPORTS_INTEGRATED_HDMI(dev) (IS_G4X(dev) || IS_GEN5(dev))
928#define SUPPORTS_INTEGRATED_DP(dev) (IS_G4X(dev) || IS_GEN5(dev))
929#define SUPPORTS_EDP(dev) (IS_IRONLAKE_M(dev))
930#define SUPPORTS_TV(dev) (INTEL_INFO(dev)->supports_tv)
931#define I915_HAS_HOTPLUG(dev) (INTEL_INFO(dev)->has_hotplug)
932/* dsparb controlled by hw only */
933#define DSPARB_HWCONTROL(dev) (IS_G4X(dev) || IS_IRONLAKE(dev))
934
935#define HAS_FW_BLC(dev) (INTEL_INFO(dev)->gen > 2)
936#define HAS_PIPE_CXSR(dev) (INTEL_INFO(dev)->has_pipe_cxsr)
937#define I915_HAS_FBC(dev) (INTEL_INFO(dev)->has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +0800938
939#define HAS_PCH_SPLIT(dev) (IS_GEN5(dev) || IS_GEN6(dev))
940#define HAS_PIPE_CONTROL(dev) (IS_GEN5(dev) || IS_GEN6(dev))
941
942#define INTEL_PCH_TYPE(dev) (((struct drm_i915_private *)(dev)->dev_private)->pch_type)
943#define HAS_PCH_CPT(dev) (INTEL_PCH_TYPE(dev) == PCH_CPT)
944#define HAS_PCH_IBX(dev) (INTEL_PCH_TYPE(dev) == PCH_IBX)
945
Chris Wilson05394f32010-11-08 19:18:58 +0000946#include "i915_trace.h"
947
Eric Anholtc153f452007-09-03 12:06:45 +1000948extern struct drm_ioctl_desc i915_ioctls[];
Dave Airlieb3a83632005-09-30 18:37:36 +1000949extern int i915_max_ioctl;
Jesse Barnes79e53942008-11-07 14:24:08 -0800950extern unsigned int i915_fbpercrtc;
Jesse Barnes652c3932009-08-17 13:31:43 -0700951extern unsigned int i915_powersave;
Jesse Barnes33814342010-01-14 20:48:02 +0000952extern unsigned int i915_lvds_downclock;
Dave Airlieb3a83632005-09-30 18:37:36 +1000953
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000954extern int i915_suspend(struct drm_device *dev, pm_message_t state);
955extern int i915_resume(struct drm_device *dev);
Ben Gamari1341d652009-09-14 17:48:42 -0400956extern void i915_save_display(struct drm_device *dev);
957extern void i915_restore_display(struct drm_device *dev);
Dave Airlie7c1c2872008-11-28 14:22:24 +1000958extern int i915_master_create(struct drm_device *dev, struct drm_master *master);
959extern void i915_master_destroy(struct drm_device *dev, struct drm_master *master);
960
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961 /* i915_dma.c */
Dave Airlie84b1fd12007-07-11 15:53:27 +1000962extern void i915_kernel_lost_context(struct drm_device * dev);
Dave Airlie22eae942005-11-10 22:16:34 +1100963extern int i915_driver_load(struct drm_device *, unsigned long flags);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000964extern int i915_driver_unload(struct drm_device *);
Eric Anholt673a3942008-07-30 12:06:12 -0700965extern int i915_driver_open(struct drm_device *dev, struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000966extern void i915_driver_lastclose(struct drm_device * dev);
Eric Anholt6c340ea2007-08-25 20:23:09 +1000967extern void i915_driver_preclose(struct drm_device *dev,
968 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -0700969extern void i915_driver_postclose(struct drm_device *dev,
970 struct drm_file *file_priv);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000971extern int i915_driver_device_is_agp(struct drm_device * dev);
Dave Airlie0d6aa602006-01-02 20:14:23 +1100972extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
973 unsigned long arg);
Eric Anholt673a3942008-07-30 12:06:12 -0700974extern int i915_emit_box(struct drm_device *dev,
Chris Wilsonc4e7a412010-11-30 14:10:25 +0000975 struct drm_clip_rect *box,
976 int DR1, int DR4);
Chris Wilsonf803aa52010-09-19 12:38:26 +0100977extern int i915_reset(struct drm_device *dev, u8 flags);
Jesse Barnes7648fa92010-05-20 14:28:11 -0700978extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
979extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
980extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
981extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
982
Dave Airlieaf6061a2008-05-07 12:15:39 +1000983
Linus Torvalds1da177e2005-04-16 15:20:36 -0700984/* i915_irq.c */
Ben Gamarif65d9422009-09-14 17:48:44 -0400985void i915_hangcheck_elapsed(unsigned long data);
Chris Wilson527f9e92010-11-11 01:16:58 +0000986void i915_handle_error(struct drm_device *dev, bool wedged);
Eric Anholtc153f452007-09-03 12:06:45 +1000987extern int i915_irq_emit(struct drm_device *dev, void *data,
988 struct drm_file *file_priv);
989extern int i915_irq_wait(struct drm_device *dev, void *data,
990 struct drm_file *file_priv);
Chris Wilson9d34e5d2009-09-24 05:26:06 +0100991void i915_trace_irq_get(struct drm_device *dev, u32 seqno);
Jesse Barnes79e53942008-11-07 14:24:08 -0800992extern void i915_enable_interrupt (struct drm_device *dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700993
994extern irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000995extern void i915_driver_irq_preinstall(struct drm_device * dev);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700996extern int i915_driver_irq_postinstall(struct drm_device *dev);
Dave Airlie84b1fd12007-07-11 15:53:27 +1000997extern void i915_driver_irq_uninstall(struct drm_device * dev);
Eric Anholtc153f452007-09-03 12:06:45 +1000998extern int i915_vblank_pipe_set(struct drm_device *dev, void *data,
999 struct drm_file *file_priv);
1000extern int i915_vblank_pipe_get(struct drm_device *dev, void *data,
1001 struct drm_file *file_priv);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001002extern int i915_enable_vblank(struct drm_device *dev, int crtc);
1003extern void i915_disable_vblank(struct drm_device *dev, int crtc);
1004extern u32 i915_get_vblank_counter(struct drm_device *dev, int crtc);
Jesse Barnes9880b7a2009-02-06 10:22:41 -08001005extern u32 gm45_get_vblank_counter(struct drm_device *dev, int crtc);
Eric Anholtc153f452007-09-03 12:06:45 +10001006extern int i915_vblank_swap(struct drm_device *dev, void *data,
1007 struct drm_file *file_priv);
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001008extern void i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask);
Eric Anholt62fdfea2010-05-21 13:26:39 -07001009extern void i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001010extern void ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv,
1011 u32 mask);
1012extern void ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv,
1013 u32 mask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014
Keith Packard7c463582008-11-04 02:03:27 -08001015void
1016i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1017
1018void
1019i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask);
1020
Zhao Yakui01c66882009-10-28 05:10:00 +00001021void intel_enable_asle (struct drm_device *dev);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01001022int i915_get_vblank_timestamp(struct drm_device *dev, int crtc,
1023 int *max_error,
1024 struct timeval *vblank_time,
1025 unsigned flags);
1026
1027int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
1028 int *vpos, int *hpos);
Zhao Yakui01c66882009-10-28 05:10:00 +00001029
Chris Wilson3bd3c932010-08-19 08:19:30 +01001030#ifdef CONFIG_DEBUG_FS
1031extern void i915_destroy_error_state(struct drm_device *dev);
1032#else
1033#define i915_destroy_error_state(x)
1034#endif
1035
Keith Packard7c463582008-11-04 02:03:27 -08001036
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037/* i915_mem.c */
Eric Anholtc153f452007-09-03 12:06:45 +10001038extern int i915_mem_alloc(struct drm_device *dev, void *data,
1039 struct drm_file *file_priv);
1040extern int i915_mem_free(struct drm_device *dev, void *data,
1041 struct drm_file *file_priv);
1042extern int i915_mem_init_heap(struct drm_device *dev, void *data,
1043 struct drm_file *file_priv);
1044extern int i915_mem_destroy_heap(struct drm_device *dev, void *data,
1045 struct drm_file *file_priv);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046extern void i915_mem_takedown(struct mem_block **heap);
Dave Airlie84b1fd12007-07-11 15:53:27 +10001047extern void i915_mem_release(struct drm_device * dev,
Eric Anholt6c340ea2007-08-25 20:23:09 +10001048 struct drm_file *file_priv, struct mem_block *heap);
Eric Anholt673a3942008-07-30 12:06:12 -07001049/* i915_gem.c */
Chris Wilson30dbf0c2010-09-25 10:19:17 +01001050int i915_gem_check_is_wedged(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001051int i915_gem_init_ioctl(struct drm_device *dev, void *data,
1052 struct drm_file *file_priv);
1053int i915_gem_create_ioctl(struct drm_device *dev, void *data,
1054 struct drm_file *file_priv);
1055int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
1056 struct drm_file *file_priv);
1057int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
1058 struct drm_file *file_priv);
1059int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1060 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001061int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1062 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001063int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1064 struct drm_file *file_priv);
1065int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1066 struct drm_file *file_priv);
1067int i915_gem_execbuffer(struct drm_device *dev, void *data,
1068 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05001069int i915_gem_execbuffer2(struct drm_device *dev, void *data,
1070 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001071int i915_gem_pin_ioctl(struct drm_device *dev, void *data,
1072 struct drm_file *file_priv);
1073int i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
1074 struct drm_file *file_priv);
1075int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
1076 struct drm_file *file_priv);
1077int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
1078 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001079int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
1080 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001081int i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
1082 struct drm_file *file_priv);
1083int i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
1084 struct drm_file *file_priv);
1085int i915_gem_set_tiling(struct drm_device *dev, void *data,
1086 struct drm_file *file_priv);
1087int i915_gem_get_tiling(struct drm_device *dev, void *data,
1088 struct drm_file *file_priv);
Eric Anholt5a125c32008-10-22 21:40:13 -07001089int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
1090 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07001091void i915_gem_load(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001092int i915_gem_init_object(struct drm_gem_object *obj);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001093void i915_gem_flush_ring(struct drm_device *dev,
1094 struct intel_ring_buffer *ring,
1095 uint32_t invalidate_domains,
1096 uint32_t flush_domains);
Chris Wilson05394f32010-11-08 19:18:58 +00001097struct drm_i915_gem_object *i915_gem_alloc_object(struct drm_device *dev,
1098 size_t size);
Eric Anholt673a3942008-07-30 12:06:12 -07001099void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001100int __must_check i915_gem_object_pin(struct drm_i915_gem_object *obj,
1101 uint32_t alignment,
1102 bool map_and_fenceable);
Chris Wilson05394f32010-11-08 19:18:58 +00001103void i915_gem_object_unpin(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001104int __must_check i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001105void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001106void i915_gem_lastclose(struct drm_device *dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001107
Chris Wilson54cf91d2010-11-25 18:00:26 +00001108int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
1109int __must_check i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
1110 bool interruptible);
1111void i915_gem_object_move_to_active(struct drm_i915_gem_object *obj,
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001112 struct intel_ring_buffer *ring,
1113 u32 seqno);
Chris Wilson54cf91d2010-11-25 18:00:26 +00001114
Chris Wilsonf787a5f2010-09-24 16:02:42 +01001115/**
1116 * Returns true if seq1 is later than seq2.
1117 */
1118static inline bool
1119i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1120{
1121 return (int32_t)(seq1 - seq2) >= 0;
1122}
1123
Chris Wilson54cf91d2010-11-25 18:00:26 +00001124static inline u32
1125i915_gem_next_request_seqno(struct drm_device *dev,
1126 struct intel_ring_buffer *ring)
1127{
1128 drm_i915_private_t *dev_priv = dev->dev_private;
1129 return ring->outstanding_lazy_request = dev_priv->next_seqno;
1130}
1131
Chris Wilsond9e86c02010-11-10 16:40:20 +00001132int __must_check i915_gem_object_get_fence(struct drm_i915_gem_object *obj,
1133 struct intel_ring_buffer *pipelined,
1134 bool interruptible);
1135int __must_check i915_gem_object_put_fence(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001136
Chris Wilsonb09a1fe2010-07-23 23:18:49 +01001137void i915_gem_retire_requests(struct drm_device *dev);
Chris Wilson069efc12010-09-30 16:53:18 +01001138void i915_gem_reset(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001139void i915_gem_clflush_object(struct drm_i915_gem_object *obj);
Chris Wilson20217462010-11-23 15:26:33 +00001140int __must_check i915_gem_object_set_domain(struct drm_i915_gem_object *obj,
1141 uint32_t read_domains,
1142 uint32_t write_domain);
1143int __must_check i915_gem_object_flush_gpu(struct drm_i915_gem_object *obj,
1144 bool interruptible);
1145int __must_check i915_gem_init_ringbuffer(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08001146void i915_gem_cleanup_ringbuffer(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001147void i915_gem_do_init(struct drm_device *dev,
1148 unsigned long start,
1149 unsigned long mappable_end,
1150 unsigned long end);
1151int __must_check i915_gpu_idle(struct drm_device *dev);
1152int __must_check i915_gem_idle(struct drm_device *dev);
1153int __must_check i915_add_request(struct drm_device *dev,
1154 struct drm_file *file_priv,
1155 struct drm_i915_gem_request *request,
1156 struct intel_ring_buffer *ring);
1157int __must_check i915_do_wait_request(struct drm_device *dev,
1158 uint32_t seqno,
1159 bool interruptible,
1160 struct intel_ring_buffer *ring);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001161int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
Chris Wilson20217462010-11-23 15:26:33 +00001162int __must_check
1163i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj,
1164 bool write);
1165int __must_check
1166i915_gem_object_set_to_display_plane(struct drm_i915_gem_object *obj,
1167 struct intel_ring_buffer *pipelined);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001168int i915_gem_attach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001169 struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01001170 int id,
1171 int align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001172void i915_gem_detach_phys_object(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001173 struct drm_i915_gem_object *obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10001174void i915_gem_free_all_phys_object(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001175void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07001176
Daniel Vetter76aaf222010-11-05 22:23:30 +01001177/* i915_gem_gtt.c */
1178void i915_gem_restore_gtt_mappings(struct drm_device *dev);
Chris Wilson20217462010-11-23 15:26:33 +00001179int __must_check i915_gem_gtt_bind_object(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00001180void i915_gem_gtt_unbind_object(struct drm_i915_gem_object *obj);
Daniel Vetter76aaf222010-11-05 22:23:30 +01001181
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001182/* i915_gem_evict.c */
Chris Wilson20217462010-11-23 15:26:33 +00001183int __must_check i915_gem_evict_something(struct drm_device *dev, int min_size,
1184 unsigned alignment, bool mappable);
1185int __must_check i915_gem_evict_everything(struct drm_device *dev,
1186 bool purgeable_only);
1187int __must_check i915_gem_evict_inactive(struct drm_device *dev,
1188 bool purgeable_only);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01001189
Eric Anholt673a3942008-07-30 12:06:12 -07001190/* i915_gem_tiling.c */
1191void i915_gem_detect_bit_6_swizzle(struct drm_device *dev);
Chris Wilson05394f32010-11-08 19:18:58 +00001192void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj);
1193void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001194
1195/* i915_gem_debug.c */
Chris Wilson05394f32010-11-08 19:18:58 +00001196void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001197 const char *where, uint32_t mark);
Chris Wilson23bc5982010-09-29 16:10:57 +01001198#if WATCH_LISTS
1199int i915_verify_lists(struct drm_device *dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001200#else
Chris Wilson23bc5982010-09-29 16:10:57 +01001201#define i915_verify_lists(dev) 0
Eric Anholt673a3942008-07-30 12:06:12 -07001202#endif
Chris Wilson05394f32010-11-08 19:18:58 +00001203void i915_gem_object_check_coherency(struct drm_i915_gem_object *obj,
1204 int handle);
1205void i915_gem_dump_object(struct drm_i915_gem_object *obj, int len,
Eric Anholt673a3942008-07-30 12:06:12 -07001206 const char *where, uint32_t mark);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001207
Ben Gamari20172632009-02-17 20:08:50 -05001208/* i915_debugfs.c */
Ben Gamari27c202a2009-07-01 22:26:52 -04001209int i915_debugfs_init(struct drm_minor *minor);
1210void i915_debugfs_cleanup(struct drm_minor *minor);
Ben Gamari20172632009-02-17 20:08:50 -05001211
Jesse Barnes317c35d2008-08-25 15:11:06 -07001212/* i915_suspend.c */
1213extern int i915_save_state(struct drm_device *dev);
1214extern int i915_restore_state(struct drm_device *dev);
1215
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07001216/* i915_suspend.c */
1217extern int i915_save_state(struct drm_device *dev);
1218extern int i915_restore_state(struct drm_device *dev);
1219
Chris Wilsonf899fc62010-07-20 15:44:45 -07001220/* intel_i2c.c */
1221extern int intel_setup_gmbus(struct drm_device *dev);
1222extern void intel_teardown_gmbus(struct drm_device *dev);
Chris Wilsone957d772010-09-24 12:52:03 +01001223extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
1224extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Chris Wilsonb8232e92010-09-28 16:41:32 +01001225extern inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
1226{
1227 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
1228}
Chris Wilsonf899fc62010-07-20 15:44:45 -07001229extern void intel_i2c_reset(struct drm_device *dev);
1230
Chris Wilson3b617962010-08-24 09:02:58 +01001231/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01001232extern int intel_opregion_setup(struct drm_device *dev);
1233#ifdef CONFIG_ACPI
1234extern void intel_opregion_init(struct drm_device *dev);
1235extern void intel_opregion_fini(struct drm_device *dev);
Chris Wilson3b617962010-08-24 09:02:58 +01001236extern void intel_opregion_asle_intr(struct drm_device *dev);
1237extern void intel_opregion_gse_intr(struct drm_device *dev);
1238extern void intel_opregion_enable_asle(struct drm_device *dev);
Len Brown65e082c2008-10-24 17:18:10 -04001239#else
Chris Wilson44834a62010-08-19 16:09:23 +01001240static inline void intel_opregion_init(struct drm_device *dev) { return; }
1241static inline void intel_opregion_fini(struct drm_device *dev) { return; }
Chris Wilson3b617962010-08-24 09:02:58 +01001242static inline void intel_opregion_asle_intr(struct drm_device *dev) { return; }
1243static inline void intel_opregion_gse_intr(struct drm_device *dev) { return; }
1244static inline void intel_opregion_enable_asle(struct drm_device *dev) { return; }
Len Brown65e082c2008-10-24 17:18:10 -04001245#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001246
Jesse Barnes723bfd72010-10-07 16:01:13 -07001247/* intel_acpi.c */
1248#ifdef CONFIG_ACPI
1249extern void intel_register_dsm_handler(void);
1250extern void intel_unregister_dsm_handler(void);
1251#else
1252static inline void intel_register_dsm_handler(void) { return; }
1253static inline void intel_unregister_dsm_handler(void) { return; }
1254#endif /* CONFIG_ACPI */
1255
Jesse Barnes79e53942008-11-07 14:24:08 -08001256/* modesetting */
1257extern void intel_modeset_init(struct drm_device *dev);
1258extern void intel_modeset_cleanup(struct drm_device *dev);
Dave Airlie28d52042009-09-21 14:33:58 +10001259extern int intel_modeset_vga_set_state(struct drm_device *dev, bool state);
Jesse Barnes80824002009-09-10 15:28:06 -07001260extern void i8xx_disable_fbc(struct drm_device *dev);
Jesse Barnes74dff282009-09-14 15:39:40 -07001261extern void g4x_disable_fbc(struct drm_device *dev);
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001262extern void ironlake_disable_fbc(struct drm_device *dev);
Adam Jacksonee5382a2010-04-23 11:17:39 -04001263extern void intel_disable_fbc(struct drm_device *dev);
1264extern void intel_enable_fbc(struct drm_crtc *crtc, unsigned long interval);
1265extern bool intel_fbc_enabled(struct drm_device *dev);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001266extern bool ironlake_set_drps(struct drm_device *dev, u8 val);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001267extern void intel_detect_pch (struct drm_device *dev);
Zhenyu Wange3421a12010-04-08 09:43:27 +08001268extern int intel_trans_dp_port_sel (struct drm_crtc *crtc);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001269
Chris Wilson6ef3d422010-08-04 20:26:07 +01001270/* overlay */
Chris Wilson3bd3c932010-08-19 08:19:30 +01001271#ifdef CONFIG_DEBUG_FS
Chris Wilson6ef3d422010-08-04 20:26:07 +01001272extern struct intel_overlay_error_state *intel_overlay_capture_error_state(struct drm_device *dev);
1273extern void intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001274
1275extern struct intel_display_error_state *intel_display_capture_error_state(struct drm_device *dev);
1276extern void intel_display_print_error_state(struct seq_file *m,
1277 struct drm_device *dev,
1278 struct intel_display_error_state *error);
Chris Wilson3bd3c932010-08-19 08:19:30 +01001279#endif
Chris Wilson6ef3d422010-08-04 20:26:07 +01001280
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001281#define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
1282
1283#define BEGIN_LP_RING(n) \
1284 intel_ring_begin(LP_RING(dev_priv), (n))
1285
1286#define OUT_RING(x) \
1287 intel_ring_emit(LP_RING(dev_priv), x)
1288
1289#define ADVANCE_LP_RING() \
1290 intel_ring_advance(LP_RING(dev_priv))
1291
Eric Anholt546b0972008-09-01 16:45:29 -07001292/**
1293 * Lock test for when it's just for synchronization of ring access.
1294 *
1295 * In that case, we don't need to do it when GEM is initialized as nobody else
1296 * has access to the ring.
1297 */
Chris Wilson05394f32010-11-08 19:18:58 +00001298#define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001299 if (LP_RING(dev->dev_private)->obj == NULL) \
Chris Wilson05394f32010-11-08 19:18:58 +00001300 LOCK_TEST_WITH_RETURN(dev, file); \
Eric Anholt546b0972008-09-01 16:45:29 -07001301} while (0)
1302
Zou Nan haicae58522010-11-09 17:17:32 +08001303
Keith Packard5f753772010-11-22 09:24:22 +00001304#define __i915_read(x, y) \
1305static inline u##x i915_read##x(struct drm_i915_private *dev_priv, u32 reg) { \
1306 u##x val = read##y(dev_priv->regs + reg); \
1307 trace_i915_reg_rw('R', reg, val, sizeof(val)); \
1308 return val; \
1309}
1310__i915_read(8, b)
1311__i915_read(16, w)
1312__i915_read(32, l)
1313__i915_read(64, q)
1314#undef __i915_read
1315
1316#define __i915_write(x, y) \
1317static inline void i915_write##x(struct drm_i915_private *dev_priv, u32 reg, u##x val) { \
1318 trace_i915_reg_rw('W', reg, val, sizeof(val)); \
1319 write##y(val, dev_priv->regs + reg); \
1320}
1321__i915_write(8, b)
1322__i915_write(16, w)
1323__i915_write(32, l)
1324__i915_write(64, q)
1325#undef __i915_write
1326
1327#define I915_READ8(reg) i915_read8(dev_priv, (reg))
1328#define I915_WRITE8(reg, val) i915_write8(dev_priv, (reg), (val))
1329
1330#define I915_READ16(reg) i915_read16(dev_priv, (reg))
1331#define I915_WRITE16(reg, val) i915_write16(dev_priv, (reg), (val))
1332#define I915_READ16_NOTRACE(reg) readw(dev_priv->regs + (reg))
1333#define I915_WRITE16_NOTRACE(reg, val) writew(val, dev_priv->regs + (reg))
1334
1335#define I915_READ(reg) i915_read32(dev_priv, (reg))
1336#define I915_WRITE(reg, val) i915_write32(dev_priv, (reg), (val))
Zou Nan haicae58522010-11-09 17:17:32 +08001337#define I915_READ_NOTRACE(reg) readl(dev_priv->regs + (reg))
1338#define I915_WRITE_NOTRACE(reg, val) writel(val, dev_priv->regs + (reg))
Keith Packard5f753772010-11-22 09:24:22 +00001339
1340#define I915_WRITE64(reg, val) i915_write64(dev_priv, (reg), (val))
1341#define I915_READ64(reg) i915_read64(dev_priv, (reg))
Zou Nan haicae58522010-11-09 17:17:32 +08001342
1343#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
1344#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
1345
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08001346
Zou Nan haicae58522010-11-09 17:17:32 +08001347/* On SNB platform, before reading ring registers forcewake bit
1348 * must be set to prevent GT core from power down and stale values being
1349 * returned.
1350 */
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00001351void __gen6_force_wake_get(struct drm_i915_private *dev_priv);
1352void __gen6_force_wake_put (struct drm_i915_private *dev_priv);
Zou Nan haicae58522010-11-09 17:17:32 +08001353static inline u32 i915_safe_read(struct drm_i915_private *dev_priv, u32 reg)
1354{
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00001355 u32 val;
1356
1357 if (dev_priv->info->gen >= 6) {
1358 __gen6_force_wake_get(dev_priv);
1359 val = I915_READ(reg);
1360 __gen6_force_wake_put(dev_priv);
1361 } else
1362 val = I915_READ(reg);
1363
1364 return val;
Zou Nan haicae58522010-11-09 17:17:32 +08001365}
1366
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08001367static inline void
1368i915_write(struct drm_i915_private *dev_priv, u32 reg, u64 val, int len)
1369{
1370 /* Trace down the write operation before the real write */
1371 trace_i915_reg_rw('W', reg, val, len);
1372 switch (len) {
1373 case 8:
1374 writeq(val, dev_priv->regs + reg);
1375 break;
1376 case 4:
1377 writel(val, dev_priv->regs + reg);
1378 break;
1379 case 2:
1380 writew(val, dev_priv->regs + reg);
1381 break;
1382 case 1:
1383 writeb(val, dev_priv->regs + reg);
1384 break;
1385 }
1386}
1387
Jesse Barnes585fb112008-07-29 11:54:06 -07001388/**
1389 * Reads a dword out of the status page, which is written to from the command
1390 * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or
1391 * MI_STORE_DATA_IMM.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001392 *
Jesse Barnes585fb112008-07-29 11:54:06 -07001393 * The following dwords have a reserved meaning:
Keith Packard0cdad7e2008-10-14 17:19:38 -07001394 * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes.
1395 * 0x04: ring 0 head pointer
1396 * 0x05: ring 1 head pointer (915-class)
1397 * 0x06: ring 2 head pointer (915-class)
1398 * 0x10-0x1b: Context status DWords (GM45)
1399 * 0x1f: Last written status offset. (GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07001400 *
Keith Packard0cdad7e2008-10-14 17:19:38 -07001401 * The area from dword 0x20 to 0x3ff is available for driver usage.
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001402 */
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001403#define READ_HWSP(dev_priv, reg) (((volatile u32 *)\
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001404 (LP_RING(dev_priv)->status_page.page_addr))[reg])
Keith Packard0baf8232008-11-08 11:44:14 +10001405#define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
Keith Packard0cdad7e2008-10-14 17:19:38 -07001406#define I915_GEM_HWS_INDEX 0x20
Keith Packard0baf8232008-11-08 11:44:14 +10001407#define I915_BREADCRUMB_INDEX 0x21
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001408
Linus Torvalds1da177e2005-04-16 15:20:36 -07001409#endif