blob: b0a320004e0ddda2d50db37b2dd70459bff803d0 [file] [log] [blame]
Pierre Ossmand129bce2006-03-24 03:18:17 -08001/*
Pierre Ossman70f10482007-07-11 20:04:50 +02002 * linux/drivers/mmc/host/sdhci.c - Secure Digital Host Controller Interface driver
Pierre Ossmand129bce2006-03-24 03:18:17 -08003 *
Pierre Ossmanb69c9052008-03-08 23:44:25 +01004 * Copyright (C) 2005-2008 Pierre Ossman, All Rights Reserved.
Pierre Ossmand129bce2006-03-24 03:18:17 -08005 *
6 * This program is free software; you can redistribute it and/or modify
Pierre Ossman643f7202006-09-30 23:27:52 -07007 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or (at
9 * your option) any later version.
Pierre Ossman84c46a52007-12-02 19:58:16 +010010 *
11 * Thanks to the following companies for their support:
12 *
13 * - JMicron (hardware and technical support)
Pierre Ossmand129bce2006-03-24 03:18:17 -080014 */
15
Pierre Ossmand129bce2006-03-24 03:18:17 -080016#include <linux/delay.h>
17#include <linux/highmem.h>
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +010018#include <linux/io.h>
Paul Gortmaker88b47672011-07-03 15:15:51 -040019#include <linux/module.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080020#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090021#include <linux/slab.h>
Ralf Baechle11763602007-10-23 20:42:11 +020022#include <linux/scatterlist.h>
Marek Szyprowski9bea3c82010-08-10 18:01:59 -070023#include <linux/regulator/consumer.h>
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030024#include <linux/pm_runtime.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080025
Pierre Ossman2f730fe2008-03-17 10:29:38 +010026#include <linux/leds.h>
27
Aries Lee22113ef2010-12-15 08:14:24 +010028#include <linux/mmc/mmc.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080029#include <linux/mmc/host.h>
Aaron Lu473b0952012-07-03 17:27:49 +080030#include <linux/mmc/card.h>
Corneliu Doban85cc1c32015-02-09 16:06:29 -080031#include <linux/mmc/sdio.h>
Guennadi Liakhovetskibec9d4e2012-09-17 16:45:10 +080032#include <linux/mmc/slot-gpio.h>
Pierre Ossmand129bce2006-03-24 03:18:17 -080033
Pierre Ossmand129bce2006-03-24 03:18:17 -080034#include "sdhci.h"
35
36#define DRIVER_NAME "sdhci"
Pierre Ossmand129bce2006-03-24 03:18:17 -080037
Pierre Ossmand129bce2006-03-24 03:18:17 -080038#define DBG(f, x...) \
Russell Kingc6563172006-03-29 09:30:20 +010039 pr_debug(DRIVER_NAME " [%s()]: " f, __func__,## x)
Pierre Ossmand129bce2006-03-24 03:18:17 -080040
Arindam Nathb513ea22011-05-05 12:19:04 +053041#define MAX_TUNING_LOOP 40
42
Pierre Ossmandf673b22006-06-30 02:22:31 -070043static unsigned int debug_quirks = 0;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +030044static unsigned int debug_quirks2;
Pierre Ossman67435272006-06-30 02:22:31 -070045
Pierre Ossmand129bce2006-03-24 03:18:17 -080046static void sdhci_finish_data(struct sdhci_host *);
47
Kevin Liu52983382013-01-31 11:31:37 +080048static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable);
Pierre Ossmand129bce2006-03-24 03:18:17 -080049
50static void sdhci_dumpregs(struct sdhci_host *host)
51{
Chuanxiao Donga7c53672016-06-22 14:40:01 +030052 pr_err(DRIVER_NAME ": =========== REGISTER DUMP (%s)===========\n",
53 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -080054
Chuanxiao Donga7c53672016-06-22 14:40:01 +030055 pr_err(DRIVER_NAME ": Sys addr: 0x%08x | Version: 0x%08x\n",
56 sdhci_readl(host, SDHCI_DMA_ADDRESS),
57 sdhci_readw(host, SDHCI_HOST_VERSION));
58 pr_err(DRIVER_NAME ": Blk size: 0x%08x | Blk cnt: 0x%08x\n",
59 sdhci_readw(host, SDHCI_BLOCK_SIZE),
60 sdhci_readw(host, SDHCI_BLOCK_COUNT));
61 pr_err(DRIVER_NAME ": Argument: 0x%08x | Trn mode: 0x%08x\n",
62 sdhci_readl(host, SDHCI_ARGUMENT),
63 sdhci_readw(host, SDHCI_TRANSFER_MODE));
64 pr_err(DRIVER_NAME ": Present: 0x%08x | Host ctl: 0x%08x\n",
65 sdhci_readl(host, SDHCI_PRESENT_STATE),
66 sdhci_readb(host, SDHCI_HOST_CONTROL));
67 pr_err(DRIVER_NAME ": Power: 0x%08x | Blk gap: 0x%08x\n",
68 sdhci_readb(host, SDHCI_POWER_CONTROL),
69 sdhci_readb(host, SDHCI_BLOCK_GAP_CONTROL));
70 pr_err(DRIVER_NAME ": Wake-up: 0x%08x | Clock: 0x%08x\n",
71 sdhci_readb(host, SDHCI_WAKE_UP_CONTROL),
72 sdhci_readw(host, SDHCI_CLOCK_CONTROL));
73 pr_err(DRIVER_NAME ": Timeout: 0x%08x | Int stat: 0x%08x\n",
74 sdhci_readb(host, SDHCI_TIMEOUT_CONTROL),
75 sdhci_readl(host, SDHCI_INT_STATUS));
76 pr_err(DRIVER_NAME ": Int enab: 0x%08x | Sig enab: 0x%08x\n",
77 sdhci_readl(host, SDHCI_INT_ENABLE),
78 sdhci_readl(host, SDHCI_SIGNAL_ENABLE));
79 pr_err(DRIVER_NAME ": AC12 err: 0x%08x | Slot int: 0x%08x\n",
80 sdhci_readw(host, SDHCI_ACMD12_ERR),
81 sdhci_readw(host, SDHCI_SLOT_INT_STATUS));
82 pr_err(DRIVER_NAME ": Caps: 0x%08x | Caps_1: 0x%08x\n",
83 sdhci_readl(host, SDHCI_CAPABILITIES),
84 sdhci_readl(host, SDHCI_CAPABILITIES_1));
85 pr_err(DRIVER_NAME ": Cmd: 0x%08x | Max curr: 0x%08x\n",
86 sdhci_readw(host, SDHCI_COMMAND),
87 sdhci_readl(host, SDHCI_MAX_CURRENT));
88 pr_err(DRIVER_NAME ": Host ctl2: 0x%08x\n",
89 sdhci_readw(host, SDHCI_HOST_CONTROL2));
Pierre Ossmand129bce2006-03-24 03:18:17 -080090
Adrian Huntere57a5f62014-11-04 12:42:46 +020091 if (host->flags & SDHCI_USE_ADMA) {
92 if (host->flags & SDHCI_USE_64_BIT_DMA)
Chuanxiao Donga7c53672016-06-22 14:40:01 +030093 pr_err(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x%08x\n",
94 readl(host->ioaddr + SDHCI_ADMA_ERROR),
95 readl(host->ioaddr + SDHCI_ADMA_ADDRESS_HI),
96 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
Adrian Huntere57a5f62014-11-04 12:42:46 +020097 else
Chuanxiao Donga7c53672016-06-22 14:40:01 +030098 pr_err(DRIVER_NAME ": ADMA Err: 0x%08x | ADMA Ptr: 0x%08x\n",
99 readl(host->ioaddr + SDHCI_ADMA_ERROR),
100 readl(host->ioaddr + SDHCI_ADMA_ADDRESS));
Adrian Huntere57a5f62014-11-04 12:42:46 +0200101 }
Ben Dooksbe3f4ae2009-06-08 23:33:52 +0100102
Chuanxiao Donga7c53672016-06-22 14:40:01 +0300103 pr_err(DRIVER_NAME ": ===========================================\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800104}
105
106/*****************************************************************************\
107 * *
108 * Low level functions *
109 * *
110\*****************************************************************************/
111
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300112static void sdhci_set_card_detection(struct sdhci_host *host, bool enable)
113{
Russell King5b4f1f62014-04-25 12:57:02 +0100114 u32 present;
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300115
Adrian Hunterc79396c2011-12-27 15:48:42 +0200116 if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) ||
Jaehoon Chung860951c2016-06-21 10:13:26 +0900117 !mmc_card_is_removable(host->mmc))
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300118 return;
119
Russell King5b4f1f62014-04-25 12:57:02 +0100120 if (enable) {
121 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
122 SDHCI_CARD_PRESENT;
Shawn Guod25928d2011-06-21 22:41:48 +0800123
Russell King5b4f1f62014-04-25 12:57:02 +0100124 host->ier |= present ? SDHCI_INT_CARD_REMOVE :
125 SDHCI_INT_CARD_INSERT;
126 } else {
127 host->ier &= ~(SDHCI_INT_CARD_REMOVE | SDHCI_INT_CARD_INSERT);
128 }
Russell Kingb537f942014-04-25 12:56:01 +0100129
130 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
131 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300132}
133
134static void sdhci_enable_card_detection(struct sdhci_host *host)
135{
136 sdhci_set_card_detection(host, true);
137}
138
139static void sdhci_disable_card_detection(struct sdhci_host *host)
140{
141 sdhci_set_card_detection(host, false);
142}
143
Ulf Hansson02d0b682016-04-11 15:32:41 +0200144static void sdhci_runtime_pm_bus_on(struct sdhci_host *host)
145{
146 if (host->bus_on)
147 return;
148 host->bus_on = true;
149 pm_runtime_get_noresume(host->mmc->parent);
150}
151
152static void sdhci_runtime_pm_bus_off(struct sdhci_host *host)
153{
154 if (!host->bus_on)
155 return;
156 host->bus_on = false;
157 pm_runtime_put_noidle(host->mmc->parent);
158}
159
Russell King03231f92014-04-25 12:57:12 +0100160void sdhci_reset(struct sdhci_host *host, u8 mask)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800161{
Pierre Ossmane16514d82006-06-30 02:22:24 -0700162 unsigned long timeout;
Philip Rakity393c1a32011-01-21 11:26:40 -0800163
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300164 sdhci_writeb(host, mask, SDHCI_SOFTWARE_RESET);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800165
Adrian Hunterf0710a52013-05-06 12:17:32 +0300166 if (mask & SDHCI_RESET_ALL) {
Pierre Ossmand129bce2006-03-24 03:18:17 -0800167 host->clock = 0;
Adrian Hunterf0710a52013-05-06 12:17:32 +0300168 /* Reset-all turns off SD Bus Power */
169 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
170 sdhci_runtime_pm_bus_off(host);
171 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800172
Pierre Ossmane16514d82006-06-30 02:22:24 -0700173 /* Wait max 100 ms */
174 timeout = 100;
175
176 /* hw clears the bit when it's done */
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300177 while (sdhci_readb(host, SDHCI_SOFTWARE_RESET) & mask) {
Pierre Ossmane16514d82006-06-30 02:22:24 -0700178 if (timeout == 0) {
Girish K Sa3c76eb2011-10-11 11:44:09 +0530179 pr_err("%s: Reset 0x%x never completed.\n",
Pierre Ossmane16514d82006-06-30 02:22:24 -0700180 mmc_hostname(host->mmc), (int)mask);
181 sdhci_dumpregs(host);
182 return;
183 }
184 timeout--;
185 mdelay(1);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800186 }
Russell King03231f92014-04-25 12:57:12 +0100187}
188EXPORT_SYMBOL_GPL(sdhci_reset);
Anton Vorontsov063a9db2009-03-17 00:14:02 +0300189
Russell King03231f92014-04-25 12:57:12 +0100190static void sdhci_do_reset(struct sdhci_host *host, u8 mask)
191{
192 if (host->quirks & SDHCI_QUIRK_NO_CARD_NO_RESET) {
Adrian Hunterd3940f22016-06-29 16:24:14 +0300193 struct mmc_host *mmc = host->mmc;
194
195 if (!mmc->ops->get_cd(mmc))
Russell King03231f92014-04-25 12:57:12 +0100196 return;
197 }
198
199 host->ops->reset(host, mask);
Philip Rakity393c1a32011-01-21 11:26:40 -0800200
Russell Kingda91a8f2014-04-25 13:00:12 +0100201 if (mask & SDHCI_RESET_ALL) {
202 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
203 if (host->ops->enable_dma)
204 host->ops->enable_dma(host);
205 }
206
207 /* Resetting the controller clears many */
208 host->preset_enabled = false;
Shaohui Xie3abc1e802011-12-29 16:33:00 +0800209 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800210}
211
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800212static void sdhci_init(struct sdhci_host *host, int soft)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800213{
Adrian Hunterd3940f22016-06-29 16:24:14 +0300214 struct mmc_host *mmc = host->mmc;
215
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800216 if (soft)
Russell King03231f92014-04-25 12:57:12 +0100217 sdhci_do_reset(host, SDHCI_RESET_CMD|SDHCI_RESET_DATA);
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800218 else
Russell King03231f92014-04-25 12:57:12 +0100219 sdhci_do_reset(host, SDHCI_RESET_ALL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800220
Russell Kingb537f942014-04-25 12:56:01 +0100221 host->ier = SDHCI_INT_BUS_POWER | SDHCI_INT_DATA_END_BIT |
222 SDHCI_INT_DATA_CRC | SDHCI_INT_DATA_TIMEOUT |
223 SDHCI_INT_INDEX | SDHCI_INT_END_BIT | SDHCI_INT_CRC |
224 SDHCI_INT_TIMEOUT | SDHCI_INT_DATA_END |
225 SDHCI_INT_RESPONSE;
226
227 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
228 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800229
230 if (soft) {
231 /* force clock reconfiguration */
232 host->clock = 0;
Adrian Hunterd3940f22016-06-29 16:24:14 +0300233 mmc->ops->set_ios(mmc, &mmc->ios);
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800234 }
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300235}
Pierre Ossmand129bce2006-03-24 03:18:17 -0800236
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300237static void sdhci_reinit(struct sdhci_host *host)
238{
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -0800239 sdhci_init(host, 0);
Anton Vorontsov7260cf52009-03-17 00:13:48 +0300240 sdhci_enable_card_detection(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800241}
242
Adrian Hunter061d17a2016-04-12 14:25:09 +0300243static void __sdhci_led_activate(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800244{
245 u8 ctrl;
246
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300247 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800248 ctrl |= SDHCI_CTRL_LED;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300249 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800250}
251
Adrian Hunter061d17a2016-04-12 14:25:09 +0300252static void __sdhci_led_deactivate(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800253{
254 u8 ctrl;
255
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300256 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800257 ctrl &= ~SDHCI_CTRL_LED;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300258 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800259}
260
Masahiro Yamada4f782302016-04-14 13:19:39 +0900261#if IS_REACHABLE(CONFIG_LEDS_CLASS)
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100262static void sdhci_led_control(struct led_classdev *led,
Adrian Hunter061d17a2016-04-12 14:25:09 +0300263 enum led_brightness brightness)
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100264{
265 struct sdhci_host *host = container_of(led, struct sdhci_host, led);
266 unsigned long flags;
267
268 spin_lock_irqsave(&host->lock, flags);
269
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300270 if (host->runtime_suspended)
271 goto out;
272
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100273 if (brightness == LED_OFF)
Adrian Hunter061d17a2016-04-12 14:25:09 +0300274 __sdhci_led_deactivate(host);
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100275 else
Adrian Hunter061d17a2016-04-12 14:25:09 +0300276 __sdhci_led_activate(host);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +0300277out:
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100278 spin_unlock_irqrestore(&host->lock, flags);
279}
Adrian Hunter061d17a2016-04-12 14:25:09 +0300280
281static int sdhci_led_register(struct sdhci_host *host)
282{
283 struct mmc_host *mmc = host->mmc;
284
285 snprintf(host->led_name, sizeof(host->led_name),
286 "%s::", mmc_hostname(mmc));
287
288 host->led.name = host->led_name;
289 host->led.brightness = LED_OFF;
290 host->led.default_trigger = mmc_hostname(mmc);
291 host->led.brightness_set = sdhci_led_control;
292
293 return led_classdev_register(mmc_dev(mmc), &host->led);
294}
295
296static void sdhci_led_unregister(struct sdhci_host *host)
297{
298 led_classdev_unregister(&host->led);
299}
300
301static inline void sdhci_led_activate(struct sdhci_host *host)
302{
303}
304
305static inline void sdhci_led_deactivate(struct sdhci_host *host)
306{
307}
308
309#else
310
311static inline int sdhci_led_register(struct sdhci_host *host)
312{
313 return 0;
314}
315
316static inline void sdhci_led_unregister(struct sdhci_host *host)
317{
318}
319
320static inline void sdhci_led_activate(struct sdhci_host *host)
321{
322 __sdhci_led_activate(host);
323}
324
325static inline void sdhci_led_deactivate(struct sdhci_host *host)
326{
327 __sdhci_led_deactivate(host);
328}
329
Pierre Ossman2f730fe2008-03-17 10:29:38 +0100330#endif
331
Pierre Ossmand129bce2006-03-24 03:18:17 -0800332/*****************************************************************************\
333 * *
334 * Core functions *
335 * *
336\*****************************************************************************/
337
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100338static void sdhci_read_block_pio(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800339{
Pierre Ossman76591502008-07-21 00:32:11 +0200340 unsigned long flags;
341 size_t blksize, len, chunk;
Steven Noonan7244b852008-10-01 01:50:25 -0700342 u32 uninitialized_var(scratch);
Pierre Ossman76591502008-07-21 00:32:11 +0200343 u8 *buf;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800344
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100345 DBG("PIO reading\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800346
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100347 blksize = host->data->blksz;
Pierre Ossman76591502008-07-21 00:32:11 +0200348 chunk = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800349
Pierre Ossman76591502008-07-21 00:32:11 +0200350 local_irq_save(flags);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800351
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100352 while (blksize) {
Fabio Estevambf3a35a2015-05-09 18:44:51 -0300353 BUG_ON(!sg_miter_next(&host->sg_miter));
Pierre Ossmand129bce2006-03-24 03:18:17 -0800354
Pierre Ossman76591502008-07-21 00:32:11 +0200355 len = min(host->sg_miter.length, blksize);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800356
Pierre Ossman76591502008-07-21 00:32:11 +0200357 blksize -= len;
358 host->sg_miter.consumed = len;
Alex Dubov14d836e2007-04-13 19:04:38 +0200359
Pierre Ossman76591502008-07-21 00:32:11 +0200360 buf = host->sg_miter.addr;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800361
Pierre Ossman76591502008-07-21 00:32:11 +0200362 while (len) {
363 if (chunk == 0) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300364 scratch = sdhci_readl(host, SDHCI_BUFFER);
Pierre Ossman76591502008-07-21 00:32:11 +0200365 chunk = 4;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800366 }
Pierre Ossman76591502008-07-21 00:32:11 +0200367
368 *buf = scratch & 0xFF;
369
370 buf++;
371 scratch >>= 8;
372 chunk--;
373 len--;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800374 }
375 }
Pierre Ossman76591502008-07-21 00:32:11 +0200376
377 sg_miter_stop(&host->sg_miter);
378
379 local_irq_restore(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100380}
Pierre Ossmand129bce2006-03-24 03:18:17 -0800381
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100382static void sdhci_write_block_pio(struct sdhci_host *host)
383{
Pierre Ossman76591502008-07-21 00:32:11 +0200384 unsigned long flags;
385 size_t blksize, len, chunk;
386 u32 scratch;
387 u8 *buf;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100388
389 DBG("PIO writing\n");
390
391 blksize = host->data->blksz;
Pierre Ossman76591502008-07-21 00:32:11 +0200392 chunk = 0;
393 scratch = 0;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100394
Pierre Ossman76591502008-07-21 00:32:11 +0200395 local_irq_save(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100396
397 while (blksize) {
Fabio Estevambf3a35a2015-05-09 18:44:51 -0300398 BUG_ON(!sg_miter_next(&host->sg_miter));
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100399
Pierre Ossman76591502008-07-21 00:32:11 +0200400 len = min(host->sg_miter.length, blksize);
Alex Dubov14d836e2007-04-13 19:04:38 +0200401
Pierre Ossman76591502008-07-21 00:32:11 +0200402 blksize -= len;
403 host->sg_miter.consumed = len;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100404
Pierre Ossman76591502008-07-21 00:32:11 +0200405 buf = host->sg_miter.addr;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100406
Pierre Ossman76591502008-07-21 00:32:11 +0200407 while (len) {
408 scratch |= (u32)*buf << (chunk * 8);
409
410 buf++;
411 chunk++;
412 len--;
413
414 if ((chunk == 4) || ((len == 0) && (blksize == 0))) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300415 sdhci_writel(host, scratch, SDHCI_BUFFER);
Pierre Ossman76591502008-07-21 00:32:11 +0200416 chunk = 0;
417 scratch = 0;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100418 }
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100419 }
420 }
Pierre Ossman76591502008-07-21 00:32:11 +0200421
422 sg_miter_stop(&host->sg_miter);
423
424 local_irq_restore(flags);
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100425}
426
427static void sdhci_transfer_pio(struct sdhci_host *host)
428{
429 u32 mask;
430
Pierre Ossman76591502008-07-21 00:32:11 +0200431 if (host->blocks == 0)
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100432 return;
433
434 if (host->data->flags & MMC_DATA_READ)
435 mask = SDHCI_DATA_AVAILABLE;
436 else
437 mask = SDHCI_SPACE_AVAILABLE;
438
Pierre Ossman4a3cba32008-07-29 00:11:16 +0200439 /*
440 * Some controllers (JMicron JMB38x) mess up the buffer bits
441 * for transfers < 4 bytes. As long as it is just one block,
442 * we can ignore the bits.
443 */
444 if ((host->quirks & SDHCI_QUIRK_BROKEN_SMALL_PIO) &&
445 (host->data->blocks == 1))
446 mask = ~0;
447
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300448 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Anton Vorontsov3e3bf202009-03-17 00:14:00 +0300449 if (host->quirks & SDHCI_QUIRK_PIO_NEEDS_DELAY)
450 udelay(100);
451
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100452 if (host->data->flags & MMC_DATA_READ)
453 sdhci_read_block_pio(host);
454 else
455 sdhci_write_block_pio(host);
456
Pierre Ossman76591502008-07-21 00:32:11 +0200457 host->blocks--;
458 if (host->blocks == 0)
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100459 break;
Pierre Ossmana406f5a2006-07-02 16:50:59 +0100460 }
461
462 DBG("PIO transfer complete.\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -0800463}
464
Russell King48857d92016-01-26 13:40:16 +0000465static int sdhci_pre_dma_transfer(struct sdhci_host *host,
Russell Kingc0999b72016-01-26 13:40:27 +0000466 struct mmc_data *data, int cookie)
Russell King48857d92016-01-26 13:40:16 +0000467{
468 int sg_count;
469
Russell King94538e52016-01-26 13:40:37 +0000470 /*
471 * If the data buffers are already mapped, return the previous
472 * dma_map_sg() result.
473 */
474 if (data->host_cookie == COOKIE_PRE_MAPPED)
Russell King48857d92016-01-26 13:40:16 +0000475 return data->sg_count;
Russell King48857d92016-01-26 13:40:16 +0000476
477 sg_count = dma_map_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
478 data->flags & MMC_DATA_WRITE ?
479 DMA_TO_DEVICE : DMA_FROM_DEVICE);
480
481 if (sg_count == 0)
482 return -ENOSPC;
483
484 data->sg_count = sg_count;
Russell Kingc0999b72016-01-26 13:40:27 +0000485 data->host_cookie = cookie;
Russell King48857d92016-01-26 13:40:16 +0000486
487 return sg_count;
488}
489
Pierre Ossman2134a922008-06-28 18:28:51 +0200490static char *sdhci_kmap_atomic(struct scatterlist *sg, unsigned long *flags)
491{
492 local_irq_save(*flags);
Cong Wang482fce92011-11-27 13:27:00 +0800493 return kmap_atomic(sg_page(sg)) + sg->offset;
Pierre Ossman2134a922008-06-28 18:28:51 +0200494}
495
496static void sdhci_kunmap_atomic(void *buffer, unsigned long *flags)
497{
Cong Wang482fce92011-11-27 13:27:00 +0800498 kunmap_atomic(buffer);
Pierre Ossman2134a922008-06-28 18:28:51 +0200499 local_irq_restore(*flags);
500}
501
Adrian Huntere57a5f62014-11-04 12:42:46 +0200502static void sdhci_adma_write_desc(struct sdhci_host *host, void *desc,
503 dma_addr_t addr, int len, unsigned cmd)
Ben Dooks118cd172010-03-05 13:43:26 -0800504{
Adrian Huntere57a5f62014-11-04 12:42:46 +0200505 struct sdhci_adma2_64_desc *dma_desc = desc;
Ben Dooks118cd172010-03-05 13:43:26 -0800506
Adrian Huntere57a5f62014-11-04 12:42:46 +0200507 /* 32-bit and 64-bit descriptors have these members in same position */
Adrian Hunter05452302014-11-04 12:42:45 +0200508 dma_desc->cmd = cpu_to_le16(cmd);
509 dma_desc->len = cpu_to_le16(len);
Adrian Huntere57a5f62014-11-04 12:42:46 +0200510 dma_desc->addr_lo = cpu_to_le32((u32)addr);
511
512 if (host->flags & SDHCI_USE_64_BIT_DMA)
513 dma_desc->addr_hi = cpu_to_le32((u64)addr >> 32);
Ben Dooks118cd172010-03-05 13:43:26 -0800514}
515
Adrian Hunterb5ffa672014-11-04 12:42:40 +0200516static void sdhci_adma_mark_end(void *desc)
517{
Adrian Huntere57a5f62014-11-04 12:42:46 +0200518 struct sdhci_adma2_64_desc *dma_desc = desc;
Adrian Hunterb5ffa672014-11-04 12:42:40 +0200519
Adrian Huntere57a5f62014-11-04 12:42:46 +0200520 /* 32-bit and 64-bit descriptors have 'cmd' in same position */
Adrian Hunter05452302014-11-04 12:42:45 +0200521 dma_desc->cmd |= cpu_to_le16(ADMA2_END);
Adrian Hunterb5ffa672014-11-04 12:42:40 +0200522}
523
Russell King60c64762016-01-26 13:40:22 +0000524static void sdhci_adma_table_pre(struct sdhci_host *host,
525 struct mmc_data *data, int sg_count)
Pierre Ossman2134a922008-06-28 18:28:51 +0200526{
Pierre Ossman2134a922008-06-28 18:28:51 +0200527 struct scatterlist *sg;
Pierre Ossman2134a922008-06-28 18:28:51 +0200528 unsigned long flags;
Russell Kingacc3ad12016-01-26 13:40:00 +0000529 dma_addr_t addr, align_addr;
530 void *desc, *align;
531 char *buffer;
532 int len, offset, i;
Pierre Ossman2134a922008-06-28 18:28:51 +0200533
534 /*
535 * The spec does not specify endianness of descriptor table.
536 * We currently guess that it is LE.
537 */
538
Russell King60c64762016-01-26 13:40:22 +0000539 host->sg_count = sg_count;
Pierre Ossman2134a922008-06-28 18:28:51 +0200540
Adrian Hunter4efaa6f2014-11-04 12:42:39 +0200541 desc = host->adma_table;
Pierre Ossman2134a922008-06-28 18:28:51 +0200542 align = host->align_buffer;
543
544 align_addr = host->align_addr;
545
546 for_each_sg(data->sg, sg, host->sg_count, i) {
547 addr = sg_dma_address(sg);
548 len = sg_dma_len(sg);
549
550 /*
Russell Kingacc3ad12016-01-26 13:40:00 +0000551 * The SDHCI specification states that ADMA addresses must
552 * be 32-bit aligned. If they aren't, then we use a bounce
553 * buffer for the (up to three) bytes that screw up the
Pierre Ossman2134a922008-06-28 18:28:51 +0200554 * alignment.
555 */
Adrian Hunter04a5ae62015-11-26 14:00:49 +0200556 offset = (SDHCI_ADMA2_ALIGN - (addr & SDHCI_ADMA2_MASK)) &
557 SDHCI_ADMA2_MASK;
Pierre Ossman2134a922008-06-28 18:28:51 +0200558 if (offset) {
559 if (data->flags & MMC_DATA_WRITE) {
560 buffer = sdhci_kmap_atomic(sg, &flags);
561 memcpy(align, buffer, offset);
562 sdhci_kunmap_atomic(buffer, &flags);
563 }
564
Ben Dooks118cd172010-03-05 13:43:26 -0800565 /* tran, valid */
Adrian Huntere57a5f62014-11-04 12:42:46 +0200566 sdhci_adma_write_desc(host, desc, align_addr, offset,
Adrian Hunter739d46d2014-11-04 12:42:44 +0200567 ADMA2_TRAN_VALID);
Pierre Ossman2134a922008-06-28 18:28:51 +0200568
569 BUG_ON(offset > 65536);
570
Adrian Hunter04a5ae62015-11-26 14:00:49 +0200571 align += SDHCI_ADMA2_ALIGN;
572 align_addr += SDHCI_ADMA2_ALIGN;
Pierre Ossman2134a922008-06-28 18:28:51 +0200573
Adrian Hunter76fe3792014-11-04 12:42:42 +0200574 desc += host->desc_sz;
Pierre Ossman2134a922008-06-28 18:28:51 +0200575
576 addr += offset;
577 len -= offset;
578 }
579
Pierre Ossman2134a922008-06-28 18:28:51 +0200580 BUG_ON(len > 65536);
581
Adrian Hunter347ea322015-11-26 14:00:48 +0200582 if (len) {
583 /* tran, valid */
584 sdhci_adma_write_desc(host, desc, addr, len,
585 ADMA2_TRAN_VALID);
586 desc += host->desc_sz;
587 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200588
589 /*
590 * If this triggers then we have a calculation bug
591 * somewhere. :/
592 */
Adrian Hunter76fe3792014-11-04 12:42:42 +0200593 WARN_ON((desc - host->adma_table) >= host->adma_table_sz);
Pierre Ossman2134a922008-06-28 18:28:51 +0200594 }
595
Thomas Abraham70764a92010-05-26 14:42:04 -0700596 if (host->quirks & SDHCI_QUIRK_NO_ENDATTR_IN_NOPDESC) {
Russell Kingacc3ad12016-01-26 13:40:00 +0000597 /* Mark the last descriptor as the terminating descriptor */
Adrian Hunter4efaa6f2014-11-04 12:42:39 +0200598 if (desc != host->adma_table) {
Adrian Hunter76fe3792014-11-04 12:42:42 +0200599 desc -= host->desc_sz;
Adrian Hunterb5ffa672014-11-04 12:42:40 +0200600 sdhci_adma_mark_end(desc);
Thomas Abraham70764a92010-05-26 14:42:04 -0700601 }
602 } else {
Russell Kingacc3ad12016-01-26 13:40:00 +0000603 /* Add a terminating entry - nop, end, valid */
Adrian Huntere57a5f62014-11-04 12:42:46 +0200604 sdhci_adma_write_desc(host, desc, 0, 0, ADMA2_NOP_END_VALID);
Thomas Abraham70764a92010-05-26 14:42:04 -0700605 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200606}
607
608static void sdhci_adma_table_post(struct sdhci_host *host,
609 struct mmc_data *data)
610{
Pierre Ossman2134a922008-06-28 18:28:51 +0200611 struct scatterlist *sg;
612 int i, size;
Adrian Hunter1c3d5f62014-11-04 12:42:41 +0200613 void *align;
Pierre Ossman2134a922008-06-28 18:28:51 +0200614 char *buffer;
615 unsigned long flags;
616
Russell King47fa9612016-01-26 13:40:06 +0000617 if (data->flags & MMC_DATA_READ) {
618 bool has_unaligned = false;
Russell Kingde0b65a2014-04-25 12:58:29 +0100619
Russell King47fa9612016-01-26 13:40:06 +0000620 /* Do a quick scan of the SG list for any unaligned mappings */
621 for_each_sg(data->sg, sg, host->sg_count, i)
Adrian Hunter04a5ae62015-11-26 14:00:49 +0200622 if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
Russell King47fa9612016-01-26 13:40:06 +0000623 has_unaligned = true;
624 break;
625 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200626
Russell King47fa9612016-01-26 13:40:06 +0000627 if (has_unaligned) {
628 dma_sync_sg_for_cpu(mmc_dev(host->mmc), data->sg,
Russell Kingf55c98f2016-01-26 13:40:11 +0000629 data->sg_len, DMA_FROM_DEVICE);
Pierre Ossman2134a922008-06-28 18:28:51 +0200630
Russell King47fa9612016-01-26 13:40:06 +0000631 align = host->align_buffer;
632
633 for_each_sg(data->sg, sg, host->sg_count, i) {
634 if (sg_dma_address(sg) & SDHCI_ADMA2_MASK) {
635 size = SDHCI_ADMA2_ALIGN -
636 (sg_dma_address(sg) & SDHCI_ADMA2_MASK);
637
638 buffer = sdhci_kmap_atomic(sg, &flags);
639 memcpy(buffer, align, size);
640 sdhci_kunmap_atomic(buffer, &flags);
641
642 align += SDHCI_ADMA2_ALIGN;
643 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200644 }
645 }
646 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200647}
648
Andrei Warkentina3c77782011-04-11 16:13:42 -0500649static u8 sdhci_calc_timeout(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800650{
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700651 u8 count;
Andrei Warkentina3c77782011-04-11 16:13:42 -0500652 struct mmc_data *data = cmd->data;
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700653 unsigned target_timeout, current_timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800654
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200655 /*
656 * If the host controller provides us with an incorrect timeout
657 * value, just skip the check and use 0xE. The hardware may take
658 * longer to time out, but that's much better than having a too-short
659 * timeout value.
660 */
Pierre Ossman11a2f1b2009-06-21 20:59:33 +0200661 if (host->quirks & SDHCI_QUIRK_BROKEN_TIMEOUT_VAL)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200662 return 0xE;
Pierre Ossmane538fbe2007-08-12 16:46:32 +0200663
Andrei Warkentina3c77782011-04-11 16:13:42 -0500664 /* Unspecified timeout, assume max */
Ulf Hansson1d4d7742014-01-08 15:06:08 +0100665 if (!data && !cmd->busy_timeout)
Andrei Warkentina3c77782011-04-11 16:13:42 -0500666 return 0xE;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800667
Andrei Warkentina3c77782011-04-11 16:13:42 -0500668 /* timeout in us */
669 if (!data)
Ulf Hansson1d4d7742014-01-08 15:06:08 +0100670 target_timeout = cmd->busy_timeout * 1000;
Andy Shevchenko78a2ca22011-08-03 18:35:59 +0300671 else {
Russell Kingfafcfda2016-01-26 13:40:58 +0000672 target_timeout = DIV_ROUND_UP(data->timeout_ns, 1000);
Russell King7f055382016-01-26 13:41:04 +0000673 if (host->clock && data->timeout_clks) {
674 unsigned long long val;
675
676 /*
677 * data->timeout_clks is in units of clock cycles.
678 * host->clock is in Hz. target_timeout is in us.
679 * Hence, us = 1000000 * cycles / Hz. Round up.
680 */
681 val = 1000000 * data->timeout_clks;
682 if (do_div(val, host->clock))
683 target_timeout++;
684 target_timeout += val;
685 }
Andy Shevchenko78a2ca22011-08-03 18:35:59 +0300686 }
Anton Vorontsov81b39802009-09-22 16:45:13 -0700687
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700688 /*
689 * Figure out needed cycles.
690 * We do this in steps in order to fit inside a 32 bit int.
691 * The first step is the minimum timeout, which will have a
692 * minimum resolution of 6 bits:
693 * (1) 2^13*1000 > 2^22,
694 * (2) host->timeout_clk < 2^16
695 * =>
696 * (1) / (2) > 2^6
697 */
698 count = 0;
699 current_timeout = (1 << 13) * 1000 / host->timeout_clk;
700 while (current_timeout < target_timeout) {
701 count++;
702 current_timeout <<= 1;
703 if (count >= 0xF)
704 break;
705 }
706
707 if (count >= 0xF) {
Chris Ball09eeff52012-06-01 10:39:45 -0400708 DBG("%s: Too large timeout 0x%x requested for CMD%d!\n",
709 mmc_hostname(host->mmc), count, cmd->opcode);
Pierre Ossman1c8cde92006-06-30 02:22:25 -0700710 count = 0xE;
711 }
712
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200713 return count;
714}
715
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300716static void sdhci_set_transfer_irqs(struct sdhci_host *host)
717{
718 u32 pio_irqs = SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL;
719 u32 dma_irqs = SDHCI_INT_DMA_END | SDHCI_INT_ADMA_ERROR;
720
721 if (host->flags & SDHCI_REQ_USE_DMA)
Russell Kingb537f942014-04-25 12:56:01 +0100722 host->ier = (host->ier & ~pio_irqs) | dma_irqs;
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300723 else
Russell Kingb537f942014-04-25 12:56:01 +0100724 host->ier = (host->ier & ~dma_irqs) | pio_irqs;
725
726 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
727 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300728}
729
Aisheng Dongb45e6682014-08-27 15:26:29 +0800730static void sdhci_set_timeout(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200731{
732 u8 count;
Aisheng Dongb45e6682014-08-27 15:26:29 +0800733
734 if (host->ops->set_timeout) {
735 host->ops->set_timeout(host, cmd);
736 } else {
737 count = sdhci_calc_timeout(host, cmd);
738 sdhci_writeb(host, count, SDHCI_TIMEOUT_CONTROL);
739 }
740}
741
742static void sdhci_prepare_data(struct sdhci_host *host, struct mmc_command *cmd)
743{
Pierre Ossman2134a922008-06-28 18:28:51 +0200744 u8 ctrl;
Andrei Warkentina3c77782011-04-11 16:13:42 -0500745 struct mmc_data *data = cmd->data;
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200746
Aisheng Dongb45e6682014-08-27 15:26:29 +0800747 if (data || (cmd->flags & MMC_RSP_BUSY))
748 sdhci_set_timeout(host, cmd);
Andrei Warkentina3c77782011-04-11 16:13:42 -0500749
750 if (!data)
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200751 return;
752
Adrian Hunter43dea092016-06-29 16:24:26 +0300753 WARN_ON(host->data);
754
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200755 /* Sanity checks */
756 BUG_ON(data->blksz * data->blocks > 524288);
757 BUG_ON(data->blksz > host->mmc->max_blk_size);
758 BUG_ON(data->blocks > 65535);
759
760 host->data = data;
761 host->data_early = 0;
Mikko Vinnif6a03cb2011-04-12 09:36:18 -0400762 host->data->bytes_xfered = 0;
Pierre Ossmanee53ab52008-07-05 00:25:15 +0200763
Russell Kingfce14422016-01-26 13:41:20 +0000764 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
Pierre Ossman2134a922008-06-28 18:28:51 +0200765 struct scatterlist *sg;
Russell Kingdf953922016-01-26 13:41:14 +0000766 unsigned int length_mask, offset_mask;
Russell Kinga0eaf0f2016-01-26 13:41:09 +0000767 int i;
Pierre Ossman2134a922008-06-28 18:28:51 +0200768
Russell Kingfce14422016-01-26 13:41:20 +0000769 host->flags |= SDHCI_REQ_USE_DMA;
770
771 /*
772 * FIXME: This doesn't account for merging when mapping the
773 * scatterlist.
774 *
775 * The assumption here being that alignment and lengths are
776 * the same after DMA mapping to device address space.
777 */
Russell Kinga0eaf0f2016-01-26 13:41:09 +0000778 length_mask = 0;
Russell Kingdf953922016-01-26 13:41:14 +0000779 offset_mask = 0;
Pierre Ossman2134a922008-06-28 18:28:51 +0200780 if (host->flags & SDHCI_USE_ADMA) {
Russell Kingdf953922016-01-26 13:41:14 +0000781 if (host->quirks & SDHCI_QUIRK_32BIT_ADMA_SIZE) {
Russell Kinga0eaf0f2016-01-26 13:41:09 +0000782 length_mask = 3;
Russell Kingdf953922016-01-26 13:41:14 +0000783 /*
784 * As we use up to 3 byte chunks to work
785 * around alignment problems, we need to
786 * check the offset as well.
787 */
788 offset_mask = 3;
789 }
Pierre Ossman2134a922008-06-28 18:28:51 +0200790 } else {
791 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_SIZE)
Russell Kinga0eaf0f2016-01-26 13:41:09 +0000792 length_mask = 3;
Russell Kingdf953922016-01-26 13:41:14 +0000793 if (host->quirks & SDHCI_QUIRK_32BIT_DMA_ADDR)
794 offset_mask = 3;
Pierre Ossman2134a922008-06-28 18:28:51 +0200795 }
796
Russell Kingdf953922016-01-26 13:41:14 +0000797 if (unlikely(length_mask | offset_mask)) {
Pierre Ossman2134a922008-06-28 18:28:51 +0200798 for_each_sg(data->sg, sg, data->sg_len, i) {
Russell Kinga0eaf0f2016-01-26 13:41:09 +0000799 if (sg->length & length_mask) {
Marek Vasut2e4456f2015-11-18 10:47:02 +0100800 DBG("Reverting to PIO because of transfer size (%d)\n",
Russell Kinga0eaf0f2016-01-26 13:41:09 +0000801 sg->length);
Pierre Ossman2134a922008-06-28 18:28:51 +0200802 host->flags &= ~SDHCI_REQ_USE_DMA;
803 break;
804 }
Russell Kinga0eaf0f2016-01-26 13:41:09 +0000805 if (sg->offset & offset_mask) {
Marek Vasut2e4456f2015-11-18 10:47:02 +0100806 DBG("Reverting to PIO because of bad alignment\n");
Pierre Ossman2134a922008-06-28 18:28:51 +0200807 host->flags &= ~SDHCI_REQ_USE_DMA;
808 break;
809 }
810 }
811 }
812 }
813
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200814 if (host->flags & SDHCI_REQ_USE_DMA) {
Russell Kingc0999b72016-01-26 13:40:27 +0000815 int sg_cnt = sdhci_pre_dma_transfer(host, data, COOKIE_MAPPED);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200816
Russell King60c64762016-01-26 13:40:22 +0000817 if (sg_cnt <= 0) {
818 /*
819 * This only happens when someone fed
820 * us an invalid request.
821 */
822 WARN_ON(1);
823 host->flags &= ~SDHCI_REQ_USE_DMA;
824 } else if (host->flags & SDHCI_USE_ADMA) {
825 sdhci_adma_table_pre(host, data, sg_cnt);
826
827 sdhci_writel(host, host->adma_addr, SDHCI_ADMA_ADDRESS);
828 if (host->flags & SDHCI_USE_64_BIT_DMA)
829 sdhci_writel(host,
830 (u64)host->adma_addr >> 32,
831 SDHCI_ADMA_ADDRESS_HI);
832 } else {
833 WARN_ON(sg_cnt != 1);
834 sdhci_writel(host, sg_dma_address(data->sg),
835 SDHCI_DMA_ADDRESS);
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200836 }
837 }
838
Pierre Ossman2134a922008-06-28 18:28:51 +0200839 /*
840 * Always adjust the DMA selection as some controllers
841 * (e.g. JMicron) can't do PIO properly when the selection
842 * is ADMA.
843 */
844 if (host->version >= SDHCI_SPEC_200) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300845 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossman2134a922008-06-28 18:28:51 +0200846 ctrl &= ~SDHCI_CTRL_DMA_MASK;
847 if ((host->flags & SDHCI_REQ_USE_DMA) &&
Adrian Huntere57a5f62014-11-04 12:42:46 +0200848 (host->flags & SDHCI_USE_ADMA)) {
849 if (host->flags & SDHCI_USE_64_BIT_DMA)
850 ctrl |= SDHCI_CTRL_ADMA64;
851 else
852 ctrl |= SDHCI_CTRL_ADMA32;
853 } else {
Pierre Ossman2134a922008-06-28 18:28:51 +0200854 ctrl |= SDHCI_CTRL_SDMA;
Adrian Huntere57a5f62014-11-04 12:42:46 +0200855 }
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300856 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100857 }
858
Pierre Ossman8f1934c2008-06-30 21:15:49 +0200859 if (!(host->flags & SDHCI_REQ_USE_DMA)) {
Sebastian Andrzej Siewiorda60a912009-06-18 09:33:32 +0200860 int flags;
861
862 flags = SG_MITER_ATOMIC;
863 if (host->data->flags & MMC_DATA_READ)
864 flags |= SG_MITER_TO_SG;
865 else
866 flags |= SG_MITER_FROM_SG;
867 sg_miter_start(&host->sg_miter, data->sg, data->sg_len, flags);
Pierre Ossman76591502008-07-21 00:32:11 +0200868 host->blocks = data->blocks;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800869 }
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700870
Anton Vorontsov6aa943a2009-03-17 00:13:50 +0300871 sdhci_set_transfer_irqs(host);
872
Mikko Vinnif6a03cb2011-04-12 09:36:18 -0400873 /* Set the DMA boundary value and block size */
874 sdhci_writew(host, SDHCI_MAKE_BLKSZ(SDHCI_DEFAULT_BOUNDARY_ARG,
875 data->blksz), SDHCI_BLOCK_SIZE);
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300876 sdhci_writew(host, data->blocks, SDHCI_BLOCK_COUNT);
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700877}
878
879static void sdhci_set_transfer_mode(struct sdhci_host *host,
Andrei Warkentine89d4562011-05-23 15:06:37 -0500880 struct mmc_command *cmd)
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700881{
Vincent Yangd3fc5d72015-01-20 16:05:17 +0800882 u16 mode = 0;
Andrei Warkentine89d4562011-05-23 15:06:37 -0500883 struct mmc_data *data = cmd->data;
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700884
Dong Aisheng2b558c12013-10-30 22:09:48 +0800885 if (data == NULL) {
Vincent Wan9b8ffea2014-11-05 14:09:00 +0800886 if (host->quirks2 &
887 SDHCI_QUIRK2_CLEAR_TRANSFERMODE_REG_BEFORE_CMD) {
888 sdhci_writew(host, 0x0, SDHCI_TRANSFER_MODE);
889 } else {
Dong Aisheng2b558c12013-10-30 22:09:48 +0800890 /* clear Auto CMD settings for no data CMDs */
Vincent Wan9b8ffea2014-11-05 14:09:00 +0800891 mode = sdhci_readw(host, SDHCI_TRANSFER_MODE);
892 sdhci_writew(host, mode & ~(SDHCI_TRNS_AUTO_CMD12 |
Dong Aisheng2b558c12013-10-30 22:09:48 +0800893 SDHCI_TRNS_AUTO_CMD23), SDHCI_TRANSFER_MODE);
Vincent Wan9b8ffea2014-11-05 14:09:00 +0800894 }
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700895 return;
Dong Aisheng2b558c12013-10-30 22:09:48 +0800896 }
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700897
Pierre Ossmane538fbe2007-08-12 16:46:32 +0200898 WARN_ON(!host->data);
899
Vincent Yangd3fc5d72015-01-20 16:05:17 +0800900 if (!(host->quirks2 & SDHCI_QUIRK2_SUPPORT_SINGLE))
901 mode = SDHCI_TRNS_BLK_CNT_EN;
902
Andrei Warkentine89d4562011-05-23 15:06:37 -0500903 if (mmc_op_multi(cmd->opcode) || data->blocks > 1) {
Vincent Yangd3fc5d72015-01-20 16:05:17 +0800904 mode = SDHCI_TRNS_BLK_CNT_EN | SDHCI_TRNS_MULTI;
Andrei Warkentine89d4562011-05-23 15:06:37 -0500905 /*
906 * If we are sending CMD23, CMD12 never gets sent
907 * on successful completion (so no Auto-CMD12).
908 */
Adrian Huntera4c73ab2016-06-29 16:24:25 +0300909 if (!cmd->mrq->sbc && (host->flags & SDHCI_AUTO_CMD12) &&
Corneliu Doban85cc1c32015-02-09 16:06:29 -0800910 (cmd->opcode != SD_IO_RW_EXTENDED))
Andrei Warkentine89d4562011-05-23 15:06:37 -0500911 mode |= SDHCI_TRNS_AUTO_CMD12;
Adrian Huntera4c73ab2016-06-29 16:24:25 +0300912 else if (cmd->mrq->sbc && (host->flags & SDHCI_AUTO_CMD23)) {
Andrei Warkentin8edf63712011-05-23 15:06:39 -0500913 mode |= SDHCI_TRNS_AUTO_CMD23;
Adrian Huntera4c73ab2016-06-29 16:24:25 +0300914 sdhci_writel(host, cmd->mrq->sbc->arg, SDHCI_ARGUMENT2);
Andrei Warkentin8edf63712011-05-23 15:06:39 -0500915 }
Jerry Huangc4512f72010-08-10 18:01:59 -0700916 }
Andrei Warkentin8edf63712011-05-23 15:06:39 -0500917
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700918 if (data->flags & MMC_DATA_READ)
919 mode |= SDHCI_TRNS_READ;
Pierre Ossmanc9fddbc2007-12-02 19:52:11 +0100920 if (host->flags & SDHCI_REQ_USE_DMA)
Pierre Ossmanc7fa9962006-06-30 02:22:25 -0700921 mode |= SDHCI_TRNS_DMA;
922
Anton Vorontsov4e4141a2009-03-17 00:13:46 +0300923 sdhci_writew(host, mode, SDHCI_TRANSFER_MODE);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800924}
925
Adrian Hunter0cc563c2016-06-29 16:24:28 +0300926static bool sdhci_needs_reset(struct sdhci_host *host, struct mmc_request *mrq)
927{
928 return (!(host->flags & SDHCI_DEVICE_DEAD) &&
929 ((mrq->cmd && mrq->cmd->error) ||
930 (mrq->sbc && mrq->sbc->error) ||
931 (mrq->data && ((mrq->data->error && !mrq->data->stop) ||
932 (mrq->data->stop && mrq->data->stop->error))) ||
933 (host->quirks & SDHCI_QUIRK_RESET_AFTER_REQUEST)));
934}
935
Adrian Huntera6d3bdd2016-06-29 16:24:27 +0300936static void sdhci_finish_mrq(struct sdhci_host *host, struct mmc_request *mrq)
937{
938 tasklet_schedule(&host->finish_tasklet);
939}
940
Pierre Ossmand129bce2006-03-24 03:18:17 -0800941static void sdhci_finish_data(struct sdhci_host *host)
942{
943 struct mmc_data *data;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800944
Pierre Ossmand129bce2006-03-24 03:18:17 -0800945 data = host->data;
946 host->data = NULL;
Adrian Hunter7c89a3d2016-06-29 16:24:23 +0300947 host->data_cmd = NULL;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800948
Russell Kingadd89132016-01-26 13:40:42 +0000949 if ((host->flags & (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA)) ==
950 (SDHCI_REQ_USE_DMA | SDHCI_USE_ADMA))
951 sdhci_adma_table_post(host, data);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800952
953 /*
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200954 * The specification states that the block count register must
955 * be updated, but it does not specify at what point in the
956 * data flow. That makes the register entirely useless to read
957 * back so we have to assume that nothing made it to the card
958 * in the event of an error.
Pierre Ossmand129bce2006-03-24 03:18:17 -0800959 */
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200960 if (data->error)
961 data->bytes_xfered = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800962 else
Pierre Ossmanc9b74c52008-04-18 20:41:49 +0200963 data->bytes_xfered = data->blksz * data->blocks;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800964
Andrei Warkentine89d4562011-05-23 15:06:37 -0500965 /*
966 * Need to send CMD12 if -
967 * a) open-ended multiblock transfer (no CMD23)
968 * b) error in multiblock transfer
969 */
970 if (data->stop &&
971 (data->error ||
Adrian Huntera4c73ab2016-06-29 16:24:25 +0300972 !data->mrq->sbc)) {
Andrei Warkentine89d4562011-05-23 15:06:37 -0500973
Pierre Ossmand129bce2006-03-24 03:18:17 -0800974 /*
975 * The controller needs a reset of internal state machines
976 * upon error conditions.
977 */
Pierre Ossman17b04292007-07-22 22:18:46 +0200978 if (data->error) {
Russell King03231f92014-04-25 12:57:12 +0100979 sdhci_do_reset(host, SDHCI_RESET_CMD);
980 sdhci_do_reset(host, SDHCI_RESET_DATA);
Pierre Ossmand129bce2006-03-24 03:18:17 -0800981 }
982
983 sdhci_send_command(host, data->stop);
Adrian Huntera6d3bdd2016-06-29 16:24:27 +0300984 } else {
985 sdhci_finish_mrq(host, data->mrq);
986 }
Pierre Ossmand129bce2006-03-24 03:18:17 -0800987}
988
Dong Aishengc0e551292013-09-13 19:11:31 +0800989void sdhci_send_command(struct sdhci_host *host, struct mmc_command *cmd)
Pierre Ossmand129bce2006-03-24 03:18:17 -0800990{
991 int flags;
Pierre Ossmanfd2208d2006-06-30 02:22:28 -0700992 u32 mask;
Pierre Ossman7cb2c762006-06-30 02:22:23 -0700993 unsigned long timeout;
Pierre Ossmand129bce2006-03-24 03:18:17 -0800994
995 WARN_ON(host->cmd);
996
Russell King96776202016-01-26 13:39:34 +0000997 /* Initially, a command has no error */
998 cmd->error = 0;
999
Pierre Ossmand129bce2006-03-24 03:18:17 -08001000 /* Wait max 10 ms */
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001001 timeout = 10;
Pierre Ossmanfd2208d2006-06-30 02:22:28 -07001002
1003 mask = SDHCI_CMD_INHIBIT;
1004 if ((cmd->data != NULL) || (cmd->flags & MMC_RSP_BUSY))
1005 mask |= SDHCI_DATA_INHIBIT;
1006
1007 /* We shouldn't wait for data inihibit for stop commands, even
1008 though they might use busy signaling */
Adrian Huntera4c73ab2016-06-29 16:24:25 +03001009 if (cmd->mrq->data && (cmd == cmd->mrq->data->stop))
Pierre Ossmanfd2208d2006-06-30 02:22:28 -07001010 mask &= ~SDHCI_DATA_INHIBIT;
1011
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001012 while (sdhci_readl(host, SDHCI_PRESENT_STATE) & mask) {
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001013 if (timeout == 0) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01001014 pr_err("%s: Controller never released inhibit bit(s).\n",
1015 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08001016 sdhci_dumpregs(host);
Pierre Ossman17b04292007-07-22 22:18:46 +02001017 cmd->error = -EIO;
Adrian Huntera6d3bdd2016-06-29 16:24:27 +03001018 sdhci_finish_mrq(host, cmd->mrq);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001019 return;
1020 }
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001021 timeout--;
1022 mdelay(1);
1023 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001024
Adrian Hunter3e1a6892013-11-14 10:16:20 +02001025 timeout = jiffies;
Ulf Hansson1d4d7742014-01-08 15:06:08 +01001026 if (!cmd->data && cmd->busy_timeout > 9000)
1027 timeout += DIV_ROUND_UP(cmd->busy_timeout, 1000) * HZ + HZ;
Adrian Hunter3e1a6892013-11-14 10:16:20 +02001028 else
1029 timeout += 10 * HZ;
1030 mod_timer(&host->timer, timeout);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001031
1032 host->cmd = cmd;
Adrian Hunter7c89a3d2016-06-29 16:24:23 +03001033 if (cmd->data || cmd->flags & MMC_RSP_BUSY) {
1034 WARN_ON(host->data_cmd);
1035 host->data_cmd = cmd;
1036 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001037
Andrei Warkentina3c77782011-04-11 16:13:42 -05001038 sdhci_prepare_data(host, cmd);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001039
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001040 sdhci_writel(host, cmd->arg, SDHCI_ARGUMENT);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001041
Andrei Warkentine89d4562011-05-23 15:06:37 -05001042 sdhci_set_transfer_mode(host, cmd);
Pierre Ossmanc7fa9962006-06-30 02:22:25 -07001043
Pierre Ossmand129bce2006-03-24 03:18:17 -08001044 if ((cmd->flags & MMC_RSP_136) && (cmd->flags & MMC_RSP_BUSY)) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05301045 pr_err("%s: Unsupported response type!\n",
Pierre Ossmand129bce2006-03-24 03:18:17 -08001046 mmc_hostname(host->mmc));
Pierre Ossman17b04292007-07-22 22:18:46 +02001047 cmd->error = -EINVAL;
Adrian Huntera6d3bdd2016-06-29 16:24:27 +03001048 sdhci_finish_mrq(host, cmd->mrq);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001049 return;
1050 }
1051
1052 if (!(cmd->flags & MMC_RSP_PRESENT))
1053 flags = SDHCI_CMD_RESP_NONE;
1054 else if (cmd->flags & MMC_RSP_136)
1055 flags = SDHCI_CMD_RESP_LONG;
1056 else if (cmd->flags & MMC_RSP_BUSY)
1057 flags = SDHCI_CMD_RESP_SHORT_BUSY;
1058 else
1059 flags = SDHCI_CMD_RESP_SHORT;
1060
1061 if (cmd->flags & MMC_RSP_CRC)
1062 flags |= SDHCI_CMD_CRC;
1063 if (cmd->flags & MMC_RSP_OPCODE)
1064 flags |= SDHCI_CMD_INDEX;
Arindam Nathb513ea22011-05-05 12:19:04 +05301065
1066 /* CMD19 is special in that the Data Present Select should be set */
Girish K S069c9f12012-01-06 09:56:39 +05301067 if (cmd->data || cmd->opcode == MMC_SEND_TUNING_BLOCK ||
1068 cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001069 flags |= SDHCI_CMD_DATA;
1070
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001071 sdhci_writew(host, SDHCI_MAKE_CMD(cmd->opcode, flags), SDHCI_COMMAND);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001072}
Dong Aishengc0e551292013-09-13 19:11:31 +08001073EXPORT_SYMBOL_GPL(sdhci_send_command);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001074
1075static void sdhci_finish_command(struct sdhci_host *host)
1076{
Adrian Huntere0a56402016-06-29 16:24:22 +03001077 struct mmc_command *cmd = host->cmd;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001078 int i;
1079
Adrian Huntere0a56402016-06-29 16:24:22 +03001080 host->cmd = NULL;
1081
1082 if (cmd->flags & MMC_RSP_PRESENT) {
1083 if (cmd->flags & MMC_RSP_136) {
Pierre Ossmand129bce2006-03-24 03:18:17 -08001084 /* CRC is stripped so we need to do some shifting. */
1085 for (i = 0;i < 4;i++) {
Adrian Huntere0a56402016-06-29 16:24:22 +03001086 cmd->resp[i] = sdhci_readl(host,
Pierre Ossmand129bce2006-03-24 03:18:17 -08001087 SDHCI_RESPONSE + (3-i)*4) << 8;
1088 if (i != 3)
Adrian Huntere0a56402016-06-29 16:24:22 +03001089 cmd->resp[i] |=
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001090 sdhci_readb(host,
Pierre Ossmand129bce2006-03-24 03:18:17 -08001091 SDHCI_RESPONSE + (3-i)*4-1);
1092 }
1093 } else {
Adrian Huntere0a56402016-06-29 16:24:22 +03001094 cmd->resp[0] = sdhci_readl(host, SDHCI_RESPONSE);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001095 }
1096 }
1097
Adrian Hunter6bde8682016-06-29 16:24:20 +03001098 /*
1099 * The host can send and interrupt when the busy state has
1100 * ended, allowing us to wait without wasting CPU cycles.
1101 * The busy signal uses DAT0 so this is similar to waiting
1102 * for data to complete.
1103 *
1104 * Note: The 1.0 specification is a bit ambiguous about this
1105 * feature so there might be some problems with older
1106 * controllers.
1107 */
Adrian Huntere0a56402016-06-29 16:24:22 +03001108 if (cmd->flags & MMC_RSP_BUSY) {
1109 if (cmd->data) {
Adrian Hunter6bde8682016-06-29 16:24:20 +03001110 DBG("Cannot wait for busy signal when also doing a data transfer");
1111 } else if (!(host->quirks & SDHCI_QUIRK_NO_BUSY_IRQ) &&
Adrian Hunterea968022016-06-29 16:24:24 +03001112 cmd == host->data_cmd) {
1113 /* Command complete before busy is ended */
Adrian Hunter6bde8682016-06-29 16:24:20 +03001114 return;
1115 }
1116 }
1117
Andrei Warkentine89d4562011-05-23 15:06:37 -05001118 /* Finished CMD23, now send actual command. */
Adrian Huntera4c73ab2016-06-29 16:24:25 +03001119 if (cmd == cmd->mrq->sbc) {
1120 sdhci_send_command(host, cmd->mrq->cmd);
Andrei Warkentine89d4562011-05-23 15:06:37 -05001121 } else {
Pierre Ossmane538fbe2007-08-12 16:46:32 +02001122
Andrei Warkentine89d4562011-05-23 15:06:37 -05001123 /* Processed actual command. */
1124 if (host->data && host->data_early)
1125 sdhci_finish_data(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001126
Adrian Huntere0a56402016-06-29 16:24:22 +03001127 if (!cmd->data)
Adrian Huntera6d3bdd2016-06-29 16:24:27 +03001128 sdhci_finish_mrq(host, cmd->mrq);
Andrei Warkentine89d4562011-05-23 15:06:37 -05001129 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001130}
1131
Kevin Liu52983382013-01-31 11:31:37 +08001132static u16 sdhci_get_preset_value(struct sdhci_host *host)
1133{
Russell Kingd975f122014-04-25 12:59:31 +01001134 u16 preset = 0;
Kevin Liu52983382013-01-31 11:31:37 +08001135
Russell Kingd975f122014-04-25 12:59:31 +01001136 switch (host->timing) {
1137 case MMC_TIMING_UHS_SDR12:
Kevin Liu52983382013-01-31 11:31:37 +08001138 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
1139 break;
Russell Kingd975f122014-04-25 12:59:31 +01001140 case MMC_TIMING_UHS_SDR25:
Kevin Liu52983382013-01-31 11:31:37 +08001141 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR25);
1142 break;
Russell Kingd975f122014-04-25 12:59:31 +01001143 case MMC_TIMING_UHS_SDR50:
Kevin Liu52983382013-01-31 11:31:37 +08001144 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR50);
1145 break;
Russell Kingd975f122014-04-25 12:59:31 +01001146 case MMC_TIMING_UHS_SDR104:
1147 case MMC_TIMING_MMC_HS200:
Kevin Liu52983382013-01-31 11:31:37 +08001148 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR104);
1149 break;
Russell Kingd975f122014-04-25 12:59:31 +01001150 case MMC_TIMING_UHS_DDR50:
Jisheng Zhang0dafa602015-08-18 16:21:39 +08001151 case MMC_TIMING_MMC_DDR52:
Kevin Liu52983382013-01-31 11:31:37 +08001152 preset = sdhci_readw(host, SDHCI_PRESET_FOR_DDR50);
1153 break;
Adrian Huntere9fb05d2014-11-06 15:19:06 +02001154 case MMC_TIMING_MMC_HS400:
1155 preset = sdhci_readw(host, SDHCI_PRESET_FOR_HS400);
1156 break;
Kevin Liu52983382013-01-31 11:31:37 +08001157 default:
1158 pr_warn("%s: Invalid UHS-I mode selected\n",
1159 mmc_hostname(host->mmc));
1160 preset = sdhci_readw(host, SDHCI_PRESET_FOR_SDR12);
1161 break;
1162 }
1163 return preset;
1164}
1165
Ludovic Desrochesfb9ee042016-04-07 11:13:08 +02001166u16 sdhci_calc_clk(struct sdhci_host *host, unsigned int clock,
1167 unsigned int *actual_clock)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001168{
Arindam Nathc3ed3872011-05-05 12:19:06 +05301169 int div = 0; /* Initialized for compiler warning */
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001170 int real_div = div, clk_mul = 1;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301171 u16 clk = 0;
ludovic.desroches@atmel.com54971592015-07-29 16:22:46 +02001172 bool switch_base_clk = false;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001173
Zhangfei Gao85105c52010-08-06 07:10:01 +08001174 if (host->version >= SDHCI_SPEC_300) {
Russell Kingda91a8f2014-04-25 13:00:12 +01001175 if (host->preset_enabled) {
Kevin Liu52983382013-01-31 11:31:37 +08001176 u16 pre_val;
1177
1178 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1179 pre_val = sdhci_get_preset_value(host);
1180 div = (pre_val & SDHCI_PRESET_SDCLK_FREQ_MASK)
1181 >> SDHCI_PRESET_SDCLK_FREQ_SHIFT;
1182 if (host->clk_mul &&
1183 (pre_val & SDHCI_PRESET_CLKGEN_SEL_MASK)) {
1184 clk = SDHCI_PROG_CLOCK_MODE;
1185 real_div = div + 1;
1186 clk_mul = host->clk_mul;
1187 } else {
1188 real_div = max_t(int, 1, div << 1);
1189 }
1190 goto clock_set;
1191 }
1192
Arindam Nathc3ed3872011-05-05 12:19:06 +05301193 /*
1194 * Check if the Host Controller supports Programmable Clock
1195 * Mode.
1196 */
1197 if (host->clk_mul) {
Kevin Liu52983382013-01-31 11:31:37 +08001198 for (div = 1; div <= 1024; div++) {
1199 if ((host->max_clk * host->clk_mul / div)
1200 <= clock)
1201 break;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001202 }
ludovic.desroches@atmel.com54971592015-07-29 16:22:46 +02001203 if ((host->max_clk * host->clk_mul / div) <= clock) {
1204 /*
1205 * Set Programmable Clock Mode in the Clock
1206 * Control register.
1207 */
1208 clk = SDHCI_PROG_CLOCK_MODE;
1209 real_div = div;
1210 clk_mul = host->clk_mul;
1211 div--;
1212 } else {
1213 /*
1214 * Divisor can be too small to reach clock
1215 * speed requirement. Then use the base clock.
1216 */
1217 switch_base_clk = true;
1218 }
1219 }
1220
1221 if (!host->clk_mul || switch_base_clk) {
Arindam Nathc3ed3872011-05-05 12:19:06 +05301222 /* Version 3.00 divisors must be a multiple of 2. */
1223 if (host->max_clk <= clock)
1224 div = 1;
1225 else {
1226 for (div = 2; div < SDHCI_MAX_DIV_SPEC_300;
1227 div += 2) {
1228 if ((host->max_clk / div) <= clock)
1229 break;
1230 }
1231 }
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001232 real_div = div;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301233 div >>= 1;
Suneel Garapatid1955c32015-06-09 13:01:50 +05301234 if ((host->quirks2 & SDHCI_QUIRK2_CLOCK_DIV_ZERO_BROKEN)
1235 && !div && host->max_clk <= 25000000)
1236 div = 1;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001237 }
1238 } else {
1239 /* Version 2.00 divisors must be a power of 2. */
Zhangfei Gao03975262010-09-20 15:15:18 -04001240 for (div = 1; div < SDHCI_MAX_DIV_SPEC_200; div *= 2) {
Zhangfei Gao85105c52010-08-06 07:10:01 +08001241 if ((host->max_clk / div) <= clock)
1242 break;
1243 }
Giuseppe CAVALLAROdf162192011-11-04 13:53:19 +01001244 real_div = div;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301245 div >>= 1;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001246 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001247
Kevin Liu52983382013-01-31 11:31:37 +08001248clock_set:
Aisheng Dong03d6f5f2014-08-27 15:26:32 +08001249 if (real_div)
Ludovic Desrochesfb9ee042016-04-07 11:13:08 +02001250 *actual_clock = (host->max_clk * clk_mul) / real_div;
Arindam Nathc3ed3872011-05-05 12:19:06 +05301251 clk |= (div & SDHCI_DIV_MASK) << SDHCI_DIVIDER_SHIFT;
Zhangfei Gao85105c52010-08-06 07:10:01 +08001252 clk |= ((div & SDHCI_DIV_HI_MASK) >> SDHCI_DIV_MASK_LEN)
1253 << SDHCI_DIVIDER_HI_SHIFT;
Ludovic Desrochesfb9ee042016-04-07 11:13:08 +02001254
1255 return clk;
1256}
1257EXPORT_SYMBOL_GPL(sdhci_calc_clk);
1258
1259void sdhci_set_clock(struct sdhci_host *host, unsigned int clock)
1260{
1261 u16 clk;
1262 unsigned long timeout;
1263
1264 host->mmc->actual_clock = 0;
1265
1266 sdhci_writew(host, 0, SDHCI_CLOCK_CONTROL);
Ludovic Desrochesfb9ee042016-04-07 11:13:08 +02001267
1268 if (clock == 0)
1269 return;
1270
1271 clk = sdhci_calc_clk(host, clock, &host->mmc->actual_clock);
1272
Pierre Ossmand129bce2006-03-24 03:18:17 -08001273 clk |= SDHCI_CLOCK_INT_EN;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001274 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001275
Chris Ball27f6cb12009-09-22 16:45:31 -07001276 /* Wait max 20 ms */
1277 timeout = 20;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001278 while (!((clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL))
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001279 & SDHCI_CLOCK_INT_STABLE)) {
1280 if (timeout == 0) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01001281 pr_err("%s: Internal clock never stabilised.\n",
1282 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08001283 sdhci_dumpregs(host);
1284 return;
1285 }
Pierre Ossman7cb2c762006-06-30 02:22:23 -07001286 timeout--;
1287 mdelay(1);
1288 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001289
1290 clk |= SDHCI_CLOCK_CARD_EN;
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001291 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001292}
Russell King17710592014-04-25 12:58:55 +01001293EXPORT_SYMBOL_GPL(sdhci_set_clock);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001294
Adrian Hunter1dceb042016-03-29 12:45:43 +03001295static void sdhci_set_power_reg(struct sdhci_host *host, unsigned char mode,
1296 unsigned short vdd)
Pierre Ossman146ad662006-06-30 02:22:23 -07001297{
Tim Kryger3a48edc2014-06-13 10:13:56 -07001298 struct mmc_host *mmc = host->mmc;
Adrian Hunter1dceb042016-03-29 12:45:43 +03001299
1300 spin_unlock_irq(&host->lock);
1301 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, vdd);
1302 spin_lock_irq(&host->lock);
1303
1304 if (mode != MMC_POWER_OFF)
1305 sdhci_writeb(host, SDHCI_POWER_ON, SDHCI_POWER_CONTROL);
1306 else
1307 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
1308}
1309
1310void sdhci_set_power(struct sdhci_host *host, unsigned char mode,
1311 unsigned short vdd)
1312{
Giuseppe Cavallaro83642482010-09-28 10:41:28 +02001313 u8 pwr = 0;
Pierre Ossman146ad662006-06-30 02:22:23 -07001314
Russell King24fbb3c2014-04-25 13:00:06 +01001315 if (mode != MMC_POWER_OFF) {
1316 switch (1 << vdd) {
Pierre Ossmanae628902009-05-03 20:45:03 +02001317 case MMC_VDD_165_195:
1318 pwr = SDHCI_POWER_180;
1319 break;
1320 case MMC_VDD_29_30:
1321 case MMC_VDD_30_31:
1322 pwr = SDHCI_POWER_300;
1323 break;
1324 case MMC_VDD_32_33:
1325 case MMC_VDD_33_34:
1326 pwr = SDHCI_POWER_330;
1327 break;
1328 default:
Adrian Hunter9d5de932015-11-26 14:00:46 +02001329 WARN(1, "%s: Invalid vdd %#x\n",
1330 mmc_hostname(host->mmc), vdd);
1331 break;
Pierre Ossmanae628902009-05-03 20:45:03 +02001332 }
1333 }
1334
1335 if (host->pwr == pwr)
Russell Kinge921a8b2014-04-25 13:00:01 +01001336 return;
Pierre Ossman146ad662006-06-30 02:22:23 -07001337
Pierre Ossmanae628902009-05-03 20:45:03 +02001338 host->pwr = pwr;
1339
1340 if (pwr == 0) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001341 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
Adrian Hunterf0710a52013-05-06 12:17:32 +03001342 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
1343 sdhci_runtime_pm_bus_off(host);
Russell Kinge921a8b2014-04-25 13:00:01 +01001344 } else {
1345 /*
1346 * Spec says that we should clear the power reg before setting
1347 * a new value. Some controllers don't seem to like this though.
1348 */
1349 if (!(host->quirks & SDHCI_QUIRK_SINGLE_POWER_WRITE))
1350 sdhci_writeb(host, 0, SDHCI_POWER_CONTROL);
Darren Salt9e9dc5f2007-01-27 15:32:31 +01001351
Russell Kinge921a8b2014-04-25 13:00:01 +01001352 /*
1353 * At least the Marvell CaFe chip gets confused if we set the
1354 * voltage and set turn on power at the same time, so set the
1355 * voltage first.
1356 */
1357 if (host->quirks & SDHCI_QUIRK_NO_SIMULT_VDD_AND_POWER)
1358 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
Pierre Ossman146ad662006-06-30 02:22:23 -07001359
Russell Kinge921a8b2014-04-25 13:00:01 +01001360 pwr |= SDHCI_POWER_ON;
1361
Pierre Ossmanae628902009-05-03 20:45:03 +02001362 sdhci_writeb(host, pwr, SDHCI_POWER_CONTROL);
1363
Russell Kinge921a8b2014-04-25 13:00:01 +01001364 if (host->quirks2 & SDHCI_QUIRK2_CARD_ON_NEEDS_BUS_ON)
1365 sdhci_runtime_pm_bus_on(host);
Andres Salomone08c1692008-07-04 10:00:03 -07001366
Russell Kinge921a8b2014-04-25 13:00:01 +01001367 /*
1368 * Some controllers need an extra 10ms delay of 10ms before
1369 * they can apply clock after applying power
1370 */
1371 if (host->quirks & SDHCI_QUIRK_DELAY_AFTER_POWER)
1372 mdelay(10);
1373 }
Adrian Hunter1dceb042016-03-29 12:45:43 +03001374}
1375EXPORT_SYMBOL_GPL(sdhci_set_power);
Jisheng Zhang918f4cb2015-12-11 21:36:29 +08001376
Adrian Hunter1dceb042016-03-29 12:45:43 +03001377static void __sdhci_set_power(struct sdhci_host *host, unsigned char mode,
1378 unsigned short vdd)
1379{
1380 struct mmc_host *mmc = host->mmc;
1381
1382 if (host->ops->set_power)
1383 host->ops->set_power(host, mode, vdd);
1384 else if (!IS_ERR(mmc->supply.vmmc))
1385 sdhci_set_power_reg(host, mode, vdd);
1386 else
1387 sdhci_set_power(host, mode, vdd);
Pierre Ossman146ad662006-06-30 02:22:23 -07001388}
1389
Pierre Ossmand129bce2006-03-24 03:18:17 -08001390/*****************************************************************************\
1391 * *
1392 * MMC callbacks *
1393 * *
1394\*****************************************************************************/
1395
1396static void sdhci_request(struct mmc_host *mmc, struct mmc_request *mrq)
1397{
1398 struct sdhci_host *host;
Shawn Guo505a8682012-12-11 15:23:42 +08001399 int present;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001400 unsigned long flags;
1401
1402 host = mmc_priv(mmc);
1403
Scott Branden04e079c2015-03-10 11:35:10 -07001404 /* Firstly check card presence */
Adrian Hunter8d28b7a2016-02-09 16:12:36 +02001405 present = mmc->ops->get_cd(mmc);
Krzysztof Kozlowski28367662015-01-05 10:50:15 +01001406
Pierre Ossmand129bce2006-03-24 03:18:17 -08001407 spin_lock_irqsave(&host->lock, flags);
1408
1409 WARN_ON(host->mrq != NULL);
1410
Adrian Hunter061d17a2016-04-12 14:25:09 +03001411 sdhci_led_activate(host);
Andrei Warkentine89d4562011-05-23 15:06:37 -05001412
1413 /*
1414 * Ensure we don't send the STOP for non-SET_BLOCK_COUNTED
1415 * requests if Auto-CMD12 is enabled.
1416 */
1417 if (!mrq->sbc && (host->flags & SDHCI_AUTO_CMD12)) {
Jerry Huangc4512f72010-08-10 18:01:59 -07001418 if (mrq->stop) {
1419 mrq->data->stop = NULL;
1420 mrq->stop = NULL;
1421 }
1422 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001423
1424 host->mrq = mrq;
1425
Anton Vorontsov68d1fb72009-03-17 00:13:52 +03001426 if (!present || host->flags & SDHCI_DEVICE_DEAD) {
Adrian Huntera4c73ab2016-06-29 16:24:25 +03001427 mrq->cmd->error = -ENOMEDIUM;
Adrian Huntera6d3bdd2016-06-29 16:24:27 +03001428 sdhci_finish_mrq(host, mrq);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301429 } else {
Andrei Warkentin8edf63712011-05-23 15:06:39 -05001430 if (mrq->sbc && !(host->flags & SDHCI_AUTO_CMD23))
Andrei Warkentine89d4562011-05-23 15:06:37 -05001431 sdhci_send_command(host, mrq->sbc);
1432 else
1433 sdhci_send_command(host, mrq->cmd);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05301434 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001435
Pierre Ossman5f25a662006-10-04 02:15:39 -07001436 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001437 spin_unlock_irqrestore(&host->lock, flags);
1438}
1439
Russell King2317f562014-04-25 12:57:07 +01001440void sdhci_set_bus_width(struct sdhci_host *host, int width)
1441{
1442 u8 ctrl;
1443
1444 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
1445 if (width == MMC_BUS_WIDTH_8) {
1446 ctrl &= ~SDHCI_CTRL_4BITBUS;
1447 if (host->version >= SDHCI_SPEC_300)
1448 ctrl |= SDHCI_CTRL_8BITBUS;
1449 } else {
1450 if (host->version >= SDHCI_SPEC_300)
1451 ctrl &= ~SDHCI_CTRL_8BITBUS;
1452 if (width == MMC_BUS_WIDTH_4)
1453 ctrl |= SDHCI_CTRL_4BITBUS;
1454 else
1455 ctrl &= ~SDHCI_CTRL_4BITBUS;
1456 }
1457 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1458}
1459EXPORT_SYMBOL_GPL(sdhci_set_bus_width);
1460
Russell King96d7b782014-04-25 12:59:26 +01001461void sdhci_set_uhs_signaling(struct sdhci_host *host, unsigned timing)
1462{
1463 u16 ctrl_2;
1464
1465 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1466 /* Select Bus Speed Mode for host */
1467 ctrl_2 &= ~SDHCI_CTRL_UHS_MASK;
1468 if ((timing == MMC_TIMING_MMC_HS200) ||
1469 (timing == MMC_TIMING_UHS_SDR104))
1470 ctrl_2 |= SDHCI_CTRL_UHS_SDR104;
1471 else if (timing == MMC_TIMING_UHS_SDR12)
1472 ctrl_2 |= SDHCI_CTRL_UHS_SDR12;
1473 else if (timing == MMC_TIMING_UHS_SDR25)
1474 ctrl_2 |= SDHCI_CTRL_UHS_SDR25;
1475 else if (timing == MMC_TIMING_UHS_SDR50)
1476 ctrl_2 |= SDHCI_CTRL_UHS_SDR50;
1477 else if ((timing == MMC_TIMING_UHS_DDR50) ||
1478 (timing == MMC_TIMING_MMC_DDR52))
1479 ctrl_2 |= SDHCI_CTRL_UHS_DDR50;
Adrian Huntere9fb05d2014-11-06 15:19:06 +02001480 else if (timing == MMC_TIMING_MMC_HS400)
1481 ctrl_2 |= SDHCI_CTRL_HS400; /* Non-standard */
Russell King96d7b782014-04-25 12:59:26 +01001482 sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
1483}
1484EXPORT_SYMBOL_GPL(sdhci_set_uhs_signaling);
1485
Dong Aishengded97e02016-04-16 01:29:25 +08001486static void sdhci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001487{
Dong Aishengded97e02016-04-16 01:29:25 +08001488 struct sdhci_host *host = mmc_priv(mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001489 unsigned long flags;
1490 u8 ctrl;
1491
Pierre Ossmand129bce2006-03-24 03:18:17 -08001492 spin_lock_irqsave(&host->lock, flags);
1493
Adrian Hunterceb61432011-12-27 15:48:41 +02001494 if (host->flags & SDHCI_DEVICE_DEAD) {
1495 spin_unlock_irqrestore(&host->lock, flags);
Tim Kryger3a48edc2014-06-13 10:13:56 -07001496 if (!IS_ERR(mmc->supply.vmmc) &&
1497 ios->power_mode == MMC_POWER_OFF)
Markus Mayer4e743f12014-07-03 13:27:42 -07001498 mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
Adrian Hunterceb61432011-12-27 15:48:41 +02001499 return;
1500 }
Pierre Ossman1e728592008-04-16 19:13:13 +02001501
Pierre Ossmand129bce2006-03-24 03:18:17 -08001502 /*
1503 * Reset the chip on each power off.
1504 * Should clear out any weird states.
1505 */
1506 if (ios->power_mode == MMC_POWER_OFF) {
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001507 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
Anton Vorontsov7260cf52009-03-17 00:13:48 +03001508 sdhci_reinit(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001509 }
1510
Kevin Liu52983382013-01-31 11:31:37 +08001511 if (host->version >= SDHCI_SPEC_300 &&
Dong Aisheng372c4632013-10-18 19:48:50 +08001512 (ios->power_mode == MMC_POWER_UP) &&
1513 !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN))
Kevin Liu52983382013-01-31 11:31:37 +08001514 sdhci_enable_preset_value(host, false);
1515
Russell King373073e2014-04-25 12:58:45 +01001516 if (!ios->clock || ios->clock != host->clock) {
Russell King17710592014-04-25 12:58:55 +01001517 host->ops->set_clock(host, ios->clock);
Russell King373073e2014-04-25 12:58:45 +01001518 host->clock = ios->clock;
Aisheng Dong03d6f5f2014-08-27 15:26:32 +08001519
1520 if (host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK &&
1521 host->clock) {
1522 host->timeout_clk = host->mmc->actual_clock ?
1523 host->mmc->actual_clock / 1000 :
1524 host->clock / 1000;
1525 host->mmc->max_busy_timeout =
1526 host->ops->get_max_timeout_count ?
1527 host->ops->get_max_timeout_count(host) :
1528 1 << 27;
1529 host->mmc->max_busy_timeout /= host->timeout_clk;
1530 }
Russell King373073e2014-04-25 12:58:45 +01001531 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08001532
Adrian Hunter1dceb042016-03-29 12:45:43 +03001533 __sdhci_set_power(host, ios->power_mode, ios->vdd);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001534
Philip Rakity643a81f2010-09-23 08:24:32 -07001535 if (host->ops->platform_send_init_74_clocks)
1536 host->ops->platform_send_init_74_clocks(host, ios->power_mode);
1537
Russell King2317f562014-04-25 12:57:07 +01001538 host->ops->set_bus_width(host, ios->bus_width);
Philip Rakity15ec4462010-11-19 16:48:39 -05001539
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03001540 ctrl = sdhci_readb(host, SDHCI_HOST_CONTROL);
Pierre Ossmancd9277c2007-02-18 12:07:47 +01001541
Philip Rakity3ab9c8d2010-10-06 11:57:23 -07001542 if ((ios->timing == MMC_TIMING_SD_HS ||
1543 ios->timing == MMC_TIMING_MMC_HS)
1544 && !(host->quirks & SDHCI_QUIRK_NO_HISPD_BIT))
Pierre Ossmancd9277c2007-02-18 12:07:47 +01001545 ctrl |= SDHCI_CTRL_HISPD;
1546 else
1547 ctrl &= ~SDHCI_CTRL_HISPD;
1548
Arindam Nathd6d50a12011-05-05 12:18:59 +05301549 if (host->version >= SDHCI_SPEC_300) {
Arindam Nath49c468f2011-05-05 12:19:01 +05301550 u16 clk, ctrl_2;
Arindam Nath49c468f2011-05-05 12:19:01 +05301551
1552 /* In case of UHS-I modes, set High Speed Enable */
Adrian Huntere9fb05d2014-11-06 15:19:06 +02001553 if ((ios->timing == MMC_TIMING_MMC_HS400) ||
1554 (ios->timing == MMC_TIMING_MMC_HS200) ||
Seungwon Jeonbb8175a2014-03-14 21:12:48 +09001555 (ios->timing == MMC_TIMING_MMC_DDR52) ||
Girish K S069c9f12012-01-06 09:56:39 +05301556 (ios->timing == MMC_TIMING_UHS_SDR50) ||
Arindam Nath49c468f2011-05-05 12:19:01 +05301557 (ios->timing == MMC_TIMING_UHS_SDR104) ||
1558 (ios->timing == MMC_TIMING_UHS_DDR50) ||
Alexander Elbsdd8df172012-01-03 23:26:53 -05001559 (ios->timing == MMC_TIMING_UHS_SDR25))
Arindam Nath49c468f2011-05-05 12:19:01 +05301560 ctrl |= SDHCI_CTRL_HISPD;
Arindam Nathd6d50a12011-05-05 12:18:59 +05301561
Russell Kingda91a8f2014-04-25 13:00:12 +01001562 if (!host->preset_enabled) {
Arindam Nath758535c2011-05-05 12:19:00 +05301563 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301564 /*
1565 * We only need to set Driver Strength if the
1566 * preset value enable is not set.
1567 */
Russell Kingda91a8f2014-04-25 13:00:12 +01001568 ctrl_2 = sdhci_readw(host, SDHCI_HOST_CONTROL2);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301569 ctrl_2 &= ~SDHCI_CTRL_DRV_TYPE_MASK;
1570 if (ios->drv_type == MMC_SET_DRIVER_TYPE_A)
1571 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_A;
Petri Gynther43e943a2015-05-20 14:35:00 -07001572 else if (ios->drv_type == MMC_SET_DRIVER_TYPE_B)
1573 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
Arindam Nathd6d50a12011-05-05 12:18:59 +05301574 else if (ios->drv_type == MMC_SET_DRIVER_TYPE_C)
1575 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_C;
Petri Gynther43e943a2015-05-20 14:35:00 -07001576 else if (ios->drv_type == MMC_SET_DRIVER_TYPE_D)
1577 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_D;
1578 else {
Marek Vasut2e4456f2015-11-18 10:47:02 +01001579 pr_warn("%s: invalid driver type, default to driver type B\n",
1580 mmc_hostname(mmc));
Petri Gynther43e943a2015-05-20 14:35:00 -07001581 ctrl_2 |= SDHCI_CTRL_DRV_TYPE_B;
1582 }
Arindam Nathd6d50a12011-05-05 12:18:59 +05301583
1584 sdhci_writew(host, ctrl_2, SDHCI_HOST_CONTROL2);
Arindam Nath758535c2011-05-05 12:19:00 +05301585 } else {
1586 /*
1587 * According to SDHC Spec v3.00, if the Preset Value
1588 * Enable in the Host Control 2 register is set, we
1589 * need to reset SD Clock Enable before changing High
1590 * Speed Enable to avoid generating clock gliches.
1591 */
Arindam Nath758535c2011-05-05 12:19:00 +05301592
1593 /* Reset SD Clock Enable */
1594 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1595 clk &= ~SDHCI_CLOCK_CARD_EN;
1596 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1597
1598 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
1599
1600 /* Re-enable SD Clock */
Russell King17710592014-04-25 12:58:55 +01001601 host->ops->set_clock(host, host->clock);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301602 }
Arindam Nath49c468f2011-05-05 12:19:01 +05301603
Arindam Nath49c468f2011-05-05 12:19:01 +05301604 /* Reset SD Clock Enable */
1605 clk = sdhci_readw(host, SDHCI_CLOCK_CONTROL);
1606 clk &= ~SDHCI_CLOCK_CARD_EN;
1607 sdhci_writew(host, clk, SDHCI_CLOCK_CONTROL);
1608
Russell King96d7b782014-04-25 12:59:26 +01001609 host->ops->set_uhs_signaling(host, ios->timing);
Russell Kingd975f122014-04-25 12:59:31 +01001610 host->timing = ios->timing;
Arindam Nath49c468f2011-05-05 12:19:01 +05301611
Kevin Liu52983382013-01-31 11:31:37 +08001612 if (!(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN) &&
1613 ((ios->timing == MMC_TIMING_UHS_SDR12) ||
1614 (ios->timing == MMC_TIMING_UHS_SDR25) ||
1615 (ios->timing == MMC_TIMING_UHS_SDR50) ||
1616 (ios->timing == MMC_TIMING_UHS_SDR104) ||
Jisheng Zhang0dafa602015-08-18 16:21:39 +08001617 (ios->timing == MMC_TIMING_UHS_DDR50) ||
1618 (ios->timing == MMC_TIMING_MMC_DDR52))) {
Kevin Liu52983382013-01-31 11:31:37 +08001619 u16 preset;
1620
1621 sdhci_enable_preset_value(host, true);
1622 preset = sdhci_get_preset_value(host);
1623 ios->drv_type = (preset & SDHCI_PRESET_DRV_MASK)
1624 >> SDHCI_PRESET_DRV_SHIFT;
1625 }
1626
Arindam Nath49c468f2011-05-05 12:19:01 +05301627 /* Re-enable SD Clock */
Russell King17710592014-04-25 12:58:55 +01001628 host->ops->set_clock(host, host->clock);
Arindam Nath758535c2011-05-05 12:19:00 +05301629 } else
1630 sdhci_writeb(host, ctrl, SDHCI_HOST_CONTROL);
Arindam Nathd6d50a12011-05-05 12:18:59 +05301631
Leandro Dorileob8352262007-07-25 23:47:04 +02001632 /*
1633 * Some (ENE) controllers go apeshit on some ios operation,
1634 * signalling timeout and CRC errors even on CMD0. Resetting
1635 * it on each ios seems to solve the problem.
1636 */
Mohammad Jamalc63705e2015-01-13 20:47:24 +05301637 if (host->quirks & SDHCI_QUIRK_RESET_CMD_DATA_ON_IOS)
Russell King03231f92014-04-25 12:57:12 +01001638 sdhci_do_reset(host, SDHCI_RESET_CMD | SDHCI_RESET_DATA);
Leandro Dorileob8352262007-07-25 23:47:04 +02001639
Pierre Ossman5f25a662006-10-04 02:15:39 -07001640 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08001641 spin_unlock_irqrestore(&host->lock, flags);
1642}
1643
Dong Aishengded97e02016-04-16 01:29:25 +08001644static int sdhci_get_cd(struct mmc_host *mmc)
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001645{
1646 struct sdhci_host *host = mmc_priv(mmc);
Dong Aishengded97e02016-04-16 01:29:25 +08001647 int gpio_cd = mmc_gpio_get_cd(mmc);
Kevin Liu94144a42013-02-28 17:35:53 +08001648
1649 if (host->flags & SDHCI_DEVICE_DEAD)
1650 return 0;
1651
Ivan T. Ivanov88af5652015-07-06 15:16:19 +03001652 /* If nonremovable, assume that the card is always present. */
Jaehoon Chung860951c2016-06-21 10:13:26 +09001653 if (!mmc_card_is_removable(host->mmc))
Kevin Liu94144a42013-02-28 17:35:53 +08001654 return 1;
1655
Ivan T. Ivanov88af5652015-07-06 15:16:19 +03001656 /*
1657 * Try slot gpio detect, if defined it take precedence
1658 * over build in controller functionality
1659 */
Arnd Bergmann287980e2016-05-27 23:23:25 +02001660 if (gpio_cd >= 0)
Kevin Liu94144a42013-02-28 17:35:53 +08001661 return !!gpio_cd;
1662
Ivan T. Ivanov88af5652015-07-06 15:16:19 +03001663 /* If polling, assume that the card is always present. */
1664 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION)
1665 return 1;
1666
Kevin Liu94144a42013-02-28 17:35:53 +08001667 /* Host native card detect */
1668 return !!(sdhci_readl(host, SDHCI_PRESENT_STATE) & SDHCI_CARD_PRESENT);
1669}
1670
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001671static int sdhci_check_ro(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08001672{
Pierre Ossmand129bce2006-03-24 03:18:17 -08001673 unsigned long flags;
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001674 int is_readonly;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001675
Pierre Ossmand129bce2006-03-24 03:18:17 -08001676 spin_lock_irqsave(&host->lock, flags);
1677
Pierre Ossman1e728592008-04-16 19:13:13 +02001678 if (host->flags & SDHCI_DEVICE_DEAD)
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001679 is_readonly = 0;
1680 else if (host->ops->get_ro)
1681 is_readonly = host->ops->get_ro(host);
Pierre Ossman1e728592008-04-16 19:13:13 +02001682 else
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001683 is_readonly = !(sdhci_readl(host, SDHCI_PRESENT_STATE)
1684 & SDHCI_WRITE_PROTECT);
Pierre Ossmand129bce2006-03-24 03:18:17 -08001685
1686 spin_unlock_irqrestore(&host->lock, flags);
1687
Wolfram Sang2dfb5792010-10-15 12:21:01 +02001688 /* This quirk needs to be replaced by a callback-function later */
1689 return host->quirks & SDHCI_QUIRK_INVERTED_WRITE_PROTECT ?
1690 !is_readonly : is_readonly;
Pierre Ossmand129bce2006-03-24 03:18:17 -08001691}
1692
Takashi Iwai82b0e232011-04-21 20:26:38 +02001693#define SAMPLE_COUNT 5
1694
Dong Aishengded97e02016-04-16 01:29:25 +08001695static int sdhci_get_ro(struct mmc_host *mmc)
Takashi Iwai82b0e232011-04-21 20:26:38 +02001696{
Dong Aishengded97e02016-04-16 01:29:25 +08001697 struct sdhci_host *host = mmc_priv(mmc);
Takashi Iwai82b0e232011-04-21 20:26:38 +02001698 int i, ro_count;
1699
Takashi Iwai82b0e232011-04-21 20:26:38 +02001700 if (!(host->quirks & SDHCI_QUIRK_UNSTABLE_RO_DETECT))
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001701 return sdhci_check_ro(host);
Takashi Iwai82b0e232011-04-21 20:26:38 +02001702
1703 ro_count = 0;
1704 for (i = 0; i < SAMPLE_COUNT; i++) {
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001705 if (sdhci_check_ro(host)) {
Takashi Iwai82b0e232011-04-21 20:26:38 +02001706 if (++ro_count > SAMPLE_COUNT / 2)
1707 return 1;
1708 }
1709 msleep(30);
1710 }
1711 return 0;
1712}
1713
Adrian Hunter20758b62011-08-29 16:42:12 +03001714static void sdhci_hw_reset(struct mmc_host *mmc)
1715{
1716 struct sdhci_host *host = mmc_priv(mmc);
1717
1718 if (host->ops && host->ops->hw_reset)
1719 host->ops->hw_reset(host);
1720}
1721
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001722static void sdhci_enable_sdio_irq_nolock(struct sdhci_host *host, int enable)
1723{
Russell Kingbe138552014-04-25 12:55:56 +01001724 if (!(host->flags & SDHCI_DEVICE_DEAD)) {
Russell Kingef104332014-04-25 12:55:41 +01001725 if (enable)
Russell Kingb537f942014-04-25 12:56:01 +01001726 host->ier |= SDHCI_INT_CARD_INT;
Russell Kingef104332014-04-25 12:55:41 +01001727 else
Russell Kingb537f942014-04-25 12:56:01 +01001728 host->ier &= ~SDHCI_INT_CARD_INT;
1729
1730 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
1731 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Russell Kingef104332014-04-25 12:55:41 +01001732 mmiowb();
1733 }
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001734}
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001735
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001736static void sdhci_enable_sdio_irq(struct mmc_host *mmc, int enable)
1737{
1738 struct sdhci_host *host = mmc_priv(mmc);
1739 unsigned long flags;
1740
1741 spin_lock_irqsave(&host->lock, flags);
Russell Kingef104332014-04-25 12:55:41 +01001742 if (enable)
1743 host->flags |= SDHCI_SDIO_IRQ_ENABLED;
1744 else
1745 host->flags &= ~SDHCI_SDIO_IRQ_ENABLED;
1746
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001747 sdhci_enable_sdio_irq_nolock(host, enable);
Pierre Ossmanf75979b2007-09-04 07:59:18 +02001748 spin_unlock_irqrestore(&host->lock, flags);
1749}
1750
Dong Aishengded97e02016-04-16 01:29:25 +08001751static int sdhci_start_signal_voltage_switch(struct mmc_host *mmc,
1752 struct mmc_ios *ios)
Philip Rakity6231f3d2012-07-23 15:56:23 -07001753{
Dong Aishengded97e02016-04-16 01:29:25 +08001754 struct sdhci_host *host = mmc_priv(mmc);
Philip Rakity6231f3d2012-07-23 15:56:23 -07001755 u16 ctrl;
Kevin Liu20b92a32012-12-17 19:29:26 +08001756 int ret;
Philip Rakity6231f3d2012-07-23 15:56:23 -07001757
1758 /*
1759 * Signal Voltage Switching is only applicable for Host Controllers
1760 * v3.00 and above.
1761 */
1762 if (host->version < SDHCI_SPEC_300)
1763 return 0;
1764
Philip Rakity6231f3d2012-07-23 15:56:23 -07001765 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
Kevin Liu20b92a32012-12-17 19:29:26 +08001766
Fabio Estevam21f59982013-02-14 10:35:03 -02001767 switch (ios->signal_voltage) {
Kevin Liu20b92a32012-12-17 19:29:26 +08001768 case MMC_SIGNAL_VOLTAGE_330:
Adrian Hunter8cb851a2016-06-29 16:24:16 +03001769 if (!(host->flags & SDHCI_SIGNALING_330))
1770 return -EINVAL;
Kevin Liu20b92a32012-12-17 19:29:26 +08001771 /* Set 1.8V Signal Enable in the Host Control2 register to 0 */
1772 ctrl &= ~SDHCI_CTRL_VDD_180;
1773 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1774
Tim Kryger3a48edc2014-06-13 10:13:56 -07001775 if (!IS_ERR(mmc->supply.vqmmc)) {
1776 ret = regulator_set_voltage(mmc->supply.vqmmc, 2700000,
1777 3600000);
Kevin Liu20b92a32012-12-17 19:29:26 +08001778 if (ret) {
Joe Perches66061102014-09-12 14:56:56 -07001779 pr_warn("%s: Switching to 3.3V signalling voltage failed\n",
1780 mmc_hostname(mmc));
Kevin Liu20b92a32012-12-17 19:29:26 +08001781 return -EIO;
1782 }
1783 }
1784 /* Wait for 5ms */
1785 usleep_range(5000, 5500);
1786
1787 /* 3.3V regulator output should be stable within 5 ms */
1788 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1789 if (!(ctrl & SDHCI_CTRL_VDD_180))
1790 return 0;
1791
Joe Perches66061102014-09-12 14:56:56 -07001792 pr_warn("%s: 3.3V regulator output did not became stable\n",
1793 mmc_hostname(mmc));
Kevin Liu20b92a32012-12-17 19:29:26 +08001794
1795 return -EAGAIN;
1796 case MMC_SIGNAL_VOLTAGE_180:
Adrian Hunter8cb851a2016-06-29 16:24:16 +03001797 if (!(host->flags & SDHCI_SIGNALING_180))
1798 return -EINVAL;
Tim Kryger3a48edc2014-06-13 10:13:56 -07001799 if (!IS_ERR(mmc->supply.vqmmc)) {
1800 ret = regulator_set_voltage(mmc->supply.vqmmc,
Kevin Liu20b92a32012-12-17 19:29:26 +08001801 1700000, 1950000);
1802 if (ret) {
Joe Perches66061102014-09-12 14:56:56 -07001803 pr_warn("%s: Switching to 1.8V signalling voltage failed\n",
1804 mmc_hostname(mmc));
Kevin Liu20b92a32012-12-17 19:29:26 +08001805 return -EIO;
1806 }
1807 }
1808
1809 /*
1810 * Enable 1.8V Signal Enable in the Host Control2
1811 * register
1812 */
1813 ctrl |= SDHCI_CTRL_VDD_180;
1814 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1815
Vincent Yang9d967a62015-01-20 16:05:15 +08001816 /* Some controller need to do more when switching */
1817 if (host->ops->voltage_switch)
1818 host->ops->voltage_switch(host);
1819
Kevin Liu20b92a32012-12-17 19:29:26 +08001820 /* 1.8V regulator output should be stable within 5 ms */
1821 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1822 if (ctrl & SDHCI_CTRL_VDD_180)
1823 return 0;
1824
Joe Perches66061102014-09-12 14:56:56 -07001825 pr_warn("%s: 1.8V regulator output did not became stable\n",
1826 mmc_hostname(mmc));
Kevin Liu20b92a32012-12-17 19:29:26 +08001827
1828 return -EAGAIN;
1829 case MMC_SIGNAL_VOLTAGE_120:
Adrian Hunter8cb851a2016-06-29 16:24:16 +03001830 if (!(host->flags & SDHCI_SIGNALING_120))
1831 return -EINVAL;
Tim Kryger3a48edc2014-06-13 10:13:56 -07001832 if (!IS_ERR(mmc->supply.vqmmc)) {
1833 ret = regulator_set_voltage(mmc->supply.vqmmc, 1100000,
1834 1300000);
Kevin Liu20b92a32012-12-17 19:29:26 +08001835 if (ret) {
Joe Perches66061102014-09-12 14:56:56 -07001836 pr_warn("%s: Switching to 1.2V signalling voltage failed\n",
1837 mmc_hostname(mmc));
Kevin Liu20b92a32012-12-17 19:29:26 +08001838 return -EIO;
1839 }
1840 }
1841 return 0;
1842 default:
Arindam Nathf2119df2011-05-05 12:18:57 +05301843 /* No signal voltage switch required */
1844 return 0;
Kevin Liu20b92a32012-12-17 19:29:26 +08001845 }
Arindam Nathf2119df2011-05-05 12:18:57 +05301846}
1847
Kevin Liu20b92a32012-12-17 19:29:26 +08001848static int sdhci_card_busy(struct mmc_host *mmc)
1849{
1850 struct sdhci_host *host = mmc_priv(mmc);
1851 u32 present_state;
1852
Adrian Huntere613cc42016-06-23 14:00:58 +03001853 /* Check whether DAT[0] is 0 */
Kevin Liu20b92a32012-12-17 19:29:26 +08001854 present_state = sdhci_readl(host, SDHCI_PRESENT_STATE);
Kevin Liu20b92a32012-12-17 19:29:26 +08001855
Adrian Huntere613cc42016-06-23 14:00:58 +03001856 return !(present_state & SDHCI_DATA_0_LVL_MASK);
Kevin Liu20b92a32012-12-17 19:29:26 +08001857}
1858
Adrian Hunterb5540ce2014-12-05 19:25:31 +02001859static int sdhci_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
1860{
1861 struct sdhci_host *host = mmc_priv(mmc);
1862 unsigned long flags;
1863
1864 spin_lock_irqsave(&host->lock, flags);
1865 host->flags |= SDHCI_HS400_TUNING;
1866 spin_unlock_irqrestore(&host->lock, flags);
1867
1868 return 0;
1869}
1870
Girish K S069c9f12012-01-06 09:56:39 +05301871static int sdhci_execute_tuning(struct mmc_host *mmc, u32 opcode)
Arindam Nathb513ea22011-05-05 12:19:04 +05301872{
Russell King4b6f37d2014-04-25 12:59:36 +01001873 struct sdhci_host *host = mmc_priv(mmc);
Arindam Nathb513ea22011-05-05 12:19:04 +05301874 u16 ctrl;
Arindam Nathb513ea22011-05-05 12:19:04 +05301875 int tuning_loop_counter = MAX_TUNING_LOOP;
Arindam Nathb513ea22011-05-05 12:19:04 +05301876 int err = 0;
Aisheng Dong2b35bd82013-12-23 19:13:04 +08001877 unsigned long flags;
Adrian Hunter38e40bf2014-12-05 19:25:30 +02001878 unsigned int tuning_count = 0;
Adrian Hunterb5540ce2014-12-05 19:25:31 +02001879 bool hs400_tuning;
Arindam Nathb513ea22011-05-05 12:19:04 +05301880
Aisheng Dong2b35bd82013-12-23 19:13:04 +08001881 spin_lock_irqsave(&host->lock, flags);
Arindam Nathb513ea22011-05-05 12:19:04 +05301882
Adrian Hunterb5540ce2014-12-05 19:25:31 +02001883 hs400_tuning = host->flags & SDHCI_HS400_TUNING;
1884 host->flags &= ~SDHCI_HS400_TUNING;
1885
Adrian Hunter38e40bf2014-12-05 19:25:30 +02001886 if (host->tuning_mode == SDHCI_TUNING_MODE_1)
1887 tuning_count = host->tuning_count;
1888
Arindam Nathb513ea22011-05-05 12:19:04 +05301889 /*
Weijun Yang9faac7b2015-10-04 12:04:12 +00001890 * The Host Controller needs tuning in case of SDR104 and DDR50
1891 * mode, and for SDR50 mode when Use Tuning for SDR50 is set in
1892 * the Capabilities register.
Girish K S069c9f12012-01-06 09:56:39 +05301893 * If the Host Controller supports the HS200 mode then the
1894 * tuning function has to be executed.
Arindam Nathb513ea22011-05-05 12:19:04 +05301895 */
Russell King4b6f37d2014-04-25 12:59:36 +01001896 switch (host->timing) {
Adrian Hunterb5540ce2014-12-05 19:25:31 +02001897 /* HS400 tuning is done in HS200 mode */
Adrian Huntere9fb05d2014-11-06 15:19:06 +02001898 case MMC_TIMING_MMC_HS400:
Adrian Hunterb5540ce2014-12-05 19:25:31 +02001899 err = -EINVAL;
1900 goto out_unlock;
1901
Russell King4b6f37d2014-04-25 12:59:36 +01001902 case MMC_TIMING_MMC_HS200:
Adrian Hunterb5540ce2014-12-05 19:25:31 +02001903 /*
1904 * Periodic re-tuning for HS400 is not expected to be needed, so
1905 * disable it here.
1906 */
1907 if (hs400_tuning)
1908 tuning_count = 0;
1909 break;
1910
Russell King4b6f37d2014-04-25 12:59:36 +01001911 case MMC_TIMING_UHS_SDR104:
Weijun Yang9faac7b2015-10-04 12:04:12 +00001912 case MMC_TIMING_UHS_DDR50:
Russell King4b6f37d2014-04-25 12:59:36 +01001913 break;
Girish K S069c9f12012-01-06 09:56:39 +05301914
Russell King4b6f37d2014-04-25 12:59:36 +01001915 case MMC_TIMING_UHS_SDR50:
Adrian Hunter4228b212016-04-20 09:24:03 +03001916 if (host->flags & SDHCI_SDR50_NEEDS_TUNING)
Russell King4b6f37d2014-04-25 12:59:36 +01001917 break;
1918 /* FALLTHROUGH */
1919
1920 default:
Adrian Hunterd519c862014-12-05 19:25:29 +02001921 goto out_unlock;
Arindam Nathb513ea22011-05-05 12:19:04 +05301922 }
1923
Dong Aisheng45251812013-09-13 19:11:30 +08001924 if (host->ops->platform_execute_tuning) {
Aisheng Dong2b35bd82013-12-23 19:13:04 +08001925 spin_unlock_irqrestore(&host->lock, flags);
Dong Aisheng45251812013-09-13 19:11:30 +08001926 err = host->ops->platform_execute_tuning(host, opcode);
Dong Aisheng45251812013-09-13 19:11:30 +08001927 return err;
1928 }
1929
Russell King4b6f37d2014-04-25 12:59:36 +01001930 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
1931 ctrl |= SDHCI_CTRL_EXEC_TUNING;
Vincent Yang67d0d042015-01-20 16:05:16 +08001932 if (host->quirks2 & SDHCI_QUIRK2_TUNING_WORK_AROUND)
1933 ctrl |= SDHCI_CTRL_TUNED_CLK;
Arindam Nathb513ea22011-05-05 12:19:04 +05301934 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
1935
1936 /*
1937 * As per the Host Controller spec v3.00, tuning command
1938 * generates Buffer Read Ready interrupt, so enable that.
1939 *
1940 * Note: The spec clearly says that when tuning sequence
1941 * is being performed, the controller does not generate
1942 * interrupts other than Buffer Read Ready interrupt. But
1943 * to make sure we don't hit a controller bug, we _only_
1944 * enable Buffer Read Ready interrupt here.
1945 */
Russell Kingb537f942014-04-25 12:56:01 +01001946 sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_INT_ENABLE);
1947 sdhci_writel(host, SDHCI_INT_DATA_AVAIL, SDHCI_SIGNAL_ENABLE);
Arindam Nathb513ea22011-05-05 12:19:04 +05301948
1949 /*
1950 * Issue CMD19 repeatedly till Execute Tuning is set to 0 or the number
Simon Horman1473bdd2016-05-13 13:24:31 +09001951 * of loops reaches 40 times.
Arindam Nathb513ea22011-05-05 12:19:04 +05301952 */
Arindam Nathb513ea22011-05-05 12:19:04 +05301953 do {
1954 struct mmc_command cmd = {0};
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03001955 struct mmc_request mrq = {NULL};
Arindam Nathb513ea22011-05-05 12:19:04 +05301956
Girish K S069c9f12012-01-06 09:56:39 +05301957 cmd.opcode = opcode;
Arindam Nathb513ea22011-05-05 12:19:04 +05301958 cmd.arg = 0;
1959 cmd.flags = MMC_RSP_R1 | MMC_CMD_ADTC;
1960 cmd.retries = 0;
1961 cmd.data = NULL;
1962 cmd.error = 0;
1963
Al Cooper7ce45e92014-05-09 11:34:07 -04001964 if (tuning_loop_counter-- == 0)
1965 break;
1966
Arindam Nathb513ea22011-05-05 12:19:04 +05301967 mrq.cmd = &cmd;
1968 host->mrq = &mrq;
1969
1970 /*
1971 * In response to CMD19, the card sends 64 bytes of tuning
1972 * block to the Host Controller. So we set the block size
1973 * to 64 here.
1974 */
Girish K S069c9f12012-01-06 09:56:39 +05301975 if (cmd.opcode == MMC_SEND_TUNING_BLOCK_HS200) {
1976 if (mmc->ios.bus_width == MMC_BUS_WIDTH_8)
1977 sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 128),
1978 SDHCI_BLOCK_SIZE);
1979 else if (mmc->ios.bus_width == MMC_BUS_WIDTH_4)
1980 sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
1981 SDHCI_BLOCK_SIZE);
1982 } else {
1983 sdhci_writew(host, SDHCI_MAKE_BLKSZ(7, 64),
1984 SDHCI_BLOCK_SIZE);
1985 }
Arindam Nathb513ea22011-05-05 12:19:04 +05301986
1987 /*
1988 * The tuning block is sent by the card to the host controller.
1989 * So we set the TRNS_READ bit in the Transfer Mode register.
1990 * This also takes care of setting DMA Enable and Multi Block
1991 * Select in the same register to 0.
1992 */
1993 sdhci_writew(host, SDHCI_TRNS_READ, SDHCI_TRANSFER_MODE);
1994
1995 sdhci_send_command(host, &cmd);
1996
1997 host->cmd = NULL;
1998 host->mrq = NULL;
1999
Aisheng Dong2b35bd82013-12-23 19:13:04 +08002000 spin_unlock_irqrestore(&host->lock, flags);
Arindam Nathb513ea22011-05-05 12:19:04 +05302001 /* Wait for Buffer Read Ready interrupt */
2002 wait_event_interruptible_timeout(host->buf_ready_int,
2003 (host->tuning_done == 1),
2004 msecs_to_jiffies(50));
Aisheng Dong2b35bd82013-12-23 19:13:04 +08002005 spin_lock_irqsave(&host->lock, flags);
Arindam Nathb513ea22011-05-05 12:19:04 +05302006
2007 if (!host->tuning_done) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01002008 pr_info(DRIVER_NAME ": Timeout waiting for Buffer Read Ready interrupt during tuning procedure, falling back to fixed sampling clock\n");
Arindam Nathb513ea22011-05-05 12:19:04 +05302009 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2010 ctrl &= ~SDHCI_CTRL_TUNED_CLK;
2011 ctrl &= ~SDHCI_CTRL_EXEC_TUNING;
2012 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
2013
2014 err = -EIO;
2015 goto out;
2016 }
2017
2018 host->tuning_done = 0;
2019
2020 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
Nick Sanders197160d2014-05-06 18:52:38 -07002021
2022 /* eMMC spec does not require a delay between tuning cycles */
2023 if (opcode == MMC_SEND_TUNING_BLOCK)
2024 mdelay(1);
Arindam Nathb513ea22011-05-05 12:19:04 +05302025 } while (ctrl & SDHCI_CTRL_EXEC_TUNING);
2026
2027 /*
2028 * The Host Driver has exhausted the maximum number of loops allowed,
2029 * so use fixed sampling frequency.
2030 */
Al Cooper7ce45e92014-05-09 11:34:07 -04002031 if (tuning_loop_counter < 0) {
Arindam Nathb513ea22011-05-05 12:19:04 +05302032 ctrl &= ~SDHCI_CTRL_TUNED_CLK;
2033 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
Al Cooper7ce45e92014-05-09 11:34:07 -04002034 }
2035 if (!(ctrl & SDHCI_CTRL_TUNED_CLK)) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01002036 pr_info(DRIVER_NAME ": Tuning procedure failed, falling back to fixed sampling clock\n");
Dong Aisheng114f2bf2013-10-18 19:48:45 +08002037 err = -EIO;
Arindam Nathb513ea22011-05-05 12:19:04 +05302038 }
2039
2040out:
Adrian Hunter38e40bf2014-12-05 19:25:30 +02002041 if (tuning_count) {
Adrian Hunter66c39dfc2015-05-07 13:10:21 +03002042 /*
2043 * In case tuning fails, host controllers which support
2044 * re-tuning can try tuning again at a later time, when the
2045 * re-tuning timer expires. So for these controllers, we
2046 * return 0. Since there might be other controllers who do not
2047 * have this capability, we return error for them.
2048 */
2049 err = 0;
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302050 }
2051
Adrian Hunter66c39dfc2015-05-07 13:10:21 +03002052 host->mmc->retune_period = err ? 0 : tuning_count;
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302053
Russell Kingb537f942014-04-25 12:56:01 +01002054 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
2055 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Adrian Hunterd519c862014-12-05 19:25:29 +02002056out_unlock:
Aisheng Dong2b35bd82013-12-23 19:13:04 +08002057 spin_unlock_irqrestore(&host->lock, flags);
Arindam Nathb513ea22011-05-05 12:19:04 +05302058 return err;
2059}
2060
Adrian Huntercb849642015-02-06 14:12:59 +02002061static int sdhci_select_drive_strength(struct mmc_card *card,
2062 unsigned int max_dtr, int host_drv,
2063 int card_drv, int *drv_type)
2064{
2065 struct sdhci_host *host = mmc_priv(card->host);
2066
2067 if (!host->ops->select_drive_strength)
2068 return 0;
2069
2070 return host->ops->select_drive_strength(host, card, max_dtr, host_drv,
2071 card_drv, drv_type);
2072}
Kevin Liu52983382013-01-31 11:31:37 +08002073
2074static void sdhci_enable_preset_value(struct sdhci_host *host, bool enable)
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302075{
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302076 /* Host Controller v3.00 defines preset value registers */
2077 if (host->version < SDHCI_SPEC_300)
2078 return;
2079
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302080 /*
2081 * We only enable or disable Preset Value if they are not already
2082 * enabled or disabled respectively. Otherwise, we bail out.
2083 */
Russell Kingda91a8f2014-04-25 13:00:12 +01002084 if (host->preset_enabled != enable) {
2085 u16 ctrl = sdhci_readw(host, SDHCI_HOST_CONTROL2);
2086
2087 if (enable)
2088 ctrl |= SDHCI_CTRL_PRESET_VAL_ENABLE;
2089 else
2090 ctrl &= ~SDHCI_CTRL_PRESET_VAL_ENABLE;
2091
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302092 sdhci_writew(host, ctrl, SDHCI_HOST_CONTROL2);
Russell Kingda91a8f2014-04-25 13:00:12 +01002093
2094 if (enable)
2095 host->flags |= SDHCI_PV_ENABLED;
2096 else
2097 host->flags &= ~SDHCI_PV_ENABLED;
2098
2099 host->preset_enabled = enable;
Arindam Nath4d55c5a2011-05-05 12:19:05 +05302100 }
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002101}
2102
Haibo Chen348487c2014-12-09 17:04:05 +08002103static void sdhci_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
2104 int err)
2105{
2106 struct sdhci_host *host = mmc_priv(mmc);
2107 struct mmc_data *data = mrq->data;
2108
Russell Kingf48f0392016-01-26 13:40:32 +00002109 if (data->host_cookie != COOKIE_UNMAPPED)
Russell King771a3dc2016-01-26 13:40:53 +00002110 dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
2111 data->flags & MMC_DATA_WRITE ?
2112 DMA_TO_DEVICE : DMA_FROM_DEVICE);
2113
2114 data->host_cookie = COOKIE_UNMAPPED;
Haibo Chen348487c2014-12-09 17:04:05 +08002115}
2116
Haibo Chen348487c2014-12-09 17:04:05 +08002117static void sdhci_pre_req(struct mmc_host *mmc, struct mmc_request *mrq,
2118 bool is_first_req)
2119{
2120 struct sdhci_host *host = mmc_priv(mmc);
2121
Haibo Chend31911b2015-08-25 10:02:11 +08002122 mrq->data->host_cookie = COOKIE_UNMAPPED;
Haibo Chen348487c2014-12-09 17:04:05 +08002123
2124 if (host->flags & SDHCI_REQ_USE_DMA)
Russell King94538e52016-01-26 13:40:37 +00002125 sdhci_pre_dma_transfer(host, mrq->data, COOKIE_PRE_MAPPED);
Haibo Chen348487c2014-12-09 17:04:05 +08002126}
2127
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002128static void sdhci_card_event(struct mmc_host *mmc)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002129{
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002130 struct sdhci_host *host = mmc_priv(mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002131 unsigned long flags;
Krzysztof Kozlowski28367662015-01-05 10:50:15 +01002132 int present;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002133
Christian Daudt722e1282013-06-20 14:26:36 -07002134 /* First check if client has provided their own card event */
2135 if (host->ops->card_event)
2136 host->ops->card_event(host);
2137
Adrian Hunterd3940f22016-06-29 16:24:14 +03002138 present = mmc->ops->get_cd(mmc);
Krzysztof Kozlowski28367662015-01-05 10:50:15 +01002139
Pierre Ossmand129bce2006-03-24 03:18:17 -08002140 spin_lock_irqsave(&host->lock, flags);
2141
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002142 /* Check host->mrq first in case we are runtime suspended */
Krzysztof Kozlowski28367662015-01-05 10:50:15 +01002143 if (host->mrq && !present) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302144 pr_err("%s: Card removed during transfer!\n",
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002145 mmc_hostname(host->mmc));
Girish K Sa3c76eb2011-10-11 11:44:09 +05302146 pr_err("%s: Resetting controller.\n",
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002147 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08002148
Russell King03231f92014-04-25 12:57:12 +01002149 sdhci_do_reset(host, SDHCI_RESET_CMD);
2150 sdhci_do_reset(host, SDHCI_RESET_DATA);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002151
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002152 host->mrq->cmd->error = -ENOMEDIUM;
Adrian Huntera6d3bdd2016-06-29 16:24:27 +03002153 sdhci_finish_mrq(host, host->mrq);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002154 }
2155
2156 spin_unlock_irqrestore(&host->lock, flags);
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002157}
2158
2159static const struct mmc_host_ops sdhci_ops = {
2160 .request = sdhci_request,
Haibo Chen348487c2014-12-09 17:04:05 +08002161 .post_req = sdhci_post_req,
2162 .pre_req = sdhci_pre_req,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002163 .set_ios = sdhci_set_ios,
Kevin Liu94144a42013-02-28 17:35:53 +08002164 .get_cd = sdhci_get_cd,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002165 .get_ro = sdhci_get_ro,
2166 .hw_reset = sdhci_hw_reset,
2167 .enable_sdio_irq = sdhci_enable_sdio_irq,
2168 .start_signal_voltage_switch = sdhci_start_signal_voltage_switch,
Adrian Hunterb5540ce2014-12-05 19:25:31 +02002169 .prepare_hs400_tuning = sdhci_prepare_hs400_tuning,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002170 .execute_tuning = sdhci_execute_tuning,
Adrian Huntercb849642015-02-06 14:12:59 +02002171 .select_drive_strength = sdhci_select_drive_strength,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002172 .card_event = sdhci_card_event,
Kevin Liu20b92a32012-12-17 19:29:26 +08002173 .card_busy = sdhci_card_busy,
Guennadi Liakhovetski71e69212012-12-04 16:51:40 +01002174};
2175
2176/*****************************************************************************\
2177 * *
2178 * Tasklets *
2179 * *
2180\*****************************************************************************/
2181
Pierre Ossmand129bce2006-03-24 03:18:17 -08002182static void sdhci_tasklet_finish(unsigned long param)
2183{
2184 struct sdhci_host *host;
2185 unsigned long flags;
2186 struct mmc_request *mrq;
2187
2188 host = (struct sdhci_host*)param;
2189
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002190 spin_lock_irqsave(&host->lock, flags);
2191
Chris Ball0c9c99a2011-04-27 17:35:31 -04002192 /*
2193 * If this tasklet gets rescheduled while running, it will
2194 * be run again afterwards but without any active request.
2195 */
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002196 if (!host->mrq) {
2197 spin_unlock_irqrestore(&host->lock, flags);
Chris Ball0c9c99a2011-04-27 17:35:31 -04002198 return;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002199 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002200
2201 del_timer(&host->timer);
2202
2203 mrq = host->mrq;
2204
Pierre Ossmand129bce2006-03-24 03:18:17 -08002205 /*
Russell King054cedf2016-01-26 13:40:42 +00002206 * Always unmap the data buffers if they were mapped by
2207 * sdhci_prepare_data() whenever we finish with a request.
2208 * This avoids leaking DMA mappings on error.
2209 */
2210 if (host->flags & SDHCI_REQ_USE_DMA) {
2211 struct mmc_data *data = mrq->data;
2212
2213 if (data && data->host_cookie == COOKIE_MAPPED) {
2214 dma_unmap_sg(mmc_dev(host->mmc), data->sg, data->sg_len,
2215 (data->flags & MMC_DATA_READ) ?
2216 DMA_FROM_DEVICE : DMA_TO_DEVICE);
2217 data->host_cookie = COOKIE_UNMAPPED;
2218 }
2219 }
2220
2221 /*
Pierre Ossmand129bce2006-03-24 03:18:17 -08002222 * The controller needs a reset of internal state machines
2223 * upon error conditions.
2224 */
Adrian Hunter0cc563c2016-06-29 16:24:28 +03002225 if (sdhci_needs_reset(host, mrq)) {
Pierre Ossman645289d2006-06-30 02:22:33 -07002226 /* Some controllers need this kick or reset won't work here */
Andy Shevchenko8213af32013-01-07 16:31:08 +02002227 if (host->quirks & SDHCI_QUIRK_CLOCK_BEFORE_RESET)
Pierre Ossman645289d2006-06-30 02:22:33 -07002228 /* This is to force an update */
Russell King17710592014-04-25 12:58:55 +01002229 host->ops->set_clock(host, host->clock);
Pierre Ossman645289d2006-06-30 02:22:33 -07002230
2231 /* Spec says we should do both at the same time, but Ricoh
2232 controllers do not like that. */
Russell King03231f92014-04-25 12:57:12 +01002233 sdhci_do_reset(host, SDHCI_RESET_CMD);
2234 sdhci_do_reset(host, SDHCI_RESET_DATA);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002235 }
2236
2237 host->mrq = NULL;
2238 host->cmd = NULL;
2239 host->data = NULL;
Adrian Hunter7c89a3d2016-06-29 16:24:23 +03002240 host->data_cmd = NULL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002241
Adrian Hunter061d17a2016-04-12 14:25:09 +03002242 sdhci_led_deactivate(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002243
Pierre Ossman5f25a662006-10-04 02:15:39 -07002244 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08002245 spin_unlock_irqrestore(&host->lock, flags);
2246
2247 mmc_request_done(host->mmc, mrq);
2248}
2249
2250static void sdhci_timeout_timer(unsigned long data)
2251{
2252 struct sdhci_host *host;
2253 unsigned long flags;
2254
2255 host = (struct sdhci_host*)data;
2256
2257 spin_lock_irqsave(&host->lock, flags);
2258
2259 if (host->mrq) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01002260 pr_err("%s: Timeout waiting for hardware interrupt.\n",
2261 mmc_hostname(host->mmc));
Pierre Ossmand129bce2006-03-24 03:18:17 -08002262 sdhci_dumpregs(host);
2263
2264 if (host->data) {
Pierre Ossman17b04292007-07-22 22:18:46 +02002265 host->data->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002266 sdhci_finish_data(host);
2267 } else {
2268 if (host->cmd)
Pierre Ossman17b04292007-07-22 22:18:46 +02002269 host->cmd->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002270 else
Pierre Ossman17b04292007-07-22 22:18:46 +02002271 host->mrq->cmd->error = -ETIMEDOUT;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002272
Adrian Huntera6d3bdd2016-06-29 16:24:27 +03002273 sdhci_finish_mrq(host, host->mrq);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002274 }
2275 }
2276
Pierre Ossman5f25a662006-10-04 02:15:39 -07002277 mmiowb();
Pierre Ossmand129bce2006-03-24 03:18:17 -08002278 spin_unlock_irqrestore(&host->lock, flags);
2279}
2280
2281/*****************************************************************************\
2282 * *
2283 * Interrupt handling *
2284 * *
2285\*****************************************************************************/
2286
Adrian Hunter61541392014-09-24 10:27:27 +03002287static void sdhci_cmd_irq(struct sdhci_host *host, u32 intmask, u32 *mask)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002288{
Pierre Ossmand129bce2006-03-24 03:18:17 -08002289 if (!host->cmd) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01002290 pr_err("%s: Got command interrupt 0x%08x even though no command operation was in progress.\n",
2291 mmc_hostname(host->mmc), (unsigned)intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002292 sdhci_dumpregs(host);
2293 return;
2294 }
2295
Russell Kingec014cb2016-01-26 13:39:39 +00002296 if (intmask & (SDHCI_INT_TIMEOUT | SDHCI_INT_CRC |
2297 SDHCI_INT_END_BIT | SDHCI_INT_INDEX)) {
2298 if (intmask & SDHCI_INT_TIMEOUT)
2299 host->cmd->error = -ETIMEDOUT;
2300 else
2301 host->cmd->error = -EILSEQ;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002302
Russell King71fcbda2016-01-26 13:39:45 +00002303 /*
2304 * If this command initiates a data phase and a response
2305 * CRC error is signalled, the card can start transferring
2306 * data - the card may have received the command without
2307 * error. We must not terminate the mmc_request early.
2308 *
2309 * If the card did not receive the command or returned an
2310 * error which prevented it sending data, the data phase
2311 * will time out.
2312 */
2313 if (host->cmd->data &&
2314 (intmask & (SDHCI_INT_CRC | SDHCI_INT_TIMEOUT)) ==
2315 SDHCI_INT_CRC) {
2316 host->cmd = NULL;
2317 return;
2318 }
2319
Adrian Huntera6d3bdd2016-06-29 16:24:27 +03002320 sdhci_finish_mrq(host, host->cmd->mrq);
Pierre Ossmane8095172008-07-25 01:09:08 +02002321 return;
2322 }
2323
Adrian Hunter6bde8682016-06-29 16:24:20 +03002324 if ((host->quirks2 & SDHCI_QUIRK2_STOP_WITH_TC) &&
2325 !(host->cmd->flags & MMC_RSP_BUSY) && !host->data &&
2326 host->cmd->opcode == MMC_STOP_TRANSMISSION)
Adrian Hunter61541392014-09-24 10:27:27 +03002327 *mask &= ~SDHCI_INT_DATA_END;
Pierre Ossmane8095172008-07-25 01:09:08 +02002328
2329 if (intmask & SDHCI_INT_RESPONSE)
Pierre Ossman43b58b32007-07-25 23:15:27 +02002330 sdhci_finish_command(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002331}
2332
George G. Davis0957c332010-02-18 12:32:12 -05002333#ifdef CONFIG_MMC_DEBUG
Adrian Hunter08621b12014-11-04 12:42:38 +02002334static void sdhci_adma_show_error(struct sdhci_host *host)
Ben Dooks6882a8c2009-06-14 13:52:38 +01002335{
2336 const char *name = mmc_hostname(host->mmc);
Adrian Hunter1c3d5f62014-11-04 12:42:41 +02002337 void *desc = host->adma_table;
Ben Dooks6882a8c2009-06-14 13:52:38 +01002338
2339 sdhci_dumpregs(host);
2340
2341 while (true) {
Adrian Huntere57a5f62014-11-04 12:42:46 +02002342 struct sdhci_adma2_64_desc *dma_desc = desc;
Ben Dooks6882a8c2009-06-14 13:52:38 +01002343
Adrian Huntere57a5f62014-11-04 12:42:46 +02002344 if (host->flags & SDHCI_USE_64_BIT_DMA)
2345 DBG("%s: %p: DMA 0x%08x%08x, LEN 0x%04x, Attr=0x%02x\n",
2346 name, desc, le32_to_cpu(dma_desc->addr_hi),
2347 le32_to_cpu(dma_desc->addr_lo),
2348 le16_to_cpu(dma_desc->len),
2349 le16_to_cpu(dma_desc->cmd));
2350 else
2351 DBG("%s: %p: DMA 0x%08x, LEN 0x%04x, Attr=0x%02x\n",
2352 name, desc, le32_to_cpu(dma_desc->addr_lo),
2353 le16_to_cpu(dma_desc->len),
2354 le16_to_cpu(dma_desc->cmd));
Ben Dooks6882a8c2009-06-14 13:52:38 +01002355
Adrian Hunter76fe3792014-11-04 12:42:42 +02002356 desc += host->desc_sz;
Ben Dooks6882a8c2009-06-14 13:52:38 +01002357
Adrian Hunter05452302014-11-04 12:42:45 +02002358 if (dma_desc->cmd & cpu_to_le16(ADMA2_END))
Ben Dooks6882a8c2009-06-14 13:52:38 +01002359 break;
2360 }
2361}
2362#else
Adrian Hunter08621b12014-11-04 12:42:38 +02002363static void sdhci_adma_show_error(struct sdhci_host *host) { }
Ben Dooks6882a8c2009-06-14 13:52:38 +01002364#endif
2365
Pierre Ossmand129bce2006-03-24 03:18:17 -08002366static void sdhci_data_irq(struct sdhci_host *host, u32 intmask)
2367{
Girish K S069c9f12012-01-06 09:56:39 +05302368 u32 command;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002369
Arindam Nathb513ea22011-05-05 12:19:04 +05302370 /* CMD19 generates _only_ Buffer Read Ready interrupt */
2371 if (intmask & SDHCI_INT_DATA_AVAIL) {
Girish K S069c9f12012-01-06 09:56:39 +05302372 command = SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND));
2373 if (command == MMC_SEND_TUNING_BLOCK ||
2374 command == MMC_SEND_TUNING_BLOCK_HS200) {
Arindam Nathb513ea22011-05-05 12:19:04 +05302375 host->tuning_done = 1;
2376 wake_up(&host->buf_ready_int);
2377 return;
2378 }
2379 }
2380
Pierre Ossmand129bce2006-03-24 03:18:17 -08002381 if (!host->data) {
Adrian Hunter7c89a3d2016-06-29 16:24:23 +03002382 struct mmc_command *data_cmd = host->data_cmd;
2383
2384 if (data_cmd)
2385 host->data_cmd = NULL;
2386
Pierre Ossmand129bce2006-03-24 03:18:17 -08002387 /*
Pierre Ossmane8095172008-07-25 01:09:08 +02002388 * The "data complete" interrupt is also used to
2389 * indicate that a busy state has ended. See comment
2390 * above in sdhci_cmd_irq().
Pierre Ossmand129bce2006-03-24 03:18:17 -08002391 */
Adrian Hunter7c89a3d2016-06-29 16:24:23 +03002392 if (data_cmd && (data_cmd->flags & MMC_RSP_BUSY)) {
Matthieu CASTETc5abd5e2014-08-14 16:03:17 +02002393 if (intmask & SDHCI_INT_DATA_TIMEOUT) {
Adrian Hunter7c89a3d2016-06-29 16:24:23 +03002394 data_cmd->error = -ETIMEDOUT;
Adrian Huntera6d3bdd2016-06-29 16:24:27 +03002395 sdhci_finish_mrq(host, data_cmd->mrq);
Matthieu CASTETc5abd5e2014-08-14 16:03:17 +02002396 return;
2397 }
Pierre Ossmane8095172008-07-25 01:09:08 +02002398 if (intmask & SDHCI_INT_DATA_END) {
Chanho Mine99783a2014-08-30 12:40:40 +09002399 /*
2400 * Some cards handle busy-end interrupt
2401 * before the command completed, so make
2402 * sure we do things in the proper order.
2403 */
Adrian Hunterea968022016-06-29 16:24:24 +03002404 if (host->cmd == data_cmd)
2405 return;
2406
Adrian Huntera6d3bdd2016-06-29 16:24:27 +03002407 sdhci_finish_mrq(host, data_cmd->mrq);
Pierre Ossmane8095172008-07-25 01:09:08 +02002408 return;
2409 }
2410 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002411
Marek Vasut2e4456f2015-11-18 10:47:02 +01002412 pr_err("%s: Got data interrupt 0x%08x even though no data operation was in progress.\n",
2413 mmc_hostname(host->mmc), (unsigned)intmask);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002414 sdhci_dumpregs(host);
2415
2416 return;
2417 }
2418
2419 if (intmask & SDHCI_INT_DATA_TIMEOUT)
Pierre Ossman17b04292007-07-22 22:18:46 +02002420 host->data->error = -ETIMEDOUT;
Aries Lee22113ef2010-12-15 08:14:24 +01002421 else if (intmask & SDHCI_INT_DATA_END_BIT)
2422 host->data->error = -EILSEQ;
2423 else if ((intmask & SDHCI_INT_DATA_CRC) &&
2424 SDHCI_GET_CMD(sdhci_readw(host, SDHCI_COMMAND))
2425 != MMC_BUS_TEST_R)
Pierre Ossman17b04292007-07-22 22:18:46 +02002426 host->data->error = -EILSEQ;
Ben Dooks6882a8c2009-06-14 13:52:38 +01002427 else if (intmask & SDHCI_INT_ADMA_ERROR) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05302428 pr_err("%s: ADMA error\n", mmc_hostname(host->mmc));
Adrian Hunter08621b12014-11-04 12:42:38 +02002429 sdhci_adma_show_error(host);
Pierre Ossman2134a922008-06-28 18:28:51 +02002430 host->data->error = -EIO;
Haijun Zhanga4071fb2012-12-04 10:41:28 +08002431 if (host->ops->adma_workaround)
2432 host->ops->adma_workaround(host, intmask);
Ben Dooks6882a8c2009-06-14 13:52:38 +01002433 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002434
Pierre Ossman17b04292007-07-22 22:18:46 +02002435 if (host->data->error)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002436 sdhci_finish_data(host);
2437 else {
Pierre Ossmana406f5a2006-07-02 16:50:59 +01002438 if (intmask & (SDHCI_INT_DATA_AVAIL | SDHCI_INT_SPACE_AVAIL))
Pierre Ossmand129bce2006-03-24 03:18:17 -08002439 sdhci_transfer_pio(host);
2440
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002441 /*
2442 * We currently don't do anything fancy with DMA
2443 * boundaries, but as we can't disable the feature
2444 * we need to at least restart the transfer.
Mikko Vinnif6a03cb2011-04-12 09:36:18 -04002445 *
2446 * According to the spec sdhci_readl(host, SDHCI_DMA_ADDRESS)
2447 * should return a valid address to continue from, but as
2448 * some controllers are faulty, don't trust them.
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002449 */
Mikko Vinnif6a03cb2011-04-12 09:36:18 -04002450 if (intmask & SDHCI_INT_DMA_END) {
2451 u32 dmastart, dmanow;
2452 dmastart = sg_dma_address(host->data->sg);
2453 dmanow = dmastart + host->data->bytes_xfered;
2454 /*
2455 * Force update to the next DMA block boundary.
2456 */
2457 dmanow = (dmanow &
2458 ~(SDHCI_DEFAULT_BOUNDARY_SIZE - 1)) +
2459 SDHCI_DEFAULT_BOUNDARY_SIZE;
2460 host->data->bytes_xfered = dmanow - dmastart;
2461 DBG("%s: DMA base 0x%08x, transferred 0x%06x bytes,"
2462 " next 0x%08x\n",
2463 mmc_hostname(host->mmc), dmastart,
2464 host->data->bytes_xfered, dmanow);
2465 sdhci_writel(host, dmanow, SDHCI_DMA_ADDRESS);
2466 }
Pierre Ossman6ba736a2007-05-13 22:39:23 +02002467
Pierre Ossmane538fbe2007-08-12 16:46:32 +02002468 if (intmask & SDHCI_INT_DATA_END) {
Adrian Hunter7c89a3d2016-06-29 16:24:23 +03002469 if (host->cmd == host->data_cmd) {
Pierre Ossmane538fbe2007-08-12 16:46:32 +02002470 /*
2471 * Data managed to finish before the
2472 * command completed. Make sure we do
2473 * things in the proper order.
2474 */
2475 host->data_early = 1;
2476 } else {
2477 sdhci_finish_data(host);
2478 }
2479 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08002480 }
2481}
2482
David Howells7d12e782006-10-05 14:55:46 +01002483static irqreturn_t sdhci_irq(int irq, void *dev_id)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002484{
Russell King781e9892014-04-25 12:55:46 +01002485 irqreturn_t result = IRQ_NONE;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002486 struct sdhci_host *host = dev_id;
Russell King41005002014-04-25 12:55:36 +01002487 u32 intmask, mask, unexpected = 0;
Russell King781e9892014-04-25 12:55:46 +01002488 int max_loops = 16;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002489
2490 spin_lock(&host->lock);
2491
Russell Kingbe138552014-04-25 12:55:56 +01002492 if (host->runtime_suspended && !sdhci_sdio_irq_enabled(host)) {
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002493 spin_unlock(&host->lock);
Adrian Hunter655bca72014-03-11 10:09:36 +02002494 return IRQ_NONE;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002495 }
2496
Anton Vorontsov4e4141a2009-03-17 00:13:46 +03002497 intmask = sdhci_readl(host, SDHCI_INT_STATUS);
Mark Lord62df67a52007-03-06 13:30:13 +01002498 if (!intmask || intmask == 0xffffffff) {
Pierre Ossmand129bce2006-03-24 03:18:17 -08002499 result = IRQ_NONE;
2500 goto out;
2501 }
2502
Russell King41005002014-04-25 12:55:36 +01002503 do {
2504 /* Clear selected interrupts. */
2505 mask = intmask & (SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
2506 SDHCI_INT_BUS_POWER);
2507 sdhci_writel(host, mask, SDHCI_INT_STATUS);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002508
Russell King41005002014-04-25 12:55:36 +01002509 DBG("*** %s got interrupt: 0x%08x\n",
2510 mmc_hostname(host->mmc), intmask);
2511
2512 if (intmask & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
2513 u32 present = sdhci_readl(host, SDHCI_PRESENT_STATE) &
2514 SDHCI_CARD_PRESENT;
2515
2516 /*
2517 * There is a observation on i.mx esdhc. INSERT
2518 * bit will be immediately set again when it gets
2519 * cleared, if a card is inserted. We have to mask
2520 * the irq to prevent interrupt storm which will
2521 * freeze the system. And the REMOVE gets the
2522 * same situation.
2523 *
2524 * More testing are needed here to ensure it works
2525 * for other platforms though.
2526 */
Russell Kingb537f942014-04-25 12:56:01 +01002527 host->ier &= ~(SDHCI_INT_CARD_INSERT |
2528 SDHCI_INT_CARD_REMOVE);
2529 host->ier |= present ? SDHCI_INT_CARD_REMOVE :
2530 SDHCI_INT_CARD_INSERT;
2531 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
2532 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Russell King41005002014-04-25 12:55:36 +01002533
2534 sdhci_writel(host, intmask & (SDHCI_INT_CARD_INSERT |
2535 SDHCI_INT_CARD_REMOVE), SDHCI_INT_STATUS);
Russell King3560db82014-04-25 12:55:51 +01002536
2537 host->thread_isr |= intmask & (SDHCI_INT_CARD_INSERT |
2538 SDHCI_INT_CARD_REMOVE);
2539 result = IRQ_WAKE_THREAD;
Russell King41005002014-04-25 12:55:36 +01002540 }
2541
2542 if (intmask & SDHCI_INT_CMD_MASK)
Adrian Hunter61541392014-09-24 10:27:27 +03002543 sdhci_cmd_irq(host, intmask & SDHCI_INT_CMD_MASK,
2544 &intmask);
Russell King41005002014-04-25 12:55:36 +01002545
2546 if (intmask & SDHCI_INT_DATA_MASK)
2547 sdhci_data_irq(host, intmask & SDHCI_INT_DATA_MASK);
2548
2549 if (intmask & SDHCI_INT_BUS_POWER)
2550 pr_err("%s: Card is consuming too much power!\n",
2551 mmc_hostname(host->mmc));
2552
Russell King781e9892014-04-25 12:55:46 +01002553 if (intmask & SDHCI_INT_CARD_INT) {
2554 sdhci_enable_sdio_irq_nolock(host, false);
2555 host->thread_isr |= SDHCI_INT_CARD_INT;
2556 result = IRQ_WAKE_THREAD;
2557 }
Russell King41005002014-04-25 12:55:36 +01002558
2559 intmask &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
2560 SDHCI_INT_CMD_MASK | SDHCI_INT_DATA_MASK |
2561 SDHCI_INT_ERROR | SDHCI_INT_BUS_POWER |
2562 SDHCI_INT_CARD_INT);
2563
2564 if (intmask) {
2565 unexpected |= intmask;
2566 sdhci_writel(host, intmask, SDHCI_INT_STATUS);
2567 }
2568
Russell King781e9892014-04-25 12:55:46 +01002569 if (result == IRQ_NONE)
2570 result = IRQ_HANDLED;
Russell King41005002014-04-25 12:55:36 +01002571
2572 intmask = sdhci_readl(host, SDHCI_INT_STATUS);
Russell King41005002014-04-25 12:55:36 +01002573 } while (intmask && --max_loops);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002574out:
2575 spin_unlock(&host->lock);
2576
Alexander Stein6379b232012-03-14 09:52:10 +01002577 if (unexpected) {
2578 pr_err("%s: Unexpected interrupt 0x%08x.\n",
2579 mmc_hostname(host->mmc), unexpected);
2580 sdhci_dumpregs(host);
2581 }
Pierre Ossmanf75979b2007-09-04 07:59:18 +02002582
Pierre Ossmand129bce2006-03-24 03:18:17 -08002583 return result;
2584}
2585
Russell King781e9892014-04-25 12:55:46 +01002586static irqreturn_t sdhci_thread_irq(int irq, void *dev_id)
2587{
2588 struct sdhci_host *host = dev_id;
2589 unsigned long flags;
2590 u32 isr;
2591
2592 spin_lock_irqsave(&host->lock, flags);
2593 isr = host->thread_isr;
2594 host->thread_isr = 0;
2595 spin_unlock_irqrestore(&host->lock, flags);
2596
Russell King3560db82014-04-25 12:55:51 +01002597 if (isr & (SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE)) {
Adrian Hunterd3940f22016-06-29 16:24:14 +03002598 struct mmc_host *mmc = host->mmc;
2599
2600 mmc->ops->card_event(mmc);
2601 mmc_detect_change(mmc, msecs_to_jiffies(200));
Russell King3560db82014-04-25 12:55:51 +01002602 }
2603
Russell King781e9892014-04-25 12:55:46 +01002604 if (isr & SDHCI_INT_CARD_INT) {
2605 sdio_run_irqs(host->mmc);
2606
2607 spin_lock_irqsave(&host->lock, flags);
2608 if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
2609 sdhci_enable_sdio_irq_nolock(host, true);
2610 spin_unlock_irqrestore(&host->lock, flags);
2611 }
2612
2613 return isr ? IRQ_HANDLED : IRQ_NONE;
2614}
2615
Pierre Ossmand129bce2006-03-24 03:18:17 -08002616/*****************************************************************************\
2617 * *
2618 * Suspend/resume *
2619 * *
2620\*****************************************************************************/
2621
2622#ifdef CONFIG_PM
Ludovic Desroches84d62602016-05-13 15:16:02 +02002623/*
2624 * To enable wakeup events, the corresponding events have to be enabled in
2625 * the Interrupt Status Enable register too. See 'Table 1-6: Wakeup Signal
2626 * Table' in the SD Host Controller Standard Specification.
2627 * It is useless to restore SDHCI_INT_ENABLE state in
2628 * sdhci_disable_irq_wakeups() since it will be set by
2629 * sdhci_enable_card_detection() or sdhci_init().
2630 */
Kevin Liuad080d72013-01-05 17:21:33 +08002631void sdhci_enable_irq_wakeups(struct sdhci_host *host)
2632{
2633 u8 val;
2634 u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
2635 | SDHCI_WAKE_ON_INT;
Ludovic Desroches84d62602016-05-13 15:16:02 +02002636 u32 irq_val = SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE |
2637 SDHCI_INT_CARD_INT;
Kevin Liuad080d72013-01-05 17:21:33 +08002638
2639 val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
2640 val |= mask ;
2641 /* Avoid fake wake up */
Ludovic Desroches84d62602016-05-13 15:16:02 +02002642 if (host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) {
Kevin Liuad080d72013-01-05 17:21:33 +08002643 val &= ~(SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE);
Ludovic Desroches84d62602016-05-13 15:16:02 +02002644 irq_val &= ~(SDHCI_INT_CARD_INSERT | SDHCI_INT_CARD_REMOVE);
2645 }
Kevin Liuad080d72013-01-05 17:21:33 +08002646 sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
Ludovic Desroches84d62602016-05-13 15:16:02 +02002647 sdhci_writel(host, irq_val, SDHCI_INT_ENABLE);
Kevin Liuad080d72013-01-05 17:21:33 +08002648}
2649EXPORT_SYMBOL_GPL(sdhci_enable_irq_wakeups);
2650
Fabio Estevam0b10f472014-08-30 14:53:13 -03002651static void sdhci_disable_irq_wakeups(struct sdhci_host *host)
Kevin Liuad080d72013-01-05 17:21:33 +08002652{
2653 u8 val;
2654 u8 mask = SDHCI_WAKE_ON_INSERT | SDHCI_WAKE_ON_REMOVE
2655 | SDHCI_WAKE_ON_INT;
2656
2657 val = sdhci_readb(host, SDHCI_WAKE_UP_CONTROL);
2658 val &= ~mask;
2659 sdhci_writeb(host, val, SDHCI_WAKE_UP_CONTROL);
2660}
Pierre Ossmand129bce2006-03-24 03:18:17 -08002661
Manuel Lauss29495aa2011-11-03 11:09:45 +01002662int sdhci_suspend_host(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002663{
Anton Vorontsov7260cf52009-03-17 00:13:48 +03002664 sdhci_disable_card_detection(host);
2665
Adrian Hunter66c39dfc2015-05-07 13:10:21 +03002666 mmc_retune_timer_stop(host->mmc);
2667 mmc_retune_needed(host->mmc);
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05302668
Kevin Liuad080d72013-01-05 17:21:33 +08002669 if (!device_may_wakeup(mmc_dev(host->mmc))) {
Russell Kingb537f942014-04-25 12:56:01 +01002670 host->ier = 0;
2671 sdhci_writel(host, 0, SDHCI_INT_ENABLE);
2672 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
Kevin Liuad080d72013-01-05 17:21:33 +08002673 free_irq(host->irq, host);
2674 } else {
2675 sdhci_enable_irq_wakeups(host);
2676 enable_irq_wake(host->irq);
2677 }
Ulf Hansson4ee14ec2013-09-25 14:15:24 +02002678 return 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002679}
2680
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002681EXPORT_SYMBOL_GPL(sdhci_suspend_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002682
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002683int sdhci_resume_host(struct sdhci_host *host)
2684{
Adrian Hunterd3940f22016-06-29 16:24:14 +03002685 struct mmc_host *mmc = host->mmc;
Ulf Hansson4ee14ec2013-09-25 14:15:24 +02002686 int ret = 0;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002687
Richard Röjforsa13abc72009-09-22 16:45:30 -07002688 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002689 if (host->ops->enable_dma)
2690 host->ops->enable_dma(host);
2691 }
2692
Adrian Hunter6308d292012-02-07 14:48:54 +02002693 if ((host->mmc->pm_flags & MMC_PM_KEEP_POWER) &&
2694 (host->quirks2 & SDHCI_QUIRK2_HOST_OFF_CARD_ON)) {
2695 /* Card keeps power but host controller does not */
2696 sdhci_init(host, 0);
2697 host->pwr = 0;
2698 host->clock = 0;
Adrian Hunterd3940f22016-06-29 16:24:14 +03002699 mmc->ops->set_ios(mmc, &mmc->ios);
Adrian Hunter6308d292012-02-07 14:48:54 +02002700 } else {
2701 sdhci_init(host, (host->mmc->pm_flags & MMC_PM_KEEP_POWER));
2702 mmiowb();
2703 }
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002704
Haibo Chen14a7b41642015-09-15 18:32:58 +08002705 if (!device_may_wakeup(mmc_dev(host->mmc))) {
2706 ret = request_threaded_irq(host->irq, sdhci_irq,
2707 sdhci_thread_irq, IRQF_SHARED,
2708 mmc_hostname(host->mmc), host);
2709 if (ret)
2710 return ret;
2711 } else {
2712 sdhci_disable_irq_wakeups(host);
2713 disable_irq_wake(host->irq);
2714 }
2715
Anton Vorontsov7260cf52009-03-17 00:13:48 +03002716 sdhci_enable_card_detection(host);
2717
Nicolas Pitre2f4cbb32010-03-05 13:43:32 -08002718 return ret;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002719}
2720
2721EXPORT_SYMBOL_GPL(sdhci_resume_host);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002722
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002723int sdhci_runtime_suspend_host(struct sdhci_host *host)
2724{
2725 unsigned long flags;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002726
Adrian Hunter66c39dfc2015-05-07 13:10:21 +03002727 mmc_retune_timer_stop(host->mmc);
2728 mmc_retune_needed(host->mmc);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002729
2730 spin_lock_irqsave(&host->lock, flags);
Russell Kingb537f942014-04-25 12:56:01 +01002731 host->ier &= SDHCI_INT_CARD_INT;
2732 sdhci_writel(host, host->ier, SDHCI_INT_ENABLE);
2733 sdhci_writel(host, host->ier, SDHCI_SIGNAL_ENABLE);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002734 spin_unlock_irqrestore(&host->lock, flags);
2735
Russell King781e9892014-04-25 12:55:46 +01002736 synchronize_hardirq(host->irq);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002737
2738 spin_lock_irqsave(&host->lock, flags);
2739 host->runtime_suspended = true;
2740 spin_unlock_irqrestore(&host->lock, flags);
2741
Markus Pargmann8a125ba2014-06-04 15:24:29 +02002742 return 0;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002743}
2744EXPORT_SYMBOL_GPL(sdhci_runtime_suspend_host);
2745
2746int sdhci_runtime_resume_host(struct sdhci_host *host)
2747{
Adrian Hunterd3940f22016-06-29 16:24:14 +03002748 struct mmc_host *mmc = host->mmc;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002749 unsigned long flags;
Markus Pargmann8a125ba2014-06-04 15:24:29 +02002750 int host_flags = host->flags;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002751
2752 if (host_flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
2753 if (host->ops->enable_dma)
2754 host->ops->enable_dma(host);
2755 }
2756
2757 sdhci_init(host, 0);
2758
2759 /* Force clock and power re-program */
2760 host->pwr = 0;
2761 host->clock = 0;
Adrian Hunterd3940f22016-06-29 16:24:14 +03002762 mmc->ops->start_signal_voltage_switch(mmc, &mmc->ios);
2763 mmc->ops->set_ios(mmc, &mmc->ios);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002764
Kevin Liu52983382013-01-31 11:31:37 +08002765 if ((host_flags & SDHCI_PV_ENABLED) &&
2766 !(host->quirks2 & SDHCI_QUIRK2_PRESET_VALUE_BROKEN)) {
2767 spin_lock_irqsave(&host->lock, flags);
2768 sdhci_enable_preset_value(host, true);
2769 spin_unlock_irqrestore(&host->lock, flags);
2770 }
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002771
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002772 spin_lock_irqsave(&host->lock, flags);
2773
2774 host->runtime_suspended = false;
2775
2776 /* Enable SDIO IRQ */
Russell Kingef104332014-04-25 12:55:41 +01002777 if (host->flags & SDHCI_SDIO_IRQ_ENABLED)
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002778 sdhci_enable_sdio_irq_nolock(host, true);
2779
2780 /* Enable Card Detection */
2781 sdhci_enable_card_detection(host);
2782
2783 spin_unlock_irqrestore(&host->lock, flags);
2784
Markus Pargmann8a125ba2014-06-04 15:24:29 +02002785 return 0;
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002786}
2787EXPORT_SYMBOL_GPL(sdhci_runtime_resume_host);
2788
Rafael J. Wysocki162d6f92014-12-05 03:05:33 +01002789#endif /* CONFIG_PM */
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03002790
Pierre Ossmand129bce2006-03-24 03:18:17 -08002791/*****************************************************************************\
2792 * *
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002793 * Device allocation/registration *
Pierre Ossmand129bce2006-03-24 03:18:17 -08002794 * *
2795\*****************************************************************************/
2796
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002797struct sdhci_host *sdhci_alloc_host(struct device *dev,
2798 size_t priv_size)
Pierre Ossmand129bce2006-03-24 03:18:17 -08002799{
Pierre Ossmand129bce2006-03-24 03:18:17 -08002800 struct mmc_host *mmc;
2801 struct sdhci_host *host;
2802
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002803 WARN_ON(dev == NULL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002804
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002805 mmc = mmc_alloc_host(sizeof(struct sdhci_host) + priv_size, dev);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002806 if (!mmc)
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002807 return ERR_PTR(-ENOMEM);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002808
2809 host = mmc_priv(mmc);
2810 host->mmc = mmc;
Adrian Hunterbf60e592016-02-09 16:12:35 +02002811 host->mmc_host_ops = sdhci_ops;
2812 mmc->ops = &host->mmc_host_ops;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002813
Adrian Hunter8cb851a2016-06-29 16:24:16 +03002814 host->flags = SDHCI_SIGNALING_330;
2815
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002816 return host;
2817}
Pierre Ossman8a4da142006-10-04 02:15:40 -07002818
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002819EXPORT_SYMBOL_GPL(sdhci_alloc_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002820
Alexandre Courbot7b913692016-03-07 11:07:55 +09002821static int sdhci_set_dma_mask(struct sdhci_host *host)
2822{
2823 struct mmc_host *mmc = host->mmc;
2824 struct device *dev = mmc_dev(mmc);
2825 int ret = -EINVAL;
2826
2827 if (host->quirks2 & SDHCI_QUIRK2_BROKEN_64_BIT_DMA)
2828 host->flags &= ~SDHCI_USE_64_BIT_DMA;
2829
2830 /* Try 64-bit mask if hardware is capable of it */
2831 if (host->flags & SDHCI_USE_64_BIT_DMA) {
2832 ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(64));
2833 if (ret) {
2834 pr_warn("%s: Failed to set 64-bit DMA mask.\n",
2835 mmc_hostname(mmc));
2836 host->flags &= ~SDHCI_USE_64_BIT_DMA;
2837 }
2838 }
2839
2840 /* 32-bit mask as default & fallback */
2841 if (ret) {
2842 ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
2843 if (ret)
2844 pr_warn("%s: Failed to set 32-bit DMA mask.\n",
2845 mmc_hostname(mmc));
2846 }
2847
2848 return ret;
2849}
2850
Adrian Hunter6132a3b2016-06-29 16:24:18 +03002851void __sdhci_read_caps(struct sdhci_host *host, u16 *ver, u32 *caps, u32 *caps1)
2852{
2853 u16 v;
2854
2855 if (host->read_caps)
2856 return;
2857
2858 host->read_caps = true;
2859
2860 if (debug_quirks)
2861 host->quirks = debug_quirks;
2862
2863 if (debug_quirks2)
2864 host->quirks2 = debug_quirks2;
2865
2866 sdhci_do_reset(host, SDHCI_RESET_ALL);
2867
2868 v = ver ? *ver : sdhci_readw(host, SDHCI_HOST_VERSION);
2869 host->version = (v & SDHCI_SPEC_VER_MASK) >> SDHCI_SPEC_VER_SHIFT;
2870
2871 if (host->quirks & SDHCI_QUIRK_MISSING_CAPS)
2872 return;
2873
2874 host->caps = caps ? *caps : sdhci_readl(host, SDHCI_CAPABILITIES);
2875
2876 if (host->version < SDHCI_SPEC_300)
2877 return;
2878
2879 host->caps1 = caps1 ? *caps1 : sdhci_readl(host, SDHCI_CAPABILITIES_1);
2880}
2881EXPORT_SYMBOL_GPL(__sdhci_read_caps);
2882
Adrian Hunter52f53362016-06-29 16:24:15 +03002883int sdhci_setup_host(struct sdhci_host *host)
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002884{
2885 struct mmc_host *mmc;
Arindam Nathf2119df2011-05-05 12:18:57 +05302886 u32 max_current_caps;
2887 unsigned int ocr_avail;
Adrian Hunterf5fa92e2014-09-24 10:27:32 +03002888 unsigned int override_timeout_clk;
Dong Aisheng59241752015-07-22 20:53:07 +08002889 u32 max_clk;
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002890 int ret;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002891
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002892 WARN_ON(host == NULL);
2893 if (host == NULL)
2894 return -EINVAL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002895
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002896 mmc = host->mmc;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002897
Adrian Hunter6132a3b2016-06-29 16:24:18 +03002898 sdhci_read_caps(host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08002899
Adrian Hunterf5fa92e2014-09-24 10:27:32 +03002900 override_timeout_clk = host->timeout_clk;
2901
Zhangfei Gao85105c52010-08-06 07:10:01 +08002902 if (host->version > SDHCI_SPEC_300) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01002903 pr_err("%s: Unknown controller version (%d). You may experience problems.\n",
2904 mmc_hostname(mmc), host->version);
Pierre Ossman4a965502006-06-30 02:22:29 -07002905 }
2906
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002907 if (host->quirks & SDHCI_QUIRK_FORCE_DMA)
Richard Röjforsa13abc72009-09-22 16:45:30 -07002908 host->flags |= SDHCI_USE_SDMA;
Adrian Hunter28da3582016-06-29 16:24:17 +03002909 else if (!(host->caps & SDHCI_CAN_DO_SDMA))
Richard Röjforsa13abc72009-09-22 16:45:30 -07002910 DBG("Controller doesn't have SDMA capability\n");
Pierre Ossman67435272006-06-30 02:22:31 -07002911 else
Richard Röjforsa13abc72009-09-22 16:45:30 -07002912 host->flags |= SDHCI_USE_SDMA;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002913
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01002914 if ((host->quirks & SDHCI_QUIRK_BROKEN_DMA) &&
Richard Röjforsa13abc72009-09-22 16:45:30 -07002915 (host->flags & SDHCI_USE_SDMA)) {
Rolf Eike Beercee687c2007-11-02 15:22:30 +01002916 DBG("Disabling DMA as it is marked broken\n");
Richard Röjforsa13abc72009-09-22 16:45:30 -07002917 host->flags &= ~SDHCI_USE_SDMA;
Feng Tang7c168e32007-09-30 12:44:18 +02002918 }
2919
Arindam Nathf2119df2011-05-05 12:18:57 +05302920 if ((host->version >= SDHCI_SPEC_200) &&
Adrian Hunter28da3582016-06-29 16:24:17 +03002921 (host->caps & SDHCI_CAN_DO_ADMA2))
Richard Röjforsa13abc72009-09-22 16:45:30 -07002922 host->flags |= SDHCI_USE_ADMA;
Pierre Ossman2134a922008-06-28 18:28:51 +02002923
2924 if ((host->quirks & SDHCI_QUIRK_BROKEN_ADMA) &&
2925 (host->flags & SDHCI_USE_ADMA)) {
2926 DBG("Disabling ADMA as it is marked broken\n");
2927 host->flags &= ~SDHCI_USE_ADMA;
2928 }
2929
Adrian Huntere57a5f62014-11-04 12:42:46 +02002930 /*
2931 * It is assumed that a 64-bit capable device has set a 64-bit DMA mask
2932 * and *must* do 64-bit DMA. A driver has the opportunity to change
2933 * that during the first call to ->enable_dma(). Similarly
2934 * SDHCI_QUIRK2_BROKEN_64_BIT_DMA must be left to the drivers to
2935 * implement.
2936 */
Adrian Hunter28da3582016-06-29 16:24:17 +03002937 if (host->caps & SDHCI_CAN_64BIT)
Adrian Huntere57a5f62014-11-04 12:42:46 +02002938 host->flags |= SDHCI_USE_64_BIT_DMA;
2939
Richard Röjforsa13abc72009-09-22 16:45:30 -07002940 if (host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA)) {
Alexandre Courbot7b913692016-03-07 11:07:55 +09002941 ret = sdhci_set_dma_mask(host);
2942
2943 if (!ret && host->ops->enable_dma)
2944 ret = host->ops->enable_dma(host);
2945
2946 if (ret) {
2947 pr_warn("%s: No suitable DMA available - falling back to PIO\n",
2948 mmc_hostname(mmc));
2949 host->flags &= ~(SDHCI_USE_SDMA | SDHCI_USE_ADMA);
2950
2951 ret = 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08002952 }
2953 }
2954
Adrian Huntere57a5f62014-11-04 12:42:46 +02002955 /* SDMA does not support 64-bit DMA */
2956 if (host->flags & SDHCI_USE_64_BIT_DMA)
2957 host->flags &= ~SDHCI_USE_SDMA;
2958
Pierre Ossman2134a922008-06-28 18:28:51 +02002959 if (host->flags & SDHCI_USE_ADMA) {
Russell Kinge66e61c2016-01-26 13:39:55 +00002960 dma_addr_t dma;
2961 void *buf;
2962
Pierre Ossman2134a922008-06-28 18:28:51 +02002963 /*
Adrian Hunter76fe3792014-11-04 12:42:42 +02002964 * The DMA descriptor table size is calculated as the maximum
2965 * number of segments times 2, to allow for an alignment
2966 * descriptor for each segment, plus 1 for a nop end descriptor,
2967 * all multipled by the descriptor size.
Pierre Ossman2134a922008-06-28 18:28:51 +02002968 */
Adrian Huntere57a5f62014-11-04 12:42:46 +02002969 if (host->flags & SDHCI_USE_64_BIT_DMA) {
2970 host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
2971 SDHCI_ADMA2_64_DESC_SZ;
Adrian Huntere57a5f62014-11-04 12:42:46 +02002972 host->desc_sz = SDHCI_ADMA2_64_DESC_SZ;
Adrian Huntere57a5f62014-11-04 12:42:46 +02002973 } else {
2974 host->adma_table_sz = (SDHCI_MAX_SEGS * 2 + 1) *
2975 SDHCI_ADMA2_32_DESC_SZ;
Adrian Huntere57a5f62014-11-04 12:42:46 +02002976 host->desc_sz = SDHCI_ADMA2_32_DESC_SZ;
Adrian Huntere57a5f62014-11-04 12:42:46 +02002977 }
Russell Kinge66e61c2016-01-26 13:39:55 +00002978
Adrian Hunter04a5ae62015-11-26 14:00:49 +02002979 host->align_buffer_sz = SDHCI_MAX_SEGS * SDHCI_ADMA2_ALIGN;
Russell Kinge66e61c2016-01-26 13:39:55 +00002980 buf = dma_alloc_coherent(mmc_dev(mmc), host->align_buffer_sz +
2981 host->adma_table_sz, &dma, GFP_KERNEL);
2982 if (!buf) {
Joe Perches66061102014-09-12 14:56:56 -07002983 pr_warn("%s: Unable to allocate ADMA buffers - falling back to standard DMA\n",
Pierre Ossman2134a922008-06-28 18:28:51 +02002984 mmc_hostname(mmc));
2985 host->flags &= ~SDHCI_USE_ADMA;
Russell Kinge66e61c2016-01-26 13:39:55 +00002986 } else if ((dma + host->align_buffer_sz) &
2987 (SDHCI_ADMA2_DESC_ALIGN - 1)) {
Joe Perches66061102014-09-12 14:56:56 -07002988 pr_warn("%s: unable to allocate aligned ADMA descriptor\n",
2989 mmc_hostname(mmc));
Russell Kingd1e49f72014-04-25 12:58:34 +01002990 host->flags &= ~SDHCI_USE_ADMA;
Russell Kinge66e61c2016-01-26 13:39:55 +00002991 dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
2992 host->adma_table_sz, buf, dma);
2993 } else {
2994 host->align_buffer = buf;
2995 host->align_addr = dma;
Russell Kingedd63fc2016-01-26 13:39:50 +00002996
Russell Kinge66e61c2016-01-26 13:39:55 +00002997 host->adma_table = buf + host->align_buffer_sz;
2998 host->adma_addr = dma + host->align_buffer_sz;
2999 }
Pierre Ossman2134a922008-06-28 18:28:51 +02003000 }
3001
Pierre Ossman76591502008-07-21 00:32:11 +02003002 /*
3003 * If we use DMA, then it's up to the caller to set the DMA
3004 * mask, but PIO does not need the hw shim so we set a new
3005 * mask here in that case.
3006 */
Richard Röjforsa13abc72009-09-22 16:45:30 -07003007 if (!(host->flags & (SDHCI_USE_SDMA | SDHCI_USE_ADMA))) {
Pierre Ossman76591502008-07-21 00:32:11 +02003008 host->dma_mask = DMA_BIT_MASK(64);
Markus Mayer4e743f12014-07-03 13:27:42 -07003009 mmc_dev(mmc)->dma_mask = &host->dma_mask;
Pierre Ossman76591502008-07-21 00:32:11 +02003010 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08003011
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04003012 if (host->version >= SDHCI_SPEC_300)
Adrian Hunter28da3582016-06-29 16:24:17 +03003013 host->max_clk = (host->caps & SDHCI_CLOCK_V3_BASE_MASK)
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04003014 >> SDHCI_CLOCK_BASE_SHIFT;
3015 else
Adrian Hunter28da3582016-06-29 16:24:17 +03003016 host->max_clk = (host->caps & SDHCI_CLOCK_BASE_MASK)
Zhangfei Gaoc4687d52010-08-20 14:02:36 -04003017 >> SDHCI_CLOCK_BASE_SHIFT;
3018
Pierre Ossmand129bce2006-03-24 03:18:17 -08003019 host->max_clk *= 1000000;
Anton Vorontsovf27f47e2010-05-26 14:41:53 -07003020 if (host->max_clk == 0 || host->quirks &
3021 SDHCI_QUIRK_CAP_CLOCK_BASE_BROKEN) {
Ben Dooks4240ff02009-03-17 00:13:57 +03003022 if (!host->ops->get_max_clock) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01003023 pr_err("%s: Hardware doesn't specify base clock frequency.\n",
3024 mmc_hostname(mmc));
Adrian Huntereb5c20d2016-04-12 14:25:08 +03003025 ret = -ENODEV;
3026 goto undma;
Ben Dooks4240ff02009-03-17 00:13:57 +03003027 }
3028 host->max_clk = host->ops->get_max_clock(host);
3029 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08003030
3031 /*
Arindam Nathc3ed3872011-05-05 12:19:06 +05303032 * In case of Host Controller v3.00, find out whether clock
3033 * multiplier is supported.
3034 */
Adrian Hunter28da3582016-06-29 16:24:17 +03003035 host->clk_mul = (host->caps1 & SDHCI_CLOCK_MUL_MASK) >>
Arindam Nathc3ed3872011-05-05 12:19:06 +05303036 SDHCI_CLOCK_MUL_SHIFT;
3037
3038 /*
3039 * In case the value in Clock Multiplier is 0, then programmable
3040 * clock mode is not supported, otherwise the actual clock
3041 * multiplier is one more than the value of Clock Multiplier
3042 * in the Capabilities Register.
3043 */
3044 if (host->clk_mul)
3045 host->clk_mul += 1;
3046
3047 /*
Pierre Ossmand129bce2006-03-24 03:18:17 -08003048 * Set host parameters.
3049 */
Dong Aisheng59241752015-07-22 20:53:07 +08003050 max_clk = host->max_clk;
3051
Marek Szyprowskice5f0362010-08-10 18:01:56 -07003052 if (host->ops->get_min_clock)
Anton Vorontsova9e58f22009-07-29 15:04:16 -07003053 mmc->f_min = host->ops->get_min_clock(host);
Arindam Nathc3ed3872011-05-05 12:19:06 +05303054 else if (host->version >= SDHCI_SPEC_300) {
3055 if (host->clk_mul) {
3056 mmc->f_min = (host->max_clk * host->clk_mul) / 1024;
Dong Aisheng59241752015-07-22 20:53:07 +08003057 max_clk = host->max_clk * host->clk_mul;
Arindam Nathc3ed3872011-05-05 12:19:06 +05303058 } else
3059 mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_300;
3060 } else
Zhangfei Gao03975262010-09-20 15:15:18 -04003061 mmc->f_min = host->max_clk / SDHCI_MAX_DIV_SPEC_200;
Philip Rakity15ec4462010-11-19 16:48:39 -05003062
Adrian Hunterd310ae42016-04-12 14:25:07 +03003063 if (!mmc->f_max || mmc->f_max > max_clk)
Dong Aisheng59241752015-07-22 20:53:07 +08003064 mmc->f_max = max_clk;
3065
Aisheng Dong28aab052014-08-27 15:26:31 +08003066 if (!(host->quirks & SDHCI_QUIRK_DATA_TIMEOUT_USES_SDCLK)) {
Adrian Hunter28da3582016-06-29 16:24:17 +03003067 host->timeout_clk = (host->caps & SDHCI_TIMEOUT_CLK_MASK) >>
Aisheng Dong28aab052014-08-27 15:26:31 +08003068 SDHCI_TIMEOUT_CLK_SHIFT;
3069 if (host->timeout_clk == 0) {
3070 if (host->ops->get_timeout_clock) {
3071 host->timeout_clk =
3072 host->ops->get_timeout_clock(host);
3073 } else {
3074 pr_err("%s: Hardware doesn't specify timeout clock frequency.\n",
3075 mmc_hostname(mmc));
Adrian Huntereb5c20d2016-04-12 14:25:08 +03003076 ret = -ENODEV;
3077 goto undma;
Aisheng Dong28aab052014-08-27 15:26:31 +08003078 }
Andy Shevchenko272308c2011-08-03 18:36:00 +03003079 }
Andy Shevchenko272308c2011-08-03 18:36:00 +03003080
Adrian Hunter28da3582016-06-29 16:24:17 +03003081 if (host->caps & SDHCI_TIMEOUT_CLK_UNIT)
Aisheng Dong28aab052014-08-27 15:26:31 +08003082 host->timeout_clk *= 1000;
Andy Shevchenko272308c2011-08-03 18:36:00 +03003083
Adrian Hunter99513622016-03-07 13:33:55 +02003084 if (override_timeout_clk)
3085 host->timeout_clk = override_timeout_clk;
3086
Aisheng Dong28aab052014-08-27 15:26:31 +08003087 mmc->max_busy_timeout = host->ops->get_max_timeout_count ?
Aisheng Donga6ff5ae2014-08-27 15:26:27 +08003088 host->ops->get_max_timeout_count(host) : 1 << 27;
Aisheng Dong28aab052014-08-27 15:26:31 +08003089 mmc->max_busy_timeout /= host->timeout_clk;
3090 }
Adrian Hunter58d12462011-06-28 17:16:03 +03003091
Andrei Warkentine89d4562011-05-23 15:06:37 -05003092 mmc->caps |= MMC_CAP_SDIO_IRQ | MMC_CAP_ERASE | MMC_CAP_CMD23;
Russell King781e9892014-04-25 12:55:46 +01003093 mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
Andrei Warkentine89d4562011-05-23 15:06:37 -05003094
3095 if (host->quirks & SDHCI_QUIRK_MULTIBLOCK_READ_ACMD12)
3096 host->flags |= SDHCI_AUTO_CMD12;
Anton Vorontsov5fe23c72009-06-18 00:14:08 +04003097
Andrei Warkentin8edf63712011-05-23 15:06:39 -05003098 /* Auto-CMD23 stuff only works in ADMA or PIO. */
Andrei Warkentin4f3d3e92011-05-25 10:42:50 -04003099 if ((host->version >= SDHCI_SPEC_300) &&
Andrei Warkentin8edf63712011-05-23 15:06:39 -05003100 ((host->flags & SDHCI_USE_ADMA) ||
Scott Branden3bfa6f02015-02-09 16:06:28 -08003101 !(host->flags & SDHCI_USE_SDMA)) &&
3102 !(host->quirks2 & SDHCI_QUIRK2_ACMD23_BROKEN)) {
Andrei Warkentin8edf63712011-05-23 15:06:39 -05003103 host->flags |= SDHCI_AUTO_CMD23;
3104 DBG("%s: Auto-CMD23 available\n", mmc_hostname(mmc));
3105 } else {
3106 DBG("%s: Auto-CMD23 unavailable\n", mmc_hostname(mmc));
3107 }
3108
Philip Rakity15ec4462010-11-19 16:48:39 -05003109 /*
3110 * A controller may support 8-bit width, but the board itself
3111 * might not have the pins brought out. Boards that support
3112 * 8-bit width must set "mmc->caps |= MMC_CAP_8_BIT_DATA;" in
3113 * their platform code before calling sdhci_add_host(), and we
3114 * won't assume 8-bit width for hosts without that CAP.
3115 */
Anton Vorontsov5fe23c72009-06-18 00:14:08 +04003116 if (!(host->quirks & SDHCI_QUIRK_FORCE_1_BIT_DATA))
Philip Rakity15ec4462010-11-19 16:48:39 -05003117 mmc->caps |= MMC_CAP_4_BIT_DATA;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003118
Jerry Huang63ef5d82012-10-25 13:47:19 +08003119 if (host->quirks2 & SDHCI_QUIRK2_HOST_NO_CMD23)
3120 mmc->caps &= ~MMC_CAP_CMD23;
3121
Adrian Hunter28da3582016-06-29 16:24:17 +03003122 if (host->caps & SDHCI_CAN_DO_HISPD)
Zhangfei Gaoa29e7e12010-08-16 21:15:32 -04003123 mmc->caps |= MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED;
Pierre Ossmancd9277c2007-02-18 12:07:47 +01003124
Jaehoon Chung176d1ed2010-09-27 09:42:20 +01003125 if ((host->quirks & SDHCI_QUIRK_BROKEN_CARD_DETECTION) &&
Jaehoon Chung860951c2016-06-21 10:13:26 +09003126 mmc_card_is_removable(mmc) &&
Arnd Bergmann287980e2016-05-27 23:23:25 +02003127 mmc_gpio_get_cd(host->mmc) < 0)
Anton Vorontsov68d1fb72009-03-17 00:13:52 +03003128 mmc->caps |= MMC_CAP_NEEDS_POLL;
3129
Tim Kryger3a48edc2014-06-13 10:13:56 -07003130 /* If there are external regulators, get them */
Adrian Huntereb5c20d2016-04-12 14:25:08 +03003131 ret = mmc_regulator_get_supply(mmc);
3132 if (ret == -EPROBE_DEFER)
3133 goto undma;
Tim Kryger3a48edc2014-06-13 10:13:56 -07003134
Philip Rakity6231f3d2012-07-23 15:56:23 -07003135 /* If vqmmc regulator and no 1.8V signalling, then there's no UHS */
Tim Kryger3a48edc2014-06-13 10:13:56 -07003136 if (!IS_ERR(mmc->supply.vqmmc)) {
3137 ret = regulator_enable(mmc->supply.vqmmc);
3138 if (!regulator_is_supported_voltage(mmc->supply.vqmmc, 1700000,
3139 1950000))
Adrian Hunter28da3582016-06-29 16:24:17 +03003140 host->caps1 &= ~(SDHCI_SUPPORT_SDR104 |
3141 SDHCI_SUPPORT_SDR50 |
3142 SDHCI_SUPPORT_DDR50);
Chris Balla3361ab2013-03-11 17:51:53 -04003143 if (ret) {
3144 pr_warn("%s: Failed to enable vqmmc regulator: %d\n",
3145 mmc_hostname(mmc), ret);
Adrian Hunter4bb74312014-11-06 15:19:04 +02003146 mmc->supply.vqmmc = ERR_PTR(-EINVAL);
Chris Balla3361ab2013-03-11 17:51:53 -04003147 }
Kevin Liu8363c372012-11-17 17:55:51 -05003148 }
Philip Rakity6231f3d2012-07-23 15:56:23 -07003149
Adrian Hunter28da3582016-06-29 16:24:17 +03003150 if (host->quirks2 & SDHCI_QUIRK2_NO_1_8_V) {
3151 host->caps1 &= ~(SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
3152 SDHCI_SUPPORT_DDR50);
3153 }
Daniel Drake6a661802012-11-25 13:01:19 -05003154
Al Cooper4188bba2012-03-16 15:54:17 -04003155 /* Any UHS-I mode in caps implies SDR12 and SDR25 support. */
Adrian Hunter28da3582016-06-29 16:24:17 +03003156 if (host->caps1 & (SDHCI_SUPPORT_SDR104 | SDHCI_SUPPORT_SDR50 |
3157 SDHCI_SUPPORT_DDR50))
Arindam Nathf2119df2011-05-05 12:18:57 +05303158 mmc->caps |= MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
3159
3160 /* SDR104 supports also implies SDR50 support */
Adrian Hunter28da3582016-06-29 16:24:17 +03003161 if (host->caps1 & SDHCI_SUPPORT_SDR104) {
Arindam Nathf2119df2011-05-05 12:18:57 +05303162 mmc->caps |= MMC_CAP_UHS_SDR104 | MMC_CAP_UHS_SDR50;
Giuseppe CAVALLARO156e14b2013-06-12 08:16:38 +02003163 /* SD3.0: SDR104 is supported so (for eMMC) the caps2
3164 * field can be promoted to support HS200.
3165 */
Adrian Hunter549c0b12014-11-06 15:19:05 +02003166 if (!(host->quirks2 & SDHCI_QUIRK2_BROKEN_HS200))
David Cohen13868bf2013-10-29 10:58:26 -07003167 mmc->caps2 |= MMC_CAP2_HS200;
Adrian Hunter28da3582016-06-29 16:24:17 +03003168 } else if (host->caps1 & SDHCI_SUPPORT_SDR50) {
Arindam Nathf2119df2011-05-05 12:18:57 +05303169 mmc->caps |= MMC_CAP_UHS_SDR50;
Adrian Hunter28da3582016-06-29 16:24:17 +03003170 }
Arindam Nathf2119df2011-05-05 12:18:57 +05303171
Adrian Huntere9fb05d2014-11-06 15:19:06 +02003172 if (host->quirks2 & SDHCI_QUIRK2_CAPS_BIT63_FOR_HS400 &&
Adrian Hunter28da3582016-06-29 16:24:17 +03003173 (host->caps1 & SDHCI_SUPPORT_HS400))
Adrian Huntere9fb05d2014-11-06 15:19:06 +02003174 mmc->caps2 |= MMC_CAP2_HS400;
3175
Adrian Hunter549c0b12014-11-06 15:19:05 +02003176 if ((mmc->caps2 & MMC_CAP2_HSX00_1_2V) &&
3177 (IS_ERR(mmc->supply.vqmmc) ||
3178 !regulator_is_supported_voltage(mmc->supply.vqmmc, 1100000,
3179 1300000)))
3180 mmc->caps2 &= ~MMC_CAP2_HSX00_1_2V;
3181
Adrian Hunter28da3582016-06-29 16:24:17 +03003182 if ((host->caps1 & SDHCI_SUPPORT_DDR50) &&
3183 !(host->quirks2 & SDHCI_QUIRK2_BROKEN_DDR50))
Arindam Nathf2119df2011-05-05 12:18:57 +05303184 mmc->caps |= MMC_CAP_UHS_DDR50;
3185
Girish K S069c9f12012-01-06 09:56:39 +05303186 /* Does the host need tuning for SDR50? */
Adrian Hunter28da3582016-06-29 16:24:17 +03003187 if (host->caps1 & SDHCI_USE_SDR50_TUNING)
Arindam Nathb513ea22011-05-05 12:19:04 +05303188 host->flags |= SDHCI_SDR50_NEEDS_TUNING;
3189
Arindam Nathd6d50a12011-05-05 12:18:59 +05303190 /* Driver Type(s) (A, C, D) supported by the host */
Adrian Hunter28da3582016-06-29 16:24:17 +03003191 if (host->caps1 & SDHCI_DRIVER_TYPE_A)
Arindam Nathd6d50a12011-05-05 12:18:59 +05303192 mmc->caps |= MMC_CAP_DRIVER_TYPE_A;
Adrian Hunter28da3582016-06-29 16:24:17 +03003193 if (host->caps1 & SDHCI_DRIVER_TYPE_C)
Arindam Nathd6d50a12011-05-05 12:18:59 +05303194 mmc->caps |= MMC_CAP_DRIVER_TYPE_C;
Adrian Hunter28da3582016-06-29 16:24:17 +03003195 if (host->caps1 & SDHCI_DRIVER_TYPE_D)
Arindam Nathd6d50a12011-05-05 12:18:59 +05303196 mmc->caps |= MMC_CAP_DRIVER_TYPE_D;
3197
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05303198 /* Initial value for re-tuning timer count */
Adrian Hunter28da3582016-06-29 16:24:17 +03003199 host->tuning_count = (host->caps1 & SDHCI_RETUNING_TIMER_COUNT_MASK) >>
3200 SDHCI_RETUNING_TIMER_COUNT_SHIFT;
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05303201
3202 /*
3203 * In case Re-tuning Timer is not disabled, the actual value of
3204 * re-tuning timer will be 2 ^ (n - 1).
3205 */
3206 if (host->tuning_count)
3207 host->tuning_count = 1 << (host->tuning_count - 1);
3208
3209 /* Re-tuning mode supported by the Host Controller */
Adrian Hunter28da3582016-06-29 16:24:17 +03003210 host->tuning_mode = (host->caps1 & SDHCI_RETUNING_MODE_MASK) >>
Arindam Nathcf2b5ee2011-05-05 12:19:07 +05303211 SDHCI_RETUNING_MODE_SHIFT;
3212
Takashi Iwai8f230f42010-12-08 10:04:30 +01003213 ocr_avail = 0;
Philip Rakitybad37e12012-05-27 18:36:44 -07003214
Arindam Nathf2119df2011-05-05 12:18:57 +05303215 /*
3216 * According to SD Host Controller spec v3.00, if the Host System
3217 * can afford more than 150mA, Host Driver should set XPC to 1. Also
3218 * the value is meaningful only if Voltage Support in the Capabilities
3219 * register is set. The actual current value is 4 times the register
3220 * value.
3221 */
3222 max_current_caps = sdhci_readl(host, SDHCI_MAX_CURRENT);
Tim Kryger3a48edc2014-06-13 10:13:56 -07003223 if (!max_current_caps && !IS_ERR(mmc->supply.vmmc)) {
Chuanxiao.Dongae906032014-08-01 14:00:13 +08003224 int curr = regulator_get_current_limit(mmc->supply.vmmc);
Philip Rakitybad37e12012-05-27 18:36:44 -07003225 if (curr > 0) {
3226
3227 /* convert to SDHCI_MAX_CURRENT format */
3228 curr = curr/1000; /* convert to mA */
3229 curr = curr/SDHCI_MAX_CURRENT_MULTIPLIER;
3230
3231 curr = min_t(u32, curr, SDHCI_MAX_CURRENT_LIMIT);
3232 max_current_caps =
3233 (curr << SDHCI_MAX_CURRENT_330_SHIFT) |
3234 (curr << SDHCI_MAX_CURRENT_300_SHIFT) |
3235 (curr << SDHCI_MAX_CURRENT_180_SHIFT);
3236 }
3237 }
Arindam Nathf2119df2011-05-05 12:18:57 +05303238
Adrian Hunter28da3582016-06-29 16:24:17 +03003239 if (host->caps & SDHCI_CAN_VDD_330) {
Takashi Iwai8f230f42010-12-08 10:04:30 +01003240 ocr_avail |= MMC_VDD_32_33 | MMC_VDD_33_34;
Arindam Nathf2119df2011-05-05 12:18:57 +05303241
Aaron Lu55c46652012-07-04 13:31:48 +08003242 mmc->max_current_330 = ((max_current_caps &
Arindam Nathf2119df2011-05-05 12:18:57 +05303243 SDHCI_MAX_CURRENT_330_MASK) >>
3244 SDHCI_MAX_CURRENT_330_SHIFT) *
3245 SDHCI_MAX_CURRENT_MULTIPLIER;
Arindam Nathf2119df2011-05-05 12:18:57 +05303246 }
Adrian Hunter28da3582016-06-29 16:24:17 +03003247 if (host->caps & SDHCI_CAN_VDD_300) {
Takashi Iwai8f230f42010-12-08 10:04:30 +01003248 ocr_avail |= MMC_VDD_29_30 | MMC_VDD_30_31;
Arindam Nathf2119df2011-05-05 12:18:57 +05303249
Aaron Lu55c46652012-07-04 13:31:48 +08003250 mmc->max_current_300 = ((max_current_caps &
Arindam Nathf2119df2011-05-05 12:18:57 +05303251 SDHCI_MAX_CURRENT_300_MASK) >>
3252 SDHCI_MAX_CURRENT_300_SHIFT) *
3253 SDHCI_MAX_CURRENT_MULTIPLIER;
Arindam Nathf2119df2011-05-05 12:18:57 +05303254 }
Adrian Hunter28da3582016-06-29 16:24:17 +03003255 if (host->caps & SDHCI_CAN_VDD_180) {
Takashi Iwai8f230f42010-12-08 10:04:30 +01003256 ocr_avail |= MMC_VDD_165_195;
3257
Aaron Lu55c46652012-07-04 13:31:48 +08003258 mmc->max_current_180 = ((max_current_caps &
Arindam Nathf2119df2011-05-05 12:18:57 +05303259 SDHCI_MAX_CURRENT_180_MASK) >>
3260 SDHCI_MAX_CURRENT_180_SHIFT) *
3261 SDHCI_MAX_CURRENT_MULTIPLIER;
Arindam Nathf2119df2011-05-05 12:18:57 +05303262 }
3263
Ulf Hansson5fd26c72015-06-05 11:40:08 +02003264 /* If OCR set by host, use it instead. */
3265 if (host->ocr_mask)
3266 ocr_avail = host->ocr_mask;
3267
3268 /* If OCR set by external regulators, give it highest prio. */
Tim Kryger3a48edc2014-06-13 10:13:56 -07003269 if (mmc->ocr_avail)
Tim Kryger52221612014-06-25 00:25:34 -07003270 ocr_avail = mmc->ocr_avail;
Tim Kryger3a48edc2014-06-13 10:13:56 -07003271
Takashi Iwai8f230f42010-12-08 10:04:30 +01003272 mmc->ocr_avail = ocr_avail;
3273 mmc->ocr_avail_sdio = ocr_avail;
3274 if (host->ocr_avail_sdio)
3275 mmc->ocr_avail_sdio &= host->ocr_avail_sdio;
3276 mmc->ocr_avail_sd = ocr_avail;
3277 if (host->ocr_avail_sd)
3278 mmc->ocr_avail_sd &= host->ocr_avail_sd;
3279 else /* normal SD controllers don't support 1.8V */
3280 mmc->ocr_avail_sd &= ~MMC_VDD_165_195;
3281 mmc->ocr_avail_mmc = ocr_avail;
3282 if (host->ocr_avail_mmc)
3283 mmc->ocr_avail_mmc &= host->ocr_avail_mmc;
Pierre Ossman146ad662006-06-30 02:22:23 -07003284
3285 if (mmc->ocr_avail == 0) {
Marek Vasut2e4456f2015-11-18 10:47:02 +01003286 pr_err("%s: Hardware doesn't report any support voltages.\n",
3287 mmc_hostname(mmc));
Adrian Huntereb5c20d2016-04-12 14:25:08 +03003288 ret = -ENODEV;
3289 goto unreg;
Pierre Ossman146ad662006-06-30 02:22:23 -07003290 }
3291
Adrian Hunter8cb851a2016-06-29 16:24:16 +03003292 if ((mmc->caps & (MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25 |
3293 MMC_CAP_UHS_SDR50 | MMC_CAP_UHS_SDR104 |
3294 MMC_CAP_UHS_DDR50 | MMC_CAP_1_8V_DDR)) ||
3295 (mmc->caps2 & (MMC_CAP2_HS200_1_8V_SDR | MMC_CAP2_HS400_1_8V)))
3296 host->flags |= SDHCI_SIGNALING_180;
3297
3298 if (mmc->caps2 & MMC_CAP2_HSX00_1_2V)
3299 host->flags |= SDHCI_SIGNALING_120;
3300
Pierre Ossmand129bce2006-03-24 03:18:17 -08003301 spin_lock_init(&host->lock);
3302
3303 /*
Pierre Ossman2134a922008-06-28 18:28:51 +02003304 * Maximum number of segments. Depends on if the hardware
3305 * can do scatter/gather or not.
Pierre Ossmand129bce2006-03-24 03:18:17 -08003306 */
Pierre Ossman2134a922008-06-28 18:28:51 +02003307 if (host->flags & SDHCI_USE_ADMA)
Adrian Hunter4fb213f2014-11-04 12:42:43 +02003308 mmc->max_segs = SDHCI_MAX_SEGS;
Richard Röjforsa13abc72009-09-22 16:45:30 -07003309 else if (host->flags & SDHCI_USE_SDMA)
Martin K. Petersena36274e2010-09-10 01:33:59 -04003310 mmc->max_segs = 1;
Pierre Ossman2134a922008-06-28 18:28:51 +02003311 else /* PIO */
Adrian Hunter4fb213f2014-11-04 12:42:43 +02003312 mmc->max_segs = SDHCI_MAX_SEGS;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003313
3314 /*
Adrian Hunterac005312014-12-05 19:25:28 +02003315 * Maximum number of sectors in one transfer. Limited by SDMA boundary
3316 * size (512KiB). Note some tuning modes impose a 4MiB limit, but this
3317 * is less anyway.
Pierre Ossmand129bce2006-03-24 03:18:17 -08003318 */
Pierre Ossman55db8902006-11-21 17:55:45 +01003319 mmc->max_req_size = 524288;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003320
3321 /*
3322 * Maximum segment size. Could be one segment with the maximum number
Pierre Ossman2134a922008-06-28 18:28:51 +02003323 * of bytes. When doing hardware scatter/gather, each entry cannot
3324 * be larger than 64 KiB though.
Pierre Ossmand129bce2006-03-24 03:18:17 -08003325 */
Olof Johansson30652aa2011-01-01 18:37:32 -06003326 if (host->flags & SDHCI_USE_ADMA) {
3327 if (host->quirks & SDHCI_QUIRK_BROKEN_ADMA_ZEROLEN_DESC)
3328 mmc->max_seg_size = 65535;
3329 else
3330 mmc->max_seg_size = 65536;
3331 } else {
Pierre Ossman2134a922008-06-28 18:28:51 +02003332 mmc->max_seg_size = mmc->max_req_size;
Olof Johansson30652aa2011-01-01 18:37:32 -06003333 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08003334
3335 /*
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01003336 * Maximum block size. This varies from controller to controller and
3337 * is specified in the capabilities register.
3338 */
Anton Vorontsov0633f652009-03-17 00:14:03 +03003339 if (host->quirks & SDHCI_QUIRK_FORCE_BLK_SZ_2048) {
3340 mmc->max_blk_size = 2;
3341 } else {
Adrian Hunter28da3582016-06-29 16:24:17 +03003342 mmc->max_blk_size = (host->caps & SDHCI_MAX_BLOCK_MASK) >>
Anton Vorontsov0633f652009-03-17 00:14:03 +03003343 SDHCI_MAX_BLOCK_SHIFT;
3344 if (mmc->max_blk_size >= 3) {
Joe Perches66061102014-09-12 14:56:56 -07003345 pr_warn("%s: Invalid maximum block size, assuming 512 bytes\n",
3346 mmc_hostname(mmc));
Anton Vorontsov0633f652009-03-17 00:14:03 +03003347 mmc->max_blk_size = 0;
3348 }
3349 }
3350
3351 mmc->max_blk_size = 512 << mmc->max_blk_size;
Pierre Ossmanfe4a3c72006-11-21 17:54:23 +01003352
3353 /*
Pierre Ossman55db8902006-11-21 17:55:45 +01003354 * Maximum block count.
3355 */
Ben Dooks1388eef2009-06-14 12:40:53 +01003356 mmc->max_blk_count = (host->quirks & SDHCI_QUIRK_NO_MULTIBLOCK) ? 1 : 65535;
Pierre Ossman55db8902006-11-21 17:55:45 +01003357
Adrian Hunter52f53362016-06-29 16:24:15 +03003358 return 0;
3359
3360unreg:
3361 if (!IS_ERR(mmc->supply.vqmmc))
3362 regulator_disable(mmc->supply.vqmmc);
3363undma:
3364 if (host->align_buffer)
3365 dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
3366 host->adma_table_sz, host->align_buffer,
3367 host->align_addr);
3368 host->adma_table = NULL;
3369 host->align_buffer = NULL;
3370
3371 return ret;
3372}
3373EXPORT_SYMBOL_GPL(sdhci_setup_host);
3374
3375int __sdhci_add_host(struct sdhci_host *host)
3376{
3377 struct mmc_host *mmc = host->mmc;
3378 int ret;
3379
Pierre Ossman55db8902006-11-21 17:55:45 +01003380 /*
Pierre Ossmand129bce2006-03-24 03:18:17 -08003381 * Init tasklets.
3382 */
Pierre Ossmand129bce2006-03-24 03:18:17 -08003383 tasklet_init(&host->finish_tasklet,
3384 sdhci_tasklet_finish, (unsigned long)host);
3385
Al Viroe4cad1b2006-10-10 22:47:07 +01003386 setup_timer(&host->timer, sdhci_timeout_timer, (unsigned long)host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003387
Adrian Hunter250fb7b42014-12-05 19:41:10 +02003388 init_waitqueue_head(&host->buf_ready_int);
Arindam Nathb513ea22011-05-05 12:19:04 +05303389
Shawn Guo2af502c2013-07-05 14:38:55 +08003390 sdhci_init(host, 0);
3391
Russell King781e9892014-04-25 12:55:46 +01003392 ret = request_threaded_irq(host->irq, sdhci_irq, sdhci_thread_irq,
3393 IRQF_SHARED, mmc_hostname(mmc), host);
Mark Brown0fc81ee2012-07-02 14:26:15 +01003394 if (ret) {
3395 pr_err("%s: Failed to request IRQ %d: %d\n",
3396 mmc_hostname(mmc), host->irq, ret);
Pierre Ossman8ef1a142006-06-30 02:22:21 -07003397 goto untasklet;
Mark Brown0fc81ee2012-07-02 14:26:15 +01003398 }
Pierre Ossmand129bce2006-03-24 03:18:17 -08003399
Pierre Ossmand129bce2006-03-24 03:18:17 -08003400#ifdef CONFIG_MMC_DEBUG
3401 sdhci_dumpregs(host);
3402#endif
3403
Adrian Hunter061d17a2016-04-12 14:25:09 +03003404 ret = sdhci_led_register(host);
Mark Brown0fc81ee2012-07-02 14:26:15 +01003405 if (ret) {
3406 pr_err("%s: Failed to register LED device: %d\n",
3407 mmc_hostname(mmc), ret);
Adrian Huntereb5c20d2016-04-12 14:25:08 +03003408 goto unirq;
Mark Brown0fc81ee2012-07-02 14:26:15 +01003409 }
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003410
Pierre Ossman5f25a662006-10-04 02:15:39 -07003411 mmiowb();
3412
Adrian Huntereb5c20d2016-04-12 14:25:08 +03003413 ret = mmc_add_host(mmc);
3414 if (ret)
3415 goto unled;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003416
Girish K Sa3c76eb2011-10-11 11:44:09 +05303417 pr_info("%s: SDHCI controller on %s [%s] using %s\n",
Kay Sieversd1b26862008-11-08 21:37:46 +01003418 mmc_hostname(mmc), host->hw_name, dev_name(mmc_dev(mmc)),
Adrian Huntere57a5f62014-11-04 12:42:46 +02003419 (host->flags & SDHCI_USE_ADMA) ?
3420 (host->flags & SDHCI_USE_64_BIT_DMA) ? "ADMA 64-bit" : "ADMA" :
Richard Röjforsa13abc72009-09-22 16:45:30 -07003421 (host->flags & SDHCI_USE_SDMA) ? "DMA" : "PIO");
Pierre Ossmand129bce2006-03-24 03:18:17 -08003422
Anton Vorontsov7260cf52009-03-17 00:13:48 +03003423 sdhci_enable_card_detection(host);
3424
Pierre Ossmand129bce2006-03-24 03:18:17 -08003425 return 0;
3426
Adrian Huntereb5c20d2016-04-12 14:25:08 +03003427unled:
Adrian Hunter061d17a2016-04-12 14:25:09 +03003428 sdhci_led_unregister(host);
Adrian Huntereb5c20d2016-04-12 14:25:08 +03003429unirq:
Russell King03231f92014-04-25 12:57:12 +01003430 sdhci_do_reset(host, SDHCI_RESET_ALL);
Russell Kingb537f942014-04-25 12:56:01 +01003431 sdhci_writel(host, 0, SDHCI_INT_ENABLE);
3432 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003433 free_irq(host->irq, host);
Pierre Ossman8ef1a142006-06-30 02:22:21 -07003434untasklet:
Pierre Ossmand129bce2006-03-24 03:18:17 -08003435 tasklet_kill(&host->finish_tasklet);
Adrian Hunter52f53362016-06-29 16:24:15 +03003436
Adrian Huntereb5c20d2016-04-12 14:25:08 +03003437 if (!IS_ERR(mmc->supply.vqmmc))
3438 regulator_disable(mmc->supply.vqmmc);
Adrian Hunter52f53362016-06-29 16:24:15 +03003439
Adrian Huntereb5c20d2016-04-12 14:25:08 +03003440 if (host->align_buffer)
3441 dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
3442 host->adma_table_sz, host->align_buffer,
3443 host->align_addr);
3444 host->adma_table = NULL;
3445 host->align_buffer = NULL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003446
3447 return ret;
3448}
Adrian Hunter52f53362016-06-29 16:24:15 +03003449EXPORT_SYMBOL_GPL(__sdhci_add_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003450
Adrian Hunter52f53362016-06-29 16:24:15 +03003451int sdhci_add_host(struct sdhci_host *host)
3452{
3453 int ret;
3454
3455 ret = sdhci_setup_host(host);
3456 if (ret)
3457 return ret;
3458
3459 return __sdhci_add_host(host);
3460}
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003461EXPORT_SYMBOL_GPL(sdhci_add_host);
3462
Pierre Ossman1e728592008-04-16 19:13:13 +02003463void sdhci_remove_host(struct sdhci_host *host, int dead)
Pierre Ossmand129bce2006-03-24 03:18:17 -08003464{
Tim Kryger3a48edc2014-06-13 10:13:56 -07003465 struct mmc_host *mmc = host->mmc;
Pierre Ossman1e728592008-04-16 19:13:13 +02003466 unsigned long flags;
3467
3468 if (dead) {
3469 spin_lock_irqsave(&host->lock, flags);
3470
3471 host->flags |= SDHCI_DEVICE_DEAD;
3472
3473 if (host->mrq) {
Girish K Sa3c76eb2011-10-11 11:44:09 +05303474 pr_err("%s: Controller removed during "
Markus Mayer4e743f12014-07-03 13:27:42 -07003475 " transfer!\n", mmc_hostname(mmc));
Pierre Ossman1e728592008-04-16 19:13:13 +02003476
3477 host->mrq->cmd->error = -ENOMEDIUM;
Adrian Huntera6d3bdd2016-06-29 16:24:27 +03003478 sdhci_finish_mrq(host, host->mrq);
Pierre Ossman1e728592008-04-16 19:13:13 +02003479 }
3480
3481 spin_unlock_irqrestore(&host->lock, flags);
3482 }
3483
Anton Vorontsov7260cf52009-03-17 00:13:48 +03003484 sdhci_disable_card_detection(host);
3485
Markus Mayer4e743f12014-07-03 13:27:42 -07003486 mmc_remove_host(mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003487
Adrian Hunter061d17a2016-04-12 14:25:09 +03003488 sdhci_led_unregister(host);
Pierre Ossman2f730fe2008-03-17 10:29:38 +01003489
Pierre Ossman1e728592008-04-16 19:13:13 +02003490 if (!dead)
Russell King03231f92014-04-25 12:57:12 +01003491 sdhci_do_reset(host, SDHCI_RESET_ALL);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003492
Russell Kingb537f942014-04-25 12:56:01 +01003493 sdhci_writel(host, 0, SDHCI_INT_ENABLE);
3494 sdhci_writel(host, 0, SDHCI_SIGNAL_ENABLE);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003495 free_irq(host->irq, host);
3496
3497 del_timer_sync(&host->timer);
3498
Pierre Ossmand129bce2006-03-24 03:18:17 -08003499 tasklet_kill(&host->finish_tasklet);
Pierre Ossman2134a922008-06-28 18:28:51 +02003500
Tim Kryger3a48edc2014-06-13 10:13:56 -07003501 if (!IS_ERR(mmc->supply.vqmmc))
3502 regulator_disable(mmc->supply.vqmmc);
Philip Rakity6231f3d2012-07-23 15:56:23 -07003503
Russell Kingedd63fc2016-01-26 13:39:50 +00003504 if (host->align_buffer)
Russell Kinge66e61c2016-01-26 13:39:55 +00003505 dma_free_coherent(mmc_dev(mmc), host->align_buffer_sz +
3506 host->adma_table_sz, host->align_buffer,
3507 host->align_addr);
Pierre Ossman2134a922008-06-28 18:28:51 +02003508
Adrian Hunter4efaa6f2014-11-04 12:42:39 +02003509 host->adma_table = NULL;
Pierre Ossman2134a922008-06-28 18:28:51 +02003510 host->align_buffer = NULL;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003511}
3512
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003513EXPORT_SYMBOL_GPL(sdhci_remove_host);
3514
3515void sdhci_free_host(struct sdhci_host *host)
Pierre Ossmand129bce2006-03-24 03:18:17 -08003516{
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003517 mmc_free_host(host->mmc);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003518}
3519
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003520EXPORT_SYMBOL_GPL(sdhci_free_host);
Pierre Ossmand129bce2006-03-24 03:18:17 -08003521
3522/*****************************************************************************\
3523 * *
3524 * Driver init/exit *
3525 * *
3526\*****************************************************************************/
3527
3528static int __init sdhci_drv_init(void)
3529{
Girish K Sa3c76eb2011-10-11 11:44:09 +05303530 pr_info(DRIVER_NAME
Pierre Ossman52fbf9c2007-02-09 08:23:41 +01003531 ": Secure Digital Host Controller Interface driver\n");
Girish K Sa3c76eb2011-10-11 11:44:09 +05303532 pr_info(DRIVER_NAME ": Copyright(c) Pierre Ossman\n");
Pierre Ossmand129bce2006-03-24 03:18:17 -08003533
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003534 return 0;
Pierre Ossmand129bce2006-03-24 03:18:17 -08003535}
3536
3537static void __exit sdhci_drv_exit(void)
3538{
Pierre Ossmand129bce2006-03-24 03:18:17 -08003539}
3540
3541module_init(sdhci_drv_init);
3542module_exit(sdhci_drv_exit);
3543
Pierre Ossmandf673b22006-06-30 02:22:31 -07003544module_param(debug_quirks, uint, 0444);
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03003545module_param(debug_quirks2, uint, 0444);
Pierre Ossman67435272006-06-30 02:22:31 -07003546
Pierre Ossman32710e82009-04-08 20:14:54 +02003547MODULE_AUTHOR("Pierre Ossman <pierre@ossman.eu>");
Pierre Ossmanb8c86fc2008-03-18 17:35:49 +01003548MODULE_DESCRIPTION("Secure Digital Host Controller Interface core driver");
Pierre Ossmand129bce2006-03-24 03:18:17 -08003549MODULE_LICENSE("GPL");
Pierre Ossman67435272006-06-30 02:22:31 -07003550
Pierre Ossmandf673b22006-06-30 02:22:31 -07003551MODULE_PARM_DESC(debug_quirks, "Force certain quirks.");
Adrian Hunter66fd8ad2011-10-03 15:33:34 +03003552MODULE_PARM_DESC(debug_quirks2, "Force certain other quirks.");