blob: 038702ee8bc6f370a1aabc27cf1590fd34d19fae [file] [log] [blame]
SAN People73a59c12006-01-09 17:05:41 +00001/*
Andrew Victor9d041262007-02-05 11:42:07 +01002 * arch/arm/mach-at91/at91rm9200.c
SAN People73a59c12006-01-09 17:05:41 +00003 *
4 * Copyright (C) 2005 SAN People
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
10 *
11 */
12
SAN People73a59c12006-01-09 17:05:41 +000013#include <linux/module.h>
Robin Holt7b6d8642013-07-08 16:01:40 -070014#include <linux/reboot.h>
Boris BREZILLON2edb90a2013-10-11 09:37:45 +020015#include <linux/clk/at91_pmc.h>
SAN People73a59c12006-01-09 17:05:41 +000016
Russell King80b02c12009-01-08 10:01:47 +000017#include <asm/irq.h>
SAN People73a59c12006-01-09 17:05:41 +000018#include <asm/mach/arch.h>
19#include <asm/mach/map.h>
David Howells9f97da72012-03-28 18:30:01 +010020#include <asm/system_misc.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010021#include <mach/at91rm9200.h>
Russell Kinga09e64f2008-08-05 16:14:15 +010022#include <mach/at91_st.h>
Jean-Christophe PLAGNIOL-VILLARDe57556e32011-04-24 11:40:22 +080023#include <mach/cpu.h>
Uwe Kleine-Königac11a1d2013-11-14 10:49:19 +010024#include <mach/hardware.h>
SAN People73a59c12006-01-09 17:05:41 +000025
Jean-Christophe PLAGNIOL-VILLARDa510b9b2012-10-30 06:41:28 +080026#include "at91_aic.h"
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +080027#include "soc.h"
Andrew Victor10e8e1f2006-06-19 15:26:51 +010028#include "generic.h"
Jean-Christophe PLAGNIOL-VILLARDfaee0cc2011-10-14 01:37:09 +080029#include "sam9_smc.h"
Daniel Lezcano5ad945e2013-09-22 22:29:57 +020030#include "pm.h"
SAN People73a59c12006-01-09 17:05:41 +000031
Alexandre Belloni36c203f2014-04-10 20:18:19 +020032#if defined(CONFIG_OLD_CLK_AT91)
33#include "clock.h"
Andrew Victor2eeaaa22006-09-27 10:50:59 +010034/* --------------------------------------------------------------------
35 * Clocks
36 * -------------------------------------------------------------------- */
37
38/*
39 * The peripheral clocks.
40 */
41static struct clk udc_clk = {
42 .name = "udc_clk",
43 .pmc_mask = 1 << AT91RM9200_ID_UDP,
44 .type = CLK_TYPE_PERIPHERAL,
45};
46static struct clk ohci_clk = {
47 .name = "ohci_clk",
48 .pmc_mask = 1 << AT91RM9200_ID_UHP,
49 .type = CLK_TYPE_PERIPHERAL,
50};
51static struct clk ether_clk = {
52 .name = "ether_clk",
53 .pmc_mask = 1 << AT91RM9200_ID_EMAC,
54 .type = CLK_TYPE_PERIPHERAL,
55};
56static struct clk mmc_clk = {
57 .name = "mci_clk",
58 .pmc_mask = 1 << AT91RM9200_ID_MCI,
59 .type = CLK_TYPE_PERIPHERAL,
60};
61static struct clk twi_clk = {
62 .name = "twi_clk",
63 .pmc_mask = 1 << AT91RM9200_ID_TWI,
64 .type = CLK_TYPE_PERIPHERAL,
65};
66static struct clk usart0_clk = {
67 .name = "usart0_clk",
68 .pmc_mask = 1 << AT91RM9200_ID_US0,
69 .type = CLK_TYPE_PERIPHERAL,
70};
71static struct clk usart1_clk = {
72 .name = "usart1_clk",
73 .pmc_mask = 1 << AT91RM9200_ID_US1,
74 .type = CLK_TYPE_PERIPHERAL,
75};
76static struct clk usart2_clk = {
77 .name = "usart2_clk",
78 .pmc_mask = 1 << AT91RM9200_ID_US2,
79 .type = CLK_TYPE_PERIPHERAL,
80};
81static struct clk usart3_clk = {
82 .name = "usart3_clk",
83 .pmc_mask = 1 << AT91RM9200_ID_US3,
84 .type = CLK_TYPE_PERIPHERAL,
85};
86static struct clk spi_clk = {
87 .name = "spi_clk",
88 .pmc_mask = 1 << AT91RM9200_ID_SPI,
89 .type = CLK_TYPE_PERIPHERAL,
90};
91static struct clk pioA_clk = {
92 .name = "pioA_clk",
93 .pmc_mask = 1 << AT91RM9200_ID_PIOA,
94 .type = CLK_TYPE_PERIPHERAL,
95};
96static struct clk pioB_clk = {
97 .name = "pioB_clk",
98 .pmc_mask = 1 << AT91RM9200_ID_PIOB,
99 .type = CLK_TYPE_PERIPHERAL,
100};
101static struct clk pioC_clk = {
102 .name = "pioC_clk",
103 .pmc_mask = 1 << AT91RM9200_ID_PIOC,
104 .type = CLK_TYPE_PERIPHERAL,
105};
106static struct clk pioD_clk = {
107 .name = "pioD_clk",
108 .pmc_mask = 1 << AT91RM9200_ID_PIOD,
109 .type = CLK_TYPE_PERIPHERAL,
110};
Andrew Victore8788ba2007-05-02 17:14:57 +0100111static struct clk ssc0_clk = {
112 .name = "ssc0_clk",
113 .pmc_mask = 1 << AT91RM9200_ID_SSC0,
114 .type = CLK_TYPE_PERIPHERAL,
115};
116static struct clk ssc1_clk = {
117 .name = "ssc1_clk",
118 .pmc_mask = 1 << AT91RM9200_ID_SSC1,
119 .type = CLK_TYPE_PERIPHERAL,
120};
121static struct clk ssc2_clk = {
122 .name = "ssc2_clk",
123 .pmc_mask = 1 << AT91RM9200_ID_SSC2,
124 .type = CLK_TYPE_PERIPHERAL,
125};
Andrew Victorc177a1e2007-02-08 10:25:38 +0100126static struct clk tc0_clk = {
127 .name = "tc0_clk",
128 .pmc_mask = 1 << AT91RM9200_ID_TC0,
129 .type = CLK_TYPE_PERIPHERAL,
130};
131static struct clk tc1_clk = {
132 .name = "tc1_clk",
133 .pmc_mask = 1 << AT91RM9200_ID_TC1,
134 .type = CLK_TYPE_PERIPHERAL,
135};
136static struct clk tc2_clk = {
137 .name = "tc2_clk",
138 .pmc_mask = 1 << AT91RM9200_ID_TC2,
139 .type = CLK_TYPE_PERIPHERAL,
140};
141static struct clk tc3_clk = {
142 .name = "tc3_clk",
143 .pmc_mask = 1 << AT91RM9200_ID_TC3,
144 .type = CLK_TYPE_PERIPHERAL,
145};
146static struct clk tc4_clk = {
147 .name = "tc4_clk",
148 .pmc_mask = 1 << AT91RM9200_ID_TC4,
149 .type = CLK_TYPE_PERIPHERAL,
150};
151static struct clk tc5_clk = {
152 .name = "tc5_clk",
153 .pmc_mask = 1 << AT91RM9200_ID_TC5,
154 .type = CLK_TYPE_PERIPHERAL,
155};
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100156
157static struct clk *periph_clocks[] __initdata = {
158 &pioA_clk,
159 &pioB_clk,
160 &pioC_clk,
161 &pioD_clk,
162 &usart0_clk,
163 &usart1_clk,
164 &usart2_clk,
165 &usart3_clk,
166 &mmc_clk,
167 &udc_clk,
168 &twi_clk,
169 &spi_clk,
Andrew Victore8788ba2007-05-02 17:14:57 +0100170 &ssc0_clk,
171 &ssc1_clk,
172 &ssc2_clk,
Andrew Victorc177a1e2007-02-08 10:25:38 +0100173 &tc0_clk,
174 &tc1_clk,
175 &tc2_clk,
176 &tc3_clk,
177 &tc4_clk,
178 &tc5_clk,
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100179 &ohci_clk,
180 &ether_clk,
181 // irq0 .. irq6
182};
183
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100184static struct clk_lookup periph_clocks_lookups[] = {
185 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk),
186 CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.0", &tc1_clk),
187 CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.0", &tc2_clk),
188 CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.1", &tc3_clk),
189 CLKDEV_CON_DEV_ID("t1_clk", "atmel_tcb.1", &tc4_clk),
190 CLKDEV_CON_DEV_ID("t2_clk", "atmel_tcb.1", &tc5_clk),
Bo Shen636036d22012-11-06 13:57:51 +0800191 CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.0", &ssc0_clk),
192 CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.1", &ssc1_clk),
193 CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.2", &ssc2_clk),
Bo Shen099343c2012-11-07 11:41:41 +0800194 CLKDEV_CON_DEV_ID("pclk", "fffd0000.ssc", &ssc0_clk),
195 CLKDEV_CON_DEV_ID("pclk", "fffd4000.ssc", &ssc1_clk),
196 CLKDEV_CON_DEV_ID("pclk", "fffd8000.ssc", &ssc2_clk),
Bo Shen302090a2012-10-15 17:30:28 +0800197 CLKDEV_CON_DEV_ID(NULL, "i2c-at91rm9200.0", &twi_clk),
Jean-Christophe PLAGNIOL-VILLARD0af43162011-08-30 03:29:28 +0200198 /* fake hclk clock */
199 CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &ohci_clk),
Jean-Christophe PLAGNIOL-VILLARD619d4a42011-11-13 13:00:58 +0800200 CLKDEV_CON_ID("pioA", &pioA_clk),
201 CLKDEV_CON_ID("pioB", &pioB_clk),
202 CLKDEV_CON_ID("pioC", &pioC_clk),
203 CLKDEV_CON_ID("pioD", &pioD_clk),
Joachim Eastwood0ac433a2012-10-28 18:31:08 +0000204 /* usart lookup table for DT entries */
205 CLKDEV_CON_DEV_ID("usart", "fffff200.serial", &mck),
206 CLKDEV_CON_DEV_ID("usart", "fffc0000.serial", &usart0_clk),
207 CLKDEV_CON_DEV_ID("usart", "fffc4000.serial", &usart1_clk),
208 CLKDEV_CON_DEV_ID("usart", "fffc8000.serial", &usart2_clk),
209 CLKDEV_CON_DEV_ID("usart", "fffcc000.serial", &usart3_clk),
210 /* tc lookup table for DT entries */
211 CLKDEV_CON_DEV_ID("t0_clk", "fffa0000.timer", &tc0_clk),
212 CLKDEV_CON_DEV_ID("t1_clk", "fffa0000.timer", &tc1_clk),
213 CLKDEV_CON_DEV_ID("t2_clk", "fffa0000.timer", &tc2_clk),
214 CLKDEV_CON_DEV_ID("t0_clk", "fffa4000.timer", &tc3_clk),
215 CLKDEV_CON_DEV_ID("t1_clk", "fffa4000.timer", &tc4_clk),
216 CLKDEV_CON_DEV_ID("t2_clk", "fffa4000.timer", &tc5_clk),
Joachim Eastwood4e4c9632012-12-04 19:10:57 +0100217 CLKDEV_CON_DEV_ID("mci_clk", "fffb4000.mmc", &mmc_clk),
Joachim Eastwoodce3b2632012-12-04 19:10:59 +0100218 CLKDEV_CON_DEV_ID("emac_clk", "fffbc000.ethernet", &ether_clk),
Joachim Eastwood2d252102013-02-08 02:25:54 +0100219 CLKDEV_CON_DEV_ID(NULL, "fffb8000.i2c", &twi_clk),
Joachim Eastwood0ac433a2012-10-28 18:31:08 +0000220 CLKDEV_CON_DEV_ID("hclk", "300000.ohci", &ohci_clk),
221 CLKDEV_CON_DEV_ID(NULL, "fffff400.gpio", &pioA_clk),
222 CLKDEV_CON_DEV_ID(NULL, "fffff600.gpio", &pioB_clk),
223 CLKDEV_CON_DEV_ID(NULL, "fffff800.gpio", &pioC_clk),
224 CLKDEV_CON_DEV_ID(NULL, "fffffa00.gpio", &pioD_clk),
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100225};
226
227static struct clk_lookup usart_clocks_lookups[] = {
228 CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
229 CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
230 CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
231 CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
232 CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
233};
234
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100235/*
236 * The four programmable clocks.
237 * You must configure pin multiplexing to bring these signals out.
238 */
239static struct clk pck0 = {
240 .name = "pck0",
241 .pmc_mask = AT91_PMC_PCK0,
242 .type = CLK_TYPE_PROGRAMMABLE,
243 .id = 0,
244};
245static struct clk pck1 = {
246 .name = "pck1",
247 .pmc_mask = AT91_PMC_PCK1,
248 .type = CLK_TYPE_PROGRAMMABLE,
249 .id = 1,
250};
251static struct clk pck2 = {
252 .name = "pck2",
253 .pmc_mask = AT91_PMC_PCK2,
254 .type = CLK_TYPE_PROGRAMMABLE,
255 .id = 2,
256};
257static struct clk pck3 = {
258 .name = "pck3",
259 .pmc_mask = AT91_PMC_PCK3,
260 .type = CLK_TYPE_PROGRAMMABLE,
261 .id = 3,
262};
263
264static void __init at91rm9200_register_clocks(void)
SAN People73a59c12006-01-09 17:05:41 +0000265{
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100266 int i;
267
268 for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
269 clk_register(periph_clocks[i]);
270
Jean-Christophe PLAGNIOL-VILLARDbd602992011-02-02 07:27:07 +0100271 clkdev_add_table(periph_clocks_lookups,
272 ARRAY_SIZE(periph_clocks_lookups));
273 clkdev_add_table(usart_clocks_lookups,
274 ARRAY_SIZE(usart_clocks_lookups));
275
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100276 clk_register(&pck0);
277 clk_register(&pck1);
278 clk_register(&pck2);
279 clk_register(&pck3);
280}
Alexandre Belloni36c203f2014-04-10 20:18:19 +0200281#else
282#define at91rm9200_register_clocks NULL
283#endif
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100284
Andrew Victorf2173832006-09-27 13:23:00 +0100285/* --------------------------------------------------------------------
286 * GPIO
287 * -------------------------------------------------------------------- */
288
Jean-Christophe PLAGNIOL-VILLARD1a2d9152011-10-17 14:28:38 +0800289static struct at91_gpio_bank at91rm9200_gpio[] __initdata = {
Andrew Victorf2173832006-09-27 13:23:00 +0100290 {
291 .id = AT91RM9200_ID_PIOA,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800292 .regbase = AT91RM9200_BASE_PIOA,
Andrew Victorf2173832006-09-27 13:23:00 +0100293 }, {
294 .id = AT91RM9200_ID_PIOB,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800295 .regbase = AT91RM9200_BASE_PIOB,
Andrew Victorf2173832006-09-27 13:23:00 +0100296 }, {
297 .id = AT91RM9200_ID_PIOC,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800298 .regbase = AT91RM9200_BASE_PIOC,
Andrew Victorf2173832006-09-27 13:23:00 +0100299 }, {
300 .id = AT91RM9200_ID_PIOD,
Jean-Christophe PLAGNIOL-VILLARD80e91cb2011-09-16 23:37:50 +0800301 .regbase = AT91RM9200_BASE_PIOD,
Andrew Victorf2173832006-09-27 13:23:00 +0100302 }
303};
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100304
Nicolas Pitrec9dfafb2011-08-02 10:21:36 -0400305static void at91rm9200_idle(void)
306{
307 /*
308 * Disable the processor clock. The processor will be automatically
309 * re-enabled by an interrupt or by a reset.
310 */
Jean-Christophe PLAGNIOL-VILLARDb5514952011-11-25 09:59:46 +0800311 at91_pmc_write(AT91_PMC_SCDR, AT91_PMC_PCK);
Nicolas Pitrec9dfafb2011-08-02 10:21:36 -0400312}
313
Robin Holt7b6d8642013-07-08 16:01:40 -0700314static void at91rm9200_restart(enum reboot_mode reboot_mode, const char *cmd)
Andrew Victor1f4fd0a2006-11-30 10:01:47 +0100315{
316 /*
317 * Perform a hardware reset with the use of the Watchdog timer.
318 */
Jean-Christophe PLAGNIOL-VILLARD5e9cf5e2012-02-20 11:07:39 +0100319 at91_st_write(AT91_ST_WDMR, AT91_ST_RSTEN | AT91_ST_EXTEN | 1);
320 at91_st_write(AT91_ST_CR, AT91_ST_WDRST);
Andrew Victor1f4fd0a2006-11-30 10:01:47 +0100321}
322
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100323/* --------------------------------------------------------------------
324 * AT91RM9200 processor initialization
325 * -------------------------------------------------------------------- */
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800326static void __init at91rm9200_map_io(void)
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100327{
328 /* Map peripherals */
Jean-Christophe PLAGNIOL-VILLARDf0051d82011-05-10 03:20:09 +0800329 at91_init_sram(0, AT91RM9200_SRAM_BASE, AT91RM9200_SRAM_SIZE);
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800330}
Andrew Victor2eeaaa22006-09-27 10:50:59 +0100331
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800332static void __init at91rm9200_ioremap_registers(void)
333{
Jean-Christophe PLAGNIOL-VILLARD5e9cf5e2012-02-20 11:07:39 +0100334 at91rm9200_ioremap_st(AT91RM9200_BASE_ST);
Jean-Christophe PLAGNIOL-VILLARDf363c402012-02-13 12:58:53 +0800335 at91_ioremap_ramc(0, AT91RM9200_BASE_MC, 256);
Jean-Christophe PLAGNIOL-VILLARD6b625892013-10-16 16:24:57 +0200336 at91_pm_set_standby(at91rm9200_standby);
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800337}
338
Jean-Christophe PLAGNIOL-VILLARD46539372011-04-24 18:20:28 +0800339static void __init at91rm9200_initialize(void)
Jean-Christophe PLAGNIOL-VILLARD1b021a32011-04-28 20:19:32 +0800340{
Nicolas Pitrec9dfafb2011-08-02 10:21:36 -0400341 arm_pm_idle = at91rm9200_idle;
Russell King1b2073e2011-11-03 09:53:29 +0000342 arm_pm_restart = at91rm9200_restart;
Andrew Victor1f4fd0a2006-11-30 10:01:47 +0100343
Andrew Victorf2173832006-09-27 13:23:00 +0100344 /* Initialize GPIO subsystem */
Jean-Christophe PLAGNIOL-VILLARDe57556e32011-04-24 11:40:22 +0800345 at91_gpio_init(at91rm9200_gpio,
346 cpu_is_at91rm9200_bga() ? AT91RM9200_BGA : AT91RM9200_PQFP);
SAN People73a59c12006-01-09 17:05:41 +0000347}
348
Andrew Victorf2173832006-09-27 13:23:00 +0100349
350/* --------------------------------------------------------------------
351 * Interrupt initialization
352 * -------------------------------------------------------------------- */
353
Andrew Victorba854e12006-07-05 17:22:52 +0100354/*
355 * The default interrupt priority levels (0 = lowest, 7 = highest).
356 */
357static unsigned int at91rm9200_default_irq_priority[NR_AIC_IRQS] __initdata = {
358 7, /* Advanced Interrupt Controller (FIQ) */
359 7, /* System Peripherals */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100360 1, /* Parallel IO Controller A */
361 1, /* Parallel IO Controller B */
362 1, /* Parallel IO Controller C */
363 1, /* Parallel IO Controller D */
364 5, /* USART 0 */
365 5, /* USART 1 */
366 5, /* USART 2 */
367 5, /* USART 3 */
Andrew Victorba854e12006-07-05 17:22:52 +0100368 0, /* Multimedia Card Interface */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100369 2, /* USB Device Port */
370 6, /* Two-Wire Interface */
371 5, /* Serial Peripheral Interface */
372 4, /* Serial Synchronous Controller 0 */
373 4, /* Serial Synchronous Controller 1 */
374 4, /* Serial Synchronous Controller 2 */
Andrew Victorba854e12006-07-05 17:22:52 +0100375 0, /* Timer Counter 0 */
376 0, /* Timer Counter 1 */
377 0, /* Timer Counter 2 */
378 0, /* Timer Counter 3 */
379 0, /* Timer Counter 4 */
380 0, /* Timer Counter 5 */
Andrew Victor7cbed2b2007-11-20 08:46:53 +0100381 2, /* USB Host port */
Andrew Victorba854e12006-07-05 17:22:52 +0100382 3, /* Ethernet MAC */
383 0, /* Advanced Interrupt Controller (IRQ0) */
384 0, /* Advanced Interrupt Controller (IRQ1) */
385 0, /* Advanced Interrupt Controller (IRQ2) */
386 0, /* Advanced Interrupt Controller (IRQ3) */
387 0, /* Advanced Interrupt Controller (IRQ4) */
388 0, /* Advanced Interrupt Controller (IRQ5) */
389 0 /* Advanced Interrupt Controller (IRQ6) */
390};
391
Ludovic Desroches84ddb082013-03-22 13:24:09 +0000392AT91_SOC_START(at91rm9200)
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800393 .map_io = at91rm9200_map_io,
Jean-Christophe PLAGNIOL-VILLARD92100c12011-04-23 15:28:34 +0800394 .default_irq_priority = at91rm9200_default_irq_priority,
Jean-Christophe PLAGNIOL-VILLARD546c8302013-06-01 16:40:11 +0200395 .extern_irq = (1 << AT91RM9200_ID_IRQ0) | (1 << AT91RM9200_ID_IRQ1)
396 | (1 << AT91RM9200_ID_IRQ2) | (1 << AT91RM9200_ID_IRQ3)
397 | (1 << AT91RM9200_ID_IRQ4) | (1 << AT91RM9200_ID_IRQ5)
398 | (1 << AT91RM9200_ID_IRQ6),
Jean-Christophe PLAGNIOL-VILLARDcfa5a1f2011-10-14 01:17:18 +0800399 .ioremap_registers = at91rm9200_ioremap_registers,
Jean-Christophe PLAGNIOL-VILLARD51ddec72011-04-24 18:15:34 +0800400 .register_clocks = at91rm9200_register_clocks,
Jean-Christophe PLAGNIOL-VILLARD21d08b92011-04-23 15:28:34 +0800401 .init = at91rm9200_initialize,
Jean-Christophe PLAGNIOL-VILLARD8d39e0fd02012-08-16 17:36:55 +0800402AT91_SOC_END