blob: 3ac9dec9a03852f921070ecc0f992e10b5650e8f [file] [log] [blame]
Russell Kinge3887712010-01-14 13:30:16 +00001/*
Sudeep Holla0b7402d2015-05-18 16:29:40 +01002 * linux/drivers/clocksource/timer-sp.c
Russell Kinge3887712010-01-14 13:30:16 +00003 *
4 * Copyright (C) 1999 - 2003 ARM Limited
5 * Copyright (C) 2000 Deep Blue Solutions Ltd
6 *
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
20 */
Russell King7ff550d2011-05-12 13:31:48 +010021#include <linux/clk.h>
Russell Kinge3887712010-01-14 13:30:16 +000022#include <linux/clocksource.h>
23#include <linux/clockchips.h>
Russell King7ff550d2011-05-12 13:31:48 +010024#include <linux/err.h>
Russell Kinge3887712010-01-14 13:30:16 +000025#include <linux/interrupt.h>
26#include <linux/irq.h>
27#include <linux/io.h>
Rob Herring7a0eca72013-03-25 11:23:52 -050028#include <linux/of.h>
29#include <linux/of_address.h>
30#include <linux/of_irq.h>
Stephen Boyd38ff87f2013-06-01 23:39:40 -070031#include <linux/sched_clock.h>
Russell Kinge3887712010-01-14 13:30:16 +000032
Sudeep Holla0b7402d2015-05-18 16:29:40 +010033#include <clocksource/timer-sp804.h>
34
35#include "timer-sp.h"
Russell Kinge3887712010-01-14 13:30:16 +000036
Rob Herring7a0eca72013-03-25 11:23:52 -050037static long __init sp804_get_clock_rate(struct clk *clk)
Russell King7ff550d2011-05-12 13:31:48 +010038{
Russell King7ff550d2011-05-12 13:31:48 +010039 long rate;
40 int err;
41
Russell King6f5ad962011-09-22 11:38:40 +010042 err = clk_prepare(clk);
43 if (err) {
Rob Herring7a0eca72013-03-25 11:23:52 -050044 pr_err("sp804: clock failed to prepare: %d\n", err);
Russell King6f5ad962011-09-22 11:38:40 +010045 clk_put(clk);
46 return err;
47 }
48
Russell King7ff550d2011-05-12 13:31:48 +010049 err = clk_enable(clk);
50 if (err) {
Rob Herring7a0eca72013-03-25 11:23:52 -050051 pr_err("sp804: clock failed to enable: %d\n", err);
Russell King6f5ad962011-09-22 11:38:40 +010052 clk_unprepare(clk);
Russell King7ff550d2011-05-12 13:31:48 +010053 clk_put(clk);
54 return err;
55 }
56
57 rate = clk_get_rate(clk);
58 if (rate < 0) {
Rob Herring7a0eca72013-03-25 11:23:52 -050059 pr_err("sp804: clock failed to get rate: %ld\n", rate);
Russell King7ff550d2011-05-12 13:31:48 +010060 clk_disable(clk);
Russell King6f5ad962011-09-22 11:38:40 +010061 clk_unprepare(clk);
Russell King7ff550d2011-05-12 13:31:48 +010062 clk_put(clk);
63 }
64
65 return rate;
66}
67
Rob Herringa7bf6162011-12-12 15:29:08 -060068static void __iomem *sched_clock_base;
69
Stephen Boyd9b12f3a2013-11-15 15:26:09 -080070static u64 notrace sp804_read(void)
Rob Herringa7bf6162011-12-12 15:29:08 -060071{
72 return ~readl_relaxed(sched_clock_base + TIMER_VALUE);
73}
74
Sudeep Holla1e5f0512015-05-18 16:29:04 +010075void __init sp804_timer_disable(void __iomem *base)
76{
77 writel(0, base + TIMER_CTRL);
78}
79
Daniel Lezcano2ef25382016-06-06 23:28:01 +020080int __init __sp804_clocksource_and_sched_clock_init(void __iomem *base,
Rob Herringa7bf6162011-12-12 15:29:08 -060081 const char *name,
Rob Herring7a0eca72013-03-25 11:23:52 -050082 struct clk *clk,
Rob Herringa7bf6162011-12-12 15:29:08 -060083 int use_sched_clock)
Russell Kinge3887712010-01-14 13:30:16 +000084{
Rob Herring7a0eca72013-03-25 11:23:52 -050085 long rate;
86
87 if (!clk) {
88 clk = clk_get_sys("sp804", name);
89 if (IS_ERR(clk)) {
90 pr_err("sp804: clock not found: %d\n",
91 (int)PTR_ERR(clk));
Daniel Lezcano2ef25382016-06-06 23:28:01 +020092 return PTR_ERR(clk);
Rob Herring7a0eca72013-03-25 11:23:52 -050093 }
94 }
95
96 rate = sp804_get_clock_rate(clk);
Russell King7ff550d2011-05-12 13:31:48 +010097 if (rate < 0)
Daniel Lezcano2ef25382016-06-06 23:28:01 +020098 return -EINVAL;
Russell King7ff550d2011-05-12 13:31:48 +010099
Russell Kinge3887712010-01-14 13:30:16 +0000100 /* setup timer 0 as free-running clocksource */
Russell Kingbfe45e02011-05-08 15:33:30 +0100101 writel(0, base + TIMER_CTRL);
102 writel(0xffffffff, base + TIMER_LOAD);
103 writel(0xffffffff, base + TIMER_VALUE);
Russell Kinge3887712010-01-14 13:30:16 +0000104 writel(TIMER_CTRL_32BIT | TIMER_CTRL_ENABLE | TIMER_CTRL_PERIODIC,
Russell Kingbfe45e02011-05-08 15:33:30 +0100105 base + TIMER_CTRL);
Russell Kinge3887712010-01-14 13:30:16 +0000106
Russell Kingfb593cf2011-05-12 12:08:23 +0100107 clocksource_mmio_init(base + TIMER_VALUE, name,
Russell King7ff550d2011-05-12 13:31:48 +0100108 rate, 200, 32, clocksource_mmio_readl_down);
Rob Herringa7bf6162011-12-12 15:29:08 -0600109
110 if (use_sched_clock) {
111 sched_clock_base = base;
Stephen Boyd9b12f3a2013-11-15 15:26:09 -0800112 sched_clock_register(sp804_read, 32, rate);
Rob Herringa7bf6162011-12-12 15:29:08 -0600113 }
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200114
115 return 0;
Russell Kinge3887712010-01-14 13:30:16 +0000116}
117
118
119static void __iomem *clkevt_base;
Russell King23828a72011-05-12 15:45:16 +0100120static unsigned long clkevt_reload;
Russell Kinge3887712010-01-14 13:30:16 +0000121
122/*
123 * IRQ handler for the timer
124 */
125static irqreturn_t sp804_timer_interrupt(int irq, void *dev_id)
126{
127 struct clock_event_device *evt = dev_id;
128
129 /* clear the interrupt */
130 writel(1, clkevt_base + TIMER_INTCLR);
131
132 evt->event_handler(evt);
133
134 return IRQ_HANDLED;
135}
136
Viresh Kumardaea7282015-07-06 15:39:19 +0530137static inline void timer_shutdown(struct clock_event_device *evt)
Russell Kinge3887712010-01-14 13:30:16 +0000138{
Viresh Kumardaea7282015-07-06 15:39:19 +0530139 writel(0, clkevt_base + TIMER_CTRL);
140}
Russell Kinge3887712010-01-14 13:30:16 +0000141
Viresh Kumardaea7282015-07-06 15:39:19 +0530142static int sp804_shutdown(struct clock_event_device *evt)
143{
144 timer_shutdown(evt);
145 return 0;
146}
147
148static int sp804_set_periodic(struct clock_event_device *evt)
149{
150 unsigned long ctrl = TIMER_CTRL_32BIT | TIMER_CTRL_IE |
151 TIMER_CTRL_PERIODIC | TIMER_CTRL_ENABLE;
152
153 timer_shutdown(evt);
154 writel(clkevt_reload, clkevt_base + TIMER_LOAD);
Russell Kinge3887712010-01-14 13:30:16 +0000155 writel(ctrl, clkevt_base + TIMER_CTRL);
Viresh Kumardaea7282015-07-06 15:39:19 +0530156 return 0;
Russell Kinge3887712010-01-14 13:30:16 +0000157}
158
159static int sp804_set_next_event(unsigned long next,
160 struct clock_event_device *evt)
161{
Viresh Kumardaea7282015-07-06 15:39:19 +0530162 unsigned long ctrl = TIMER_CTRL_32BIT | TIMER_CTRL_IE |
163 TIMER_CTRL_ONESHOT | TIMER_CTRL_ENABLE;
Russell Kinge3887712010-01-14 13:30:16 +0000164
165 writel(next, clkevt_base + TIMER_LOAD);
Viresh Kumardaea7282015-07-06 15:39:19 +0530166 writel(ctrl, clkevt_base + TIMER_CTRL);
Russell Kinge3887712010-01-14 13:30:16 +0000167
168 return 0;
169}
170
171static struct clock_event_device sp804_clockevent = {
Viresh Kumardaea7282015-07-06 15:39:19 +0530172 .features = CLOCK_EVT_FEAT_PERIODIC |
173 CLOCK_EVT_FEAT_ONESHOT |
174 CLOCK_EVT_FEAT_DYNIRQ,
175 .set_state_shutdown = sp804_shutdown,
176 .set_state_periodic = sp804_set_periodic,
177 .set_state_oneshot = sp804_shutdown,
178 .tick_resume = sp804_shutdown,
179 .set_next_event = sp804_set_next_event,
180 .rating = 300,
Russell Kinge3887712010-01-14 13:30:16 +0000181};
182
183static struct irqaction sp804_timer_irq = {
184 .name = "timer",
Michael Opdenacker728fae62013-10-14 04:42:20 +0100185 .flags = IRQF_TIMER | IRQF_IRQPOLL,
Russell Kinge3887712010-01-14 13:30:16 +0000186 .handler = sp804_timer_interrupt,
187 .dev_id = &sp804_clockevent,
188};
189
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200190int __init __sp804_clockevents_init(void __iomem *base, unsigned int irq, struct clk *clk, const char *name)
Russell Kinge3887712010-01-14 13:30:16 +0000191{
192 struct clock_event_device *evt = &sp804_clockevent;
Rob Herring7a0eca72013-03-25 11:23:52 -0500193 long rate;
Russell King23828a72011-05-12 15:45:16 +0100194
Rob Herring7a0eca72013-03-25 11:23:52 -0500195 if (!clk)
196 clk = clk_get_sys("sp804", name);
197 if (IS_ERR(clk)) {
198 pr_err("sp804: %s clock not found: %d\n", name,
199 (int)PTR_ERR(clk));
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200200 return PTR_ERR(clk);
Rob Herring7a0eca72013-03-25 11:23:52 -0500201 }
202
203 rate = sp804_get_clock_rate(clk);
Russell King23828a72011-05-12 15:45:16 +0100204 if (rate < 0)
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200205 return -EINVAL;
Russell Kinge3887712010-01-14 13:30:16 +0000206
207 clkevt_base = base;
Russell King23828a72011-05-12 15:45:16 +0100208 clkevt_reload = DIV_ROUND_CLOSEST(rate, HZ);
Russell King57cc4f72011-05-12 15:31:13 +0100209 evt->name = name;
210 evt->irq = irq;
Will Deaconea3aacf2012-11-23 18:55:30 +0100211 evt->cpumask = cpu_possible_mask;
Russell Kinge3887712010-01-14 13:30:16 +0000212
Rob Herring7a0eca72013-03-25 11:23:52 -0500213 writel(0, base + TIMER_CTRL);
214
Russell King57cc4f72011-05-12 15:31:13 +0100215 setup_irq(irq, &sp804_timer_irq);
Linus Walleij7c324d82011-12-21 13:25:34 +0100216 clockevents_config_and_register(evt, rate, 0xf, 0xffffffff);
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200217
218 return 0;
Russell Kinge3887712010-01-14 13:30:16 +0000219}
Rob Herring7a0eca72013-03-25 11:23:52 -0500220
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200221static int __init sp804_of_init(struct device_node *np)
Rob Herring7a0eca72013-03-25 11:23:52 -0500222{
223 static bool initialized = false;
224 void __iomem *base;
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200225 int irq, ret = -EINVAL;
Rob Herring7a0eca72013-03-25 11:23:52 -0500226 u32 irq_num = 0;
227 struct clk *clk1, *clk2;
228 const char *name = of_get_property(np, "compatible", NULL);
229
230 base = of_iomap(np, 0);
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200231 if (!base)
232 return -ENXIO;
Rob Herring7a0eca72013-03-25 11:23:52 -0500233
234 /* Ensure timers are disabled */
235 writel(0, base + TIMER_CTRL);
236 writel(0, base + TIMER_2_BASE + TIMER_CTRL);
237
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200238 if (initialized || !of_device_is_available(np)) {
239 ret = -EINVAL;
Rob Herring7a0eca72013-03-25 11:23:52 -0500240 goto err;
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200241 }
Rob Herring7a0eca72013-03-25 11:23:52 -0500242
243 clk1 = of_clk_get(np, 0);
244 if (IS_ERR(clk1))
245 clk1 = NULL;
246
Rob Herring1bde9902014-05-29 16:01:34 -0500247 /* Get the 2nd clock if the timer has 3 timer clocks */
Rob Herring7a0eca72013-03-25 11:23:52 -0500248 if (of_count_phandle_with_args(np, "clocks", "#clock-cells") == 3) {
249 clk2 = of_clk_get(np, 1);
250 if (IS_ERR(clk2)) {
251 pr_err("sp804: %s clock not found: %d\n", np->name,
252 (int)PTR_ERR(clk2));
Rob Herring1bde9902014-05-29 16:01:34 -0500253 clk2 = NULL;
Rob Herring7a0eca72013-03-25 11:23:52 -0500254 }
255 } else
256 clk2 = clk1;
257
258 irq = irq_of_parse_and_map(np, 0);
259 if (irq <= 0)
260 goto err;
261
262 of_property_read_u32(np, "arm,sp804-has-irq", &irq_num);
263 if (irq_num == 2) {
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200264
265 ret = __sp804_clockevents_init(base + TIMER_2_BASE, irq, clk2, name);
266 if (ret)
267 goto err;
268
269 ret = __sp804_clocksource_and_sched_clock_init(base, name, clk1, 1);
270 if (ret)
271 goto err;
Rob Herring7a0eca72013-03-25 11:23:52 -0500272 } else {
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200273
274 ret = __sp804_clockevents_init(base, irq, clk1 , name);
275 if (ret)
276 goto err;
277
278 ret =__sp804_clocksource_and_sched_clock_init(base + TIMER_2_BASE,
279 name, clk2, 1);
280 if (ret)
281 goto err;
Rob Herring7a0eca72013-03-25 11:23:52 -0500282 }
283 initialized = true;
284
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200285 return 0;
Rob Herring7a0eca72013-03-25 11:23:52 -0500286err:
287 iounmap(base);
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200288 return ret;
Rob Herring7a0eca72013-03-25 11:23:52 -0500289}
Daniel Lezcano17273392017-05-26 16:56:11 +0200290TIMER_OF_DECLARE(sp804, "arm,sp804", sp804_of_init);
Rob Herring870e2922013-03-13 15:31:12 -0500291
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200292static int __init integrator_cp_of_init(struct device_node *np)
Rob Herring870e2922013-03-13 15:31:12 -0500293{
294 static int init_count = 0;
295 void __iomem *base;
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200296 int irq, ret = -EINVAL;
Rob Herring870e2922013-03-13 15:31:12 -0500297 const char *name = of_get_property(np, "compatible", NULL);
Linus Walleij9cf31382014-01-10 15:54:34 +0100298 struct clk *clk;
Rob Herring870e2922013-03-13 15:31:12 -0500299
300 base = of_iomap(np, 0);
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200301 if (!base) {
Rafał Miłeckiac9ce6d2017-03-09 10:47:10 +0100302 pr_err("Failed to iomap\n");
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200303 return -ENXIO;
304 }
305
Linus Walleij9cf31382014-01-10 15:54:34 +0100306 clk = of_clk_get(np, 0);
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200307 if (IS_ERR(clk)) {
Rafał Miłeckiac9ce6d2017-03-09 10:47:10 +0100308 pr_err("Failed to get clock\n");
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200309 return PTR_ERR(clk);
310 }
Rob Herring870e2922013-03-13 15:31:12 -0500311
312 /* Ensure timer is disabled */
313 writel(0, base + TIMER_CTRL);
314
315 if (init_count == 2 || !of_device_is_available(np))
316 goto err;
317
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200318 if (!init_count) {
319 ret = __sp804_clocksource_and_sched_clock_init(base, name, clk, 0);
320 if (ret)
321 goto err;
322 } else {
Rob Herring870e2922013-03-13 15:31:12 -0500323 irq = irq_of_parse_and_map(np, 0);
324 if (irq <= 0)
325 goto err;
326
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200327 ret = __sp804_clockevents_init(base, irq, clk, name);
328 if (ret)
329 goto err;
Rob Herring870e2922013-03-13 15:31:12 -0500330 }
331
332 init_count++;
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200333 return 0;
Rob Herring870e2922013-03-13 15:31:12 -0500334err:
335 iounmap(base);
Daniel Lezcano2ef25382016-06-06 23:28:01 +0200336 return ret;
Rob Herring870e2922013-03-13 15:31:12 -0500337}
Daniel Lezcano17273392017-05-26 16:56:11 +0200338TIMER_OF_DECLARE(intcp, "arm,integrator-cp-timer", integrator_cp_of_init);