blob: fd92a813865b70388e625b3427cda53ca05375d0 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080041struct dp_link_dpll {
42 int link_bw;
43 struct dpll dpll;
44};
45
46static const struct dp_link_dpll gen4_dpll[] = {
47 { DP_LINK_BW_1_62,
48 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
49 { DP_LINK_BW_2_7,
50 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
51};
52
53static const struct dp_link_dpll pch_dpll[] = {
54 { DP_LINK_BW_1_62,
55 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
56 { DP_LINK_BW_2_7,
57 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
58};
59
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080060static const struct dp_link_dpll vlv_dpll[] = {
61 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080062 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080063 { DP_LINK_BW_2_7,
64 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
65};
66
Chon Ming Leeef9348c2014-04-09 13:28:18 +030067/*
68 * CHV supports eDP 1.4 that have more link rates.
69 * Below only provides the fixed rate but exclude variable rate.
70 */
71static const struct dp_link_dpll chv_dpll[] = {
72 /*
73 * CHV requires to program fractional division for m2.
74 * m2 is stored in fixed point format using formula below
75 * (m2_int << 22) | m2_fraction
76 */
77 { DP_LINK_BW_1_62, /* m2_int = 32, m2_fraction = 1677722 */
78 { .p1 = 4, .p2 = 2, .n = 1, .m1 = 2, .m2 = 0x819999a } },
79 { DP_LINK_BW_2_7, /* m2_int = 27, m2_fraction = 0 */
80 { .p1 = 4, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } },
81 { DP_LINK_BW_5_4, /* m2_int = 27, m2_fraction = 0 */
82 { .p1 = 2, .p2 = 1, .n = 1, .m1 = 2, .m2 = 0x6c00000 } }
83};
84
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070085/**
86 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
87 * @intel_dp: DP struct
88 *
89 * If a CPU or PCH DP output is attached to an eDP panel, this function
90 * will return true, and false otherwise.
91 */
92static bool is_edp(struct intel_dp *intel_dp)
93{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020094 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
95
96 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070097}
98
Imre Deak68b4d822013-05-08 13:14:06 +030099static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700100{
Imre Deak68b4d822013-05-08 13:14:06 +0300101 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
102
103 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -0700104}
105
Chris Wilsondf0e9242010-09-09 16:20:55 +0100106static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
107{
Paulo Zanonifa90ece2012-10-26 19:05:44 -0200108 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +0100109}
110
Chris Wilsonea5b2132010-08-04 13:50:23 +0100111static void intel_dp_link_down(struct intel_dp *intel_dp);
Jani Nikulaadddaaf2014-03-14 16:51:13 +0200112static bool _edp_panel_vdd_on(struct intel_dp *intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +0100113static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700114
115static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100116intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700117{
Jesse Barnes7183dc22011-07-07 11:10:58 -0700118 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Todd Previte06ea66b2014-01-20 10:19:39 -0700119 struct drm_device *dev = intel_dp->attached_connector->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700120
121 switch (max_link_bw) {
122 case DP_LINK_BW_1_62:
123 case DP_LINK_BW_2_7:
124 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300125 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
Paulo Zanoni9bbfd202014-04-29 11:00:22 -0300126 if (((IS_HASWELL(dev) && !IS_HSW_ULX(dev)) ||
127 INTEL_INFO(dev)->gen >= 8) &&
Todd Previte06ea66b2014-01-20 10:19:39 -0700128 intel_dp->dpcd[DP_DPCD_REV] >= 0x12)
129 max_link_bw = DP_LINK_BW_5_4;
130 else
131 max_link_bw = DP_LINK_BW_2_7;
Imre Deakd4eead52013-07-09 17:05:26 +0300132 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700133 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300134 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
135 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700136 max_link_bw = DP_LINK_BW_1_62;
137 break;
138 }
139 return max_link_bw;
140}
141
Paulo Zanonieeb63242014-05-06 14:56:50 +0300142static u8 intel_dp_max_lane_count(struct intel_dp *intel_dp)
143{
144 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
145 struct drm_device *dev = intel_dig_port->base.base.dev;
146 u8 source_max, sink_max;
147
148 source_max = 4;
149 if (HAS_DDI(dev) && intel_dig_port->port == PORT_A &&
150 (intel_dig_port->saved_port_bits & DDI_A_4_LANES) == 0)
151 source_max = 2;
152
153 sink_max = drm_dp_max_lane_count(intel_dp->dpcd);
154
155 return min(source_max, sink_max);
156}
157
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400158/*
159 * The units on the numbers in the next two are... bizarre. Examples will
160 * make it clearer; this one parallels an example in the eDP spec.
161 *
162 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
163 *
164 * 270000 * 1 * 8 / 10 == 216000
165 *
166 * The actual data capacity of that configuration is 2.16Gbit/s, so the
167 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
168 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
169 * 119000. At 18bpp that's 2142000 kilobits per second.
170 *
171 * Thus the strange-looking division by 10 in intel_dp_link_required, to
172 * get the result in decakilobits instead of kilobits.
173 */
174
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700175static int
Keith Packardc8982612012-01-25 08:16:25 -0800176intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700177{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400178 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700179}
180
181static int
Dave Airliefe27d532010-06-30 11:46:17 +1000182intel_dp_max_data_rate(int max_link_clock, int max_lanes)
183{
184 return (max_link_clock * max_lanes * 8) / 10;
185}
186
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000187static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700188intel_dp_mode_valid(struct drm_connector *connector,
189 struct drm_display_mode *mode)
190{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100191 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300192 struct intel_connector *intel_connector = to_intel_connector(connector);
193 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100194 int target_clock = mode->clock;
195 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700196
Jani Nikuladd06f902012-10-19 14:51:50 +0300197 if (is_edp(intel_dp) && fixed_mode) {
198 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100199 return MODE_PANEL;
200
Jani Nikuladd06f902012-10-19 14:51:50 +0300201 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100202 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200203
204 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100205 }
206
Daniel Vetter36008362013-03-27 00:44:59 +0100207 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
Paulo Zanonieeb63242014-05-06 14:56:50 +0300208 max_lanes = intel_dp_max_lane_count(intel_dp);
Daniel Vetter36008362013-03-27 00:44:59 +0100209
210 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
211 mode_rate = intel_dp_link_required(target_clock, 18);
212
213 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200214 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700215
216 if (mode->clock < 10000)
217 return MODE_CLOCK_LOW;
218
Daniel Vetter0af78a22012-05-23 11:30:55 +0200219 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
220 return MODE_H_ILLEGAL;
221
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700222 return MODE_OK;
223}
224
225static uint32_t
226pack_aux(uint8_t *src, int src_bytes)
227{
228 int i;
229 uint32_t v = 0;
230
231 if (src_bytes > 4)
232 src_bytes = 4;
233 for (i = 0; i < src_bytes; i++)
234 v |= ((uint32_t) src[i]) << ((3-i) * 8);
235 return v;
236}
237
238static void
239unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
240{
241 int i;
242 if (dst_bytes > 4)
243 dst_bytes = 4;
244 for (i = 0; i < dst_bytes; i++)
245 dst[i] = src >> ((3-i) * 8);
246}
247
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700248/* hrawclock is 1/4 the FSB frequency */
249static int
250intel_hrawclk(struct drm_device *dev)
251{
252 struct drm_i915_private *dev_priv = dev->dev_private;
253 uint32_t clkcfg;
254
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530255 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
256 if (IS_VALLEYVIEW(dev))
257 return 200;
258
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700259 clkcfg = I915_READ(CLKCFG);
260 switch (clkcfg & CLKCFG_FSB_MASK) {
261 case CLKCFG_FSB_400:
262 return 100;
263 case CLKCFG_FSB_533:
264 return 133;
265 case CLKCFG_FSB_667:
266 return 166;
267 case CLKCFG_FSB_800:
268 return 200;
269 case CLKCFG_FSB_1067:
270 return 266;
271 case CLKCFG_FSB_1333:
272 return 333;
273 /* these two are just a guess; one of them might be right */
274 case CLKCFG_FSB_1600:
275 case CLKCFG_FSB_1600_ALT:
276 return 400;
277 default:
278 return 133;
279 }
280}
281
Jani Nikulabf13e812013-09-06 07:40:05 +0300282static void
283intel_dp_init_panel_power_sequencer(struct drm_device *dev,
284 struct intel_dp *intel_dp,
285 struct edp_power_seq *out);
286static void
287intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
288 struct intel_dp *intel_dp,
289 struct edp_power_seq *out);
290
291static enum pipe
292vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
293{
294 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
295 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
296 struct drm_device *dev = intel_dig_port->base.base.dev;
297 struct drm_i915_private *dev_priv = dev->dev_private;
298 enum port port = intel_dig_port->port;
299 enum pipe pipe;
300
301 /* modeset should have pipe */
302 if (crtc)
303 return to_intel_crtc(crtc)->pipe;
304
305 /* init time, try to find a pipe with this port selected */
306 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
307 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
308 PANEL_PORT_SELECT_MASK;
309 if (port_sel == PANEL_PORT_SELECT_DPB_VLV && port == PORT_B)
310 return pipe;
311 if (port_sel == PANEL_PORT_SELECT_DPC_VLV && port == PORT_C)
312 return pipe;
313 }
314
315 /* shrug */
316 return PIPE_A;
317}
318
319static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
320{
321 struct drm_device *dev = intel_dp_to_dev(intel_dp);
322
323 if (HAS_PCH_SPLIT(dev))
324 return PCH_PP_CONTROL;
325 else
326 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
327}
328
329static u32 _pp_stat_reg(struct intel_dp *intel_dp)
330{
331 struct drm_device *dev = intel_dp_to_dev(intel_dp);
332
333 if (HAS_PCH_SPLIT(dev))
334 return PCH_PP_STATUS;
335 else
336 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
337}
338
Daniel Vetter4be73782014-01-17 14:39:48 +0100339static bool edp_have_panel_power(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700340{
Paulo Zanoni30add222012-10-26 19:05:45 -0200341 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700342 struct drm_i915_private *dev_priv = dev->dev_private;
343
Jani Nikulabf13e812013-09-06 07:40:05 +0300344 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700345}
346
Daniel Vetter4be73782014-01-17 14:39:48 +0100347static bool edp_have_panel_vdd(struct intel_dp *intel_dp)
Keith Packardebf33b12011-09-29 15:53:27 -0700348{
Paulo Zanoni30add222012-10-26 19:05:45 -0200349 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700350 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakbb4932c2014-04-14 20:24:33 +0300351 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
352 struct intel_encoder *intel_encoder = &intel_dig_port->base;
353 enum intel_display_power_domain power_domain;
Keith Packardebf33b12011-09-29 15:53:27 -0700354
Imre Deakbb4932c2014-04-14 20:24:33 +0300355 power_domain = intel_display_port_power_domain(intel_encoder);
356 return intel_display_power_enabled(dev_priv, power_domain) &&
Paulo Zanoniefbc20a2014-04-01 14:55:09 -0300357 (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700358}
359
Keith Packard9b984da2011-09-19 13:54:47 -0700360static void
361intel_dp_check_edp(struct intel_dp *intel_dp)
362{
Paulo Zanoni30add222012-10-26 19:05:45 -0200363 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700364 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700365
Keith Packard9b984da2011-09-19 13:54:47 -0700366 if (!is_edp(intel_dp))
367 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700368
Daniel Vetter4be73782014-01-17 14:39:48 +0100369 if (!edp_have_panel_power(intel_dp) && !edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700370 WARN(1, "eDP powered off while attempting aux channel communication.\n");
371 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300372 I915_READ(_pp_stat_reg(intel_dp)),
373 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700374 }
375}
376
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100377static uint32_t
378intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
379{
380 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
381 struct drm_device *dev = intel_dig_port->base.base.dev;
382 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300383 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100384 uint32_t status;
385 bool done;
386
Daniel Vetteref04f002012-12-01 21:03:59 +0100387#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100388 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300389 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300390 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100391 else
392 done = wait_for_atomic(C, 10) == 0;
393 if (!done)
394 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
395 has_aux_irq);
396#undef C
397
398 return status;
399}
400
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000401static uint32_t i9xx_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
402{
403 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
404 struct drm_device *dev = intel_dig_port->base.base.dev;
405
406 /*
407 * The clock divider is based off the hrawclk, and would like to run at
408 * 2MHz. So, take the hrawclk value and divide by 2 and use that
409 */
410 return index ? 0 : intel_hrawclk(dev) / 2;
411}
412
413static uint32_t ilk_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
414{
415 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
416 struct drm_device *dev = intel_dig_port->base.base.dev;
417
418 if (index)
419 return 0;
420
421 if (intel_dig_port->port == PORT_A) {
422 if (IS_GEN6(dev) || IS_GEN7(dev))
423 return 200; /* SNB & IVB eDP input clock at 400Mhz */
424 else
425 return 225; /* eDP input clock at 450Mhz */
426 } else {
427 return DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
428 }
429}
430
431static uint32_t hsw_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300432{
433 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
434 struct drm_device *dev = intel_dig_port->base.base.dev;
435 struct drm_i915_private *dev_priv = dev->dev_private;
436
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000437 if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100438 if (index)
439 return 0;
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000440 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300441 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
442 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100443 switch (index) {
444 case 0: return 63;
445 case 1: return 72;
446 default: return 0;
447 }
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000448 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100449 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300450 }
451}
452
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000453static uint32_t vlv_get_aux_clock_divider(struct intel_dp *intel_dp, int index)
454{
455 return index ? 0 : 100;
456}
457
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000458static uint32_t i9xx_get_aux_send_ctl(struct intel_dp *intel_dp,
459 bool has_aux_irq,
460 int send_bytes,
461 uint32_t aux_clock_divider)
462{
463 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
464 struct drm_device *dev = intel_dig_port->base.base.dev;
465 uint32_t precharge, timeout;
466
467 if (IS_GEN6(dev))
468 precharge = 3;
469 else
470 precharge = 5;
471
472 if (IS_BROADWELL(dev) && intel_dp->aux_ch_ctl_reg == DPA_AUX_CH_CTL)
473 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
474 else
475 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
476
477 return DP_AUX_CH_CTL_SEND_BUSY |
Damien Lespiau788d4432014-01-20 15:52:31 +0000478 DP_AUX_CH_CTL_DONE |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000479 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000480 DP_AUX_CH_CTL_TIME_OUT_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000481 timeout |
Damien Lespiau788d4432014-01-20 15:52:31 +0000482 DP_AUX_CH_CTL_RECEIVE_ERROR |
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000483 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
484 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
Damien Lespiau788d4432014-01-20 15:52:31 +0000485 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000486}
487
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700488static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100489intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700490 uint8_t *send, int send_bytes,
491 uint8_t *recv, int recv_size)
492{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200493 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
494 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700495 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300496 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700497 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100498 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100499 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700500 uint32_t status;
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000501 int try, clock = 0;
Daniel Vetter4e6b7882014-02-07 16:33:20 +0100502 bool has_aux_irq = HAS_AUX_IRQ(dev);
Jani Nikula884f19e2014-03-14 16:51:14 +0200503 bool vdd;
504
505 vdd = _edp_panel_vdd_on(intel_dp);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100506
507 /* dp aux is extremely sensitive to irq latency, hence request the
508 * lowest possible wakeup latency and so prevent the cpu from going into
509 * deep sleep states.
510 */
511 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700512
Keith Packard9b984da2011-09-19 13:54:47 -0700513 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800514
Paulo Zanonic67a4702013-08-19 13:18:09 -0300515 intel_aux_display_runtime_get(dev_priv);
516
Jesse Barnes11bee432011-08-01 15:02:20 -0700517 /* Try to wait for any previous AUX channel activity */
518 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100519 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700520 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
521 break;
522 msleep(1);
523 }
524
525 if (try == 3) {
526 WARN(1, "dp_aux_ch not started status 0x%08x\n",
527 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100528 ret = -EBUSY;
529 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100530 }
531
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300532 /* Only 5 data registers! */
533 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
534 ret = -E2BIG;
535 goto out;
536 }
537
Damien Lespiauec5b01d2014-01-21 13:35:39 +0000538 while ((aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, clock++))) {
Damien Lespiau153b1102014-01-21 13:37:15 +0000539 u32 send_ctl = intel_dp->get_aux_send_ctl(intel_dp,
540 has_aux_irq,
541 send_bytes,
542 aux_clock_divider);
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000543
Chris Wilsonbc866252013-07-21 16:00:03 +0100544 /* Must try at least 3 times according to DP spec */
545 for (try = 0; try < 5; try++) {
546 /* Load the send data into the aux channel data registers */
547 for (i = 0; i < send_bytes; i += 4)
548 I915_WRITE(ch_data + i,
549 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400550
Chris Wilsonbc866252013-07-21 16:00:03 +0100551 /* Send the command and wait for it to complete */
Damien Lespiau5ed12a12014-01-20 15:52:30 +0000552 I915_WRITE(ch_ctl, send_ctl);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100553
Chris Wilsonbc866252013-07-21 16:00:03 +0100554 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400555
Chris Wilsonbc866252013-07-21 16:00:03 +0100556 /* Clear done status and any errors */
557 I915_WRITE(ch_ctl,
558 status |
559 DP_AUX_CH_CTL_DONE |
560 DP_AUX_CH_CTL_TIME_OUT_ERROR |
561 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400562
Chris Wilsonbc866252013-07-21 16:00:03 +0100563 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
564 DP_AUX_CH_CTL_RECEIVE_ERROR))
565 continue;
566 if (status & DP_AUX_CH_CTL_DONE)
567 break;
568 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100569 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700570 break;
571 }
572
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700573 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700574 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100575 ret = -EBUSY;
576 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700577 }
578
579 /* Check for timeout or receive error.
580 * Timeouts occur when the sink is not connected
581 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700582 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700583 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100584 ret = -EIO;
585 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700586 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700587
588 /* Timeouts occur when the device isn't connected, so they're
589 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700590 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800591 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100592 ret = -ETIMEDOUT;
593 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700594 }
595
596 /* Unload any bytes sent back from the other side */
597 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
598 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700599 if (recv_bytes > recv_size)
600 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400601
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100602 for (i = 0; i < recv_bytes; i += 4)
603 unpack_aux(I915_READ(ch_data + i),
604 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700605
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100606 ret = recv_bytes;
607out:
608 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300609 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100610
Jani Nikula884f19e2014-03-14 16:51:14 +0200611 if (vdd)
612 edp_panel_vdd_off(intel_dp, false);
613
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100614 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700615}
616
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300617#define BARE_ADDRESS_SIZE 3
618#define HEADER_SIZE (BARE_ADDRESS_SIZE + 1)
Jani Nikula9d1a1032014-03-14 16:51:15 +0200619static ssize_t
620intel_dp_aux_transfer(struct drm_dp_aux *aux, struct drm_dp_aux_msg *msg)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700621{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200622 struct intel_dp *intel_dp = container_of(aux, struct intel_dp, aux);
623 uint8_t txbuf[20], rxbuf[20];
624 size_t txsize, rxsize;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700625 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700626
Jani Nikula9d1a1032014-03-14 16:51:15 +0200627 txbuf[0] = msg->request << 4;
628 txbuf[1] = msg->address >> 8;
629 txbuf[2] = msg->address & 0xff;
630 txbuf[3] = msg->size - 1;
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300631
Jani Nikula9d1a1032014-03-14 16:51:15 +0200632 switch (msg->request & ~DP_AUX_I2C_MOT) {
633 case DP_AUX_NATIVE_WRITE:
634 case DP_AUX_I2C_WRITE:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300635 txsize = msg->size ? HEADER_SIZE + msg->size : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200636 rxsize = 1;
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200637
Jani Nikula9d1a1032014-03-14 16:51:15 +0200638 if (WARN_ON(txsize > 20))
639 return -E2BIG;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700640
Jani Nikula9d1a1032014-03-14 16:51:15 +0200641 memcpy(txbuf + HEADER_SIZE, msg->buffer, msg->size);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700642
Jani Nikula9d1a1032014-03-14 16:51:15 +0200643 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
644 if (ret > 0) {
645 msg->reply = rxbuf[0] >> 4;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700646
Jani Nikula9d1a1032014-03-14 16:51:15 +0200647 /* Return payload size. */
648 ret = msg->size;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700649 }
Jani Nikula9d1a1032014-03-14 16:51:15 +0200650 break;
651
652 case DP_AUX_NATIVE_READ:
653 case DP_AUX_I2C_READ:
Jani Nikulaa6c8aff02014-04-07 12:37:25 +0300654 txsize = msg->size ? HEADER_SIZE : BARE_ADDRESS_SIZE;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200655 rxsize = msg->size + 1;
656
657 if (WARN_ON(rxsize > 20))
658 return -E2BIG;
659
660 ret = intel_dp_aux_ch(intel_dp, txbuf, txsize, rxbuf, rxsize);
661 if (ret > 0) {
662 msg->reply = rxbuf[0] >> 4;
663 /*
664 * Assume happy day, and copy the data. The caller is
665 * expected to check msg->reply before touching it.
666 *
667 * Return payload size.
668 */
669 ret--;
670 memcpy(msg->buffer, rxbuf + 1, ret);
671 }
672 break;
673
674 default:
675 ret = -EINVAL;
676 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700677 }
Jani Nikulaf51a44b2014-02-11 11:52:05 +0200678
Jani Nikula9d1a1032014-03-14 16:51:15 +0200679 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700680}
681
Jani Nikula9d1a1032014-03-14 16:51:15 +0200682static void
683intel_dp_aux_init(struct intel_dp *intel_dp, struct intel_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700684{
Jani Nikula9d1a1032014-03-14 16:51:15 +0200685 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jani Nikula33ad6622014-03-14 16:51:16 +0200686 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
687 enum port port = intel_dig_port->port;
Jani Nikula0b998362014-03-14 16:51:17 +0200688 const char *name = NULL;
Dave Airlieab2c0672009-12-04 10:55:24 +1000689 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700690
Jani Nikula33ad6622014-03-14 16:51:16 +0200691 switch (port) {
692 case PORT_A:
693 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200694 name = "DPDDC-A";
Dave Airlieab2c0672009-12-04 10:55:24 +1000695 break;
Jani Nikula33ad6622014-03-14 16:51:16 +0200696 case PORT_B:
697 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200698 name = "DPDDC-B";
Jani Nikula33ad6622014-03-14 16:51:16 +0200699 break;
700 case PORT_C:
701 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200702 name = "DPDDC-C";
Jani Nikula33ad6622014-03-14 16:51:16 +0200703 break;
704 case PORT_D:
705 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
Jani Nikula0b998362014-03-14 16:51:17 +0200706 name = "DPDDC-D";
Dave Airlieab2c0672009-12-04 10:55:24 +1000707 break;
708 default:
Jani Nikula33ad6622014-03-14 16:51:16 +0200709 BUG();
Dave Airlieab2c0672009-12-04 10:55:24 +1000710 }
711
Jani Nikula33ad6622014-03-14 16:51:16 +0200712 if (!HAS_DDI(dev))
713 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
David Flynn8316f332010-12-08 16:10:21 +0000714
Jani Nikula0b998362014-03-14 16:51:17 +0200715 intel_dp->aux.name = name;
Jani Nikula9d1a1032014-03-14 16:51:15 +0200716 intel_dp->aux.dev = dev->dev;
717 intel_dp->aux.transfer = intel_dp_aux_transfer;
David Flynn8316f332010-12-08 16:10:21 +0000718
Jani Nikula0b998362014-03-14 16:51:17 +0200719 DRM_DEBUG_KMS("registering %s bus for %s\n", name,
720 connector->base.kdev->kobj.name);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700721
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000722 ret = drm_dp_aux_register(&intel_dp->aux);
Jani Nikula0b998362014-03-14 16:51:17 +0200723 if (ret < 0) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000724 DRM_ERROR("drm_dp_aux_register() for %s failed (%d)\n",
Jani Nikula0b998362014-03-14 16:51:17 +0200725 name, ret);
726 return;
Dave Airlieab2c0672009-12-04 10:55:24 +1000727 }
David Flynn8316f332010-12-08 16:10:21 +0000728
Jani Nikula0b998362014-03-14 16:51:17 +0200729 ret = sysfs_create_link(&connector->base.kdev->kobj,
730 &intel_dp->aux.ddc.dev.kobj,
731 intel_dp->aux.ddc.dev.kobj.name);
732 if (ret < 0) {
733 DRM_ERROR("sysfs_create_link() for %s failed (%d)\n", name, ret);
Dave Airlie4f71d0c2014-06-04 16:02:28 +1000734 drm_dp_aux_unregister(&intel_dp->aux);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700735 }
736}
737
Imre Deak80f65de2014-02-11 17:12:49 +0200738static void
739intel_dp_connector_unregister(struct intel_connector *intel_connector)
740{
741 struct intel_dp *intel_dp = intel_attached_dp(&intel_connector->base);
742
743 sysfs_remove_link(&intel_connector->base.kdev->kobj,
Jani Nikula0b998362014-03-14 16:51:17 +0200744 intel_dp->aux.ddc.dev.kobj.name);
Imre Deak80f65de2014-02-11 17:12:49 +0200745 intel_connector_unregister(intel_connector);
746}
747
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200748static void
Daniel Vetter0e503382014-07-04 11:26:04 -0300749hsw_dp_set_ddi_pll_sel(struct intel_crtc_config *pipe_config, int link_bw)
750{
751 switch (link_bw) {
752 case DP_LINK_BW_1_62:
753 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_810;
754 break;
755 case DP_LINK_BW_2_7:
756 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_1350;
757 break;
758 case DP_LINK_BW_5_4:
759 pipe_config->ddi_pll_sel = PORT_CLK_SEL_LCPLL_2700;
760 break;
761 }
762}
763
764static void
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200765intel_dp_set_clock(struct intel_encoder *encoder,
766 struct intel_crtc_config *pipe_config, int link_bw)
767{
768 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800769 const struct dp_link_dpll *divisor = NULL;
770 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200771
772 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800773 divisor = gen4_dpll;
774 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200775 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800776 divisor = pch_dpll;
777 count = ARRAY_SIZE(pch_dpll);
Chon Ming Leeef9348c2014-04-09 13:28:18 +0300778 } else if (IS_CHERRYVIEW(dev)) {
779 divisor = chv_dpll;
780 count = ARRAY_SIZE(chv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200781 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800782 divisor = vlv_dpll;
783 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200784 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800785
786 if (divisor && count) {
787 for (i = 0; i < count; i++) {
788 if (link_bw == divisor[i].link_bw) {
789 pipe_config->dpll = divisor[i].dpll;
790 pipe_config->clock_set = true;
791 break;
792 }
793 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200794 }
795}
796
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530797static void
798intel_dp_set_m2_n2(struct intel_crtc *crtc, struct intel_link_m_n *m_n)
799{
800 struct drm_device *dev = crtc->base.dev;
801 struct drm_i915_private *dev_priv = dev->dev_private;
802 enum transcoder transcoder = crtc->config.cpu_transcoder;
803
804 I915_WRITE(PIPE_DATA_M2(transcoder),
805 TU_SIZE(m_n->tu) | m_n->gmch_m);
806 I915_WRITE(PIPE_DATA_N2(transcoder), m_n->gmch_n);
807 I915_WRITE(PIPE_LINK_M2(transcoder), m_n->link_m);
808 I915_WRITE(PIPE_LINK_N2(transcoder), m_n->link_n);
809}
810
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200811bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100812intel_dp_compute_config(struct intel_encoder *encoder,
813 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700814{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100815 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100816 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100817 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100818 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300819 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700820 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +0300821 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700822 int lane_count, clock;
Jani Nikula56071a22014-05-06 14:56:52 +0300823 int min_lane_count = 1;
Paulo Zanonieeb63242014-05-06 14:56:50 +0300824 int max_lane_count = intel_dp_max_lane_count(intel_dp);
Todd Previte06ea66b2014-01-20 10:19:39 -0700825 /* Conveniently, the link BW constants become indices with a shift...*/
Jani Nikula56071a22014-05-06 14:56:52 +0300826 int min_clock = 0;
Todd Previte06ea66b2014-01-20 10:19:39 -0700827 int max_clock = intel_dp_max_link_bw(intel_dp) >> 3;
Daniel Vetter083f9562012-04-20 20:23:49 +0200828 int bpp, mode_rate;
Todd Previte06ea66b2014-01-20 10:19:39 -0700829 static int bws[] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7, DP_LINK_BW_5_4 };
Daniel Vetterff9a6752013-06-01 17:16:21 +0200830 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700831
Imre Deakbc7d38a2013-05-16 14:40:36 +0300832 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100833 pipe_config->has_pch_encoder = true;
834
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200835 pipe_config->has_dp_encoder = true;
Daniel Vetter9ed109a2014-04-24 23:54:52 +0200836 pipe_config->has_audio = intel_dp->has_audio;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700837
Jani Nikuladd06f902012-10-19 14:51:50 +0300838 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
839 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
840 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700841 if (!HAS_PCH_SPLIT(dev))
842 intel_gmch_panel_fitting(intel_crtc, pipe_config,
843 intel_connector->panel.fitting_mode);
844 else
Jesse Barnesb074cec2013-04-25 12:55:02 -0700845 intel_pch_panel_fitting(intel_crtc, pipe_config,
846 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100847 }
848
Daniel Vettercb1793c2012-06-04 18:39:21 +0200849 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200850 return false;
851
Daniel Vetter083f9562012-04-20 20:23:49 +0200852 DRM_DEBUG_KMS("DP link computation with max lane count %i "
853 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +0100854 max_lane_count, bws[max_clock],
855 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200856
Daniel Vetter36008362013-03-27 00:44:59 +0100857 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
858 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +0200859 bpp = pipe_config->pipe_bpp;
Jani Nikula56071a22014-05-06 14:56:52 +0300860 if (is_edp(intel_dp)) {
861 if (dev_priv->vbt.edp_bpp && dev_priv->vbt.edp_bpp < bpp) {
862 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
863 dev_priv->vbt.edp_bpp);
864 bpp = dev_priv->vbt.edp_bpp;
865 }
866
Jani Nikulaf4cdbc22014-05-14 13:02:19 +0300867 if (IS_BROADWELL(dev)) {
868 /* Yes, it's an ugly hack. */
869 min_lane_count = max_lane_count;
870 DRM_DEBUG_KMS("forcing lane count to max (%u) on BDW\n",
871 min_lane_count);
872 } else if (dev_priv->vbt.edp_lanes) {
Jani Nikula56071a22014-05-06 14:56:52 +0300873 min_lane_count = min(dev_priv->vbt.edp_lanes,
874 max_lane_count);
875 DRM_DEBUG_KMS("using min %u lanes per VBT\n",
876 min_lane_count);
877 }
878
879 if (dev_priv->vbt.edp_rate) {
880 min_clock = min(dev_priv->vbt.edp_rate >> 3, max_clock);
881 DRM_DEBUG_KMS("using min %02x link bw per VBT\n",
882 bws[min_clock]);
883 }
Imre Deak79842112013-07-18 17:44:13 +0300884 }
Daniel Vetter657445f2013-05-04 10:09:18 +0200885
Daniel Vetter36008362013-03-27 00:44:59 +0100886 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +0100887 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
888 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200889
Jani Nikula56071a22014-05-06 14:56:52 +0300890 for (lane_count = min_lane_count; lane_count <= max_lane_count; lane_count <<= 1) {
891 for (clock = min_clock; clock <= max_clock; clock++) {
Daniel Vetter36008362013-03-27 00:44:59 +0100892 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
893 link_avail = intel_dp_max_data_rate(link_clock,
894 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200895
Daniel Vetter36008362013-03-27 00:44:59 +0100896 if (mode_rate <= link_avail) {
897 goto found;
898 }
899 }
900 }
901 }
902
903 return false;
904
905found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200906 if (intel_dp->color_range_auto) {
907 /*
908 * See:
909 * CEA-861-E - 5.1 Default Encoding Parameters
910 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
911 */
Thierry Reding18316c82012-12-20 15:41:44 +0100912 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200913 intel_dp->color_range = DP_COLOR_RANGE_16_235;
914 else
915 intel_dp->color_range = 0;
916 }
917
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200918 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100919 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200920
Daniel Vetter36008362013-03-27 00:44:59 +0100921 intel_dp->link_bw = bws[clock];
922 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +0200923 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200924 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +0200925
Daniel Vetter36008362013-03-27 00:44:59 +0100926 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
927 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +0200928 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +0100929 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
930 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700931
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200932 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +0100933 adjusted_mode->crtc_clock,
934 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200935 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700936
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530937 if (intel_connector->panel.downclock_mode != NULL &&
938 intel_dp->drrs_state.type == SEAMLESS_DRRS_SUPPORT) {
939 intel_link_compute_m_n(bpp, lane_count,
940 intel_connector->panel.downclock_mode->clock,
941 pipe_config->port_clock,
942 &pipe_config->dp_m2_n2);
943 }
944
Daniel Vetter0e503382014-07-04 11:26:04 -0300945 if (HAS_DDI(dev))
946 hsw_dp_set_ddi_pll_sel(pipe_config, intel_dp->link_bw);
947 else
948 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200949
Daniel Vetter36008362013-03-27 00:44:59 +0100950 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700951}
952
Daniel Vetter7c62a162013-06-01 17:16:20 +0200953static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +0100954{
Daniel Vetter7c62a162013-06-01 17:16:20 +0200955 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
956 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
957 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100958 struct drm_i915_private *dev_priv = dev->dev_private;
959 u32 dpa_ctl;
960
Daniel Vetterff9a6752013-06-01 17:16:21 +0200961 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +0100962 dpa_ctl = I915_READ(DP_A);
963 dpa_ctl &= ~DP_PLL_FREQ_MASK;
964
Daniel Vetterff9a6752013-06-01 17:16:21 +0200965 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100966 /* For a long time we've carried around a ILK-DevA w/a for the
967 * 160MHz clock. If we're really unlucky, it's still required.
968 */
969 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100970 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200971 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100972 } else {
973 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200974 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100975 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100976
Daniel Vetterea9b6002012-11-29 15:59:31 +0100977 I915_WRITE(DP_A, dpa_ctl);
978
979 POSTING_READ(DP_A);
980 udelay(500);
981}
982
Daniel Vetter8ac33ed2014-04-24 23:54:54 +0200983static void intel_dp_prepare(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700984{
Daniel Vetterb934223d2013-07-21 21:37:05 +0200985 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -0700986 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200987 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300988 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200989 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
990 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700991
Keith Packard417e8222011-11-01 19:54:11 -0700992 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800993 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700994 *
995 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800996 * SNB CPU
997 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700998 * CPT PCH
999 *
1000 * IBX PCH and CPU are the same for almost everything,
1001 * except that the CPU DP PLL is configured in this
1002 * register
1003 *
1004 * CPT PCH is quite different, having many bits moved
1005 * to the TRANS_DP_CTL register instead. That
1006 * configuration happens (oddly) in ironlake_pch_enable
1007 */
Adam Jackson9c9e7922010-04-05 17:57:59 -04001008
Keith Packard417e8222011-11-01 19:54:11 -07001009 /* Preserve the BIOS-computed detected bit. This is
1010 * supposed to be read-only.
1011 */
1012 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001013
Keith Packard417e8222011-11-01 19:54:11 -07001014 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -07001015 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +02001016 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001017
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001018 if (crtc->config.has_audio) {
Wu Fengguange0dac652011-09-05 14:25:34 +08001019 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +02001020 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +01001021 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Daniel Vetterb934223d2013-07-21 21:37:05 +02001022 intel_write_eld(&encoder->base, adjusted_mode);
Wu Fengguange0dac652011-09-05 14:25:34 +08001023 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -03001024
Keith Packard417e8222011-11-01 19:54:11 -07001025 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001026
Imre Deakbc7d38a2013-05-16 14:40:36 +03001027 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -08001028 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1029 intel_dp->DP |= DP_SYNC_HS_HIGH;
1030 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1031 intel_dp->DP |= DP_SYNC_VS_HIGH;
1032 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
1033
Jani Nikula6aba5b62013-10-04 15:08:10 +03001034 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -08001035 intel_dp->DP |= DP_ENHANCED_FRAMING;
1036
Daniel Vetter7c62a162013-06-01 17:16:20 +02001037 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001038 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -07001039 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02001040 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -07001041
1042 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
1043 intel_dp->DP |= DP_SYNC_HS_HIGH;
1044 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
1045 intel_dp->DP |= DP_SYNC_VS_HIGH;
1046 intel_dp->DP |= DP_LINK_TRAIN_OFF;
1047
Jani Nikula6aba5b62013-10-04 15:08:10 +03001048 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -07001049 intel_dp->DP |= DP_ENHANCED_FRAMING;
1050
Chon Ming Lee44f37d12014-04-09 13:28:21 +03001051 if (!IS_CHERRYVIEW(dev)) {
1052 if (crtc->pipe == 1)
1053 intel_dp->DP |= DP_PIPEB_SELECT;
1054 } else {
1055 intel_dp->DP |= DP_PIPE_SELECT_CHV(crtc->pipe);
1056 }
Keith Packard417e8222011-11-01 19:54:11 -07001057 } else {
1058 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001059 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001060}
1061
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001062#define IDLE_ON_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1063#define IDLE_ON_VALUE (PP_ON | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001064
Paulo Zanoni1a5ef5b2013-12-19 14:29:43 -02001065#define IDLE_OFF_MASK (PP_ON | PP_SEQUENCE_MASK | 0 | 0)
1066#define IDLE_OFF_VALUE (0 | PP_SEQUENCE_NONE | 0 | 0)
Keith Packard99ea7122011-11-01 19:57:50 -07001067
Paulo Zanoniffd6749d2013-12-19 14:29:42 -02001068#define IDLE_CYCLE_MASK (PP_ON | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1069#define IDLE_CYCLE_VALUE (0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
Keith Packard99ea7122011-11-01 19:57:50 -07001070
Daniel Vetter4be73782014-01-17 14:39:48 +01001071static void wait_panel_status(struct intel_dp *intel_dp,
Keith Packard99ea7122011-11-01 19:57:50 -07001072 u32 mask,
1073 u32 value)
1074{
Paulo Zanoni30add222012-10-26 19:05:45 -02001075 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001076 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001077 u32 pp_stat_reg, pp_ctrl_reg;
1078
Jani Nikulabf13e812013-09-06 07:40:05 +03001079 pp_stat_reg = _pp_stat_reg(intel_dp);
1080 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001081
1082 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001083 mask, value,
1084 I915_READ(pp_stat_reg),
1085 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001086
Jesse Barnes453c5422013-03-28 09:55:41 -07001087 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001088 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001089 I915_READ(pp_stat_reg),
1090 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001091 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001092
1093 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001094}
1095
Daniel Vetter4be73782014-01-17 14:39:48 +01001096static void wait_panel_on(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001097{
1098 DRM_DEBUG_KMS("Wait for panel power on\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001099 wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001100}
1101
Daniel Vetter4be73782014-01-17 14:39:48 +01001102static void wait_panel_off(struct intel_dp *intel_dp)
Keith Packardbd943152011-09-18 23:09:52 -07001103{
Keith Packardbd943152011-09-18 23:09:52 -07001104 DRM_DEBUG_KMS("Wait for panel power off time\n");
Daniel Vetter4be73782014-01-17 14:39:48 +01001105 wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001106}
Keith Packardbd943152011-09-18 23:09:52 -07001107
Daniel Vetter4be73782014-01-17 14:39:48 +01001108static void wait_panel_power_cycle(struct intel_dp *intel_dp)
Keith Packard99ea7122011-11-01 19:57:50 -07001109{
1110 DRM_DEBUG_KMS("Wait for panel power cycle\n");
Paulo Zanonidce56b32013-12-19 14:29:40 -02001111
1112 /* When we disable the VDD override bit last we have to do the manual
1113 * wait. */
1114 wait_remaining_ms_from_jiffies(intel_dp->last_power_cycle,
1115 intel_dp->panel_power_cycle_delay);
1116
Daniel Vetter4be73782014-01-17 14:39:48 +01001117 wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
Keith Packard99ea7122011-11-01 19:57:50 -07001118}
Keith Packardbd943152011-09-18 23:09:52 -07001119
Daniel Vetter4be73782014-01-17 14:39:48 +01001120static void wait_backlight_on(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001121{
1122 wait_remaining_ms_from_jiffies(intel_dp->last_power_on,
1123 intel_dp->backlight_on_delay);
1124}
1125
Daniel Vetter4be73782014-01-17 14:39:48 +01001126static void edp_wait_backlight_off(struct intel_dp *intel_dp)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001127{
1128 wait_remaining_ms_from_jiffies(intel_dp->last_backlight_off,
1129 intel_dp->backlight_off_delay);
1130}
Keith Packard99ea7122011-11-01 19:57:50 -07001131
Keith Packard832dd3c2011-11-01 19:34:06 -07001132/* Read the current pp_control value, unlocking the register if it
1133 * is locked
1134 */
1135
Jesse Barnes453c5422013-03-28 09:55:41 -07001136static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001137{
Jesse Barnes453c5422013-03-28 09:55:41 -07001138 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1139 struct drm_i915_private *dev_priv = dev->dev_private;
1140 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001141
Jani Nikulabf13e812013-09-06 07:40:05 +03001142 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001143 control &= ~PANEL_UNLOCK_MASK;
1144 control |= PANEL_UNLOCK_REGS;
1145 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001146}
1147
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001148static bool _edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001149{
Paulo Zanoni30add222012-10-26 19:05:45 -02001150 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deak4e6e1a52014-03-27 17:45:11 +02001151 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1152 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jesse Barnes5d613502011-01-24 17:10:54 -08001153 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001154 enum intel_display_power_domain power_domain;
Jesse Barnes5d613502011-01-24 17:10:54 -08001155 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001156 u32 pp_stat_reg, pp_ctrl_reg;
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001157 bool need_to_disable = !intel_dp->want_panel_vdd;
Jesse Barnes5d613502011-01-24 17:10:54 -08001158
Keith Packard97af61f572011-09-28 16:23:51 -07001159 if (!is_edp(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001160 return false;
Keith Packardbd943152011-09-18 23:09:52 -07001161
1162 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001163
Daniel Vetter4be73782014-01-17 14:39:48 +01001164 if (edp_have_panel_vdd(intel_dp))
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001165 return need_to_disable;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001166
Imre Deak4e6e1a52014-03-27 17:45:11 +02001167 power_domain = intel_display_port_power_domain(intel_encoder);
1168 intel_display_power_get(dev_priv, power_domain);
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001169
Paulo Zanonib0665d52013-10-30 19:50:27 -02001170 DRM_DEBUG_KMS("Turning eDP VDD on\n");
Keith Packardbd943152011-09-18 23:09:52 -07001171
Daniel Vetter4be73782014-01-17 14:39:48 +01001172 if (!edp_have_panel_power(intel_dp))
1173 wait_panel_power_cycle(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001174
Jesse Barnes453c5422013-03-28 09:55:41 -07001175 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001176 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001177
Jani Nikulabf13e812013-09-06 07:40:05 +03001178 pp_stat_reg = _pp_stat_reg(intel_dp);
1179 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001180
1181 I915_WRITE(pp_ctrl_reg, pp);
1182 POSTING_READ(pp_ctrl_reg);
1183 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1184 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001185 /*
1186 * If the panel wasn't on, delay before accessing aux channel
1187 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001188 if (!edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001189 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001190 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001191 }
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001192
1193 return need_to_disable;
1194}
1195
Daniel Vetterb80d6c72014-03-19 15:54:37 +01001196void intel_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jani Nikulaadddaaf2014-03-14 16:51:13 +02001197{
1198 if (is_edp(intel_dp)) {
1199 bool vdd = _edp_panel_vdd_on(intel_dp);
1200
1201 WARN(!vdd, "eDP VDD already requested on\n");
1202 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001203}
1204
Daniel Vetter4be73782014-01-17 14:39:48 +01001205static void edp_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001206{
Paulo Zanoni30add222012-10-26 19:05:45 -02001207 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001208 struct drm_i915_private *dev_priv = dev->dev_private;
1209 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001210 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001211
Rob Clark51fd3712013-11-19 12:10:12 -05001212 WARN_ON(!drm_modeset_is_locked(&dev->mode_config.connection_mutex));
Daniel Vettera0e99e62012-12-02 01:05:46 +01001213
Daniel Vetter4be73782014-01-17 14:39:48 +01001214 if (!intel_dp->want_panel_vdd && edp_have_panel_vdd(intel_dp)) {
Imre Deak4e6e1a52014-03-27 17:45:11 +02001215 struct intel_digital_port *intel_dig_port =
1216 dp_to_dig_port(intel_dp);
1217 struct intel_encoder *intel_encoder = &intel_dig_port->base;
1218 enum intel_display_power_domain power_domain;
1219
Paulo Zanonib0665d52013-10-30 19:50:27 -02001220 DRM_DEBUG_KMS("Turning eDP VDD off\n");
1221
Jesse Barnes453c5422013-03-28 09:55:41 -07001222 pp = ironlake_get_pp_control(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001223 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001224
Paulo Zanoni9f08ef52013-10-31 12:44:21 -02001225 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1226 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001227
1228 I915_WRITE(pp_ctrl_reg, pp);
1229 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001230
Keith Packardbd943152011-09-18 23:09:52 -07001231 /* Make sure sequencer is idle before allowing subsequent activity */
Jesse Barnes453c5422013-03-28 09:55:41 -07001232 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1233 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Paulo Zanoni90791a52013-12-06 17:32:42 -02001234
1235 if ((pp & POWER_TARGET_ON) == 0)
Paulo Zanonidce56b32013-12-19 14:29:40 -02001236 intel_dp->last_power_cycle = jiffies;
Paulo Zanonie9cb81a2013-11-21 13:47:23 -02001237
Imre Deak4e6e1a52014-03-27 17:45:11 +02001238 power_domain = intel_display_port_power_domain(intel_encoder);
1239 intel_display_power_put(dev_priv, power_domain);
Keith Packardbd943152011-09-18 23:09:52 -07001240 }
1241}
1242
Daniel Vetter4be73782014-01-17 14:39:48 +01001243static void edp_panel_vdd_work(struct work_struct *__work)
Keith Packardbd943152011-09-18 23:09:52 -07001244{
1245 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1246 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001247 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001248
Rob Clark51fd3712013-11-19 12:10:12 -05001249 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Daniel Vetter4be73782014-01-17 14:39:48 +01001250 edp_panel_vdd_off_sync(intel_dp);
Rob Clark51fd3712013-11-19 12:10:12 -05001251 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001252}
1253
Daniel Vetter4be73782014-01-17 14:39:48 +01001254static void edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001255{
Keith Packard97af61f572011-09-28 16:23:51 -07001256 if (!is_edp(intel_dp))
1257 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001258
Keith Packardbd943152011-09-18 23:09:52 -07001259 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001260
Keith Packardbd943152011-09-18 23:09:52 -07001261 intel_dp->want_panel_vdd = false;
1262
1263 if (sync) {
Daniel Vetter4be73782014-01-17 14:39:48 +01001264 edp_panel_vdd_off_sync(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001265 } else {
1266 /*
1267 * Queue the timer to fire a long
1268 * time from now (relative to the power down delay)
1269 * to keep the panel power up across a sequence of operations
1270 */
1271 schedule_delayed_work(&intel_dp->panel_vdd_work,
1272 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1273 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001274}
1275
Daniel Vetter4be73782014-01-17 14:39:48 +01001276void intel_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001277{
Paulo Zanoni30add222012-10-26 19:05:45 -02001278 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001279 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001280 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001281 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001282
Keith Packard97af61f572011-09-28 16:23:51 -07001283 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001284 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001285
1286 DRM_DEBUG_KMS("Turn eDP power on\n");
1287
Daniel Vetter4be73782014-01-17 14:39:48 +01001288 if (edp_have_panel_power(intel_dp)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001289 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001290 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001291 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001292
Daniel Vetter4be73782014-01-17 14:39:48 +01001293 wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001294
Jani Nikulabf13e812013-09-06 07:40:05 +03001295 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001296 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001297 if (IS_GEN5(dev)) {
1298 /* ILK workaround: disable reset around power sequence */
1299 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001300 I915_WRITE(pp_ctrl_reg, pp);
1301 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001302 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001303
Keith Packard1c0ae802011-09-19 13:59:29 -07001304 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001305 if (!IS_GEN5(dev))
1306 pp |= PANEL_POWER_RESET;
1307
Jesse Barnes453c5422013-03-28 09:55:41 -07001308 I915_WRITE(pp_ctrl_reg, pp);
1309 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001310
Daniel Vetter4be73782014-01-17 14:39:48 +01001311 wait_panel_on(intel_dp);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001312 intel_dp->last_power_on = jiffies;
Jesse Barnes9934c132010-07-22 13:18:19 -07001313
Keith Packard05ce1a42011-09-29 16:33:01 -07001314 if (IS_GEN5(dev)) {
1315 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001316 I915_WRITE(pp_ctrl_reg, pp);
1317 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001318 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001319}
1320
Daniel Vetter4be73782014-01-17 14:39:48 +01001321void intel_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001322{
Imre Deak4e6e1a52014-03-27 17:45:11 +02001323 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1324 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanoni30add222012-10-26 19:05:45 -02001325 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001326 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak4e6e1a52014-03-27 17:45:11 +02001327 enum intel_display_power_domain power_domain;
Keith Packard99ea7122011-11-01 19:57:50 -07001328 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001329 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001330
Keith Packard97af61f572011-09-28 16:23:51 -07001331 if (!is_edp(intel_dp))
1332 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001333
Keith Packard99ea7122011-11-01 19:57:50 -07001334 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001335
Jani Nikula24f3e092014-03-17 16:43:36 +02001336 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
1337
Jesse Barnes453c5422013-03-28 09:55:41 -07001338 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001339 /* We need to switch off panel power _and_ force vdd, for otherwise some
1340 * panels get very unhappy and cease to work. */
Patrik Jakobssonb3064152014-03-04 00:42:44 +01001341 pp &= ~(POWER_TARGET_ON | PANEL_POWER_RESET | EDP_FORCE_VDD |
1342 EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001343
Jani Nikulabf13e812013-09-06 07:40:05 +03001344 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001345
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001346 intel_dp->want_panel_vdd = false;
1347
Jesse Barnes453c5422013-03-28 09:55:41 -07001348 I915_WRITE(pp_ctrl_reg, pp);
1349 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001350
Paulo Zanonidce56b32013-12-19 14:29:40 -02001351 intel_dp->last_power_cycle = jiffies;
Daniel Vetter4be73782014-01-17 14:39:48 +01001352 wait_panel_off(intel_dp);
Paulo Zanoni849e39f2014-03-07 20:05:20 -03001353
1354 /* We got a reference when we enabled the VDD. */
Imre Deak4e6e1a52014-03-27 17:45:11 +02001355 power_domain = intel_display_port_power_domain(intel_encoder);
1356 intel_display_power_put(dev_priv, power_domain);
Jesse Barnes9934c132010-07-22 13:18:19 -07001357}
1358
Daniel Vetter4be73782014-01-17 14:39:48 +01001359void intel_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001360{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001361 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1362 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001363 struct drm_i915_private *dev_priv = dev->dev_private;
1364 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001365 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001366
Keith Packardf01eca22011-09-28 16:48:10 -07001367 if (!is_edp(intel_dp))
1368 return;
1369
Zhao Yakui28c97732009-10-09 11:39:41 +08001370 DRM_DEBUG_KMS("\n");
Jesse Barnesf7d23232014-03-31 11:13:56 -07001371
1372 intel_panel_enable_backlight(intel_dp->attached_connector);
1373
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001374 /*
1375 * If we enable the backlight right away following a panel power
1376 * on, we may see slight flicker as the panel syncs with the eDP
1377 * link. So delay a bit to make sure the image is solid before
1378 * allowing it to appear.
1379 */
Daniel Vetter4be73782014-01-17 14:39:48 +01001380 wait_backlight_on(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001381 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001382 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001383
Jani Nikulabf13e812013-09-06 07:40:05 +03001384 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001385
1386 I915_WRITE(pp_ctrl_reg, pp);
1387 POSTING_READ(pp_ctrl_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001388}
1389
Daniel Vetter4be73782014-01-17 14:39:48 +01001390void intel_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001391{
Paulo Zanoni30add222012-10-26 19:05:45 -02001392 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001393 struct drm_i915_private *dev_priv = dev->dev_private;
1394 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001395 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001396
Keith Packardf01eca22011-09-28 16:48:10 -07001397 if (!is_edp(intel_dp))
1398 return;
1399
Zhao Yakui28c97732009-10-09 11:39:41 +08001400 DRM_DEBUG_KMS("\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001401 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001402 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001403
Jani Nikulabf13e812013-09-06 07:40:05 +03001404 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001405
1406 I915_WRITE(pp_ctrl_reg, pp);
1407 POSTING_READ(pp_ctrl_reg);
Paulo Zanonidce56b32013-12-19 14:29:40 -02001408 intel_dp->last_backlight_off = jiffies;
Jesse Barnesf7d23232014-03-31 11:13:56 -07001409
1410 edp_wait_backlight_off(intel_dp);
1411
1412 intel_panel_disable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001413}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001414
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001415static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001416{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001417 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1418 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1419 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001420 struct drm_i915_private *dev_priv = dev->dev_private;
1421 u32 dpa_ctl;
1422
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001423 assert_pipe_disabled(dev_priv,
1424 to_intel_crtc(crtc)->pipe);
1425
Jesse Barnesd240f202010-08-13 15:43:26 -07001426 DRM_DEBUG_KMS("\n");
1427 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001428 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1429 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1430
1431 /* We don't adjust intel_dp->DP while tearing down the link, to
1432 * facilitate link retraining (e.g. after hotplug). Hence clear all
1433 * enable bits here to ensure that we don't enable too much. */
1434 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1435 intel_dp->DP |= DP_PLL_ENABLE;
1436 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001437 POSTING_READ(DP_A);
1438 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001439}
1440
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001441static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001442{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001443 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1444 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1445 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001446 struct drm_i915_private *dev_priv = dev->dev_private;
1447 u32 dpa_ctl;
1448
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001449 assert_pipe_disabled(dev_priv,
1450 to_intel_crtc(crtc)->pipe);
1451
Jesse Barnesd240f202010-08-13 15:43:26 -07001452 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001453 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1454 "dp pll off, should be on\n");
1455 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1456
1457 /* We can't rely on the value tracked for the DP register in
1458 * intel_dp->DP because link_down must not change that (otherwise link
1459 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001460 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001461 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001462 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001463 udelay(200);
1464}
1465
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001466/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001467void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001468{
1469 int ret, i;
1470
1471 /* Should have a valid DPCD by this point */
1472 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1473 return;
1474
1475 if (mode != DRM_MODE_DPMS_ON) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001476 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1477 DP_SET_POWER_D3);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001478 if (ret != 1)
1479 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1480 } else {
1481 /*
1482 * When turning on, we need to retry for 1ms to give the sink
1483 * time to wake up.
1484 */
1485 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02001486 ret = drm_dp_dpcd_writeb(&intel_dp->aux, DP_SET_POWER,
1487 DP_SET_POWER_D0);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001488 if (ret == 1)
1489 break;
1490 msleep(1);
1491 }
1492 }
1493}
1494
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001495static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1496 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001497{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001498 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001499 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001500 struct drm_device *dev = encoder->base.dev;
1501 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak6d129be2014-03-05 16:20:54 +02001502 enum intel_display_power_domain power_domain;
1503 u32 tmp;
1504
1505 power_domain = intel_display_port_power_domain(encoder);
1506 if (!intel_display_power_enabled(dev_priv, power_domain))
1507 return false;
1508
1509 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001510
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001511 if (!(tmp & DP_PORT_EN))
1512 return false;
1513
Imre Deakbc7d38a2013-05-16 14:40:36 +03001514 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001515 *pipe = PORT_TO_PIPE_CPT(tmp);
Ville Syrjälä71485e02014-04-09 13:28:55 +03001516 } else if (IS_CHERRYVIEW(dev)) {
1517 *pipe = DP_PORT_TO_PIPE_CHV(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001518 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001519 *pipe = PORT_TO_PIPE(tmp);
1520 } else {
1521 u32 trans_sel;
1522 u32 trans_dp;
1523 int i;
1524
1525 switch (intel_dp->output_reg) {
1526 case PCH_DP_B:
1527 trans_sel = TRANS_DP_PORT_SEL_B;
1528 break;
1529 case PCH_DP_C:
1530 trans_sel = TRANS_DP_PORT_SEL_C;
1531 break;
1532 case PCH_DP_D:
1533 trans_sel = TRANS_DP_PORT_SEL_D;
1534 break;
1535 default:
1536 return true;
1537 }
1538
1539 for_each_pipe(i) {
1540 trans_dp = I915_READ(TRANS_DP_CTL(i));
1541 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1542 *pipe = i;
1543 return true;
1544 }
1545 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001546
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001547 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1548 intel_dp->output_reg);
1549 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001550
1551 return true;
1552}
1553
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001554static void intel_dp_get_config(struct intel_encoder *encoder,
1555 struct intel_crtc_config *pipe_config)
1556{
1557 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001558 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001559 struct drm_device *dev = encoder->base.dev;
1560 struct drm_i915_private *dev_priv = dev->dev_private;
1561 enum port port = dp_to_dig_port(intel_dp)->port;
1562 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001563 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001564
Daniel Vetter9ed109a2014-04-24 23:54:52 +02001565 tmp = I915_READ(intel_dp->output_reg);
1566 if (tmp & DP_AUDIO_OUTPUT_ENABLE)
1567 pipe_config->has_audio = true;
1568
Xiong Zhang63000ef2013-06-28 12:59:06 +08001569 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
Xiong Zhang63000ef2013-06-28 12:59:06 +08001570 if (tmp & DP_SYNC_HS_HIGH)
1571 flags |= DRM_MODE_FLAG_PHSYNC;
1572 else
1573 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001574
Xiong Zhang63000ef2013-06-28 12:59:06 +08001575 if (tmp & DP_SYNC_VS_HIGH)
1576 flags |= DRM_MODE_FLAG_PVSYNC;
1577 else
1578 flags |= DRM_MODE_FLAG_NVSYNC;
1579 } else {
1580 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1581 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1582 flags |= DRM_MODE_FLAG_PHSYNC;
1583 else
1584 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001585
Xiong Zhang63000ef2013-06-28 12:59:06 +08001586 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1587 flags |= DRM_MODE_FLAG_PVSYNC;
1588 else
1589 flags |= DRM_MODE_FLAG_NVSYNC;
1590 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001591
1592 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001593
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001594 pipe_config->has_dp_encoder = true;
1595
1596 intel_dp_get_m_n(crtc, pipe_config);
1597
Ville Syrjälä18442d02013-09-13 16:00:08 +03001598 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001599 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
1600 pipe_config->port_clock = 162000;
1601 else
1602 pipe_config->port_clock = 270000;
1603 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03001604
1605 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1606 &pipe_config->dp_m_n);
1607
1608 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
1609 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1610
Damien Lespiau241bfc32013-09-25 16:45:37 +01001611 pipe_config->adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01001612
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03001613 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
1614 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1615 /*
1616 * This is a big fat ugly hack.
1617 *
1618 * Some machines in UEFI boot mode provide us a VBT that has 18
1619 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1620 * unknown we fail to light up. Yet the same BIOS boots up with
1621 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1622 * max, not what it tells us to use.
1623 *
1624 * Note: This will still be broken if the eDP panel is not lit
1625 * up by the BIOS, and thus we can't get the mode at module
1626 * load.
1627 */
1628 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1629 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1630 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1631 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001632}
1633
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07001634static bool is_edp_psr(struct intel_dp *intel_dp)
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001635{
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07001636 return intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED;
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001637}
1638
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001639static bool intel_edp_is_psr_enabled(struct drm_device *dev)
1640{
1641 struct drm_i915_private *dev_priv = dev->dev_private;
1642
Ben Widawsky18b59922013-09-20 09:35:30 -07001643 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001644 return false;
1645
Ben Widawsky18b59922013-09-20 09:35:30 -07001646 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001647}
1648
1649static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
1650 struct edp_vsc_psr *vsc_psr)
1651{
1652 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1653 struct drm_device *dev = dig_port->base.base.dev;
1654 struct drm_i915_private *dev_priv = dev->dev_private;
1655 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1656 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
1657 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
1658 uint32_t *data = (uint32_t *) vsc_psr;
1659 unsigned int i;
1660
1661 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
1662 the video DIP being updated before program video DIP data buffer
1663 registers for DIP being updated. */
1664 I915_WRITE(ctl_reg, 0);
1665 POSTING_READ(ctl_reg);
1666
1667 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
1668 if (i < sizeof(struct edp_vsc_psr))
1669 I915_WRITE(data_reg + i, *data++);
1670 else
1671 I915_WRITE(data_reg + i, 0);
1672 }
1673
1674 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
1675 POSTING_READ(ctl_reg);
1676}
1677
1678static void intel_edp_psr_setup(struct intel_dp *intel_dp)
1679{
1680 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1681 struct drm_i915_private *dev_priv = dev->dev_private;
1682 struct edp_vsc_psr psr_vsc;
1683
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001684 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
1685 memset(&psr_vsc, 0, sizeof(psr_vsc));
1686 psr_vsc.sdp_header.HB0 = 0;
1687 psr_vsc.sdp_header.HB1 = 0x7;
1688 psr_vsc.sdp_header.HB2 = 0x2;
1689 psr_vsc.sdp_header.HB3 = 0x8;
1690 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
1691
1692 /* Avoid continuous PSR exit by masking memup and hpd */
Ben Widawsky18b59922013-09-20 09:35:30 -07001693 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
Rodrigo Vivi0cc4b692013-10-03 13:31:26 -03001694 EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001695}
1696
1697static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
1698{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001699 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1700 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001701 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001702 uint32_t aux_clock_divider;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001703 int precharge = 0x3;
1704 int msg_size = 5; /* Header(4) + Message(1) */
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001705 bool only_standby = false;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001706
Damien Lespiauec5b01d2014-01-21 13:35:39 +00001707 aux_clock_divider = intel_dp->get_aux_clock_divider(intel_dp, 0);
1708
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001709 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
1710 only_standby = true;
1711
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001712 /* Enable PSR in sink */
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001713 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby)
Jani Nikula9d1a1032014-03-14 16:51:15 +02001714 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
1715 DP_PSR_ENABLE & ~DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001716 else
Jani Nikula9d1a1032014-03-14 16:51:15 +02001717 drm_dp_dpcd_writeb(&intel_dp->aux, DP_PSR_EN_CFG,
1718 DP_PSR_ENABLE | DP_PSR_MAIN_LINK_ACTIVE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001719
1720 /* Setup AUX registers */
Ben Widawsky18b59922013-09-20 09:35:30 -07001721 I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
1722 I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
1723 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001724 DP_AUX_CH_CTL_TIME_OUT_400us |
1725 (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1726 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1727 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
1728}
1729
1730static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
1731{
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001732 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1733 struct drm_device *dev = dig_port->base.base.dev;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001734 struct drm_i915_private *dev_priv = dev->dev_private;
1735 uint32_t max_sleep_time = 0x1f;
1736 uint32_t idle_frames = 1;
1737 uint32_t val = 0x0;
Ben Widawskyed8546a2013-11-04 22:45:05 -08001738 const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001739 bool only_standby = false;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001740
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001741 if (IS_BROADWELL(dev) && dig_port->port != PORT_A)
1742 only_standby = true;
1743
1744 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT || only_standby) {
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001745 val |= EDP_PSR_LINK_STANDBY;
1746 val |= EDP_PSR_TP2_TP3_TIME_0us;
1747 val |= EDP_PSR_TP1_TIME_0us;
1748 val |= EDP_PSR_SKIP_AUX_EXIT;
Rodrigo Vivi82c56252014-06-12 10:16:42 -07001749 val |= IS_BROADWELL(dev) ? BDW_PSR_SINGLE_FRAME : 0;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001750 } else
1751 val |= EDP_PSR_LINK_DISABLE;
1752
Ben Widawsky18b59922013-09-20 09:35:30 -07001753 I915_WRITE(EDP_PSR_CTL(dev), val |
Ben Widawsky24bd9bf2014-03-04 22:38:10 -08001754 (IS_BROADWELL(dev) ? 0 : link_entry_time) |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001755 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
1756 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
1757 EDP_PSR_ENABLE);
1758}
1759
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001760static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
1761{
1762 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1763 struct drm_device *dev = dig_port->base.base.dev;
1764 struct drm_i915_private *dev_priv = dev->dev_private;
1765 struct drm_crtc *crtc = dig_port->base.base.crtc;
1766 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Matt Roper2ff8fde2014-07-08 07:50:07 -07001767 struct drm_i915_gem_object *obj = intel_fb_obj(crtc->primary->fb);
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001768 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
1769
Rodrigo Vivia031d702013-10-03 16:15:06 -03001770 dev_priv->psr.source_ok = false;
1771
Rodrigo Vivi0e0ae652014-06-12 10:16:44 -07001772 if (!HAS_PSR(dev)) {
1773 DRM_DEBUG_KMS("PSR not supported on this platform\n");
1774 return false;
1775 }
1776
1777 if (IS_HASWELL(dev) && (intel_encoder->type != INTEL_OUTPUT_EDP ||
1778 dig_port->port != PORT_A)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001779 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001780 return false;
1781 }
1782
Jani Nikulad330a952014-01-21 11:24:25 +02001783 if (!i915.enable_psr) {
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001784 DRM_DEBUG_KMS("PSR disable by flag\n");
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001785 return false;
1786 }
1787
Chris Wilsoncd234b02013-08-02 20:39:49 +01001788 crtc = dig_port->base.base.crtc;
1789 if (crtc == NULL) {
1790 DRM_DEBUG_KMS("crtc not active for PSR\n");
Chris Wilsoncd234b02013-08-02 20:39:49 +01001791 return false;
1792 }
1793
1794 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001795 if (!intel_crtc_active(crtc)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001796 DRM_DEBUG_KMS("crtc not active for PSR\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001797 return false;
1798 }
1799
1800 if (obj->tiling_mode != I915_TILING_X ||
1801 obj->fence_reg == I915_FENCE_REG_NONE) {
1802 DRM_DEBUG_KMS("PSR condition failed: fb not tiled or fenced\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001803 return false;
1804 }
1805
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07001806 /* Below limitations aren't valid for Broadwell */
1807 if (IS_BROADWELL(dev))
1808 goto out;
1809
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001810 if (I915_READ(SPRCTL(intel_crtc->pipe)) & SPRITE_ENABLE) {
1811 DRM_DEBUG_KMS("PSR condition failed: Sprite is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001812 return false;
1813 }
1814
1815 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
1816 S3D_ENABLE) {
1817 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001818 return false;
1819 }
1820
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03001821 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001822 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001823 return false;
1824 }
1825
Rodrigo Vivi4c8c7002014-06-12 10:16:43 -07001826 out:
Rodrigo Vivia031d702013-10-03 16:15:06 -03001827 dev_priv->psr.source_ok = true;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001828 return true;
1829}
1830
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001831static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001832{
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001833 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1834 struct drm_device *dev = intel_dig_port->base.base.dev;
1835 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001836
Daniel Vetter36383792014-07-11 10:30:13 -07001837 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
1838 WARN_ON(dev_priv->psr.active);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001839
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001840 /* Enable PSR on the panel */
1841 intel_edp_psr_enable_sink(intel_dp);
1842
1843 /* Enable PSR on the host */
1844 intel_edp_psr_enable_source(intel_dp);
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001845
Daniel Vetter2807cf62014-07-11 10:30:11 -07001846 dev_priv->psr.enabled = intel_dp;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001847 dev_priv->psr.active = true;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001848}
1849
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001850void intel_edp_psr_enable(struct intel_dp *intel_dp)
1851{
1852 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter109fc2a2014-07-11 10:30:14 -07001853 struct drm_i915_private *dev_priv = dev->dev_private;
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001854
Rodrigo Vivi4704c572014-06-12 10:16:38 -07001855 if (!HAS_PSR(dev)) {
1856 DRM_DEBUG_KMS("PSR not supported on this platform\n");
1857 return;
1858 }
1859
Rodrigo Vivi34eb7572014-06-12 10:16:40 -07001860 if (!is_edp_psr(intel_dp)) {
1861 DRM_DEBUG_KMS("PSR not supported by this panel\n");
1862 return;
1863 }
1864
Daniel Vetter109fc2a2014-07-11 10:30:14 -07001865 if (dev_priv->psr.enabled) {
1866 DRM_DEBUG_KMS("PSR already in use\n");
1867 return;
1868 }
1869
Rodrigo Vivi16487252014-06-12 10:16:39 -07001870 /* Setup PSR once */
1871 intel_edp_psr_setup(intel_dp);
1872
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001873 if (intel_edp_psr_match_conditions(intel_dp))
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001874 intel_edp_psr_do_enable(intel_dp);
1875}
1876
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001877void intel_edp_psr_disable(struct intel_dp *intel_dp)
1878{
1879 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1880 struct drm_i915_private *dev_priv = dev->dev_private;
1881
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001882 if (!dev_priv->psr.enabled)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001883 return;
1884
Daniel Vetter36383792014-07-11 10:30:13 -07001885 if (dev_priv->psr.active) {
1886 I915_WRITE(EDP_PSR_CTL(dev),
1887 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001888
Daniel Vetter36383792014-07-11 10:30:13 -07001889 /* Wait till PSR is idle */
1890 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
1891 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
1892 DRM_ERROR("Timed out waiting for PSR Idle State\n");
1893
1894 dev_priv->psr.active = false;
1895 } else {
1896 WARN_ON(I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE);
1897 }
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001898
Daniel Vetter2807cf62014-07-11 10:30:11 -07001899 dev_priv->psr.enabled = NULL;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001900}
1901
Daniel Vetterf02a3262014-06-16 19:51:21 +02001902static void intel_edp_psr_work(struct work_struct *work)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001903{
1904 struct drm_i915_private *dev_priv =
1905 container_of(work, typeof(*dev_priv), psr.work.work);
Daniel Vetter2807cf62014-07-11 10:30:11 -07001906 struct intel_dp *intel_dp = dev_priv->psr.enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001907
Daniel Vetter2807cf62014-07-11 10:30:11 -07001908 if (!intel_dp)
1909 return;
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001910
Daniel Vettere921bcb2014-07-11 10:30:12 -07001911 if (intel_edp_psr_match_conditions(intel_dp))
Daniel Vetter2807cf62014-07-11 10:30:11 -07001912 intel_edp_psr_do_enable(intel_dp);
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001913}
1914
Daniel Vetter3108e992014-06-18 13:59:05 +02001915void intel_edp_psr_exit(struct drm_device *dev)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001916{
1917 struct drm_i915_private *dev_priv = dev->dev_private;
1918
1919 if (!HAS_PSR(dev))
1920 return;
1921
Daniel Vetter9a603f42014-07-11 10:30:09 -07001922 if (!dev_priv->psr.enabled)
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001923 return;
1924
1925 cancel_delayed_work_sync(&dev_priv->psr.work);
1926
Daniel Vetter36383792014-07-11 10:30:13 -07001927 if (dev_priv->psr.active) {
1928 u32 val = I915_READ(EDP_PSR_CTL(dev));
1929
1930 WARN_ON(!(val & EDP_PSR_ENABLE));
1931
1932 I915_WRITE(EDP_PSR_CTL(dev), val & ~EDP_PSR_ENABLE);
1933
1934 dev_priv->psr.active = false;
1935 }
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001936
Daniel Vetter3108e992014-06-18 13:59:05 +02001937 schedule_delayed_work(&dev_priv->psr.work,
1938 msecs_to_jiffies(100));
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001939}
1940
1941void intel_edp_psr_init(struct drm_device *dev)
1942{
1943 struct drm_i915_private *dev_priv = dev->dev_private;
1944
1945 if (!HAS_PSR(dev))
1946 return;
1947
1948 INIT_DELAYED_WORK(&dev_priv->psr.work, intel_edp_psr_work);
1949}
1950
Daniel Vettere8cb4552012-07-01 13:05:48 +02001951static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001952{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001953 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001954 enum port port = dp_to_dig_port(intel_dp)->port;
1955 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02001956
1957 /* Make sure the panel is off before trying to change the mode. But also
1958 * ensure that we have vdd while we switch off the panel. */
Jani Nikula24f3e092014-03-17 16:43:36 +02001959 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01001960 intel_edp_backlight_off(intel_dp);
Jani Nikulafdbc3b12013-11-12 17:10:13 +02001961 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_OFF);
Daniel Vetter4be73782014-01-17 14:39:48 +01001962 intel_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001963
1964 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
Imre Deak982a3862013-05-23 19:39:40 +03001965 if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
Daniel Vetter37398502012-09-06 22:15:44 +02001966 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001967}
1968
Ville Syrjälä49277c32014-03-31 18:21:26 +03001969static void g4x_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001970{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001971 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001972 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001973
Ville Syrjälä49277c32014-03-31 18:21:26 +03001974 if (port != PORT_A)
1975 return;
1976
1977 intel_dp_link_down(intel_dp);
1978 ironlake_edp_pll_off(intel_dp);
1979}
1980
1981static void vlv_post_disable_dp(struct intel_encoder *encoder)
1982{
1983 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1984
1985 intel_dp_link_down(intel_dp);
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001986}
1987
Ville Syrjälä580d3812014-04-09 13:29:00 +03001988static void chv_post_disable_dp(struct intel_encoder *encoder)
1989{
1990 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1991 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
1992 struct drm_device *dev = encoder->base.dev;
1993 struct drm_i915_private *dev_priv = dev->dev_private;
1994 struct intel_crtc *intel_crtc =
1995 to_intel_crtc(encoder->base.crtc);
1996 enum dpio_channel ch = vlv_dport_to_channel(dport);
1997 enum pipe pipe = intel_crtc->pipe;
1998 u32 val;
1999
2000 intel_dp_link_down(intel_dp);
2001
2002 mutex_lock(&dev_priv->dpio_lock);
2003
2004 /* Propagate soft reset to data lane reset */
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002005 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002006 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002007 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002008
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002009 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2010 val |= CHV_PCS_REQ_SOFTRESET_EN;
2011 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2012
2013 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä580d3812014-04-09 13:29:00 +03002014 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002015 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2016
2017 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2018 val &= ~(DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2019 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Ville Syrjälä580d3812014-04-09 13:29:00 +03002020
2021 mutex_unlock(&dev_priv->dpio_lock);
2022}
2023
Daniel Vettere8cb4552012-07-01 13:05:48 +02002024static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07002025{
Daniel Vettere8cb4552012-07-01 13:05:48 +02002026 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2027 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002028 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002029 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002030
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002031 if (WARN_ON(dp_reg & DP_PORT_EN))
2032 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002033
Jani Nikula24f3e092014-03-17 16:43:36 +02002034 intel_edp_panel_vdd_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002035 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
2036 intel_dp_start_link_train(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01002037 intel_edp_panel_on(intel_dp);
2038 edp_panel_vdd_off(intel_dp, true);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002039 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002040 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002041}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002042
Jani Nikulaecff4f32013-09-06 07:38:29 +03002043static void g4x_enable_dp(struct intel_encoder *encoder)
2044{
Jani Nikula828f5c62013-09-05 16:44:45 +03002045 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2046
Jani Nikulaecff4f32013-09-06 07:38:29 +03002047 intel_enable_dp(encoder);
Daniel Vetter4be73782014-01-17 14:39:48 +01002048 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002049}
Jesse Barnes89b667f2013-04-18 14:51:36 -07002050
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002051static void vlv_enable_dp(struct intel_encoder *encoder)
2052{
Jani Nikula828f5c62013-09-05 16:44:45 +03002053 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2054
Daniel Vetter4be73782014-01-17 14:39:48 +01002055 intel_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002056}
2057
Jani Nikulaecff4f32013-09-06 07:38:29 +03002058static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002059{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02002060 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002061 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002062
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002063 intel_dp_prepare(encoder);
2064
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002065 /* Only ilk+ has port A */
2066 if (dport->port == PORT_A) {
2067 ironlake_set_pll_cpu_edp(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002068 ironlake_edp_pll_on(intel_dp);
Daniel Vetterd41f1ef2014-04-24 23:54:53 +02002069 }
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002070}
2071
2072static void vlv_pre_enable_dp(struct intel_encoder *encoder)
2073{
2074 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2075 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07002076 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002077 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002078 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002079 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002080 int pipe = intel_crtc->pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +03002081 struct edp_power_seq power_seq;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002082 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002083
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002084 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002085
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002086 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002087 val = 0;
2088 if (pipe)
2089 val |= (1<<21);
2090 else
2091 val &= ~(1<<21);
2092 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002093 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
2094 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
2095 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002096
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002097 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002098
Imre Deak2cac6132014-01-30 16:50:42 +02002099 if (is_edp(intel_dp)) {
2100 /* init power sequencer on this pipe and port */
2101 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
2102 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
2103 &power_seq);
2104 }
Jani Nikulabf13e812013-09-06 07:40:05 +03002105
Jani Nikulaab1f90f2013-07-30 12:20:30 +03002106 intel_enable_dp(encoder);
2107
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002108 vlv_wait_port_ready(dev_priv, dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07002109}
2110
Jani Nikulaecff4f32013-09-06 07:38:29 +03002111static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07002112{
2113 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2114 struct drm_device *dev = encoder->base.dev;
2115 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002116 struct intel_crtc *intel_crtc =
2117 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002118 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002119 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07002120
Daniel Vetter8ac33ed2014-04-24 23:54:54 +02002121 intel_dp_prepare(encoder);
2122
Jesse Barnes89b667f2013-04-18 14:51:36 -07002123 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01002124 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002125 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002126 DPIO_PCS_TX_LANE2_RESET |
2127 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002128 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07002129 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
2130 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
2131 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
2132 DPIO_PCS_CLK_SOFT_RESET);
2133
2134 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002135 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
2136 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
2137 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01002138 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002139}
2140
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002141static void chv_pre_enable_dp(struct intel_encoder *encoder)
2142{
2143 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
2144 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2145 struct drm_device *dev = encoder->base.dev;
2146 struct drm_i915_private *dev_priv = dev->dev_private;
2147 struct edp_power_seq power_seq;
2148 struct intel_crtc *intel_crtc =
2149 to_intel_crtc(encoder->base.crtc);
2150 enum dpio_channel ch = vlv_dport_to_channel(dport);
2151 int pipe = intel_crtc->pipe;
2152 int data, i;
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002153 u32 val;
2154
2155 mutex_lock(&dev_priv->dpio_lock);
2156
2157 /* Deassert soft data lane reset*/
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002158 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW1(ch));
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002159 val |= CHV_PCS_REQ_SOFTRESET_EN;
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002160 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW1(ch), val);
Ville Syrjäläd2152b22014-04-28 14:15:24 +03002161
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002162 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW1(ch));
2163 val |= CHV_PCS_REQ_SOFTRESET_EN;
2164 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW1(ch), val);
2165
2166 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW0(ch));
Ville Syrjälä949c1d42014-04-09 13:28:58 +03002167 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03002168 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW0(ch), val);
2169
2170 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW0(ch));
2171 val |= (DPIO_PCS_TX_LANE2_RESET | DPIO_PCS_TX_LANE1_RESET);
2172 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW0(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002173
2174 /* Program Tx lane latency optimal setting*/
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002175 for (i = 0; i < 4; i++) {
2176 /* Set the latency optimal bit */
2177 data = (i == 1) ? 0x0 : 0x6;
2178 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW11(ch, i),
2179 data << DPIO_FRC_LATENCY_SHFIT);
2180
2181 /* Set the upar bit */
2182 data = (i == 1) ? 0x0 : 0x1;
2183 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW14(ch, i),
2184 data << DPIO_UPAR_SHIFT);
2185 }
2186
2187 /* Data lane stagger programming */
2188 /* FIXME: Fix up value only after power analysis */
2189
2190 mutex_unlock(&dev_priv->dpio_lock);
2191
2192 if (is_edp(intel_dp)) {
2193 /* init power sequencer on this pipe and port */
2194 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
2195 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
2196 &power_seq);
2197 }
2198
2199 intel_enable_dp(encoder);
2200
2201 vlv_wait_port_ready(dev_priv, dport);
2202}
2203
Ville Syrjälä9197c882014-04-09 13:29:05 +03002204static void chv_dp_pre_pll_enable(struct intel_encoder *encoder)
2205{
2206 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
2207 struct drm_device *dev = encoder->base.dev;
2208 struct drm_i915_private *dev_priv = dev->dev_private;
2209 struct intel_crtc *intel_crtc =
2210 to_intel_crtc(encoder->base.crtc);
2211 enum dpio_channel ch = vlv_dport_to_channel(dport);
2212 enum pipe pipe = intel_crtc->pipe;
2213 u32 val;
2214
2215 mutex_lock(&dev_priv->dpio_lock);
2216
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03002217 /* program left/right clock distribution */
2218 if (pipe != PIPE_B) {
2219 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW5_CH0);
2220 val &= ~(CHV_BUFLEFTENA1_MASK | CHV_BUFRIGHTENA1_MASK);
2221 if (ch == DPIO_CH0)
2222 val |= CHV_BUFLEFTENA1_FORCE;
2223 if (ch == DPIO_CH1)
2224 val |= CHV_BUFRIGHTENA1_FORCE;
2225 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW5_CH0, val);
2226 } else {
2227 val = vlv_dpio_read(dev_priv, pipe, _CHV_CMN_DW1_CH1);
2228 val &= ~(CHV_BUFLEFTENA2_MASK | CHV_BUFRIGHTENA2_MASK);
2229 if (ch == DPIO_CH0)
2230 val |= CHV_BUFLEFTENA2_FORCE;
2231 if (ch == DPIO_CH1)
2232 val |= CHV_BUFRIGHTENA2_FORCE;
2233 vlv_dpio_write(dev_priv, pipe, _CHV_CMN_DW1_CH1, val);
2234 }
2235
Ville Syrjälä9197c882014-04-09 13:29:05 +03002236 /* program clock channel usage */
2237 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(ch));
2238 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2239 if (pipe != PIPE_B)
2240 val &= ~CHV_PCS_USEDCLKCHANNEL;
2241 else
2242 val |= CHV_PCS_USEDCLKCHANNEL;
2243 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW8(ch), val);
2244
2245 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW8(ch));
2246 val |= CHV_PCS_USEDCLKCHANNEL_OVRRIDE;
2247 if (pipe != PIPE_B)
2248 val &= ~CHV_PCS_USEDCLKCHANNEL;
2249 else
2250 val |= CHV_PCS_USEDCLKCHANNEL;
2251 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW8(ch), val);
2252
2253 /*
2254 * This a a bit weird since generally CL
2255 * matches the pipe, but here we need to
2256 * pick the CL based on the port.
2257 */
2258 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW19(ch));
2259 if (pipe != PIPE_B)
2260 val &= ~CHV_CMN_USEDCLKCHANNEL;
2261 else
2262 val |= CHV_CMN_USEDCLKCHANNEL;
2263 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW19(ch), val);
2264
2265 mutex_unlock(&dev_priv->dpio_lock);
2266}
2267
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002268/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002269 * Native read with retry for link status and receiver capability reads for
2270 * cases where the sink may still be asleep.
Jani Nikula9d1a1032014-03-14 16:51:15 +02002271 *
2272 * Sinks are *supposed* to come up within 1ms from an off state, but we're also
2273 * supposed to retry 3 times per the spec.
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002274 */
Jani Nikula9d1a1032014-03-14 16:51:15 +02002275static ssize_t
2276intel_dp_dpcd_read_wake(struct drm_dp_aux *aux, unsigned int offset,
2277 void *buffer, size_t size)
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002278{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002279 ssize_t ret;
2280 int i;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002281
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002282 for (i = 0; i < 3; i++) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02002283 ret = drm_dp_dpcd_read(aux, offset, buffer, size);
2284 if (ret == size)
2285 return ret;
Jesse Barnesdf0c2372011-07-07 11:11:02 -07002286 msleep(1);
2287 }
2288
Jani Nikula9d1a1032014-03-14 16:51:15 +02002289 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002290}
2291
2292/*
2293 * Fetch AUX CH registers 0x202 - 0x207 which contain
2294 * link status information
2295 */
2296static bool
Keith Packard93f62da2011-11-01 19:45:03 -07002297intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002298{
Jani Nikula9d1a1032014-03-14 16:51:15 +02002299 return intel_dp_dpcd_read_wake(&intel_dp->aux,
2300 DP_LANE0_1_STATUS,
2301 link_status,
2302 DP_LINK_STATUS_SIZE) == DP_LINK_STATUS_SIZE;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002303}
2304
Paulo Zanoni11002442014-06-13 18:45:41 -03002305/* These are source-specific values. */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002306static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08002307intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002308{
Paulo Zanoni30add222012-10-26 19:05:45 -02002309 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002310 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002311
Paulo Zanoni9576c272014-06-13 18:45:40 -03002312 if (IS_VALLEYVIEW(dev))
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002313 return DP_TRAIN_VOLTAGE_SWING_1200;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002314 else if (IS_GEN7(dev) && port == PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08002315 return DP_TRAIN_VOLTAGE_SWING_800;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002316 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08002317 return DP_TRAIN_VOLTAGE_SWING_1200;
2318 else
2319 return DP_TRAIN_VOLTAGE_SWING_800;
2320}
2321
2322static uint8_t
2323intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
2324{
Paulo Zanoni30add222012-10-26 19:05:45 -02002325 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002326 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08002327
Paulo Zanoni9576c272014-06-13 18:45:40 -03002328 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002329 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2330 case DP_TRAIN_VOLTAGE_SWING_400:
2331 return DP_TRAIN_PRE_EMPHASIS_9_5;
2332 case DP_TRAIN_VOLTAGE_SWING_600:
2333 return DP_TRAIN_PRE_EMPHASIS_6;
2334 case DP_TRAIN_VOLTAGE_SWING_800:
2335 return DP_TRAIN_PRE_EMPHASIS_3_5;
2336 case DP_TRAIN_VOLTAGE_SWING_1200:
2337 default:
2338 return DP_TRAIN_PRE_EMPHASIS_0;
2339 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002340 } else if (IS_VALLEYVIEW(dev)) {
2341 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2342 case DP_TRAIN_VOLTAGE_SWING_400:
2343 return DP_TRAIN_PRE_EMPHASIS_9_5;
2344 case DP_TRAIN_VOLTAGE_SWING_600:
2345 return DP_TRAIN_PRE_EMPHASIS_6;
2346 case DP_TRAIN_VOLTAGE_SWING_800:
2347 return DP_TRAIN_PRE_EMPHASIS_3_5;
2348 case DP_TRAIN_VOLTAGE_SWING_1200:
2349 default:
2350 return DP_TRAIN_PRE_EMPHASIS_0;
2351 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002352 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002353 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2354 case DP_TRAIN_VOLTAGE_SWING_400:
2355 return DP_TRAIN_PRE_EMPHASIS_6;
2356 case DP_TRAIN_VOLTAGE_SWING_600:
2357 case DP_TRAIN_VOLTAGE_SWING_800:
2358 return DP_TRAIN_PRE_EMPHASIS_3_5;
2359 default:
2360 return DP_TRAIN_PRE_EMPHASIS_0;
2361 }
2362 } else {
2363 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2364 case DP_TRAIN_VOLTAGE_SWING_400:
2365 return DP_TRAIN_PRE_EMPHASIS_6;
2366 case DP_TRAIN_VOLTAGE_SWING_600:
2367 return DP_TRAIN_PRE_EMPHASIS_6;
2368 case DP_TRAIN_VOLTAGE_SWING_800:
2369 return DP_TRAIN_PRE_EMPHASIS_3_5;
2370 case DP_TRAIN_VOLTAGE_SWING_1200:
2371 default:
2372 return DP_TRAIN_PRE_EMPHASIS_0;
2373 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002374 }
2375}
2376
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002377static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2378{
2379 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2380 struct drm_i915_private *dev_priv = dev->dev_private;
2381 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002382 struct intel_crtc *intel_crtc =
2383 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002384 unsigned long demph_reg_value, preemph_reg_value,
2385 uniqtranscale_reg_value;
2386 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002387 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002388 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002389
2390 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2391 case DP_TRAIN_PRE_EMPHASIS_0:
2392 preemph_reg_value = 0x0004000;
2393 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2394 case DP_TRAIN_VOLTAGE_SWING_400:
2395 demph_reg_value = 0x2B405555;
2396 uniqtranscale_reg_value = 0x552AB83A;
2397 break;
2398 case DP_TRAIN_VOLTAGE_SWING_600:
2399 demph_reg_value = 0x2B404040;
2400 uniqtranscale_reg_value = 0x5548B83A;
2401 break;
2402 case DP_TRAIN_VOLTAGE_SWING_800:
2403 demph_reg_value = 0x2B245555;
2404 uniqtranscale_reg_value = 0x5560B83A;
2405 break;
2406 case DP_TRAIN_VOLTAGE_SWING_1200:
2407 demph_reg_value = 0x2B405555;
2408 uniqtranscale_reg_value = 0x5598DA3A;
2409 break;
2410 default:
2411 return 0;
2412 }
2413 break;
2414 case DP_TRAIN_PRE_EMPHASIS_3_5:
2415 preemph_reg_value = 0x0002000;
2416 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2417 case DP_TRAIN_VOLTAGE_SWING_400:
2418 demph_reg_value = 0x2B404040;
2419 uniqtranscale_reg_value = 0x5552B83A;
2420 break;
2421 case DP_TRAIN_VOLTAGE_SWING_600:
2422 demph_reg_value = 0x2B404848;
2423 uniqtranscale_reg_value = 0x5580B83A;
2424 break;
2425 case DP_TRAIN_VOLTAGE_SWING_800:
2426 demph_reg_value = 0x2B404040;
2427 uniqtranscale_reg_value = 0x55ADDA3A;
2428 break;
2429 default:
2430 return 0;
2431 }
2432 break;
2433 case DP_TRAIN_PRE_EMPHASIS_6:
2434 preemph_reg_value = 0x0000000;
2435 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2436 case DP_TRAIN_VOLTAGE_SWING_400:
2437 demph_reg_value = 0x2B305555;
2438 uniqtranscale_reg_value = 0x5570B83A;
2439 break;
2440 case DP_TRAIN_VOLTAGE_SWING_600:
2441 demph_reg_value = 0x2B2B4040;
2442 uniqtranscale_reg_value = 0x55ADDA3A;
2443 break;
2444 default:
2445 return 0;
2446 }
2447 break;
2448 case DP_TRAIN_PRE_EMPHASIS_9_5:
2449 preemph_reg_value = 0x0006000;
2450 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2451 case DP_TRAIN_VOLTAGE_SWING_400:
2452 demph_reg_value = 0x1B405555;
2453 uniqtranscale_reg_value = 0x55ADDA3A;
2454 break;
2455 default:
2456 return 0;
2457 }
2458 break;
2459 default:
2460 return 0;
2461 }
2462
Chris Wilson0980a602013-07-26 19:57:35 +01002463 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002464 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
2465 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
2466 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002467 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002468 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
2469 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
2470 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
2471 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01002472 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002473
2474 return 0;
2475}
2476
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002477static uint32_t intel_chv_signal_levels(struct intel_dp *intel_dp)
2478{
2479 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2480 struct drm_i915_private *dev_priv = dev->dev_private;
2481 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
2482 struct intel_crtc *intel_crtc = to_intel_crtc(dport->base.base.crtc);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002483 u32 deemph_reg_value, margin_reg_value, val;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002484 uint8_t train_set = intel_dp->train_set[0];
2485 enum dpio_channel ch = vlv_dport_to_channel(dport);
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002486 enum pipe pipe = intel_crtc->pipe;
2487 int i;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002488
2489 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2490 case DP_TRAIN_PRE_EMPHASIS_0:
2491 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2492 case DP_TRAIN_VOLTAGE_SWING_400:
2493 deemph_reg_value = 128;
2494 margin_reg_value = 52;
2495 break;
2496 case DP_TRAIN_VOLTAGE_SWING_600:
2497 deemph_reg_value = 128;
2498 margin_reg_value = 77;
2499 break;
2500 case DP_TRAIN_VOLTAGE_SWING_800:
2501 deemph_reg_value = 128;
2502 margin_reg_value = 102;
2503 break;
2504 case DP_TRAIN_VOLTAGE_SWING_1200:
2505 deemph_reg_value = 128;
2506 margin_reg_value = 154;
2507 /* FIXME extra to set for 1200 */
2508 break;
2509 default:
2510 return 0;
2511 }
2512 break;
2513 case DP_TRAIN_PRE_EMPHASIS_3_5:
2514 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2515 case DP_TRAIN_VOLTAGE_SWING_400:
2516 deemph_reg_value = 85;
2517 margin_reg_value = 78;
2518 break;
2519 case DP_TRAIN_VOLTAGE_SWING_600:
2520 deemph_reg_value = 85;
2521 margin_reg_value = 116;
2522 break;
2523 case DP_TRAIN_VOLTAGE_SWING_800:
2524 deemph_reg_value = 85;
2525 margin_reg_value = 154;
2526 break;
2527 default:
2528 return 0;
2529 }
2530 break;
2531 case DP_TRAIN_PRE_EMPHASIS_6:
2532 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2533 case DP_TRAIN_VOLTAGE_SWING_400:
2534 deemph_reg_value = 64;
2535 margin_reg_value = 104;
2536 break;
2537 case DP_TRAIN_VOLTAGE_SWING_600:
2538 deemph_reg_value = 64;
2539 margin_reg_value = 154;
2540 break;
2541 default:
2542 return 0;
2543 }
2544 break;
2545 case DP_TRAIN_PRE_EMPHASIS_9_5:
2546 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2547 case DP_TRAIN_VOLTAGE_SWING_400:
2548 deemph_reg_value = 43;
2549 margin_reg_value = 154;
2550 break;
2551 default:
2552 return 0;
2553 }
2554 break;
2555 default:
2556 return 0;
2557 }
2558
2559 mutex_lock(&dev_priv->dpio_lock);
2560
2561 /* Clear calc init */
Ville Syrjälä1966e592014-04-09 13:29:04 +03002562 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
2563 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
2564 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
2565
2566 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
2567 val &= ~(DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3);
2568 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002569
2570 /* Program swing deemph */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002571 for (i = 0; i < 4; i++) {
2572 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW4(ch, i));
2573 val &= ~DPIO_SWING_DEEMPH9P5_MASK;
2574 val |= deemph_reg_value << DPIO_SWING_DEEMPH9P5_SHIFT;
2575 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW4(ch, i), val);
2576 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002577
2578 /* Program swing margin */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002579 for (i = 0; i < 4; i++) {
2580 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
2581 val &= ~DPIO_SWING_MARGIN_MASK;
2582 val |= margin_reg_value << DPIO_SWING_MARGIN_SHIFT;
2583 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
2584 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002585
2586 /* Disable unique transition scale */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002587 for (i = 0; i < 4; i++) {
2588 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
2589 val &= ~DPIO_TX_UNIQ_TRANS_SCALE_EN;
2590 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
2591 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002592
2593 if (((train_set & DP_TRAIN_PRE_EMPHASIS_MASK)
2594 == DP_TRAIN_PRE_EMPHASIS_0) &&
2595 ((train_set & DP_TRAIN_VOLTAGE_SWING_MASK)
2596 == DP_TRAIN_VOLTAGE_SWING_1200)) {
2597
2598 /*
2599 * The document said it needs to set bit 27 for ch0 and bit 26
2600 * for ch1. Might be a typo in the doc.
2601 * For now, for this unique transition scale selection, set bit
2602 * 27 for ch0 and ch1.
2603 */
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002604 for (i = 0; i < 4; i++) {
2605 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW3(ch, i));
2606 val |= DPIO_TX_UNIQ_TRANS_SCALE_EN;
2607 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW3(ch, i), val);
2608 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002609
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03002610 for (i = 0; i < 4; i++) {
2611 val = vlv_dpio_read(dev_priv, pipe, CHV_TX_DW2(ch, i));
2612 val &= ~(0xff << DPIO_UNIQ_TRANS_SCALE_SHIFT);
2613 val |= (0x9a << DPIO_UNIQ_TRANS_SCALE_SHIFT);
2614 vlv_dpio_write(dev_priv, pipe, CHV_TX_DW2(ch, i), val);
2615 }
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002616 }
2617
2618 /* Start swing calculation */
Ville Syrjälä1966e592014-04-09 13:29:04 +03002619 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW10(ch));
2620 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
2621 vlv_dpio_write(dev_priv, pipe, VLV_PCS01_DW10(ch), val);
2622
2623 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS23_DW10(ch));
2624 val |= DPIO_PCS_SWING_CALC_TX0_TX2 | DPIO_PCS_SWING_CALC_TX1_TX3;
2625 vlv_dpio_write(dev_priv, pipe, VLV_PCS23_DW10(ch), val);
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002626
2627 /* LRC Bypass */
2628 val = vlv_dpio_read(dev_priv, pipe, CHV_CMN_DW30);
2629 val |= DPIO_LRC_BYPASS;
2630 vlv_dpio_write(dev_priv, pipe, CHV_CMN_DW30, val);
2631
2632 mutex_unlock(&dev_priv->dpio_lock);
2633
2634 return 0;
2635}
2636
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002637static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03002638intel_get_adjust_train(struct intel_dp *intel_dp,
2639 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002640{
2641 uint8_t v = 0;
2642 uint8_t p = 0;
2643 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08002644 uint8_t voltage_max;
2645 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002646
Jesse Barnes33a34e42010-09-08 12:42:02 -07002647 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02002648 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
2649 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002650
2651 if (this_v > v)
2652 v = this_v;
2653 if (this_p > p)
2654 p = this_p;
2655 }
2656
Keith Packard1a2eb462011-11-16 16:26:07 -08002657 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07002658 if (v >= voltage_max)
2659 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002660
Keith Packard1a2eb462011-11-16 16:26:07 -08002661 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
2662 if (p >= preemph_max)
2663 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002664
2665 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07002666 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002667}
2668
2669static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002670intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002671{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002672 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002673
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002674 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002675 case DP_TRAIN_VOLTAGE_SWING_400:
2676 default:
2677 signal_levels |= DP_VOLTAGE_0_4;
2678 break;
2679 case DP_TRAIN_VOLTAGE_SWING_600:
2680 signal_levels |= DP_VOLTAGE_0_6;
2681 break;
2682 case DP_TRAIN_VOLTAGE_SWING_800:
2683 signal_levels |= DP_VOLTAGE_0_8;
2684 break;
2685 case DP_TRAIN_VOLTAGE_SWING_1200:
2686 signal_levels |= DP_VOLTAGE_1_2;
2687 break;
2688 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002689 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002690 case DP_TRAIN_PRE_EMPHASIS_0:
2691 default:
2692 signal_levels |= DP_PRE_EMPHASIS_0;
2693 break;
2694 case DP_TRAIN_PRE_EMPHASIS_3_5:
2695 signal_levels |= DP_PRE_EMPHASIS_3_5;
2696 break;
2697 case DP_TRAIN_PRE_EMPHASIS_6:
2698 signal_levels |= DP_PRE_EMPHASIS_6;
2699 break;
2700 case DP_TRAIN_PRE_EMPHASIS_9_5:
2701 signal_levels |= DP_PRE_EMPHASIS_9_5;
2702 break;
2703 }
2704 return signal_levels;
2705}
2706
Zhenyu Wange3421a12010-04-08 09:43:27 +08002707/* Gen6's DP voltage swing and pre-emphasis control */
2708static uint32_t
2709intel_gen6_edp_signal_levels(uint8_t train_set)
2710{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002711 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2712 DP_TRAIN_PRE_EMPHASIS_MASK);
2713 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002714 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002715 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2716 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2717 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2718 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002719 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002720 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2721 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002722 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002723 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2724 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002725 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002726 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2727 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002728 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002729 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2730 "0x%x\n", signal_levels);
2731 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002732 }
2733}
2734
Keith Packard1a2eb462011-11-16 16:26:07 -08002735/* Gen7's DP voltage swing and pre-emphasis control */
2736static uint32_t
2737intel_gen7_edp_signal_levels(uint8_t train_set)
2738{
2739 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2740 DP_TRAIN_PRE_EMPHASIS_MASK);
2741 switch (signal_levels) {
2742 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2743 return EDP_LINK_TRAIN_400MV_0DB_IVB;
2744 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2745 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
2746 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2747 return EDP_LINK_TRAIN_400MV_6DB_IVB;
2748
2749 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2750 return EDP_LINK_TRAIN_600MV_0DB_IVB;
2751 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2752 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
2753
2754 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2755 return EDP_LINK_TRAIN_800MV_0DB_IVB;
2756 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2757 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
2758
2759 default:
2760 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2761 "0x%x\n", signal_levels);
2762 return EDP_LINK_TRAIN_500MV_0DB_IVB;
2763 }
2764}
2765
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002766/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
2767static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002768intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002769{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002770 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2771 DP_TRAIN_PRE_EMPHASIS_MASK);
2772 switch (signal_levels) {
2773 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2774 return DDI_BUF_EMP_400MV_0DB_HSW;
2775 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2776 return DDI_BUF_EMP_400MV_3_5DB_HSW;
2777 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2778 return DDI_BUF_EMP_400MV_6DB_HSW;
2779 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
2780 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002781
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002782 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2783 return DDI_BUF_EMP_600MV_0DB_HSW;
2784 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2785 return DDI_BUF_EMP_600MV_3_5DB_HSW;
2786 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2787 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002788
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002789 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2790 return DDI_BUF_EMP_800MV_0DB_HSW;
2791 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2792 return DDI_BUF_EMP_800MV_3_5DB_HSW;
2793 default:
2794 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2795 "0x%x\n", signal_levels);
2796 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002797 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002798}
2799
Paulo Zanonif0a34242012-12-06 16:51:50 -02002800/* Properly updates "DP" with the correct signal levels. */
2801static void
2802intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
2803{
2804 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002805 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02002806 struct drm_device *dev = intel_dig_port->base.base.dev;
2807 uint32_t signal_levels, mask;
2808 uint8_t train_set = intel_dp->train_set[0];
2809
Paulo Zanoni9576c272014-06-13 18:45:40 -03002810 if (IS_HASWELL(dev) || IS_BROADWELL(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002811 signal_levels = intel_hsw_signal_levels(train_set);
2812 mask = DDI_BUF_EMP_MASK;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03002813 } else if (IS_CHERRYVIEW(dev)) {
2814 signal_levels = intel_chv_signal_levels(intel_dp);
2815 mask = 0;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002816 } else if (IS_VALLEYVIEW(dev)) {
2817 signal_levels = intel_vlv_signal_levels(intel_dp);
2818 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002819 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002820 signal_levels = intel_gen7_edp_signal_levels(train_set);
2821 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002822 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002823 signal_levels = intel_gen6_edp_signal_levels(train_set);
2824 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
2825 } else {
2826 signal_levels = intel_gen4_signal_levels(train_set);
2827 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
2828 }
2829
2830 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
2831
2832 *DP = (*DP & ~mask) | signal_levels;
2833}
2834
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002835static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002836intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03002837 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01002838 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002839{
Paulo Zanoni174edf12012-10-26 19:05:50 -02002840 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2841 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002842 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02002843 enum port port = intel_dig_port->port;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002844 uint8_t buf[sizeof(intel_dp->train_set) + 1];
2845 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002846
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03002847 if (HAS_DDI(dev)) {
Imre Deak3ab9c632013-05-03 12:57:41 +03002848 uint32_t temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002849
2850 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2851 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2852 else
2853 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2854
2855 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2856 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2857 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002858 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2859
2860 break;
2861 case DP_TRAINING_PATTERN_1:
2862 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2863 break;
2864 case DP_TRAINING_PATTERN_2:
2865 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2866 break;
2867 case DP_TRAINING_PATTERN_3:
2868 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2869 break;
2870 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02002871 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002872
Imre Deakbc7d38a2013-05-16 14:40:36 +03002873 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Jani Nikula70aff662013-09-27 15:10:44 +03002874 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002875
2876 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2877 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002878 *DP |= DP_LINK_TRAIN_OFF_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002879 break;
2880 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002881 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002882 break;
2883 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002884 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002885 break;
2886 case DP_TRAINING_PATTERN_3:
2887 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002888 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002889 break;
2890 }
2891
2892 } else {
Jani Nikula70aff662013-09-27 15:10:44 +03002893 *DP &= ~DP_LINK_TRAIN_MASK;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002894
2895 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2896 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002897 *DP |= DP_LINK_TRAIN_OFF;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002898 break;
2899 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002900 *DP |= DP_LINK_TRAIN_PAT_1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002901 break;
2902 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002903 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002904 break;
2905 case DP_TRAINING_PATTERN_3:
2906 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002907 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002908 break;
2909 }
2910 }
2911
Jani Nikula70aff662013-09-27 15:10:44 +03002912 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002913 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002914
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002915 buf[0] = dp_train_pat;
2916 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002917 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002918 /* don't write DP_TRAINING_LANEx_SET on disable */
2919 len = 1;
2920 } else {
2921 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
2922 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
2923 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002924 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002925
Jani Nikula9d1a1032014-03-14 16:51:15 +02002926 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_PATTERN_SET,
2927 buf, len);
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002928
2929 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002930}
2931
Jani Nikula70aff662013-09-27 15:10:44 +03002932static bool
2933intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
2934 uint8_t dp_train_pat)
2935{
Jani Nikula953d22e2013-10-04 15:08:47 +03002936 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03002937 intel_dp_set_signal_levels(intel_dp, DP);
2938 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
2939}
2940
2941static bool
2942intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03002943 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03002944{
2945 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2946 struct drm_device *dev = intel_dig_port->base.base.dev;
2947 struct drm_i915_private *dev_priv = dev->dev_private;
2948 int ret;
2949
2950 intel_get_adjust_train(intel_dp, link_status);
2951 intel_dp_set_signal_levels(intel_dp, DP);
2952
2953 I915_WRITE(intel_dp->output_reg, *DP);
2954 POSTING_READ(intel_dp->output_reg);
2955
Jani Nikula9d1a1032014-03-14 16:51:15 +02002956 ret = drm_dp_dpcd_write(&intel_dp->aux, DP_TRAINING_LANE0_SET,
2957 intel_dp->train_set, intel_dp->lane_count);
Jani Nikula70aff662013-09-27 15:10:44 +03002958
2959 return ret == intel_dp->lane_count;
2960}
2961
Imre Deak3ab9c632013-05-03 12:57:41 +03002962static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
2963{
2964 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2965 struct drm_device *dev = intel_dig_port->base.base.dev;
2966 struct drm_i915_private *dev_priv = dev->dev_private;
2967 enum port port = intel_dig_port->port;
2968 uint32_t val;
2969
2970 if (!HAS_DDI(dev))
2971 return;
2972
2973 val = I915_READ(DP_TP_CTL(port));
2974 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2975 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
2976 I915_WRITE(DP_TP_CTL(port), val);
2977
2978 /*
2979 * On PORT_A we can have only eDP in SST mode. There the only reason
2980 * we need to set idle transmission mode is to work around a HW issue
2981 * where we enable the pipe while not in idle link-training mode.
2982 * In this case there is requirement to wait for a minimum number of
2983 * idle patterns to be sent.
2984 */
2985 if (port == PORT_A)
2986 return;
2987
2988 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
2989 1))
2990 DRM_ERROR("Timed out waiting for DP idle patterns\n");
2991}
2992
Jesse Barnes33a34e42010-09-08 12:42:02 -07002993/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002994void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002995intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002996{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002997 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002998 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002999 int i;
3000 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07003001 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003002 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03003003 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003004
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003005 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003006 intel_ddi_prepare_link_retrain(encoder);
3007
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003008 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03003009 link_config[0] = intel_dp->link_bw;
3010 link_config[1] = intel_dp->lane_count;
3011 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
3012 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003013 drm_dp_dpcd_write(&intel_dp->aux, DP_LINK_BW_SET, link_config, 2);
Jani Nikula6aba5b62013-10-04 15:08:10 +03003014
3015 link_config[0] = 0;
3016 link_config[1] = DP_SET_ANSI_8B10B;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003017 drm_dp_dpcd_write(&intel_dp->aux, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003018
3019 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08003020
Jani Nikula70aff662013-09-27 15:10:44 +03003021 /* clock recovery */
3022 if (!intel_dp_reset_link_train(intel_dp, &DP,
3023 DP_TRAINING_PATTERN_1 |
3024 DP_LINK_SCRAMBLING_DISABLE)) {
3025 DRM_ERROR("failed to enable link training\n");
3026 return;
3027 }
3028
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003029 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07003030 voltage_tries = 0;
3031 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003032 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003033 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003034
Daniel Vettera7c96552012-10-18 10:15:30 +02003035 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07003036 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3037 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003038 break;
Keith Packard93f62da2011-11-01 19:45:03 -07003039 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003040
Daniel Vetter01916272012-10-18 10:15:25 +02003041 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07003042 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003043 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003044 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003045
3046 /* Check to see if we've tried the max voltage */
3047 for (i = 0; i < intel_dp->lane_count; i++)
3048 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
3049 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01003050 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003051 ++loop_tries;
3052 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003053 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07003054 break;
3055 }
Jani Nikula70aff662013-09-27 15:10:44 +03003056 intel_dp_reset_link_train(intel_dp, &DP,
3057 DP_TRAINING_PATTERN_1 |
3058 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07003059 voltage_tries = 0;
3060 continue;
3061 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003062
3063 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003064 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01003065 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003066 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03003067 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02003068 break;
3069 }
3070 } else
3071 voltage_tries = 0;
3072 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003073
Jani Nikula70aff662013-09-27 15:10:44 +03003074 /* Update training set as requested by target */
3075 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3076 DRM_ERROR("failed to update link training\n");
3077 break;
3078 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003079 }
3080
Jesse Barnes33a34e42010-09-08 12:42:02 -07003081 intel_dp->DP = DP;
3082}
3083
Paulo Zanonic19b0662012-10-15 15:51:41 -03003084void
Jesse Barnes33a34e42010-09-08 12:42:02 -07003085intel_dp_complete_link_train(struct intel_dp *intel_dp)
3086{
Jesse Barnes33a34e42010-09-08 12:42:02 -07003087 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08003088 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003089 uint32_t DP = intel_dp->DP;
Todd Previte06ea66b2014-01-20 10:19:39 -07003090 uint32_t training_pattern = DP_TRAINING_PATTERN_2;
3091
3092 /* Training Pattern 3 for HBR2 ot 1.2 devices that support it*/
3093 if (intel_dp->link_bw == DP_LINK_BW_5_4 || intel_dp->use_tps3)
3094 training_pattern = DP_TRAINING_PATTERN_3;
Jesse Barnes33a34e42010-09-08 12:42:02 -07003095
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003096 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03003097 if (!intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003098 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003099 DP_LINK_SCRAMBLING_DISABLE)) {
3100 DRM_ERROR("failed to start channel equalization\n");
3101 return;
3102 }
3103
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003104 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08003105 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003106 channel_eq = false;
3107 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03003108 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08003109
Jesse Barnes37f80972011-01-05 14:45:24 -08003110 if (cr_tries > 5) {
3111 DRM_ERROR("failed to train DP, aborting\n");
Jesse Barnes37f80972011-01-05 14:45:24 -08003112 break;
3113 }
3114
Daniel Vettera7c96552012-10-18 10:15:30 +02003115 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03003116 if (!intel_dp_get_link_status(intel_dp, link_status)) {
3117 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003118 break;
Jani Nikula70aff662013-09-27 15:10:44 +03003119 }
Jesse Barnes869184a2010-10-07 16:01:22 -07003120
Jesse Barnes37f80972011-01-05 14:45:24 -08003121 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02003122 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08003123 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003124 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003125 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003126 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003127 cr_tries++;
3128 continue;
3129 }
3130
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003131 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003132 channel_eq = true;
3133 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003134 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003135
Jesse Barnes37f80972011-01-05 14:45:24 -08003136 /* Try 5 times, then try clock recovery if that fails */
3137 if (tries > 5) {
3138 intel_dp_link_down(intel_dp);
3139 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03003140 intel_dp_set_link_train(intel_dp, &DP,
Todd Previte06ea66b2014-01-20 10:19:39 -07003141 training_pattern |
Jani Nikula70aff662013-09-27 15:10:44 +03003142 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08003143 tries = 0;
3144 cr_tries++;
3145 continue;
3146 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003147
Jani Nikula70aff662013-09-27 15:10:44 +03003148 /* Update training set as requested by target */
3149 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
3150 DRM_ERROR("failed to update link training\n");
3151 break;
3152 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003153 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003154 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00003155
Imre Deak3ab9c632013-05-03 12:57:41 +03003156 intel_dp_set_idle_link_train(intel_dp);
3157
3158 intel_dp->DP = DP;
3159
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003160 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09003161 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03003162
Imre Deak3ab9c632013-05-03 12:57:41 +03003163}
3164
3165void intel_dp_stop_link_train(struct intel_dp *intel_dp)
3166{
Jani Nikula70aff662013-09-27 15:10:44 +03003167 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03003168 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003169}
3170
3171static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003172intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003173{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003174 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03003175 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003176 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003177 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01003178 struct intel_crtc *intel_crtc =
3179 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003180 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003181
Daniel Vetterbc76e322014-05-20 22:46:50 +02003182 if (WARN_ON(HAS_DDI(dev)))
Paulo Zanonic19b0662012-10-15 15:51:41 -03003183 return;
3184
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02003185 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003186 return;
3187
Zhao Yakui28c97732009-10-09 11:39:41 +08003188 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003189
Imre Deakbc7d38a2013-05-16 14:40:36 +03003190 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08003191 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003192 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003193 } else {
3194 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003195 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08003196 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01003197 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003198
Daniel Vetter493a7082012-05-30 12:31:56 +02003199 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00003200 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003201 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01003202
Eric Anholt5bddd172010-11-18 09:32:59 +08003203 /* Hardware workaround: leaving our transcoder select
3204 * set to transcoder B while it's off will prevent the
3205 * corresponding HDMI output on transcoder A.
3206 *
3207 * Combine this with another hardware workaround:
3208 * transcoder select bit can only be cleared while the
3209 * port is enabled.
3210 */
3211 DP &= ~DP_PIPEB_SELECT;
3212 I915_WRITE(intel_dp->output_reg, DP);
3213
3214 /* Changes to enable or select take place the vblank
3215 * after being written.
3216 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01003217 if (WARN_ON(crtc == NULL)) {
3218 /* We should never try to disable a port without a crtc
3219 * attached. For paranoia keep the code around for a
3220 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01003221 POSTING_READ(intel_dp->output_reg);
3222 msleep(50);
3223 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01003224 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08003225 }
3226
Wu Fengguang832afda2011-12-09 20:42:21 +08003227 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01003228 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
3229 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07003230 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003231}
3232
Keith Packard26d61aa2011-07-25 20:01:09 -07003233static bool
3234intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07003235{
Rodrigo Vivia031d702013-10-03 16:15:06 -03003236 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
3237 struct drm_device *dev = dig_port->base.base.dev;
3238 struct drm_i915_private *dev_priv = dev->dev_private;
3239
Damien Lespiau577c7a52012-12-13 16:09:02 +00003240 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
3241
Jani Nikula9d1a1032014-03-14 16:51:15 +02003242 if (intel_dp_dpcd_read_wake(&intel_dp->aux, 0x000, intel_dp->dpcd,
3243 sizeof(intel_dp->dpcd)) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003244 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07003245
Damien Lespiau577c7a52012-12-13 16:09:02 +00003246 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
3247 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
3248 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
3249
Adam Jacksonedb39242012-09-18 10:58:49 -04003250 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
3251 return false; /* DPCD not present */
3252
Shobhit Kumar2293bb52013-07-11 18:44:56 -03003253 /* Check if the panel supports PSR */
3254 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03003255 if (is_edp(intel_dp)) {
Jani Nikula9d1a1032014-03-14 16:51:15 +02003256 intel_dp_dpcd_read_wake(&intel_dp->aux, DP_PSR_SUPPORT,
3257 intel_dp->psr_dpcd,
3258 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03003259 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
3260 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03003261 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03003262 }
Jani Nikula50003932013-09-20 16:42:17 +03003263 }
3264
Todd Previte06ea66b2014-01-20 10:19:39 -07003265 /* Training Pattern 3 support */
3266 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x12 &&
3267 intel_dp->dpcd[DP_MAX_LANE_COUNT] & DP_TPS3_SUPPORTED) {
3268 intel_dp->use_tps3 = true;
3269 DRM_DEBUG_KMS("Displayport TPS3 supported");
3270 } else
3271 intel_dp->use_tps3 = false;
3272
Adam Jacksonedb39242012-09-18 10:58:49 -04003273 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3274 DP_DWN_STRM_PORT_PRESENT))
3275 return true; /* native DP sink */
3276
3277 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
3278 return true; /* no per-port downstream info */
3279
Jani Nikula9d1a1032014-03-14 16:51:15 +02003280 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_DOWNSTREAM_PORT_0,
3281 intel_dp->downstream_ports,
3282 DP_MAX_DOWNSTREAM_PORTS) < 0)
Adam Jacksonedb39242012-09-18 10:58:49 -04003283 return false; /* downstream port status fetch failed */
3284
3285 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07003286}
3287
Adam Jackson0d198322012-05-14 16:05:47 -04003288static void
3289intel_dp_probe_oui(struct intel_dp *intel_dp)
3290{
3291 u8 buf[3];
3292
3293 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
3294 return;
3295
Jani Nikula24f3e092014-03-17 16:43:36 +02003296 intel_edp_panel_vdd_on(intel_dp);
Daniel Vetter351cfc32012-06-12 13:20:47 +02003297
Jani Nikula9d1a1032014-03-14 16:51:15 +02003298 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003299 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
3300 buf[0], buf[1], buf[2]);
3301
Jani Nikula9d1a1032014-03-14 16:51:15 +02003302 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_BRANCH_OUI, buf, 3) == 3)
Adam Jackson0d198322012-05-14 16:05:47 -04003303 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
3304 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02003305
Daniel Vetter4be73782014-01-17 14:39:48 +01003306 edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04003307}
3308
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003309int intel_dp_sink_crc(struct intel_dp *intel_dp, u8 *crc)
3310{
3311 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3312 struct drm_device *dev = intel_dig_port->base.base.dev;
3313 struct intel_crtc *intel_crtc =
3314 to_intel_crtc(intel_dig_port->base.base.crtc);
3315 u8 buf[1];
3316
Jani Nikula9d1a1032014-03-14 16:51:15 +02003317 if (drm_dp_dpcd_readb(&intel_dp->aux, DP_TEST_SINK_MISC, buf) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003318 return -EAGAIN;
3319
3320 if (!(buf[0] & DP_TEST_CRC_SUPPORTED))
3321 return -ENOTTY;
3322
Jani Nikula9d1a1032014-03-14 16:51:15 +02003323 if (drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK,
3324 DP_TEST_SINK_START) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003325 return -EAGAIN;
3326
3327 /* Wait 2 vblanks to be sure we will have the correct CRC value */
3328 intel_wait_for_vblank(dev, intel_crtc->pipe);
3329 intel_wait_for_vblank(dev, intel_crtc->pipe);
3330
Jani Nikula9d1a1032014-03-14 16:51:15 +02003331 if (drm_dp_dpcd_read(&intel_dp->aux, DP_TEST_CRC_R_CR, crc, 6) < 0)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003332 return -EAGAIN;
3333
Jani Nikula9d1a1032014-03-14 16:51:15 +02003334 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_SINK, 0);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02003335 return 0;
3336}
3337
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003338static bool
3339intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
3340{
Jani Nikula9d1a1032014-03-14 16:51:15 +02003341 return intel_dp_dpcd_read_wake(&intel_dp->aux,
3342 DP_DEVICE_SERVICE_IRQ_VECTOR,
3343 sink_irq_vector, 1) == 1;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003344}
3345
3346static void
3347intel_dp_handle_test_request(struct intel_dp *intel_dp)
3348{
3349 /* NAK by default */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003350 drm_dp_dpcd_writeb(&intel_dp->aux, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003351}
3352
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003353/*
3354 * According to DP spec
3355 * 5.1.2:
3356 * 1. Read DPCD
3357 * 2. Configure link according to Receiver Capabilities
3358 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
3359 * 4. Check link status on receipt of hot-plug interrupt
3360 */
3361
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003362void
Chris Wilsonea5b2132010-08-04 13:50:23 +01003363intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003364{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003365 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003366 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07003367 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003368
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003369 /* FIXME: This access isn't protected by any locks. */
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003370 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07003371 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003372
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003373 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003374 return;
3375
Keith Packard92fd8fd2011-07-25 19:50:10 -07003376 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07003377 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003378 return;
3379 }
3380
Keith Packard92fd8fd2011-07-25 19:50:10 -07003381 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07003382 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07003383 return;
3384 }
3385
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003386 /* Try to read the source of the interrupt */
3387 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3388 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
3389 /* Clear interrupt source */
Jani Nikula9d1a1032014-03-14 16:51:15 +02003390 drm_dp_dpcd_writeb(&intel_dp->aux,
3391 DP_DEVICE_SERVICE_IRQ_VECTOR,
3392 sink_irq_vector);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07003393
3394 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
3395 intel_dp_handle_test_request(intel_dp);
3396 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
3397 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
3398 }
3399
Daniel Vetter1ffdff12012-10-18 10:15:24 +02003400 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07003401 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Jani Nikula8e329a02014-06-03 14:56:21 +03003402 intel_encoder->base.name);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003403 intel_dp_start_link_train(intel_dp);
3404 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03003405 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07003406 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003407}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003408
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003409/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003410static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07003411intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04003412{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003413 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003414 uint8_t type;
3415
3416 if (!intel_dp_get_dpcd(intel_dp))
3417 return connector_status_disconnected;
3418
3419 /* if there's no downstream port, we're done */
3420 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07003421 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003422
3423 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003424 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
3425 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04003426 uint8_t reg;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003427
3428 if (intel_dp_dpcd_read_wake(&intel_dp->aux, DP_SINK_COUNT,
3429 &reg, 1) < 0)
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003430 return connector_status_unknown;
Jani Nikula9d1a1032014-03-14 16:51:15 +02003431
Adam Jackson23235172012-09-20 16:42:45 -04003432 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
3433 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003434 }
3435
3436 /* If no HPD, poke DDC gently */
Jani Nikula0b998362014-03-14 16:51:17 +02003437 if (drm_probe_ddc(&intel_dp->aux.ddc))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003438 return connector_status_connected;
3439
3440 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03003441 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
3442 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
3443 if (type == DP_DS_PORT_TYPE_VGA ||
3444 type == DP_DS_PORT_TYPE_NON_EDID)
3445 return connector_status_unknown;
3446 } else {
3447 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
3448 DP_DWN_STRM_PORT_TYPE_MASK;
3449 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
3450 type == DP_DWN_STRM_PORT_TYPE_OTHER)
3451 return connector_status_unknown;
3452 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04003453
3454 /* Anything else is out of spec, warn and ignore */
3455 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07003456 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04003457}
3458
3459static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003460ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003461{
Paulo Zanoni30add222012-10-26 19:05:45 -02003462 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00003463 struct drm_i915_private *dev_priv = dev->dev_private;
3464 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003465 enum drm_connector_status status;
3466
Chris Wilsonfe16d942011-02-12 10:29:38 +00003467 /* Can't disconnect eDP, but you can close the lid... */
3468 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02003469 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00003470 if (status == connector_status_unknown)
3471 status = connector_status_connected;
3472 return status;
3473 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003474
Damien Lespiau1b469632012-12-13 16:09:01 +00003475 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
3476 return connector_status_disconnected;
3477
Keith Packard26d61aa2011-07-25 20:01:09 -07003478 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003479}
3480
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003481static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003482g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003483{
Paulo Zanoni30add222012-10-26 19:05:45 -02003484 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003485 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02003486 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01003487 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003488
Jesse Barnes35aad752013-03-01 13:14:31 -08003489 /* Can't disconnect eDP, but you can close the lid... */
3490 if (is_edp(intel_dp)) {
3491 enum drm_connector_status status;
3492
3493 status = intel_panel_detect(dev);
3494 if (status == connector_status_unknown)
3495 status = connector_status_connected;
3496 return status;
3497 }
3498
Todd Previte232a6ee2014-01-23 00:13:41 -07003499 if (IS_VALLEYVIEW(dev)) {
3500 switch (intel_dig_port->port) {
3501 case PORT_B:
3502 bit = PORTB_HOTPLUG_LIVE_STATUS_VLV;
3503 break;
3504 case PORT_C:
3505 bit = PORTC_HOTPLUG_LIVE_STATUS_VLV;
3506 break;
3507 case PORT_D:
3508 bit = PORTD_HOTPLUG_LIVE_STATUS_VLV;
3509 break;
3510 default:
3511 return connector_status_unknown;
3512 }
3513 } else {
3514 switch (intel_dig_port->port) {
3515 case PORT_B:
3516 bit = PORTB_HOTPLUG_LIVE_STATUS_G4X;
3517 break;
3518 case PORT_C:
3519 bit = PORTC_HOTPLUG_LIVE_STATUS_G4X;
3520 break;
3521 case PORT_D:
3522 bit = PORTD_HOTPLUG_LIVE_STATUS_G4X;
3523 break;
3524 default:
3525 return connector_status_unknown;
3526 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003527 }
3528
Chris Wilson10f76a32012-05-11 18:01:32 +01003529 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003530 return connector_status_disconnected;
3531
Keith Packard26d61aa2011-07-25 20:01:09 -07003532 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003533}
3534
Keith Packard8c241fe2011-09-28 16:38:44 -07003535static struct edid *
3536intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
3537{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003538 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003539
Jani Nikula9cd300e2012-10-19 14:51:52 +03003540 /* use cached edid if we have one */
3541 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03003542 /* invalid edid */
3543 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003544 return NULL;
3545
Jani Nikula55e9ede2013-10-01 10:38:54 +03003546 return drm_edid_duplicate(intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003547 }
3548
Jani Nikula9cd300e2012-10-19 14:51:52 +03003549 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003550}
3551
3552static int
3553intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
3554{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003555 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003556
Jani Nikula9cd300e2012-10-19 14:51:52 +03003557 /* use cached edid if we have one */
3558 if (intel_connector->edid) {
3559 /* invalid edid */
3560 if (IS_ERR(intel_connector->edid))
3561 return 0;
3562
3563 return intel_connector_update_modes(connector,
3564 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003565 }
3566
Jani Nikula9cd300e2012-10-19 14:51:52 +03003567 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003568}
3569
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003570static enum drm_connector_status
3571intel_dp_detect(struct drm_connector *connector, bool force)
3572{
3573 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02003574 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3575 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003576 struct drm_device *dev = connector->dev;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003577 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003578 enum drm_connector_status status;
Imre Deak671dedd2014-03-05 16:20:53 +02003579 enum intel_display_power_domain power_domain;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003580 struct edid *edid = NULL;
3581
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003582 intel_runtime_pm_get(dev_priv);
3583
Imre Deak671dedd2014-03-05 16:20:53 +02003584 power_domain = intel_display_port_power_domain(intel_encoder);
3585 intel_display_power_get(dev_priv, power_domain);
3586
Chris Wilson164c8592013-07-20 20:27:08 +01003587 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03003588 connector->base.id, connector->name);
Chris Wilson164c8592013-07-20 20:27:08 +01003589
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003590 intel_dp->has_audio = false;
3591
3592 if (HAS_PCH_SPLIT(dev))
3593 status = ironlake_dp_detect(intel_dp);
3594 else
3595 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04003596
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003597 if (status != connector_status_connected)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003598 goto out;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003599
Adam Jackson0d198322012-05-14 16:05:47 -04003600 intel_dp_probe_oui(intel_dp);
3601
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003602 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
3603 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01003604 } else {
Jani Nikula0b998362014-03-14 16:51:17 +02003605 edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003606 if (edid) {
3607 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01003608 kfree(edid);
3609 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003610 }
3611
Paulo Zanonid63885d2012-10-26 19:05:49 -02003612 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3613 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003614 status = connector_status_connected;
3615
3616out:
Imre Deak671dedd2014-03-05 16:20:53 +02003617 intel_display_power_put(dev_priv, power_domain);
3618
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003619 intel_runtime_pm_put(dev_priv);
Imre Deak671dedd2014-03-05 16:20:53 +02003620
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02003621 return status;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003622}
3623
3624static int intel_dp_get_modes(struct drm_connector *connector)
3625{
Chris Wilsondf0e9242010-09-09 16:20:55 +01003626 struct intel_dp *intel_dp = intel_attached_dp(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02003627 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3628 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Jani Nikuladd06f902012-10-19 14:51:50 +03003629 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003630 struct drm_device *dev = connector->dev;
Imre Deak671dedd2014-03-05 16:20:53 +02003631 struct drm_i915_private *dev_priv = dev->dev_private;
3632 enum intel_display_power_domain power_domain;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003633 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003634
3635 /* We should parse the EDID data and find out if it has an audio sink
3636 */
3637
Imre Deak671dedd2014-03-05 16:20:53 +02003638 power_domain = intel_display_port_power_domain(intel_encoder);
3639 intel_display_power_get(dev_priv, power_domain);
3640
Jani Nikula0b998362014-03-14 16:51:17 +02003641 ret = intel_dp_get_edid_modes(connector, &intel_dp->aux.ddc);
Imre Deak671dedd2014-03-05 16:20:53 +02003642 intel_display_power_put(dev_priv, power_domain);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003643 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003644 return ret;
3645
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003646 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03003647 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003648 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03003649 mode = drm_mode_duplicate(dev,
3650 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003651 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003652 drm_mode_probed_add(connector, mode);
3653 return 1;
3654 }
3655 }
3656 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003657}
3658
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003659static bool
3660intel_dp_detect_audio(struct drm_connector *connector)
3661{
3662 struct intel_dp *intel_dp = intel_attached_dp(connector);
Imre Deak671dedd2014-03-05 16:20:53 +02003663 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3664 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3665 struct drm_device *dev = connector->dev;
3666 struct drm_i915_private *dev_priv = dev->dev_private;
3667 enum intel_display_power_domain power_domain;
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003668 struct edid *edid;
3669 bool has_audio = false;
3670
Imre Deak671dedd2014-03-05 16:20:53 +02003671 power_domain = intel_display_port_power_domain(intel_encoder);
3672 intel_display_power_get(dev_priv, power_domain);
3673
Jani Nikula0b998362014-03-14 16:51:17 +02003674 edid = intel_dp_get_edid(connector, &intel_dp->aux.ddc);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003675 if (edid) {
3676 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003677 kfree(edid);
3678 }
3679
Imre Deak671dedd2014-03-05 16:20:53 +02003680 intel_display_power_put(dev_priv, power_domain);
3681
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003682 return has_audio;
3683}
3684
Chris Wilsonf6849602010-09-19 09:29:33 +01003685static int
3686intel_dp_set_property(struct drm_connector *connector,
3687 struct drm_property *property,
3688 uint64_t val)
3689{
Chris Wilsone953fd72011-02-21 22:23:52 +00003690 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03003691 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003692 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
3693 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01003694 int ret;
3695
Rob Clark662595d2012-10-11 20:36:04 -05003696 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01003697 if (ret)
3698 return ret;
3699
Chris Wilson3f43c482011-05-12 22:17:24 +01003700 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003701 int i = val;
3702 bool has_audio;
3703
3704 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003705 return 0;
3706
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003707 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01003708
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003709 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003710 has_audio = intel_dp_detect_audio(connector);
3711 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003712 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003713
3714 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003715 return 0;
3716
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003717 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01003718 goto done;
3719 }
3720
Chris Wilsone953fd72011-02-21 22:23:52 +00003721 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02003722 bool old_auto = intel_dp->color_range_auto;
3723 uint32_t old_range = intel_dp->color_range;
3724
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003725 switch (val) {
3726 case INTEL_BROADCAST_RGB_AUTO:
3727 intel_dp->color_range_auto = true;
3728 break;
3729 case INTEL_BROADCAST_RGB_FULL:
3730 intel_dp->color_range_auto = false;
3731 intel_dp->color_range = 0;
3732 break;
3733 case INTEL_BROADCAST_RGB_LIMITED:
3734 intel_dp->color_range_auto = false;
3735 intel_dp->color_range = DP_COLOR_RANGE_16_235;
3736 break;
3737 default:
3738 return -EINVAL;
3739 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02003740
3741 if (old_auto == intel_dp->color_range_auto &&
3742 old_range == intel_dp->color_range)
3743 return 0;
3744
Chris Wilsone953fd72011-02-21 22:23:52 +00003745 goto done;
3746 }
3747
Yuly Novikov53b41832012-10-26 12:04:00 +03003748 if (is_edp(intel_dp) &&
3749 property == connector->dev->mode_config.scaling_mode_property) {
3750 if (val == DRM_MODE_SCALE_NONE) {
3751 DRM_DEBUG_KMS("no scaling not supported\n");
3752 return -EINVAL;
3753 }
3754
3755 if (intel_connector->panel.fitting_mode == val) {
3756 /* the eDP scaling property is not changed */
3757 return 0;
3758 }
3759 intel_connector->panel.fitting_mode = val;
3760
3761 goto done;
3762 }
3763
Chris Wilsonf6849602010-09-19 09:29:33 +01003764 return -EINVAL;
3765
3766done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00003767 if (intel_encoder->base.crtc)
3768 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003769
3770 return 0;
3771}
3772
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003773static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003774intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003775{
Jani Nikula1d508702012-10-19 14:51:49 +03003776 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003777
Jani Nikula9cd300e2012-10-19 14:51:52 +03003778 if (!IS_ERR_OR_NULL(intel_connector->edid))
3779 kfree(intel_connector->edid);
3780
Paulo Zanoniacd8db102013-06-12 17:27:23 -03003781 /* Can't call is_edp() since the encoder may have been destroyed
3782 * already. */
3783 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03003784 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003785
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003786 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08003787 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003788}
3789
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003790void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02003791{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003792 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
3793 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetterbd173812013-03-25 11:24:10 +01003794 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter24d05922010-08-20 18:08:28 +02003795
Dave Airlie4f71d0c2014-06-04 16:02:28 +10003796 drm_dp_aux_unregister(&intel_dp->aux);
Daniel Vetter24d05922010-08-20 18:08:28 +02003797 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07003798 if (is_edp(intel_dp)) {
3799 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Rob Clark51fd3712013-11-19 12:10:12 -05003800 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Daniel Vetter4be73782014-01-17 14:39:48 +01003801 edp_panel_vdd_off_sync(intel_dp);
Rob Clark51fd3712013-11-19 12:10:12 -05003802 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Keith Packardbd943152011-09-18 23:09:52 -07003803 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003804 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02003805}
3806
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003807static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02003808 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003809 .detect = intel_dp_detect,
3810 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01003811 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003812 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003813};
3814
3815static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
3816 .get_modes = intel_dp_get_modes,
3817 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01003818 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003819};
3820
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003821static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02003822 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003823};
3824
Chris Wilson995b67622010-08-20 13:23:26 +01003825static void
Eric Anholt21d40d32010-03-25 11:11:14 -07003826intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07003827{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003828 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07003829
Jesse Barnes885a5012011-07-07 11:11:01 -07003830 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07003831}
3832
Dave Airlie13cf5502014-06-18 11:29:35 +10003833bool
3834intel_dp_hpd_pulse(struct intel_digital_port *intel_dig_port, bool long_hpd)
3835{
3836 struct intel_dp *intel_dp = &intel_dig_port->dp;
3837
3838 if (long_hpd)
3839 return true;
3840
3841 /*
3842 * we'll check the link status via the normal hot plug path later -
3843 * but for short hpds we should check it now
3844 */
3845 intel_dp_check_link_status(intel_dp);
3846 return false;
3847}
3848
Zhenyu Wange3421a12010-04-08 09:43:27 +08003849/* Return which DP Port should be selected for Transcoder DP control */
3850int
Akshay Joshi0206e352011-08-16 15:34:10 -04003851intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003852{
3853 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003854 struct intel_encoder *intel_encoder;
3855 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003856
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003857 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
3858 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003859
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003860 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
3861 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01003862 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003863 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01003864
Zhenyu Wange3421a12010-04-08 09:43:27 +08003865 return -1;
3866}
3867
Zhao Yakui36e83a12010-06-12 14:32:21 +08003868/* check the VBT to see whether the eDP is on DP-D port */
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003869bool intel_dp_is_edp(struct drm_device *dev, enum port port)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003870{
3871 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03003872 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003873 int i;
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003874 static const short port_mapping[] = {
3875 [PORT_B] = PORT_IDPB,
3876 [PORT_C] = PORT_IDPC,
3877 [PORT_D] = PORT_IDPD,
3878 };
Zhao Yakui36e83a12010-06-12 14:32:21 +08003879
Ville Syrjälä3b32a352013-11-01 18:22:41 +02003880 if (port == PORT_A)
3881 return true;
3882
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003883 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003884 return false;
3885
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003886 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
3887 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003888
Ville Syrjälä5d8a7752013-11-01 18:22:39 +02003889 if (p_child->common.dvo_port == port_mapping[port] &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02003890 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
3891 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08003892 return true;
3893 }
3894 return false;
3895}
3896
Chris Wilsonf6849602010-09-19 09:29:33 +01003897static void
3898intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
3899{
Yuly Novikov53b41832012-10-26 12:04:00 +03003900 struct intel_connector *intel_connector = to_intel_connector(connector);
3901
Chris Wilson3f43c482011-05-12 22:17:24 +01003902 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00003903 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003904 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03003905
3906 if (is_edp(intel_dp)) {
3907 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05003908 drm_object_attach_property(
3909 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03003910 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03003911 DRM_MODE_SCALE_ASPECT);
3912 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03003913 }
Chris Wilsonf6849602010-09-19 09:29:33 +01003914}
3915
Imre Deakdada1a92014-01-29 13:25:41 +02003916static void intel_dp_init_panel_power_timestamps(struct intel_dp *intel_dp)
3917{
3918 intel_dp->last_power_cycle = jiffies;
3919 intel_dp->last_power_on = jiffies;
3920 intel_dp->last_backlight_off = jiffies;
3921}
3922
Daniel Vetter67a54562012-10-20 20:57:45 +02003923static void
3924intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003925 struct intel_dp *intel_dp,
3926 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02003927{
3928 struct drm_i915_private *dev_priv = dev->dev_private;
3929 struct edp_power_seq cur, vbt, spec, final;
3930 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03003931 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07003932
3933 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003934 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07003935 pp_on_reg = PCH_PP_ON_DELAYS;
3936 pp_off_reg = PCH_PP_OFF_DELAYS;
3937 pp_div_reg = PCH_PP_DIVISOR;
3938 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003939 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3940
3941 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
3942 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3943 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3944 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003945 }
Daniel Vetter67a54562012-10-20 20:57:45 +02003946
3947 /* Workaround: Need to write PP_CONTROL with the unlock key as
3948 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003949 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03003950 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02003951
Jesse Barnes453c5422013-03-28 09:55:41 -07003952 pp_on = I915_READ(pp_on_reg);
3953 pp_off = I915_READ(pp_off_reg);
3954 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02003955
3956 /* Pull timing values out of registers */
3957 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
3958 PANEL_POWER_UP_DELAY_SHIFT;
3959
3960 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
3961 PANEL_LIGHT_ON_DELAY_SHIFT;
3962
3963 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
3964 PANEL_LIGHT_OFF_DELAY_SHIFT;
3965
3966 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
3967 PANEL_POWER_DOWN_DELAY_SHIFT;
3968
3969 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
3970 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
3971
3972 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3973 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
3974
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003975 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02003976
3977 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
3978 * our hw here, which are all in 100usec. */
3979 spec.t1_t3 = 210 * 10;
3980 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
3981 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
3982 spec.t10 = 500 * 10;
3983 /* This one is special and actually in units of 100ms, but zero
3984 * based in the hw (so we need to add 100 ms). But the sw vbt
3985 * table multiplies it with 1000 to make it in units of 100usec,
3986 * too. */
3987 spec.t11_t12 = (510 + 100) * 10;
3988
3989 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3990 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
3991
3992 /* Use the max of the register settings and vbt. If both are
3993 * unset, fall back to the spec limits. */
3994#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
3995 spec.field : \
3996 max(cur.field, vbt.field))
3997 assign_final(t1_t3);
3998 assign_final(t8);
3999 assign_final(t9);
4000 assign_final(t10);
4001 assign_final(t11_t12);
4002#undef assign_final
4003
4004#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
4005 intel_dp->panel_power_up_delay = get_delay(t1_t3);
4006 intel_dp->backlight_on_delay = get_delay(t8);
4007 intel_dp->backlight_off_delay = get_delay(t9);
4008 intel_dp->panel_power_down_delay = get_delay(t10);
4009 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
4010#undef get_delay
4011
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004012 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
4013 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
4014 intel_dp->panel_power_cycle_delay);
4015
4016 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
4017 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
4018
4019 if (out)
4020 *out = final;
4021}
4022
4023static void
4024intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
4025 struct intel_dp *intel_dp,
4026 struct edp_power_seq *seq)
4027{
4028 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07004029 u32 pp_on, pp_off, pp_div, port_sel = 0;
4030 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
4031 int pp_on_reg, pp_off_reg, pp_div_reg;
4032
4033 if (HAS_PCH_SPLIT(dev)) {
4034 pp_on_reg = PCH_PP_ON_DELAYS;
4035 pp_off_reg = PCH_PP_OFF_DELAYS;
4036 pp_div_reg = PCH_PP_DIVISOR;
4037 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03004038 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
4039
4040 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
4041 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
4042 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07004043 }
4044
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004045 /*
4046 * And finally store the new values in the power sequencer. The
4047 * backlight delays are set to 1 because we do manual waits on them. For
4048 * T8, even BSpec recommends doing it. For T9, if we don't do this,
4049 * we'll end up waiting for the backlight off delay twice: once when we
4050 * do the manual sleep, and once when we disable the panel and wait for
4051 * the PP_STATUS bit to become zero.
4052 */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004053 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
Paulo Zanonib2f19d12013-12-19 14:29:44 -02004054 (1 << PANEL_LIGHT_ON_DELAY_SHIFT);
4055 pp_off = (1 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004056 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02004057 /* Compute the divisor for the pp clock, simply match the Bspec
4058 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07004059 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02004060 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02004061 << PANEL_POWER_CYCLE_DELAY_SHIFT);
4062
4063 /* Haswell doesn't have any port selection bits for the panel
4064 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03004065 if (IS_VALLEYVIEW(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03004066 if (dp_to_dig_port(intel_dp)->port == PORT_B)
4067 port_sel = PANEL_PORT_SELECT_DPB_VLV;
4068 else
4069 port_sel = PANEL_PORT_SELECT_DPC_VLV;
Imre Deakbc7d38a2013-05-16 14:40:36 +03004070 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
4071 if (dp_to_dig_port(intel_dp)->port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004072 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02004073 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03004074 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02004075 }
4076
Jesse Barnes453c5422013-03-28 09:55:41 -07004077 pp_on |= port_sel;
4078
4079 I915_WRITE(pp_on_reg, pp_on);
4080 I915_WRITE(pp_off_reg, pp_off);
4081 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02004082
Daniel Vetter67a54562012-10-20 20:57:45 +02004083 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07004084 I915_READ(pp_on_reg),
4085 I915_READ(pp_off_reg),
4086 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07004087}
4088
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304089void intel_dp_set_drrs_state(struct drm_device *dev, int refresh_rate)
4090{
4091 struct drm_i915_private *dev_priv = dev->dev_private;
4092 struct intel_encoder *encoder;
4093 struct intel_dp *intel_dp = NULL;
4094 struct intel_crtc_config *config = NULL;
4095 struct intel_crtc *intel_crtc = NULL;
4096 struct intel_connector *intel_connector = dev_priv->drrs.connector;
4097 u32 reg, val;
4098 enum edp_drrs_refresh_rate_type index = DRRS_HIGH_RR;
4099
4100 if (refresh_rate <= 0) {
4101 DRM_DEBUG_KMS("Refresh rate should be positive non-zero.\n");
4102 return;
4103 }
4104
4105 if (intel_connector == NULL) {
4106 DRM_DEBUG_KMS("DRRS supported for eDP only.\n");
4107 return;
4108 }
4109
Daniel Vetter1fcc9d12014-07-11 10:30:10 -07004110 /*
4111 * FIXME: This needs proper synchronization with psr state. But really
4112 * hard to tell without seeing the user of this function of this code.
4113 * Check locking and ordering once that lands.
4114 */
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304115 if (INTEL_INFO(dev)->gen < 8 && intel_edp_is_psr_enabled(dev)) {
4116 DRM_DEBUG_KMS("DRRS is disabled as PSR is enabled\n");
4117 return;
4118 }
4119
4120 encoder = intel_attached_encoder(&intel_connector->base);
4121 intel_dp = enc_to_intel_dp(&encoder->base);
4122 intel_crtc = encoder->new_crtc;
4123
4124 if (!intel_crtc) {
4125 DRM_DEBUG_KMS("DRRS: intel_crtc not initialized\n");
4126 return;
4127 }
4128
4129 config = &intel_crtc->config;
4130
4131 if (intel_dp->drrs_state.type < SEAMLESS_DRRS_SUPPORT) {
4132 DRM_DEBUG_KMS("Only Seamless DRRS supported.\n");
4133 return;
4134 }
4135
4136 if (intel_connector->panel.downclock_mode->vrefresh == refresh_rate)
4137 index = DRRS_LOW_RR;
4138
4139 if (index == intel_dp->drrs_state.refresh_rate_type) {
4140 DRM_DEBUG_KMS(
4141 "DRRS requested for previously set RR...ignoring\n");
4142 return;
4143 }
4144
4145 if (!intel_crtc->active) {
4146 DRM_DEBUG_KMS("eDP encoder disabled. CRTC not Active\n");
4147 return;
4148 }
4149
4150 if (INTEL_INFO(dev)->gen > 6 && INTEL_INFO(dev)->gen < 8) {
4151 reg = PIPECONF(intel_crtc->config.cpu_transcoder);
4152 val = I915_READ(reg);
4153 if (index > DRRS_HIGH_RR) {
4154 val |= PIPECONF_EDP_RR_MODE_SWITCH;
4155 intel_dp_set_m2_n2(intel_crtc, &config->dp_m2_n2);
4156 } else {
4157 val &= ~PIPECONF_EDP_RR_MODE_SWITCH;
4158 }
4159 I915_WRITE(reg, val);
4160 }
4161
4162 /*
4163 * mutex taken to ensure that there is no race between differnt
4164 * drrs calls trying to update refresh rate. This scenario may occur
4165 * in future when idleness detection based DRRS in kernel and
4166 * possible calls from user space to set differnt RR are made.
4167 */
4168
4169 mutex_lock(&intel_dp->drrs_state.mutex);
4170
4171 intel_dp->drrs_state.refresh_rate_type = index;
4172
4173 mutex_unlock(&intel_dp->drrs_state.mutex);
4174
4175 DRM_DEBUG_KMS("eDP Refresh Rate set to : %dHz\n", refresh_rate);
4176}
4177
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304178static struct drm_display_mode *
4179intel_dp_drrs_init(struct intel_digital_port *intel_dig_port,
4180 struct intel_connector *intel_connector,
4181 struct drm_display_mode *fixed_mode)
4182{
4183 struct drm_connector *connector = &intel_connector->base;
4184 struct intel_dp *intel_dp = &intel_dig_port->dp;
4185 struct drm_device *dev = intel_dig_port->base.base.dev;
4186 struct drm_i915_private *dev_priv = dev->dev_private;
4187 struct drm_display_mode *downclock_mode = NULL;
4188
4189 if (INTEL_INFO(dev)->gen <= 6) {
4190 DRM_DEBUG_KMS("DRRS supported for Gen7 and above\n");
4191 return NULL;
4192 }
4193
4194 if (dev_priv->vbt.drrs_type != SEAMLESS_DRRS_SUPPORT) {
4195 DRM_INFO("VBT doesn't support DRRS\n");
4196 return NULL;
4197 }
4198
4199 downclock_mode = intel_find_panel_downclock
4200 (dev, fixed_mode, connector);
4201
4202 if (!downclock_mode) {
4203 DRM_INFO("DRRS not supported\n");
4204 return NULL;
4205 }
4206
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304207 dev_priv->drrs.connector = intel_connector;
4208
4209 mutex_init(&intel_dp->drrs_state.mutex);
4210
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304211 intel_dp->drrs_state.type = dev_priv->vbt.drrs_type;
4212
4213 intel_dp->drrs_state.refresh_rate_type = DRRS_HIGH_RR;
4214 DRM_INFO("seamless DRRS supported for eDP panel.\n");
4215 return downclock_mode;
4216}
4217
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004218static bool intel_edp_init_connector(struct intel_dp *intel_dp,
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004219 struct intel_connector *intel_connector,
4220 struct edp_power_seq *power_seq)
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004221{
4222 struct drm_connector *connector = &intel_connector->base;
4223 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Paulo Zanoni63635212014-04-22 19:55:42 -03004224 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4225 struct drm_device *dev = intel_encoder->base.dev;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004226 struct drm_i915_private *dev_priv = dev->dev_private;
4227 struct drm_display_mode *fixed_mode = NULL;
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304228 struct drm_display_mode *downclock_mode = NULL;
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004229 bool has_dpcd;
4230 struct drm_display_mode *scan;
4231 struct edid *edid;
4232
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304233 intel_dp->drrs_state.type = DRRS_NOT_SUPPORTED;
4234
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004235 if (!is_edp(intel_dp))
4236 return true;
4237
Paulo Zanoni63635212014-04-22 19:55:42 -03004238 /* The VDD bit needs a power domain reference, so if the bit is already
4239 * enabled when we boot, grab this reference. */
4240 if (edp_have_panel_vdd(intel_dp)) {
4241 enum intel_display_power_domain power_domain;
4242 power_domain = intel_display_port_power_domain(intel_encoder);
4243 intel_display_power_get(dev_priv, power_domain);
4244 }
4245
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004246 /* Cache DPCD and EDID for edp. */
Jani Nikula24f3e092014-03-17 16:43:36 +02004247 intel_edp_panel_vdd_on(intel_dp);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004248 has_dpcd = intel_dp_get_dpcd(intel_dp);
Daniel Vetter4be73782014-01-17 14:39:48 +01004249 edp_panel_vdd_off(intel_dp, false);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004250
4251 if (has_dpcd) {
4252 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
4253 dev_priv->no_aux_handshake =
4254 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
4255 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
4256 } else {
4257 /* if this fails, presume the device is a ghost */
4258 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004259 return false;
4260 }
4261
4262 /* We now know it's not a ghost, init power sequence regs. */
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004263 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp, power_seq);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004264
Daniel Vetter060c8772014-03-21 23:22:35 +01004265 mutex_lock(&dev->mode_config.mutex);
Jani Nikula0b998362014-03-14 16:51:17 +02004266 edid = drm_get_edid(connector, &intel_dp->aux.ddc);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004267 if (edid) {
4268 if (drm_add_edid_modes(connector, edid)) {
4269 drm_mode_connector_update_edid_property(connector,
4270 edid);
4271 drm_edid_to_eld(connector, edid);
4272 } else {
4273 kfree(edid);
4274 edid = ERR_PTR(-EINVAL);
4275 }
4276 } else {
4277 edid = ERR_PTR(-ENOENT);
4278 }
4279 intel_connector->edid = edid;
4280
4281 /* prefer fixed mode from EDID if available */
4282 list_for_each_entry(scan, &connector->probed_modes, head) {
4283 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
4284 fixed_mode = drm_mode_duplicate(dev, scan);
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304285 downclock_mode = intel_dp_drrs_init(
4286 intel_dig_port,
4287 intel_connector, fixed_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004288 break;
4289 }
4290 }
4291
4292 /* fallback to VBT if available for eDP */
4293 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
4294 fixed_mode = drm_mode_duplicate(dev,
4295 dev_priv->vbt.lfp_lvds_vbt_mode);
4296 if (fixed_mode)
4297 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
4298 }
Daniel Vetter060c8772014-03-21 23:22:35 +01004299 mutex_unlock(&dev->mode_config.mutex);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004300
Pradeep Bhat4f9db5b2014-04-05 12:12:31 +05304301 intel_panel_init(&intel_connector->panel, fixed_mode, downclock_mode);
Paulo Zanonied92f0b2013-06-12 17:27:24 -03004302 intel_panel_setup_backlight(connector);
4303
4304 return true;
4305}
4306
Paulo Zanoni16c25532013-06-12 17:27:25 -03004307bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004308intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
4309 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004310{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004311 struct drm_connector *connector = &intel_connector->base;
4312 struct intel_dp *intel_dp = &intel_dig_port->dp;
4313 struct intel_encoder *intel_encoder = &intel_dig_port->base;
4314 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004315 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02004316 enum port port = intel_dig_port->port;
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004317 struct edp_power_seq power_seq = { 0 };
Jani Nikula0b998362014-03-14 16:51:17 +02004318 int type;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004319
Damien Lespiauec5b01d2014-01-21 13:35:39 +00004320 /* intel_dp vfuncs */
4321 if (IS_VALLEYVIEW(dev))
4322 intel_dp->get_aux_clock_divider = vlv_get_aux_clock_divider;
4323 else if (IS_HASWELL(dev) || IS_BROADWELL(dev))
4324 intel_dp->get_aux_clock_divider = hsw_get_aux_clock_divider;
4325 else if (HAS_PCH_SPLIT(dev))
4326 intel_dp->get_aux_clock_divider = ilk_get_aux_clock_divider;
4327 else
4328 intel_dp->get_aux_clock_divider = i9xx_get_aux_clock_divider;
4329
Damien Lespiau153b1102014-01-21 13:37:15 +00004330 intel_dp->get_aux_send_ctl = i9xx_get_aux_send_ctl;
4331
Daniel Vetter07679352012-09-06 22:15:42 +02004332 /* Preserve the current hw state. */
4333 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03004334 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00004335
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004336 if (intel_dp_is_edp(dev, port))
Gajanan Bhat19c03922012-09-27 19:13:07 +05304337 type = DRM_MODE_CONNECTOR_eDP;
Ville Syrjälä3b32a352013-11-01 18:22:41 +02004338 else
4339 type = DRM_MODE_CONNECTOR_DisplayPort;
Adam Jacksonb3295302010-07-16 14:46:28 -04004340
Imre Deakf7d24902013-05-08 13:14:05 +03004341 /*
4342 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
4343 * for DP the encoder type can be set by the caller to
4344 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
4345 */
4346 if (type == DRM_MODE_CONNECTOR_eDP)
4347 intel_encoder->type = INTEL_OUTPUT_EDP;
4348
Imre Deake7281ea2013-05-08 13:14:08 +03004349 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
4350 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
4351 port_name(port));
4352
Adam Jacksonb3295302010-07-16 14:46:28 -04004353 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004354 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
4355
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004356 connector->interlace_allowed = true;
4357 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08004358
Daniel Vetter66a92782012-07-12 20:08:18 +02004359 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
Daniel Vetter4be73782014-01-17 14:39:48 +01004360 edp_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08004361
Chris Wilsondf0e9242010-09-09 16:20:55 +01004362 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004363 drm_sysfs_connector_add(connector);
4364
Paulo Zanoniaffa9352012-11-23 15:30:39 -02004365 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02004366 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
4367 else
4368 intel_connector->get_hw_state = intel_connector_get_hw_state;
Imre Deak80f65de2014-02-11 17:12:49 +02004369 intel_connector->unregister = intel_dp_connector_unregister;
Paulo Zanonibcbc8892012-10-26 19:05:51 -02004370
Jani Nikula0b998362014-03-14 16:51:17 +02004371 /* Set up the hotplug pin. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004372 switch (port) {
4373 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05004374 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004375 break;
4376 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05004377 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004378 break;
4379 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05004380 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004381 break;
4382 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05004383 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03004384 break;
4385 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00004386 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004387 }
4388
Imre Deakdada1a92014-01-29 13:25:41 +02004389 if (is_edp(intel_dp)) {
4390 intel_dp_init_panel_power_timestamps(intel_dp);
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004391 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
Imre Deakdada1a92014-01-29 13:25:41 +02004392 }
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004393
Jani Nikula9d1a1032014-03-14 16:51:15 +02004394 intel_dp_aux_init(intel_dp, intel_connector);
Dave Airliec1f05262012-08-30 11:06:18 +10004395
Paulo Zanoni0095e6d2013-12-19 14:29:39 -02004396 if (!intel_edp_init_connector(intel_dp, intel_connector, &power_seq)) {
Dave Airlie4f71d0c2014-06-04 16:02:28 +10004397 drm_dp_aux_unregister(&intel_dp->aux);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004398 if (is_edp(intel_dp)) {
4399 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Rob Clark51fd3712013-11-19 12:10:12 -05004400 drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
Daniel Vetter4be73782014-01-17 14:39:48 +01004401 edp_panel_vdd_off_sync(intel_dp);
Rob Clark51fd3712013-11-19 12:10:12 -05004402 drm_modeset_unlock(&dev->mode_config.connection_mutex);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004403 }
Paulo Zanonib2f246a2013-06-12 17:27:26 -03004404 drm_sysfs_connector_remove(connector);
4405 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03004406 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03004407 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004408
Chris Wilsonf6849602010-09-19 09:29:33 +01004409 intel_dp_add_properties(intel_dp, connector);
4410
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004411 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
4412 * 0xd. Failure to do so will result in spurious interrupts being
4413 * generated on the port when a cable is not attached.
4414 */
4415 if (IS_G4X(dev) && !IS_GM45(dev)) {
4416 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
4417 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
4418 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03004419
4420 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07004421}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004422
4423void
4424intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
4425{
Dave Airlie13cf5502014-06-18 11:29:35 +10004426 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004427 struct intel_digital_port *intel_dig_port;
4428 struct intel_encoder *intel_encoder;
4429 struct drm_encoder *encoder;
4430 struct intel_connector *intel_connector;
4431
Daniel Vetterb14c5672013-09-19 12:18:32 +02004432 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004433 if (!intel_dig_port)
4434 return;
4435
Daniel Vetterb14c5672013-09-19 12:18:32 +02004436 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004437 if (!intel_connector) {
4438 kfree(intel_dig_port);
4439 return;
4440 }
4441
4442 intel_encoder = &intel_dig_port->base;
4443 encoder = &intel_encoder->base;
4444
4445 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
4446 DRM_MODE_ENCODER_TMDS);
4447
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01004448 intel_encoder->compute_config = intel_dp_compute_config;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004449 intel_encoder->disable = intel_disable_dp;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004450 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07004451 intel_encoder->get_config = intel_dp_get_config;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03004452 if (IS_CHERRYVIEW(dev)) {
Ville Syrjälä9197c882014-04-09 13:29:05 +03004453 intel_encoder->pre_pll_enable = chv_dp_pre_pll_enable;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03004454 intel_encoder->pre_enable = chv_pre_enable_dp;
4455 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä580d3812014-04-09 13:29:00 +03004456 intel_encoder->post_disable = chv_post_disable_dp;
Chon Ming Leee4a1d842014-04-09 13:28:20 +03004457 } else if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03004458 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03004459 intel_encoder->pre_enable = vlv_pre_enable_dp;
4460 intel_encoder->enable = vlv_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03004461 intel_encoder->post_disable = vlv_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03004462 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03004463 intel_encoder->pre_enable = g4x_pre_enable_dp;
4464 intel_encoder->enable = g4x_enable_dp;
Ville Syrjälä49277c32014-03-31 18:21:26 +03004465 intel_encoder->post_disable = g4x_post_disable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03004466 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004467
Paulo Zanoni174edf12012-10-26 19:05:50 -02004468 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004469 intel_dig_port->dp.output_reg = output_reg;
4470
Paulo Zanoni00c09d72012-10-26 19:05:52 -02004471 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Ville Syrjälä882ec382014-04-28 14:07:43 +03004472 if (IS_CHERRYVIEW(dev)) {
4473 if (port == PORT_D)
4474 intel_encoder->crtc_mask = 1 << 2;
4475 else
4476 intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
4477 } else {
4478 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
4479 }
Ville Syrjäläbc079e82014-03-03 16:15:28 +02004480 intel_encoder->cloneable = 0;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004481 intel_encoder->hot_plug = intel_dp_hot_plug;
4482
Dave Airlie13cf5502014-06-18 11:29:35 +10004483 intel_dig_port->hpd_pulse = intel_dp_hpd_pulse;
4484 dev_priv->hpd_irq_port[port] = intel_dig_port;
4485
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004486 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
4487 drm_encoder_cleanup(encoder);
4488 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03004489 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03004490 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02004491}