blob: 4c5ce9848ca9aebe4090ecf26adb3a10e307cf3a [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
16 You should have received a copy of the GNU General Public License along with
17 this program; if not, write to the Free Software Foundation, Inc.,
18 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19
20 The full GNU General Public License is included in this distribution in
21 the file called "COPYING".
22
23 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
24
25 Documentation available at:
26 http://www.stlinux.com
27 Support available at:
28 https://bugzilla.stlinux.com/
29*******************************************************************************/
30
Viresh Kumar6a81c262012-07-30 14:39:41 -070031#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070032#include <linux/kernel.h>
33#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070034#include <linux/ip.h>
35#include <linux/tcp.h>
36#include <linux/skbuff.h>
37#include <linux/ethtool.h>
38#include <linux/if_ether.h>
39#include <linux/crc32.h>
40#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000041#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070042#include <linux/if_vlan.h>
43#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040045#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000046#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010047#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000048#include <linux/debugfs.h>
49#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010050#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000051#include <linux/net_tstamp.h>
52#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000053#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080054#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070055#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080056#include "dwmac1000.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070057
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070058#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070059
60/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000061#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070062static int watchdog = TX_TIMEO;
63module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000064MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070065
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000066static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070067module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000068MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070069
stephen hemminger47d1f712013-12-30 10:38:57 -080070static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070071module_param(phyaddr, int, S_IRUGO);
72MODULE_PARM_DESC(phyaddr, "Physical device address");
73
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010074#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +010075#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070076
77static int flow_ctrl = FLOW_OFF;
78module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
79MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
80
81static int pause = PAUSE_TIME;
82module_param(pause, int, S_IRUGO | S_IWUSR);
83MODULE_PARM_DESC(pause, "Flow Control Pause Time");
84
85#define TC_DEFAULT 64
86static int tc = TC_DEFAULT;
87module_param(tc, int, S_IRUGO | S_IWUSR);
88MODULE_PARM_DESC(tc, "DMA threshold control value");
89
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010090#define DEFAULT_BUFSIZE 1536
91static int buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070092module_param(buf_sz, int, S_IRUGO | S_IWUSR);
93MODULE_PARM_DESC(buf_sz, "DMA buffer size");
94
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010095#define STMMAC_RX_COPYBREAK 256
96
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070097static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
98 NETIF_MSG_LINK | NETIF_MSG_IFUP |
99 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
100
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000101#define STMMAC_DEFAULT_LPI_TIMER 1000
102static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
103module_param(eee_timer, int, S_IRUGO | S_IWUSR);
104MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200105#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000106
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000107/* By default the driver will use the ring mode to manage tx and rx descriptors
108 * but passing this value so user can force to use the chain instead of the ring
109 */
110static unsigned int chain_mode;
111module_param(chain_mode, int, S_IRUGO);
112MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
113
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700114static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700115
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100116#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000117static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700118static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000119#endif
120
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000121#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
122
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700123/**
124 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100125 * Description: it checks the driver parameters and set a default in case of
126 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700127 */
128static void stmmac_verify_args(void)
129{
130 if (unlikely(watchdog < 0))
131 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100132 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
133 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700134 if (unlikely(flow_ctrl > 1))
135 flow_ctrl = FLOW_AUTO;
136 else if (likely(flow_ctrl < 0))
137 flow_ctrl = FLOW_OFF;
138 if (unlikely((pause < 0) || (pause > 0xffff)))
139 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000140 if (eee_timer < 0)
141 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700142}
143
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000144/**
145 * stmmac_clk_csr_set - dynamically set the MDC clock
146 * @priv: driver private structure
147 * Description: this is to dynamically set the MDC clock according to the csr
148 * clock input.
149 * Note:
150 * If a specific clk_csr value is passed from the platform
151 * this means that the CSR Clock Range selection cannot be
152 * changed at run-time and it is fixed (as reported in the driver
153 * documentation). Viceversa the driver will try to set the MDC
154 * clock dynamically according to the actual clock input.
155 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000156static void stmmac_clk_csr_set(struct stmmac_priv *priv)
157{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000158 u32 clk_rate;
159
160 clk_rate = clk_get_rate(priv->stmmac_clk);
161
162 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000163 * for all other cases except for the below mentioned ones.
164 * For values higher than the IEEE 802.3 specified frequency
165 * we can not estimate the proper divider as it is not known
166 * the frequency of clk_csr_i. So we do not change the default
167 * divider.
168 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000169 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
170 if (clk_rate < CSR_F_35M)
171 priv->clk_csr = STMMAC_CSR_20_35M;
172 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
173 priv->clk_csr = STMMAC_CSR_35_60M;
174 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
175 priv->clk_csr = STMMAC_CSR_60_100M;
176 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
177 priv->clk_csr = STMMAC_CSR_100_150M;
178 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
179 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800180 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000181 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000182 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000183}
184
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700185static void print_pkt(unsigned char *buf, int len)
186{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200187 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
188 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700189}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700190
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700191static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
192{
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100193 unsigned avail;
194
195 if (priv->dirty_tx > priv->cur_tx)
196 avail = priv->dirty_tx - priv->cur_tx - 1;
197 else
198 avail = DMA_TX_SIZE - priv->cur_tx + priv->dirty_tx - 1;
199
200 return avail;
201}
202
203static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv)
204{
205 unsigned dirty;
206
207 if (priv->dirty_rx <= priv->cur_rx)
208 dirty = priv->cur_rx - priv->dirty_rx;
209 else
210 dirty = DMA_RX_SIZE - priv->dirty_rx + priv->cur_rx;
211
212 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700213}
214
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000215/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100216 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000217 * @priv: driver private structure
218 * Description: on some platforms (e.g. ST), some HW system configuraton
219 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000220 */
221static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
222{
223 struct phy_device *phydev = priv->phydev;
224
225 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000226 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000227}
228
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000229/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100230 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000231 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100232 * Description: this function is to verify and enter in LPI mode in case of
233 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000234 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000235static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
236{
237 /* Check and enter in LPI mode */
238 if ((priv->dirty_tx == priv->cur_tx) &&
239 (priv->tx_path_in_lpi_mode == false))
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500240 priv->hw->mac->set_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000241}
242
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000243/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100244 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000245 * @priv: driver private structure
246 * Description: this function is to exit and disable EEE in case of
247 * LPI state is true. This is called by the xmit.
248 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000249void stmmac_disable_eee_mode(struct stmmac_priv *priv)
250{
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500251 priv->hw->mac->reset_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000252 del_timer_sync(&priv->eee_ctrl_timer);
253 priv->tx_path_in_lpi_mode = false;
254}
255
256/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100257 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000258 * @arg : data hook
259 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000260 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000261 * then MAC Transmitter can be moved to LPI state.
262 */
263static void stmmac_eee_ctrl_timer(unsigned long arg)
264{
265 struct stmmac_priv *priv = (struct stmmac_priv *)arg;
266
267 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200268 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000269}
270
271/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100272 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000273 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000274 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100275 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
276 * can also manage EEE, this function enable the LPI state and start related
277 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000278 */
279bool stmmac_eee_init(struct stmmac_priv *priv)
280{
Giuseppe CAVALLARO56b88c22014-08-28 08:11:43 +0200281 char *phy_bus_name = priv->plat->phy_bus_name;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100282 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000283 bool ret = false;
284
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200285 /* Using PCS we cannot dial with the phy registers at this stage
286 * so we do not support extra feature like EEE.
287 */
288 if ((priv->pcs == STMMAC_PCS_RGMII) || (priv->pcs == STMMAC_PCS_TBI) ||
289 (priv->pcs == STMMAC_PCS_RTBI))
290 goto out;
291
Giuseppe CAVALLARO56b88c22014-08-28 08:11:43 +0200292 /* Never init EEE in case of a switch is attached */
293 if (phy_bus_name && (!strcmp(phy_bus_name, "fixed")))
294 goto out;
295
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000296 /* MAC core supports the EEE feature. */
297 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100298 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000299
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100300 /* Check if the PHY supports EEE */
301 if (phy_init_eee(priv->phydev, 1)) {
302 /* To manage at run-time if the EEE cannot be supported
303 * anymore (for example because the lp caps have been
304 * changed).
305 * In that case the driver disable own timers.
306 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100307 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100308 if (priv->eee_active) {
309 pr_debug("stmmac: disable EEE\n");
310 del_timer_sync(&priv->eee_ctrl_timer);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500311 priv->hw->mac->set_eee_timer(priv->hw, 0,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100312 tx_lpi_timer);
313 }
314 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100315 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100316 goto out;
317 }
318 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100319 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200320 if (!priv->eee_active) {
321 priv->eee_active = 1;
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530322 setup_timer(&priv->eee_ctrl_timer,
323 stmmac_eee_ctrl_timer,
324 (unsigned long)priv);
325 mod_timer(&priv->eee_ctrl_timer,
326 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000327
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500328 priv->hw->mac->set_eee_timer(priv->hw,
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200329 STMMAC_DEFAULT_LIT_LS,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100330 tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200331 }
332 /* Set HW EEE according to the speed */
333 priv->hw->mac->set_eee_pls(priv->hw, priv->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000334
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000335 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100336 spin_unlock_irqrestore(&priv->lock, flags);
337
338 pr_debug("stmmac: Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000339 }
340out:
341 return ret;
342}
343
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100344/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000345 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000346 * @entry : descriptor index to be used.
347 * @skb : the socket buffer
348 * Description :
349 * This function will read timestamp from the descriptor & pass it to stack.
350 * and also perform some sanity checks.
351 */
352static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000353 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000354{
355 struct skb_shared_hwtstamps shhwtstamp;
356 u64 ns;
357 void *desc = NULL;
358
359 if (!priv->hwts_tx_en)
360 return;
361
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000362 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800363 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000364 return;
365
366 if (priv->adv_ts)
367 desc = (priv->dma_etx + entry);
368 else
369 desc = (priv->dma_tx + entry);
370
371 /* check tx tstamp status */
372 if (!priv->hw->desc->get_tx_timestamp_status((struct dma_desc *)desc))
373 return;
374
375 /* get the valid tstamp */
376 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
377
378 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
379 shhwtstamp.hwtstamp = ns_to_ktime(ns);
380 /* pass tstamp to stack */
381 skb_tstamp_tx(skb, &shhwtstamp);
382
383 return;
384}
385
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100386/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000387 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000388 * @entry : descriptor index to be used.
389 * @skb : the socket buffer
390 * Description :
391 * This function will read received packet's timestamp from the descriptor
392 * and pass it to stack. It also perform some sanity checks.
393 */
394static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000395 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000396{
397 struct skb_shared_hwtstamps *shhwtstamp = NULL;
398 u64 ns;
399 void *desc = NULL;
400
401 if (!priv->hwts_rx_en)
402 return;
403
404 if (priv->adv_ts)
405 desc = (priv->dma_erx + entry);
406 else
407 desc = (priv->dma_rx + entry);
408
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000409 /* exit if rx tstamp is not valid */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000410 if (!priv->hw->desc->get_rx_timestamp_status(desc, priv->adv_ts))
411 return;
412
413 /* get valid tstamp */
414 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
415 shhwtstamp = skb_hwtstamps(skb);
416 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
417 shhwtstamp->hwtstamp = ns_to_ktime(ns);
418}
419
420/**
421 * stmmac_hwtstamp_ioctl - control hardware timestamping.
422 * @dev: device pointer.
423 * @ifr: An IOCTL specefic structure, that can contain a pointer to
424 * a proprietary structure used to pass information to the driver.
425 * Description:
426 * This function configures the MAC to enable/disable both outgoing(TX)
427 * and incoming(RX) packets time stamping based on user input.
428 * Return Value:
429 * 0 on success and an appropriate -ve integer on failure.
430 */
431static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
432{
433 struct stmmac_priv *priv = netdev_priv(dev);
434 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200435 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000436 u64 temp = 0;
437 u32 ptp_v2 = 0;
438 u32 tstamp_all = 0;
439 u32 ptp_over_ipv4_udp = 0;
440 u32 ptp_over_ipv6_udp = 0;
441 u32 ptp_over_ethernet = 0;
442 u32 snap_type_sel = 0;
443 u32 ts_master_en = 0;
444 u32 ts_event_en = 0;
445 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800446 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000447
448 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
449 netdev_alert(priv->dev, "No support for HW time stamping\n");
450 priv->hwts_tx_en = 0;
451 priv->hwts_rx_en = 0;
452
453 return -EOPNOTSUPP;
454 }
455
456 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000457 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000458 return -EFAULT;
459
460 pr_debug("%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
461 __func__, config.flags, config.tx_type, config.rx_filter);
462
463 /* reserved for future extensions */
464 if (config.flags)
465 return -EINVAL;
466
Ben Hutchings5f3da322013-11-14 00:43:41 +0000467 if (config.tx_type != HWTSTAMP_TX_OFF &&
468 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000469 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000470
471 if (priv->adv_ts) {
472 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000473 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000474 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000475 config.rx_filter = HWTSTAMP_FILTER_NONE;
476 break;
477
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000478 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000479 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000480 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
481 /* take time stamp for all event messages */
482 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
483
484 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
485 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
486 break;
487
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000488 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000489 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000490 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
491 /* take time stamp for SYNC messages only */
492 ts_event_en = PTP_TCR_TSEVNTENA;
493
494 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
495 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
496 break;
497
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000498 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000499 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000500 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
501 /* take time stamp for Delay_Req messages only */
502 ts_master_en = PTP_TCR_TSMSTRENA;
503 ts_event_en = PTP_TCR_TSEVNTENA;
504
505 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
506 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
507 break;
508
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000509 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000510 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000511 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
512 ptp_v2 = PTP_TCR_TSVER2ENA;
513 /* take time stamp for all event messages */
514 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
515
516 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
517 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
518 break;
519
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000520 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000521 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000522 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
523 ptp_v2 = PTP_TCR_TSVER2ENA;
524 /* take time stamp for SYNC messages only */
525 ts_event_en = PTP_TCR_TSEVNTENA;
526
527 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
528 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
529 break;
530
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000531 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000532 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000533 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
534 ptp_v2 = PTP_TCR_TSVER2ENA;
535 /* take time stamp for Delay_Req messages only */
536 ts_master_en = PTP_TCR_TSMSTRENA;
537 ts_event_en = PTP_TCR_TSEVNTENA;
538
539 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
540 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
541 break;
542
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000543 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000544 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000545 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
546 ptp_v2 = PTP_TCR_TSVER2ENA;
547 /* take time stamp for all event messages */
548 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
549
550 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
551 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
552 ptp_over_ethernet = PTP_TCR_TSIPENA;
553 break;
554
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000555 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000556 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000557 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
558 ptp_v2 = PTP_TCR_TSVER2ENA;
559 /* take time stamp for SYNC messages only */
560 ts_event_en = PTP_TCR_TSEVNTENA;
561
562 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
563 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
564 ptp_over_ethernet = PTP_TCR_TSIPENA;
565 break;
566
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000567 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000568 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000569 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
570 ptp_v2 = PTP_TCR_TSVER2ENA;
571 /* take time stamp for Delay_Req messages only */
572 ts_master_en = PTP_TCR_TSMSTRENA;
573 ts_event_en = PTP_TCR_TSEVNTENA;
574
575 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
576 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
577 ptp_over_ethernet = PTP_TCR_TSIPENA;
578 break;
579
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000580 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000581 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000582 config.rx_filter = HWTSTAMP_FILTER_ALL;
583 tstamp_all = PTP_TCR_TSENALL;
584 break;
585
586 default:
587 return -ERANGE;
588 }
589 } else {
590 switch (config.rx_filter) {
591 case HWTSTAMP_FILTER_NONE:
592 config.rx_filter = HWTSTAMP_FILTER_NONE;
593 break;
594 default:
595 /* PTP v1, UDP, any kind of event packet */
596 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
597 break;
598 }
599 }
600 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000601 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000602
603 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
604 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, 0);
605 else {
606 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000607 tstamp_all | ptp_v2 | ptp_over_ethernet |
608 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
609 ts_master_en | snap_type_sel);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000610 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, value);
611
612 /* program Sub Second Increment reg */
Phil Reid19d857c2015-12-14 11:32:01 +0800613 sec_inc = priv->hw->ptp->config_sub_second_increment(
614 priv->ioaddr, priv->clk_ptp_rate);
615 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000616
617 /* calculate default added value:
618 * formula is :
619 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800620 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000621 */
Phil Reid19d857c2015-12-14 11:32:01 +0800622 temp = (u64)(temp << 32);
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200623 priv->default_addend = div_u64(temp, priv->clk_ptp_rate);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000624 priv->hw->ptp->config_addend(priv->ioaddr,
625 priv->default_addend);
626
627 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200628 ktime_get_real_ts64(&now);
629
630 /* lower 32 bits of tv_sec are safe until y2106 */
631 priv->hw->ptp->init_systime(priv->ioaddr, (u32)now.tv_sec,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000632 now.tv_nsec);
633 }
634
635 return copy_to_user(ifr->ifr_data, &config,
636 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
637}
638
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000639/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100640 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000641 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100642 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000643 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100644 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000645 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000646static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000647{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000648 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
649 return -EOPNOTSUPP;
650
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200651 /* Fall-back to main clock in case of no PTP ref is passed */
652 priv->clk_ptp_ref = devm_clk_get(priv->device, "clk_ptp_ref");
653 if (IS_ERR(priv->clk_ptp_ref)) {
654 priv->clk_ptp_rate = clk_get_rate(priv->stmmac_clk);
655 priv->clk_ptp_ref = NULL;
656 } else {
657 clk_prepare_enable(priv->clk_ptp_ref);
658 priv->clk_ptp_rate = clk_get_rate(priv->clk_ptp_ref);
659 }
660
Vince Bridgers7cd01392013-12-20 11:19:34 -0600661 priv->adv_ts = 0;
662 if (priv->dma_cap.atime_stamp && priv->extend_desc)
663 priv->adv_ts = 1;
664
665 if (netif_msg_hw(priv) && priv->dma_cap.time_stamp)
666 pr_debug("IEEE 1588-2002 Time Stamp supported\n");
667
668 if (netif_msg_hw(priv) && priv->adv_ts)
669 pr_debug("IEEE 1588-2008 Advanced Time Stamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000670
671 priv->hw->ptp = &stmmac_ptp;
672 priv->hwts_tx_en = 0;
673 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000674
675 return stmmac_ptp_register(priv);
676}
677
678static void stmmac_release_ptp(struct stmmac_priv *priv)
679{
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200680 if (priv->clk_ptp_ref)
681 clk_disable_unprepare(priv->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000682 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000683}
684
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700685/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100686 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700687 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100688 * Description: this is the helper called by the physical abstraction layer
689 * drivers to communicate the phy link status. According the speed and duplex
690 * this driver can invoke registered glue-logic as well.
691 * It also invoke the eee initialization because it could happen when switch
692 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700693 */
694static void stmmac_adjust_link(struct net_device *dev)
695{
696 struct stmmac_priv *priv = netdev_priv(dev);
697 struct phy_device *phydev = priv->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700698 unsigned long flags;
699 int new_state = 0;
700 unsigned int fc = priv->flow_ctrl, pause_time = priv->pause;
701
702 if (phydev == NULL)
703 return;
704
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700705 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000706
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700707 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000708 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700709
710 /* Now we make sure that we can be in full duplex mode.
711 * If not, we operate in half-duplex mode. */
712 if (phydev->duplex != priv->oldduplex) {
713 new_state = 1;
714 if (!(phydev->duplex))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000715 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700716 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000717 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700718 priv->oldduplex = phydev->duplex;
719 }
720 /* Flow Control operation */
721 if (phydev->pause)
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500722 priv->hw->mac->flow_ctrl(priv->hw, phydev->duplex,
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000723 fc, pause_time);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700724
725 if (phydev->speed != priv->speed) {
726 new_state = 1;
727 switch (phydev->speed) {
728 case 1000:
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000729 if (likely(priv->plat->has_gmac))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000730 ctrl &= ~priv->hw->link.port;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000731 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700732 break;
733 case 100:
734 case 10:
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000735 if (priv->plat->has_gmac) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000736 ctrl |= priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700737 if (phydev->speed == SPEED_100) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000738 ctrl |= priv->hw->link.speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700739 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000740 ctrl &= ~(priv->hw->link.speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700741 }
742 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000743 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700744 }
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000745 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700746 break;
747 default:
748 if (netif_msg_link(priv))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000749 pr_warn("%s: Speed (%d) not 10/100\n",
750 dev->name, phydev->speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700751 break;
752 }
753
754 priv->speed = phydev->speed;
755 }
756
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000757 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700758
759 if (!priv->oldlink) {
760 new_state = 1;
761 priv->oldlink = 1;
762 }
763 } else if (priv->oldlink) {
764 new_state = 1;
765 priv->oldlink = 0;
766 priv->speed = 0;
767 priv->oldduplex = -1;
768 }
769
770 if (new_state && netif_msg_link(priv))
771 phy_print_status(phydev);
772
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100773 spin_unlock_irqrestore(&priv->lock, flags);
774
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200775 /* At this stage, it could be needed to setup the EEE or adjust some
776 * MAC related HW registers.
777 */
778 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700779}
780
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000781/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100782 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000783 * @priv: driver private structure
784 * Description: this is to verify if the HW supports the PCS.
785 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
786 * configured for the TBI, RTBI, or SGMII PHY interface.
787 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000788static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
789{
790 int interface = priv->plat->interface;
791
792 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900793 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
794 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
795 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
796 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000797 pr_debug("STMMAC: PCS RGMII support enable\n");
798 priv->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900799 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000800 pr_debug("STMMAC: PCS SGMII support enable\n");
801 priv->pcs = STMMAC_PCS_SGMII;
802 }
803 }
804}
805
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700806/**
807 * stmmac_init_phy - PHY initialization
808 * @dev: net device structure
809 * Description: it initializes the driver's PHY state, and attaches the PHY
810 * to the mac driver.
811 * Return value:
812 * 0 on success
813 */
814static int stmmac_init_phy(struct net_device *dev)
815{
816 struct stmmac_priv *priv = netdev_priv(dev);
817 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000818 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000819 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000820 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000821 int max_speed = priv->plat->max_speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700822 priv->oldlink = 0;
823 priv->speed = 0;
824 priv->oldduplex = -1;
825
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700826 if (priv->plat->phy_node) {
827 phydev = of_phy_connect(dev, priv->plat->phy_node,
828 &stmmac_adjust_link, 0, interface);
829 } else {
830 if (priv->plat->phy_bus_name)
831 snprintf(bus_id, MII_BUS_ID_SIZE, "%s-%x",
832 priv->plat->phy_bus_name, priv->plat->bus_id);
833 else
834 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
835 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000836
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700837 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
838 priv->plat->phy_addr);
839 pr_debug("stmmac_init_phy: trying to attach to %s\n",
840 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700841
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700842 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
843 interface);
844 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700845
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300846 if (IS_ERR_OR_NULL(phydev)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700847 pr_err("%s: Could not attach to PHY\n", dev->name);
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300848 if (!phydev)
849 return -ENODEV;
850
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700851 return PTR_ERR(phydev);
852 }
853
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000854 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000855 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000856 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200857 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000858 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
859 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000860
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700861 /*
862 * Broken HW is sometimes missing the pull-up resistor on the
863 * MDIO line, which results in reads to non-existent devices returning
864 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
865 * device as well.
866 * Note: phydev->phy_id is the result of reading the UID PHY registers.
867 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700868 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700869 phy_disconnect(phydev);
870 return -ENODEV;
871 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100872
873 /* If attached to a switch, there is no reason to poll phy handler */
Fabrice Gasnier8ecd80a2016-02-29 14:27:40 +0100874 if (priv->plat->phy_bus_name)
875 if (!strcmp(priv->plat->phy_bus_name, "fixed"))
876 phydev->irq = PHY_IGNORE_INTERRUPT;
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100877
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700878 pr_debug("stmmac_init_phy: %s: attached to PHY (UID 0x%x)"
Giuseppe CAVALLARO36bcfe72011-07-20 00:05:23 +0000879 " Link = %d\n", dev->name, phydev->phy_id, phydev->link);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700880
881 priv->phydev = phydev;
882
883 return 0;
884}
885
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700886/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100887 * stmmac_display_ring - display ring
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000888 * @head: pointer to the head of the ring passed.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700889 * @size: size of the ring.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000890 * @extend_desc: to verify if extended descriptors are used.
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000891 * Description: display the control/status and buffer descriptors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700892 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000893static void stmmac_display_ring(void *head, int size, int extend_desc)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700894{
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700895 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000896 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
897 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000898
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700899 for (i = 0; i < size; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000900 u64 x;
901 if (extend_desc) {
902 x = *(u64 *) ep;
903 pr_info("%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000904 i, (unsigned int)virt_to_phys(ep),
905 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000906 ep->basic.des2, ep->basic.des3);
907 ep++;
908 } else {
909 x = *(u64 *) p;
910 pr_info("%d [0x%x]: 0x%x 0x%x 0x%x 0x%x",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000911 i, (unsigned int)virt_to_phys(p),
912 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000913 p->des2, p->des3);
914 p++;
915 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700916 pr_info("\n");
917 }
918}
919
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000920static void stmmac_display_rings(struct stmmac_priv *priv)
921{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000922 if (priv->extend_desc) {
923 pr_info("Extended RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100924 stmmac_display_ring((void *)priv->dma_erx, DMA_RX_SIZE, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000925 pr_info("Extended TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100926 stmmac_display_ring((void *)priv->dma_etx, DMA_TX_SIZE, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000927 } else {
928 pr_info("RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100929 stmmac_display_ring((void *)priv->dma_rx, DMA_RX_SIZE, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000930 pr_info("TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100931 stmmac_display_ring((void *)priv->dma_tx, DMA_TX_SIZE, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000932 }
933}
934
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000935static int stmmac_set_bfsize(int mtu, int bufsize)
936{
937 int ret = bufsize;
938
939 if (mtu >= BUF_SIZE_4KiB)
940 ret = BUF_SIZE_8KiB;
941 else if (mtu >= BUF_SIZE_2KiB)
942 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100943 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000944 ret = BUF_SIZE_2KiB;
945 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100946 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000947
948 return ret;
949}
950
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000951/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100952 * stmmac_clear_descriptors - clear descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000953 * @priv: driver private structure
954 * Description: this function is called to clear the tx and rx descriptors
955 * in case of both basic and extended descriptors are used.
956 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000957static void stmmac_clear_descriptors(struct stmmac_priv *priv)
958{
959 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000960
961 /* Clear the Rx/Tx descriptors */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100962 for (i = 0; i < DMA_RX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000963 if (priv->extend_desc)
964 priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic,
965 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100966 (i == DMA_RX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000967 else
968 priv->hw->desc->init_rx_desc(&priv->dma_rx[i],
969 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100970 (i == DMA_RX_SIZE - 1));
971 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000972 if (priv->extend_desc)
973 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
974 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100975 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000976 else
977 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
978 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100979 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000980}
981
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100982/**
983 * stmmac_init_rx_buffers - init the RX descriptor buffer.
984 * @priv: driver private structure
985 * @p: descriptor pointer
986 * @i: descriptor index
987 * @flags: gfp flag.
988 * Description: this function is called to allocate a receive buffer, perform
989 * the DMA mapping and init the descriptor.
990 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000991static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +0100992 int i, gfp_t flags)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000993{
994 struct sk_buff *skb;
995
Vineet Gupta4ec49a32015-05-20 12:04:40 +0530996 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200997 if (!skb) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000998 pr_err("%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200999 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001000 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001001 priv->rx_skbuff[i] = skb;
1002 priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
1003 priv->dma_buf_sz,
1004 DMA_FROM_DEVICE);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001005 if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) {
1006 pr_err("%s: DMA mapping error\n", __func__);
1007 dev_kfree_skb_any(skb);
1008 return -EINVAL;
1009 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001010
1011 p->des2 = priv->rx_skbuff_dma[i];
1012
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001013 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001014 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001015 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001016
1017 return 0;
1018}
1019
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001020static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i)
1021{
1022 if (priv->rx_skbuff[i]) {
1023 dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
1024 priv->dma_buf_sz, DMA_FROM_DEVICE);
1025 dev_kfree_skb_any(priv->rx_skbuff[i]);
1026 }
1027 priv->rx_skbuff[i] = NULL;
1028}
1029
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001030/**
1031 * init_dma_desc_rings - init the RX/TX descriptor rings
1032 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001033 * @flags: gfp flag.
1034 * Description: this function initializes the DMA RX/TX descriptors
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001035 * and allocates the socket buffers. It suppors the chained and ring
1036 * modes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001037 */
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001038static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001039{
1040 int i;
1041 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001042 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001043 int ret = -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001044
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001045 if (priv->hw->mode->set_16kib_bfsize)
1046 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001047
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001048 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001049 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001050
Vince Bridgers2618abb2014-01-20 05:39:01 -06001051 priv->dma_buf_sz = bfsize;
1052
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001053 if (netif_msg_probe(priv)) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001054 pr_debug("(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n", __func__,
1055 (u32) priv->dma_rx_phy, (u32) priv->dma_tx_phy);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001056
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001057 /* RX INITIALIZATION */
1058 pr_debug("\tSKB addresses:\nskb\t\tskb data\tdma data\n");
1059 }
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001060 for (i = 0; i < DMA_RX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001061 struct dma_desc *p;
1062 if (priv->extend_desc)
1063 p = &((priv->dma_erx + i)->basic);
1064 else
1065 p = priv->dma_rx + i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001066
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001067 ret = stmmac_init_rx_buffers(priv, p, i, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001068 if (ret)
1069 goto err_init_rx_buffers;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001070
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001071 if (netif_msg_probe(priv))
1072 pr_debug("[%p]\t[%p]\t[%x]\n", priv->rx_skbuff[i],
1073 priv->rx_skbuff[i]->data,
1074 (unsigned int)priv->rx_skbuff_dma[i]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001075 }
1076 priv->cur_rx = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001077 priv->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001078 buf_sz = bfsize;
1079
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001080 /* Setup the chained descriptor addresses */
1081 if (priv->mode == STMMAC_CHAIN_MODE) {
1082 if (priv->extend_desc) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001083 priv->hw->mode->init(priv->dma_erx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001084 DMA_RX_SIZE, 1);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001085 priv->hw->mode->init(priv->dma_etx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001086 DMA_TX_SIZE, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001087 } else {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001088 priv->hw->mode->init(priv->dma_rx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001089 DMA_RX_SIZE, 0);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001090 priv->hw->mode->init(priv->dma_tx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001091 DMA_TX_SIZE, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001092 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001093 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001094
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001095 /* TX INITIALIZATION */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001096 for (i = 0; i < DMA_TX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001097 struct dma_desc *p;
1098 if (priv->extend_desc)
1099 p = &((priv->dma_etx + i)->basic);
1100 else
1101 p = priv->dma_tx + i;
1102 p->des2 = 0;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001103 priv->tx_skbuff_dma[i].buf = 0;
1104 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001105 priv->tx_skbuff_dma[i].len = 0;
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001106 priv->tx_skbuff_dma[i].last_segment = false;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001107 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001108 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001109
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001110 priv->dirty_tx = 0;
1111 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001112 netdev_reset_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001113
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001114 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001115
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001116 if (netif_msg_hw(priv))
1117 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001118
1119 return 0;
1120err_init_rx_buffers:
1121 while (--i >= 0)
1122 stmmac_free_rx_buffers(priv, i);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001123 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001124}
1125
1126static void dma_free_rx_skbufs(struct stmmac_priv *priv)
1127{
1128 int i;
1129
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001130 for (i = 0; i < DMA_RX_SIZE; i++)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001131 stmmac_free_rx_buffers(priv, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001132}
1133
1134static void dma_free_tx_skbufs(struct stmmac_priv *priv)
1135{
1136 int i;
1137
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001138 for (i = 0; i < DMA_TX_SIZE; i++) {
damuzi00075e43642014-01-17 23:47:59 +08001139 struct dma_desc *p;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001140
damuzi00075e43642014-01-17 23:47:59 +08001141 if (priv->extend_desc)
1142 p = &((priv->dma_etx + i)->basic);
1143 else
1144 p = priv->dma_tx + i;
1145
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001146 if (priv->tx_skbuff_dma[i].buf) {
1147 if (priv->tx_skbuff_dma[i].map_as_page)
1148 dma_unmap_page(priv->device,
1149 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001150 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001151 DMA_TO_DEVICE);
1152 else
1153 dma_unmap_single(priv->device,
1154 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001155 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001156 DMA_TO_DEVICE);
damuzi00075e43642014-01-17 23:47:59 +08001157 }
1158
1159 if (priv->tx_skbuff[i] != NULL) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001160 dev_kfree_skb_any(priv->tx_skbuff[i]);
1161 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001162 priv->tx_skbuff_dma[i].buf = 0;
1163 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001164 }
1165 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001166}
1167
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001168/**
1169 * alloc_dma_desc_resources - alloc TX/RX resources.
1170 * @priv: private structure
1171 * Description: according to which descriptor can be used (extend or basic)
1172 * this function allocates the resources for TX and RX paths. In case of
1173 * reception, for example, it pre-allocated the RX socket buffer in order to
1174 * allow zero-copy mechanism.
1175 */
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001176static int alloc_dma_desc_resources(struct stmmac_priv *priv)
1177{
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001178 int ret = -ENOMEM;
1179
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001180 priv->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE, sizeof(dma_addr_t),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001181 GFP_KERNEL);
1182 if (!priv->rx_skbuff_dma)
1183 return -ENOMEM;
1184
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001185 priv->rx_skbuff = kmalloc_array(DMA_RX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001186 GFP_KERNEL);
1187 if (!priv->rx_skbuff)
1188 goto err_rx_skbuff;
1189
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001190 priv->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001191 sizeof(*priv->tx_skbuff_dma),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001192 GFP_KERNEL);
1193 if (!priv->tx_skbuff_dma)
1194 goto err_tx_skbuff_dma;
1195
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001196 priv->tx_skbuff = kmalloc_array(DMA_TX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001197 GFP_KERNEL);
1198 if (!priv->tx_skbuff)
1199 goto err_tx_skbuff;
1200
1201 if (priv->extend_desc) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001202 priv->dma_erx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001203 sizeof(struct
1204 dma_extended_desc),
1205 &priv->dma_rx_phy,
1206 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001207 if (!priv->dma_erx)
1208 goto err_dma;
1209
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001210 priv->dma_etx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001211 sizeof(struct
1212 dma_extended_desc),
1213 &priv->dma_tx_phy,
1214 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001215 if (!priv->dma_etx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001216 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001217 sizeof(struct dma_extended_desc),
1218 priv->dma_erx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001219 goto err_dma;
1220 }
1221 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001222 priv->dma_rx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001223 sizeof(struct dma_desc),
1224 &priv->dma_rx_phy,
1225 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001226 if (!priv->dma_rx)
1227 goto err_dma;
1228
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001229 priv->dma_tx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001230 sizeof(struct dma_desc),
1231 &priv->dma_tx_phy,
1232 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001233 if (!priv->dma_tx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001234 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001235 sizeof(struct dma_desc),
1236 priv->dma_rx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001237 goto err_dma;
1238 }
1239 }
1240
1241 return 0;
1242
1243err_dma:
1244 kfree(priv->tx_skbuff);
1245err_tx_skbuff:
1246 kfree(priv->tx_skbuff_dma);
1247err_tx_skbuff_dma:
1248 kfree(priv->rx_skbuff);
1249err_rx_skbuff:
1250 kfree(priv->rx_skbuff_dma);
1251 return ret;
1252}
1253
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001254static void free_dma_desc_resources(struct stmmac_priv *priv)
1255{
1256 /* Release the DMA TX/RX socket buffers */
1257 dma_free_rx_skbufs(priv);
1258 dma_free_tx_skbufs(priv);
1259
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001260 /* Free DMA regions of consistent memory previously allocated */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001261 if (!priv->extend_desc) {
1262 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001263 DMA_TX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001264 priv->dma_tx, priv->dma_tx_phy);
1265 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001266 DMA_RX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001267 priv->dma_rx, priv->dma_rx_phy);
1268 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001269 dma_free_coherent(priv->device, DMA_TX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001270 sizeof(struct dma_extended_desc),
1271 priv->dma_etx, priv->dma_tx_phy);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001272 dma_free_coherent(priv->device, DMA_RX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001273 sizeof(struct dma_extended_desc),
1274 priv->dma_erx, priv->dma_rx_phy);
1275 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001276 kfree(priv->rx_skbuff_dma);
1277 kfree(priv->rx_skbuff);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001278 kfree(priv->tx_skbuff_dma);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001279 kfree(priv->tx_skbuff);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001280}
1281
1282/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001283 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001284 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001285 * Description: it is used for configuring the DMA operation mode register in
1286 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001287 */
1288static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1289{
Vince Bridgersf88203a2015-04-15 11:17:42 -05001290 int rxfifosz = priv->plat->rx_fifo_size;
1291
Sonic Zhange2a240c2013-08-28 18:55:39 +08001292 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001293 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc, rxfifosz);
Sonic Zhange2a240c2013-08-28 18:55:39 +08001294 else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001295 /*
1296 * In case of GMAC, SF mode can be enabled
1297 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001298 * 1) TX COE if actually supported
1299 * 2) There is no bugged Jumbo frame support
1300 * that needs to not insert csum in the TDES.
1301 */
Vince Bridgersf88203a2015-04-15 11:17:42 -05001302 priv->hw->dma->dma_mode(priv->ioaddr, SF_DMA_MODE, SF_DMA_MODE,
1303 rxfifosz);
Sonic Zhangb2dec112015-01-30 13:49:32 +08001304 priv->xstats.threshold = SF_DMA_MODE;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001305 } else
Vince Bridgersf88203a2015-04-15 11:17:42 -05001306 priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE,
1307 rxfifosz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001308}
1309
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001310/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001311 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001312 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001313 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001314 */
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001315static void stmmac_tx_clean(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001316{
Beniamino Galvani38979572015-01-21 19:07:27 +01001317 unsigned int bytes_compl = 0, pkts_compl = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001318 unsigned int entry = priv->dirty_tx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001319
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001320 spin_lock(&priv->tx_lock);
1321
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001322 priv->xstats.tx_clean++;
1323
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001324 while (entry != priv->cur_tx) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001325 struct sk_buff *skb = priv->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001326 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001327 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001328
1329 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001330 p = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001331 else
1332 p = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001333
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001334 status = priv->hw->desc->tx_status(&priv->dev->stats,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001335 &priv->xstats, p,
1336 priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001337 /* Check if the descriptor is owned by the DMA */
1338 if (unlikely(status & tx_dma_own))
1339 break;
1340
1341 /* Just consider the last segment and ...*/
1342 if (likely(!(status & tx_not_ls))) {
1343 /* ... verify the status error condition */
1344 if (unlikely(status & tx_err)) {
1345 priv->dev->stats.tx_errors++;
1346 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001347 priv->dev->stats.tx_packets++;
1348 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001349 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00001350 stmmac_get_tx_hwtstamp(priv, entry, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001351 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001352
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001353 if (likely(priv->tx_skbuff_dma[entry].buf)) {
1354 if (priv->tx_skbuff_dma[entry].map_as_page)
1355 dma_unmap_page(priv->device,
1356 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001357 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001358 DMA_TO_DEVICE);
1359 else
1360 dma_unmap_single(priv->device,
1361 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001362 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001363 DMA_TO_DEVICE);
1364 priv->tx_skbuff_dma[entry].buf = 0;
1365 priv->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001366 }
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001367 priv->hw->mode->clean_desc3(priv, p);
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001368 priv->tx_skbuff_dma[entry].last_segment = false;
Giuseppe Cavallaro96951362016-02-29 14:27:33 +01001369 priv->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001370
1371 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001372 pkts_compl++;
1373 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001374 dev_consume_skb_any(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001375 priv->tx_skbuff[entry] = NULL;
1376 }
1377
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001378 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001379
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001380 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001381 }
Giuseppe Cavallarofbc80822016-02-29 14:27:37 +01001382 priv->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001383
1384 netdev_completed_queue(priv->dev, pkts_compl, bytes_compl);
1385
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001386 if (unlikely(netif_queue_stopped(priv->dev) &&
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001387 stmmac_tx_avail(priv) > STMMAC_TX_THRESH)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001388 netif_tx_lock(priv->dev);
1389 if (netif_queue_stopped(priv->dev) &&
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001390 stmmac_tx_avail(priv) > STMMAC_TX_THRESH) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001391 if (netif_msg_tx_done(priv))
1392 pr_debug("%s: restart transmit\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001393 netif_wake_queue(priv->dev);
1394 }
1395 netif_tx_unlock(priv->dev);
1396 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001397
1398 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1399 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001400 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001401 }
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001402 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001403}
1404
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001405static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001406{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001407 priv->hw->dma->enable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001408}
1409
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001410static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001411{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001412 priv->hw->dma->disable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001413}
1414
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001415/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001416 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001417 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001418 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001419 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001420 */
1421static void stmmac_tx_err(struct stmmac_priv *priv)
1422{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001423 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001424 netif_stop_queue(priv->dev);
1425
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001426 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001427 dma_free_tx_skbufs(priv);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001428 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001429 if (priv->extend_desc)
1430 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
1431 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001432 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001433 else
1434 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
1435 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001436 (i == DMA_TX_SIZE - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001437 priv->dirty_tx = 0;
1438 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001439 netdev_reset_queue(priv->dev);
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001440 priv->hw->dma->start_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001441
1442 priv->dev->stats.tx_errors++;
1443 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001444}
1445
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001446/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001447 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001448 * @priv: driver private structure
1449 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001450 * It calls the dwmac dma routine and schedule poll method in case of some
1451 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001452 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001453static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001454{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001455 int status;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001456 int rxfifosz = priv->plat->rx_fifo_size;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001457
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001458 status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001459 if (likely((status & handle_rx)) || (status & handle_tx)) {
1460 if (likely(napi_schedule_prep(&priv->napi))) {
1461 stmmac_disable_dma_irq(priv);
1462 __napi_schedule(&priv->napi);
1463 }
1464 }
1465 if (unlikely(status & tx_hard_error_bump_tc)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001466 /* Try to bump up the dma threshold on this failure */
Sonic Zhangb2dec112015-01-30 13:49:32 +08001467 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
1468 (tc <= 256)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001469 tc += 64;
Sonic Zhangc405abe2015-01-22 14:55:56 +08001470 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001471 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc,
1472 rxfifosz);
Sonic Zhangc405abe2015-01-22 14:55:56 +08001473 else
1474 priv->hw->dma->dma_mode(priv->ioaddr, tc,
Vince Bridgersf88203a2015-04-15 11:17:42 -05001475 SF_DMA_MODE, rxfifosz);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001476 priv->xstats.threshold = tc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001477 }
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001478 } else if (unlikely(status == tx_hard_error))
1479 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001480}
1481
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001482/**
1483 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
1484 * @priv: driver private structure
1485 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
1486 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001487static void stmmac_mmc_setup(struct stmmac_priv *priv)
1488{
1489 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001490 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001491
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001492 dwmac_mmc_intr_all_mask(priv->ioaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001493
1494 if (priv->dma_cap.rmon) {
1495 dwmac_mmc_ctrl(priv->ioaddr, mode);
1496 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
1497 } else
Stefan Roeseaae54cf2012-01-10 01:47:51 +00001498 pr_info(" No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001499}
1500
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001501/**
1502 * stmmac_get_synopsys_id - return the SYINID.
1503 * @priv: driver private structure
1504 * Description: this simple function is to decode and return the SYINID
1505 * starting from the HW core register.
1506 */
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +00001507static u32 stmmac_get_synopsys_id(struct stmmac_priv *priv)
1508{
1509 u32 hwid = priv->hw->synopsys_uid;
1510
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001511 /* Check Synopsys Id (not available on old chips) */
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +00001512 if (likely(hwid)) {
1513 u32 uid = ((hwid & 0x0000ff00) >> 8);
1514 u32 synid = (hwid & 0x000000ff);
1515
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00001516 pr_info("stmmac - user ID: 0x%x, Synopsys ID: 0x%x\n",
Giuseppe CAVALLAROf0b9d782011-09-01 21:51:40 +00001517 uid, synid);
1518
1519 return synid;
1520 }
1521 return 0;
1522}
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001523
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001524/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001525 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001526 * @priv: driver private structure
1527 * Description: select the Enhanced/Alternate or Normal descriptors.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001528 * In case of Enhanced/Alternate, it checks if the extended descriptors are
1529 * supported by the HW capability register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00001530 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001531static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
1532{
1533 if (priv->plat->enh_desc) {
1534 pr_info(" Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001535
1536 /* GMAC older than 3.50 has no extended descriptors */
1537 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
1538 pr_info("\tEnabled extended descriptors\n");
1539 priv->extend_desc = 1;
1540 } else
1541 pr_warn("Extended descriptors not supported\n");
1542
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001543 priv->hw->desc = &enh_desc_ops;
1544 } else {
1545 pr_info(" Normal descriptors\n");
1546 priv->hw->desc = &ndesc_ops;
1547 }
1548}
1549
1550/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001551 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001552 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001553 * Description:
1554 * new GMAC chip generations have a new register to indicate the
1555 * presence of the optional feature/functions.
1556 * This can be also used to override the value passed through the
1557 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001558 */
1559static int stmmac_get_hw_features(struct stmmac_priv *priv)
1560{
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001561 u32 hw_cap = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00001562
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001563 if (priv->hw->dma->get_hw_feature) {
1564 hw_cap = priv->hw->dma->get_hw_feature(priv->ioaddr);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001565
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001566 priv->dma_cap.mbps_10_100 = (hw_cap & DMA_HW_FEAT_MIISEL);
1567 priv->dma_cap.mbps_1000 = (hw_cap & DMA_HW_FEAT_GMIISEL) >> 1;
1568 priv->dma_cap.half_duplex = (hw_cap & DMA_HW_FEAT_HDSEL) >> 2;
1569 priv->dma_cap.hash_filter = (hw_cap & DMA_HW_FEAT_HASHSEL) >> 4;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001570 priv->dma_cap.multi_addr = (hw_cap & DMA_HW_FEAT_ADDMAC) >> 5;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001571 priv->dma_cap.pcs = (hw_cap & DMA_HW_FEAT_PCSSEL) >> 6;
1572 priv->dma_cap.sma_mdio = (hw_cap & DMA_HW_FEAT_SMASEL) >> 8;
1573 priv->dma_cap.pmt_remote_wake_up =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001574 (hw_cap & DMA_HW_FEAT_RWKSEL) >> 9;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001575 priv->dma_cap.pmt_magic_frame =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001576 (hw_cap & DMA_HW_FEAT_MGKSEL) >> 10;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001577 /* MMC */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001578 priv->dma_cap.rmon = (hw_cap & DMA_HW_FEAT_MMCSEL) >> 11;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001579 /* IEEE 1588-2002 */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001580 priv->dma_cap.time_stamp =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001581 (hw_cap & DMA_HW_FEAT_TSVER1SEL) >> 12;
1582 /* IEEE 1588-2008 */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001583 priv->dma_cap.atime_stamp =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001584 (hw_cap & DMA_HW_FEAT_TSVER2SEL) >> 13;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001585 /* 802.3az - Energy-Efficient Ethernet (EEE) */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001586 priv->dma_cap.eee = (hw_cap & DMA_HW_FEAT_EEESEL) >> 14;
1587 priv->dma_cap.av = (hw_cap & DMA_HW_FEAT_AVSEL) >> 15;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001588 /* TX and RX csum */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001589 priv->dma_cap.tx_coe = (hw_cap & DMA_HW_FEAT_TXCOESEL) >> 16;
1590 priv->dma_cap.rx_coe_type1 =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001591 (hw_cap & DMA_HW_FEAT_RXTYP1COE) >> 17;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001592 priv->dma_cap.rx_coe_type2 =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001593 (hw_cap & DMA_HW_FEAT_RXTYP2COE) >> 18;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001594 priv->dma_cap.rxfifo_over_2048 =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001595 (hw_cap & DMA_HW_FEAT_RXFIFOSIZE) >> 19;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001596 /* TX and RX number of channels */
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001597 priv->dma_cap.number_rx_channel =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001598 (hw_cap & DMA_HW_FEAT_RXCHCNT) >> 20;
Rayagond Kokatanur1db123f2011-10-18 00:01:22 +00001599 priv->dma_cap.number_tx_channel =
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001600 (hw_cap & DMA_HW_FEAT_TXCHCNT) >> 22;
1601 /* Alternate (enhanced) DESC mode */
1602 priv->dma_cap.enh_desc = (hw_cap & DMA_HW_FEAT_ENHDESSEL) >> 24;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001603 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001604
1605 return hw_cap;
1606}
1607
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001608/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001609 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001610 * @priv: driver private structure
1611 * Description:
1612 * it is to verify if the MAC address is valid, in case of failures it
1613 * generates a random MAC address
1614 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001615static void stmmac_check_ether_addr(struct stmmac_priv *priv)
1616{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001617 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001618 priv->hw->mac->get_umac_addr(priv->hw,
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001619 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001620 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00001621 eth_hw_addr_random(priv->dev);
Hans de Goedec88460b2014-01-26 15:50:44 +01001622 pr_info("%s: device MAC address %pM\n", priv->dev->name,
1623 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001624 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001625}
1626
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001627/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001628 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001629 * @priv: driver private structure
1630 * Description:
1631 * It inits the DMA invoking the specific MAC/GMAC callback.
1632 * Some DMA parameters can be passed from the platform;
1633 * in case of these are not passed a default is kept for the MAC or GMAC.
1634 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001635static int stmmac_init_dma_engine(struct stmmac_priv *priv)
1636{
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001637 int pbl = DEFAULT_DMA_PBL, fixed_burst = 0, aal = 0;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001638 int mixed_burst = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001639 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001640 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001641
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001642 if (priv->plat->dma_cfg) {
1643 pbl = priv->plat->dma_cfg->pbl;
1644 fixed_burst = priv->plat->dma_cfg->fixed_burst;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001645 mixed_burst = priv->plat->dma_cfg->mixed_burst;
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001646 aal = priv->plat->dma_cfg->aal;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001647 }
1648
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001649 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
1650 atds = 1;
1651
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001652 ret = priv->hw->dma->reset(priv->ioaddr);
1653 if (ret) {
1654 dev_err(priv->device, "Failed to reset the dma\n");
1655 return ret;
1656 }
1657
1658 priv->hw->dma->init(priv->ioaddr, pbl, fixed_burst, mixed_burst,
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001659 aal, priv->dma_tx_phy, priv->dma_rx_phy, atds);
1660
1661 if ((priv->synopsys_id >= DWMAC_CORE_3_50) &&
1662 (priv->plat->axi && priv->hw->dma->axi))
1663 priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);
1664
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001665 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001666}
1667
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001668/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001669 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001670 * @data: data pointer
1671 * Description:
1672 * This is the timer handler to directly invoke the stmmac_tx_clean.
1673 */
1674static void stmmac_tx_timer(unsigned long data)
1675{
1676 struct stmmac_priv *priv = (struct stmmac_priv *)data;
1677
1678 stmmac_tx_clean(priv);
1679}
1680
1681/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001682 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001683 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001684 * Description:
1685 * This inits the transmit coalesce parameters: i.e. timer rate,
1686 * timer handler and default threshold used for enabling the
1687 * interrupt on completion bit.
1688 */
1689static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
1690{
1691 priv->tx_coal_frames = STMMAC_TX_FRAMES;
1692 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
1693 init_timer(&priv->txtimer);
1694 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
1695 priv->txtimer.data = (unsigned long)priv;
1696 priv->txtimer.function = stmmac_tx_timer;
1697 add_timer(&priv->txtimer);
1698}
1699
1700/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001701 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001702 * @dev : pointer to the device structure.
1703 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001704 * this is the main function to setup the HW in a usable state because the
1705 * dma engine is reset, the core registers are configured (e.g. AXI,
1706 * Checksum features, timers). The DMA is ready to start receiving and
1707 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001708 * Return value:
1709 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1710 * file on failure.
1711 */
Huacai Chenfe1319292014-12-19 22:38:18 +08001712static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001713{
1714 struct stmmac_priv *priv = netdev_priv(dev);
1715 int ret;
1716
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001717 /* DMA initialization and SW reset */
1718 ret = stmmac_init_dma_engine(priv);
1719 if (ret < 0) {
1720 pr_err("%s: DMA engine initialization failed\n", __func__);
1721 return ret;
1722 }
1723
1724 /* Copy the MAC addr into the HW */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001725 priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001726
1727 /* If required, perform hw setup of the bus. */
1728 if (priv->plat->bus_setup)
1729 priv->plat->bus_setup(priv->ioaddr);
1730
1731 /* Initialize the MAC Core */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001732 priv->hw->mac->core_init(priv->hw, dev->mtu);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001733
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001734 ret = priv->hw->mac->rx_ipc(priv->hw);
1735 if (!ret) {
1736 pr_warn(" RX IPC Checksum Offload disabled\n");
1737 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02001738 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001739 }
1740
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001741 /* Enable the MAC Rx/Tx */
1742 stmmac_set_mac(priv->ioaddr, true);
1743
1744 /* Set the HW DMA mode and the COE */
1745 stmmac_dma_operation_mode(priv);
1746
1747 stmmac_mmc_setup(priv);
1748
Huacai Chenfe1319292014-12-19 22:38:18 +08001749 if (init_ptp) {
1750 ret = stmmac_init_ptp(priv);
1751 if (ret && ret != -EOPNOTSUPP)
1752 pr_warn("%s: failed PTP initialisation\n", __func__);
1753 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001754
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001755#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001756 ret = stmmac_init_fs(dev);
1757 if (ret < 0)
1758 pr_warn("%s: failed debugFS registration\n", __func__);
1759#endif
1760 /* Start the ball rolling... */
1761 pr_debug("%s: DMA RX/TX processes started...\n", dev->name);
1762 priv->hw->dma->start_tx(priv->ioaddr);
1763 priv->hw->dma->start_rx(priv->ioaddr);
1764
1765 /* Dump DMA/MAC registers */
1766 if (netif_msg_hw(priv)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001767 priv->hw->mac->dump_regs(priv->hw);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001768 priv->hw->dma->dump_regs(priv->ioaddr);
1769 }
1770 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
1771
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001772 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
1773 priv->rx_riwt = MAX_DMA_RIWT;
1774 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT);
1775 }
1776
1777 if (priv->pcs && priv->hw->mac->ctrl_ane)
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001778 priv->hw->mac->ctrl_ane(priv->hw, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001779
1780 return 0;
1781}
1782
1783/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001784 * stmmac_open - open entry point of the driver
1785 * @dev : pointer to the device structure.
1786 * Description:
1787 * This function is the open entry point of the driver.
1788 * Return value:
1789 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1790 * file on failure.
1791 */
1792static int stmmac_open(struct net_device *dev)
1793{
1794 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001795 int ret;
1796
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001797 stmmac_check_ether_addr(priv);
1798
Byungho An4d8f0822013-04-07 17:56:16 +00001799 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
1800 priv->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001801 ret = stmmac_init_phy(dev);
1802 if (ret) {
1803 pr_err("%s: Cannot attach to PHY (error: %d)\n",
1804 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02001805 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001806 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001807 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001808
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001809 /* Extra statistics */
1810 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
1811 priv->xstats.threshold = tc;
1812
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001813 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01001814 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001815
Tobias Klauser7262b7b2014-02-22 13:09:03 +01001816 ret = alloc_dma_desc_resources(priv);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001817 if (ret < 0) {
1818 pr_err("%s: DMA descriptors allocation failed\n", __func__);
1819 goto dma_desc_error;
1820 }
1821
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001822 ret = init_dma_desc_rings(dev, GFP_KERNEL);
1823 if (ret < 0) {
1824 pr_err("%s: DMA descriptors initialization failed\n", __func__);
1825 goto init_error;
1826 }
1827
Huacai Chenfe1319292014-12-19 22:38:18 +08001828 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001829 if (ret < 0) {
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001830 pr_err("%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001831 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001832 }
1833
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001834 stmmac_init_tx_coalesce(priv);
1835
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001836 if (priv->phydev)
1837 phy_start(priv->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001838
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001839 /* Request the IRQ lines */
1840 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001841 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001842 if (unlikely(ret < 0)) {
1843 pr_err("%s: ERROR: allocating the IRQ %d (error: %d)\n",
1844 __func__, dev->irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001845 goto init_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001846 }
1847
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001848 /* Request the Wake IRQ in case of another line is used for WoL */
1849 if (priv->wol_irq != dev->irq) {
1850 ret = request_irq(priv->wol_irq, stmmac_interrupt,
1851 IRQF_SHARED, dev->name, dev);
1852 if (unlikely(ret < 0)) {
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001853 pr_err("%s: ERROR: allocating the WoL IRQ %d (%d)\n",
1854 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001855 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001856 }
1857 }
1858
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001859 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001860 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001861 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
1862 dev->name, dev);
1863 if (unlikely(ret < 0)) {
1864 pr_err("%s: ERROR: allocating the LPI IRQ %d (%d)\n",
1865 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001866 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001867 }
1868 }
1869
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001870 napi_enable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001871 netif_start_queue(dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001872
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001873 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001874
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001875lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001876 if (priv->wol_irq != dev->irq)
1877 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001878wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001879 free_irq(dev->irq, dev);
1880
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001881init_error:
1882 free_dma_desc_resources(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001883dma_desc_error:
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001884 if (priv->phydev)
1885 phy_disconnect(priv->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001886
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001887 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001888}
1889
1890/**
1891 * stmmac_release - close entry point of the driver
1892 * @dev : device pointer.
1893 * Description:
1894 * This is the stop entry point of the driver.
1895 */
1896static int stmmac_release(struct net_device *dev)
1897{
1898 struct stmmac_priv *priv = netdev_priv(dev);
1899
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001900 if (priv->eee_enabled)
1901 del_timer_sync(&priv->eee_ctrl_timer);
1902
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001903 /* Stop and disconnect the PHY */
1904 if (priv->phydev) {
1905 phy_stop(priv->phydev);
1906 phy_disconnect(priv->phydev);
1907 priv->phydev = NULL;
1908 }
1909
1910 netif_stop_queue(dev);
1911
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001912 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001913
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001914 del_timer_sync(&priv->txtimer);
1915
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001916 /* Free the IRQ lines */
1917 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001918 if (priv->wol_irq != dev->irq)
1919 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001920 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001921 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001922
1923 /* Stop TX/RX DMA and clear the descriptors */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001924 priv->hw->dma->stop_tx(priv->ioaddr);
1925 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001926
1927 /* Release and free the Rx/Tx resources */
1928 free_dma_desc_resources(priv);
1929
avisconti19449bf2010-10-25 18:58:14 +00001930 /* Disable the MAC Rx/Tx */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001931 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001932
1933 netif_carrier_off(dev);
1934
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001935#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07001936 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001937#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001938
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00001939 stmmac_release_ptp(priv);
1940
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001941 return 0;
1942}
1943
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001944/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001945 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001946 * @skb : the socket buffer
1947 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001948 * Description : this is the tx entry point of the driver.
1949 * It programs the chain or the ring and supports oversized frames
1950 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001951 */
1952static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
1953{
1954 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01001955 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001956 int i, csum_insertion = 0, is_jumbo = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001957 int nfrags = skb_shinfo(skb)->nr_frags;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01001958 unsigned int entry, first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001959 struct dma_desc *desc, *first;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01001960 unsigned int enh_desc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001961
Fabrice Gasnier16ee8172014-11-04 17:08:05 +01001962 spin_lock(&priv->tx_lock);
1963
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001964 if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
Fabrice Gasnier16ee8172014-11-04 17:08:05 +01001965 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001966 if (!netif_queue_stopped(dev)) {
1967 netif_stop_queue(dev);
1968 /* This is a hard error, log it. */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001969 pr_err("%s: Tx Ring full when queue awake\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001970 }
1971 return NETDEV_TX_BUSY;
1972 }
1973
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001974 if (priv->tx_path_in_lpi_mode)
1975 stmmac_disable_eee_mode(priv);
1976
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001977 entry = priv->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01001978 first_entry = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001979
Michał Mirosław5e982f32011-04-09 02:46:55 +00001980 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001981
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01001982 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001983 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001984 else
1985 desc = priv->dma_tx + entry;
1986
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001987 first = desc;
1988
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01001989 priv->tx_skbuff[first_entry] = skb;
1990
1991 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001992 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001993 if (enh_desc)
1994 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
1995
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01001996 if (unlikely(is_jumbo)) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001997 entry = priv->hw->mode->jumbo_frm(priv, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001998 if (unlikely(entry < 0))
1999 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002000 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002001
2002 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002003 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2004 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002005 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002006
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002007 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2008
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002009 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002010 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002011 else
2012 desc = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002013
Ian Campbellf7223802011-09-21 21:53:20 +00002014 desc->des2 = skb_frag_dma_map(priv->device, frag, 0, len,
2015 DMA_TO_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002016 if (dma_mapping_error(priv->device, desc->des2))
2017 goto dma_map_err; /* should reuse desc w/o issues */
2018
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002019 priv->tx_skbuff[entry] = NULL;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002020 priv->tx_skbuff_dma[entry].buf = desc->des2;
2021 priv->tx_skbuff_dma[entry].map_as_page = true;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01002022 priv->tx_skbuff_dma[entry].len = len;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002023 priv->tx_skbuff_dma[entry].last_segment = last_segment;
2024
2025 /* Prepare the descriptor and set the own bit too */
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002026 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002027 priv->mode, 1, last_segment);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002028 }
2029
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002030 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2031
2032 priv->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002033
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002034 if (netif_msg_pktdata(priv)) {
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002035 pr_debug("%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
2036 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2037 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002038
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002039 if (priv->extend_desc)
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002040 stmmac_display_ring((void *)priv->dma_etx,
2041 DMA_TX_SIZE, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002042 else
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002043 stmmac_display_ring((void *)priv->dma_tx,
2044 DMA_TX_SIZE, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002045
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002046 pr_debug(">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002047 print_pkt(skb->data, skb->len);
2048 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002049
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002050 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002051 if (netif_msg_hw(priv))
2052 pr_debug("%s: stop transmitted packets\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002053 netif_stop_queue(dev);
2054 }
2055
2056 dev->stats.tx_bytes += skb->len;
2057
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002058 /* According to the coalesce parameter the IC bit for the latest
2059 * segment is reset and the timer re-started to clean the tx status.
2060 * This approach takes care about the fragments: desc is the first
2061 * element in case of no SG.
2062 */
2063 priv->tx_count_frames += nfrags + 1;
2064 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2065 mod_timer(&priv->txtimer,
2066 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2067 } else {
2068 priv->tx_count_frames = 0;
2069 priv->hw->desc->set_tx_ic(desc);
2070 priv->xstats.tx_set_ic_bit++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002071 }
2072
2073 if (!priv->hwts_tx_en)
2074 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00002075
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002076 /* Ready to fill the first descriptor and set the OWN bit w/o any
2077 * problems because all the descriptors are actually ready to be
2078 * passed to the DMA engine.
2079 */
2080 if (likely(!is_jumbo)) {
2081 bool last_segment = (nfrags == 0);
2082
2083 first->des2 = dma_map_single(priv->device, skb->data,
2084 nopaged_len, DMA_TO_DEVICE);
2085 if (dma_mapping_error(priv->device, first->des2))
2086 goto dma_map_err;
2087
2088 priv->tx_skbuff_dma[first_entry].buf = first->des2;
2089 priv->tx_skbuff_dma[first_entry].len = nopaged_len;
2090 priv->tx_skbuff_dma[first_entry].last_segment = last_segment;
2091
2092 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2093 priv->hwts_tx_en)) {
2094 /* declare that device is doing timestamping */
2095 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2096 priv->hw->desc->enable_tx_timestamp(first);
2097 }
2098
2099 /* Prepare the first descriptor setting the OWN bit too */
2100 priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
2101 csum_insertion, priv->mode, 1,
2102 last_segment);
2103
2104 /* The own bit must be the latest setting done when prepare the
2105 * descriptor and then barrier is needed to make sure that
2106 * all is coherent before granting the DMA engine.
2107 */
2108 smp_wmb();
2109 }
2110
Beniamino Galvani38979572015-01-21 19:07:27 +01002111 netdev_sent_queue(dev, skb->len);
Richard Cochran52f64fa2011-06-19 03:31:43 +00002112 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
2113
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002114 spin_unlock(&priv->tx_lock);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002115 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002116
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002117dma_map_err:
Fabrice Gasnier758a0ab2014-11-04 17:08:06 +01002118 spin_unlock(&priv->tx_lock);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002119 dev_err(priv->device, "Tx dma map failed\n");
2120 dev_kfree_skb(skb);
2121 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002122 return NETDEV_TX_OK;
2123}
2124
Vince Bridgersb9381982014-01-14 13:42:05 -06002125static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
2126{
2127 struct ethhdr *ehdr;
2128 u16 vlanid;
2129
2130 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
2131 NETIF_F_HW_VLAN_CTAG_RX &&
2132 !__vlan_get_tag(skb, &vlanid)) {
2133 /* pop the vlan tag */
2134 ehdr = (struct ethhdr *)skb->data;
2135 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
2136 skb_pull(skb, VLAN_HLEN);
2137 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
2138 }
2139}
2140
2141
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002142static inline int stmmac_rx_threshold_count(struct stmmac_priv *priv)
2143{
2144 if (priv->rx_zeroc_thresh < STMMAC_RX_THRESH)
2145 return 0;
2146
2147 return 1;
2148}
2149
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002150/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002151 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002152 * @priv: driver private structure
2153 * Description : this is to reallocate the skb for the reception process
2154 * that is based on zero-copy.
2155 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002156static inline void stmmac_rx_refill(struct stmmac_priv *priv)
2157{
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002158 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002159 unsigned int entry = priv->dirty_rx;
2160 int dirty = stmmac_rx_dirty(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002161
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002162 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002163 struct dma_desc *p;
2164
2165 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002166 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002167 else
2168 p = priv->dma_rx + entry;
2169
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002170 if (likely(priv->rx_skbuff[entry] == NULL)) {
2171 struct sk_buff *skb;
2172
Eric Dumazetacb600d2012-10-05 06:23:55 +00002173 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002174 if (unlikely(!skb)) {
2175 /* so for a while no zero-copy! */
2176 priv->rx_zeroc_thresh = STMMAC_RX_THRESH;
2177 if (unlikely(net_ratelimit()))
2178 dev_err(priv->device,
2179 "fail to alloc skb entry %d\n",
2180 entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002181 break;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002182 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002183
2184 priv->rx_skbuff[entry] = skb;
2185 priv->rx_skbuff_dma[entry] =
2186 dma_map_single(priv->device, skb->data, bfsize,
2187 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002188 if (dma_mapping_error(priv->device,
2189 priv->rx_skbuff_dma[entry])) {
2190 dev_err(priv->device, "Rx dma map failed\n");
2191 dev_kfree_skb(skb);
2192 break;
2193 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002194 p->des2 = priv->rx_skbuff_dma[entry];
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002195
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002196 priv->hw->mode->refill_desc3(priv, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002197
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002198 if (priv->rx_zeroc_thresh > 0)
2199 priv->rx_zeroc_thresh--;
2200
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002201 if (netif_msg_rx_status(priv))
2202 pr_debug("\trefill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002203 }
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002204
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00002205 wmb();
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002206 priv->hw->desc->set_rx_owner(p);
Deepak Sikri8e839892012-07-08 21:14:45 +00002207 wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002208
2209 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002210 }
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002211 priv->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002212}
2213
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002214/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002215 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002216 * @priv: driver private structure
2217 * @limit: napi bugget.
2218 * Description : this the function called by the napi poll method.
2219 * It gets all the frames inside the ring.
2220 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002221static int stmmac_rx(struct stmmac_priv *priv, int limit)
2222{
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002223 unsigned int entry = priv->cur_rx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002224 unsigned int next_entry;
2225 unsigned int count = 0;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002226 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002227
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002228 if (netif_msg_rx_status(priv)) {
2229 pr_debug("%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002230 if (priv->extend_desc)
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002231 stmmac_display_ring((void *)priv->dma_erx,
2232 DMA_RX_SIZE, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002233 else
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002234 stmmac_display_ring((void *)priv->dma_rx,
2235 DMA_RX_SIZE, 0);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002236 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002237 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002238 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002239 struct dma_desc *p;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002240
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002241 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002242 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002243 else
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002244 p = priv->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002245
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01002246 /* read the status of the incoming frame */
2247 status = priv->hw->desc->rx_status(&priv->dev->stats,
2248 &priv->xstats, p);
2249 /* check if managed by the DMA otherwise go ahead */
2250 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002251 break;
2252
2253 count++;
2254
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002255 priv->cur_rx = STMMAC_GET_ENTRY(priv->cur_rx, DMA_RX_SIZE);
2256 next_entry = priv->cur_rx;
2257
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002258 if (priv->extend_desc)
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002259 prefetch(priv->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002260 else
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002261 prefetch(priv->dma_rx + next_entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002262
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002263 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
2264 priv->hw->desc->rx_extended_status(&priv->dev->stats,
2265 &priv->xstats,
2266 priv->dma_erx +
2267 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002268 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002269 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002270 if (priv->hwts_rx_en && !priv->extend_desc) {
2271 /* DESC2 & DESC3 will be overwitten by device
2272 * with timestamp value, hence reinitialize
2273 * them in stmmac_rx_refill() function so that
2274 * device can reuse it.
2275 */
2276 priv->rx_skbuff[entry] = NULL;
2277 dma_unmap_single(priv->device,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002278 priv->rx_skbuff_dma[entry],
2279 priv->dma_buf_sz,
2280 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002281 }
2282 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002283 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002284 int frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002285
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002286 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
2287
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002288 /* check if frame_len fits the preallocated memory */
2289 if (frame_len > priv->dma_buf_sz) {
2290 priv->dev->stats.rx_length_errors++;
2291 break;
2292 }
2293
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002294 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002295 * Type frames (LLC/LLC-SNAP)
2296 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002297 if (unlikely(status != llc_snap))
2298 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002299
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002300 if (netif_msg_rx_status(priv)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002301 pr_debug("\tdesc: %p [entry %d] buff=0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002302 p, entry, p->des2);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002303 if (frame_len > ETH_FRAME_LEN)
2304 pr_debug("\tframe size %d, COE: %d\n",
2305 frame_len, status);
2306 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002307
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002308 if (unlikely((frame_len < priv->rx_copybreak) ||
2309 stmmac_rx_threshold_count(priv))) {
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002310 skb = netdev_alloc_skb_ip_align(priv->dev,
2311 frame_len);
2312 if (unlikely(!skb)) {
2313 if (net_ratelimit())
2314 dev_warn(priv->device,
2315 "packet dropped\n");
2316 priv->dev->stats.rx_dropped++;
2317 break;
2318 }
2319
2320 dma_sync_single_for_cpu(priv->device,
2321 priv->rx_skbuff_dma
2322 [entry], frame_len,
2323 DMA_FROM_DEVICE);
2324 skb_copy_to_linear_data(skb,
2325 priv->
2326 rx_skbuff[entry]->data,
2327 frame_len);
2328
2329 skb_put(skb, frame_len);
2330 dma_sync_single_for_device(priv->device,
2331 priv->rx_skbuff_dma
2332 [entry], frame_len,
2333 DMA_FROM_DEVICE);
2334 } else {
2335 skb = priv->rx_skbuff[entry];
2336 if (unlikely(!skb)) {
2337 pr_err("%s: Inconsistent Rx chain\n",
2338 priv->dev->name);
2339 priv->dev->stats.rx_dropped++;
2340 break;
2341 }
2342 prefetch(skb->data - NET_IP_ALIGN);
2343 priv->rx_skbuff[entry] = NULL;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002344 priv->rx_zeroc_thresh++;
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002345
2346 skb_put(skb, frame_len);
2347 dma_unmap_single(priv->device,
2348 priv->rx_skbuff_dma[entry],
2349 priv->dma_buf_sz,
2350 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002351 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002352
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002353 stmmac_get_rx_hwtstamp(priv, entry, skb);
2354
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002355 if (netif_msg_pktdata(priv)) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002356 pr_debug("frame received (%dbytes)", frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002357 print_pkt(skb->data, frame_len);
2358 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002359
Vince Bridgersb9381982014-01-14 13:42:05 -06002360 stmmac_rx_vlan(priv->dev, skb);
2361
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002362 skb->protocol = eth_type_trans(skb, priv->dev);
2363
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002364 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002365 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002366 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002367 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002368
2369 napi_gro_receive(&priv->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002370
2371 priv->dev->stats.rx_packets++;
2372 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002373 }
2374 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002375 }
2376
2377 stmmac_rx_refill(priv);
2378
2379 priv->xstats.rx_pkt_n += count;
2380
2381 return count;
2382}
2383
2384/**
2385 * stmmac_poll - stmmac poll method (NAPI)
2386 * @napi : pointer to the napi structure.
2387 * @budget : maximum number of packets that the current CPU can receive from
2388 * all interfaces.
2389 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002390 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002391 */
2392static int stmmac_poll(struct napi_struct *napi, int budget)
2393{
2394 struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
2395 int work_done = 0;
2396
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002397 priv->xstats.napi_poll++;
2398 stmmac_tx_clean(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002399
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002400 work_done = stmmac_rx(priv, budget);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002401 if (work_done < budget) {
2402 napi_complete(napi);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002403 stmmac_enable_dma_irq(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002404 }
2405 return work_done;
2406}
2407
2408/**
2409 * stmmac_tx_timeout
2410 * @dev : Pointer to net device structure
2411 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00002412 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002413 * netdev structure and arrange for the device to be reset to a sane state
2414 * in order to transmit a new packet.
2415 */
2416static void stmmac_tx_timeout(struct net_device *dev)
2417{
2418 struct stmmac_priv *priv = netdev_priv(dev);
2419
2420 /* Clear Tx resources and restart transmitting again */
2421 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002422}
2423
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002424/**
Jiri Pirko01789342011-08-16 06:29:00 +00002425 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002426 * @dev : pointer to the device structure
2427 * Description:
2428 * This function is a driver entry point which gets called by the kernel
2429 * whenever multicast addresses must be enabled/disabled.
2430 * Return value:
2431 * void.
2432 */
Jiri Pirko01789342011-08-16 06:29:00 +00002433static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002434{
2435 struct stmmac_priv *priv = netdev_priv(dev);
2436
Vince Bridgers3b57de92014-07-31 15:49:17 -05002437 priv->hw->mac->set_filter(priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002438}
2439
2440/**
2441 * stmmac_change_mtu - entry point to change MTU size for the device.
2442 * @dev : device pointer.
2443 * @new_mtu : the new MTU size for the device.
2444 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
2445 * to drive packet transmission. Ethernet has an MTU of 1500 octets
2446 * (ETH_DATA_LEN). This value can be changed with ifconfig.
2447 * Return value:
2448 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2449 * file on failure.
2450 */
2451static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
2452{
2453 struct stmmac_priv *priv = netdev_priv(dev);
2454 int max_mtu;
2455
2456 if (netif_running(dev)) {
2457 pr_err("%s: must be stopped to change its MTU\n", dev->name);
2458 return -EBUSY;
2459 }
2460
Giuseppe CAVALLARO48febf72011-10-18 00:01:21 +00002461 if (priv->plat->enh_desc)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002462 max_mtu = JUMBO_LEN;
2463 else
Giuseppe CAVALLARO45db81e2011-10-18 01:39:55 +00002464 max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002465
Vince Bridgers2618abb2014-01-20 05:39:01 -06002466 if (priv->plat->maxmtu < max_mtu)
2467 max_mtu = priv->plat->maxmtu;
2468
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002469 if ((new_mtu < 46) || (new_mtu > max_mtu)) {
2470 pr_err("%s: invalid MTU, max MTU is: %d\n", dev->name, max_mtu);
2471 return -EINVAL;
2472 }
2473
Michał Mirosław5e982f32011-04-09 02:46:55 +00002474 dev->mtu = new_mtu;
2475 netdev_update_features(dev);
2476
2477 return 0;
2478}
2479
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002480static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002481 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002482{
2483 struct stmmac_priv *priv = netdev_priv(dev);
2484
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002485 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002486 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002487
Michał Mirosław5e982f32011-04-09 02:46:55 +00002488 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08002489 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00002490
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002491 /* Some GMAC devices have a bugged Jumbo frame support that
2492 * needs to have the Tx COE disabled for oversized frames
2493 * (due to limited buffer sizes). In this case we disable
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002494 * the TX csum insertionin the TDES and not use SF.
2495 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00002496 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08002497 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002498
Michał Mirosław5e982f32011-04-09 02:46:55 +00002499 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002500}
2501
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002502static int stmmac_set_features(struct net_device *netdev,
2503 netdev_features_t features)
2504{
2505 struct stmmac_priv *priv = netdev_priv(netdev);
2506
2507 /* Keep the COE Type in case of csum is supporting */
2508 if (features & NETIF_F_RXCSUM)
2509 priv->hw->rx_csum = priv->plat->rx_coe;
2510 else
2511 priv->hw->rx_csum = 0;
2512 /* No check needed because rx_coe has been set before and it will be
2513 * fixed in case of issue.
2514 */
2515 priv->hw->mac->rx_ipc(priv->hw);
2516
2517 return 0;
2518}
2519
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002520/**
2521 * stmmac_interrupt - main ISR
2522 * @irq: interrupt number.
2523 * @dev_id: to pass the net device pointer.
2524 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002525 * It can call:
2526 * o DMA service routine (to manage incoming frame reception and transmission
2527 * status)
2528 * o Core interrupts to manage: remote wake-up, management counter, LPI
2529 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002530 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002531static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
2532{
2533 struct net_device *dev = (struct net_device *)dev_id;
2534 struct stmmac_priv *priv = netdev_priv(dev);
2535
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00002536 if (priv->irq_wake)
2537 pm_wakeup_event(priv->device, 0);
2538
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002539 if (unlikely(!dev)) {
2540 pr_err("%s: invalid dev pointer\n", __func__);
2541 return IRQ_NONE;
2542 }
2543
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002544 /* To handle GMAC own interrupts */
2545 if (priv->plat->has_gmac) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002546 int status = priv->hw->mac->host_irq_status(priv->hw,
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002547 &priv->xstats);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002548 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002549 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002550 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002551 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002552 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002553 priv->tx_path_in_lpi_mode = false;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002554 }
2555 }
2556
2557 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002558 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002559
2560 return IRQ_HANDLED;
2561}
2562
2563#ifdef CONFIG_NET_POLL_CONTROLLER
2564/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002565 * to allow network I/O with interrupts disabled.
2566 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002567static void stmmac_poll_controller(struct net_device *dev)
2568{
2569 disable_irq(dev->irq);
2570 stmmac_interrupt(dev->irq, dev);
2571 enable_irq(dev->irq);
2572}
2573#endif
2574
2575/**
2576 * stmmac_ioctl - Entry point for the Ioctl
2577 * @dev: Device pointer.
2578 * @rq: An IOCTL specefic structure, that can contain a pointer to
2579 * a proprietary structure used to pass information to the driver.
2580 * @cmd: IOCTL command
2581 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002582 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002583 */
2584static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2585{
2586 struct stmmac_priv *priv = netdev_priv(dev);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002587 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002588
2589 if (!netif_running(dev))
2590 return -EINVAL;
2591
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002592 switch (cmd) {
2593 case SIOCGMIIPHY:
2594 case SIOCGMIIREG:
2595 case SIOCSMIIREG:
2596 if (!priv->phydev)
2597 return -EINVAL;
2598 ret = phy_mii_ioctl(priv->phydev, rq, cmd);
2599 break;
2600 case SIOCSHWTSTAMP:
2601 ret = stmmac_hwtstamp_ioctl(dev, rq);
2602 break;
2603 default:
2604 break;
2605 }
Richard Cochran28b04112010-07-17 08:48:55 +00002606
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002607 return ret;
2608}
2609
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002610#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002611static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002612
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002613static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002614 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002615{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002616 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002617 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
2618 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002619
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002620 for (i = 0; i < size; i++) {
2621 u64 x;
2622 if (extend_desc) {
2623 x = *(u64 *) ep;
2624 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002625 i, (unsigned int)virt_to_phys(ep),
2626 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002627 ep->basic.des2, ep->basic.des3);
2628 ep++;
2629 } else {
2630 x = *(u64 *) p;
2631 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002632 i, (unsigned int)virt_to_phys(ep),
2633 (unsigned int)x, (unsigned int)(x >> 32),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002634 p->des2, p->des3);
2635 p++;
2636 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002637 seq_printf(seq, "\n");
2638 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002639}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002640
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002641static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
2642{
2643 struct net_device *dev = seq->private;
2644 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002645
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002646 if (priv->extend_desc) {
2647 seq_printf(seq, "Extended RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002648 sysfs_display_ring((void *)priv->dma_erx, DMA_RX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002649 seq_printf(seq, "Extended TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002650 sysfs_display_ring((void *)priv->dma_etx, DMA_TX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002651 } else {
2652 seq_printf(seq, "RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002653 sysfs_display_ring((void *)priv->dma_rx, DMA_RX_SIZE, 0, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002654 seq_printf(seq, "TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002655 sysfs_display_ring((void *)priv->dma_tx, DMA_TX_SIZE, 0, seq);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002656 }
2657
2658 return 0;
2659}
2660
2661static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
2662{
2663 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
2664}
2665
2666static const struct file_operations stmmac_rings_status_fops = {
2667 .owner = THIS_MODULE,
2668 .open = stmmac_sysfs_ring_open,
2669 .read = seq_read,
2670 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002671 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002672};
2673
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002674static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
2675{
2676 struct net_device *dev = seq->private;
2677 struct stmmac_priv *priv = netdev_priv(dev);
2678
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002679 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002680 seq_printf(seq, "DMA HW features not supported\n");
2681 return 0;
2682 }
2683
2684 seq_printf(seq, "==============================\n");
2685 seq_printf(seq, "\tDMA HW features\n");
2686 seq_printf(seq, "==============================\n");
2687
2688 seq_printf(seq, "\t10/100 Mbps %s\n",
2689 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
2690 seq_printf(seq, "\t1000 Mbps %s\n",
2691 (priv->dma_cap.mbps_1000) ? "Y" : "N");
2692 seq_printf(seq, "\tHalf duple %s\n",
2693 (priv->dma_cap.half_duplex) ? "Y" : "N");
2694 seq_printf(seq, "\tHash Filter: %s\n",
2695 (priv->dma_cap.hash_filter) ? "Y" : "N");
2696 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
2697 (priv->dma_cap.multi_addr) ? "Y" : "N");
2698 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfatces): %s\n",
2699 (priv->dma_cap.pcs) ? "Y" : "N");
2700 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
2701 (priv->dma_cap.sma_mdio) ? "Y" : "N");
2702 seq_printf(seq, "\tPMT Remote wake up: %s\n",
2703 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
2704 seq_printf(seq, "\tPMT Magic Frame: %s\n",
2705 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
2706 seq_printf(seq, "\tRMON module: %s\n",
2707 (priv->dma_cap.rmon) ? "Y" : "N");
2708 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
2709 (priv->dma_cap.time_stamp) ? "Y" : "N");
2710 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp:%s\n",
2711 (priv->dma_cap.atime_stamp) ? "Y" : "N");
2712 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE) %s\n",
2713 (priv->dma_cap.eee) ? "Y" : "N");
2714 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
2715 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
2716 (priv->dma_cap.tx_coe) ? "Y" : "N");
2717 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
2718 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
2719 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
2720 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
2721 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
2722 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
2723 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
2724 priv->dma_cap.number_rx_channel);
2725 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
2726 priv->dma_cap.number_tx_channel);
2727 seq_printf(seq, "\tEnhanced descriptors: %s\n",
2728 (priv->dma_cap.enh_desc) ? "Y" : "N");
2729
2730 return 0;
2731}
2732
2733static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
2734{
2735 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
2736}
2737
2738static const struct file_operations stmmac_dma_cap_fops = {
2739 .owner = THIS_MODULE,
2740 .open = stmmac_sysfs_dma_cap_open,
2741 .read = seq_read,
2742 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002743 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002744};
2745
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002746static int stmmac_init_fs(struct net_device *dev)
2747{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002748 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002749
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002750 /* Create per netdev entries */
2751 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
2752
2753 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
2754 pr_err("ERROR %s/%s, debugfs create directory failed\n",
2755 STMMAC_RESOURCE_NAME, dev->name);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002756
2757 return -ENOMEM;
2758 }
2759
2760 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002761 priv->dbgfs_rings_status =
2762 debugfs_create_file("descriptors_status", S_IRUGO,
2763 priv->dbgfs_dir, dev,
2764 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002765
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002766 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002767 pr_info("ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002768 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002769
2770 return -ENOMEM;
2771 }
2772
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002773 /* Entry to report the DMA HW features */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002774 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
2775 priv->dbgfs_dir,
2776 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002777
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002778 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002779 pr_info("ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002780 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002781
2782 return -ENOMEM;
2783 }
2784
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002785 return 0;
2786}
2787
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002788static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002789{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07002790 struct stmmac_priv *priv = netdev_priv(dev);
2791
2792 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002793}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002794#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002795
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002796static const struct net_device_ops stmmac_netdev_ops = {
2797 .ndo_open = stmmac_open,
2798 .ndo_start_xmit = stmmac_xmit,
2799 .ndo_stop = stmmac_release,
2800 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00002801 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002802 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00002803 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002804 .ndo_tx_timeout = stmmac_tx_timeout,
2805 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002806#ifdef CONFIG_NET_POLL_CONTROLLER
2807 .ndo_poll_controller = stmmac_poll_controller,
2808#endif
2809 .ndo_set_mac_address = eth_mac_addr,
2810};
2811
2812/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002813 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002814 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002815 * Description: this function is to configure the MAC device according to
2816 * some platform parameters or the HW capability register. It prepares the
2817 * driver to use either ring or chain modes and to setup either enhanced or
2818 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002819 */
2820static int stmmac_hw_init(struct stmmac_priv *priv)
2821{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002822 struct mac_device_info *mac;
2823
2824 /* Identify the MAC HW device */
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00002825 if (priv->plat->has_gmac) {
2826 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05002827 mac = dwmac1000_setup(priv->ioaddr,
2828 priv->plat->multicast_filter_bins,
2829 priv->plat->unicast_filter_entries);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00002830 } else {
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002831 mac = dwmac100_setup(priv->ioaddr);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00002832 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002833 if (!mac)
2834 return -ENOMEM;
2835
2836 priv->hw = mac;
2837
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002838 /* Get and dump the chip ID */
Giuseppe CAVALLAROcffb13f2012-05-13 22:18:41 +00002839 priv->synopsys_id = stmmac_get_synopsys_id(priv);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002840
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002841 /* To use the chained or ring mode */
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002842 if (chain_mode) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002843 priv->hw->mode = &chain_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002844 pr_info(" Chain mode enabled\n");
2845 priv->mode = STMMAC_CHAIN_MODE;
2846 } else {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002847 priv->hw->mode = &ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002848 pr_info(" Ring mode enabled\n");
2849 priv->mode = STMMAC_RING_MODE;
2850 }
2851
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002852 /* Get the HW capability (new GMAC newer than 3.50a) */
2853 priv->hw_cap_support = stmmac_get_hw_features(priv);
2854 if (priv->hw_cap_support) {
2855 pr_info(" DMA HW capability register supported");
2856
2857 /* We can override some gmac/dma configuration fields: e.g.
2858 * enh_desc, tx_coe (e.g. that are passed through the
2859 * platform) with the values from the HW capability
2860 * register (if supported).
2861 */
2862 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002863 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002864
Sonic Zhangdec21652015-01-22 14:55:57 +08002865 /* TXCOE doesn't work in thresh DMA mode */
2866 if (priv->plat->force_thresh_dma_mode)
2867 priv->plat->tx_coe = 0;
2868 else
2869 priv->plat->tx_coe = priv->dma_cap.tx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002870
2871 if (priv->dma_cap.rx_coe_type2)
2872 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
2873 else if (priv->dma_cap.rx_coe_type1)
2874 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
2875
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002876 } else
2877 pr_info(" No HW DMA feature register supported");
2878
Byungho An61369d02013-06-28 16:35:32 +09002879 /* To use alternate (extended) or normal descriptor structures */
2880 stmmac_selec_desc_mode(priv);
2881
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002882 if (priv->plat->rx_coe) {
2883 priv->hw->rx_csum = priv->plat->rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002884 pr_info(" RX Checksum Offload Engine supported (type %d)\n",
2885 priv->plat->rx_coe);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002886 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002887 if (priv->plat->tx_coe)
2888 pr_info(" TX Checksum insertion supported\n");
2889
2890 if (priv->plat->pmt) {
2891 pr_info(" Wake-Up On Lan supported\n");
2892 device_set_wakeup_capable(priv->device, 1);
2893 }
2894
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002895 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002896}
2897
2898/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002899 * stmmac_dvr_probe
2900 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00002901 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02002902 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002903 * Description: this is the main probe function used to
2904 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02002905 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02002906 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002907 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02002908int stmmac_dvr_probe(struct device *device,
2909 struct plat_stmmacenet_data *plat_dat,
2910 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002911{
2912 int ret = 0;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002913 struct net_device *ndev = NULL;
2914 struct stmmac_priv *priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002915
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002916 ndev = alloc_etherdev(sizeof(struct stmmac_priv));
Joe Perches41de8d42012-01-29 13:47:52 +00002917 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02002918 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002919
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002920 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002921
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002922 priv = netdev_priv(ndev);
2923 priv->device = device;
2924 priv->dev = ndev;
2925
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002926 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002927 priv->pause = pause;
2928 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02002929 priv->ioaddr = res->addr;
2930 priv->dev->base_addr = (unsigned long)res->addr;
2931
2932 priv->dev->irq = res->irq;
2933 priv->wol_irq = res->wol_irq;
2934 priv->lpi_irq = res->lpi_irq;
2935
2936 if (res->mac)
2937 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002938
Joachim Eastwooda7a62682015-07-17 23:48:17 +02002939 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02002940
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002941 /* Verify driver arguments */
2942 stmmac_verify_args();
2943
2944 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002945 * this needs to have multiple instances
2946 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002947 if ((phyaddr >= 0) && (phyaddr <= 31))
2948 priv->plat->phy_addr = phyaddr;
2949
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002950 priv->stmmac_clk = devm_clk_get(priv->device, STMMAC_RESOURCE_NAME);
2951 if (IS_ERR(priv->stmmac_clk)) {
2952 dev_warn(priv->device, "%s: warning: cannot get CSR clock\n",
2953 __func__);
Kweh, Hock Leongc5bb86c2014-09-26 21:42:55 +08002954 /* If failed to obtain stmmac_clk and specific clk_csr value
2955 * is NOT passed from the platform, probe fail.
2956 */
2957 if (!priv->plat->clk_csr) {
2958 ret = PTR_ERR(priv->stmmac_clk);
2959 goto error_clk_get;
2960 } else {
2961 priv->stmmac_clk = NULL;
2962 }
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002963 }
2964 clk_prepare_enable(priv->stmmac_clk);
2965
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07002966 priv->pclk = devm_clk_get(priv->device, "pclk");
2967 if (IS_ERR(priv->pclk)) {
2968 if (PTR_ERR(priv->pclk) == -EPROBE_DEFER) {
2969 ret = -EPROBE_DEFER;
2970 goto error_pclk_get;
2971 }
2972 priv->pclk = NULL;
2973 }
2974 clk_prepare_enable(priv->pclk);
2975
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08002976 priv->stmmac_rst = devm_reset_control_get(priv->device,
2977 STMMAC_RESOURCE_NAME);
2978 if (IS_ERR(priv->stmmac_rst)) {
2979 if (PTR_ERR(priv->stmmac_rst) == -EPROBE_DEFER) {
2980 ret = -EPROBE_DEFER;
2981 goto error_hw_init;
2982 }
2983 dev_info(priv->device, "no reset control found\n");
2984 priv->stmmac_rst = NULL;
2985 }
2986 if (priv->stmmac_rst)
2987 reset_control_deassert(priv->stmmac_rst);
2988
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002989 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002990 ret = stmmac_hw_init(priv);
2991 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08002992 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00002993
2994 ndev->netdev_ops = &stmmac_netdev_ops;
2995
2996 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
2997 NETIF_F_RXCSUM;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00002998 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
2999 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003000#ifdef STMMAC_VLAN_TAG_USED
3001 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00003002 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003003#endif
3004 priv->msg_enable = netif_msg_init(debug, default_msg_level);
3005
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003006 if (flow_ctrl)
3007 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
3008
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003009 /* Rx Watchdog is available in the COREs newer than the 3.40.
3010 * In some case, for example on bugged HW this feature
3011 * has to be disable and this can be done by passing the
3012 * riwt_off field from the platform.
3013 */
3014 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
3015 priv->use_riwt = 1;
3016 pr_info(" Enable RX Mitigation via HW Watchdog Timer\n");
3017 }
3018
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003019 netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003020
Vlad Lunguf8e96162010-11-29 22:52:52 +00003021 spin_lock_init(&priv->lock);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00003022 spin_lock_init(&priv->tx_lock);
Vlad Lunguf8e96162010-11-29 22:52:52 +00003023
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003024 ret = register_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003025 if (ret) {
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003026 pr_err("%s: ERROR %i registering the device\n", __func__, ret);
Viresh Kumar6a81c262012-07-30 14:39:41 -07003027 goto error_netdev_register;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003028 }
3029
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00003030 /* If a specific clk_csr value is passed from the platform
3031 * this means that the CSR Clock Range selection cannot be
3032 * changed at run-time and it is fixed. Viceversa the driver'll try to
3033 * set the MDC clock dynamically according to the csr actual
3034 * clock input.
3035 */
3036 if (!priv->plat->clk_csr)
3037 stmmac_clk_csr_set(priv);
3038 else
3039 priv->clk_csr = priv->plat->clk_csr;
3040
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003041 stmmac_check_pcs_mode(priv);
3042
Byungho An4d8f0822013-04-07 17:56:16 +00003043 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
3044 priv->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003045 /* MDIO bus Registration */
3046 ret = stmmac_mdio_register(ndev);
3047 if (ret < 0) {
3048 pr_debug("%s: MDIO bus (id: %d) registration failed",
3049 __func__, priv->plat->bus_id);
3050 goto error_mdio_register;
3051 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00003052 }
3053
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003054 return 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003055
Viresh Kumar6a81c262012-07-30 14:39:41 -07003056error_mdio_register:
Dan Carpenter34a52f32010-12-20 21:34:56 +00003057 unregister_netdev(ndev);
Viresh Kumar6a81c262012-07-30 14:39:41 -07003058error_netdev_register:
3059 netif_napi_del(&priv->napi);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003060error_hw_init:
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003061 clk_disable_unprepare(priv->pclk);
3062error_pclk_get:
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003063 clk_disable_unprepare(priv->stmmac_clk);
3064error_clk_get:
Dan Carpenter34a52f32010-12-20 21:34:56 +00003065 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003066
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003067 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003068}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003069EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003070
3071/**
3072 * stmmac_dvr_remove
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003073 * @ndev: net device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003074 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003075 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003076 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003077int stmmac_dvr_remove(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003078{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003079 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003080
3081 pr_info("%s:\n\tremoving driver", __func__);
3082
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00003083 priv->hw->dma->stop_rx(priv->ioaddr);
3084 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003085
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003086 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003087 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003088 unregister_netdev(ndev);
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08003089 if (priv->stmmac_rst)
3090 reset_control_assert(priv->stmmac_rst);
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003091 clk_disable_unprepare(priv->pclk);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003092 clk_disable_unprepare(priv->stmmac_clk);
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01003093 if (priv->pcs != STMMAC_PCS_RGMII && priv->pcs != STMMAC_PCS_TBI &&
3094 priv->pcs != STMMAC_PCS_RTBI)
3095 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003096 free_netdev(ndev);
3097
3098 return 0;
3099}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003100EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003101
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003102/**
3103 * stmmac_suspend - suspend callback
3104 * @ndev: net device pointer
3105 * Description: this is the function to suspend the device and it is called
3106 * by the platform driver to stop the network queue, release the resources,
3107 * program the PMT register (for WoL), clean and release driver resources.
3108 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003109int stmmac_suspend(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003110{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003111 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003112 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003113
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003114 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003115 return 0;
3116
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003117 if (priv->phydev)
3118 phy_stop(priv->phydev);
3119
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003120 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003121
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003122 netif_device_detach(ndev);
3123 netif_stop_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003124
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003125 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003126
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003127 /* Stop TX/RX DMA */
3128 priv->hw->dma->stop_tx(priv->ioaddr);
3129 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003130
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003131 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003132 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003133 priv->hw->mac->pmt(priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003134 priv->irq_wake = 1;
3135 } else {
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003136 stmmac_set_mac(priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003137 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003138 /* Disable clock in case of PWM is off */
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003139 clk_disable(priv->pclk);
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01003140 clk_disable(priv->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003141 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003142 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05003143
3144 priv->oldlink = 0;
3145 priv->speed = 0;
3146 priv->oldduplex = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003147 return 0;
3148}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003149EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003150
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003151/**
3152 * stmmac_resume - resume callback
3153 * @ndev: net device pointer
3154 * Description: when resume this function is invoked to setup the DMA and CORE
3155 * in a usable state.
3156 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003157int stmmac_resume(struct net_device *ndev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003158{
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003159 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003160 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003161
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003162 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003163 return 0;
3164
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003165 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaroc4433be2010-09-06 05:02:11 +02003166
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003167 /* Power Down bit, into the PM register, is cleared
3168 * automatically as soon as a magic packet or a Wake-up frame
3169 * is received. Anyway, it's better to manually clear
3170 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003171 * from another devices (e.g. serial console).
3172 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003173 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003174 priv->hw->mac->pmt(priv->hw, 0);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003175 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003176 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003177 pinctrl_pm_select_default_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003178 /* enable the clk prevously disabled */
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01003179 clk_enable(priv->stmmac_clk);
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003180 clk_enable(priv->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003181 /* reset the phy so that it's ready */
3182 if (priv->mii)
3183 stmmac_mdio_reset(priv->mii);
3184 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003185
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003186 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003187
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003188 priv->cur_rx = 0;
3189 priv->dirty_rx = 0;
3190 priv->dirty_tx = 0;
3191 priv->cur_tx = 0;
3192 stmmac_clear_descriptors(priv);
3193
Huacai Chenfe1319292014-12-19 22:38:18 +08003194 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01003195 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01003196 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003197
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003198 napi_enable(&priv->napi);
3199
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003200 netif_start_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003201
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003202 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003203
3204 if (priv->phydev)
3205 phy_start(priv->phydev);
3206
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003207 return 0;
3208}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003209EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00003210
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003211#ifndef MODULE
3212static int __init stmmac_cmdline_opt(char *str)
3213{
3214 char *opt;
3215
3216 if (!str || !*str)
3217 return -EINVAL;
3218 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003219 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003220 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003221 goto err;
3222 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003223 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003224 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003225 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003226 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003227 goto err;
3228 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003229 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003230 goto err;
3231 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003232 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003233 goto err;
3234 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003235 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003236 goto err;
3237 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003238 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003239 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00003240 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003241 if (kstrtoint(opt + 10, 0, &eee_timer))
3242 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003243 } else if (!strncmp(opt, "chain_mode:", 11)) {
3244 if (kstrtoint(opt + 11, 0, &chain_mode))
3245 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003246 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003247 }
3248 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003249
3250err:
3251 pr_err("%s: ERROR broken module parameter conversion", __func__);
3252 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003253}
3254
3255__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003256#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003257
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003258static int __init stmmac_init(void)
3259{
3260#ifdef CONFIG_DEBUG_FS
3261 /* Create debugfs main directory if it doesn't exist yet */
3262 if (!stmmac_fs_dir) {
3263 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
3264
3265 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
3266 pr_err("ERROR %s, debugfs create directory failed\n",
3267 STMMAC_RESOURCE_NAME);
3268
3269 return -ENOMEM;
3270 }
3271 }
3272#endif
3273
3274 return 0;
3275}
3276
3277static void __exit stmmac_exit(void)
3278{
3279#ifdef CONFIG_DEBUG_FS
3280 debugfs_remove_recursive(stmmac_fs_dir);
3281#endif
3282}
3283
3284module_init(stmmac_init)
3285module_exit(stmmac_exit)
3286
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003287MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
3288MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
3289MODULE_LICENSE("GPL");