blob: b6c8b58b1d764c5d1d8255fbc62df86b6b88c83e [file] [log] [blame]
Benjamin Herrenschmidt27f44882011-09-19 18:27:58 +00001/*
2 * PowerNV OPAL definitions.
3 *
4 * Copyright 2011 IBM Corp.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11
12#ifndef __OPAL_H
13#define __OPAL_H
14
15/****** Takeover interface ********/
16
17/* PAPR H-Call used to querty the HAL existence and/or instanciate
18 * it from within pHyp (tech preview only).
19 *
20 * This is exclusively used in prom_init.c
21 */
22
23#ifndef __ASSEMBLY__
24
25struct opal_takeover_args {
26 u64 k_image; /* r4 */
27 u64 k_size; /* r5 */
28 u64 k_entry; /* r6 */
29 u64 k_entry2; /* r7 */
30 u64 hal_addr; /* r8 */
31 u64 rd_image; /* r9 */
32 u64 rd_size; /* r10 */
33 u64 rd_loc; /* r11 */
34};
35
36extern long opal_query_takeover(u64 *hal_size, u64 *hal_align);
37
38extern long opal_do_takeover(struct opal_takeover_args *args);
39
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +000040struct rtas_args;
Benjamin Herrenschmidt27f44882011-09-19 18:27:58 +000041extern int opal_enter_rtas(struct rtas_args *args,
42 unsigned long data,
43 unsigned long entry);
44
Benjamin Herrenschmidt27f44882011-09-19 18:27:58 +000045#endif /* __ASSEMBLY__ */
46
47/****** OPAL APIs ******/
48
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +000049/* Return codes */
50#define OPAL_SUCCESS 0
51#define OPAL_PARAMETER -1
52#define OPAL_BUSY -2
53#define OPAL_PARTIAL -3
54#define OPAL_CONSTRAINED -4
55#define OPAL_CLOSED -5
56#define OPAL_HARDWARE -6
57#define OPAL_UNSUPPORTED -7
58#define OPAL_PERMISSION -8
59#define OPAL_NO_MEM -9
60#define OPAL_RESOURCE -10
61#define OPAL_INTERNAL_ERROR -11
62#define OPAL_BUSY_EVENT -12
63#define OPAL_HARDWARE_FROZEN -13
64
65/* API Tokens (in r0) */
66#define OPAL_CONSOLE_WRITE 1
67#define OPAL_CONSOLE_READ 2
68#define OPAL_RTC_READ 3
69#define OPAL_RTC_WRITE 4
70#define OPAL_CEC_POWER_DOWN 5
71#define OPAL_CEC_REBOOT 6
72#define OPAL_READ_NVRAM 7
73#define OPAL_WRITE_NVRAM 8
74#define OPAL_HANDLE_INTERRUPT 9
75#define OPAL_POLL_EVENTS 10
76#define OPAL_PCI_SET_HUB_TCE_MEMORY 11
77#define OPAL_PCI_SET_PHB_TCE_MEMORY 12
78#define OPAL_PCI_CONFIG_READ_BYTE 13
79#define OPAL_PCI_CONFIG_READ_HALF_WORD 14
80#define OPAL_PCI_CONFIG_READ_WORD 15
81#define OPAL_PCI_CONFIG_WRITE_BYTE 16
82#define OPAL_PCI_CONFIG_WRITE_HALF_WORD 17
83#define OPAL_PCI_CONFIG_WRITE_WORD 18
84#define OPAL_SET_XIVE 19
85#define OPAL_GET_XIVE 20
86#define OPAL_GET_COMPLETION_TOKEN_STATUS 21 /* obsolete */
87#define OPAL_REGISTER_OPAL_EXCEPTION_HANDLER 22
88#define OPAL_PCI_EEH_FREEZE_STATUS 23
89#define OPAL_PCI_SHPC 24
90#define OPAL_CONSOLE_WRITE_BUFFER_SPACE 25
91#define OPAL_PCI_EEH_FREEZE_CLEAR 26
92#define OPAL_PCI_PHB_MMIO_ENABLE 27
93#define OPAL_PCI_SET_PHB_MEM_WINDOW 28
94#define OPAL_PCI_MAP_PE_MMIO_WINDOW 29
95#define OPAL_PCI_SET_PHB_TABLE_MEMORY 30
96#define OPAL_PCI_SET_PE 31
97#define OPAL_PCI_SET_PELTV 32
98#define OPAL_PCI_SET_MVE 33
99#define OPAL_PCI_SET_MVE_ENABLE 34
100#define OPAL_PCI_GET_XIVE_REISSUE 35
101#define OPAL_PCI_SET_XIVE_REISSUE 36
102#define OPAL_PCI_SET_XIVE_PE 37
103#define OPAL_GET_XIVE_SOURCE 38
104#define OPAL_GET_MSI_32 39
105#define OPAL_GET_MSI_64 40
106#define OPAL_START_CPU 41
107#define OPAL_QUERY_CPU_STATUS 42
108#define OPAL_WRITE_OPPANEL 43
109#define OPAL_PCI_MAP_PE_DMA_WINDOW 44
110#define OPAL_PCI_MAP_PE_DMA_WINDOW_REAL 45
111#define OPAL_PCI_RESET 49
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000112#define OPAL_PCI_GET_HUB_DIAG_DATA 50
113#define OPAL_PCI_GET_PHB_DIAG_DATA 51
114#define OPAL_PCI_FENCE_PHB 52
115#define OPAL_PCI_REINIT 53
116#define OPAL_PCI_MASK_PE_ERROR 54
117#define OPAL_SET_SLOT_LED_STATUS 55
118#define OPAL_GET_EPOW_STATUS 56
119#define OPAL_SET_SYSTEM_ATTENTION_LED 57
Gavin Shan137436c2013-04-25 19:20:59 +0000120#define OPAL_PCI_MSI_EOI 63
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000121
122#ifndef __ASSEMBLY__
123
124/* Other enums */
125enum OpalVendorApiTokens {
126 OPAL_START_VENDOR_API_RANGE = 1000, OPAL_END_VENDOR_API_RANGE = 1999
127};
128enum OpalFreezeState {
129 OPAL_EEH_STOPPED_NOT_FROZEN = 0,
130 OPAL_EEH_STOPPED_MMIO_FREEZE = 1,
131 OPAL_EEH_STOPPED_DMA_FREEZE = 2,
132 OPAL_EEH_STOPPED_MMIO_DMA_FREEZE = 3,
133 OPAL_EEH_STOPPED_RESET = 4,
134 OPAL_EEH_STOPPED_TEMP_UNAVAIL = 5,
135 OPAL_EEH_STOPPED_PERM_UNAVAIL = 6
136};
137enum OpalEehFreezeActionToken {
138 OPAL_EEH_ACTION_CLEAR_FREEZE_MMIO = 1,
139 OPAL_EEH_ACTION_CLEAR_FREEZE_DMA = 2,
140 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL = 3
141};
142enum OpalPciStatusToken {
143 OPAL_EEH_PHB_NO_ERROR = 0,
144 OPAL_EEH_PHB_FATAL = 1,
145 OPAL_EEH_PHB_RECOVERABLE = 2,
146 OPAL_EEH_PHB_BUS_ERROR = 3,
147 OPAL_EEH_PCI_NO_DEVSEL = 4,
148 OPAL_EEH_PCI_TA = 5,
149 OPAL_EEH_PCIEX_UR = 6,
150 OPAL_EEH_PCIEX_CA = 7,
151 OPAL_EEH_PCI_MMIO_ERROR = 8,
152 OPAL_EEH_PCI_DMA_ERROR = 9
153};
154enum OpalShpcAction {
155 OPAL_SHPC_GET_LINK_STATE = 0,
156 OPAL_SHPC_GET_SLOT_STATE = 1
157};
158enum OpalShpcLinkState {
159 OPAL_SHPC_LINK_DOWN = 0,
160 OPAL_SHPC_LINK_UP = 1
161};
162enum OpalMmioWindowType {
163 OPAL_M32_WINDOW_TYPE = 1,
164 OPAL_M64_WINDOW_TYPE = 2,
165 OPAL_IO_WINDOW_TYPE = 3
166};
167enum OpalShpcSlotState {
168 OPAL_SHPC_DEV_NOT_PRESENT = 0,
169 OPAL_SHPC_DEV_PRESENT = 1
170};
171enum OpalExceptionHandler {
172 OPAL_MACHINE_CHECK_HANDLER = 1,
173 OPAL_HYPERVISOR_MAINTENANCE_HANDLER = 2,
174 OPAL_SOFTPATCH_HANDLER = 3
175};
176enum OpalPendingState {
177 OPAL_EVENT_OPAL_INTERNAL = 0x1,
178 OPAL_EVENT_NVRAM = 0x2,
179 OPAL_EVENT_RTC = 0x4,
180 OPAL_EVENT_CONSOLE_OUTPUT = 0x8,
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000181 OPAL_EVENT_CONSOLE_INPUT = 0x10,
182 OPAL_EVENT_ERROR_LOG_AVAIL = 0x20,
183 OPAL_EVENT_ERROR_LOG = 0x40,
184 OPAL_EVENT_EPOW = 0x80,
185 OPAL_EVENT_LED_STATUS = 0x100
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000186};
187
188/* Machine check related definitions */
189enum OpalMCE_Version {
190 OpalMCE_V1 = 1,
191};
192
193enum OpalMCE_Severity {
194 OpalMCE_SEV_NO_ERROR = 0,
195 OpalMCE_SEV_WARNING = 1,
196 OpalMCE_SEV_ERROR_SYNC = 2,
197 OpalMCE_SEV_FATAL = 3,
198};
199
200enum OpalMCE_Disposition {
201 OpalMCE_DISPOSITION_RECOVERED = 0,
202 OpalMCE_DISPOSITION_NOT_RECOVERED = 1,
203};
204
205enum OpalMCE_Initiator {
206 OpalMCE_INITIATOR_UNKNOWN = 0,
207 OpalMCE_INITIATOR_CPU = 1,
208};
209
210enum OpalMCE_ErrorType {
211 OpalMCE_ERROR_TYPE_UNKNOWN = 0,
212 OpalMCE_ERROR_TYPE_UE = 1,
213 OpalMCE_ERROR_TYPE_SLB = 2,
214 OpalMCE_ERROR_TYPE_ERAT = 3,
215 OpalMCE_ERROR_TYPE_TLB = 4,
216};
217
218enum OpalMCE_UeErrorType {
219 OpalMCE_UE_ERROR_INDETERMINATE = 0,
220 OpalMCE_UE_ERROR_IFETCH = 1,
221 OpalMCE_UE_ERROR_PAGE_TABLE_WALK_IFETCH = 2,
222 OpalMCE_UE_ERROR_LOAD_STORE = 3,
223 OpalMCE_UE_ERROR_PAGE_TABLE_WALK_LOAD_STORE = 4,
224};
225
226enum OpalMCE_SlbErrorType {
227 OpalMCE_SLB_ERROR_INDETERMINATE = 0,
228 OpalMCE_SLB_ERROR_PARITY = 1,
229 OpalMCE_SLB_ERROR_MULTIHIT = 2,
230};
231
232enum OpalMCE_EratErrorType {
233 OpalMCE_ERAT_ERROR_INDETERMINATE = 0,
234 OpalMCE_ERAT_ERROR_PARITY = 1,
235 OpalMCE_ERAT_ERROR_MULTIHIT = 2,
236};
237
238enum OpalMCE_TlbErrorType {
239 OpalMCE_TLB_ERROR_INDETERMINATE = 0,
240 OpalMCE_TLB_ERROR_PARITY = 1,
241 OpalMCE_TLB_ERROR_MULTIHIT = 2,
242};
243
244enum OpalThreadStatus {
245 OPAL_THREAD_INACTIVE = 0x0,
246 OPAL_THREAD_STARTED = 0x1
247};
248
249enum OpalPciBusCompare {
250 OpalPciBusAny = 0, /* Any bus number match */
251 OpalPciBus3Bits = 2, /* Match top 3 bits of bus number */
252 OpalPciBus4Bits = 3, /* Match top 4 bits of bus number */
253 OpalPciBus5Bits = 4, /* Match top 5 bits of bus number */
254 OpalPciBus6Bits = 5, /* Match top 6 bits of bus number */
255 OpalPciBus7Bits = 6, /* Match top 7 bits of bus number */
256 OpalPciBusAll = 7, /* Match bus number exactly */
257};
258
259enum OpalDeviceCompare {
260 OPAL_IGNORE_RID_DEVICE_NUMBER = 0,
261 OPAL_COMPARE_RID_DEVICE_NUMBER = 1
262};
263
264enum OpalFuncCompare {
265 OPAL_IGNORE_RID_FUNCTION_NUMBER = 0,
266 OPAL_COMPARE_RID_FUNCTION_NUMBER = 1
267};
268
269enum OpalPeAction {
270 OPAL_UNMAP_PE = 0,
271 OPAL_MAP_PE = 1
272};
273
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000274enum OpalPeltvAction {
275 OPAL_REMOVE_PE_FROM_DOMAIN = 0,
276 OPAL_ADD_PE_TO_DOMAIN = 1
277};
278
279enum OpalMveEnableAction {
280 OPAL_DISABLE_MVE = 0,
281 OPAL_ENABLE_MVE = 1
282};
283
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000284enum OpalPciResetAndReinitScope {
285 OPAL_PHB_COMPLETE = 1, OPAL_PCI_LINK = 2, OPAL_PHB_ERROR = 3,
286 OPAL_PCI_HOT_RESET = 4, OPAL_PCI_FUNDAMENTAL_RESET = 5,
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000287 OPAL_PCI_IODA_TABLE_RESET = 6,
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000288};
289
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000290enum OpalPciResetState {
291 OPAL_DEASSERT_RESET = 0,
292 OPAL_ASSERT_RESET = 1
293};
294
295enum OpalPciMaskAction {
296 OPAL_UNMASK_ERROR_TYPE = 0,
297 OPAL_MASK_ERROR_TYPE = 1
298};
299
300enum OpalSlotLedType {
301 OPAL_SLOT_LED_ID_TYPE = 0,
302 OPAL_SLOT_LED_FAULT_TYPE = 1
303};
304
305enum OpalLedAction {
306 OPAL_TURN_OFF_LED = 0,
307 OPAL_TURN_ON_LED = 1,
308 OPAL_QUERY_LED_STATE_AFTER_BUSY = 2
309};
310
311enum OpalEpowStatus {
312 OPAL_EPOW_NONE = 0,
313 OPAL_EPOW_UPS = 1,
314 OPAL_EPOW_OVER_AMBIENT_TEMP = 2,
315 OPAL_EPOW_OVER_INTERNAL_TEMP = 3
316};
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000317
318struct opal_machine_check_event {
319 enum OpalMCE_Version version:8; /* 0x00 */
320 uint8_t in_use; /* 0x01 */
321 enum OpalMCE_Severity severity:8; /* 0x02 */
322 enum OpalMCE_Initiator initiator:8; /* 0x03 */
323 enum OpalMCE_ErrorType error_type:8; /* 0x04 */
324 enum OpalMCE_Disposition disposition:8; /* 0x05 */
325 uint8_t reserved_1[2]; /* 0x06 */
326 uint64_t gpr3; /* 0x08 */
327 uint64_t srr0; /* 0x10 */
328 uint64_t srr1; /* 0x18 */
329 union { /* 0x20 */
330 struct {
331 enum OpalMCE_UeErrorType ue_error_type:8;
332 uint8_t effective_address_provided;
333 uint8_t physical_address_provided;
334 uint8_t reserved_1[5];
335 uint64_t effective_address;
336 uint64_t physical_address;
337 uint8_t reserved_2[8];
338 } ue_error;
339
340 struct {
341 enum OpalMCE_SlbErrorType slb_error_type:8;
342 uint8_t effective_address_provided;
343 uint8_t reserved_1[6];
344 uint64_t effective_address;
345 uint8_t reserved_2[16];
346 } slb_error;
347
348 struct {
349 enum OpalMCE_EratErrorType erat_error_type:8;
350 uint8_t effective_address_provided;
351 uint8_t reserved_1[6];
352 uint64_t effective_address;
353 uint8_t reserved_2[16];
354 } erat_error;
355
356 struct {
357 enum OpalMCE_TlbErrorType tlb_error_type:8;
358 uint8_t effective_address_provided;
359 uint8_t reserved_1[6];
360 uint64_t effective_address;
361 uint8_t reserved_2[16];
362 } tlb_error;
363 } u;
364};
365
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000366/**
367 * This structure defines the overlay which will be used to store PHB error
368 * data upon request.
369 */
370enum {
371 OPAL_P7IOC_NUM_PEST_REGS = 128,
372};
373
374struct OpalIoP7IOCPhbErrorData {
375 uint32_t brdgCtl;
376
377 // P7IOC utl regs
378 uint32_t portStatusReg;
379 uint32_t rootCmplxStatus;
380 uint32_t busAgentStatus;
381
382 // P7IOC cfg regs
383 uint32_t deviceStatus;
384 uint32_t slotStatus;
385 uint32_t linkStatus;
386 uint32_t devCmdStatus;
387 uint32_t devSecStatus;
388
389 // cfg AER regs
390 uint32_t rootErrorStatus;
391 uint32_t uncorrErrorStatus;
392 uint32_t corrErrorStatus;
393 uint32_t tlpHdr1;
394 uint32_t tlpHdr2;
395 uint32_t tlpHdr3;
396 uint32_t tlpHdr4;
397 uint32_t sourceId;
398
399 uint32_t rsv3;
400
401 // Record data about the call to allocate a buffer.
402 uint64_t errorClass;
403 uint64_t correlator;
404
405 //P7IOC MMIO Error Regs
406 uint64_t p7iocPlssr; // n120
407 uint64_t p7iocCsr; // n110
408 uint64_t lemFir; // nC00
409 uint64_t lemErrorMask; // nC18
410 uint64_t lemWOF; // nC40
411 uint64_t phbErrorStatus; // nC80
412 uint64_t phbFirstErrorStatus; // nC88
413 uint64_t phbErrorLog0; // nCC0
414 uint64_t phbErrorLog1; // nCC8
415 uint64_t mmioErrorStatus; // nD00
416 uint64_t mmioFirstErrorStatus; // nD08
417 uint64_t mmioErrorLog0; // nD40
418 uint64_t mmioErrorLog1; // nD48
419 uint64_t dma0ErrorStatus; // nD80
420 uint64_t dma0FirstErrorStatus; // nD88
421 uint64_t dma0ErrorLog0; // nDC0
422 uint64_t dma0ErrorLog1; // nDC8
423 uint64_t dma1ErrorStatus; // nE00
424 uint64_t dma1FirstErrorStatus; // nE08
425 uint64_t dma1ErrorLog0; // nE40
426 uint64_t dma1ErrorLog1; // nE48
427 uint64_t pestA[OPAL_P7IOC_NUM_PEST_REGS];
428 uint64_t pestB[OPAL_P7IOC_NUM_PEST_REGS];
429};
430
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000431typedef struct oppanel_line {
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000432 const char * line;
433 uint64_t line_len;
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000434} oppanel_line_t;
435
436/* API functions */
437int64_t opal_console_write(int64_t term_number, int64_t *length,
438 const uint8_t *buffer);
439int64_t opal_console_read(int64_t term_number, int64_t *length,
440 uint8_t *buffer);
441int64_t opal_console_write_buffer_space(int64_t term_number,
442 int64_t *length);
443int64_t opal_rtc_read(uint32_t *year_month_day,
444 uint64_t *hour_minute_second_millisecond);
445int64_t opal_rtc_write(uint32_t year_month_day,
446 uint64_t hour_minute_second_millisecond);
447int64_t opal_cec_power_down(uint64_t request);
448int64_t opal_cec_reboot(void);
449int64_t opal_read_nvram(uint64_t buffer, uint64_t size, uint64_t offset);
450int64_t opal_write_nvram(uint64_t buffer, uint64_t size, uint64_t offset);
451int64_t opal_handle_interrupt(uint64_t isn, uint64_t *outstanding_event_mask);
452int64_t opal_poll_events(uint64_t *outstanding_event_mask);
453int64_t opal_pci_set_hub_tce_memory(uint64_t hub_id, uint64_t tce_mem_addr,
454 uint64_t tce_mem_size);
455int64_t opal_pci_set_phb_tce_memory(uint64_t phb_id, uint64_t tce_mem_addr,
456 uint64_t tce_mem_size);
457int64_t opal_pci_config_read_byte(uint64_t phb_id, uint64_t bus_dev_func,
458 uint64_t offset, uint8_t *data);
459int64_t opal_pci_config_read_half_word(uint64_t phb_id, uint64_t bus_dev_func,
460 uint64_t offset, uint16_t *data);
461int64_t opal_pci_config_read_word(uint64_t phb_id, uint64_t bus_dev_func,
462 uint64_t offset, uint32_t *data);
463int64_t opal_pci_config_write_byte(uint64_t phb_id, uint64_t bus_dev_func,
464 uint64_t offset, uint8_t data);
465int64_t opal_pci_config_write_half_word(uint64_t phb_id, uint64_t bus_dev_func,
466 uint64_t offset, uint16_t data);
467int64_t opal_pci_config_write_word(uint64_t phb_id, uint64_t bus_dev_func,
468 uint64_t offset, uint32_t data);
469int64_t opal_set_xive(uint32_t isn, uint16_t server, uint8_t priority);
470int64_t opal_get_xive(uint32_t isn, uint16_t *server, uint8_t *priority);
471int64_t opal_register_exception_handler(uint64_t opal_exception,
472 uint64_t handler_address,
473 uint64_t glue_cache_line);
474int64_t opal_pci_eeh_freeze_status(uint64_t phb_id, uint64_t pe_number,
475 uint8_t *freeze_state,
476 uint16_t *pci_error_type,
477 uint64_t *phb_status);
478int64_t opal_pci_eeh_freeze_clear(uint64_t phb_id, uint64_t pe_number,
479 uint64_t eeh_action_token);
480int64_t opal_pci_shpc(uint64_t phb_id, uint64_t shpc_action, uint8_t *state);
481
482
483
484int64_t opal_pci_phb_mmio_enable(uint64_t phb_id, uint16_t window_type,
485 uint16_t window_num, uint16_t enable);
486int64_t opal_pci_set_phb_mem_window(uint64_t phb_id, uint16_t window_type,
487 uint16_t window_num,
488 uint64_t starting_real_address,
489 uint64_t starting_pci_address,
490 uint16_t segment_size);
491int64_t opal_pci_map_pe_mmio_window(uint64_t phb_id, uint16_t pe_number,
492 uint16_t window_type, uint16_t window_num,
493 uint16_t segment_num);
494int64_t opal_pci_set_phb_table_memory(uint64_t phb_id, uint64_t rtt_addr,
495 uint64_t ivt_addr, uint64_t ivt_len,
496 uint64_t reject_array_addr,
497 uint64_t peltv_addr);
498int64_t opal_pci_set_pe(uint64_t phb_id, uint64_t pe_number, uint64_t bus_dev_func,
499 uint8_t bus_compare, uint8_t dev_compare, uint8_t func_compare,
500 uint8_t pe_action);
501int64_t opal_pci_set_peltv(uint64_t phb_id, uint32_t parent_pe, uint32_t child_pe,
502 uint8_t state);
503int64_t opal_pci_set_mve(uint64_t phb_id, uint32_t mve_number, uint32_t pe_number);
504int64_t opal_pci_set_mve_enable(uint64_t phb_id, uint32_t mve_number,
505 uint32_t state);
506int64_t opal_pci_get_xive_reissue(uint64_t phb_id, uint32_t xive_number,
507 uint8_t *p_bit, uint8_t *q_bit);
508int64_t opal_pci_set_xive_reissue(uint64_t phb_id, uint32_t xive_number,
509 uint8_t p_bit, uint8_t q_bit);
Gavin Shan137436c2013-04-25 19:20:59 +0000510int64_t opal_pci_msi_eoi(uint64_t phb_id, uint32_t hw_irq);
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000511int64_t opal_pci_set_xive_pe(uint64_t phb_id, uint32_t pe_number,
512 uint32_t xive_num);
513int64_t opal_get_xive_source(uint64_t phb_id, uint32_t xive_num,
514 int32_t *interrupt_source_number);
515int64_t opal_get_msi_32(uint64_t phb_id, uint32_t mve_number, uint32_t xive_num,
516 uint8_t msi_range, uint32_t *msi_address,
517 uint32_t *message_data);
518int64_t opal_get_msi_64(uint64_t phb_id, uint32_t mve_number,
519 uint32_t xive_num, uint8_t msi_range,
520 uint64_t *msi_address, uint32_t *message_data);
521int64_t opal_start_cpu(uint64_t thread_number, uint64_t start_address);
522int64_t opal_query_cpu_status(uint64_t thread_number, uint8_t *thread_status);
523int64_t opal_write_oppanel(oppanel_line_t *lines, uint64_t num_lines);
524int64_t opal_pci_map_pe_dma_window(uint64_t phb_id, uint16_t pe_number, uint16_t window_id,
525 uint16_t tce_levels, uint64_t tce_table_addr,
526 uint64_t tce_table_size, uint64_t tce_page_size);
527int64_t opal_pci_map_pe_dma_window_real(uint64_t phb_id, uint16_t pe_number,
528 uint16_t dma_window_number, uint64_t pci_start_addr,
529 uint64_t pci_mem_size);
530int64_t opal_pci_reset(uint64_t phb_id, uint8_t reset_scope, uint8_t assert_state);
531
Benjamin Herrenschmidtf11fe552011-11-29 18:22:50 +0000532int64_t opal_pci_get_hub_diag_data(uint64_t hub_id, void *diag_buffer, uint64_t diag_buffer_len);
533int64_t opal_pci_get_phb_diag_data(uint64_t phb_id, void *diag_buffer, uint64_t diag_buffer_len);
534int64_t opal_pci_fence_phb(uint64_t phb_id);
535int64_t opal_pci_reinit(uint64_t phb_id, uint8_t reinit_scope);
536int64_t opal_pci_mask_pe_error(uint64_t phb_id, uint16_t pe_number, uint8_t error_type, uint8_t mask_action);
537int64_t opal_set_slot_led_status(uint64_t phb_id, uint64_t slot_id, uint8_t led_type, uint8_t led_action);
538int64_t opal_get_epow_status(uint64_t *status);
539int64_t opal_set_system_attention_led(uint8_t led_action);
540
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000541/* Internal functions */
542extern int early_init_dt_scan_opal(unsigned long node, const char *uname, int depth, void *data);
543
544extern int opal_get_chars(uint32_t vtermno, char *buf, int count);
545extern int opal_put_chars(uint32_t vtermno, const char *buf, int total_len);
546
547extern void hvc_opal_init_early(void);
548
549/* Internal functions */
550extern int early_init_dt_scan_opal(unsigned long node, const char *uname,
551 int depth, void *data);
552
Benjamin Herrenschmidtdaea1172011-09-19 17:44:59 +0000553extern int opal_get_chars(uint32_t vtermno, char *buf, int count);
554extern int opal_put_chars(uint32_t vtermno, const char *buf, int total_len);
555
556extern void hvc_opal_init_early(void);
557
Benjamin Herrenschmidt628daa82011-09-19 17:45:01 +0000558struct rtc_time;
559extern int opal_set_rtc_time(struct rtc_time *tm);
560extern void opal_get_rtc_time(struct rtc_time *tm);
561extern unsigned long opal_get_boot_time(void);
562extern void opal_nvram_init(void);
563
Benjamin Herrenschmidted79ba92011-09-19 17:45:04 +0000564extern int opal_machine_check(struct pt_regs *regs);
565
Benjamin Herrenschmidt14a43e62011-09-19 17:44:57 +0000566#endif /* __ASSEMBLY__ */
Benjamin Herrenschmidt27f44882011-09-19 18:27:58 +0000567
568#endif /* __OPAL_H */