blob: 3519acebfdab6be8387151d969f55859952c2f09 [file] [log] [blame]
Michael Neuling6f7f0b32015-05-27 16:07:18 +10001/*
2 * Copyright 2014 IBM Corp.
3 *
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation; either version
7 * 2 of the License, or (at your option) any later version.
8 */
9
10#include <linux/pci.h>
11#include <misc/cxl.h>
Ian Munsie317f5ef2016-07-14 07:17:07 +100012#include <asm/pnv-pci.h>
Michael Neuling6f7f0b32015-05-27 16:07:18 +100013#include "cxl.h"
14
15static int cxl_dma_set_mask(struct pci_dev *pdev, u64 dma_mask)
16{
17 if (dma_mask < DMA_BIT_MASK(64)) {
18 pr_info("%s only 64bit DMA supported on CXL", __func__);
19 return -EIO;
20 }
21
22 *(pdev->dev.dma_mask) = dma_mask;
23 return 0;
24}
25
26static int cxl_pci_probe_mode(struct pci_bus *bus)
27{
28 return PCI_PROBE_NORMAL;
29}
30
31static int cxl_setup_msi_irqs(struct pci_dev *pdev, int nvec, int type)
32{
33 return -ENODEV;
34}
35
36static void cxl_teardown_msi_irqs(struct pci_dev *pdev)
37{
38 /*
39 * MSI should never be set but need still need to provide this call
40 * back.
41 */
42}
43
44static bool cxl_pci_enable_device_hook(struct pci_dev *dev)
45{
46 struct pci_controller *phb;
47 struct cxl_afu *afu;
Michael Neuling6f7f0b32015-05-27 16:07:18 +100048
49 phb = pci_bus_to_host(dev->bus);
50 afu = (struct cxl_afu *)phb->private_data;
Andrew Donnellan7d1647d2015-09-07 10:52:58 +100051
Christophe Lombard0d400f72016-03-04 12:26:41 +010052 if (!cxl_ops->link_ok(afu->adapter, afu)) {
Andrew Donnellan7d1647d2015-09-07 10:52:58 +100053 dev_warn(&dev->dev, "%s: Device link is down, refusing to enable AFU\n", __func__);
54 return false;
55 }
56
Michael Neuling6f7f0b32015-05-27 16:07:18 +100057 set_dma_ops(&dev->dev, &dma_direct_ops);
58 set_dma_offset(&dev->dev, PAGE_OFFSET);
59
Ian Munsiea19bd792016-07-14 07:17:04 +100060 return _cxl_pci_associate_default_context(dev, afu);
Michael Neuling6f7f0b32015-05-27 16:07:18 +100061}
62
63static resource_size_t cxl_pci_window_alignment(struct pci_bus *bus,
64 unsigned long type)
65{
66 return 1;
67}
68
69static void cxl_pci_reset_secondary_bus(struct pci_dev *dev)
70{
71 /* Should we do an AFU reset here ? */
72}
73
74static int cxl_pcie_cfg_record(u8 bus, u8 devfn)
75{
76 return (bus << 8) + devfn;
77}
78
Michael Neuling6f7f0b32015-05-27 16:07:18 +100079static int cxl_pcie_config_info(struct pci_bus *bus, unsigned int devfn,
Frederic Barratd601ea92016-03-04 12:26:40 +010080 struct cxl_afu **_afu, int *_record)
Michael Neuling6f7f0b32015-05-27 16:07:18 +100081{
82 struct pci_controller *phb;
83 struct cxl_afu *afu;
Frederic Barratd601ea92016-03-04 12:26:40 +010084 int record;
Michael Neuling6f7f0b32015-05-27 16:07:18 +100085
86 phb = pci_bus_to_host(bus);
Michael Neuling6f7f0b32015-05-27 16:07:18 +100087 if (phb == NULL)
88 return PCIBIOS_DEVICE_NOT_FOUND;
Frederic Barratd601ea92016-03-04 12:26:40 +010089
Maninder Singh14f21182015-06-29 16:05:11 +053090 afu = (struct cxl_afu *)phb->private_data;
Frederic Barratd601ea92016-03-04 12:26:40 +010091 record = cxl_pcie_cfg_record(bus->number, devfn);
92 if (record > afu->crs_num)
Michael Neuling6f7f0b32015-05-27 16:07:18 +100093 return PCIBIOS_DEVICE_NOT_FOUND;
Michael Neuling6f7f0b32015-05-27 16:07:18 +100094
Frederic Barratd601ea92016-03-04 12:26:40 +010095 *_afu = afu;
96 *_record = record;
Michael Neuling6f7f0b32015-05-27 16:07:18 +100097 return 0;
98}
99
100static int cxl_pcie_read_config(struct pci_bus *bus, unsigned int devfn,
101 int offset, int len, u32 *val)
102{
Frederic Barratd601ea92016-03-04 12:26:40 +0100103 int rc, record;
104 struct cxl_afu *afu;
105 u8 val8;
106 u16 val16;
107 u32 val32;
Michael Neuling6f7f0b32015-05-27 16:07:18 +1000108
Frederic Barratd601ea92016-03-04 12:26:40 +0100109 rc = cxl_pcie_config_info(bus, devfn, &afu, &record);
Michael Neuling6f7f0b32015-05-27 16:07:18 +1000110 if (rc)
111 return rc;
112
Frederic Barratd601ea92016-03-04 12:26:40 +0100113 switch (len) {
114 case 1:
115 rc = cxl_ops->afu_cr_read8(afu, record, offset, &val8);
116 *val = val8;
117 break;
118 case 2:
119 rc = cxl_ops->afu_cr_read16(afu, record, offset, &val16);
120 *val = val16;
121 break;
122 case 4:
123 rc = cxl_ops->afu_cr_read32(afu, record, offset, &val32);
124 *val = val32;
125 break;
126 default:
127 WARN_ON(1);
128 }
129
130 if (rc)
Daniel Axtens0b3f9c72015-08-14 17:41:18 +1000131 return PCIBIOS_DEVICE_NOT_FOUND;
132
Michael Neuling6f7f0b32015-05-27 16:07:18 +1000133 return PCIBIOS_SUCCESSFUL;
134}
135
136static int cxl_pcie_write_config(struct pci_bus *bus, unsigned int devfn,
137 int offset, int len, u32 val)
138{
Frederic Barratd601ea92016-03-04 12:26:40 +0100139 int rc, record;
140 struct cxl_afu *afu;
Michael Neuling6f7f0b32015-05-27 16:07:18 +1000141
Frederic Barratd601ea92016-03-04 12:26:40 +0100142 rc = cxl_pcie_config_info(bus, devfn, &afu, &record);
Michael Neuling6f7f0b32015-05-27 16:07:18 +1000143 if (rc)
144 return rc;
145
Frederic Barratd601ea92016-03-04 12:26:40 +0100146 switch (len) {
147 case 1:
148 rc = cxl_ops->afu_cr_write8(afu, record, offset, val & 0xff);
149 break;
150 case 2:
151 rc = cxl_ops->afu_cr_write16(afu, record, offset, val & 0xffff);
152 break;
153 case 4:
154 rc = cxl_ops->afu_cr_write32(afu, record, offset, val);
155 break;
156 default:
157 WARN_ON(1);
158 }
Daniel Axtens0b3f9c72015-08-14 17:41:18 +1000159
Frederic Barratd601ea92016-03-04 12:26:40 +0100160 if (rc)
161 return PCIBIOS_SET_FAILED;
Michael Neuling6f7f0b32015-05-27 16:07:18 +1000162
Michael Neuling6f7f0b32015-05-27 16:07:18 +1000163 return PCIBIOS_SUCCESSFUL;
164}
165
166static struct pci_ops cxl_pcie_pci_ops =
167{
168 .read = cxl_pcie_read_config,
169 .write = cxl_pcie_write_config,
170};
171
172
173static struct pci_controller_ops cxl_pci_controller_ops =
174{
175 .probe_mode = cxl_pci_probe_mode,
176 .enable_device_hook = cxl_pci_enable_device_hook,
Ian Munsiea19bd792016-07-14 07:17:04 +1000177 .disable_device = _cxl_pci_disable_device,
178 .release_device = _cxl_pci_disable_device,
Michael Neuling6f7f0b32015-05-27 16:07:18 +1000179 .window_alignment = cxl_pci_window_alignment,
180 .reset_secondary_bus = cxl_pci_reset_secondary_bus,
181 .setup_msi_irqs = cxl_setup_msi_irqs,
182 .teardown_msi_irqs = cxl_teardown_msi_irqs,
183 .dma_set_mask = cxl_dma_set_mask,
184};
185
186int cxl_pci_vphb_add(struct cxl_afu *afu)
187{
Frederic Barrata4307392016-06-15 16:42:16 +0200188 struct pci_controller *phb;
Frederic Barratd601ea92016-03-04 12:26:40 +0100189 struct device_node *vphb_dn;
190 struct device *parent;
Michael Neuling6f7f0b32015-05-27 16:07:18 +1000191
Ian Munsiee4f5fc02016-07-14 07:17:05 +1000192 /*
193 * If there are no AFU configuration records we won't have anything to
194 * expose under the vPHB, so skip creating one, returning success since
195 * this is still a valid case. This will also opt us out of EEH
196 * handling since we won't have anything special to do if there are no
197 * kernel drivers attached to the vPHB, and EEH handling is not yet
198 * supported in the peer model.
199 */
200 if (!afu->crs_num)
201 return 0;
202
Frederic Barrata4307392016-06-15 16:42:16 +0200203 /* The parent device is the adapter. Reuse the device node of
204 * the adapter.
205 * We don't seem to care what device node is used for the vPHB,
206 * but tools such as lsvpd walk up the device parents looking
207 * for a valid location code, so we might as well show devices
208 * attached to the adapter as being located on that adapter.
209 */
210 parent = afu->adapter->dev.parent;
211 vphb_dn = parent->of_node;
Michael Neuling6f7f0b32015-05-27 16:07:18 +1000212
213 /* Alloc and setup PHB data structure */
Frederic Barratd601ea92016-03-04 12:26:40 +0100214 phb = pcibios_alloc_controller(vphb_dn);
Michael Neuling6f7f0b32015-05-27 16:07:18 +1000215 if (!phb)
216 return -ENODEV;
217
218 /* Setup parent in sysfs */
Frederic Barratd601ea92016-03-04 12:26:40 +0100219 phb->parent = parent;
Michael Neuling6f7f0b32015-05-27 16:07:18 +1000220
221 /* Setup the PHB using arch provided callback */
222 phb->ops = &cxl_pcie_pci_ops;
Frederic Barratd601ea92016-03-04 12:26:40 +0100223 phb->cfg_addr = NULL;
Andrew Donnellan6fd40f12016-07-22 19:01:36 +1000224 phb->cfg_data = NULL;
Michael Neuling6f7f0b32015-05-27 16:07:18 +1000225 phb->private_data = afu;
226 phb->controller_ops = cxl_pci_controller_ops;
227
228 /* Scan the bus */
229 pcibios_scan_phb(phb);
230 if (phb->bus == NULL)
231 return -ENXIO;
232
Andrew Donnellan6f38a8b2016-08-18 17:35:14 +1000233 /* Set release hook on root bus */
234 pci_set_host_bridge_release(to_pci_host_bridge(phb->bus->bridge),
235 pcibios_free_controller_deferred,
236 (void *) phb);
237
Michael Neuling6f7f0b32015-05-27 16:07:18 +1000238 /* Claim resources. This might need some rework as well depending
239 * whether we are doing probe-only or not, like assigning unassigned
240 * resources etc...
241 */
242 pcibios_claim_one_bus(phb->bus);
243
244 /* Add probed PCI devices to the device model */
245 pci_bus_add_devices(phb->bus);
246
247 afu->phb = phb;
248
249 return 0;
250}
251
Michael Neuling6f7f0b32015-05-27 16:07:18 +1000252void cxl_pci_vphb_remove(struct cxl_afu *afu)
253{
254 struct pci_controller *phb;
255
256 /* If there is no configuration record we won't have one of these */
257 if (!afu || !afu->phb)
258 return;
259
260 phb = afu->phb;
Andrew Donnellan2e1a2552015-10-13 15:09:44 +1100261 afu->phb = NULL;
Michael Neuling6f7f0b32015-05-27 16:07:18 +1000262
263 pci_remove_root_bus(phb->bus);
Andrew Donnellan6f38a8b2016-08-18 17:35:14 +1000264 /*
265 * We don't free phb here - that's handled by
266 * pcibios_free_controller_deferred()
267 */
Michael Neuling6f7f0b32015-05-27 16:07:18 +1000268}
269
Ian Munsie317f5ef2016-07-14 07:17:07 +1000270static bool _cxl_pci_is_vphb_device(struct pci_controller *phb)
271{
272 return (phb->ops == &cxl_pcie_pci_ops);
273}
274
Vaibhav Jain17eb3ee2016-02-29 11:10:53 +0530275bool cxl_pci_is_vphb_device(struct pci_dev *dev)
276{
277 struct pci_controller *phb;
278
279 phb = pci_bus_to_host(dev->bus);
280
Ian Munsie317f5ef2016-07-14 07:17:07 +1000281 return _cxl_pci_is_vphb_device(phb);
Vaibhav Jain17eb3ee2016-02-29 11:10:53 +0530282}
283
Michael Neuling6f7f0b32015-05-27 16:07:18 +1000284struct cxl_afu *cxl_pci_to_afu(struct pci_dev *dev)
285{
286 struct pci_controller *phb;
287
288 phb = pci_bus_to_host(dev->bus);
289
Ian Munsie317f5ef2016-07-14 07:17:07 +1000290 if (_cxl_pci_is_vphb_device(phb))
291 return (struct cxl_afu *)phb->private_data;
292
293 if (pnv_pci_on_cxl_phb(dev))
294 return pnv_cxl_phb_to_afu(phb);
295
296 return ERR_PTR(-ENODEV);
Michael Neuling6f7f0b32015-05-27 16:07:18 +1000297}
298EXPORT_SYMBOL_GPL(cxl_pci_to_afu);
299
300unsigned int cxl_pci_to_cfg_record(struct pci_dev *dev)
301{
302 return cxl_pcie_cfg_record(dev->bus->number, dev->devfn);
303}
304EXPORT_SYMBOL_GPL(cxl_pci_to_cfg_record);