blob: c7768269b1cf1364b76c948d886deee10de2cf70 [file] [log] [blame]
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001#ifndef _ASM_X86_PROCESSOR_H
2#define _ASM_X86_PROCESSOR_H
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +01003
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01004#include <asm/processor-flags.h>
5
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +01006/* Forward declaration, a strange C thing */
7struct task_struct;
8struct mm_struct;
9
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010010#include <asm/vm86.h>
11#include <asm/math_emu.h>
12#include <asm/segment.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010013#include <asm/types.h>
14#include <asm/sigcontext.h>
15#include <asm/current.h>
16#include <asm/cpufeature.h>
17#include <asm/system.h>
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +010018#include <asm/page.h>
Jeremy Fitzhardinge54321d92009-02-11 10:20:05 -080019#include <asm/pgtable_types.h>
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +010020#include <asm/percpu.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010021#include <asm/msr.h>
22#include <asm/desc_defs.h>
Andi Kleenbd616432008-01-30 13:32:38 +010023#include <asm/nops.h>
Markus Metzger93fa7632008-04-08 11:01:58 +020024#include <asm/ds.h>
Ingo Molnar4d46a892008-02-21 04:24:40 +010025
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010026#include <linux/personality.h>
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010027#include <linux/cpumask.h>
28#include <linux/cache.h>
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +010029#include <linux/threads.h>
30#include <linux/init.h>
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +010031
Glauber de Oliveira Costa0ccb8ac2008-01-30 13:31:27 +010032/*
33 * Default implementation of macro that returns current
34 * instruction pointer ("program counter").
35 */
36static inline void *current_text_addr(void)
37{
38 void *pc;
Ingo Molnar4d46a892008-02-21 04:24:40 +010039
40 asm volatile("mov $1f, %0; 1:":"=r" (pc));
41
Glauber de Oliveira Costa0ccb8ac2008-01-30 13:31:27 +010042 return pc;
43}
44
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010045#ifdef CONFIG_X86_VSMP
Ingo Molnar4d46a892008-02-21 04:24:40 +010046# define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
47# define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010048#else
Ingo Molnar4d46a892008-02-21 04:24:40 +010049# define ARCH_MIN_TASKALIGN 16
50# define ARCH_MIN_MMSTRUCT_ALIGN 0
Glauber de Oliveira Costadbcb4662008-01-30 13:31:31 +010051#endif
52
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010053/*
54 * CPU type and hardware bug flags. Kept separately for each CPU.
55 * Members of this structure are referenced in head.S, so think twice
56 * before touching them. [mj]
57 */
58
59struct cpuinfo_x86 {
Ingo Molnar4d46a892008-02-21 04:24:40 +010060 __u8 x86; /* CPU family */
61 __u8 x86_vendor; /* CPU vendor */
62 __u8 x86_model;
63 __u8 x86_mask;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010064#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +010065 char wp_works_ok; /* It doesn't on 386's */
66
67 /* Problems on some 486Dx4's and old 386's: */
68 char hlt_works_ok;
69 char hard_math;
70 char rfu;
71 char fdiv_bug;
72 char f00f_bug;
73 char coma_bug;
74 char pad0;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010075#else
Ingo Molnar4d46a892008-02-21 04:24:40 +010076 /* Number of 4K pages in DTLB/ITLB combined(in pages): */
H. Peter Anvinb1882e62009-01-23 17:18:52 -080077 int x86_tlbsize;
Jan Beulich13c6c532009-03-12 12:37:34 +000078#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +010079 __u8 x86_virt_bits;
80 __u8 x86_phys_bits;
81 /* CPUID returned core id bits: */
82 __u8 x86_coreid_bits;
83 /* Max extended CPUID function supported: */
84 __u32 extended_cpuid_level;
Ingo Molnar4d46a892008-02-21 04:24:40 +010085 /* Maximum supported CPUID level, -1=no CPUID: */
86 int cpuid_level;
87 __u32 x86_capability[NCAPINTS];
88 char x86_vendor_id[16];
89 char x86_model_id[64];
90 /* in KB - valid for CPUS which support this call: */
91 int x86_cache_size;
92 int x86_cache_alignment; /* In bytes */
93 int x86_power;
94 unsigned long loops_per_jiffy;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010095#ifdef CONFIG_SMP
Ingo Molnar4d46a892008-02-21 04:24:40 +010096 /* cpus sharing the last level cache: */
Rusty Russell155dd722009-03-13 14:49:53 +103097 cpumask_var_t llc_shared_map;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +010098#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +010099 /* cpuid returned max cores value: */
100 u16 x86_max_cores;
101 u16 apicid;
Yinghai Lu01aaea12008-03-06 13:46:39 -0800102 u16 initial_apicid;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100103 u16 x86_clflush_size;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100104#ifdef CONFIG_SMP
Ingo Molnar4d46a892008-02-21 04:24:40 +0100105 /* number of cores as seen by the OS: */
106 u16 booted_cores;
107 /* Physical processor id: */
108 u16 phys_proc_id;
109 /* Core id: */
110 u16 cpu_core_id;
111 /* Index into per_cpu list: */
112 u16 cpu_index;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100113#endif
Alok Kataria88b094f2008-10-27 10:41:46 -0700114 unsigned int x86_hyper_vendor;
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100115} __attribute__((__aligned__(SMP_CACHE_BYTES)));
116
Ingo Molnar4d46a892008-02-21 04:24:40 +0100117#define X86_VENDOR_INTEL 0
118#define X86_VENDOR_CYRIX 1
119#define X86_VENDOR_AMD 2
120#define X86_VENDOR_UMC 3
Ingo Molnar4d46a892008-02-21 04:24:40 +0100121#define X86_VENDOR_CENTAUR 5
122#define X86_VENDOR_TRANSMETA 7
123#define X86_VENDOR_NSC 8
124#define X86_VENDOR_NUM 9
125
126#define X86_VENDOR_UNKNOWN 0xff
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100127
Alok Kataria88b094f2008-10-27 10:41:46 -0700128#define X86_HYPER_VENDOR_NONE 0
129#define X86_HYPER_VENDOR_VMWARE 1
130
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100131/*
132 * capabilities of CPUs
133 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100134extern struct cpuinfo_x86 boot_cpu_data;
135extern struct cpuinfo_x86 new_cpu_data;
136
137extern struct tss_struct doublefault_tss;
Yinghai Lu3e0c3732009-05-09 23:47:42 -0700138extern __u32 cpu_caps_cleared[NCAPINTS];
139extern __u32 cpu_caps_set[NCAPINTS];
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100140
141#ifdef CONFIG_SMP
David Howells9b8de742009-04-21 23:00:24 +0100142DECLARE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100143#define cpu_data(cpu) per_cpu(cpu_info, cpu)
Mike Travis94a1e862008-07-18 18:11:31 -0700144#define current_cpu_data __get_cpu_var(cpu_info)
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100145#else
146#define cpu_data(cpu) boot_cpu_data
147#define current_cpu_data boot_cpu_data
148#endif
149
Jaswinder Singh1c6c7272008-07-21 22:40:37 +0530150extern const struct seq_operations cpuinfo_op;
151
Glauber Costa3d3f4872008-03-03 14:12:48 -0300152static inline int hlt_works(int cpu)
153{
154#ifdef CONFIG_X86_32
155 return cpu_data(cpu).hlt_works_ok;
156#else
157 return 1;
158#endif
159}
160
Ingo Molnar4d46a892008-02-21 04:24:40 +0100161#define cache_line_size() (boot_cpu_data.x86_cache_alignment)
162
163extern void cpu_detect(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100164
Jaswinder Singh8fd329a2008-07-21 22:54:56 +0530165extern struct pt_regs *idle_regs(struct pt_regs *);
166
Yinghai Luf5803662008-06-21 03:24:19 -0700167extern void early_cpu_init(void);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100168extern void identify_boot_cpu(void);
169extern void identify_secondary_cpu(struct cpuinfo_x86 *);
Glauber de Oliveira Costa5300db82008-01-30 13:31:33 +0100170extern void print_cpu_info(struct cpuinfo_x86 *);
171extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
172extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
173extern unsigned short num_cache_leaves;
174
Suresh Siddhabbb65d22008-08-23 17:47:10 +0200175extern void detect_extended_topology(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100176extern void detect_ht(struct cpuinfo_x86 *c);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100177
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100178static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
Ingo Molnar4d46a892008-02-21 04:24:40 +0100179 unsigned int *ecx, unsigned int *edx)
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100180{
181 /* ecx is often an input as well as an output. */
Joe Perchescca2e6f2008-03-23 01:03:15 -0700182 asm("cpuid"
183 : "=a" (*eax),
184 "=b" (*ebx),
185 "=c" (*ecx),
186 "=d" (*edx)
187 : "0" (*eax), "2" (*ecx));
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100188}
189
Glauber de Oliveira Costac72dcf82008-01-30 13:31:27 +0100190static inline void load_cr3(pgd_t *pgdir)
191{
192 write_cr3(__pa(pgdir));
193}
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100194
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200195#ifdef CONFIG_X86_32
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100196/* This is the TSS defined by the hardware. */
197struct x86_hw_tss {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100198 unsigned short back_link, __blh;
199 unsigned long sp0;
200 unsigned short ss0, __ss0h;
201 unsigned long sp1;
202 /* ss1 caches MSR_IA32_SYSENTER_CS: */
203 unsigned short ss1, __ss1h;
204 unsigned long sp2;
205 unsigned short ss2, __ss2h;
206 unsigned long __cr3;
207 unsigned long ip;
208 unsigned long flags;
209 unsigned long ax;
210 unsigned long cx;
211 unsigned long dx;
212 unsigned long bx;
213 unsigned long sp;
214 unsigned long bp;
215 unsigned long si;
216 unsigned long di;
217 unsigned short es, __esh;
218 unsigned short cs, __csh;
219 unsigned short ss, __ssh;
220 unsigned short ds, __dsh;
221 unsigned short fs, __fsh;
222 unsigned short gs, __gsh;
223 unsigned short ldt, __ldth;
224 unsigned short trace;
225 unsigned short io_bitmap_base;
226
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100227} __attribute__((packed));
228#else
229struct x86_hw_tss {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100230 u32 reserved1;
231 u64 sp0;
232 u64 sp1;
233 u64 sp2;
234 u64 reserved2;
235 u64 ist[7];
236 u32 reserved3;
237 u32 reserved4;
238 u16 reserved5;
239 u16 io_bitmap_base;
240
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100241} __attribute__((packed)) ____cacheline_aligned;
242#endif
243
244/*
Ingo Molnar4d46a892008-02-21 04:24:40 +0100245 * IO-bitmap sizes:
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100246 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100247#define IO_BITMAP_BITS 65536
248#define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
249#define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
250#define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
251#define INVALID_IO_BITMAP_OFFSET 0x8000
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100252
253struct tss_struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100254 /*
255 * The hardware state:
256 */
257 struct x86_hw_tss x86_tss;
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100258
259 /*
260 * The extra 1 is there because the CPU will access an
261 * additional byte beyond the end of the IO permission
262 * bitmap. The extra byte must be all 1 bits, and must
263 * be within the limit.
264 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100265 unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
Ingo Molnar4d46a892008-02-21 04:24:40 +0100266
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100267 /*
Ingo Molnar4d46a892008-02-21 04:24:40 +0100268 * .. and then another 0x100 bytes for the emergency kernel stack:
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100269 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100270 unsigned long stack[64];
271
Richard Kennedy84e65b02008-07-04 13:56:16 +0100272} ____cacheline_aligned;
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100273
David Howells9b8de742009-04-21 23:00:24 +0100274DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, init_tss);
Glauber de Oliveira Costaca241c72008-01-30 13:31:31 +0100275
Ingo Molnar4d46a892008-02-21 04:24:40 +0100276/*
277 * Save the original ist values for checking stack pointers during debugging
278 */
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100279struct orig_ist {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100280 unsigned long ist[7];
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100281};
282
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100283#define MXCSR_DEFAULT 0x1f80
284
Glauber de Oliveira Costa46265df2008-01-30 13:31:41 +0100285struct i387_fsave_struct {
Ingo Molnarca9cda22008-03-05 15:15:42 +0100286 u32 cwd; /* FPU Control Word */
287 u32 swd; /* FPU Status Word */
288 u32 twd; /* FPU Tag Word */
289 u32 fip; /* FPU IP Offset */
290 u32 fcs; /* FPU IP Selector */
291 u32 foo; /* FPU Operand Pointer Offset */
292 u32 fos; /* FPU Operand Pointer Selector */
293
294 /* 8*10 bytes for each FP-reg = 80 bytes: */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100295 u32 st_space[20];
Ingo Molnarca9cda22008-03-05 15:15:42 +0100296
297 /* Software status information [not touched by FSAVE ]: */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100298 u32 status;
Glauber de Oliveira Costa46265df2008-01-30 13:31:41 +0100299};
300
301struct i387_fxsave_struct {
Ingo Molnarca9cda22008-03-05 15:15:42 +0100302 u16 cwd; /* Control Word */
303 u16 swd; /* Status Word */
304 u16 twd; /* Tag Word */
305 u16 fop; /* Last Instruction Opcode */
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100306 union {
307 struct {
Ingo Molnarca9cda22008-03-05 15:15:42 +0100308 u64 rip; /* Instruction Pointer */
309 u64 rdp; /* Data Pointer */
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100310 };
311 struct {
Ingo Molnarca9cda22008-03-05 15:15:42 +0100312 u32 fip; /* FPU IP Offset */
313 u32 fcs; /* FPU IP Selector */
314 u32 foo; /* FPU Operand Offset */
315 u32 fos; /* FPU Operand Selector */
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100316 };
317 };
Ingo Molnarca9cda22008-03-05 15:15:42 +0100318 u32 mxcsr; /* MXCSR Register State */
319 u32 mxcsr_mask; /* MXCSR Mask */
320
321 /* 8*16 bytes for each FP-reg = 128 bytes: */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100322 u32 st_space[32];
Ingo Molnarca9cda22008-03-05 15:15:42 +0100323
324 /* 16*16 bytes for each XMM-reg = 256 bytes: */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100325 u32 xmm_space[64];
Ingo Molnarca9cda22008-03-05 15:15:42 +0100326
Suresh Siddhabdd8cab2008-07-29 10:29:24 -0700327 u32 padding[12];
328
329 union {
330 u32 padding1[12];
331 u32 sw_reserved[12];
332 };
Ingo Molnar4d46a892008-02-21 04:24:40 +0100333
Glauber de Oliveira Costa46265df2008-01-30 13:31:41 +0100334} __attribute__((aligned(16)));
335
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100336struct i387_soft_struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100337 u32 cwd;
338 u32 swd;
339 u32 twd;
340 u32 fip;
341 u32 fcs;
342 u32 foo;
343 u32 fos;
344 /* 8*10 bytes for each FP-reg = 80 bytes: */
345 u32 st_space[20];
346 u8 ftop;
347 u8 changed;
348 u8 lookahead;
349 u8 no_update;
350 u8 rm;
351 u8 alimit;
Tejun Heoae6af412009-02-09 22:17:39 +0900352 struct math_emu_info *info;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100353 u32 entry_eip;
Glauber de Oliveira Costa46265df2008-01-30 13:31:41 +0100354};
355
Suresh Siddhaa30469e2009-04-10 15:21:24 -0700356struct ymmh_struct {
357 /* 16 * 16 bytes for each YMMH-reg = 256 bytes */
358 u32 ymmh_space[64];
359};
360
Suresh Siddhadc1e35c2008-07-29 10:29:19 -0700361struct xsave_hdr_struct {
362 u64 xstate_bv;
363 u64 reserved1[2];
364 u64 reserved2[5];
365} __attribute__((packed));
366
367struct xsave_struct {
368 struct i387_fxsave_struct i387;
369 struct xsave_hdr_struct xsave_hdr;
Suresh Siddhaa30469e2009-04-10 15:21:24 -0700370 struct ymmh_struct ymmh;
Suresh Siddhadc1e35c2008-07-29 10:29:19 -0700371 /* new processor state extensions will go here */
372} __attribute__ ((packed, aligned (64)));
373
Suresh Siddha61c46282008-03-10 15:28:04 -0700374union thread_xstate {
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100375 struct i387_fsave_struct fsave;
376 struct i387_fxsave_struct fxsave;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100377 struct i387_soft_struct soft;
Suresh Siddhab359e8a2008-07-29 10:29:20 -0700378 struct xsave_struct xsave;
Roland McGrath99f8ecd2008-01-30 13:31:48 +0100379};
380
Glauber Costafe676202008-03-03 14:12:56 -0300381#ifdef CONFIG_X86_64
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100382DECLARE_PER_CPU(struct orig_ist, orig_ist);
Brian Gerst26f80bd2009-01-19 00:38:58 +0900383
Brian Gerst947e76c2009-01-19 12:21:28 +0900384union irq_stack_union {
385 char irq_stack[IRQ_STACK_SIZE];
386 /*
387 * GCC hardcodes the stack canary as %gs:40. Since the
388 * irq_stack is the object at %gs:0, we reserve the bottom
389 * 48 bytes of the irq stack for the canary.
390 */
391 struct {
392 char gs_base[40];
393 unsigned long stack_canary;
394 };
395};
396
David Howells9b8de742009-04-21 23:00:24 +0100397DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union);
Brian Gerst2add8e22009-02-08 09:58:39 -0500398DECLARE_INIT_PER_CPU(irq_stack_union);
399
Brian Gerst26f80bd2009-01-19 00:38:58 +0900400DECLARE_PER_CPU(char *, irq_stack_ptr);
Jaswinder Singh Rajput9766cdb2009-03-14 11:19:49 +0530401DECLARE_PER_CPU(unsigned int, irq_count);
402extern unsigned long kernel_eflags;
403extern asmlinkage void ignore_sysret(void);
Tejun Heo60a53172009-02-09 22:17:40 +0900404#else /* X86_64 */
405#ifdef CONFIG_CC_STACKPROTECTOR
406DECLARE_PER_CPU(unsigned long, stack_canary);
Thomas Gleixner96a388d2007-10-11 11:20:03 +0200407#endif
Tejun Heo60a53172009-02-09 22:17:40 +0900408#endif /* X86_64 */
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100409
Suresh Siddha61c46282008-03-10 15:28:04 -0700410extern unsigned int xstate_size;
Suresh Siddhaaa283f42008-03-10 15:28:05 -0700411extern void free_thread_xstate(struct task_struct *);
412extern struct kmem_cache *task_xstate_cachep;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100413
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100414struct thread_struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100415 /* Cached TLS descriptors: */
416 struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
417 unsigned long sp0;
418 unsigned long sp;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100419#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100420 unsigned long sysenter_cs;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100421#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100422 unsigned long usersp; /* Copy from PDA */
423 unsigned short es;
424 unsigned short ds;
425 unsigned short fsindex;
426 unsigned short gsindex;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100427#endif
Alexey Dobriyan0c235902009-05-04 03:30:15 +0400428#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100429 unsigned long ip;
Alexey Dobriyan0c235902009-05-04 03:30:15 +0400430#endif
Alexey Dobriyand756f4ad2009-05-04 03:29:52 +0400431#ifdef CONFIG_X86_64
Ingo Molnar4d46a892008-02-21 04:24:40 +0100432 unsigned long fs;
Alexey Dobriyand756f4ad2009-05-04 03:29:52 +0400433#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +0100434 unsigned long gs;
435 /* Hardware debugging registers: */
436 unsigned long debugreg0;
437 unsigned long debugreg1;
438 unsigned long debugreg2;
439 unsigned long debugreg3;
440 unsigned long debugreg6;
441 unsigned long debugreg7;
442 /* Fault info: */
443 unsigned long cr2;
444 unsigned long trap_no;
445 unsigned long error_code;
Suresh Siddha61c46282008-03-10 15:28:04 -0700446 /* floating point and extended processor state */
447 union thread_xstate *xstate;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100448#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100449 /* Virtual 86 mode info */
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100450 struct vm86_struct __user *vm86_info;
451 unsigned long screen_bitmap;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100452 unsigned long v86flags;
453 unsigned long v86mask;
454 unsigned long saved_sp0;
455 unsigned int saved_fs;
456 unsigned int saved_gs;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100457#endif
Ingo Molnar4d46a892008-02-21 04:24:40 +0100458 /* IO permissions: */
459 unsigned long *io_bitmap_ptr;
460 unsigned long iopl;
461 /* Max allowed port in the bitmap, in bytes: */
462 unsigned io_bitmap_max;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100463/* MSR_IA32_DEBUGCTLMSR value to switch in if TIF_DEBUGCTLMSR is set. */
464 unsigned long debugctlmsr;
Markus Metzger2311f0d2009-04-03 16:43:46 +0200465 /* Debug Store context; see asm/ds.h */
Markus Metzger93fa7632008-04-08 11:01:58 +0200466 struct ds_context *ds_ctx;
Glauber de Oliveira Costacb38d372008-01-30 13:31:31 +0100467};
468
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100469static inline unsigned long native_get_debugreg(int regno)
470{
Ingo Molnar4d46a892008-02-21 04:24:40 +0100471 unsigned long val = 0; /* Damn you, gcc! */
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100472
473 switch (regno) {
474 case 0:
Joe Perchescca2e6f2008-03-23 01:03:15 -0700475 asm("mov %%db0, %0" :"=r" (val));
476 break;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100477 case 1:
Joe Perchescca2e6f2008-03-23 01:03:15 -0700478 asm("mov %%db1, %0" :"=r" (val));
479 break;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100480 case 2:
Joe Perchescca2e6f2008-03-23 01:03:15 -0700481 asm("mov %%db2, %0" :"=r" (val));
482 break;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100483 case 3:
Joe Perchescca2e6f2008-03-23 01:03:15 -0700484 asm("mov %%db3, %0" :"=r" (val));
485 break;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100486 case 6:
Joe Perchescca2e6f2008-03-23 01:03:15 -0700487 asm("mov %%db6, %0" :"=r" (val));
488 break;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100489 case 7:
Joe Perchescca2e6f2008-03-23 01:03:15 -0700490 asm("mov %%db7, %0" :"=r" (val));
491 break;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100492 default:
493 BUG();
494 }
495 return val;
496}
497
498static inline void native_set_debugreg(int regno, unsigned long value)
499{
500 switch (regno) {
501 case 0:
Ingo Molnar4d46a892008-02-21 04:24:40 +0100502 asm("mov %0, %%db0" ::"r" (value));
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100503 break;
504 case 1:
Ingo Molnar4d46a892008-02-21 04:24:40 +0100505 asm("mov %0, %%db1" ::"r" (value));
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100506 break;
507 case 2:
Ingo Molnar4d46a892008-02-21 04:24:40 +0100508 asm("mov %0, %%db2" ::"r" (value));
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100509 break;
510 case 3:
Ingo Molnar4d46a892008-02-21 04:24:40 +0100511 asm("mov %0, %%db3" ::"r" (value));
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100512 break;
513 case 6:
Ingo Molnar4d46a892008-02-21 04:24:40 +0100514 asm("mov %0, %%db6" ::"r" (value));
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100515 break;
516 case 7:
Ingo Molnar4d46a892008-02-21 04:24:40 +0100517 asm("mov %0, %%db7" ::"r" (value));
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100518 break;
519 default:
520 BUG();
521 }
522}
523
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100524/*
525 * Set IOPL bits in EFLAGS from given mask
526 */
527static inline void native_set_iopl_mask(unsigned mask)
528{
529#ifdef CONFIG_X86_32
530 unsigned int reg;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100531
Joe Perchescca2e6f2008-03-23 01:03:15 -0700532 asm volatile ("pushfl;"
533 "popl %0;"
534 "andl %1, %0;"
535 "orl %2, %0;"
536 "pushl %0;"
537 "popfl"
538 : "=&r" (reg)
539 : "i" (~X86_EFLAGS_IOPL), "r" (mask));
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100540#endif
541}
542
Ingo Molnar4d46a892008-02-21 04:24:40 +0100543static inline void
544native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100545{
546 tss->x86_tss.sp0 = thread->sp0;
547#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100548 /* Only happens when SEP is enabled, no need to test "SEP"arately: */
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100549 if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
550 tss->x86_tss.ss1 = thread->sysenter_cs;
551 wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
552 }
553#endif
554}
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100555
Glauber de Oliveira Costae801f862008-01-30 13:32:08 +0100556static inline void native_swapgs(void)
557{
558#ifdef CONFIG_X86_64
559 asm volatile("swapgs" ::: "memory");
560#endif
561}
562
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100563#ifdef CONFIG_PARAVIRT
564#include <asm/paravirt.h>
565#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100566#define __cpuid native_cpuid
567#define paravirt_enabled() 0
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100568
569/*
570 * These special macros can be used to get or set a debugging register
571 */
572#define get_debugreg(var, register) \
573 (var) = native_get_debugreg(register)
574#define set_debugreg(value, register) \
575 native_set_debugreg(register, value)
576
Joe Perchescca2e6f2008-03-23 01:03:15 -0700577static inline void load_sp0(struct tss_struct *tss,
578 struct thread_struct *thread)
Glauber de Oliveira Costa7818a1e2008-01-30 13:31:31 +0100579{
580 native_load_sp0(tss, thread);
581}
582
Glauber de Oliveira Costa62d7d7e2008-01-30 13:31:27 +0100583#define set_iopl_mask native_set_iopl_mask
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100584#endif /* CONFIG_PARAVIRT */
585
586/*
587 * Save the cr4 feature set we're using (ie
588 * Pentium 4MB enable and PPro Global page
589 * enable), so that any CPU's that boot up
590 * after us can get the correct flags.
591 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100592extern unsigned long mmu_cr4_features;
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100593
594static inline void set_in_cr4(unsigned long mask)
595{
596 unsigned cr4;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100597
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100598 mmu_cr4_features |= mask;
599 cr4 = read_cr4();
600 cr4 |= mask;
601 write_cr4(cr4);
602}
603
604static inline void clear_in_cr4(unsigned long mask)
605{
606 unsigned cr4;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100607
Glauber de Oliveira Costa1b46cbe2008-01-30 13:31:27 +0100608 mmu_cr4_features &= ~mask;
609 cr4 = read_cr4();
610 cr4 &= ~mask;
611 write_cr4(cr4);
612}
613
Glauber de Oliveira Costafc87e902008-01-30 13:31:38 +0100614typedef struct {
Ingo Molnar4d46a892008-02-21 04:24:40 +0100615 unsigned long seg;
Glauber de Oliveira Costafc87e902008-01-30 13:31:38 +0100616} mm_segment_t;
617
618
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100619/*
620 * create a kernel thread without removing it from tasklists
621 */
622extern int kernel_thread(int (*fn)(void *), void *arg, unsigned long flags);
623
624/* Free all resources held by a thread. */
625extern void release_thread(struct task_struct *);
626
Ingo Molnar4d46a892008-02-21 04:24:40 +0100627/* Prepare to copy thread state - unlazy all lazy state */
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100628extern void prepare_to_copy(struct task_struct *tsk);
629
630unsigned long get_wchan(struct task_struct *p);
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100631
632/*
633 * Generic CPUID function
634 * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
635 * resulting in stale register contents being returned.
636 */
637static inline void cpuid(unsigned int op,
638 unsigned int *eax, unsigned int *ebx,
639 unsigned int *ecx, unsigned int *edx)
640{
641 *eax = op;
642 *ecx = 0;
643 __cpuid(eax, ebx, ecx, edx);
644}
645
646/* Some CPUID calls want 'count' to be placed in ecx */
647static inline void cpuid_count(unsigned int op, int count,
648 unsigned int *eax, unsigned int *ebx,
649 unsigned int *ecx, unsigned int *edx)
650{
651 *eax = op;
652 *ecx = count;
653 __cpuid(eax, ebx, ecx, edx);
654}
655
656/*
657 * CPUID functions returning a single datum
658 */
659static inline unsigned int cpuid_eax(unsigned int op)
660{
661 unsigned int eax, ebx, ecx, edx;
662
663 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100664
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100665 return eax;
666}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100667
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100668static inline unsigned int cpuid_ebx(unsigned int op)
669{
670 unsigned int eax, ebx, ecx, edx;
671
672 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100673
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100674 return ebx;
675}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100676
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100677static inline unsigned int cpuid_ecx(unsigned int op)
678{
679 unsigned int eax, ebx, ecx, edx;
680
681 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100682
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100683 return ecx;
684}
Ingo Molnar4d46a892008-02-21 04:24:40 +0100685
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100686static inline unsigned int cpuid_edx(unsigned int op)
687{
688 unsigned int eax, ebx, ecx, edx;
689
690 cpuid(op, &eax, &ebx, &ecx, &edx);
Ingo Molnar4d46a892008-02-21 04:24:40 +0100691
Glauber de Oliveira Costac758ecf2008-01-30 13:31:03 +0100692 return edx;
693}
694
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100695/* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
696static inline void rep_nop(void)
697{
Joe Perchescca2e6f2008-03-23 01:03:15 -0700698 asm volatile("rep; nop" ::: "memory");
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100699}
700
Ingo Molnar4d46a892008-02-21 04:24:40 +0100701static inline void cpu_relax(void)
702{
703 rep_nop();
704}
705
706/* Stop speculative execution: */
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100707static inline void sync_core(void)
708{
709 int tmp;
Ingo Molnar4d46a892008-02-21 04:24:40 +0100710
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100711 asm volatile("cpuid" : "=a" (tmp) : "0" (1)
Joe Perchescca2e6f2008-03-23 01:03:15 -0700712 : "ebx", "ecx", "edx", "memory");
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100713}
714
Joe Perchescca2e6f2008-03-23 01:03:15 -0700715static inline void __monitor(const void *eax, unsigned long ecx,
716 unsigned long edx)
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100717{
Ingo Molnar4d46a892008-02-21 04:24:40 +0100718 /* "monitor %eax, %ecx, %edx;" */
Joe Perchescca2e6f2008-03-23 01:03:15 -0700719 asm volatile(".byte 0x0f, 0x01, 0xc8;"
720 :: "a" (eax), "c" (ecx), "d"(edx));
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100721}
722
723static inline void __mwait(unsigned long eax, unsigned long ecx)
724{
Ingo Molnar4d46a892008-02-21 04:24:40 +0100725 /* "mwait %eax, %ecx;" */
Joe Perchescca2e6f2008-03-23 01:03:15 -0700726 asm volatile(".byte 0x0f, 0x01, 0xc9;"
727 :: "a" (eax), "c" (ecx));
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100728}
729
730static inline void __sti_mwait(unsigned long eax, unsigned long ecx)
731{
Peter Zijlstra7f424a82008-04-25 17:39:01 +0200732 trace_hardirqs_on();
Ingo Molnar4d46a892008-02-21 04:24:40 +0100733 /* "mwait %eax, %ecx;" */
Joe Perchescca2e6f2008-03-23 01:03:15 -0700734 asm volatile("sti; .byte 0x0f, 0x01, 0xc9;"
735 :: "a" (eax), "c" (ecx));
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100736}
737
738extern void mwait_idle_with_hints(unsigned long eax, unsigned long ecx);
739
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100740extern void select_idle_routine(const struct cpuinfo_x86 *c);
Rusty Russell30e1e6d2009-03-17 14:50:34 +1030741extern void init_c1e_mask(void);
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100742
Ingo Molnar4d46a892008-02-21 04:24:40 +0100743extern unsigned long boot_option_idle_override;
Zhao Yakuic1e3b372008-06-24 17:58:53 +0800744extern unsigned long idle_halt;
Zhao Yakuida5e09a2008-06-24 18:01:09 +0800745extern unsigned long idle_nomwait;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100746
Mark Langsdorf394a1502008-08-14 09:11:26 -0500747/*
748 * on systems with caches, caches must be flashed as the absolute
749 * last instruction before going into a suspended halt. Otherwise,
750 * dirty data can linger in the cache and become stale on resume,
751 * leading to strange errors.
752 *
753 * perform a variety of operations to guarantee that the compiler
754 * will not reorder instructions. wbinvd itself is serializing
755 * so the processor will not reorder.
756 *
757 * Systems without cache can just go into halt.
758 */
759static inline void wbinvd_halt(void)
760{
761 mb();
762 /* check for clflush to determine if wbinvd is legal */
763 if (cpu_has_clflush)
764 asm volatile("cli; wbinvd; 1: hlt; jmp 1b" : : : "memory");
765 else
766 while (1)
767 halt();
768}
769
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100770extern void enable_sep_cpu(void);
771extern int sysenter_setup(void);
772
773/* Defined in head.S */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100774extern struct desc_ptr early_gdt_descr;
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100775
776extern void cpu_set_gdt(int);
Brian Gerst552be872009-01-30 17:47:53 +0900777extern void switch_to_new_gdt(int);
Jeremy Fitzhardinge11e3a842009-01-30 17:47:54 +0900778extern void load_percpu_segment(int);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100779extern void cpu_init(void);
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100780
Markus Metzgerc2724772008-12-11 13:49:59 +0100781static inline unsigned long get_debugctlmsr(void)
782{
783 unsigned long debugctlmsr = 0;
784
785#ifndef CONFIG_X86_DEBUGCTLMSR
786 if (boot_cpu_data.x86 < 6)
787 return 0;
788#endif
789 rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
790
791 return debugctlmsr;
792}
793
Markus Metzger35bb7602009-04-03 16:43:39 +0200794static inline unsigned long get_debugctlmsr_on_cpu(int cpu)
795{
796 u64 debugctlmsr = 0;
797 u32 val1, val2;
798
799#ifndef CONFIG_X86_DEBUGCTLMSR
800 if (boot_cpu_data.x86 < 6)
801 return 0;
802#endif
803 rdmsr_on_cpu(cpu, MSR_IA32_DEBUGCTLMSR, &val1, &val2);
804 debugctlmsr = val1 | ((u64)val2 << 32);
805
806 return debugctlmsr;
807}
808
Jan Beulich5b0e5082008-03-10 13:11:17 +0000809static inline void update_debugctlmsr(unsigned long debugctlmsr)
810{
811#ifndef CONFIG_X86_DEBUGCTLMSR
812 if (boot_cpu_data.x86 < 6)
813 return;
814#endif
815 wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
816}
817
Markus Metzger35bb7602009-04-03 16:43:39 +0200818static inline void update_debugctlmsr_on_cpu(int cpu,
819 unsigned long debugctlmsr)
820{
821#ifndef CONFIG_X86_DEBUGCTLMSR
822 if (boot_cpu_data.x86 < 6)
823 return;
824#endif
825 wrmsr_on_cpu(cpu, MSR_IA32_DEBUGCTLMSR,
826 (u32)((u64)debugctlmsr),
827 (u32)((u64)debugctlmsr >> 32));
828}
829
Ingo Molnar4d46a892008-02-21 04:24:40 +0100830/*
831 * from system description table in BIOS. Mostly for MCA use, but
832 * others may find it useful:
833 */
834extern unsigned int machine_id;
835extern unsigned int machine_submodel_id;
836extern unsigned int BIOS_revision;
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100837
Ingo Molnar4d46a892008-02-21 04:24:40 +0100838/* Boot loader type from the setup header: */
839extern int bootloader_type;
H. Peter Anvin50312962009-05-07 16:54:11 -0700840extern int bootloader_version;
Glauber de Oliveira Costa1a539052008-01-30 13:31:39 +0100841
Ingo Molnar4d46a892008-02-21 04:24:40 +0100842extern char ignore_fpu_irq;
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100843
844#define HAVE_ARCH_PICK_MMAP_LAYOUT 1
845#define ARCH_HAS_PREFETCHW
846#define ARCH_HAS_SPINLOCK_PREFETCH
847
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100848#ifdef CONFIG_X86_32
Ingo Molnar4d46a892008-02-21 04:24:40 +0100849# define BASE_PREFETCH ASM_NOP4
850# define ARCH_HAS_PREFETCH
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100851#else
Ingo Molnar4d46a892008-02-21 04:24:40 +0100852# define BASE_PREFETCH "prefetcht0 (%1)"
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100853#endif
854
Ingo Molnar4d46a892008-02-21 04:24:40 +0100855/*
856 * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
857 *
858 * It's not worth to care about 3dnow prefetches for the K6
859 * because they are microcoded there and very slow.
860 */
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100861static inline void prefetch(const void *x)
862{
863 alternative_input(BASE_PREFETCH,
864 "prefetchnta (%1)",
865 X86_FEATURE_XMM,
866 "r" (x));
867}
868
Ingo Molnar4d46a892008-02-21 04:24:40 +0100869/*
870 * 3dnow prefetch to get an exclusive cache line.
871 * Useful for spinlocks to avoid one state transition in the
872 * cache coherency protocol:
873 */
Glauber de Oliveira Costaae2e15e2008-01-30 13:31:40 +0100874static inline void prefetchw(const void *x)
875{
876 alternative_input(BASE_PREFETCH,
877 "prefetchw (%1)",
878 X86_FEATURE_3DNOW,
879 "r" (x));
880}
881
Ingo Molnar4d46a892008-02-21 04:24:40 +0100882static inline void spin_lock_prefetch(const void *x)
883{
884 prefetchw(x);
885}
886
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100887#ifdef CONFIG_X86_32
888/*
889 * User space process size: 3GB (default).
890 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100891#define TASK_SIZE PAGE_OFFSET
Ingo Molnard9517342009-02-20 23:32:28 +0100892#define TASK_SIZE_MAX TASK_SIZE
Ingo Molnar4d46a892008-02-21 04:24:40 +0100893#define STACK_TOP TASK_SIZE
894#define STACK_TOP_MAX STACK_TOP
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100895
Ingo Molnar4d46a892008-02-21 04:24:40 +0100896#define INIT_THREAD { \
897 .sp0 = sizeof(init_stack) + (long)&init_stack, \
898 .vm86_info = NULL, \
899 .sysenter_cs = __KERNEL_CS, \
900 .io_bitmap_ptr = NULL, \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100901}
902
903/*
904 * Note that the .io_bitmap member must be extra-big. This is because
905 * the CPU will access an additional byte beyond the end of the IO
906 * permission bitmap. The extra byte must be all 1 bits, and must
907 * be within the limit.
908 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100909#define INIT_TSS { \
910 .x86_tss = { \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100911 .sp0 = sizeof(init_stack) + (long)&init_stack, \
Ingo Molnar4d46a892008-02-21 04:24:40 +0100912 .ss0 = __KERNEL_DS, \
913 .ss1 = __KERNEL_CS, \
914 .io_bitmap_base = INVALID_IO_BITMAP_OFFSET, \
915 }, \
916 .io_bitmap = { [0 ... IO_BITMAP_LONGS] = ~0 }, \
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100917}
918
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100919extern unsigned long thread_saved_pc(struct task_struct *tsk);
920
921#define THREAD_SIZE_LONGS (THREAD_SIZE/sizeof(unsigned long))
922#define KSTK_TOP(info) \
923({ \
924 unsigned long *__ptr = (unsigned long *)(info); \
925 (unsigned long)(&__ptr[THREAD_SIZE_LONGS]); \
926})
927
928/*
929 * The below -8 is to reserve 8 bytes on top of the ring0 stack.
930 * This is necessary to guarantee that the entire "struct pt_regs"
931 * is accessable even if the CPU haven't stored the SS/ESP registers
932 * on the stack (interrupt gate does not save these registers
933 * when switching to the same priv ring).
934 * Therefore beware: accessing the ss/esp fields of the
935 * "struct pt_regs" is possible, but they may contain the
936 * completely wrong values.
937 */
938#define task_pt_regs(task) \
939({ \
940 struct pt_regs *__regs__; \
941 __regs__ = (struct pt_regs *)(KSTK_TOP(task_stack_page(task))-8); \
942 __regs__ - 1; \
943})
944
Ingo Molnar4d46a892008-02-21 04:24:40 +0100945#define KSTK_ESP(task) (task_pt_regs(task)->sp)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100946
947#else
948/*
949 * User space process size. 47bits minus one guard page.
950 */
Ingo Molnard9517342009-02-20 23:32:28 +0100951#define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100952
953/* This decides where the kernel will search for a free chunk of vm
954 * space during mmap's.
955 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100956#define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
957 0xc0000000 : 0xFFFFe000)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100958
Ingo Molnar4d46a892008-02-21 04:24:40 +0100959#define TASK_SIZE (test_thread_flag(TIF_IA32) ? \
Ingo Molnard9517342009-02-20 23:32:28 +0100960 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
Ingo Molnar4d46a892008-02-21 04:24:40 +0100961#define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_IA32)) ? \
Ingo Molnard9517342009-02-20 23:32:28 +0100962 IA32_PAGE_OFFSET : TASK_SIZE_MAX)
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100963
David Howells922a70d2008-02-08 04:19:26 -0800964#define STACK_TOP TASK_SIZE
Ingo Molnard9517342009-02-20 23:32:28 +0100965#define STACK_TOP_MAX TASK_SIZE_MAX
David Howells922a70d2008-02-08 04:19:26 -0800966
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100967#define INIT_THREAD { \
968 .sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
969}
970
971#define INIT_TSS { \
972 .x86_tss.sp0 = (unsigned long)&init_stack + sizeof(init_stack) \
973}
974
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100975/*
976 * Return saved PC of a blocked thread.
977 * What is this good for? it will be always the scheduler or ret_from_fork.
978 */
Ingo Molnar4d46a892008-02-21 04:24:40 +0100979#define thread_saved_pc(t) (*(unsigned long *)((t)->thread.sp - 8))
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100980
Ingo Molnar4d46a892008-02-21 04:24:40 +0100981#define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
982#define KSTK_ESP(tsk) -1 /* sorry. doesn't work for syscall. */
Glauber de Oliveira Costa2f66dcc2008-01-30 13:31:57 +0100983#endif /* CONFIG_X86_64 */
984
Ingo Molnar513ad842008-02-21 05:18:40 +0100985extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
986 unsigned long new_sp);
987
Ingo Molnar4d46a892008-02-21 04:24:40 +0100988/*
989 * This decides where the kernel will search for a free chunk of vm
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100990 * space during mmap's.
991 */
992#define TASK_UNMAPPED_BASE (PAGE_ALIGN(TASK_SIZE / 3))
993
Ingo Molnar4d46a892008-02-21 04:24:40 +0100994#define KSTK_EIP(task) (task_pt_regs(task)->ip)
Glauber de Oliveira Costa683e0252008-01-30 13:31:27 +0100995
Erik Bosman529e25f2008-04-14 00:24:18 +0200996/* Get/set a process' ability to use the timestamp counter instruction */
997#define GET_TSC_CTL(adr) get_tsc_mode((adr))
998#define SET_TSC_CTL(val) set_tsc_mode((val))
999
1000extern int get_tsc_mode(unsigned long adr);
1001extern int set_tsc_mode(unsigned int val);
1002
H. Peter Anvin1965aae2008-10-22 22:26:29 -07001003#endif /* _ASM_X86_PROCESSOR_H */