Anoop P A | 92592c9 | 2011-01-25 13:50:10 +0530 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2010 PMC-Sierra, Inc, derived from irq_cpu.c |
| 3 | * |
| 4 | * This file define the irq handler for MSP PER subsystem interrupts. |
| 5 | * |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 6 | * This program is free software; you can redistribute it and/or modify it |
| 7 | * under the terms of the GNU General Public License as published by the |
Anoop P A | 92592c9 | 2011-01-25 13:50:10 +0530 | [diff] [blame] | 8 | * Free Software Foundation; either version 2 of the License, or (at your |
| 9 | * option) any later version. |
| 10 | */ |
| 11 | |
| 12 | #include <linux/init.h> |
| 13 | #include <linux/interrupt.h> |
| 14 | #include <linux/kernel.h> |
| 15 | #include <linux/spinlock.h> |
| 16 | #include <linux/bitops.h> |
| 17 | |
| 18 | #include <asm/mipsregs.h> |
Anoop P A | 92592c9 | 2011-01-25 13:50:10 +0530 | [diff] [blame] | 19 | |
| 20 | #include <msp_cic_int.h> |
| 21 | #include <msp_regs.h> |
| 22 | |
| 23 | |
| 24 | /* |
| 25 | * Convenience Macro. Should be somewhere generic. |
| 26 | */ |
| 27 | #define get_current_vpe() \ |
| 28 | ((read_c0_tcbind() >> TCBIND_CURVPE_SHIFT) & TCBIND_CURVPE) |
| 29 | |
| 30 | #ifdef CONFIG_SMP |
| 31 | /* |
| 32 | * The PER registers must be protected from concurrent access. |
| 33 | */ |
| 34 | |
| 35 | static DEFINE_SPINLOCK(per_lock); |
| 36 | #endif |
| 37 | |
| 38 | /* ensure writes to per are completed */ |
| 39 | |
| 40 | static inline void per_wmb(void) |
| 41 | { |
| 42 | const volatile void __iomem *per_mem = PER_INT_MSK_REG; |
| 43 | volatile u32 dummy_read; |
| 44 | |
| 45 | wmb(); |
| 46 | dummy_read = __raw_readl(per_mem); |
| 47 | dummy_read++; |
| 48 | } |
| 49 | |
Thomas Gleixner | d7881fb | 2011-03-23 21:09:06 +0000 | [diff] [blame] | 50 | static inline void unmask_per_irq(struct irq_data *d) |
Anoop P A | 92592c9 | 2011-01-25 13:50:10 +0530 | [diff] [blame] | 51 | { |
| 52 | #ifdef CONFIG_SMP |
| 53 | unsigned long flags; |
| 54 | spin_lock_irqsave(&per_lock, flags); |
Thomas Gleixner | d7881fb | 2011-03-23 21:09:06 +0000 | [diff] [blame] | 55 | *PER_INT_MSK_REG |= (1 << (d->irq - MSP_PER_INTBASE)); |
Anoop P A | 92592c9 | 2011-01-25 13:50:10 +0530 | [diff] [blame] | 56 | spin_unlock_irqrestore(&per_lock, flags); |
| 57 | #else |
Thomas Gleixner | d7881fb | 2011-03-23 21:09:06 +0000 | [diff] [blame] | 58 | *PER_INT_MSK_REG |= (1 << (d->irq - MSP_PER_INTBASE)); |
Anoop P A | 92592c9 | 2011-01-25 13:50:10 +0530 | [diff] [blame] | 59 | #endif |
| 60 | per_wmb(); |
| 61 | } |
| 62 | |
Thomas Gleixner | d7881fb | 2011-03-23 21:09:06 +0000 | [diff] [blame] | 63 | static inline void mask_per_irq(struct irq_data *d) |
Anoop P A | 92592c9 | 2011-01-25 13:50:10 +0530 | [diff] [blame] | 64 | { |
| 65 | #ifdef CONFIG_SMP |
| 66 | unsigned long flags; |
| 67 | spin_lock_irqsave(&per_lock, flags); |
Thomas Gleixner | d7881fb | 2011-03-23 21:09:06 +0000 | [diff] [blame] | 68 | *PER_INT_MSK_REG &= ~(1 << (d->irq - MSP_PER_INTBASE)); |
Anoop P A | 92592c9 | 2011-01-25 13:50:10 +0530 | [diff] [blame] | 69 | spin_unlock_irqrestore(&per_lock, flags); |
| 70 | #else |
Thomas Gleixner | d7881fb | 2011-03-23 21:09:06 +0000 | [diff] [blame] | 71 | *PER_INT_MSK_REG &= ~(1 << (d->irq - MSP_PER_INTBASE)); |
Anoop P A | 92592c9 | 2011-01-25 13:50:10 +0530 | [diff] [blame] | 72 | #endif |
| 73 | per_wmb(); |
| 74 | } |
| 75 | |
Thomas Gleixner | d7881fb | 2011-03-23 21:09:06 +0000 | [diff] [blame] | 76 | static inline void msp_per_irq_ack(struct irq_data *d) |
Anoop P A | 92592c9 | 2011-01-25 13:50:10 +0530 | [diff] [blame] | 77 | { |
Thomas Gleixner | d7881fb | 2011-03-23 21:09:06 +0000 | [diff] [blame] | 78 | mask_per_irq(d); |
Anoop P A | 92592c9 | 2011-01-25 13:50:10 +0530 | [diff] [blame] | 79 | /* |
| 80 | * In the PER interrupt controller, only bits 11 and 10 |
| 81 | * are write-to-clear, (SPI TX complete, SPI RX complete). |
| 82 | * It does nothing for any others. |
| 83 | */ |
Thomas Gleixner | d7881fb | 2011-03-23 21:09:06 +0000 | [diff] [blame] | 84 | *PER_INT_STS_REG = (1 << (d->irq - MSP_PER_INTBASE)); |
Anoop P A | 92592c9 | 2011-01-25 13:50:10 +0530 | [diff] [blame] | 85 | } |
| 86 | |
| 87 | #ifdef CONFIG_SMP |
Thomas Gleixner | d7881fb | 2011-03-23 21:09:06 +0000 | [diff] [blame] | 88 | static int msp_per_irq_set_affinity(struct irq_data *d, |
| 89 | const struct cpumask *affinity, bool force) |
Anoop P A | 92592c9 | 2011-01-25 13:50:10 +0530 | [diff] [blame] | 90 | { |
Thomas Gleixner | d7881fb | 2011-03-23 21:09:06 +0000 | [diff] [blame] | 91 | /* WTF is this doing ????? */ |
| 92 | unmask_per_irq(d); |
Anoop P A | 92592c9 | 2011-01-25 13:50:10 +0530 | [diff] [blame] | 93 | return 0; |
Anoop P A | 92592c9 | 2011-01-25 13:50:10 +0530 | [diff] [blame] | 94 | } |
| 95 | #endif |
| 96 | |
| 97 | static struct irq_chip msp_per_irq_controller = { |
| 98 | .name = "MSP_PER", |
Yoichi Yuasa | 088a42a | 2011-03-29 15:53:56 +0900 | [diff] [blame] | 99 | .irq_enable = unmask_per_irq, |
Thomas Gleixner | d7881fb | 2011-03-23 21:09:06 +0000 | [diff] [blame] | 100 | .irq_disable = mask_per_irq, |
| 101 | .irq_ack = msp_per_irq_ack, |
Anoop P A | 92592c9 | 2011-01-25 13:50:10 +0530 | [diff] [blame] | 102 | #ifdef CONFIG_SMP |
Thomas Gleixner | d7881fb | 2011-03-23 21:09:06 +0000 | [diff] [blame] | 103 | .irq_set_affinity = msp_per_irq_set_affinity, |
Anoop P A | 92592c9 | 2011-01-25 13:50:10 +0530 | [diff] [blame] | 104 | #endif |
Anoop P A | 92592c9 | 2011-01-25 13:50:10 +0530 | [diff] [blame] | 105 | }; |
| 106 | |
| 107 | void __init msp_per_irq_init(void) |
| 108 | { |
| 109 | int i; |
| 110 | /* Mask/clear interrupts. */ |
| 111 | *PER_INT_MSK_REG = 0x00000000; |
| 112 | *PER_INT_STS_REG = 0xFFFFFFFF; |
| 113 | /* initialize all the IRQ descriptors */ |
| 114 | for (i = MSP_PER_INTBASE; i < MSP_PER_INTBASE + 32; i++) { |
Thomas Gleixner | d7881fb | 2011-03-23 21:09:06 +0000 | [diff] [blame] | 115 | irq_set_chip(i, &msp_per_irq_controller); |
Anoop P A | 92592c9 | 2011-01-25 13:50:10 +0530 | [diff] [blame] | 116 | } |
| 117 | } |
| 118 | |
| 119 | void msp_per_irq_dispatch(void) |
| 120 | { |
| 121 | u32 per_mask = *PER_INT_MSK_REG; |
| 122 | u32 per_status = *PER_INT_STS_REG; |
| 123 | u32 pending; |
| 124 | |
| 125 | pending = per_status & per_mask; |
| 126 | if (pending) { |
| 127 | do_IRQ(ffs(pending) + MSP_PER_INTBASE - 1); |
| 128 | } else { |
| 129 | spurious_interrupt(); |
Anoop P A | 92592c9 | 2011-01-25 13:50:10 +0530 | [diff] [blame] | 130 | } |
| 131 | } |