blob: 9b589402b58db7585874ba1fa5d931620e2fc98e [file] [log] [blame]
Chunming Zhoud03846a2015-07-28 14:20:03 -04001/*
2 * Copyright 2015 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 *
23 */
Chunming Zhou57ff96c2015-04-24 17:38:20 +080024#include <linux/list.h>
25#include <linux/slab.h>
Chunming Zhou97cb7f62015-05-22 11:33:31 -040026#include <linux/pci.h>
Rex Zhu3f1d35a2015-09-15 14:44:44 +080027#include <linux/acpi.h>
Chunming Zhou57ff96c2015-04-24 17:38:20 +080028#include <drm/drmP.h>
Jammy Zhoubf3911b02015-05-13 18:58:05 +080029#include <linux/firmware.h>
Chunming Zhou57ff96c2015-04-24 17:38:20 +080030#include <drm/amdgpu_drm.h>
Chunming Zhoud03846a2015-07-28 14:20:03 -040031#include "amdgpu.h"
32#include "cgs_linux.h"
Chunming Zhou25da4422015-05-22 12:14:04 -040033#include "atom.h"
Jammy Zhoubf3911b02015-05-13 18:58:05 +080034#include "amdgpu_ucode.h"
35
Chunming Zhoud03846a2015-07-28 14:20:03 -040036struct amdgpu_cgs_device {
37 struct cgs_device base;
38 struct amdgpu_device *adev;
39};
40
41#define CGS_FUNC_ADEV \
42 struct amdgpu_device *adev = \
43 ((struct amdgpu_cgs_device *)cgs_device)->adev
44
Dave Airlie110e6f22016-04-12 13:25:48 +100045static int amdgpu_cgs_alloc_gpu_mem(struct cgs_device *cgs_device,
Chunming Zhoud03846a2015-07-28 14:20:03 -040046 enum cgs_gpu_mem_type type,
47 uint64_t size, uint64_t align,
48 uint64_t min_offset, uint64_t max_offset,
49 cgs_handle_t *handle)
50{
Chunming Zhou57ff96c2015-04-24 17:38:20 +080051 CGS_FUNC_ADEV;
52 uint16_t flags = 0;
53 int ret = 0;
54 uint32_t domain = 0;
55 struct amdgpu_bo *obj;
56 struct ttm_placement placement;
57 struct ttm_place place;
58
59 if (min_offset > max_offset) {
60 BUG_ON(1);
61 return -EINVAL;
62 }
63
64 /* fail if the alignment is not a power of 2 */
65 if (((align != 1) && (align & (align - 1)))
66 || size == 0 || align == 0)
67 return -EINVAL;
68
69
70 switch(type) {
71 case CGS_GPU_MEM_TYPE__VISIBLE_CONTIG_FB:
72 case CGS_GPU_MEM_TYPE__VISIBLE_FB:
Christian König03f48dd2016-08-15 17:00:22 +020073 flags = AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
74 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
Chunming Zhou57ff96c2015-04-24 17:38:20 +080075 domain = AMDGPU_GEM_DOMAIN_VRAM;
76 if (max_offset > adev->mc.real_vram_size)
77 return -EINVAL;
78 place.fpfn = min_offset >> PAGE_SHIFT;
79 place.lpfn = max_offset >> PAGE_SHIFT;
80 place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
81 TTM_PL_FLAG_VRAM;
82 break;
83 case CGS_GPU_MEM_TYPE__INVISIBLE_CONTIG_FB:
84 case CGS_GPU_MEM_TYPE__INVISIBLE_FB:
Christian König03f48dd2016-08-15 17:00:22 +020085 flags = AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
86 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
Chunming Zhou57ff96c2015-04-24 17:38:20 +080087 domain = AMDGPU_GEM_DOMAIN_VRAM;
88 if (adev->mc.visible_vram_size < adev->mc.real_vram_size) {
89 place.fpfn =
90 max(min_offset, adev->mc.visible_vram_size) >> PAGE_SHIFT;
91 place.lpfn =
92 min(max_offset, adev->mc.real_vram_size) >> PAGE_SHIFT;
93 place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
94 TTM_PL_FLAG_VRAM;
95 }
96
97 break;
98 case CGS_GPU_MEM_TYPE__GART_CACHEABLE:
99 domain = AMDGPU_GEM_DOMAIN_GTT;
100 place.fpfn = min_offset >> PAGE_SHIFT;
101 place.lpfn = max_offset >> PAGE_SHIFT;
102 place.flags = TTM_PL_FLAG_CACHED | TTM_PL_FLAG_TT;
103 break;
104 case CGS_GPU_MEM_TYPE__GART_WRITECOMBINE:
105 flags = AMDGPU_GEM_CREATE_CPU_GTT_USWC;
106 domain = AMDGPU_GEM_DOMAIN_GTT;
107 place.fpfn = min_offset >> PAGE_SHIFT;
108 place.lpfn = max_offset >> PAGE_SHIFT;
109 place.flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_TT |
110 TTM_PL_FLAG_UNCACHED;
111 break;
112 default:
113 return -EINVAL;
114 }
115
116
117 *handle = 0;
118
119 placement.placement = &place;
120 placement.num_placement = 1;
121 placement.busy_placement = &place;
122 placement.num_busy_placement = 1;
123
124 ret = amdgpu_bo_create_restricted(adev, size, PAGE_SIZE,
125 true, domain, flags,
Christian König72d76682015-09-03 17:34:59 +0200126 NULL, &placement, NULL,
127 &obj);
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800128 if (ret) {
129 DRM_ERROR("(%d) bo create failed\n", ret);
130 return ret;
131 }
132 *handle = (cgs_handle_t)obj;
133
134 return ret;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400135}
136
Dave Airlie110e6f22016-04-12 13:25:48 +1000137static int amdgpu_cgs_free_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400138{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800139 struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
140
141 if (obj) {
Alex Xiecca7ecb2017-04-26 13:31:01 -0400142 int r = amdgpu_bo_reserve(obj, true);
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800143 if (likely(r == 0)) {
144 amdgpu_bo_kunmap(obj);
145 amdgpu_bo_unpin(obj);
146 amdgpu_bo_unreserve(obj);
147 }
148 amdgpu_bo_unref(&obj);
149
150 }
Chunming Zhoud03846a2015-07-28 14:20:03 -0400151 return 0;
152}
153
Dave Airlie110e6f22016-04-12 13:25:48 +1000154static int amdgpu_cgs_gmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400155 uint64_t *mcaddr)
156{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800157 int r;
158 u64 min_offset, max_offset;
159 struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
160
161 WARN_ON_ONCE(obj->placement.num_placement > 1);
162
163 min_offset = obj->placements[0].fpfn << PAGE_SHIFT;
164 max_offset = obj->placements[0].lpfn << PAGE_SHIFT;
165
Alex Xiecca7ecb2017-04-26 13:31:01 -0400166 r = amdgpu_bo_reserve(obj, true);
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800167 if (unlikely(r != 0))
168 return r;
Frank Min01ab9602016-04-27 18:33:35 +0800169 r = amdgpu_bo_pin_restricted(obj, obj->prefered_domains,
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800170 min_offset, max_offset, mcaddr);
171 amdgpu_bo_unreserve(obj);
172 return r;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400173}
174
Dave Airlie110e6f22016-04-12 13:25:48 +1000175static int amdgpu_cgs_gunmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400176{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800177 int r;
178 struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
Alex Xiecca7ecb2017-04-26 13:31:01 -0400179 r = amdgpu_bo_reserve(obj, true);
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800180 if (unlikely(r != 0))
181 return r;
182 r = amdgpu_bo_unpin(obj);
183 amdgpu_bo_unreserve(obj);
184 return r;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400185}
186
Dave Airlie110e6f22016-04-12 13:25:48 +1000187static int amdgpu_cgs_kmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400188 void **map)
189{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800190 int r;
191 struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
Alex Xiecca7ecb2017-04-26 13:31:01 -0400192 r = amdgpu_bo_reserve(obj, true);
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800193 if (unlikely(r != 0))
194 return r;
195 r = amdgpu_bo_kmap(obj, map);
196 amdgpu_bo_unreserve(obj);
197 return r;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400198}
199
Dave Airlie110e6f22016-04-12 13:25:48 +1000200static int amdgpu_cgs_kunmap_gpu_mem(struct cgs_device *cgs_device, cgs_handle_t handle)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400201{
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800202 int r;
203 struct amdgpu_bo *obj = (struct amdgpu_bo *)handle;
Alex Xiecca7ecb2017-04-26 13:31:01 -0400204 r = amdgpu_bo_reserve(obj, true);
Chunming Zhou57ff96c2015-04-24 17:38:20 +0800205 if (unlikely(r != 0))
206 return r;
207 amdgpu_bo_kunmap(obj);
208 amdgpu_bo_unreserve(obj);
209 return r;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400210}
211
Dave Airlie110e6f22016-04-12 13:25:48 +1000212static uint32_t amdgpu_cgs_read_register(struct cgs_device *cgs_device, unsigned offset)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400213{
Chunming Zhouaba684d2015-05-22 11:29:30 -0400214 CGS_FUNC_ADEV;
215 return RREG32(offset);
Chunming Zhoud03846a2015-07-28 14:20:03 -0400216}
217
Dave Airlie110e6f22016-04-12 13:25:48 +1000218static void amdgpu_cgs_write_register(struct cgs_device *cgs_device, unsigned offset,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400219 uint32_t value)
220{
Chunming Zhouaba684d2015-05-22 11:29:30 -0400221 CGS_FUNC_ADEV;
222 WREG32(offset, value);
Chunming Zhoud03846a2015-07-28 14:20:03 -0400223}
224
Dave Airlie110e6f22016-04-12 13:25:48 +1000225static uint32_t amdgpu_cgs_read_ind_register(struct cgs_device *cgs_device,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400226 enum cgs_ind_reg space,
227 unsigned index)
228{
Chunming Zhouaba684d2015-05-22 11:29:30 -0400229 CGS_FUNC_ADEV;
230 switch (space) {
231 case CGS_IND_REG__MMIO:
232 return RREG32_IDX(index);
233 case CGS_IND_REG__PCIE:
234 return RREG32_PCIE(index);
235 case CGS_IND_REG__SMC:
236 return RREG32_SMC(index);
237 case CGS_IND_REG__UVD_CTX:
238 return RREG32_UVD_CTX(index);
239 case CGS_IND_REG__DIDT:
240 return RREG32_DIDT(index);
Rex Zhuccdbb202016-06-08 12:47:41 +0800241 case CGS_IND_REG_GC_CAC:
242 return RREG32_GC_CAC(index);
Evan Quanc62a59d2017-07-04 09:24:34 +0800243 case CGS_IND_REG_SE_CAC:
244 return RREG32_SE_CAC(index);
Chunming Zhouaba684d2015-05-22 11:29:30 -0400245 case CGS_IND_REG__AUDIO_ENDPT:
246 DRM_ERROR("audio endpt register access not implemented.\n");
247 return 0;
248 }
249 WARN(1, "Invalid indirect register space");
Chunming Zhoud03846a2015-07-28 14:20:03 -0400250 return 0;
251}
252
Dave Airlie110e6f22016-04-12 13:25:48 +1000253static void amdgpu_cgs_write_ind_register(struct cgs_device *cgs_device,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400254 enum cgs_ind_reg space,
255 unsigned index, uint32_t value)
256{
Chunming Zhouaba684d2015-05-22 11:29:30 -0400257 CGS_FUNC_ADEV;
258 switch (space) {
259 case CGS_IND_REG__MMIO:
260 return WREG32_IDX(index, value);
261 case CGS_IND_REG__PCIE:
262 return WREG32_PCIE(index, value);
263 case CGS_IND_REG__SMC:
264 return WREG32_SMC(index, value);
265 case CGS_IND_REG__UVD_CTX:
266 return WREG32_UVD_CTX(index, value);
267 case CGS_IND_REG__DIDT:
268 return WREG32_DIDT(index, value);
Rex Zhuccdbb202016-06-08 12:47:41 +0800269 case CGS_IND_REG_GC_CAC:
270 return WREG32_GC_CAC(index, value);
Evan Quanc62a59d2017-07-04 09:24:34 +0800271 case CGS_IND_REG_SE_CAC:
272 return WREG32_SE_CAC(index, value);
Chunming Zhouaba684d2015-05-22 11:29:30 -0400273 case CGS_IND_REG__AUDIO_ENDPT:
274 DRM_ERROR("audio endpt register access not implemented.\n");
275 return;
276 }
277 WARN(1, "Invalid indirect register space");
Chunming Zhoud03846a2015-07-28 14:20:03 -0400278}
279
Dave Airlie110e6f22016-04-12 13:25:48 +1000280static int amdgpu_cgs_get_pci_resource(struct cgs_device *cgs_device,
Alex Deucherba228ac2015-12-23 11:25:43 -0500281 enum cgs_resource_type resource_type,
282 uint64_t size,
283 uint64_t offset,
284 uint64_t *resource_base)
285{
286 CGS_FUNC_ADEV;
287
288 if (resource_base == NULL)
289 return -EINVAL;
290
291 switch (resource_type) {
292 case CGS_RESOURCE_TYPE_MMIO:
293 if (adev->rmmio_size == 0)
294 return -ENOENT;
295 if ((offset + size) > adev->rmmio_size)
296 return -EINVAL;
297 *resource_base = adev->rmmio_base;
298 return 0;
299 case CGS_RESOURCE_TYPE_DOORBELL:
300 if (adev->doorbell.size == 0)
301 return -ENOENT;
302 if ((offset + size) > adev->doorbell.size)
303 return -EINVAL;
304 *resource_base = adev->doorbell.base;
305 return 0;
306 case CGS_RESOURCE_TYPE_FB:
307 case CGS_RESOURCE_TYPE_IO:
308 case CGS_RESOURCE_TYPE_ROM:
309 default:
310 return -EINVAL;
311 }
312}
313
Dave Airlie110e6f22016-04-12 13:25:48 +1000314static const void *amdgpu_cgs_atom_get_data_table(struct cgs_device *cgs_device,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400315 unsigned table, uint16_t *size,
316 uint8_t *frev, uint8_t *crev)
317{
Chunming Zhou25da4422015-05-22 12:14:04 -0400318 CGS_FUNC_ADEV;
319 uint16_t data_start;
320
321 if (amdgpu_atom_parse_data_header(
322 adev->mode_info.atom_context, table, size,
323 frev, crev, &data_start))
324 return (uint8_t*)adev->mode_info.atom_context->bios +
325 data_start;
326
Chunming Zhoud03846a2015-07-28 14:20:03 -0400327 return NULL;
328}
329
Dave Airlie110e6f22016-04-12 13:25:48 +1000330static int amdgpu_cgs_atom_get_cmd_table_revs(struct cgs_device *cgs_device, unsigned table,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400331 uint8_t *frev, uint8_t *crev)
332{
Chunming Zhou25da4422015-05-22 12:14:04 -0400333 CGS_FUNC_ADEV;
334
335 if (amdgpu_atom_parse_cmd_header(
336 adev->mode_info.atom_context, table,
337 frev, crev))
338 return 0;
339
340 return -EINVAL;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400341}
342
Dave Airlie110e6f22016-04-12 13:25:48 +1000343static int amdgpu_cgs_atom_exec_cmd_table(struct cgs_device *cgs_device, unsigned table,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400344 void *args)
345{
Chunming Zhou25da4422015-05-22 12:14:04 -0400346 CGS_FUNC_ADEV;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400347
Chunming Zhou25da4422015-05-22 12:14:04 -0400348 return amdgpu_atom_execute_table(
349 adev->mode_info.atom_context, table, args);
350}
Chunming Zhoud03846a2015-07-28 14:20:03 -0400351
Alex Deucher0cf3be22015-07-28 14:24:53 -0400352struct cgs_irq_params {
353 unsigned src_id;
354 cgs_irq_source_set_func_t set;
355 cgs_irq_handler_func_t handler;
356 void *private_data;
357};
358
359static int cgs_set_irq_state(struct amdgpu_device *adev,
360 struct amdgpu_irq_src *src,
361 unsigned type,
362 enum amdgpu_interrupt_state state)
363{
364 struct cgs_irq_params *irq_params =
365 (struct cgs_irq_params *)src->data;
366 if (!irq_params)
367 return -EINVAL;
368 if (!irq_params->set)
369 return -EINVAL;
370 return irq_params->set(irq_params->private_data,
371 irq_params->src_id,
372 type,
373 (int)state);
374}
375
376static int cgs_process_irq(struct amdgpu_device *adev,
377 struct amdgpu_irq_src *source,
378 struct amdgpu_iv_entry *entry)
379{
380 struct cgs_irq_params *irq_params =
381 (struct cgs_irq_params *)source->data;
382 if (!irq_params)
383 return -EINVAL;
384 if (!irq_params->handler)
385 return -EINVAL;
386 return irq_params->handler(irq_params->private_data,
387 irq_params->src_id,
388 entry->iv_entry);
389}
390
391static const struct amdgpu_irq_src_funcs cgs_irq_funcs = {
392 .set = cgs_set_irq_state,
393 .process = cgs_process_irq,
394};
395
Alex Deucherd766e6a2016-03-29 18:28:50 -0400396static int amdgpu_cgs_add_irq_source(void *cgs_device,
397 unsigned client_id,
398 unsigned src_id,
Chunming Zhoud03846a2015-07-28 14:20:03 -0400399 unsigned num_types,
400 cgs_irq_source_set_func_t set,
401 cgs_irq_handler_func_t handler,
402 void *private_data)
403{
Alex Deucher0cf3be22015-07-28 14:24:53 -0400404 CGS_FUNC_ADEV;
405 int ret = 0;
406 struct cgs_irq_params *irq_params;
407 struct amdgpu_irq_src *source =
408 kzalloc(sizeof(struct amdgpu_irq_src), GFP_KERNEL);
409 if (!source)
410 return -ENOMEM;
411 irq_params =
412 kzalloc(sizeof(struct cgs_irq_params), GFP_KERNEL);
413 if (!irq_params) {
414 kfree(source);
415 return -ENOMEM;
416 }
417 source->num_types = num_types;
418 source->funcs = &cgs_irq_funcs;
419 irq_params->src_id = src_id;
420 irq_params->set = set;
421 irq_params->handler = handler;
422 irq_params->private_data = private_data;
423 source->data = (void *)irq_params;
Alex Deucherd766e6a2016-03-29 18:28:50 -0400424 ret = amdgpu_irq_add_id(adev, client_id, src_id, source);
Alex Deucher0cf3be22015-07-28 14:24:53 -0400425 if (ret) {
426 kfree(irq_params);
427 kfree(source);
428 }
429
430 return ret;
Chunming Zhoud03846a2015-07-28 14:20:03 -0400431}
432
Alex Deucherd766e6a2016-03-29 18:28:50 -0400433static int amdgpu_cgs_irq_get(void *cgs_device, unsigned client_id,
434 unsigned src_id, unsigned type)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400435{
Alex Deucher0cf3be22015-07-28 14:24:53 -0400436 CGS_FUNC_ADEV;
Alex Deucherd766e6a2016-03-29 18:28:50 -0400437
438 if (!adev->irq.client[client_id].sources)
439 return -EINVAL;
440
441 return amdgpu_irq_get(adev, adev->irq.client[client_id].sources[src_id], type);
Chunming Zhoud03846a2015-07-28 14:20:03 -0400442}
443
Alex Deucherd766e6a2016-03-29 18:28:50 -0400444static int amdgpu_cgs_irq_put(void *cgs_device, unsigned client_id,
445 unsigned src_id, unsigned type)
Chunming Zhoud03846a2015-07-28 14:20:03 -0400446{
Alex Deucher0cf3be22015-07-28 14:24:53 -0400447 CGS_FUNC_ADEV;
Alex Deucherd766e6a2016-03-29 18:28:50 -0400448
449 if (!adev->irq.client[client_id].sources)
450 return -EINVAL;
451
452 return amdgpu_irq_put(adev, adev->irq.client[client_id].sources[src_id], type);
Chunming Zhoud03846a2015-07-28 14:20:03 -0400453}
454
Baoyou Xie761c2e82016-09-03 13:57:14 +0800455static int amdgpu_cgs_set_clockgating_state(struct cgs_device *cgs_device,
rezhu404b2fa2015-08-07 13:37:56 +0800456 enum amd_ip_block_type block_type,
457 enum amd_clockgating_state state)
458{
459 CGS_FUNC_ADEV;
460 int i, r = -1;
461
462 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -0400463 if (!adev->ip_blocks[i].status.valid)
rezhu404b2fa2015-08-07 13:37:56 +0800464 continue;
465
Alex Deuchera1255102016-10-13 17:41:13 -0400466 if (adev->ip_blocks[i].version->type == block_type) {
467 r = adev->ip_blocks[i].version->funcs->set_clockgating_state(
rezhu404b2fa2015-08-07 13:37:56 +0800468 (void *)adev,
469 state);
470 break;
471 }
472 }
473 return r;
474}
475
Baoyou Xie761c2e82016-09-03 13:57:14 +0800476static int amdgpu_cgs_set_powergating_state(struct cgs_device *cgs_device,
rezhu404b2fa2015-08-07 13:37:56 +0800477 enum amd_ip_block_type block_type,
478 enum amd_powergating_state state)
479{
480 CGS_FUNC_ADEV;
481 int i, r = -1;
482
483 for (i = 0; i < adev->num_ip_blocks; i++) {
Alex Deuchera1255102016-10-13 17:41:13 -0400484 if (!adev->ip_blocks[i].status.valid)
rezhu404b2fa2015-08-07 13:37:56 +0800485 continue;
486
Alex Deuchera1255102016-10-13 17:41:13 -0400487 if (adev->ip_blocks[i].version->type == block_type) {
488 r = adev->ip_blocks[i].version->funcs->set_powergating_state(
rezhu404b2fa2015-08-07 13:37:56 +0800489 (void *)adev,
490 state);
491 break;
492 }
493 }
494 return r;
495}
496
497
Dave Airlie110e6f22016-04-12 13:25:48 +1000498static uint32_t fw_type_convert(struct cgs_device *cgs_device, uint32_t fw_type)
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800499{
500 CGS_FUNC_ADEV;
501 enum AMDGPU_UCODE_ID result = AMDGPU_UCODE_ID_MAXIMUM;
502
503 switch (fw_type) {
504 case CGS_UCODE_ID_SDMA0:
505 result = AMDGPU_UCODE_ID_SDMA0;
506 break;
507 case CGS_UCODE_ID_SDMA1:
508 result = AMDGPU_UCODE_ID_SDMA1;
509 break;
510 case CGS_UCODE_ID_CP_CE:
511 result = AMDGPU_UCODE_ID_CP_CE;
512 break;
513 case CGS_UCODE_ID_CP_PFP:
514 result = AMDGPU_UCODE_ID_CP_PFP;
515 break;
516 case CGS_UCODE_ID_CP_ME:
517 result = AMDGPU_UCODE_ID_CP_ME;
518 break;
519 case CGS_UCODE_ID_CP_MEC:
520 case CGS_UCODE_ID_CP_MEC_JT1:
521 result = AMDGPU_UCODE_ID_CP_MEC1;
522 break;
523 case CGS_UCODE_ID_CP_MEC_JT2:
Monk Liu4c2b2452016-09-27 16:39:58 +0800524 /* for VI. JT2 should be the same as JT1, because:
525 1, MEC2 and MEC1 use exactly same FW.
526 2, JT2 is not pached but JT1 is.
527 */
528 if (adev->asic_type >= CHIP_TOPAZ)
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800529 result = AMDGPU_UCODE_ID_CP_MEC1;
Monk Liu4c2b2452016-09-27 16:39:58 +0800530 else
531 result = AMDGPU_UCODE_ID_CP_MEC2;
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800532 break;
533 case CGS_UCODE_ID_RLC_G:
534 result = AMDGPU_UCODE_ID_RLC_G;
535 break;
Monk Liubed57122016-09-26 16:35:03 +0800536 case CGS_UCODE_ID_STORAGE:
537 result = AMDGPU_UCODE_ID_STORAGE;
538 break;
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800539 default:
540 DRM_ERROR("Firmware type not supported\n");
541 }
542 return result;
543}
544
Monk Liua3927462016-05-31 13:44:30 +0800545static int amdgpu_cgs_rel_firmware(struct cgs_device *cgs_device, enum cgs_ucode_id type)
546{
547 CGS_FUNC_ADEV;
548 if ((CGS_UCODE_ID_SMU == type) || (CGS_UCODE_ID_SMU_SK == type)) {
549 release_firmware(adev->pm.fw);
Huang Rui5c1104b2016-12-19 15:15:35 +0800550 adev->pm.fw = NULL;
Monk Liua3927462016-05-31 13:44:30 +0800551 return 0;
552 }
553 /* cannot release other firmware because they are not created by cgs */
554 return -EINVAL;
555}
556
Frank Minfc76cbf2016-04-27 18:53:29 +0800557static uint16_t amdgpu_get_firmware_version(struct cgs_device *cgs_device,
558 enum cgs_ucode_id type)
559{
560 CGS_FUNC_ADEV;
Xiangliang Yu188a3012016-11-24 16:28:46 +0800561 uint16_t fw_version = 0;
Frank Minfc76cbf2016-04-27 18:53:29 +0800562
563 switch (type) {
564 case CGS_UCODE_ID_SDMA0:
565 fw_version = adev->sdma.instance[0].fw_version;
566 break;
567 case CGS_UCODE_ID_SDMA1:
568 fw_version = adev->sdma.instance[1].fw_version;
569 break;
570 case CGS_UCODE_ID_CP_CE:
571 fw_version = adev->gfx.ce_fw_version;
572 break;
573 case CGS_UCODE_ID_CP_PFP:
574 fw_version = adev->gfx.pfp_fw_version;
575 break;
576 case CGS_UCODE_ID_CP_ME:
577 fw_version = adev->gfx.me_fw_version;
578 break;
579 case CGS_UCODE_ID_CP_MEC:
580 fw_version = adev->gfx.mec_fw_version;
581 break;
582 case CGS_UCODE_ID_CP_MEC_JT1:
583 fw_version = adev->gfx.mec_fw_version;
584 break;
585 case CGS_UCODE_ID_CP_MEC_JT2:
586 fw_version = adev->gfx.mec_fw_version;
587 break;
588 case CGS_UCODE_ID_RLC_G:
589 fw_version = adev->gfx.rlc_fw_version;
590 break;
Xiangliang Yu188a3012016-11-24 16:28:46 +0800591 case CGS_UCODE_ID_STORAGE:
592 break;
Frank Minfc76cbf2016-04-27 18:53:29 +0800593 default:
594 DRM_ERROR("firmware type %d do not have version\n", type);
Xiangliang Yu188a3012016-11-24 16:28:46 +0800595 break;
Frank Minfc76cbf2016-04-27 18:53:29 +0800596 }
597 return fw_version;
598}
599
Rex Zhue8a95b22016-12-21 20:30:58 +0800600static int amdgpu_cgs_enter_safe_mode(struct cgs_device *cgs_device,
601 bool en)
602{
603 CGS_FUNC_ADEV;
604
605 if (adev->gfx.rlc.funcs->enter_safe_mode == NULL ||
606 adev->gfx.rlc.funcs->exit_safe_mode == NULL)
607 return 0;
608
609 if (en)
610 adev->gfx.rlc.funcs->enter_safe_mode(adev);
611 else
612 adev->gfx.rlc.funcs->exit_safe_mode(adev);
613
614 return 0;
615}
616
Dave Airlie110e6f22016-04-12 13:25:48 +1000617static int amdgpu_cgs_get_firmware_info(struct cgs_device *cgs_device,
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800618 enum cgs_ucode_id type,
619 struct cgs_firmware_info *info)
620{
621 CGS_FUNC_ADEV;
622
yanyang1735f0022016-02-05 17:39:37 +0800623 if ((CGS_UCODE_ID_SMU != type) && (CGS_UCODE_ID_SMU_SK != type)) {
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800624 uint64_t gpu_addr;
625 uint32_t data_size;
626 const struct gfx_firmware_header_v1_0 *header;
627 enum AMDGPU_UCODE_ID id;
628 struct amdgpu_firmware_info *ucode;
629
630 id = fw_type_convert(cgs_device, type);
631 ucode = &adev->firmware.ucode[id];
632 if (ucode->fw == NULL)
633 return -EINVAL;
634
635 gpu_addr = ucode->mc_addr;
636 header = (const struct gfx_firmware_header_v1_0 *)ucode->fw->data;
637 data_size = le32_to_cpu(header->header.ucode_size_bytes);
638
639 if ((type == CGS_UCODE_ID_CP_MEC_JT1) ||
640 (type == CGS_UCODE_ID_CP_MEC_JT2)) {
Monk Liu4c2b2452016-09-27 16:39:58 +0800641 gpu_addr += ALIGN(le32_to_cpu(header->header.ucode_size_bytes), PAGE_SIZE);
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800642 data_size = le32_to_cpu(header->jt_size) << 2;
643 }
Monk Liu4c2b2452016-09-27 16:39:58 +0800644
645 info->kptr = ucode->kaddr;
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800646 info->image_size = data_size;
Monk Liu4c2b2452016-09-27 16:39:58 +0800647 info->mc_addr = gpu_addr;
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800648 info->version = (uint16_t)le32_to_cpu(header->header.ucode_version);
Monk Liu4c2b2452016-09-27 16:39:58 +0800649
650 if (CGS_UCODE_ID_CP_MEC == type)
651 info->image_size = (header->jt_offset) << 2;
652
Frank Minfc76cbf2016-04-27 18:53:29 +0800653 info->fw_version = amdgpu_get_firmware_version(cgs_device, type);
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800654 info->feature_version = (uint16_t)le32_to_cpu(header->ucode_feature_version);
655 } else {
656 char fw_name[30] = {0};
657 int err = 0;
658 uint32_t ucode_size;
659 uint32_t ucode_start_address;
660 const uint8_t *src;
661 const struct smc_firmware_header_v1_0 *hdr;
Huang Ruid1de1ed2017-02-16 11:53:38 +0800662 const struct common_firmware_header *header;
663 struct amdgpu_firmware_info *ucode = NULL;
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800664
Mykola Lysenko0b455412016-03-30 05:50:11 -0400665 if (!adev->pm.fw) {
666 switch (adev->asic_type) {
Huang Rui340efe22016-06-19 23:55:14 +0800667 case CHIP_TOPAZ:
Alex Deucher3b496622016-10-27 18:33:00 -0400668 if (((adev->pdev->device == 0x6900) && (adev->pdev->revision == 0x81)) ||
669 ((adev->pdev->device == 0x6900) && (adev->pdev->revision == 0x83)) ||
Huang Rui5d7213b2017-02-10 16:42:19 +0800670 ((adev->pdev->device == 0x6907) && (adev->pdev->revision == 0x87))) {
671 info->is_kicker = true;
Alex Deucher3b496622016-10-27 18:33:00 -0400672 strcpy(fw_name, "amdgpu/topaz_k_smc.bin");
Huang Rui5d7213b2017-02-10 16:42:19 +0800673 } else
Alex Deucher3b496622016-10-27 18:33:00 -0400674 strcpy(fw_name, "amdgpu/topaz_smc.bin");
Huang Rui340efe22016-06-19 23:55:14 +0800675 break;
Mykola Lysenko0b455412016-03-30 05:50:11 -0400676 case CHIP_TONGA:
Alex Deucher646cccb2016-10-26 16:41:39 -0400677 if (((adev->pdev->device == 0x6939) && (adev->pdev->revision == 0xf1)) ||
Huang Rui5d7213b2017-02-10 16:42:19 +0800678 ((adev->pdev->device == 0x6938) && (adev->pdev->revision == 0xf1))) {
679 info->is_kicker = true;
Alex Deucher646cccb2016-10-26 16:41:39 -0400680 strcpy(fw_name, "amdgpu/tonga_k_smc.bin");
Huang Rui5d7213b2017-02-10 16:42:19 +0800681 } else
Alex Deucher646cccb2016-10-26 16:41:39 -0400682 strcpy(fw_name, "amdgpu/tonga_smc.bin");
Mykola Lysenko0b455412016-03-30 05:50:11 -0400683 break;
684 case CHIP_FIJI:
685 strcpy(fw_name, "amdgpu/fiji_smc.bin");
686 break;
687 case CHIP_POLARIS11:
Alex Deuchera52d1202017-02-08 22:35:51 -0500688 if (type == CGS_UCODE_ID_SMU) {
689 if (((adev->pdev->device == 0x67ef) &&
690 ((adev->pdev->revision == 0xe0) ||
691 (adev->pdev->revision == 0xe2) ||
692 (adev->pdev->revision == 0xe5))) ||
693 ((adev->pdev->device == 0x67ff) &&
694 ((adev->pdev->revision == 0xcf) ||
695 (adev->pdev->revision == 0xef) ||
Huang Rui5d7213b2017-02-10 16:42:19 +0800696 (adev->pdev->revision == 0xff)))) {
697 info->is_kicker = true;
Alex Deuchera52d1202017-02-08 22:35:51 -0500698 strcpy(fw_name, "amdgpu/polaris11_k_smc.bin");
Huang Rui5d7213b2017-02-10 16:42:19 +0800699 } else
Alex Deuchera52d1202017-02-08 22:35:51 -0500700 strcpy(fw_name, "amdgpu/polaris11_smc.bin");
701 } else if (type == CGS_UCODE_ID_SMU_SK) {
Mykola Lysenko0b455412016-03-30 05:50:11 -0400702 strcpy(fw_name, "amdgpu/polaris11_smc_sk.bin");
Alex Deuchera52d1202017-02-08 22:35:51 -0500703 }
Mykola Lysenko0b455412016-03-30 05:50:11 -0400704 break;
705 case CHIP_POLARIS10:
Alex Deuchera52d1202017-02-08 22:35:51 -0500706 if (type == CGS_UCODE_ID_SMU) {
707 if ((adev->pdev->device == 0x67df) &&
708 ((adev->pdev->revision == 0xe0) ||
709 (adev->pdev->revision == 0xe3) ||
710 (adev->pdev->revision == 0xe4) ||
711 (adev->pdev->revision == 0xe5) ||
712 (adev->pdev->revision == 0xe7) ||
Huang Rui5d7213b2017-02-10 16:42:19 +0800713 (adev->pdev->revision == 0xef))) {
714 info->is_kicker = true;
Alex Deuchera52d1202017-02-08 22:35:51 -0500715 strcpy(fw_name, "amdgpu/polaris10_k_smc.bin");
Huang Rui5d7213b2017-02-10 16:42:19 +0800716 } else
Alex Deuchera52d1202017-02-08 22:35:51 -0500717 strcpy(fw_name, "amdgpu/polaris10_smc.bin");
718 } else if (type == CGS_UCODE_ID_SMU_SK) {
Mykola Lysenko0b455412016-03-30 05:50:11 -0400719 strcpy(fw_name, "amdgpu/polaris10_smc_sk.bin");
Alex Deuchera52d1202017-02-08 22:35:51 -0500720 }
Mykola Lysenko0b455412016-03-30 05:50:11 -0400721 break;
Junwei Zhangc4642a42016-12-14 15:32:28 -0500722 case CHIP_POLARIS12:
723 strcpy(fw_name, "amdgpu/polaris12_smc.bin");
724 break;
Ken Wang220ab9b2017-03-06 14:49:53 -0500725 case CHIP_VEGA10:
Evan Quan747f6c92017-06-23 15:08:15 +0800726 if ((adev->pdev->device == 0x687f) &&
727 ((adev->pdev->revision == 0xc0) ||
728 (adev->pdev->revision == 0xc1) ||
729 (adev->pdev->revision == 0xc3)))
730 strcpy(fw_name, "amdgpu/vega10_acg_smc.bin");
731 else
732 strcpy(fw_name, "amdgpu/vega10_smc.bin");
Ken Wang220ab9b2017-03-06 14:49:53 -0500733 break;
Mykola Lysenko0b455412016-03-30 05:50:11 -0400734 default:
735 DRM_ERROR("SMC firmware not supported\n");
736 return -EINVAL;
737 }
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800738
Mykola Lysenko0b455412016-03-30 05:50:11 -0400739 err = request_firmware(&adev->pm.fw, fw_name, adev->dev);
740 if (err) {
741 DRM_ERROR("Failed to request firmware\n");
742 return err;
743 }
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800744
Mykola Lysenko0b455412016-03-30 05:50:11 -0400745 err = amdgpu_ucode_validate(adev->pm.fw);
746 if (err) {
747 DRM_ERROR("Failed to load firmware \"%s\"", fw_name);
748 release_firmware(adev->pm.fw);
749 adev->pm.fw = NULL;
750 return err;
751 }
Huang Ruid1de1ed2017-02-16 11:53:38 +0800752
753 if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
754 ucode = &adev->firmware.ucode[AMDGPU_UCODE_ID_SMC];
755 ucode->ucode_id = AMDGPU_UCODE_ID_SMC;
756 ucode->fw = adev->pm.fw;
757 header = (const struct common_firmware_header *)ucode->fw->data;
758 adev->firmware.fw_size +=
759 ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
760 }
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800761 }
762
763 hdr = (const struct smc_firmware_header_v1_0 *) adev->pm.fw->data;
yanyang1c66875b2016-05-30 15:30:54 +0800764 amdgpu_ucode_print_smc_hdr(&hdr->header);
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800765 adev->pm.fw_version = le32_to_cpu(hdr->header.ucode_version);
766 ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes);
767 ucode_start_address = le32_to_cpu(hdr->ucode_start_addr);
768 src = (const uint8_t *)(adev->pm.fw->data +
769 le32_to_cpu(hdr->header.ucode_array_offset_bytes));
770
771 info->version = adev->pm.fw_version;
772 info->image_size = ucode_size;
Huang Rui340efe22016-06-19 23:55:14 +0800773 info->ucode_start_address = ucode_start_address;
Jammy Zhoubf3911b02015-05-13 18:58:05 +0800774 info->kptr = (void *)src;
775 }
776 return 0;
777}
778
Frank Minac00bbf2016-04-27 20:04:58 +0800779static int amdgpu_cgs_is_virtualization_enabled(void *cgs_device)
780{
781 CGS_FUNC_ADEV;
782 return amdgpu_sriov_vf(adev);
783}
784
Dave Airlie110e6f22016-04-12 13:25:48 +1000785static int amdgpu_cgs_query_system_info(struct cgs_device *cgs_device,
Huang Rui09fc7ef2016-07-12 13:54:05 +0800786 struct cgs_system_info *sys_info)
Rex Zhu5e618692015-09-23 20:11:54 +0800787{
788 CGS_FUNC_ADEV;
789
790 if (NULL == sys_info)
791 return -ENODEV;
792
793 if (sizeof(struct cgs_system_info) != sys_info->size)
794 return -ENODEV;
795
796 switch (sys_info->info_id) {
797 case CGS_SYSTEM_INFO_ADAPTER_BDF_ID:
798 sys_info->value = adev->pdev->devfn | (adev->pdev->bus->number << 8);
799 break;
Alex Deuchercfd316d2015-11-11 20:35:32 -0500800 case CGS_SYSTEM_INFO_PCIE_GEN_INFO:
801 sys_info->value = adev->pm.pcie_gen_mask;
802 break;
803 case CGS_SYSTEM_INFO_PCIE_MLW:
804 sys_info->value = adev->pm.pcie_mlw_mask;
805 break;
Huang Rui09fc7ef2016-07-12 13:54:05 +0800806 case CGS_SYSTEM_INFO_PCIE_DEV:
807 sys_info->value = adev->pdev->device;
808 break;
809 case CGS_SYSTEM_INFO_PCIE_REV:
810 sys_info->value = adev->pdev->revision;
811 break;
Alex Deucher08d33402016-02-05 10:34:28 -0500812 case CGS_SYSTEM_INFO_CG_FLAGS:
813 sys_info->value = adev->cg_flags;
814 break;
815 case CGS_SYSTEM_INFO_PG_FLAGS:
816 sys_info->value = adev->pg_flags;
817 break;
Eric Huangbacec892016-03-17 18:29:08 -0400818 case CGS_SYSTEM_INFO_GFX_CU_INFO:
Alex Deucher7dae69a2016-05-03 16:25:53 -0400819 sys_info->value = adev->gfx.cu_info.number;
Eric Huangbacec892016-03-17 18:29:08 -0400820 break;
Rex Zhud826c982016-06-07 20:15:24 +0800821 case CGS_SYSTEM_INFO_GFX_SE_INFO:
822 sys_info->value = adev->gfx.config.max_shader_engines;
823 break;
Rex Zhu2fef37c2016-08-22 20:48:13 +0800824 case CGS_SYSTEM_INFO_PCIE_SUB_SYS_ID:
825 sys_info->value = adev->pdev->subsystem_device;
826 break;
827 case CGS_SYSTEM_INFO_PCIE_SUB_SYS_VENDOR_ID:
828 sys_info->value = adev->pdev->subsystem_vendor;
829 break;
Rex Zhu5e618692015-09-23 20:11:54 +0800830 default:
831 return -ENODEV;
832 }
833
834 return 0;
835}
836
Dave Airlie110e6f22016-04-12 13:25:48 +1000837static int amdgpu_cgs_get_active_displays_info(struct cgs_device *cgs_device,
Rex Zhu47bf18b2015-09-17 16:34:14 +0800838 struct cgs_display_info *info)
839{
840 CGS_FUNC_ADEV;
841 struct amdgpu_crtc *amdgpu_crtc;
842 struct drm_device *ddev = adev->ddev;
843 struct drm_crtc *crtc;
844 uint32_t line_time_us, vblank_lines;
Rex Zhuf9e9c082016-03-29 13:21:59 +0800845 struct cgs_mode_info *mode_info;
Rex Zhu47bf18b2015-09-17 16:34:14 +0800846
847 if (info == NULL)
848 return -EINVAL;
849
Rex Zhuf9e9c082016-03-29 13:21:59 +0800850 mode_info = info->mode_info;
Alex Deucher73cc9072017-06-30 09:58:34 -0400851 if (mode_info) {
Alex Deucherbeb37772017-06-29 16:08:49 -0400852 /* if the displays are off, vblank time is max */
853 mode_info->vblank_time_us = 0xffffffff;
Alex Deucher73cc9072017-06-30 09:58:34 -0400854 /* always set the reference clock */
855 mode_info->ref_clock = adev->clock.spll.reference_freq;
856 }
Rex Zhuf9e9c082016-03-29 13:21:59 +0800857
Rex Zhu47bf18b2015-09-17 16:34:14 +0800858 if (adev->mode_info.num_crtc && adev->mode_info.mode_config_initialized) {
859 list_for_each_entry(crtc,
860 &ddev->mode_config.crtc_list, head) {
861 amdgpu_crtc = to_amdgpu_crtc(crtc);
862 if (crtc->enabled) {
863 info->active_display_mask |= (1 << amdgpu_crtc->crtc_id);
864 info->display_count++;
865 }
Rex Zhuf9e9c082016-03-29 13:21:59 +0800866 if (mode_info != NULL &&
Rex Zhu47bf18b2015-09-17 16:34:14 +0800867 crtc->enabled && amdgpu_crtc->enabled &&
868 amdgpu_crtc->hw_mode.clock) {
869 line_time_us = (amdgpu_crtc->hw_mode.crtc_htotal * 1000) /
870 amdgpu_crtc->hw_mode.clock;
871 vblank_lines = amdgpu_crtc->hw_mode.crtc_vblank_end -
872 amdgpu_crtc->hw_mode.crtc_vdisplay +
873 (amdgpu_crtc->v_border * 2);
Rex Zhuf9e9c082016-03-29 13:21:59 +0800874 mode_info->vblank_time_us = vblank_lines * line_time_us;
875 mode_info->refresh_rate = drm_mode_vrefresh(&amdgpu_crtc->hw_mode);
876 mode_info->ref_clock = adev->clock.spll.reference_freq;
877 mode_info = NULL;
Rex Zhu47bf18b2015-09-17 16:34:14 +0800878 }
879 }
880 }
881
882 return 0;
883}
884
Rex Zhu4c900802016-03-29 14:20:37 +0800885
Dave Airlie110e6f22016-04-12 13:25:48 +1000886static int amdgpu_cgs_notify_dpm_enabled(struct cgs_device *cgs_device, bool enabled)
Rex Zhu4c900802016-03-29 14:20:37 +0800887{
888 CGS_FUNC_ADEV;
889
890 adev->pm.dpm_enabled = enabled;
891
892 return 0;
893}
894
Rex Zhu3f1d35a2015-09-15 14:44:44 +0800895/** \brief evaluate acpi namespace object, handle or pathname must be valid
896 * \param cgs_device
897 * \param info input/output arguments for the control method
898 * \return status
899 */
900
901#if defined(CONFIG_ACPI)
Dave Airlie110e6f22016-04-12 13:25:48 +1000902static int amdgpu_cgs_acpi_eval_object(struct cgs_device *cgs_device,
Rex Zhu3f1d35a2015-09-15 14:44:44 +0800903 struct cgs_acpi_method_info *info)
904{
905 CGS_FUNC_ADEV;
906 acpi_handle handle;
907 struct acpi_object_list input;
908 struct acpi_buffer output = { ACPI_ALLOCATE_BUFFER, NULL };
Markus Elfring1a8e5f22016-07-16 13:43:44 +0200909 union acpi_object *params, *obj;
Rex Zhu3f1d35a2015-09-15 14:44:44 +0800910 uint8_t name[5] = {'\0'};
Markus Elfringeb09d7a2016-07-16 14:54:12 +0200911 struct cgs_acpi_method_argument *argument;
Rex Zhu3f1d35a2015-09-15 14:44:44 +0800912 uint32_t i, count;
913 acpi_status status;
Markus Elfringb4fc5972016-07-16 15:05:45 +0200914 int result;
Rex Zhu3f1d35a2015-09-15 14:44:44 +0800915
916 handle = ACPI_HANDLE(&adev->pdev->dev);
917 if (!handle)
918 return -ENODEV;
919
920 memset(&input, 0, sizeof(struct acpi_object_list));
921
922 /* validate input info */
923 if (info->size != sizeof(struct cgs_acpi_method_info))
924 return -EINVAL;
925
926 input.count = info->input_count;
927 if (info->input_count > 0) {
928 if (info->pinput_argument == NULL)
929 return -EINVAL;
Dan Carpenterb92c26d2016-01-04 23:43:47 +0300930 argument = info->pinput_argument;
Dan Carpenterb92c26d2016-01-04 23:43:47 +0300931 for (i = 0; i < info->input_count; i++) {
932 if (((argument->type == ACPI_TYPE_STRING) ||
933 (argument->type == ACPI_TYPE_BUFFER)) &&
934 (argument->pointer == NULL))
935 return -EINVAL;
936 argument++;
937 }
Rex Zhu3f1d35a2015-09-15 14:44:44 +0800938 }
939
940 if (info->output_count > 0) {
941 if (info->poutput_argument == NULL)
942 return -EINVAL;
943 argument = info->poutput_argument;
944 for (i = 0; i < info->output_count; i++) {
945 if (((argument->type == ACPI_TYPE_STRING) ||
946 (argument->type == ACPI_TYPE_BUFFER))
947 && (argument->pointer == NULL))
948 return -EINVAL;
949 argument++;
950 }
951 }
952
953 /* The path name passed to acpi_evaluate_object should be null terminated */
954 if ((info->field & CGS_ACPI_FIELD_METHOD_NAME) != 0) {
955 strncpy(name, (char *)&(info->name), sizeof(uint32_t));
956 name[4] = '\0';
957 }
958
959 /* parse input parameters */
960 if (input.count > 0) {
961 input.pointer = params =
962 kzalloc(sizeof(union acpi_object) * input.count, GFP_KERNEL);
963 if (params == NULL)
964 return -EINVAL;
965
966 argument = info->pinput_argument;
967
968 for (i = 0; i < input.count; i++) {
969 params->type = argument->type;
970 switch (params->type) {
971 case ACPI_TYPE_INTEGER:
972 params->integer.value = argument->value;
973 break;
974 case ACPI_TYPE_STRING:
Nicolai Hähnle8db6f832016-06-14 12:10:07 +0200975 params->string.length = argument->data_length;
Rex Zhu3f1d35a2015-09-15 14:44:44 +0800976 params->string.pointer = argument->pointer;
977 break;
978 case ACPI_TYPE_BUFFER:
Nicolai Hähnle8db6f832016-06-14 12:10:07 +0200979 params->buffer.length = argument->data_length;
Rex Zhu3f1d35a2015-09-15 14:44:44 +0800980 params->buffer.pointer = argument->pointer;
981 break;
982 default:
983 break;
984 }
985 params++;
986 argument++;
987 }
988 }
989
990 /* parse output info */
991 count = info->output_count;
992 argument = info->poutput_argument;
993
994 /* evaluate the acpi method */
995 status = acpi_evaluate_object(handle, name, &input, &output);
996
997 if (ACPI_FAILURE(status)) {
998 result = -EIO;
Markus Elfring1a8e5f22016-07-16 13:43:44 +0200999 goto free_input;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001000 }
1001
1002 /* return the output info */
1003 obj = output.pointer;
1004
1005 if (count > 1) {
1006 if ((obj->type != ACPI_TYPE_PACKAGE) ||
1007 (obj->package.count != count)) {
1008 result = -EIO;
Markus Elfring1a8e5f22016-07-16 13:43:44 +02001009 goto free_obj;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001010 }
1011 params = obj->package.elements;
1012 } else
1013 params = obj;
1014
1015 if (params == NULL) {
1016 result = -EIO;
Markus Elfring1a8e5f22016-07-16 13:43:44 +02001017 goto free_obj;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001018 }
1019
1020 for (i = 0; i < count; i++) {
1021 if (argument->type != params->type) {
1022 result = -EIO;
Markus Elfring1a8e5f22016-07-16 13:43:44 +02001023 goto free_obj;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001024 }
1025 switch (params->type) {
1026 case ACPI_TYPE_INTEGER:
1027 argument->value = params->integer.value;
1028 break;
1029 case ACPI_TYPE_STRING:
1030 if ((params->string.length != argument->data_length) ||
1031 (params->string.pointer == NULL)) {
1032 result = -EIO;
Markus Elfring1a8e5f22016-07-16 13:43:44 +02001033 goto free_obj;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001034 }
1035 strncpy(argument->pointer,
1036 params->string.pointer,
1037 params->string.length);
1038 break;
1039 case ACPI_TYPE_BUFFER:
1040 if (params->buffer.pointer == NULL) {
1041 result = -EIO;
Markus Elfring1a8e5f22016-07-16 13:43:44 +02001042 goto free_obj;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001043 }
1044 memcpy(argument->pointer,
1045 params->buffer.pointer,
1046 argument->data_length);
1047 break;
1048 default:
1049 break;
1050 }
1051 argument++;
1052 params++;
1053 }
1054
Markus Elfringb4fc5972016-07-16 15:05:45 +02001055 result = 0;
Markus Elfring1a8e5f22016-07-16 13:43:44 +02001056free_obj:
Edward O'Callaghana698e412016-07-12 10:17:54 +10001057 kfree(obj);
Markus Elfring1a8e5f22016-07-16 13:43:44 +02001058free_input:
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001059 kfree((void *)input.pointer);
1060 return result;
1061}
1062#else
Dave Airlie110e6f22016-04-12 13:25:48 +10001063static int amdgpu_cgs_acpi_eval_object(struct cgs_device *cgs_device,
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001064 struct cgs_acpi_method_info *info)
1065{
1066 return -EIO;
1067}
1068#endif
1069
Huang Ruieadf9542016-07-16 13:04:22 +08001070static int amdgpu_cgs_call_acpi_method(struct cgs_device *cgs_device,
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001071 uint32_t acpi_method,
1072 uint32_t acpi_function,
1073 void *pinput, void *poutput,
1074 uint32_t output_count,
1075 uint32_t input_size,
1076 uint32_t output_size)
1077{
1078 struct cgs_acpi_method_argument acpi_input[2] = { {0}, {0} };
1079 struct cgs_acpi_method_argument acpi_output = {0};
1080 struct cgs_acpi_method_info info = {0};
1081
1082 acpi_input[0].type = CGS_ACPI_TYPE_INTEGER;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001083 acpi_input[0].data_length = sizeof(uint32_t);
1084 acpi_input[0].value = acpi_function;
1085
1086 acpi_input[1].type = CGS_ACPI_TYPE_BUFFER;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001087 acpi_input[1].data_length = input_size;
1088 acpi_input[1].pointer = pinput;
1089
1090 acpi_output.type = CGS_ACPI_TYPE_BUFFER;
Rex Zhu3f1d35a2015-09-15 14:44:44 +08001091 acpi_output.data_length = output_size;
1092 acpi_output.pointer = poutput;
1093
1094 info.size = sizeof(struct cgs_acpi_method_info);
1095 info.field = CGS_ACPI_FIELD_METHOD_NAME | CGS_ACPI_FIELD_INPUT_ARGUMENT_COUNT;
1096 info.input_count = 2;
1097 info.name = acpi_method;
1098 info.pinput_argument = acpi_input;
1099 info.output_count = output_count;
1100 info.poutput_argument = &acpi_output;
1101
1102 return amdgpu_cgs_acpi_eval_object(cgs_device, &info);
1103}
1104
Chunming Zhoud03846a2015-07-28 14:20:03 -04001105static const struct cgs_ops amdgpu_cgs_ops = {
Kees Cook613e61a2016-12-16 17:02:32 -08001106 .alloc_gpu_mem = amdgpu_cgs_alloc_gpu_mem,
1107 .free_gpu_mem = amdgpu_cgs_free_gpu_mem,
1108 .gmap_gpu_mem = amdgpu_cgs_gmap_gpu_mem,
1109 .gunmap_gpu_mem = amdgpu_cgs_gunmap_gpu_mem,
1110 .kmap_gpu_mem = amdgpu_cgs_kmap_gpu_mem,
1111 .kunmap_gpu_mem = amdgpu_cgs_kunmap_gpu_mem,
1112 .read_register = amdgpu_cgs_read_register,
1113 .write_register = amdgpu_cgs_write_register,
1114 .read_ind_register = amdgpu_cgs_read_ind_register,
1115 .write_ind_register = amdgpu_cgs_write_ind_register,
Kees Cook613e61a2016-12-16 17:02:32 -08001116 .get_pci_resource = amdgpu_cgs_get_pci_resource,
1117 .atom_get_data_table = amdgpu_cgs_atom_get_data_table,
1118 .atom_get_cmd_table_revs = amdgpu_cgs_atom_get_cmd_table_revs,
1119 .atom_exec_cmd_table = amdgpu_cgs_atom_exec_cmd_table,
Kees Cook613e61a2016-12-16 17:02:32 -08001120 .get_firmware_info = amdgpu_cgs_get_firmware_info,
1121 .rel_firmware = amdgpu_cgs_rel_firmware,
1122 .set_powergating_state = amdgpu_cgs_set_powergating_state,
1123 .set_clockgating_state = amdgpu_cgs_set_clockgating_state,
1124 .get_active_displays_info = amdgpu_cgs_get_active_displays_info,
1125 .notify_dpm_enabled = amdgpu_cgs_notify_dpm_enabled,
1126 .call_acpi_method = amdgpu_cgs_call_acpi_method,
1127 .query_system_info = amdgpu_cgs_query_system_info,
1128 .is_virtualization_enabled = amdgpu_cgs_is_virtualization_enabled,
Rex Zhue8a95b22016-12-21 20:30:58 +08001129 .enter_safe_mode = amdgpu_cgs_enter_safe_mode,
Chunming Zhoud03846a2015-07-28 14:20:03 -04001130};
1131
1132static const struct cgs_os_ops amdgpu_cgs_os_ops = {
Kees Cook613e61a2016-12-16 17:02:32 -08001133 .add_irq_source = amdgpu_cgs_add_irq_source,
1134 .irq_get = amdgpu_cgs_irq_get,
1135 .irq_put = amdgpu_cgs_irq_put
Chunming Zhoud03846a2015-07-28 14:20:03 -04001136};
1137
Dave Airlie110e6f22016-04-12 13:25:48 +10001138struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev)
Chunming Zhoud03846a2015-07-28 14:20:03 -04001139{
1140 struct amdgpu_cgs_device *cgs_device =
1141 kmalloc(sizeof(*cgs_device), GFP_KERNEL);
1142
1143 if (!cgs_device) {
1144 DRM_ERROR("Couldn't allocate CGS device structure\n");
1145 return NULL;
1146 }
1147
1148 cgs_device->base.ops = &amdgpu_cgs_ops;
1149 cgs_device->base.os_ops = &amdgpu_cgs_os_ops;
1150 cgs_device->adev = adev;
1151
Dave Airlie110e6f22016-04-12 13:25:48 +10001152 return (struct cgs_device *)cgs_device;
Chunming Zhoud03846a2015-07-28 14:20:03 -04001153}
1154
Dave Airlie110e6f22016-04-12 13:25:48 +10001155void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device)
Chunming Zhoud03846a2015-07-28 14:20:03 -04001156{
1157 kfree(cgs_device);
1158}