blob: 00e4fed4a39b3c347eda2c21d9af64abb8bc2990 [file] [log] [blame]
Santosh Shilimkar2722e562011-03-07 20:53:10 +05301/*
Sricharan Rc10d5c92014-04-11 13:09:36 -05002 * OMAP L3 Interconnect error handling driver
sricharaned0e3522011-08-24 20:07:45 +05303 *
Nishanth Menonc5f2aea2014-04-11 13:15:43 -05004 * Copyright (C) 2011-2014 Texas Instruments Incorporated - http://www.ti.com/
sricharaned0e3522011-08-24 20:07:45 +05305 * Santosh Shilimkar <santosh.shilimkar@ti.com>
6 * Sricharan <r.sricharan@ti.com>
7 *
8 * This program is free software; you can redistribute it and/or modify
Nishanth Menonc5f2aea2014-04-11 13:15:43 -05009 * it under the terms of the GNU General Public License version 2 as
10 * published by the Free Software Foundation.
sricharaned0e3522011-08-24 20:07:45 +053011 *
Nishanth Menonc5f2aea2014-04-11 13:15:43 -050012 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
13 * kind, whether express or implied; without even the implied warranty
14 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
sricharaned0e3522011-08-24 20:07:45 +053015 * GNU General Public License for more details.
sricharaned0e3522011-08-24 20:07:45 +053016 */
Santosh Shilimkar2722e562011-03-07 20:53:10 +053017#include <linux/init.h>
Santosh Shilimkar2722e562011-03-07 20:53:10 +053018#include <linux/interrupt.h>
Sricharan R06594522013-11-26 07:38:23 -060019#include <linux/io.h>
Santosh Shilimkar2722e562011-03-07 20:53:10 +053020#include <linux/kernel.h>
Sricharan R06594522013-11-26 07:38:23 -060021#include <linux/module.h>
22#include <linux/of_device.h>
23#include <linux/of.h>
24#include <linux/platform_device.h>
Santosh Shilimkar2722e562011-03-07 20:53:10 +053025#include <linux/slab.h>
26
27#include "omap_l3_noc.h"
28
Nishanth Menone4be3f32014-04-17 12:33:50 -050029/**
30 * l3_handle_target() - Handle Target specific parse and reporting
31 * @l3: pointer to l3 struct
32 * @base: base address of clkdm
33 * @flag_mux: flagmux corresponding to the event
34 * @err_src: error source index of the slave (target)
Santosh Shilimkar2722e562011-03-07 20:53:10 +053035 *
Nishanth Menone4be3f32014-04-17 12:33:50 -050036 * This does the second part of the error interrupt handling:
37 * 3) Parse in the slave information
38 * 4) Print the logged information.
39 * 5) Add dump stack to provide kernel trace.
40 * 6) Clear the source if known.
41 *
42 * This handles two types of errors:
Santosh Shilimkar2722e562011-03-07 20:53:10 +053043 * 1) Custom errors in L3 :
44 * Target like DMM/FW/EMIF generates SRESP=ERR error
45 * 2) Standard L3 error:
46 * - Unsupported CMD.
47 * L3 tries to access target while it is idle
48 * - OCP disconnect.
49 * - Address hole error:
50 * If DSS/ISS/FDIF/USBHOSTFS access a target where they
51 * do not have connectivity, the error is logged in
52 * their default target which is DMM2.
53 *
54 * On High Secure devices, firewall errors are possible and those
55 * can be trapped as well. But the trapping is implemented as part
56 * secure software and hence need not be implemented here.
57 */
Nishanth Menone4be3f32014-04-17 12:33:50 -050058static int l3_handle_target(struct omap_l3 *l3, void __iomem *base,
59 struct l3_flagmux_data *flag_mux, int err_src)
Santosh Shilimkar2722e562011-03-07 20:53:10 +053060{
Nishanth Menone4be3f32014-04-17 12:33:50 -050061 int k;
62 u32 std_err_main, clear, masterid;
63 void __iomem *l3_targ_base;
Nishanth Menon9e224c82014-04-11 11:21:47 -050064 void __iomem *l3_targ_stderr, *l3_targ_slvofslsb, *l3_targ_mstaddr;
Nishanth Menon3ae9af72014-04-11 11:38:10 -050065 struct l3_target_data *l3_targ_inst;
Sricharan R06594522013-11-26 07:38:23 -060066 struct l3_masters_data *master;
Nishanth Menone4be3f32014-04-17 12:33:50 -050067 char *target_name, *master_name = "UN IDENTIFIED";
Nishanth Menonc98aa7a2014-04-11 12:24:56 -050068 char *err_description;
69 char err_string[30] = { 0 };
Santosh Shilimkar2722e562011-03-07 20:53:10 +053070
Nishanth Menone4be3f32014-04-17 12:33:50 -050071 /* We DONOT expect err_src to go out of bounds */
72 BUG_ON(err_src > MAX_CLKDM_TARGETS);
73
74 if (err_src < flag_mux->num_targ_data) {
75 l3_targ_inst = &flag_mux->l3_targ[err_src];
76 target_name = l3_targ_inst->name;
77 l3_targ_base = base + l3_targ_inst->offset;
78 } else {
79 target_name = L3_TARGET_NOT_SUPPORTED;
80 }
81
82 if (target_name == L3_TARGET_NOT_SUPPORTED)
83 return -ENODEV;
84
85 /* Read the stderrlog_main_source from clk domain */
86 l3_targ_stderr = l3_targ_base + L3_TARG_STDERRLOG_MAIN;
87 l3_targ_slvofslsb = l3_targ_base + L3_TARG_STDERRLOG_SLVOFSLSB;
88
89 std_err_main = readl_relaxed(l3_targ_stderr);
90
91 switch (std_err_main & CUSTOM_ERROR) {
92 case STANDARD_ERROR:
93 err_description = "Standard";
94 snprintf(err_string, sizeof(err_string),
95 ": At Address: 0x%08X ",
96 readl_relaxed(l3_targ_slvofslsb));
97
98 l3_targ_mstaddr = l3_targ_base + L3_TARG_STDERRLOG_MSTADDR;
99 break;
100
101 case CUSTOM_ERROR:
102 err_description = "Custom";
103
104 l3_targ_mstaddr = l3_targ_base +
105 L3_TARG_STDERRLOG_CINFO_MSTADDR;
106 break;
107
108 default:
109 /* Nothing to be handled here as of now */
110 return 0;
111 }
112
113 /* STDERRLOG_MSTADDR Stores the NTTP master address. */
114 masterid = (readl_relaxed(l3_targ_mstaddr) &
115 l3->mst_addr_mask) >> __ffs(l3->mst_addr_mask);
116
117 for (k = 0, master = l3->l3_masters; k < l3->num_masters;
118 k++, master++) {
119 if (masterid == master->id) {
120 master_name = master->name;
121 break;
122 }
123 }
124
125 WARN(true,
126 "%s:L3 %s Error: MASTER %s TARGET %s%s\n",
127 dev_name(l3->dev),
128 err_description,
129 master_name, target_name,
130 err_string);
131
132 /* clear the std error log*/
133 clear = std_err_main | CLEAR_STDERR_LOG;
134 writel_relaxed(clear, l3_targ_stderr);
135
136 return 0;
137}
138
139/**
140 * l3_interrupt_handler() - interrupt handler for l3 events
141 * @irq: irq number
142 * @_l3: pointer to l3 structure
143 *
144 * Interrupt Handler for L3 error detection.
145 * 1) Identify the L3 clockdomain partition to which the error belongs to.
146 * 2) Identify the slave where the error information is logged
147 * ... handle the slave event..
148 * 7) if the slave is unknown, mask out the slave.
149 */
150static irqreturn_t l3_interrupt_handler(int irq, void *_l3)
151{
152 struct omap_l3 *l3 = _l3;
153 int inttype, i, ret;
154 int err_src = 0;
155 u32 err_reg, mask_val;
156 void __iomem *base, *mask_reg;
157 struct l3_flagmux_data *flag_mux;
158
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530159 /* Get the Type of interrupt */
omar ramirez35f7b962011-04-18 16:39:42 +0000160 inttype = irq == l3->app_irq ? L3_APPLICATION_ERROR : L3_DEBUG_ERROR;
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530161
Sricharan R06594522013-11-26 07:38:23 -0600162 for (i = 0; i < l3->num_modules; i++) {
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530163 /*
164 * Read the regerr register of the clock domain
165 * to determine the source
166 */
sricharan6616aac2011-08-23 12:58:48 +0530167 base = l3->l3_base[i];
Nishanth Menon97708c02014-04-14 09:57:50 -0500168 flag_mux = l3->l3_flagmux[i];
169 err_reg = readl_relaxed(base + flag_mux->offset +
Nishanth Menon9e224c82014-04-11 11:21:47 -0500170 L3_FLAGMUX_REGERR0 + (inttype << 3));
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530171
Afzal Mohammed2100b592014-04-25 17:38:11 -0500172 err_reg &= ~(inttype ? flag_mux->mask_app_bits :
173 flag_mux->mask_dbg_bits);
174
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530175 /* Get the corresponding error and analyse */
176 if (err_reg) {
177 /* Identify the source from control status register */
Todd Poynor342fd142011-08-24 19:11:39 +0530178 err_src = __ffs(err_reg);
Rajendra Nayak3340d732014-04-10 11:31:33 -0500179
Nishanth Menone4be3f32014-04-17 12:33:50 -0500180 ret = l3_handle_target(l3, base, flag_mux, err_src);
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530181
Rajendra Nayak3340d732014-04-10 11:31:33 -0500182 /*
Nishanth Menone4be3f32014-04-17 12:33:50 -0500183 * Certain plaforms may have "undocumented" status
184 * pending on boot. So dont generate a severe warning
185 * here. Just mask it off to prevent the error from
186 * reoccuring and locking up the system.
Rajendra Nayak3340d732014-04-10 11:31:33 -0500187 */
Nishanth Menone4be3f32014-04-17 12:33:50 -0500188 if (ret) {
Rajendra Nayak3340d732014-04-10 11:31:33 -0500189 dev_err(l3->dev,
190 "L3 %s error: target %d mod:%d %s\n",
191 inttype ? "debug" : "application",
192 err_src, i, "(unclearable)");
193
Nishanth Menon97708c02014-04-14 09:57:50 -0500194 mask_reg = base + flag_mux->offset +
Rajendra Nayak3340d732014-04-10 11:31:33 -0500195 L3_FLAGMUX_MASK0 + (inttype << 3);
196 mask_val = readl_relaxed(mask_reg);
197 mask_val &= ~(1 << err_src);
198 writel_relaxed(mask_val, mask_reg);
Afzal Mohammed2100b592014-04-25 17:38:11 -0500199
200 /* Mark these bits as to be ignored */
201 if (inttype)
202 flag_mux->mask_app_bits |= 1 << err_src;
203 else
204 flag_mux->mask_dbg_bits |= 1 << err_src;
Rajendra Nayak3340d732014-04-10 11:31:33 -0500205 }
206
Nishanth Menonc98aa7a2014-04-11 12:24:56 -0500207 /* Error found so break the for loop */
208 break;
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530209 }
210 }
211 return IRQ_HANDLED;
212}
213
Sricharan R06594522013-11-26 07:38:23 -0600214static const struct of_device_id l3_noc_match[] = {
215 {.compatible = "ti,omap4-l3-noc", .data = &omap_l3_data},
216 {},
217};
218MODULE_DEVICE_TABLE(of, l3_noc_match);
219
Sricharan Rc10d5c92014-04-11 13:09:36 -0500220static int omap_l3_probe(struct platform_device *pdev)
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530221{
Sricharan R06594522013-11-26 07:38:23 -0600222 const struct of_device_id *of_id;
Sricharan Rc10d5c92014-04-11 13:09:36 -0500223 static struct omap_l3 *l3;
Peter Ujfalusi56c4a022014-04-01 16:23:47 +0300224 int ret, i;
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530225
Sricharan R06594522013-11-26 07:38:23 -0600226 of_id = of_match_device(l3_noc_match, &pdev->dev);
227 if (!of_id) {
228 dev_err(&pdev->dev, "OF data missing\n");
229 return -EINVAL;
230 }
231
Peter Ujfalusibae74512014-04-01 16:23:46 +0300232 l3 = devm_kzalloc(&pdev->dev, sizeof(*l3), GFP_KERNEL);
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530233 if (!l3)
omar ramirez7529b702011-04-18 16:39:41 +0000234 return -ENOMEM;
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530235
Sricharan R06594522013-11-26 07:38:23 -0600236 memcpy(l3, of_id->data, sizeof(*l3));
Nishanth Menonca6a3492014-04-11 12:04:01 -0500237 l3->dev = &pdev->dev;
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530238 platform_set_drvdata(pdev, l3);
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530239
Peter Ujfalusi56c4a022014-04-01 16:23:47 +0300240 /* Get mem resources */
Sricharan R06594522013-11-26 07:38:23 -0600241 for (i = 0; i < l3->num_modules; i++) {
Peter Ujfalusi56c4a022014-04-01 16:23:47 +0300242 struct resource *res = platform_get_resource(pdev,
243 IORESOURCE_MEM, i);
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530244
Peter Ujfalusi56c4a022014-04-01 16:23:47 +0300245 l3->l3_base[i] = devm_ioremap_resource(&pdev->dev, res);
246 if (IS_ERR(l3->l3_base[i])) {
Nishanth Menonca6a3492014-04-11 12:04:01 -0500247 dev_err(l3->dev, "ioremap %d failed\n", i);
Peter Ujfalusi56c4a022014-04-01 16:23:47 +0300248 return PTR_ERR(l3->l3_base[i]);
249 }
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530250 }
251
252 /*
253 * Setup interrupt Handlers
254 */
Todd Poynorc1df2dc2011-08-29 17:42:23 +0530255 l3->debug_irq = platform_get_irq(pdev, 0);
Nishanth Menonca6a3492014-04-11 12:04:01 -0500256 ret = devm_request_irq(l3->dev, l3->debug_irq, l3_interrupt_handler,
Peter Ujfalusia0ef78f2014-04-01 16:23:48 +0300257 IRQF_DISABLED, "l3-dbg-irq", l3);
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530258 if (ret) {
Nishanth Menonca6a3492014-04-11 12:04:01 -0500259 dev_err(l3->dev, "request_irq failed for %d\n",
Peter Ujfalusiae225982014-04-01 16:23:50 +0300260 l3->debug_irq);
Peter Ujfalusi56c4a022014-04-01 16:23:47 +0300261 return ret;
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530262 }
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530263
Todd Poynorc1df2dc2011-08-29 17:42:23 +0530264 l3->app_irq = platform_get_irq(pdev, 1);
Nishanth Menonca6a3492014-04-11 12:04:01 -0500265 ret = devm_request_irq(l3->dev, l3->app_irq, l3_interrupt_handler,
Peter Ujfalusia0ef78f2014-04-01 16:23:48 +0300266 IRQF_DISABLED, "l3-app-irq", l3);
267 if (ret)
Nishanth Menonca6a3492014-04-11 12:04:01 -0500268 dev_err(l3->dev, "request_irq failed for %d\n", l3->app_irq);
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530269
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530270 return ret;
271}
272
Sricharan Rc10d5c92014-04-11 13:09:36 -0500273static struct platform_driver omap_l3_driver = {
274 .probe = omap_l3_probe,
Benoit Coussond039c5b2011-08-12 13:52:50 +0200275 .driver = {
276 .name = "omap_l3_noc",
277 .owner = THIS_MODULE,
Sricharan R06594522013-11-26 07:38:23 -0600278 .of_match_table = of_match_ptr(l3_noc_match),
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530279 },
280};
281
Sricharan Rc10d5c92014-04-11 13:09:36 -0500282static int __init omap_l3_init(void)
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530283{
Sricharan Rc10d5c92014-04-11 13:09:36 -0500284 return platform_driver_register(&omap_l3_driver);
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530285}
Sricharan Rc10d5c92014-04-11 13:09:36 -0500286postcore_initcall_sync(omap_l3_init);
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530287
Sricharan Rc10d5c92014-04-11 13:09:36 -0500288static void __exit omap_l3_exit(void)
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530289{
Sricharan Rc10d5c92014-04-11 13:09:36 -0500290 platform_driver_unregister(&omap_l3_driver);
Santosh Shilimkar2722e562011-03-07 20:53:10 +0530291}
Sricharan Rc10d5c92014-04-11 13:09:36 -0500292module_exit(omap_l3_exit);