blob: b978bbfe044c163be9cf1a0a4f35bb1edbbab783 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
Murali Karicheride335bb42015-03-03 12:52:13 -05009#include <linux/of_pci.h>
Bjorn Helgaas589fcc22014-09-12 20:02:00 -060010#include <linux/pci_hotplug.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/slab.h>
12#include <linux/module.h>
13#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080014#include <linux/pci-aspm.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060015#include <asm-generic/pci-bridge.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090016#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070017
18#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
19#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070020
Stephen Hemminger0b950f02014-01-10 17:14:48 -070021static struct resource busn_resource = {
Yinghai Lu67cdc822012-05-17 18:51:12 -070022 .name = "PCI busn",
23 .start = 0,
24 .end = 255,
25 .flags = IORESOURCE_BUS,
26};
27
Linus Torvalds1da177e2005-04-16 15:20:36 -070028/* Ugh. Need to stop exporting this to modules. */
29LIST_HEAD(pci_root_buses);
30EXPORT_SYMBOL(pci_root_buses);
31
Yinghai Lu5cc62c22012-05-17 18:51:11 -070032static LIST_HEAD(pci_domain_busn_res_list);
33
34struct pci_domain_busn_res {
35 struct list_head list;
36 struct resource res;
37 int domain_nr;
38};
39
40static struct resource *get_pci_domain_busn_res(int domain_nr)
41{
42 struct pci_domain_busn_res *r;
43
44 list_for_each_entry(r, &pci_domain_busn_res_list, list)
45 if (r->domain_nr == domain_nr)
46 return &r->res;
47
48 r = kzalloc(sizeof(*r), GFP_KERNEL);
49 if (!r)
50 return NULL;
51
52 r->domain_nr = domain_nr;
53 r->res.start = 0;
54 r->res.end = 0xff;
55 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
56
57 list_add_tail(&r->list, &pci_domain_busn_res_list);
58
59 return &r->res;
60}
61
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080062static int find_anything(struct device *dev, void *data)
63{
64 return 1;
65}
Linus Torvalds1da177e2005-04-16 15:20:36 -070066
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070067/*
68 * Some device drivers need know if pci is initiated.
69 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080070 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070071 */
72int no_pci_devices(void)
73{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080074 struct device *dev;
75 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070076
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080077 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
78 no_devices = (dev == NULL);
79 put_device(dev);
80 return no_devices;
81}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070082EXPORT_SYMBOL(no_pci_devices);
83
Linus Torvalds1da177e2005-04-16 15:20:36 -070084/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070085 * PCI Bus Class
86 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040087static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070088{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040089 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070090
Markus Elfringff0387c2014-11-10 21:02:17 -070091 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070092 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100093 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070094 kfree(pci_bus);
95}
96
97static struct class pcibus_class = {
98 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040099 .dev_release = &release_pcibus_dev,
Greg Kroah-Hartman56039e62013-07-24 15:05:17 -0700100 .dev_groups = pcibus_groups,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101};
102
103static int __init pcibus_class_init(void)
104{
105 return class_register(&pcibus_class);
106}
107postcore_initcall(pcibus_class_init);
108
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400109static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800110{
111 u64 size = mask & maxbase; /* Find the significant bits */
112 if (!size)
113 return 0;
114
115 /* Get the lowest of them to find the decode size, and
116 from that the extent. */
117 size = (size & ~(size-1)) - 1;
118
119 /* base == maxbase can be valid only if the BAR has
120 already been programmed with all 1s. */
121 if (base == maxbase && ((base | size) & mask) != mask)
122 return 0;
123
124 return size;
125}
126
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600127static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800128{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600129 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600130 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600131
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400132 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600133 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
134 flags |= IORESOURCE_IO;
135 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400136 }
137
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600138 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
139 flags |= IORESOURCE_MEM;
140 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
141 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400142
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600143 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
144 switch (mem_type) {
145 case PCI_BASE_ADDRESS_MEM_TYPE_32:
146 break;
147 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600148 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600149 break;
150 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600151 flags |= IORESOURCE_MEM_64;
152 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600153 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600154 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600155 break;
156 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600157 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400158}
159
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100160#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
161
Yu Zhao0b400c72008-11-22 02:40:40 +0800162/**
163 * pci_read_base - read a PCI BAR
164 * @dev: the PCI device
165 * @type: type of the BAR
166 * @res: resource buffer to be filled in
167 * @pos: BAR position in the config space
168 *
169 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400170 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800171int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400172 struct resource *res, unsigned int pos)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400173{
174 u32 l, sz, mask;
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600175 u64 l64, sz64, mask64;
Jacob Pan253d2e52010-07-16 10:19:22 -0700176 u16 orig_cmd;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800177 struct pci_bus_region region, inverted_region;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400178
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200179 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400180
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600181 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700182 if (!dev->mmio_always_on) {
183 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
Zoltan Kiss808e34e2013-08-22 23:19:18 +0100184 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
185 pci_write_config_word(dev, PCI_COMMAND,
186 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
187 }
Jacob Pan253d2e52010-07-16 10:19:22 -0700188 }
189
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400190 res->name = pci_name(dev);
191
192 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200193 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400194 pci_read_config_dword(dev, pos, &sz);
195 pci_write_config_dword(dev, pos, l);
196
197 /*
198 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600199 * If the BAR isn't implemented, all bits must be 0. If it's a
200 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
201 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400202 */
Myron Stowef795d862014-10-30 11:54:43 -0600203 if (sz == 0xffffffff)
204 sz = 0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400205
206 /*
207 * I don't know how l can have all bits set. Copied from old code.
208 * Maybe it fixes a bug on some ancient platform.
209 */
210 if (l == 0xffffffff)
211 l = 0;
212
213 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600214 res->flags = decode_bar(dev, l);
215 res->flags |= IORESOURCE_SIZEALIGN;
216 if (res->flags & IORESOURCE_IO) {
Myron Stowef795d862014-10-30 11:54:43 -0600217 l64 = l & PCI_BASE_ADDRESS_IO_MASK;
218 sz64 = sz & PCI_BASE_ADDRESS_IO_MASK;
219 mask64 = PCI_BASE_ADDRESS_IO_MASK & (u32)IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400220 } else {
Myron Stowef795d862014-10-30 11:54:43 -0600221 l64 = l & PCI_BASE_ADDRESS_MEM_MASK;
222 sz64 = sz & PCI_BASE_ADDRESS_MEM_MASK;
223 mask64 = (u32)PCI_BASE_ADDRESS_MEM_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400224 }
225 } else {
226 res->flags |= (l & IORESOURCE_ROM_ENABLE);
Myron Stowef795d862014-10-30 11:54:43 -0600227 l64 = l & PCI_ROM_ADDRESS_MASK;
228 sz64 = sz & PCI_ROM_ADDRESS_MASK;
229 mask64 = (u32)PCI_ROM_ADDRESS_MASK;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400230 }
231
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600232 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400233 pci_read_config_dword(dev, pos + 4, &l);
234 pci_write_config_dword(dev, pos + 4, ~0);
235 pci_read_config_dword(dev, pos + 4, &sz);
236 pci_write_config_dword(dev, pos + 4, l);
237
238 l64 |= ((u64)l << 32);
239 sz64 |= ((u64)sz << 32);
Myron Stowef795d862014-10-30 11:54:43 -0600240 mask64 |= ((u64)~0 << 32);
241 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400242
Myron Stowef795d862014-10-30 11:54:43 -0600243 if (!dev->mmio_always_on && (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
244 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400245
Myron Stowef795d862014-10-30 11:54:43 -0600246 if (!sz64)
247 goto fail;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400248
Myron Stowef795d862014-10-30 11:54:43 -0600249 sz64 = pci_size(l64, sz64, mask64);
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600250 if (!sz64) {
251 dev_info(&dev->dev, FW_BUG "reg 0x%x: invalid BAR (can't size)\n",
252 pos);
Myron Stowef795d862014-10-30 11:54:43 -0600253 goto fail;
Myron Stowe7e79c5f2014-10-30 11:54:50 -0600254 }
Myron Stowef795d862014-10-30 11:54:43 -0600255
256 if (res->flags & IORESOURCE_MEM_64) {
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700257 if ((sizeof(pci_bus_addr_t) < 8 || sizeof(resource_size_t) < 8)
258 && sz64 > 0x100000000ULL) {
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600259 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
260 res->start = 0;
261 res->end = 0;
Myron Stowef795d862014-10-30 11:54:43 -0600262 dev_err(&dev->dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
263 pos, (unsigned long long)sz64);
Bjorn Helgaas23b13bc2014-04-14 15:25:54 -0600264 goto out;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600265 }
266
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700267 if ((sizeof(pci_bus_addr_t) < 8) && l) {
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600268 /* Above 32-bit boundary; try to reallocate */
Bjorn Helgaasc83bd902014-02-26 11:26:00 -0700269 res->flags |= IORESOURCE_UNSET;
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600270 res->start = 0;
271 res->end = sz64;
Myron Stowef795d862014-10-30 11:54:43 -0600272 dev_info(&dev->dev, "reg 0x%x: can't handle BAR above 4GB (bus address %#010llx)\n",
273 pos, (unsigned long long)l64);
Bjorn Helgaas72dc5602014-04-29 18:42:49 -0600274 goto out;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400275 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400276 }
277
Myron Stowef795d862014-10-30 11:54:43 -0600278 region.start = l64;
279 region.end = l64 + sz64;
280
Yinghai Lufc279852013-12-09 22:54:40 -0800281 pcibios_bus_to_resource(dev->bus, res, &region);
282 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800283
284 /*
285 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
286 * the corresponding resource address (the physical address used by
287 * the CPU. Converting that resource address back to a bus address
288 * should yield the original BAR value:
289 *
290 * resource_to_bus(bus_to_resource(A)) == A
291 *
292 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
293 * be claimed by the device.
294 */
295 if (inverted_region.start != region.start) {
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800296 res->flags |= IORESOURCE_UNSET;
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800297 res->start = 0;
Bjorn Helgaas26370fc2014-04-14 15:26:50 -0600298 res->end = region.end - region.start;
Myron Stowef795d862014-10-30 11:54:43 -0600299 dev_info(&dev->dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
300 pos, (unsigned long long)region.start);
Kevin Haocf4d1cf2013-05-25 19:36:27 +0800301 }
Kevin Hao96ddef22013-05-25 19:36:26 +0800302
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600303 goto out;
304
305
306fail:
307 res->flags = 0;
308out:
Bjorn Helgaas31e9dd22014-04-29 18:37:47 -0600309 if (res->flags)
Kevin Hao33963e302013-05-25 19:36:25 +0800310 dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600311
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600312 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800313}
314
Linus Torvalds1da177e2005-04-16 15:20:36 -0700315static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
316{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400317 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700318
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400319 for (pos = 0; pos < howmany; pos++) {
320 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700321 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400322 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400324
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400326 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400328 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
329 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
330 IORESOURCE_SIZEALIGN;
331 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 }
333}
334
Bill Pemberton15856ad2012-11-21 15:35:00 -0500335static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336{
337 struct pci_dev *dev = child->self;
338 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600339 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700340 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600341 struct resource *res;
342
343 io_mask = PCI_IO_RANGE_MASK;
344 io_granularity = 0x1000;
345 if (dev->io_window_1k) {
346 /* Support 1K I/O space granularity */
347 io_mask = PCI_IO_1K_RANGE_MASK;
348 io_granularity = 0x400;
349 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350
Linus Torvalds1da177e2005-04-16 15:20:36 -0700351 res = child->resource[0];
352 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
353 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600354 base = (io_base_lo & io_mask) << 8;
355 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700356
357 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
358 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600359
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
361 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600362 base |= ((unsigned long) io_base_hi << 16);
363 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700364 }
365
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600366 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700367 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700368 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600369 region.end = limit + io_granularity - 1;
Yinghai Lufc279852013-12-09 22:54:40 -0800370 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600371 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700373}
374
Bill Pemberton15856ad2012-11-21 15:35:00 -0500375static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700376{
377 struct pci_dev *dev = child->self;
378 u16 mem_base_lo, mem_limit_lo;
379 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700380 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700381 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382
383 res = child->resource[1];
384 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
385 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600386 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
387 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600388 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700390 region.start = base;
391 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800392 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600393 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700395}
396
Bill Pemberton15856ad2012-11-21 15:35:00 -0500397static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700398{
399 struct pci_dev *dev = child->self;
400 u16 mem_base_lo, mem_limit_lo;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700401 u64 base64, limit64;
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700402 pci_bus_addr_t base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700403 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700404 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405
406 res = child->resource[2];
407 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
408 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700409 base64 = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
410 limit64 = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700411
412 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
413 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600414
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
416 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
417
418 /*
419 * Some bridges set the base > limit by default, and some
420 * (broken) BIOSes do not initialize them. If we find
421 * this, just assume they are not being used.
422 */
423 if (mem_base_hi <= mem_limit_hi) {
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700424 base64 |= (u64) mem_base_hi << 32;
425 limit64 |= (u64) mem_limit_hi << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426 }
427 }
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700428
Yinghai Lu3a9ad0b2015-05-27 17:23:51 -0700429 base = (pci_bus_addr_t) base64;
430 limit = (pci_bus_addr_t) limit64;
Yinghai Lu7fc986d2014-11-19 14:30:32 -0700431
432 if (base != base64) {
433 dev_err(&dev->dev, "can't handle bridge window above 4GB (bus address %#010llx)\n",
434 (unsigned long long) base64);
435 return;
436 }
437
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600438 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700439 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
440 IORESOURCE_MEM | IORESOURCE_PREFETCH;
441 if (res->flags & PCI_PREF_RANGE_TYPE_64)
442 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700443 region.start = base;
444 region.end = limit + 0xfffff;
Yinghai Lufc279852013-12-09 22:54:40 -0800445 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600446 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700447 }
448}
449
Bill Pemberton15856ad2012-11-21 15:35:00 -0500450void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700451{
452 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700453 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700454 int i;
455
456 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
457 return;
458
Yinghai Lub918c622012-05-17 18:51:11 -0700459 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
460 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700461 dev->transparent ? " (subtractive decode)" : "");
462
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700463 pci_bus_remove_resources(child);
464 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
465 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
466
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700467 pci_read_bridge_io(child);
468 pci_read_bridge_mmio(child);
469 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700470
471 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700472 pci_bus_for_each_resource(child->parent, res, i) {
Bjorn Helgaasd739a092014-04-14 16:10:54 -0600473 if (res && res->flags) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700474 pci_bus_add_resource(child, res,
475 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700476 dev_printk(KERN_DEBUG, &dev->dev,
477 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700478 res);
479 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700480 }
481 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700482}
483
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100484static struct pci_bus *pci_alloc_bus(struct pci_bus *parent)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485{
486 struct pci_bus *b;
487
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100488 b = kzalloc(sizeof(*b), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600489 if (!b)
490 return NULL;
491
492 INIT_LIST_HEAD(&b->node);
493 INIT_LIST_HEAD(&b->children);
494 INIT_LIST_HEAD(&b->devices);
495 INIT_LIST_HEAD(&b->slots);
496 INIT_LIST_HEAD(&b->resources);
497 b->max_bus_speed = PCI_SPEED_UNKNOWN;
498 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100499#ifdef CONFIG_PCI_DOMAINS_GENERIC
500 if (parent)
501 b->domain_nr = parent->domain_nr;
502#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 return b;
504}
505
Jiang Liu70efde22013-06-07 16:16:51 -0600506static void pci_release_host_bridge_dev(struct device *dev)
507{
508 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
509
510 if (bridge->release_fn)
511 bridge->release_fn(bridge);
512
513 pci_free_resource_list(&bridge->windows);
514
515 kfree(bridge);
516}
517
Yinghai Lu7b543662012-04-02 18:31:53 -0700518static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
519{
520 struct pci_host_bridge *bridge;
521
522 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
Bjorn Helgaas05013482013-06-05 14:22:11 -0600523 if (!bridge)
524 return NULL;
Yinghai Lu7b543662012-04-02 18:31:53 -0700525
Bjorn Helgaas05013482013-06-05 14:22:11 -0600526 INIT_LIST_HEAD(&bridge->windows);
527 bridge->bus = b;
Yinghai Lu7b543662012-04-02 18:31:53 -0700528 return bridge;
529}
530
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700531static const unsigned char pcix_bus_speed[] = {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500532 PCI_SPEED_UNKNOWN, /* 0 */
533 PCI_SPEED_66MHz_PCIX, /* 1 */
534 PCI_SPEED_100MHz_PCIX, /* 2 */
535 PCI_SPEED_133MHz_PCIX, /* 3 */
536 PCI_SPEED_UNKNOWN, /* 4 */
537 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
538 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
539 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
540 PCI_SPEED_UNKNOWN, /* 8 */
541 PCI_SPEED_66MHz_PCIX_266, /* 9 */
542 PCI_SPEED_100MHz_PCIX_266, /* A */
543 PCI_SPEED_133MHz_PCIX_266, /* B */
544 PCI_SPEED_UNKNOWN, /* C */
545 PCI_SPEED_66MHz_PCIX_533, /* D */
546 PCI_SPEED_100MHz_PCIX_533, /* E */
547 PCI_SPEED_133MHz_PCIX_533 /* F */
548};
549
Jacob Keller343e51a2013-07-31 06:53:16 +0000550const unsigned char pcie_link_speed[] = {
Matthew Wilcox3749c512009-12-13 08:11:32 -0500551 PCI_SPEED_UNKNOWN, /* 0 */
552 PCIE_SPEED_2_5GT, /* 1 */
553 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500554 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500555 PCI_SPEED_UNKNOWN, /* 4 */
556 PCI_SPEED_UNKNOWN, /* 5 */
557 PCI_SPEED_UNKNOWN, /* 6 */
558 PCI_SPEED_UNKNOWN, /* 7 */
559 PCI_SPEED_UNKNOWN, /* 8 */
560 PCI_SPEED_UNKNOWN, /* 9 */
561 PCI_SPEED_UNKNOWN, /* A */
562 PCI_SPEED_UNKNOWN, /* B */
563 PCI_SPEED_UNKNOWN, /* C */
564 PCI_SPEED_UNKNOWN, /* D */
565 PCI_SPEED_UNKNOWN, /* E */
566 PCI_SPEED_UNKNOWN /* F */
567};
568
569void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
570{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700571 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500572}
573EXPORT_SYMBOL_GPL(pcie_update_link_speed);
574
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500575static unsigned char agp_speeds[] = {
576 AGP_UNKNOWN,
577 AGP_1X,
578 AGP_2X,
579 AGP_4X,
580 AGP_8X
581};
582
583static enum pci_bus_speed agp_speed(int agp3, int agpstat)
584{
585 int index = 0;
586
587 if (agpstat & 4)
588 index = 3;
589 else if (agpstat & 2)
590 index = 2;
591 else if (agpstat & 1)
592 index = 1;
593 else
594 goto out;
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700595
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500596 if (agp3) {
597 index += 2;
598 if (index == 5)
599 index = 0;
600 }
601
602 out:
603 return agp_speeds[index];
604}
605
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500606static void pci_set_bus_speed(struct pci_bus *bus)
607{
608 struct pci_dev *bridge = bus->self;
609 int pos;
610
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500611 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
612 if (!pos)
613 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
614 if (pos) {
615 u32 agpstat, agpcmd;
616
617 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
618 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
619
620 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
621 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
622 }
623
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500624 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
625 if (pos) {
626 u16 status;
627 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500628
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700629 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
630 &status);
631
632 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500633 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700634 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500635 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700636 } else if (status & PCI_X_SSTATUS_133MHZ) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400637 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500638 max = PCI_SPEED_133MHz_PCIX_ECC;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400639 else
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500640 max = PCI_SPEED_133MHz_PCIX;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500641 } else {
642 max = PCI_SPEED_66MHz_PCIX;
643 }
644
645 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700646 bus->cur_bus_speed = pcix_bus_speed[
647 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500648
649 return;
650 }
651
Yijing Wangfdfe1512013-09-05 15:55:29 +0800652 if (pci_is_pcie(bridge)) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500653 u32 linkcap;
654 u16 linksta;
655
Jiang Liu59875ae2012-07-24 17:20:06 +0800656 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700657 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500658
Jiang Liu59875ae2012-07-24 17:20:06 +0800659 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500660 pcie_update_link_speed(bus, linksta);
661 }
662}
663
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700664static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
665 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666{
667 struct pci_bus *child;
668 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -0800669 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670
671 /*
672 * Allocate a new bus, and inherit stuff from the parent..
673 */
Catalin Marinas670ba0c2014-09-29 15:29:26 +0100674 child = pci_alloc_bus(parent);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700675 if (!child)
676 return NULL;
677
Linus Torvalds1da177e2005-04-16 15:20:36 -0700678 child->parent = parent;
679 child->ops = parent->ops;
Thierry Reding0cbdcfc2013-08-09 22:27:08 +0200680 child->msi = parent->msi;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700681 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200682 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700683
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400684 /* initialize some portions of the bus device, but don't register it
Yinghai Lu4f535092013-01-21 13:20:52 -0800685 * now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400686 */
687 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100688 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700689
690 /*
691 * Set up the primary, secondary and subordinate
692 * bus numbers.
693 */
Yinghai Lub918c622012-05-17 18:51:11 -0700694 child->number = child->busn_res.start = busnr;
695 child->primary = parent->busn_res.start;
696 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697
Yinghai Lu4f535092013-01-21 13:20:52 -0800698 if (!bridge) {
699 child->dev.parent = parent->bridge;
700 goto add_dev;
701 }
Yu Zhao3789fa82008-11-22 02:41:07 +0800702
703 child->self = bridge;
704 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -0800705 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000706 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500707 pci_set_bus_speed(child);
708
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800710 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
712 child->resource[i]->name = child->name;
713 }
714 bridge->subordinate = child;
715
Yinghai Lu4f535092013-01-21 13:20:52 -0800716add_dev:
717 ret = device_register(&child->dev);
718 WARN_ON(ret < 0);
719
Jiang Liu10a95742013-04-12 05:44:20 +0000720 pcibios_add_bus(child);
721
Yinghai Lu4f535092013-01-21 13:20:52 -0800722 /* Create legacy_io and legacy_mem files for this bus */
723 pci_create_legacy_files(child);
724
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 return child;
726}
727
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400728struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
729 int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730{
731 struct pci_bus *child;
732
733 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700734 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800735 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800737 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700738 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 return child;
740}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600741EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742
Rajat Jainf3dbd802014-09-02 16:26:00 -0700743static void pci_enable_crs(struct pci_dev *pdev)
744{
745 u16 root_cap = 0;
746
747 /* Enable CRS Software Visibility if supported */
748 pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap);
749 if (root_cap & PCI_EXP_RTCAP_CRSVIS)
750 pcie_capability_set_word(pdev, PCI_EXP_RTCTL,
751 PCI_EXP_RTCTL_CRSSVE);
752}
753
Linus Torvalds1da177e2005-04-16 15:20:36 -0700754/*
755 * If it's a bridge, configure it and scan the bus behind it.
756 * For CardBus bridges, we don't scan behind as the devices will
757 * be handled by the bridge driver itself.
758 *
759 * We need to process bridges in two passes -- first we scan those
760 * already configured by the BIOS and after we are done with all of
761 * them, we proceed to assigning numbers to the remaining buses in
762 * order to avoid overlaps between old and new bus numbers.
763 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500764int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765{
766 struct pci_bus *child;
767 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100768 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700769 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600770 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100771 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772
773 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600774 primary = buses & 0xFF;
775 secondary = (buses >> 8) & 0xFF;
776 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600778 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
779 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100781 if (!primary && (primary != bus->number) && secondary && subordinate) {
782 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
783 primary = bus->number;
784 }
785
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100786 /* Check if setup is sensible at all */
787 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -0700788 (primary != bus->number || secondary <= bus->number ||
Bjorn Helgaas12d87062014-09-19 11:08:40 -0600789 secondary > subordinate)) {
Yinghai Lu1965f662012-09-10 17:19:33 -0700790 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
791 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100792 broken = 1;
793 }
794
Linus Torvalds1da177e2005-04-16 15:20:36 -0700795 /* Disable MasterAbortMode during probing to avoid reporting
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700796 of bus errors (in some architectures) */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700797 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
798 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
799 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
800
Rajat Jainf3dbd802014-09-02 16:26:00 -0700801 pci_enable_crs(dev);
802
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600803 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
804 !is_cardbus && !broken) {
805 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806 /*
807 * Bus already configured by firmware, process it in the first
808 * pass and just note the configuration.
809 */
810 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000811 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812
813 /*
Andreas Noever2ed85822014-01-23 21:59:22 +0100814 * The bus might already exist for two reasons: Either we are
815 * rescanning the bus or the bus is reachable through more than
816 * one bridge. The second case can happen with the i450NX
817 * chipset.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600819 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600820 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600821 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600822 if (!child)
823 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600824 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -0700825 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -0600826 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700827 }
828
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 cmax = pci_scan_child_bus(child);
Andreas Noeverc95b0bd2014-01-23 21:59:27 +0100830 if (cmax > subordinate)
831 dev_warn(&dev->dev, "bridge has subordinate %02x but max busn %02x\n",
832 subordinate, cmax);
833 /* subordinate should equal child->busn_res.end */
834 if (subordinate > max)
835 max = subordinate;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 } else {
837 /*
838 * We need to assign a number to this bus which we always
839 * do in the second pass.
840 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700841 if (!pass) {
Andreas Noever619c8c32014-01-23 21:59:23 +0100842 if (pcibios_assign_all_busses() || broken || is_cardbus)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700843 /* Temporarily disable forwarding of the
844 configuration cycles on all bridges in
845 this bus segment to avoid possible
846 conflicts in the second pass between two
847 bridges programmed with overlapping
848 bus ranges. */
849 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
850 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000851 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700852 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700853
854 /* Clear errors */
855 pci_write_config_word(dev, PCI_STATUS, 0xffff);
856
Bjorn Helgaas7a0b33d2014-09-19 10:56:06 -0600857 /* Prevent assigning a bus number that already exists.
858 * This can happen when a bridge is hot-plugged, so in
859 * this case we only re-scan this bus. */
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800860 child = pci_find_bus(pci_domain_nr(bus), max+1);
861 if (!child) {
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100862 child = pci_add_new_bus(bus, dev, max+1);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800863 if (!child)
864 goto out;
Bjorn Helgaas12d87062014-09-19 11:08:40 -0600865 pci_bus_insert_busn_res(child, max+1, 0xff);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800866 }
Andreas Noever9a4d7d82014-01-23 21:59:21 +0100867 max++;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 buses = (buses & 0xff000000)
869 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -0700870 | ((unsigned int)(child->busn_res.start) << 8)
871 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872
873 /*
874 * yenta.c forces a secondary latency timer of 176.
875 * Copy that behaviour here.
876 */
877 if (is_cardbus) {
878 buses &= ~0xff000000;
879 buses |= CARDBUS_LATENCY_TIMER << 24;
880 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100881
Linus Torvalds1da177e2005-04-16 15:20:36 -0700882 /*
883 * We need to blast all three values with a single write.
884 */
885 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
886
887 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700888 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889 max = pci_scan_child_bus(child);
890 } else {
891 /*
892 * For CardBus bridges, we leave 4 bus numbers
893 * as cards with a PCI-to-PCI bridge can be
894 * inserted later.
895 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400896 for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100897 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700898 if (pci_find_bus(pci_domain_nr(bus),
899 max+i+1))
900 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100901 while (parent->parent) {
902 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -0700903 (parent->busn_res.end > max) &&
904 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100905 j = 1;
906 }
907 parent = parent->parent;
908 }
909 if (j) {
910 /*
911 * Often, there are two cardbus bridges
912 * -- try to leave one valid bus number
913 * for each one.
914 */
915 i /= 2;
916 break;
917 }
918 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700919 max += i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700920 }
921 /*
922 * Set the subordinate bus number to its real value.
923 */
Yinghai Lubc76b732012-05-17 18:51:13 -0700924 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
926 }
927
Gary Hadecb3576f2008-02-08 14:00:52 -0800928 sprintf(child->name,
929 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
930 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931
Bernhard Kaindld55bef512007-07-30 20:35:13 +0200932 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100933 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -0700934 if ((child->busn_res.end > bus->busn_res.end) ||
935 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +0100936 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -0700937 (child->busn_res.end < bus->number)) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400938 dev_info(&child->dev, "%pR %s hidden behind%s bridge %s %pR\n",
Yinghai Lub918c622012-05-17 18:51:11 -0700939 &child->busn_res,
940 (bus->number > child->busn_res.end &&
941 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800942 "wholly" : "partially",
943 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700944 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -0700945 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +0100946 }
947 bus = bus->parent;
948 }
949
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000950out:
951 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
952
Linus Torvalds1da177e2005-04-16 15:20:36 -0700953 return max;
954}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600955EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700956
957/*
958 * Read interrupt line and base address registers.
959 * The architecture-dependent code can tweak these, of course.
960 */
961static void pci_read_irq(struct pci_dev *dev)
962{
963 unsigned char irq;
964
965 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800966 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967 if (irq)
968 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
969 dev->irq = irq;
970}
971
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000972void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +0800973{
974 int pos;
975 u16 reg16;
Yijing Wangd0751b92015-05-21 15:05:02 +0800976 int type;
977 struct pci_dev *parent;
Yu Zhao480b93b2009-03-20 11:25:14 +0800978
979 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
980 if (!pos)
981 return;
Kenji Kaneshige0efea002009-11-05 12:05:11 +0900982 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +0800983 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +0800984 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -0500985 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
986 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yijing Wangd0751b92015-05-21 15:05:02 +0800987
988 /*
989 * A Root Port is always the upstream end of a Link. No PCIe
990 * component has two Links. Two Links are connected by a Switch
991 * that has a Port on each Link and internal logic to connect the
992 * two Ports.
993 */
994 type = pci_pcie_type(pdev);
995 if (type == PCI_EXP_TYPE_ROOT_PORT)
996 pdev->has_secondary_link = 1;
997 else if (type == PCI_EXP_TYPE_UPSTREAM ||
998 type == PCI_EXP_TYPE_DOWNSTREAM) {
999 parent = pci_upstream_bridge(pdev);
Yijing Wangb35b1df2015-08-17 18:47:58 +08001000
1001 /*
1002 * Usually there's an upstream device (Root Port or Switch
1003 * Downstream Port), but we can't assume one exists.
1004 */
1005 if (parent && !parent->has_secondary_link)
Yijing Wangd0751b92015-05-21 15:05:02 +08001006 pdev->has_secondary_link = 1;
1007 }
Yu Zhao480b93b2009-03-20 11:25:14 +08001008}
1009
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +00001010void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -07001011{
Eric W. Biederman28760482009-09-09 14:09:24 -07001012 u32 reg32;
1013
Jiang Liu59875ae2012-07-24 17:20:06 +08001014 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -07001015 if (reg32 & PCI_EXP_SLTCAP_HPC)
1016 pdev->is_hotplug_bridge = 1;
1017}
1018
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001019/**
Alex Williamson78916b02014-05-05 14:20:51 -06001020 * pci_ext_cfg_is_aliased - is ext config space just an alias of std config?
1021 * @dev: PCI device
1022 *
1023 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
1024 * when forwarding a type1 configuration request the bridge must check that
1025 * the extended register address field is zero. The bridge is not permitted
1026 * to forward the transactions and must handle it as an Unsupported Request.
1027 * Some bridges do not follow this rule and simply drop the extended register
1028 * bits, resulting in the standard config space being aliased, every 256
1029 * bytes across the entire configuration space. Test for this condition by
1030 * comparing the first dword of each potential alias to the vendor/device ID.
1031 * Known offenders:
1032 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1033 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1034 */
1035static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1036{
1037#ifdef CONFIG_PCI_QUIRKS
1038 int pos;
1039 u32 header, tmp;
1040
1041 pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1042
1043 for (pos = PCI_CFG_SPACE_SIZE;
1044 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1045 if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL
1046 || header != tmp)
1047 return false;
1048 }
1049
1050 return true;
1051#else
1052 return false;
1053#endif
1054}
1055
1056/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001057 * pci_cfg_space_size - get the configuration space size of the PCI device.
1058 * @dev: PCI device
1059 *
1060 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1061 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1062 * access it. Maybe we don't have a way to generate extended config space
1063 * accesses, or the device is behind a reverse Express bridge. So we try
1064 * reading the dword at 0x100 which must either be 0 or a valid extended
1065 * capability header.
1066 */
1067static int pci_cfg_space_size_ext(struct pci_dev *dev)
1068{
1069 u32 status;
1070 int pos = PCI_CFG_SPACE_SIZE;
1071
1072 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
1073 goto fail;
Alex Williamson78916b02014-05-05 14:20:51 -06001074 if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev))
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001075 goto fail;
1076
1077 return PCI_CFG_SPACE_EXP_SIZE;
1078
1079 fail:
1080 return PCI_CFG_SPACE_SIZE;
1081}
1082
1083int pci_cfg_space_size(struct pci_dev *dev)
1084{
1085 int pos;
1086 u32 status;
1087 u16 class;
1088
1089 class = dev->class >> 8;
1090 if (class == PCI_CLASS_BRIDGE_HOST)
1091 return pci_cfg_space_size_ext(dev);
1092
1093 if (!pci_is_pcie(dev)) {
1094 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1095 if (!pos)
1096 goto fail;
1097
1098 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1099 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1100 goto fail;
1101 }
1102
1103 return pci_cfg_space_size_ext(dev);
1104
1105 fail:
1106 return PCI_CFG_SPACE_SIZE;
1107}
1108
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +02001109#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -08001110
Michael S. Tsirkin18516172015-05-07 09:52:21 -05001111static void pci_msi_setup_pci_dev(struct pci_dev *dev)
1112{
1113 /*
1114 * Disable the MSI hardware to avoid screaming interrupts
1115 * during boot. This is the power on reset default so
1116 * usually this should be a noop.
1117 */
1118 dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI);
1119 if (dev->msi_cap)
1120 pci_msi_set_enable(dev, 0);
1121
1122 dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1123 if (dev->msix_cap)
1124 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
1125}
1126
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127/**
1128 * pci_setup_device - fill in class and map information of a device
1129 * @dev: the device structure to fill
1130 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001131 * Initialize the device structure with information about the device's
Linus Torvalds1da177e2005-04-16 15:20:36 -07001132 * vendor,class,memory and IO-space addresses,IRQ lines etc.
1133 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +08001134 * Returns 0 on success and negative if unknown type of device (not normal,
1135 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001136 */
Yu Zhao480b93b2009-03-20 11:25:14 +08001137int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001138{
1139 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +08001140 u8 hdr_type;
1141 struct pci_slot *slot;
Gabe Blackbc577d22009-10-06 10:45:19 -05001142 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001143 struct pci_bus_region region;
1144 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +08001145
1146 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1147 return -EIO;
1148
1149 dev->sysdata = dev->bus->sysdata;
1150 dev->dev.parent = dev->bus->bridge;
1151 dev->dev.bus = &pci_bus_type;
1152 dev->hdr_type = hdr_type & 0x7f;
1153 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +08001154 dev->error_state = pci_channel_io_normal;
1155 set_pcie_port_type(dev);
1156
1157 list_for_each_entry(slot, &dev->bus->slots, list)
1158 if (PCI_SLOT(dev->devfn) == slot->number)
1159 dev->slot = slot;
1160
1161 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1162 set this higher, assuming the system even supports it. */
1163 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001165 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1166 dev->bus->number, PCI_SLOT(dev->devfn),
1167 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001168
1169 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -07001170 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001171 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001172
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001173 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1174 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001175
Yu Zhao853346e2009-03-21 22:05:11 +08001176 /* need to have dev->class ready */
1177 dev->cfg_size = pci_cfg_space_size(dev);
1178
Linus Torvalds1da177e2005-04-16 15:20:36 -07001179 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001180 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001181
Michael S. Tsirkin18516172015-05-07 09:52:21 -05001182 pci_msi_setup_pci_dev(dev);
1183
Linus Torvalds1da177e2005-04-16 15:20:36 -07001184 /* Early fixups, before probing the BARs */
1185 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001186 /* device class may be changed after fixup */
1187 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001188
1189 switch (dev->hdr_type) { /* header type */
1190 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1191 if (class == PCI_CLASS_BRIDGE_PCI)
1192 goto bad;
1193 pci_read_irq(dev);
1194 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1195 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1196 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001197
1198 /*
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001199 * Do the ugly legacy mode stuff here rather than broken chip
1200 * quirk code. Legacy mode ATA controllers have fixed
1201 * addresses. These are not always echoed in BAR0-3, and
1202 * BAR0-3 in a few cases contain junk!
Alan Cox368c73d2006-10-04 00:41:26 +01001203 */
1204 if (class == PCI_CLASS_STORAGE_IDE) {
1205 u8 progif;
1206 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1207 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001208 region.start = 0x1F0;
1209 region.end = 0x1F7;
1210 res = &dev->resource[0];
1211 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001212 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001213 dev_info(&dev->dev, "legacy IDE quirk: reg 0x10: %pR\n",
1214 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001215 region.start = 0x3F6;
1216 region.end = 0x3F6;
1217 res = &dev->resource[1];
1218 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001219 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001220 dev_info(&dev->dev, "legacy IDE quirk: reg 0x14: %pR\n",
1221 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001222 }
1223 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001224 region.start = 0x170;
1225 region.end = 0x177;
1226 res = &dev->resource[2];
1227 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001228 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001229 dev_info(&dev->dev, "legacy IDE quirk: reg 0x18: %pR\n",
1230 res);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001231 region.start = 0x376;
1232 region.end = 0x376;
1233 res = &dev->resource[3];
1234 res->flags = LEGACY_IO_RESOURCE;
Yinghai Lufc279852013-12-09 22:54:40 -08001235 pcibios_bus_to_resource(dev->bus, res, &region);
Bjorn Helgaas075eb9e2014-03-05 14:07:03 -07001236 dev_info(&dev->dev, "legacy IDE quirk: reg 0x1c: %pR\n",
1237 res);
Alan Cox368c73d2006-10-04 00:41:26 +01001238 }
1239 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001240 break;
1241
1242 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1243 if (class != PCI_CLASS_BRIDGE_PCI)
1244 goto bad;
1245 /* The PCI-to-PCI bridge spec requires that subtractive
1246 decoding (i.e. transparent) bridge must have programming
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001247 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001248 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001249 dev->transparent = ((dev->class & 0xff) == 1);
1250 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001251 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001252 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1253 if (pos) {
1254 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1255 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1256 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001257 break;
1258
1259 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1260 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1261 goto bad;
1262 pci_read_irq(dev);
1263 pci_read_bases(dev, 1, 0);
1264 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1265 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1266 break;
1267
1268 default: /* unknown header */
Ryan Desfosses227f0642014-04-18 20:13:50 -04001269 dev_err(&dev->dev, "unknown header type %02x, ignoring device\n",
1270 dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001271 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001272
1273 bad:
Ryan Desfosses227f0642014-04-18 20:13:50 -04001274 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header type %02x)\n",
1275 dev->class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001276 dev->class = PCI_CLASS_NOT_DEFINED;
1277 }
1278
1279 /* We found a fine healthy device, go go go... */
1280 return 0;
1281}
1282
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001283static struct hpp_type0 pci_default_type0 = {
1284 .revision = 1,
1285 .cache_line_size = 8,
1286 .latency_timer = 0x40,
1287 .enable_serr = 0,
1288 .enable_perr = 0,
1289};
1290
1291static void program_hpp_type0(struct pci_dev *dev, struct hpp_type0 *hpp)
1292{
1293 u16 pci_cmd, pci_bctl;
1294
Bjorn Helgaasc6285fc2014-08-29 18:10:19 -06001295 if (!hpp)
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001296 hpp = &pci_default_type0;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001297
1298 if (hpp->revision > 1) {
1299 dev_warn(&dev->dev,
1300 "PCI settings rev %d not supported; using defaults\n",
1301 hpp->revision);
1302 hpp = &pci_default_type0;
1303 }
1304
1305 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, hpp->cache_line_size);
1306 pci_write_config_byte(dev, PCI_LATENCY_TIMER, hpp->latency_timer);
1307 pci_read_config_word(dev, PCI_COMMAND, &pci_cmd);
1308 if (hpp->enable_serr)
1309 pci_cmd |= PCI_COMMAND_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001310 if (hpp->enable_perr)
1311 pci_cmd |= PCI_COMMAND_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001312 pci_write_config_word(dev, PCI_COMMAND, pci_cmd);
1313
1314 /* Program bridge control value */
1315 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
1316 pci_write_config_byte(dev, PCI_SEC_LATENCY_TIMER,
1317 hpp->latency_timer);
1318 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &pci_bctl);
1319 if (hpp->enable_serr)
1320 pci_bctl |= PCI_BRIDGE_CTL_SERR;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001321 if (hpp->enable_perr)
1322 pci_bctl |= PCI_BRIDGE_CTL_PARITY;
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001323 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, pci_bctl);
1324 }
1325}
1326
1327static void program_hpp_type1(struct pci_dev *dev, struct hpp_type1 *hpp)
1328{
1329 if (hpp)
1330 dev_warn(&dev->dev, "PCI-X settings not supported\n");
1331}
1332
1333static void program_hpp_type2(struct pci_dev *dev, struct hpp_type2 *hpp)
1334{
1335 int pos;
1336 u32 reg32;
1337
1338 if (!hpp)
1339 return;
1340
1341 if (hpp->revision > 1) {
1342 dev_warn(&dev->dev, "PCIe settings rev %d not supported\n",
1343 hpp->revision);
1344 return;
1345 }
1346
Bjorn Helgaas302328c2014-09-03 13:26:29 -06001347 /*
1348 * Don't allow _HPX to change MPS or MRRS settings. We manage
1349 * those to make sure they're consistent with the rest of the
1350 * platform.
1351 */
1352 hpp->pci_exp_devctl_and |= PCI_EXP_DEVCTL_PAYLOAD |
1353 PCI_EXP_DEVCTL_READRQ;
1354 hpp->pci_exp_devctl_or &= ~(PCI_EXP_DEVCTL_PAYLOAD |
1355 PCI_EXP_DEVCTL_READRQ);
1356
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001357 /* Initialize Device Control Register */
1358 pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
1359 ~hpp->pci_exp_devctl_and, hpp->pci_exp_devctl_or);
1360
1361 /* Initialize Link Control Register */
Yinghai Lu7a1562d2014-11-11 12:09:46 -08001362 if (pcie_cap_has_lnkctl(dev))
Bjorn Helgaas589fcc22014-09-12 20:02:00 -06001363 pcie_capability_clear_and_set_word(dev, PCI_EXP_LNKCTL,
1364 ~hpp->pci_exp_lnkctl_and, hpp->pci_exp_lnkctl_or);
1365
1366 /* Find Advanced Error Reporting Enhanced Capability */
1367 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
1368 if (!pos)
1369 return;
1370
1371 /* Initialize Uncorrectable Error Mask Register */
1372 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, &reg32);
1373 reg32 = (reg32 & hpp->unc_err_mask_and) | hpp->unc_err_mask_or;
1374 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, reg32);
1375
1376 /* Initialize Uncorrectable Error Severity Register */
1377 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, &reg32);
1378 reg32 = (reg32 & hpp->unc_err_sever_and) | hpp->unc_err_sever_or;
1379 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, reg32);
1380
1381 /* Initialize Correctable Error Mask Register */
1382 pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg32);
1383 reg32 = (reg32 & hpp->cor_err_mask_and) | hpp->cor_err_mask_or;
1384 pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg32);
1385
1386 /* Initialize Advanced Error Capabilities and Control Register */
1387 pci_read_config_dword(dev, pos + PCI_ERR_CAP, &reg32);
1388 reg32 = (reg32 & hpp->adv_err_cap_and) | hpp->adv_err_cap_or;
1389 pci_write_config_dword(dev, pos + PCI_ERR_CAP, reg32);
1390
1391 /*
1392 * FIXME: The following two registers are not supported yet.
1393 *
1394 * o Secondary Uncorrectable Error Severity Register
1395 * o Secondary Uncorrectable Error Mask Register
1396 */
1397}
1398
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001399static void pci_configure_device(struct pci_dev *dev)
1400{
1401 struct hotplug_params hpp;
1402 int ret;
1403
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001404 memset(&hpp, 0, sizeof(hpp));
1405 ret = pci_get_hp_params(dev, &hpp);
1406 if (ret)
1407 return;
1408
1409 program_hpp_type2(dev, hpp.t2);
1410 program_hpp_type1(dev, hpp.t1);
1411 program_hpp_type0(dev, hpp.t0);
1412}
1413
Zhao, Yu201de562008-10-13 19:49:55 +08001414static void pci_release_capabilities(struct pci_dev *dev)
1415{
1416 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001417 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001418 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001419}
1420
Linus Torvalds1da177e2005-04-16 15:20:36 -07001421/**
1422 * pci_release_dev - free a pci device structure when all users of it are finished.
1423 * @dev: device that's been disconnected
1424 *
1425 * Will be called only by the device core when all users of this pci device are
1426 * done.
1427 */
1428static void pci_release_dev(struct device *dev)
1429{
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001430 struct pci_dev *pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001431
Rafael J. Wysocki04480092014-02-01 15:38:29 +01001432 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001433 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001434 pci_release_of_node(pci_dev);
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001435 pcibios_release_device(pci_dev);
Gu Zheng8b1fce02013-05-25 21:48:31 +08001436 pci_bus_put(pci_dev->bus);
Alex Williamson782a9852014-05-20 08:53:21 -06001437 kfree(pci_dev->driver_override);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001438 kfree(pci_dev);
1439}
1440
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001441struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
Michael Ellerman65891212007-04-05 17:19:08 +10001442{
1443 struct pci_dev *dev;
1444
1445 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1446 if (!dev)
1447 return NULL;
1448
Michael Ellerman65891212007-04-05 17:19:08 +10001449 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00001450 dev->dev.type = &pci_dev_type;
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001451 dev->bus = pci_bus_get(bus);
Michael Ellerman65891212007-04-05 17:19:08 +10001452
1453 return dev;
1454}
Gu Zheng3c6e6ae2013-05-25 21:48:30 +08001455EXPORT_SYMBOL(pci_alloc_dev);
1456
Yinghai Luefdc87d2012-01-27 10:55:10 -08001457bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001458 int crs_timeout)
Yinghai Luefdc87d2012-01-27 10:55:10 -08001459{
1460 int delay = 1;
1461
1462 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1463 return false;
1464
1465 /* some broken boards return 0 or ~0 if a slot is empty: */
1466 if (*l == 0xffffffff || *l == 0x00000000 ||
1467 *l == 0x0000ffff || *l == 0xffff0000)
1468 return false;
1469
Rajat Jain89665a62014-09-08 14:19:49 -07001470 /*
1471 * Configuration Request Retry Status. Some root ports return the
1472 * actual device ID instead of the synthetic ID (0xFFFF) required
1473 * by the PCIe spec. Ignore the device ID and only check for
1474 * (vendor id == 1).
1475 */
1476 while ((*l & 0xffff) == 0x0001) {
Yinghai Luefdc87d2012-01-27 10:55:10 -08001477 if (!crs_timeout)
1478 return false;
1479
1480 msleep(delay);
1481 delay *= 2;
1482 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1483 return false;
1484 /* Card hasn't responded in 60 seconds? Must be stuck. */
1485 if (delay > crs_timeout) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001486 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not responding\n",
1487 pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
1488 PCI_FUNC(devfn));
Yinghai Luefdc87d2012-01-27 10:55:10 -08001489 return false;
1490 }
1491 }
1492
1493 return true;
1494}
1495EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1496
Linus Torvalds1da177e2005-04-16 15:20:36 -07001497/*
1498 * Read the config data for a PCI device, sanity-check it
1499 * and fill in the dev structure...
1500 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001501static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502{
1503 struct pci_dev *dev;
1504 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505
Yinghai Luefdc87d2012-01-27 10:55:10 -08001506 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507 return NULL;
1508
Gu Zheng8b1fce02013-05-25 21:48:31 +08001509 dev = pci_alloc_dev(bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510 if (!dev)
1511 return NULL;
1512
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514 dev->vendor = l & 0xffff;
1515 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001516
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001517 pci_set_of_node(dev);
1518
Yu Zhao480b93b2009-03-20 11:25:14 +08001519 if (pci_setup_device(dev)) {
Gu Zheng8b1fce02013-05-25 21:48:31 +08001520 pci_bus_put(dev->bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521 kfree(dev);
1522 return NULL;
1523 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001524
1525 return dev;
1526}
1527
Zhao, Yu201de562008-10-13 19:49:55 +08001528static void pci_init_capabilities(struct pci_dev *dev)
1529{
1530 /* MSI/MSI-X list */
1531 pci_msi_init_pci_dev(dev);
1532
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001533 /* Buffers for saving PCIe and PCI-X capabilities */
1534 pci_allocate_cap_save_buffers(dev);
1535
Zhao, Yu201de562008-10-13 19:49:55 +08001536 /* Power Management */
1537 pci_pm_init(dev);
1538
1539 /* Vital Product Data */
1540 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001541
1542 /* Alternative Routing-ID Forwarding */
Yijing Wang31ab2472013-01-15 11:12:17 +08001543 pci_configure_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001544
1545 /* Single Root I/O Virtualization */
1546 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001547
1548 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001549 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001550}
1551
Sam Ravnborg96bde062007-03-26 21:53:30 -08001552void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001553{
Yinghai Lu4f535092013-01-21 13:20:52 -08001554 int ret;
1555
Bjorn Helgaas6cd33642014-08-27 14:29:47 -06001556 pci_configure_device(dev);
1557
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558 device_initialize(&dev->dev);
1559 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560
Yinghai Lu7629d192013-01-21 13:20:44 -08001561 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001563 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001564 dev->dev.coherent_dma_mask = 0xffffffffull;
Murali Karicheride335bb42015-03-03 12:52:13 -05001565 of_pci_dma_configure(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001567 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001568 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001569
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570 /* Fix up broken headers */
1571 pci_fixup_device(pci_fixup_header, dev);
1572
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001573 /* moved out from quirk header fixup code */
1574 pci_reassigndev_resource_alignment(dev);
1575
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001576 /* Clear the state_saved flag. */
1577 dev->state_saved = false;
1578
Zhao, Yu201de562008-10-13 19:49:55 +08001579 /* Initialize various capabilities */
1580 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001581
Linus Torvalds1da177e2005-04-16 15:20:36 -07001582 /*
1583 * Add the device to our list of discovered devices
1584 * and the bus list for fixup functions, etc.
1585 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001586 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001588 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08001589
Yinghai Lu4f535092013-01-21 13:20:52 -08001590 ret = pcibios_add_device(dev);
1591 WARN_ON(ret < 0);
1592
1593 /* Notifier could use PCI capabilities */
1594 dev->match_driver = false;
1595 ret = device_add(&dev->dev);
1596 WARN_ON(ret < 0);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001597}
1598
Bjorn Helgaas10874f52014-04-14 16:11:40 -06001599struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001600{
1601 struct pci_dev *dev;
1602
Trent Piepho90bdb312009-03-20 14:56:00 -06001603 dev = pci_get_slot(bus, devfn);
1604 if (dev) {
1605 pci_dev_put(dev);
1606 return dev;
1607 }
1608
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001609 dev = pci_scan_device(bus, devfn);
1610 if (!dev)
1611 return NULL;
1612
1613 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001614
1615 return dev;
1616}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001617EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001619static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001620{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001621 int pos;
1622 u16 cap = 0;
1623 unsigned next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001624
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001625 if (pci_ari_enabled(bus)) {
1626 if (!dev)
1627 return 0;
1628 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1629 if (!pos)
1630 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001631
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001632 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1633 next_fn = PCI_ARI_CAP_NFN(cap);
1634 if (next_fn <= fn)
1635 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001636
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001637 return next_fn;
1638 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001639
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001640 /* dev may be NULL for non-contiguous multifunction devices */
1641 if (!dev || dev->multifunction)
1642 return (fn + 1) % 8;
1643
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001644 return 0;
1645}
1646
1647static int only_one_child(struct pci_bus *bus)
1648{
1649 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001650
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001651 if (!parent || !pci_is_pcie(parent))
1652 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08001653 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001654 return 1;
Yijing Wang777e61e2015-05-21 15:05:04 +08001655 if (parent->has_secondary_link &&
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001656 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001657 return 1;
1658 return 0;
1659}
1660
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661/**
1662 * pci_scan_slot - scan a PCI slot on a bus for devices.
1663 * @bus: PCI bus to scan
1664 * @devfn: slot number to scan (must have zero function.)
1665 *
1666 * Scan a PCI slot on the specified PCI bus for devices, adding
1667 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001668 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001669 *
1670 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001671 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001672int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001674 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001675 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001676
1677 if (only_one_child(bus) && (devfn > 0))
1678 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001679
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001680 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001681 if (!dev)
1682 return 0;
1683 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001684 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001686 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001687 dev = pci_scan_single_device(bus, devfn + fn);
1688 if (dev) {
1689 if (!dev->is_added)
1690 nr++;
1691 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692 }
1693 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001694
Shaohua Li149e1632008-07-23 10:32:31 +08001695 /* only one slot has pcie device */
1696 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001697 pcie_aspm_init_link_state(bus->self);
1698
Linus Torvalds1da177e2005-04-16 15:20:36 -07001699 return nr;
1700}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001701EXPORT_SYMBOL(pci_scan_slot);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001702
Jon Masonb03e7492011-07-20 15:20:54 -05001703static int pcie_find_smpss(struct pci_dev *dev, void *data)
1704{
1705 u8 *smpss = data;
1706
1707 if (!pci_is_pcie(dev))
1708 return 0;
1709
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001710 /*
1711 * We don't have a way to change MPS settings on devices that have
1712 * drivers attached. A hot-added device might support only the minimum
1713 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
1714 * where devices may be hot-added, we limit the fabric MPS to 128 so
1715 * hot-added devices will work correctly.
1716 *
1717 * However, if we hot-add a device to a slot directly below a Root
1718 * Port, it's impossible for there to be other existing devices below
1719 * the port. We don't limit the MPS in this case because we can
1720 * reconfigure MPS on both the Root Port and the hot-added device,
1721 * and there are no other devices involved.
1722 *
1723 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
Jon Masonb03e7492011-07-20 15:20:54 -05001724 */
Yijing Wangd4aa68f2013-08-22 11:24:47 +08001725 if (dev->is_hotplug_bridge &&
1726 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
Jon Masonb03e7492011-07-20 15:20:54 -05001727 *smpss = 0;
1728
1729 if (*smpss > dev->pcie_mpss)
1730 *smpss = dev->pcie_mpss;
1731
1732 return 0;
1733}
1734
1735static void pcie_write_mps(struct pci_dev *dev, int mps)
1736{
Jon Mason62f392e2011-10-14 14:56:14 -05001737 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001738
1739 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001740 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001741
Yijing Wang62f87c02012-07-24 17:20:03 +08001742 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1743 dev->bus->self)
Jon Mason62f392e2011-10-14 14:56:14 -05001744 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001745 * downstream communication will never be larger than
1746 * the MRRS. So, the MPS only needs to be configured
1747 * for the upstream communication. This being the case,
1748 * walk from the top down and set the MPS of the child
1749 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001750 *
1751 * Configure the device MPS with the smaller of the
1752 * device MPSS or the bridge MPS (which is assumed to be
1753 * properly configured at this point to the largest
1754 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001755 */
Jon Mason62f392e2011-10-14 14:56:14 -05001756 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001757 }
1758
1759 rc = pcie_set_mps(dev, mps);
1760 if (rc)
1761 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1762}
1763
Jon Mason62f392e2011-10-14 14:56:14 -05001764static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001765{
Jon Mason62f392e2011-10-14 14:56:14 -05001766 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001767
Jon Masoned2888e2011-09-08 16:41:18 -05001768 /* In the "safe" case, do not configure the MRRS. There appear to be
1769 * issues with setting MRRS to 0 on a number of devices.
1770 */
Jon Masoned2888e2011-09-08 16:41:18 -05001771 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1772 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001773
Jon Masoned2888e2011-09-08 16:41:18 -05001774 /* For Max performance, the MRRS must be set to the largest supported
1775 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001776 * device or the bus can support. This should already be properly
1777 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001778 */
Jon Mason62f392e2011-10-14 14:56:14 -05001779 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001780
1781 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001782 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001783 * If the MRRS value provided is not acceptable (e.g., too large),
1784 * shrink the value until it is acceptable to the HW.
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001785 */
Jon Masonb03e7492011-07-20 15:20:54 -05001786 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1787 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001788 if (!rc)
1789 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001790
Jon Mason62f392e2011-10-14 14:56:14 -05001791 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001792 mrrs /= 2;
1793 }
Jon Mason62f392e2011-10-14 14:56:14 -05001794
1795 if (mrrs < 128)
Ryan Desfosses227f0642014-04-18 20:13:50 -04001796 dev_err(&dev->dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001797}
1798
Yijing Wang5895af72013-08-26 16:33:06 +08001799static void pcie_bus_detect_mps(struct pci_dev *dev)
1800{
1801 struct pci_dev *bridge = dev->bus->self;
1802 int mps, p_mps;
1803
1804 if (!bridge)
1805 return;
1806
1807 mps = pcie_get_mps(dev);
1808 p_mps = pcie_get_mps(bridge);
1809
1810 if (mps != p_mps)
1811 dev_warn(&dev->dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1812 mps, pci_name(bridge), p_mps);
1813}
1814
Jon Masonb03e7492011-07-20 15:20:54 -05001815static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1816{
Jon Masona513a992011-10-14 14:56:16 -05001817 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001818
1819 if (!pci_is_pcie(dev))
1820 return 0;
1821
Yijing Wang5895af72013-08-26 16:33:06 +08001822 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
1823 pcie_bus_detect_mps(dev);
1824 return 0;
1825 }
1826
Jon Masona513a992011-10-14 14:56:16 -05001827 mps = 128 << *(u8 *)data;
1828 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001829
1830 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001831 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001832
Ryan Desfosses227f0642014-04-18 20:13:50 -04001833 dev_info(&dev->dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
1834 pcie_get_mps(dev), 128 << dev->pcie_mpss,
Jon Masona513a992011-10-14 14:56:16 -05001835 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001836
1837 return 0;
1838}
1839
Jon Masona513a992011-10-14 14:56:16 -05001840/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001841 * parents then children fashion. If this changes, then this code will not
1842 * work as designed.
1843 */
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001844void pcie_bus_configure_settings(struct pci_bus *bus)
Jon Masonb03e7492011-07-20 15:20:54 -05001845{
Bjorn Helgaas1e358f92014-04-29 12:51:55 -06001846 u8 smpss = 0;
Jon Masonb03e7492011-07-20 15:20:54 -05001847
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001848 if (!bus->self)
1849 return;
1850
Jon Masonb03e7492011-07-20 15:20:54 -05001851 if (!pci_is_pcie(bus->self))
1852 return;
1853
Jon Mason5f39e672011-10-03 09:50:20 -05001854 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
Jon Mason33154722013-08-26 16:33:05 +08001855 * to be aware of the MPS of the destination. To work around this,
Jon Mason5f39e672011-10-03 09:50:20 -05001856 * simply force the MPS of the entire system to the smallest possible.
1857 */
1858 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1859 smpss = 0;
1860
Jon Masonb03e7492011-07-20 15:20:54 -05001861 if (pcie_bus_config == PCIE_BUS_SAFE) {
Bjorn Helgaasa58674f2013-08-22 11:24:44 +08001862 smpss = bus->self->pcie_mpss;
Jon Mason5f39e672011-10-03 09:50:20 -05001863
Jon Masonb03e7492011-07-20 15:20:54 -05001864 pcie_find_smpss(bus->self, &smpss);
1865 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1866 }
1867
1868 pcie_bus_configure_set(bus->self, &smpss);
1869 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1870}
Jon Masondebc3b72011-08-02 00:01:18 -05001871EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05001872
Bill Pemberton15856ad2012-11-21 15:35:00 -05001873unsigned int pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001874{
Yinghai Lub918c622012-05-17 18:51:11 -07001875 unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876 struct pci_dev *dev;
1877
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001878 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001879
1880 /* Go find them, Rover! */
1881 for (devfn = 0; devfn < 0x100; devfn += 8)
1882 pci_scan_slot(bus, devfn);
1883
Yu Zhaoa28724b2009-03-20 11:25:13 +08001884 /* Reserve buses for SR-IOV capability. */
1885 max += pci_iov_bus_range(bus);
1886
Linus Torvalds1da177e2005-04-16 15:20:36 -07001887 /*
1888 * After performing arch-dependent fixup of the bus, look behind
1889 * all PCI-to-PCI bridges on this bus.
1890 */
Alex Chiang74710de2009-03-20 14:56:10 -06001891 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001892 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001893 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00001894 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06001895 }
1896
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001897 for (pass = 0; pass < 2; pass++)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001898 list_for_each_entry(dev, &bus->devices, bus_list) {
Yijing Wang6788a512014-05-04 12:23:38 +08001899 if (pci_is_bridge(dev))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001900 max = pci_scan_bridge(bus, dev, max, pass);
1901 }
1902
1903 /*
1904 * We've scanned the bus and so we know all about what's on
1905 * the other side of any bridges that may be on this bus plus
1906 * any devices.
1907 *
1908 * Return how far we've got finding sub-buses.
1909 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001910 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001911 return max;
1912}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001913EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001914
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001915/**
1916 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
1917 * @bridge: Host bridge to set up.
1918 *
1919 * Default empty implementation. Replace with an architecture-specific setup
1920 * routine, if necessary.
1921 */
1922int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
1923{
1924 return 0;
1925}
1926
Jiang Liu10a95742013-04-12 05:44:20 +00001927void __weak pcibios_add_bus(struct pci_bus *bus)
1928{
1929}
1930
1931void __weak pcibios_remove_bus(struct pci_bus *bus)
1932{
1933}
1934
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001935struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1936 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001937{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001938 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001939 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001940 struct pci_bus *b, *b2;
Jiang Liu14d76b62015-02-05 13:44:44 +08001941 struct resource_entry *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001942 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001943 resource_size_t offset;
1944 char bus_addr[64];
1945 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001946
Catalin Marinas670ba0c2014-09-29 15:29:26 +01001947 b = pci_alloc_bus(NULL);
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001948 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07001949 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950
1951 b->sysdata = sysdata;
1952 b->ops = ops;
Yinghai Lu4f535092013-01-21 13:20:52 -08001953 b->number = b->busn_res.start = bus;
Catalin Marinas670ba0c2014-09-29 15:29:26 +01001954 pci_bus_assign_domain_nr(b, parent);
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001955 b2 = pci_find_bus(pci_domain_nr(b), bus);
1956 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001957 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001958 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001959 goto err_out;
1960 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001961
Yinghai Lu7b543662012-04-02 18:31:53 -07001962 bridge = pci_alloc_host_bridge(b);
1963 if (!bridge)
1964 goto err_out;
1965
1966 bridge->dev.parent = parent;
Jiang Liu70efde22013-06-07 16:16:51 -06001967 bridge->dev.release = pci_release_host_bridge_dev;
Yinghai Lu7b543662012-04-02 18:31:53 -07001968 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001969 error = pcibios_root_bridge_prepare(bridge);
Jiang Liu343df772013-06-07 01:10:08 +08001970 if (error) {
1971 kfree(bridge);
1972 goto err_out;
1973 }
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001974
Yinghai Lu7b543662012-04-02 18:31:53 -07001975 error = device_register(&bridge->dev);
Jiang Liu343df772013-06-07 01:10:08 +08001976 if (error) {
1977 put_device(&bridge->dev);
1978 goto err_out;
1979 }
Yinghai Lu7b543662012-04-02 18:31:53 -07001980 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001981 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001982 pci_set_bus_of_node(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001983
Yinghai Lu0d358f22008-02-19 03:20:41 -08001984 if (!parent)
1985 set_dev_node(b->bridge, pcibus_to_node(b));
1986
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001987 b->dev.class = &pcibus_class;
1988 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001989 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001990 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001991 if (error)
1992 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001993
Jiang Liu10a95742013-04-12 05:44:20 +00001994 pcibios_add_bus(b);
1995
Linus Torvalds1da177e2005-04-16 15:20:36 -07001996 /* Create legacy_io and legacy_mem files for this bus */
1997 pci_create_legacy_files(b);
1998
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001999 if (parent)
2000 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
2001 else
2002 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
2003
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002004 /* Add initial resources to the bus */
Jiang Liu14d76b62015-02-05 13:44:44 +08002005 resource_list_for_each_entry_safe(window, n, resources) {
2006 list_move_tail(&window->node, &bridge->windows);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002007 res = window->res;
2008 offset = window->offset;
Yinghai Luf848ffb2012-05-17 18:51:12 -07002009 if (res->flags & IORESOURCE_BUS)
2010 pci_bus_insert_busn_res(b, bus, res->end);
2011 else
2012 pci_bus_add_resource(b, res, 0);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07002013 if (offset) {
2014 if (resource_type(res) == IORESOURCE_IO)
2015 fmt = " (bus address [%#06llx-%#06llx])";
2016 else
2017 fmt = " (bus address [%#010llx-%#010llx])";
2018 snprintf(bus_addr, sizeof(bus_addr), fmt,
2019 (unsigned long long) (res->start - offset),
2020 (unsigned long long) (res->end - offset));
2021 } else
2022 bus_addr[0] = '\0';
2023 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06002024 }
2025
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07002026 down_write(&pci_bus_sem);
2027 list_add_tail(&b->node, &pci_root_buses);
2028 up_write(&pci_bus_sem);
2029
Linus Torvalds1da177e2005-04-16 15:20:36 -07002030 return b;
2031
Linus Torvalds1da177e2005-04-16 15:20:36 -07002032class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07002033 put_device(&bridge->dev);
2034 device_unregister(&bridge->dev);
Yinghai Lu7b543662012-04-02 18:31:53 -07002035err_out:
2036 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002037 return NULL;
2038}
Ray Juie6b29de2015-04-08 11:21:33 -07002039EXPORT_SYMBOL_GPL(pci_create_root_bus);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10002040
Yinghai Lu98a35832012-05-18 11:35:50 -06002041int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
2042{
2043 struct resource *res = &b->busn_res;
2044 struct resource *parent_res, *conflict;
2045
2046 res->start = bus;
2047 res->end = bus_max;
2048 res->flags = IORESOURCE_BUS;
2049
2050 if (!pci_is_root_bus(b))
2051 parent_res = &b->parent->busn_res;
2052 else {
2053 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
2054 res->flags |= IORESOURCE_PCI_FIXED;
2055 }
2056
Andreas Noeverced04d12014-01-23 21:59:24 +01002057 conflict = request_resource_conflict(parent_res, res);
Yinghai Lu98a35832012-05-18 11:35:50 -06002058
2059 if (conflict)
2060 dev_printk(KERN_DEBUG, &b->dev,
2061 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
2062 res, pci_is_root_bus(b) ? "domain " : "",
2063 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06002064
2065 return conflict == NULL;
2066}
2067
2068int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
2069{
2070 struct resource *res = &b->busn_res;
2071 struct resource old_res = *res;
2072 resource_size_t size;
2073 int ret;
2074
2075 if (res->start > bus_max)
2076 return -EINVAL;
2077
2078 size = bus_max - res->start + 1;
2079 ret = adjust_resource(res, res->start, size);
2080 dev_printk(KERN_DEBUG, &b->dev,
2081 "busn_res: %pR end %s updated to %02x\n",
2082 &old_res, ret ? "can not be" : "is", bus_max);
2083
2084 if (!ret && !res->parent)
2085 pci_bus_insert_busn_res(b, res->start, res->end);
2086
2087 return ret;
2088}
2089
2090void pci_bus_release_busn_res(struct pci_bus *b)
2091{
2092 struct resource *res = &b->busn_res;
2093 int ret;
2094
2095 if (!res->flags || !res->parent)
2096 return;
2097
2098 ret = release_resource(res);
2099 dev_printk(KERN_DEBUG, &b->dev,
2100 "busn_res: %pR %s released\n",
2101 res, ret ? "can not be" : "is");
2102}
2103
Bill Pemberton15856ad2012-11-21 15:35:00 -05002104struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002105 struct pci_ops *ops, void *sysdata, struct list_head *resources)
2106{
Jiang Liu14d76b62015-02-05 13:44:44 +08002107 struct resource_entry *window;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002108 bool found = false;
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002109 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07002110 int max;
2111
Jiang Liu14d76b62015-02-05 13:44:44 +08002112 resource_list_for_each_entry(window, resources)
Yinghai Lu4d99f522012-05-17 18:51:12 -07002113 if (window->res->flags & IORESOURCE_BUS) {
2114 found = true;
2115 break;
2116 }
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002117
2118 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
2119 if (!b)
2120 return NULL;
2121
Yinghai Lu4d99f522012-05-17 18:51:12 -07002122 if (!found) {
2123 dev_info(&b->dev,
2124 "No busn resource found for root bus, will use [bus %02x-ff]\n",
2125 bus);
2126 pci_bus_insert_busn_res(b, bus, 255);
2127 }
2128
2129 max = pci_scan_child_bus(b);
2130
2131 if (!found)
2132 pci_bus_update_busn_res_end(b, max);
2133
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06002134 return b;
2135}
2136EXPORT_SYMBOL(pci_scan_root_bus);
2137
Bill Pemberton15856ad2012-11-21 15:35:00 -05002138struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002139 void *sysdata)
2140{
2141 LIST_HEAD(resources);
2142 struct pci_bus *b;
2143
2144 pci_add_resource(&resources, &ioport_resource);
2145 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07002146 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002147 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
2148 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07002149 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06002150 } else {
2151 pci_free_resource_list(&resources);
2152 }
2153 return b;
2154}
2155EXPORT_SYMBOL(pci_scan_bus);
2156
Alex Chiang3ed4fd92009-03-20 14:56:25 -06002157/**
Yinghai Lu2f320522012-01-21 02:08:22 -08002158 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
2159 * @bridge: PCI bridge for the bus to scan
2160 *
2161 * Scan a PCI bus and child buses for new devices, add them,
2162 * and enable them, resizing bridge mmio/io resource if necessary
2163 * and possible. The caller must ensure the child devices are already
2164 * removed for resizing to occur.
2165 *
2166 * Returns the max number of subordinate bus discovered.
2167 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002168unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
Yinghai Lu2f320522012-01-21 02:08:22 -08002169{
2170 unsigned int max;
2171 struct pci_bus *bus = bridge->subordinate;
2172
2173 max = pci_scan_child_bus(bus);
2174
2175 pci_assign_unassigned_bridge_resources(bridge);
2176
2177 pci_bus_add_devices(bus);
2178
2179 return max;
2180}
2181
Yinghai Lua5213a32012-10-30 14:31:21 -06002182/**
2183 * pci_rescan_bus - scan a PCI bus for devices.
2184 * @bus: PCI bus to scan
2185 *
2186 * Scan a PCI bus and child buses for new devices, adds them,
2187 * and enables them.
2188 *
2189 * Returns the max number of subordinate bus discovered.
2190 */
Bjorn Helgaas10874f52014-04-14 16:11:40 -06002191unsigned int pci_rescan_bus(struct pci_bus *bus)
Yinghai Lua5213a32012-10-30 14:31:21 -06002192{
2193 unsigned int max;
2194
2195 max = pci_scan_child_bus(bus);
2196 pci_assign_unassigned_bus_resources(bus);
2197 pci_bus_add_devices(bus);
2198
2199 return max;
2200}
2201EXPORT_SYMBOL_GPL(pci_rescan_bus);
2202
Rafael J. Wysocki9d169472014-01-10 15:22:18 +01002203/*
2204 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
2205 * routines should always be executed under this mutex.
2206 */
2207static DEFINE_MUTEX(pci_rescan_remove_lock);
2208
2209void pci_lock_rescan_remove(void)
2210{
2211 mutex_lock(&pci_rescan_remove_lock);
2212}
2213EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
2214
2215void pci_unlock_rescan_remove(void)
2216{
2217 mutex_unlock(&pci_rescan_remove_lock);
2218}
2219EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
2220
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002221static int __init pci_sort_bf_cmp(const struct device *d_a,
2222 const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002223{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002224 const struct pci_dev *a = to_pci_dev(d_a);
2225 const struct pci_dev *b = to_pci_dev(d_b);
2226
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002227 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
2228 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
2229
2230 if (a->bus->number < b->bus->number) return -1;
2231 else if (a->bus->number > b->bus->number) return 1;
2232
2233 if (a->devfn < b->devfn) return -1;
2234 else if (a->devfn > b->devfn) return 1;
2235
2236 return 0;
2237}
2238
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08002239void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002240{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05002241 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05002242}