blob: 0a3c1c20115c127b1b827783042cc2385762a2d1 [file] [log] [blame]
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001/*
2 * arch/powerpc/kernel/mpic.c
3 *
4 * Driver for interrupt controllers following the OpenPIC standard, the
5 * common implementation beeing IBM's MPIC. This driver also can deal
6 * with various broken implementations of this HW.
7 *
8 * Copyright (C) 2004 Benjamin Herrenschmidt, IBM Corp.
Scott Wood22d168c2011-03-24 16:43:54 -05009 * Copyright 2010-2011 Freescale Semiconductor, Inc.
Paul Mackerras14cf11a2005-09-26 16:04:21 +100010 *
11 * This file is subject to the terms and conditions of the GNU General Public
12 * License. See the file COPYING in the main directory of this archive
13 * for more details.
14 */
15
16#undef DEBUG
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +110017#undef DEBUG_IPI
18#undef DEBUG_IRQ
19#undef DEBUG_LOW
Paul Mackerras14cf11a2005-09-26 16:04:21 +100020
Paul Mackerras14cf11a2005-09-26 16:04:21 +100021#include <linux/types.h>
22#include <linux/kernel.h>
23#include <linux/init.h>
24#include <linux/irq.h>
25#include <linux/smp.h>
26#include <linux/interrupt.h>
27#include <linux/bootmem.h>
28#include <linux/spinlock.h>
29#include <linux/pci.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Paul Mackerras14cf11a2005-09-26 16:04:21 +100031
32#include <asm/ptrace.h>
33#include <asm/signal.h>
34#include <asm/io.h>
35#include <asm/pgtable.h>
36#include <asm/irq.h>
37#include <asm/machdep.h>
38#include <asm/mpic.h>
39#include <asm/smp.h>
40
Michael Ellermana7de7c72007-05-08 12:58:36 +100041#include "mpic.h"
42
Paul Mackerras14cf11a2005-09-26 16:04:21 +100043#ifdef DEBUG
44#define DBG(fmt...) printk(fmt)
45#else
46#define DBG(fmt...)
47#endif
48
49static struct mpic *mpics;
50static struct mpic *mpic_primary;
Thomas Gleixner203041a2010-02-18 02:23:18 +000051static DEFINE_RAW_SPINLOCK(mpic_lock);
Paul Mackerras14cf11a2005-09-26 16:04:21 +100052
Paul Mackerrasc0c0d992005-10-01 13:49:08 +100053#ifdef CONFIG_PPC32 /* XXX for now */
Andy Whitcrofte40c7f02005-11-29 19:25:54 +000054#ifdef CONFIG_IRQ_ALL_CPUS
55#define distribute_irqs (1)
56#else
57#define distribute_irqs (0)
58#endif
Paul Mackerrasc0c0d992005-10-01 13:49:08 +100059#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +100060
Zang Roy-r6191172335932006-08-25 14:16:30 +100061#ifdef CONFIG_MPIC_WEIRD
62static u32 mpic_infos[][MPIC_IDX_END] = {
63 [0] = { /* Original OpenPIC compatible MPIC */
64 MPIC_GREG_BASE,
65 MPIC_GREG_FEATURE_0,
66 MPIC_GREG_GLOBAL_CONF_0,
67 MPIC_GREG_VENDOR_ID,
68 MPIC_GREG_IPI_VECTOR_PRI_0,
69 MPIC_GREG_IPI_STRIDE,
70 MPIC_GREG_SPURIOUS,
71 MPIC_GREG_TIMER_FREQ,
72
73 MPIC_TIMER_BASE,
74 MPIC_TIMER_STRIDE,
75 MPIC_TIMER_CURRENT_CNT,
76 MPIC_TIMER_BASE_CNT,
77 MPIC_TIMER_VECTOR_PRI,
78 MPIC_TIMER_DESTINATION,
79
80 MPIC_CPU_BASE,
81 MPIC_CPU_STRIDE,
82 MPIC_CPU_IPI_DISPATCH_0,
83 MPIC_CPU_IPI_DISPATCH_STRIDE,
84 MPIC_CPU_CURRENT_TASK_PRI,
85 MPIC_CPU_WHOAMI,
86 MPIC_CPU_INTACK,
87 MPIC_CPU_EOI,
Olof Johanssonf3653552007-12-20 13:11:18 -060088 MPIC_CPU_MCACK,
Zang Roy-r6191172335932006-08-25 14:16:30 +100089
90 MPIC_IRQ_BASE,
91 MPIC_IRQ_STRIDE,
92 MPIC_IRQ_VECTOR_PRI,
93 MPIC_VECPRI_VECTOR_MASK,
94 MPIC_VECPRI_POLARITY_POSITIVE,
95 MPIC_VECPRI_POLARITY_NEGATIVE,
96 MPIC_VECPRI_SENSE_LEVEL,
97 MPIC_VECPRI_SENSE_EDGE,
98 MPIC_VECPRI_POLARITY_MASK,
99 MPIC_VECPRI_SENSE_MASK,
100 MPIC_IRQ_DESTINATION
101 },
102 [1] = { /* Tsi108/109 PIC */
103 TSI108_GREG_BASE,
104 TSI108_GREG_FEATURE_0,
105 TSI108_GREG_GLOBAL_CONF_0,
106 TSI108_GREG_VENDOR_ID,
107 TSI108_GREG_IPI_VECTOR_PRI_0,
108 TSI108_GREG_IPI_STRIDE,
109 TSI108_GREG_SPURIOUS,
110 TSI108_GREG_TIMER_FREQ,
111
112 TSI108_TIMER_BASE,
113 TSI108_TIMER_STRIDE,
114 TSI108_TIMER_CURRENT_CNT,
115 TSI108_TIMER_BASE_CNT,
116 TSI108_TIMER_VECTOR_PRI,
117 TSI108_TIMER_DESTINATION,
118
119 TSI108_CPU_BASE,
120 TSI108_CPU_STRIDE,
121 TSI108_CPU_IPI_DISPATCH_0,
122 TSI108_CPU_IPI_DISPATCH_STRIDE,
123 TSI108_CPU_CURRENT_TASK_PRI,
124 TSI108_CPU_WHOAMI,
125 TSI108_CPU_INTACK,
126 TSI108_CPU_EOI,
Olof Johanssonf3653552007-12-20 13:11:18 -0600127 TSI108_CPU_MCACK,
Zang Roy-r6191172335932006-08-25 14:16:30 +1000128
129 TSI108_IRQ_BASE,
130 TSI108_IRQ_STRIDE,
131 TSI108_IRQ_VECTOR_PRI,
132 TSI108_VECPRI_VECTOR_MASK,
133 TSI108_VECPRI_POLARITY_POSITIVE,
134 TSI108_VECPRI_POLARITY_NEGATIVE,
135 TSI108_VECPRI_SENSE_LEVEL,
136 TSI108_VECPRI_SENSE_EDGE,
137 TSI108_VECPRI_POLARITY_MASK,
138 TSI108_VECPRI_SENSE_MASK,
139 TSI108_IRQ_DESTINATION
140 },
141};
142
143#define MPIC_INFO(name) mpic->hw_set[MPIC_IDX_##name]
144
145#else /* CONFIG_MPIC_WEIRD */
146
147#define MPIC_INFO(name) MPIC_##name
148
149#endif /* CONFIG_MPIC_WEIRD */
150
Meador Inged6a26392011-03-14 10:01:07 +0000151static inline unsigned int mpic_processor_id(struct mpic *mpic)
152{
153 unsigned int cpu = 0;
154
155 if (mpic->flags & MPIC_PRIMARY)
156 cpu = hard_smp_processor_id();
157
158 return cpu;
159}
160
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000161/*
162 * Register accessor functions
163 */
164
165
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100166static inline u32 _mpic_read(enum mpic_reg_type type,
167 struct mpic_reg_bank *rb,
168 unsigned int reg)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000169{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100170 switch(type) {
171#ifdef CONFIG_PPC_DCR
172 case mpic_access_dcr:
Michael Ellerman83f34df2007-10-15 19:34:36 +1000173 return dcr_read(rb->dhost, reg);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100174#endif
175 case mpic_access_mmio_be:
176 return in_be32(rb->base + (reg >> 2));
177 case mpic_access_mmio_le:
178 default:
179 return in_le32(rb->base + (reg >> 2));
180 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000181}
182
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100183static inline void _mpic_write(enum mpic_reg_type type,
184 struct mpic_reg_bank *rb,
185 unsigned int reg, u32 value)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000186{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100187 switch(type) {
188#ifdef CONFIG_PPC_DCR
189 case mpic_access_dcr:
Johannes Bergd9d10632008-02-21 20:39:01 +1100190 dcr_write(rb->dhost, reg, value);
191 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100192#endif
193 case mpic_access_mmio_be:
Johannes Bergd9d10632008-02-21 20:39:01 +1100194 out_be32(rb->base + (reg >> 2), value);
195 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100196 case mpic_access_mmio_le:
197 default:
Johannes Bergd9d10632008-02-21 20:39:01 +1100198 out_le32(rb->base + (reg >> 2), value);
199 break;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100200 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000201}
202
203static inline u32 _mpic_ipi_read(struct mpic *mpic, unsigned int ipi)
204{
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100205 enum mpic_reg_type type = mpic->reg_type;
Zang Roy-r6191172335932006-08-25 14:16:30 +1000206 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
207 (ipi * MPIC_INFO(GREG_IPI_STRIDE));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000208
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100209 if ((mpic->flags & MPIC_BROKEN_IPI) && type == mpic_access_mmio_le)
210 type = mpic_access_mmio_be;
211 return _mpic_read(type, &mpic->gregs, offset);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000212}
213
214static inline void _mpic_ipi_write(struct mpic *mpic, unsigned int ipi, u32 value)
215{
Zang Roy-r6191172335932006-08-25 14:16:30 +1000216 unsigned int offset = MPIC_INFO(GREG_IPI_VECTOR_PRI_0) +
217 (ipi * MPIC_INFO(GREG_IPI_STRIDE));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000218
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100219 _mpic_write(mpic->reg_type, &mpic->gregs, offset, value);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000220}
221
222static inline u32 _mpic_cpu_read(struct mpic *mpic, unsigned int reg)
223{
Meador Inged6a26392011-03-14 10:01:07 +0000224 unsigned int cpu = mpic_processor_id(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000225
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100226 return _mpic_read(mpic->reg_type, &mpic->cpuregs[cpu], reg);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000227}
228
229static inline void _mpic_cpu_write(struct mpic *mpic, unsigned int reg, u32 value)
230{
Meador Inged6a26392011-03-14 10:01:07 +0000231 unsigned int cpu = mpic_processor_id(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000232
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100233 _mpic_write(mpic->reg_type, &mpic->cpuregs[cpu], reg, value);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000234}
235
236static inline u32 _mpic_irq_read(struct mpic *mpic, unsigned int src_no, unsigned int reg)
237{
238 unsigned int isu = src_no >> mpic->isu_shift;
239 unsigned int idx = src_no & mpic->isu_mask;
Michael Ellerman11a6b292009-07-05 16:08:52 +0000240 unsigned int val;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000241
Michael Ellerman11a6b292009-07-05 16:08:52 +0000242 val = _mpic_read(mpic->reg_type, &mpic->isus[isu],
243 reg + (idx * MPIC_INFO(IRQ_STRIDE)));
Olof Johansson0d72ba92007-09-08 05:13:19 +1000244#ifdef CONFIG_MPIC_BROKEN_REGREAD
245 if (reg == 0)
Michael Ellerman11a6b292009-07-05 16:08:52 +0000246 val = (val & (MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY)) |
247 mpic->isu_reg0_shadow[src_no];
Olof Johansson0d72ba92007-09-08 05:13:19 +1000248#endif
Michael Ellerman11a6b292009-07-05 16:08:52 +0000249 return val;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000250}
251
252static inline void _mpic_irq_write(struct mpic *mpic, unsigned int src_no,
253 unsigned int reg, u32 value)
254{
255 unsigned int isu = src_no >> mpic->isu_shift;
256 unsigned int idx = src_no & mpic->isu_mask;
257
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100258 _mpic_write(mpic->reg_type, &mpic->isus[isu],
Zang Roy-r6191172335932006-08-25 14:16:30 +1000259 reg + (idx * MPIC_INFO(IRQ_STRIDE)), value);
Olof Johansson0d72ba92007-09-08 05:13:19 +1000260
261#ifdef CONFIG_MPIC_BROKEN_REGREAD
262 if (reg == 0)
Michael Ellerman11a6b292009-07-05 16:08:52 +0000263 mpic->isu_reg0_shadow[src_no] =
264 value & ~(MPIC_VECPRI_MASK | MPIC_VECPRI_ACTIVITY);
Olof Johansson0d72ba92007-09-08 05:13:19 +1000265#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000266}
267
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100268#define mpic_read(b,r) _mpic_read(mpic->reg_type,&(b),(r))
269#define mpic_write(b,r,v) _mpic_write(mpic->reg_type,&(b),(r),(v))
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000270#define mpic_ipi_read(i) _mpic_ipi_read(mpic,(i))
271#define mpic_ipi_write(i,v) _mpic_ipi_write(mpic,(i),(v))
272#define mpic_cpu_read(i) _mpic_cpu_read(mpic,(i))
273#define mpic_cpu_write(i,v) _mpic_cpu_write(mpic,(i),(v))
274#define mpic_irq_read(s,r) _mpic_irq_read(mpic,(s),(r))
275#define mpic_irq_write(s,r,v) _mpic_irq_write(mpic,(s),(r),(v))
276
277
278/*
279 * Low level utility functions
280 */
281
282
Becky Brucec51a3fdc2008-01-14 20:56:18 -0600283static void _mpic_map_mmio(struct mpic *mpic, phys_addr_t phys_addr,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100284 struct mpic_reg_bank *rb, unsigned int offset,
285 unsigned int size)
286{
287 rb->base = ioremap(phys_addr + offset, size);
288 BUG_ON(rb->base == NULL);
289}
290
291#ifdef CONFIG_PPC_DCR
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000292static void _mpic_map_dcr(struct mpic *mpic, struct device_node *node,
293 struct mpic_reg_bank *rb,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100294 unsigned int offset, unsigned int size)
295{
Michael Ellerman0411a5e2007-09-17 16:05:01 +1000296 const u32 *dbasep;
297
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000298 dbasep = of_get_property(node, "dcr-reg", NULL);
Michael Ellerman0411a5e2007-09-17 16:05:01 +1000299
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000300 rb->dhost = dcr_map(node, *dbasep + offset, size);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100301 BUG_ON(!DCR_MAP_OK(rb->dhost));
302}
303
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000304static inline void mpic_map(struct mpic *mpic, struct device_node *node,
305 phys_addr_t phys_addr, struct mpic_reg_bank *rb,
306 unsigned int offset, unsigned int size)
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100307{
308 if (mpic->flags & MPIC_USES_DCR)
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000309 _mpic_map_dcr(mpic, node, rb, offset, size);
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100310 else
311 _mpic_map_mmio(mpic, phys_addr, rb, offset, size);
312}
313#else /* CONFIG_PPC_DCR */
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +0000314#define mpic_map(m,n,p,b,o,s) _mpic_map_mmio(m,p,b,o,s)
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +1100315#endif /* !CONFIG_PPC_DCR */
316
317
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000318
319/* Check if we have one of those nice broken MPICs with a flipped endian on
320 * reads from IPI registers
321 */
322static void __init mpic_test_broken_ipi(struct mpic *mpic)
323{
324 u32 r;
325
Zang Roy-r6191172335932006-08-25 14:16:30 +1000326 mpic_write(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0), MPIC_VECPRI_MASK);
327 r = mpic_read(mpic->gregs, MPIC_INFO(GREG_IPI_VECTOR_PRI_0));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000328
329 if (r == le32_to_cpu(MPIC_VECPRI_MASK)) {
330 printk(KERN_INFO "mpic: Detected reversed IPI registers\n");
331 mpic->flags |= MPIC_BROKEN_IPI;
332 }
333}
334
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000335#ifdef CONFIG_MPIC_U3_HT_IRQS
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000336
337/* Test if an interrupt is sourced from HyperTransport (used on broken U3s)
338 * to force the edge setting on the MPIC and do the ack workaround.
339 */
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100340static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000341{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100342 if (source >= 128 || !mpic->fixups)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000343 return 0;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100344 return mpic->fixups[source].base != NULL;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000345}
346
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100347
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100348static inline void mpic_ht_end_irq(struct mpic *mpic, unsigned int source)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000349{
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100350 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000351
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100352 if (fixup->applebase) {
353 unsigned int soff = (fixup->index >> 3) & ~3;
354 unsigned int mask = 1U << (fixup->index & 0x1f);
355 writel(mask, fixup->applebase + soff);
356 } else {
Thomas Gleixner203041a2010-02-18 02:23:18 +0000357 raw_spin_lock(&mpic->fixup_lock);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100358 writeb(0x11 + 2 * fixup->index, fixup->base + 2);
359 writel(fixup->data, fixup->base + 4);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000360 raw_spin_unlock(&mpic->fixup_lock);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100361 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000362}
363
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100364static void mpic_startup_ht_interrupt(struct mpic *mpic, unsigned int source,
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100365 bool level)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100366{
367 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
368 unsigned long flags;
369 u32 tmp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000370
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100371 if (fixup->base == NULL)
372 return;
373
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100374 DBG("startup_ht_interrupt(0x%x) index: %d\n",
375 source, fixup->index);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000376 raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100377 /* Enable and configure */
378 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
379 tmp = readl(fixup->base + 4);
380 tmp &= ~(0x23U);
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100381 if (level)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100382 tmp |= 0x22;
383 writel(tmp, fixup->base + 4);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000384 raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
Johannes Berg3669e932007-05-02 16:33:41 +1000385
386#ifdef CONFIG_PM
387 /* use the lowest bit inverted to the actual HW,
388 * set if this fixup was enabled, clear otherwise */
389 mpic->save_data[source].fixup_data = tmp | 1;
390#endif
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100391}
392
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100393static void mpic_shutdown_ht_interrupt(struct mpic *mpic, unsigned int source)
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100394{
395 struct mpic_irq_fixup *fixup = &mpic->fixups[source];
396 unsigned long flags;
397 u32 tmp;
398
399 if (fixup->base == NULL)
400 return;
401
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100402 DBG("shutdown_ht_interrupt(0x%x)\n", source);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100403
404 /* Disable */
Thomas Gleixner203041a2010-02-18 02:23:18 +0000405 raw_spin_lock_irqsave(&mpic->fixup_lock, flags);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100406 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
407 tmp = readl(fixup->base + 4);
Segher Boessenkool72b13812006-02-17 11:25:42 +0100408 tmp |= 1;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100409 writel(tmp, fixup->base + 4);
Thomas Gleixner203041a2010-02-18 02:23:18 +0000410 raw_spin_unlock_irqrestore(&mpic->fixup_lock, flags);
Johannes Berg3669e932007-05-02 16:33:41 +1000411
412#ifdef CONFIG_PM
413 /* use the lowest bit inverted to the actual HW,
414 * set if this fixup was enabled, clear otherwise */
415 mpic->save_data[source].fixup_data = tmp & ~1;
416#endif
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100417}
418
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000419#ifdef CONFIG_PCI_MSI
420static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
421 unsigned int devfn)
422{
423 u8 __iomem *base;
424 u8 pos, flags;
425 u64 addr = 0;
426
427 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
428 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
429 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
430 if (id == PCI_CAP_ID_HT) {
431 id = readb(devbase + pos + 3);
432 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_MSI_MAPPING)
433 break;
434 }
435 }
436
437 if (pos == 0)
438 return;
439
440 base = devbase + pos;
441
442 flags = readb(base + HT_MSI_FLAGS);
443 if (!(flags & HT_MSI_FLAGS_FIXED)) {
444 addr = readl(base + HT_MSI_ADDR_LO) & HT_MSI_ADDR_LO_MASK;
445 addr = addr | ((u64)readl(base + HT_MSI_ADDR_HI) << 32);
446 }
447
Ingo Molnarfe333322009-01-06 14:26:03 +0000448 printk(KERN_DEBUG "mpic: - HT:%02x.%x %s MSI mapping found @ 0x%llx\n",
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000449 PCI_SLOT(devfn), PCI_FUNC(devfn),
450 flags & HT_MSI_FLAGS_ENABLE ? "enabled" : "disabled", addr);
451
452 if (!(flags & HT_MSI_FLAGS_ENABLE))
453 writeb(flags | HT_MSI_FLAGS_ENABLE, base + HT_MSI_FLAGS);
454}
455#else
456static void __init mpic_scan_ht_msi(struct mpic *mpic, u8 __iomem *devbase,
457 unsigned int devfn)
458{
459 return;
460}
461#endif
462
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100463static void __init mpic_scan_ht_pic(struct mpic *mpic, u8 __iomem *devbase,
464 unsigned int devfn, u32 vdid)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000465{
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100466 int i, irq, n;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100467 u8 __iomem *base;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000468 u32 tmp;
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100469 u8 pos;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000470
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100471 for (pos = readb(devbase + PCI_CAPABILITY_LIST); pos != 0;
472 pos = readb(devbase + pos + PCI_CAP_LIST_NEXT)) {
473 u8 id = readb(devbase + pos + PCI_CAP_LIST_ID);
Brice Goglin46ff3462006-08-31 01:55:24 -0400474 if (id == PCI_CAP_ID_HT) {
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100475 id = readb(devbase + pos + 3);
Michael Ellermanbeb7cc82006-11-22 18:26:22 +1100476 if ((id & HT_5BIT_CAP_MASK) == HT_CAPTYPE_IRQ)
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100477 break;
478 }
479 }
480 if (pos == 0)
481 return;
482
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100483 base = devbase + pos;
484 writeb(0x01, base + 2);
485 n = (readl(base + 4) >> 16) & 0xff;
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100486
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100487 printk(KERN_INFO "mpic: - HT:%02x.%x [0x%02x] vendor %04x device %04x"
488 " has %d irqs\n",
489 devfn >> 3, devfn & 0x7, pos, vdid & 0xffff, vdid >> 16, n + 1);
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100490
491 for (i = 0; i <= n; i++) {
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100492 writeb(0x10 + 2 * i, base + 2);
493 tmp = readl(base + 4);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000494 irq = (tmp >> 16) & 0xff;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100495 DBG("HT PIC index 0x%x, irq 0x%x, tmp: %08x\n", i, irq, tmp);
496 /* mask it , will be unmasked later */
497 tmp |= 0x1;
498 writel(tmp, base + 4);
499 mpic->fixups[irq].index = i;
500 mpic->fixups[irq].base = base;
501 /* Apple HT PIC has a non-standard way of doing EOIs */
502 if ((vdid & 0xffff) == 0x106b)
503 mpic->fixups[irq].applebase = devbase + 0x60;
504 else
505 mpic->fixups[irq].applebase = NULL;
506 writeb(0x11 + 2 * i, base + 2);
507 mpic->fixups[irq].data = readl(base + 4) | 0x80000000;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000508 }
509}
510
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000511
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100512static void __init mpic_scan_ht_pics(struct mpic *mpic)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000513{
514 unsigned int devfn;
515 u8 __iomem *cfgspace;
516
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100517 printk(KERN_INFO "mpic: Setting up HT PICs workarounds for U3/U4\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000518
519 /* Allocate fixups array */
Anton Vorontsovea960252009-07-01 10:59:57 +0000520 mpic->fixups = kzalloc(128 * sizeof(*mpic->fixups), GFP_KERNEL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000521 BUG_ON(mpic->fixups == NULL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000522
523 /* Init spinlock */
Thomas Gleixner203041a2010-02-18 02:23:18 +0000524 raw_spin_lock_init(&mpic->fixup_lock);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000525
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100526 /* Map U3 config space. We assume all IO-APICs are on the primary bus
527 * so we only need to map 64kB.
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000528 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100529 cfgspace = ioremap(0xf2000000, 0x10000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000530 BUG_ON(cfgspace == NULL);
531
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100532 /* Now we scan all slots. We do a very quick scan, we read the header
533 * type, vendor ID and device ID only, that's plenty enough
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000534 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100535 for (devfn = 0; devfn < 0x100; devfn++) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000536 u8 __iomem *devbase = cfgspace + (devfn << 8);
537 u8 hdr_type = readb(devbase + PCI_HEADER_TYPE);
538 u32 l = readl(devbase + PCI_VENDOR_ID);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100539 u16 s;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000540
541 DBG("devfn %x, l: %x\n", devfn, l);
542
543 /* If no device, skip */
544 if (l == 0xffffffff || l == 0x00000000 ||
545 l == 0x0000ffff || l == 0xffff0000)
546 goto next;
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100547 /* Check if is supports capability lists */
548 s = readw(devbase + PCI_STATUS);
549 if (!(s & PCI_STATUS_CAP_LIST))
550 goto next;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000551
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100552 mpic_scan_ht_pic(mpic, devbase, devfn, l);
Michael Ellerman812fd1f2007-05-08 12:58:36 +1000553 mpic_scan_ht_msi(mpic, devbase, devfn);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000554
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000555 next:
556 /* next device, if function 0 */
Segher Boessenkoolc4b22f22005-12-13 18:04:29 +1100557 if (PCI_FUNC(devfn) == 0 && (hdr_type & 0x80) == 0)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000558 devfn += 7;
559 }
560}
561
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000562#else /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700563
564static inline int mpic_is_ht_interrupt(struct mpic *mpic, unsigned int source)
565{
566 return 0;
567}
568
569static void __init mpic_scan_ht_pics(struct mpic *mpic)
570{
571}
572
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000573#endif /* CONFIG_MPIC_U3_HT_IRQS */
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000574
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000575#ifdef CONFIG_SMP
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +1000576static int irq_choose_cpu(const struct cpumask *mask)
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000577{
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000578 int cpuid;
579
Yang Li38e13132009-12-16 20:18:11 +0000580 if (cpumask_equal(mask, cpu_all_mask)) {
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +1000581 static int irq_rover = 0;
Thomas Gleixner203041a2010-02-18 02:23:18 +0000582 static DEFINE_RAW_SPINLOCK(irq_rover_lock);
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000583 unsigned long flags;
584
585 /* Round-robin distribution... */
586 do_round_robin:
Thomas Gleixner203041a2010-02-18 02:23:18 +0000587 raw_spin_lock_irqsave(&irq_rover_lock, flags);
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000588
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +1000589 irq_rover = cpumask_next(irq_rover, cpu_online_mask);
590 if (irq_rover >= nr_cpu_ids)
591 irq_rover = cpumask_first(cpu_online_mask);
592
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000593 cpuid = irq_rover;
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000594
Thomas Gleixner203041a2010-02-18 02:23:18 +0000595 raw_spin_unlock_irqrestore(&irq_rover_lock, flags);
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000596 } else {
Yang Li38e13132009-12-16 20:18:11 +0000597 cpuid = cpumask_first_and(mask, cpu_online_mask);
598 if (cpuid >= nr_cpu_ids)
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000599 goto do_round_robin;
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000600 }
601
Kumar Gala7a0d7942008-12-02 13:37:01 -0600602 return get_hard_smp_processor_id(cpuid);
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000603}
604#else
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +1000605static int irq_choose_cpu(const struct cpumask *mask)
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000606{
607 return hard_smp_processor_id();
608}
609#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000610
611/* Find an mpic associated with a given linux interrupt */
Tony Breedsd69a78d2009-04-07 18:26:54 +0000612static struct mpic *mpic_find(unsigned int irq)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000613{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000614 if (irq < NUM_ISA_INTERRUPTS)
615 return NULL;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000616
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100617 return irq_get_chip_data(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000618}
619
Tony Breedsd69a78d2009-04-07 18:26:54 +0000620/* Determine if the linux irq is an IPI */
621static unsigned int mpic_is_ipi(struct mpic *mpic, unsigned int irq)
622{
Grant Likely476eb492011-05-04 15:02:15 +1000623 unsigned int src = virq_to_hw(irq);
Tony Breedsd69a78d2009-04-07 18:26:54 +0000624
625 return (src >= mpic->ipi_vecs[0] && src <= mpic->ipi_vecs[3]);
626}
627
628
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000629/* Convert a cpu mask from logical to physical cpu numbers. */
630static inline u32 mpic_physmask(u32 cpumask)
631{
632 int i;
633 u32 mask = 0;
634
635 for (i = 0; i < NR_CPUS; ++i, cpumask >>= 1)
636 mask |= (cpumask & 1) << get_hard_smp_processor_id(i);
637 return mask;
638}
639
640#ifdef CONFIG_SMP
641/* Get the mpic structure from the IPI number */
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000642static inline struct mpic * mpic_from_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000643{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000644 return irq_data_get_irq_chip_data(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000645}
646#endif
647
648/* Get the mpic structure from the irq number */
649static inline struct mpic * mpic_from_irq(unsigned int irq)
650{
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100651 return irq_get_chip_data(irq);
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000652}
653
654/* Get the mpic structure from the irq data */
655static inline struct mpic * mpic_from_irq_data(struct irq_data *d)
656{
657 return irq_data_get_irq_chip_data(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000658}
659
660/* Send an EOI */
661static inline void mpic_eoi(struct mpic *mpic)
662{
Zang Roy-r6191172335932006-08-25 14:16:30 +1000663 mpic_cpu_write(MPIC_INFO(CPU_EOI), 0);
664 (void)mpic_cpu_read(MPIC_INFO(CPU_WHOAMI));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000665}
666
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000667/*
668 * Linux descriptor level callbacks
669 */
670
671
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000672void mpic_unmask_irq(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000673{
674 unsigned int loops = 100000;
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000675 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000676 unsigned int src = irqd_to_hwirq(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000677
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000678 DBG("%p: %s: enable_irq: %d (src %d)\n", mpic, mpic->name, d->irq, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000679
Zang Roy-r6191172335932006-08-25 14:16:30 +1000680 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
681 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) &
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +1100682 ~MPIC_VECPRI_MASK);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000683 /* make sure mask gets to controller before we return to user */
684 do {
685 if (!loops--) {
Scott Wood8bfc5e32011-01-17 12:10:41 +0000686 printk(KERN_ERR "%s: timeout on hwirq %u\n",
687 __func__, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000688 break;
689 }
Zang Roy-r6191172335932006-08-25 14:16:30 +1000690 } while(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100691}
692
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000693void mpic_mask_irq(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000694{
695 unsigned int loops = 100000;
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000696 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000697 unsigned int src = irqd_to_hwirq(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000698
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000699 DBG("%s: disable_irq: %d (src %d)\n", mpic->name, d->irq, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000700
Zang Roy-r6191172335932006-08-25 14:16:30 +1000701 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
702 mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) |
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +1100703 MPIC_VECPRI_MASK);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000704
705 /* make sure mask gets to controller before we return to user */
706 do {
707 if (!loops--) {
Scott Wood8bfc5e32011-01-17 12:10:41 +0000708 printk(KERN_ERR "%s: timeout on hwirq %u\n",
709 __func__, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000710 break;
711 }
Zang Roy-r6191172335932006-08-25 14:16:30 +1000712 } while(!(mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI)) & MPIC_VECPRI_MASK));
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000713}
714
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000715void mpic_end_irq(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000716{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000717 struct mpic *mpic = mpic_from_irq_data(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000718
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100719#ifdef DEBUG_IRQ
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000720 DBG("%s: end_irq: %d\n", mpic->name, d->irq);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +1100721#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000722 /* We always EOI on end_irq() even for edge interrupts since that
723 * should only lower the priority, the MPIC should have properly
724 * latched another edge interrupt coming in anyway
725 */
726
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000727 mpic_eoi(mpic);
728}
729
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000730#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000731
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000732static void mpic_unmask_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000733{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000734 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000735 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000736
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000737 mpic_unmask_irq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000738
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100739 if (irqd_is_level_type(d))
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000740 mpic_ht_end_irq(mpic, src);
741}
742
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000743static unsigned int mpic_startup_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000744{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000745 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000746 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000747
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000748 mpic_unmask_irq(d);
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100749 mpic_startup_ht_interrupt(mpic, src, irqd_is_level_type(d));
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000750
751 return 0;
752}
753
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000754static void mpic_shutdown_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000755{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000756 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000757 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000758
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100759 mpic_shutdown_ht_interrupt(mpic, src);
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000760 mpic_mask_irq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000761}
762
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000763static void mpic_end_ht_irq(struct irq_data *d)
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000764{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000765 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000766 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000767
768#ifdef DEBUG_IRQ
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000769 DBG("%s: end_irq: %d\n", mpic->name, d->irq);
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000770#endif
771 /* We always EOI on end_irq() even for edge interrupts since that
772 * should only lower the priority, the MPIC should have properly
773 * latched another edge interrupt coming in anyway
774 */
775
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100776 if (irqd_is_level_type(d))
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000777 mpic_ht_end_irq(mpic, src);
778 mpic_eoi(mpic);
779}
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000780#endif /* !CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000781
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000782#ifdef CONFIG_SMP
783
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000784static void mpic_unmask_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000785{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000786 struct mpic *mpic = mpic_from_ipi(d);
Grant Likely476eb492011-05-04 15:02:15 +1000787 unsigned int src = virq_to_hw(d->irq) - mpic->ipi_vecs[0];
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000788
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000789 DBG("%s: enable_ipi: %d (ipi %d)\n", mpic->name, d->irq, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000790 mpic_ipi_write(src, mpic_ipi_read(src) & ~MPIC_VECPRI_MASK);
791}
792
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000793static void mpic_mask_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000794{
795 /* NEVER disable an IPI... that's just plain wrong! */
796}
797
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000798static void mpic_end_ipi(struct irq_data *d)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000799{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000800 struct mpic *mpic = mpic_from_ipi(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000801
802 /*
803 * IPIs are marked IRQ_PER_CPU. This has the side effect of
804 * preventing the IRQ_PENDING/IRQ_INPROGRESS logic from
805 * applying to them. We EOI them late to avoid re-entering.
Thomas Gleixner67144652006-07-01 19:29:22 -0700806 * We mark IPI's with IRQF_DISABLED as they must run with
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000807 * irqs disabled.
808 */
809 mpic_eoi(mpic);
810}
811
812#endif /* CONFIG_SMP */
813
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000814int mpic_set_affinity(struct irq_data *d, const struct cpumask *cpumask,
815 bool force)
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000816{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000817 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000818 unsigned int src = irqd_to_hwirq(d);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000819
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000820 if (mpic->flags & MPIC_SINGLE_DEST_CPU) {
Yang Li38e13132009-12-16 20:18:11 +0000821 int cpuid = irq_choose_cpu(cpumask);
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000822
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000823 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
824 } else {
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +1000825 cpumask_var_t tmp;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000826
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +1000827 alloc_cpumask_var(&tmp, GFP_KERNEL);
828
829 cpumask_and(tmp, cpumask, cpu_online_mask);
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000830
831 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION),
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +1000832 mpic_physmask(cpumask_bits(tmp)[0]));
833
834 free_cpumask_var(tmp);
Kumar Gala3c10c9c2008-10-28 18:01:39 +0000835 }
Yinghai Lud5dedd42009-04-27 17:59:21 -0700836
837 return 0;
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000838}
839
Zang Roy-r6191172335932006-08-25 14:16:30 +1000840static unsigned int mpic_type_to_vecpri(struct mpic *mpic, unsigned int type)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000841{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000842 /* Now convert sense value */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700843 switch(type & IRQ_TYPE_SENSE_MASK) {
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000844 case IRQ_TYPE_EDGE_RISING:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000845 return MPIC_INFO(VECPRI_SENSE_EDGE) |
846 MPIC_INFO(VECPRI_POLARITY_POSITIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000847 case IRQ_TYPE_EDGE_FALLING:
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700848 case IRQ_TYPE_EDGE_BOTH:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000849 return MPIC_INFO(VECPRI_SENSE_EDGE) |
850 MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000851 case IRQ_TYPE_LEVEL_HIGH:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000852 return MPIC_INFO(VECPRI_SENSE_LEVEL) |
853 MPIC_INFO(VECPRI_POLARITY_POSITIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000854 case IRQ_TYPE_LEVEL_LOW:
855 default:
Zang Roy-r6191172335932006-08-25 14:16:30 +1000856 return MPIC_INFO(VECPRI_SENSE_LEVEL) |
857 MPIC_INFO(VECPRI_POLARITY_NEGATIVE);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000858 }
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700859}
860
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000861int mpic_set_irq_type(struct irq_data *d, unsigned int flow_type)
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700862{
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000863 struct mpic *mpic = mpic_from_irq_data(d);
Grant Likely476eb492011-05-04 15:02:15 +1000864 unsigned int src = irqd_to_hwirq(d);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700865 unsigned int vecpri, vold, vnew;
866
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700867 DBG("mpic: set_irq_type(mpic:@%p,virq:%d,src:0x%x,type:0x%x)\n",
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000868 mpic, d->irq, src, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700869
870 if (src >= mpic->irq_count)
871 return -EINVAL;
872
873 if (flow_type == IRQ_TYPE_NONE)
874 if (mpic->senses && src < mpic->senses_count)
875 flow_type = mpic->senses[src];
876 if (flow_type == IRQ_TYPE_NONE)
877 flow_type = IRQ_TYPE_LEVEL_LOW;
878
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100879 irqd_set_trigger_type(d, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700880
881 if (mpic_is_ht_interrupt(mpic, src))
882 vecpri = MPIC_VECPRI_POLARITY_POSITIVE |
883 MPIC_VECPRI_SENSE_EDGE;
884 else
Zang Roy-r6191172335932006-08-25 14:16:30 +1000885 vecpri = mpic_type_to_vecpri(mpic, flow_type);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700886
Zang Roy-r6191172335932006-08-25 14:16:30 +1000887 vold = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
888 vnew = vold & ~(MPIC_INFO(VECPRI_POLARITY_MASK) |
889 MPIC_INFO(VECPRI_SENSE_MASK));
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700890 vnew |= vecpri;
891 if (vold != vnew)
Zang Roy-r6191172335932006-08-25 14:16:30 +1000892 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vnew);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700893
Thomas Gleixner24a3f2e2011-03-25 16:20:15 +0100894 return IRQ_SET_MASK_OK_NOCOPY;;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000895}
896
Olof Johansson38958dd2007-12-12 17:44:46 +1100897void mpic_set_vector(unsigned int virq, unsigned int vector)
898{
899 struct mpic *mpic = mpic_from_irq(virq);
Grant Likely476eb492011-05-04 15:02:15 +1000900 unsigned int src = virq_to_hw(virq);
Olof Johansson38958dd2007-12-12 17:44:46 +1100901 unsigned int vecpri;
902
903 DBG("mpic: set_vector(mpic:@%p,virq:%d,src:%d,vector:0x%x)\n",
904 mpic, virq, src, vector);
905
906 if (src >= mpic->irq_count)
907 return;
908
909 vecpri = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI));
910 vecpri = vecpri & ~MPIC_INFO(VECPRI_VECTOR_MASK);
911 vecpri |= vector;
912 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
913}
914
Meador Ingedfec2202011-03-14 10:01:06 +0000915void mpic_set_destination(unsigned int virq, unsigned int cpuid)
916{
917 struct mpic *mpic = mpic_from_irq(virq);
Grant Likely476eb492011-05-04 15:02:15 +1000918 unsigned int src = virq_to_hw(virq);
Meador Ingedfec2202011-03-14 10:01:06 +0000919
920 DBG("mpic: set_destination(mpic:@%p,virq:%d,src:%d,cpuid:0x%x)\n",
921 mpic, virq, src, cpuid);
922
923 if (src >= mpic->irq_count)
924 return;
925
926 mpic_irq_write(src, MPIC_INFO(IRQ_DESTINATION), 1 << cpuid);
927}
928
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000929static struct irq_chip mpic_irq_chip = {
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000930 .irq_mask = mpic_mask_irq,
931 .irq_unmask = mpic_unmask_irq,
932 .irq_eoi = mpic_end_irq,
933 .irq_set_type = mpic_set_irq_type,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000934};
935
936#ifdef CONFIG_SMP
937static struct irq_chip mpic_ipi_chip = {
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000938 .irq_mask = mpic_mask_ipi,
939 .irq_unmask = mpic_unmask_ipi,
940 .irq_eoi = mpic_end_ipi,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000941};
942#endif /* CONFIG_SMP */
943
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000944#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000945static struct irq_chip mpic_irq_ht_chip = {
Lennert Buytenhek835c05532011-03-08 22:26:43 +0000946 .irq_startup = mpic_startup_ht_irq,
947 .irq_shutdown = mpic_shutdown_ht_irq,
948 .irq_mask = mpic_mask_irq,
949 .irq_unmask = mpic_unmask_ht_irq,
950 .irq_eoi = mpic_end_ht_irq,
951 .irq_set_type = mpic_set_irq_type,
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000952};
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000953#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +1000954
Paul Mackerras14cf11a2005-09-26 16:04:21 +1000955
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000956static int mpic_host_match(struct irq_host *h, struct device_node *node)
957{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000958 /* Exact match, unless mpic node is NULL */
Michael Ellerman52964f82007-08-28 18:47:54 +1000959 return h->of_node == NULL || h->of_node == node;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000960}
961
962static int mpic_host_map(struct irq_host *h, unsigned int virq,
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700963 irq_hw_number_t hw)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000964{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000965 struct mpic *mpic = h->host_data;
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700966 struct irq_chip *chip;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000967
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700968 DBG("mpic: map virq %d, hwirq 0x%lx\n", virq, hw);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000969
Olof Johansson7df24572007-01-28 23:33:18 -0600970 if (hw == mpic->spurious_vec)
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000971 return -EINVAL;
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +1000972 if (mpic->protected && test_bit(hw, mpic->protected))
973 return -EINVAL;
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700974
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000975#ifdef CONFIG_SMP
Olof Johansson7df24572007-01-28 23:33:18 -0600976 else if (hw >= mpic->ipi_vecs[0]) {
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000977 WARN_ON(!(mpic->flags & MPIC_PRIMARY));
978
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -0700979 DBG("mpic: mapping as IPI\n");
Thomas Gleixnerec775d02011-03-25 16:45:20 +0100980 irq_set_chip_data(virq, mpic);
981 irq_set_chip_and_handler(virq, &mpic->hc_ipi,
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000982 handle_percpu_irq);
983 return 0;
984 }
985#endif /* CONFIG_SMP */
986
987 if (hw >= mpic->irq_count)
988 return -EINVAL;
989
Michael Ellermana7de7c72007-05-08 12:58:36 +1000990 mpic_msi_reserve_hwirq(mpic, hw);
991
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700992 /* Default chip */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000993 chip = &mpic->hc_irq;
994
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000995#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000996 /* Check for HT interrupts, override vecpri */
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -0700997 if (mpic_is_ht_interrupt(mpic, hw))
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +1000998 chip = &mpic->hc_ht_irq;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +1000999#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001000
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001001 DBG("mpic: mapping to irq chip @%p\n", chip);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001002
Thomas Gleixnerec775d02011-03-25 16:45:20 +01001003 irq_set_chip_data(virq, mpic);
1004 irq_set_chip_and_handler(virq, chip, handle_fasteoi_irq);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001005
1006 /* Set default irq type */
Thomas Gleixnerec775d02011-03-25 16:45:20 +01001007 irq_set_irq_type(virq, IRQ_TYPE_NONE);
Benjamin Herrenschmidt6e99e452006-07-10 04:44:42 -07001008
Meador Ingedfec2202011-03-14 10:01:06 +00001009 /* If the MPIC was reset, then all vectors have already been
1010 * initialized. Otherwise, a per source lazy initialization
1011 * is done here.
1012 */
1013 if (!mpic_is_ipi(mpic, hw) && (mpic->flags & MPIC_NO_RESET)) {
Meador Ingedfec2202011-03-14 10:01:06 +00001014 mpic_set_vector(virq, hw);
Meador Inged6a26392011-03-14 10:01:07 +00001015 mpic_set_destination(virq, mpic_processor_id(mpic));
Meador Ingedfec2202011-03-14 10:01:06 +00001016 mpic_irq_set_priority(virq, 8);
1017 }
1018
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001019 return 0;
1020}
1021
1022static int mpic_host_xlate(struct irq_host *h, struct device_node *ct,
Roman Fietze40d50cf2009-12-08 02:39:50 +00001023 const u32 *intspec, unsigned int intsize,
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001024 irq_hw_number_t *out_hwirq, unsigned int *out_flags)
1025
1026{
Scott Wood22d168c2011-03-24 16:43:54 -05001027 struct mpic *mpic = h->host_data;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001028 static unsigned char map_mpic_senses[4] = {
1029 IRQ_TYPE_EDGE_RISING,
1030 IRQ_TYPE_LEVEL_LOW,
1031 IRQ_TYPE_LEVEL_HIGH,
1032 IRQ_TYPE_EDGE_FALLING,
1033 };
1034
1035 *out_hwirq = intspec[0];
Scott Wood22d168c2011-03-24 16:43:54 -05001036 if (intsize >= 4 && (mpic->flags & MPIC_FSL)) {
1037 /*
1038 * Freescale MPIC with extended intspec:
1039 * First two cells are as usual. Third specifies
1040 * an "interrupt type". Fourth is type-specific data.
1041 *
1042 * See Documentation/devicetree/bindings/powerpc/fsl/mpic.txt
1043 */
1044 switch (intspec[2]) {
1045 case 0:
1046 case 1: /* no EISR/EIMR support for now, treat as shared IRQ */
1047 break;
1048 case 2:
1049 if (intspec[0] >= ARRAY_SIZE(mpic->ipi_vecs))
1050 return -EINVAL;
1051
1052 *out_hwirq = mpic->ipi_vecs[intspec[0]];
1053 break;
1054 case 3:
1055 if (intspec[0] >= ARRAY_SIZE(mpic->timer_vecs))
1056 return -EINVAL;
1057
1058 *out_hwirq = mpic->timer_vecs[intspec[0]];
1059 break;
1060 default:
1061 pr_debug("%s: unknown irq type %u\n",
1062 __func__, intspec[2]);
1063 return -EINVAL;
1064 }
1065
1066 *out_flags = map_mpic_senses[intspec[1] & 3];
1067 } else if (intsize > 1) {
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001068 u32 mask = 0x3;
1069
1070 /* Apple invented a new race of encoding on machines with
1071 * an HT APIC. They encode, among others, the index within
1072 * the HT APIC. We don't care about it here since thankfully,
1073 * it appears that they have the APIC already properly
1074 * configured, and thus our current fixup code that reads the
1075 * APIC config works fine. However, we still need to mask out
1076 * bits in the specifier to make sure we only get bit 0 which
1077 * is the level/edge bit (the only sense bit exposed by Apple),
1078 * as their bit 1 means something else.
1079 */
1080 if (machine_is(powermac))
1081 mask = 0x1;
1082 *out_flags = map_mpic_senses[intspec[1] & mask];
1083 } else
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001084 *out_flags = IRQ_TYPE_NONE;
1085
Benjamin Herrenschmidt06fe98e2006-07-10 04:44:43 -07001086 DBG("mpic: xlate (%d cells: 0x%08x 0x%08x) to line 0x%lx sense 0x%x\n",
1087 intsize, intspec[0], intspec[1], *out_hwirq, *out_flags);
1088
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001089 return 0;
1090}
1091
1092static struct irq_host_ops mpic_host_ops = {
1093 .match = mpic_host_match,
1094 .map = mpic_host_map,
1095 .xlate = mpic_host_xlate,
1096};
1097
Meador Ingedfec2202011-03-14 10:01:06 +00001098static int mpic_reset_prohibited(struct device_node *node)
1099{
1100 return node && of_get_property(node, "pic-no-reset", NULL);
1101}
1102
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001103/*
1104 * Exported functions
1105 */
1106
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001107struct mpic * __init mpic_alloc(struct device_node *node,
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001108 phys_addr_t phys_addr,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001109 unsigned int flags,
1110 unsigned int isu_size,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001111 unsigned int irq_count,
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001112 const char *name)
1113{
1114 struct mpic *mpic;
Johannes Bergd9d10632008-02-21 20:39:01 +11001115 u32 greg_feature;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001116 const char *vers;
1117 int i;
Olof Johansson7df24572007-01-28 23:33:18 -06001118 int intvec_top;
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001119 u64 paddr = phys_addr;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001120
Kumar Gala85355bb2009-06-18 22:01:20 +00001121 mpic = kzalloc(sizeof(struct mpic), GFP_KERNEL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001122 if (mpic == NULL)
1123 return NULL;
Kumar Gala85355bb2009-06-18 22:01:20 +00001124
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001125 mpic->name = name;
1126
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001127 mpic->hc_irq = mpic_irq_chip;
Thomas Gleixnerb27df672009-11-18 23:44:21 +00001128 mpic->hc_irq.name = name;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001129 if (flags & MPIC_PRIMARY)
Lennert Buytenhek835c05532011-03-08 22:26:43 +00001130 mpic->hc_irq.irq_set_affinity = mpic_set_affinity;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001131#ifdef CONFIG_MPIC_U3_HT_IRQS
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001132 mpic->hc_ht_irq = mpic_irq_ht_chip;
Thomas Gleixnerb27df672009-11-18 23:44:21 +00001133 mpic->hc_ht_irq.name = name;
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001134 if (flags & MPIC_PRIMARY)
Lennert Buytenhek835c05532011-03-08 22:26:43 +00001135 mpic->hc_ht_irq.irq_set_affinity = mpic_set_affinity;
Michael Ellerman6cfef5b2007-04-23 18:47:08 +10001136#endif /* CONFIG_MPIC_U3_HT_IRQS */
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001137
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001138#ifdef CONFIG_SMP
Benjamin Herrenschmidtb9e5b4e2006-07-03 19:32:51 +10001139 mpic->hc_ipi = mpic_ipi_chip;
Thomas Gleixnerb27df672009-11-18 23:44:21 +00001140 mpic->hc_ipi.name = name;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001141#endif /* CONFIG_SMP */
1142
1143 mpic->flags = flags;
1144 mpic->isu_size = isu_size;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001145 mpic->irq_count = irq_count;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001146 mpic->num_sources = 0; /* so far */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001147
Olof Johansson7df24572007-01-28 23:33:18 -06001148 if (flags & MPIC_LARGE_VECTORS)
1149 intvec_top = 2047;
1150 else
1151 intvec_top = 255;
1152
1153 mpic->timer_vecs[0] = intvec_top - 8;
1154 mpic->timer_vecs[1] = intvec_top - 7;
1155 mpic->timer_vecs[2] = intvec_top - 6;
1156 mpic->timer_vecs[3] = intvec_top - 5;
1157 mpic->ipi_vecs[0] = intvec_top - 4;
1158 mpic->ipi_vecs[1] = intvec_top - 3;
1159 mpic->ipi_vecs[2] = intvec_top - 2;
1160 mpic->ipi_vecs[3] = intvec_top - 1;
1161 mpic->spurious_vec = intvec_top;
1162
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001163 /* Check for "big-endian" in device-tree */
Stephen Rothwelle2eb6392007-04-03 22:26:41 +10001164 if (node && of_get_property(node, "big-endian", NULL) != NULL)
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001165 mpic->flags |= MPIC_BIG_ENDIAN;
Scott Wood22d168c2011-03-24 16:43:54 -05001166 if (node && of_device_is_compatible(node, "fsl,mpic"))
1167 mpic->flags |= MPIC_FSL;
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001168
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001169 /* Look for protected sources */
1170 if (node) {
Johannes Bergd9d10632008-02-21 20:39:01 +11001171 int psize;
1172 unsigned int bits, mapsize;
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001173 const u32 *psrc =
1174 of_get_property(node, "protected-sources", &psize);
1175 if (psrc) {
1176 psize /= 4;
1177 bits = intvec_top + 1;
1178 mapsize = BITS_TO_LONGS(bits) * sizeof(unsigned long);
Anton Vorontsovea960252009-07-01 10:59:57 +00001179 mpic->protected = kzalloc(mapsize, GFP_KERNEL);
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001180 BUG_ON(mpic->protected == NULL);
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001181 for (i = 0; i < psize; i++) {
1182 if (psrc[i] > intvec_top)
1183 continue;
1184 __set_bit(psrc[i], mpic->protected);
1185 }
1186 }
1187 }
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001188
Zang Roy-r6191172335932006-08-25 14:16:30 +10001189#ifdef CONFIG_MPIC_WEIRD
1190 mpic->hw_set = mpic_infos[MPIC_GET_REGSET(flags)];
1191#endif
1192
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001193 /* default register type */
1194 mpic->reg_type = (flags & MPIC_BIG_ENDIAN) ?
1195 mpic_access_mmio_be : mpic_access_mmio_le;
1196
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001197 /* If no physical address is passed in, a device-node is mandatory */
1198 BUG_ON(paddr == 0 && node == NULL);
1199
1200 /* If no physical address passed in, check if it's dcr based */
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001201 if (paddr == 0 && of_get_property(node, "dcr-reg", NULL) != NULL) {
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001202#ifdef CONFIG_PPC_DCR
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001203 mpic->flags |= MPIC_USES_DCR;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001204 mpic->reg_type = mpic_access_dcr;
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001205#else
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001206 BUG();
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001207#endif /* CONFIG_PPC_DCR */
Michael Ellerman0411a5e2007-09-17 16:05:01 +10001208 }
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001209
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001210 /* If the MPIC is not DCR based, and no physical address was passed
1211 * in, try to obtain one
1212 */
1213 if (paddr == 0 && !(mpic->flags & MPIC_USES_DCR)) {
Johannes Bergd9d10632008-02-21 20:39:01 +11001214 const u32 *reg = of_get_property(node, "reg", NULL);
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001215 BUG_ON(reg == NULL);
1216 paddr = of_translate_address(node, reg);
1217 BUG_ON(paddr == OF_BAD_ADDR);
1218 }
1219
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001220 /* Map the global registers */
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001221 mpic_map(mpic, node, paddr, &mpic->gregs, MPIC_INFO(GREG_BASE), 0x1000);
1222 mpic_map(mpic, node, paddr, &mpic->tmregs, MPIC_INFO(TIMER_BASE), 0x1000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001223
1224 /* Reset */
Meador Ingedfec2202011-03-14 10:01:06 +00001225
1226 /* When using a device-node, reset requests are only honored if the MPIC
1227 * is allowed to reset.
1228 */
1229 if (mpic_reset_prohibited(node))
1230 mpic->flags |= MPIC_NO_RESET;
1231
1232 if ((flags & MPIC_WANTS_RESET) && !(mpic->flags & MPIC_NO_RESET)) {
1233 printk(KERN_DEBUG "mpic: Resetting\n");
Zang Roy-r6191172335932006-08-25 14:16:30 +10001234 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1235 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001236 | MPIC_GREG_GCONF_RESET);
Zang Roy-r6191172335932006-08-25 14:16:30 +10001237 while( mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001238 & MPIC_GREG_GCONF_RESET)
1239 mb();
1240 }
1241
Kumar Galad91e4ea2009-01-07 15:53:29 -06001242 /* CoreInt */
1243 if (flags & MPIC_ENABLE_COREINT)
1244 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1245 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1246 | MPIC_GREG_GCONF_COREINT);
1247
Olof Johanssonf3653552007-12-20 13:11:18 -06001248 if (flags & MPIC_ENABLE_MCK)
1249 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1250 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1251 | MPIC_GREG_GCONF_MCK);
1252
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001253 /* Read feature register, calculate num CPUs and, for non-ISU
1254 * MPICs, num sources as well. On ISU MPICs, sources are counted
1255 * as ISUs are added
1256 */
Johannes Bergd9d10632008-02-21 20:39:01 +11001257 greg_feature = mpic_read(mpic->gregs, MPIC_INFO(GREG_FEATURE_0));
1258 mpic->num_cpus = ((greg_feature & MPIC_GREG_FEATURE_LAST_CPU_MASK)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001259 >> MPIC_GREG_FEATURE_LAST_CPU_SHIFT) + 1;
Anton Vorontsov5073e7e2008-05-24 04:40:00 +10001260 if (isu_size == 0) {
Kumar Gala475ca392008-05-22 06:59:23 +10001261 if (flags & MPIC_BROKEN_FRR_NIRQS)
1262 mpic->num_sources = mpic->irq_count;
1263 else
1264 mpic->num_sources =
1265 ((greg_feature & MPIC_GREG_FEATURE_LAST_SRC_MASK)
1266 >> MPIC_GREG_FEATURE_LAST_SRC_SHIFT) + 1;
Anton Vorontsov5073e7e2008-05-24 04:40:00 +10001267 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001268
1269 /* Map the per-CPU registers */
1270 for (i = 0; i < mpic->num_cpus; i++) {
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001271 mpic_map(mpic, node, paddr, &mpic->cpuregs[i],
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001272 MPIC_INFO(CPU_BASE) + i * MPIC_INFO(CPU_STRIDE),
1273 0x1000);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001274 }
1275
1276 /* Initialize main ISU if none provided */
1277 if (mpic->isu_size == 0) {
1278 mpic->isu_size = mpic->num_sources;
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001279 mpic_map(mpic, node, paddr, &mpic->isus[0],
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001280 MPIC_INFO(IRQ_BASE), MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001281 }
1282 mpic->isu_shift = 1 + __ilog2(mpic->isu_size - 1);
1283 mpic->isu_mask = (1 << mpic->isu_shift) - 1;
1284
Kumar Gala31207da2009-05-08 12:08:20 +00001285 mpic->irqhost = irq_alloc_host(node, IRQ_HOST_MAP_LINEAR,
1286 isu_size ? isu_size : mpic->num_sources,
1287 &mpic_host_ops,
1288 flags & MPIC_LARGE_VECTORS ? 2048 : 256);
1289 if (mpic->irqhost == NULL)
1290 return NULL;
1291
1292 mpic->irqhost->host_data = mpic;
1293
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001294 /* Display version */
Johannes Bergd9d10632008-02-21 20:39:01 +11001295 switch (greg_feature & MPIC_GREG_FEATURE_VERSION_MASK) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001296 case 1:
1297 vers = "1.0";
1298 break;
1299 case 2:
1300 vers = "1.2";
1301 break;
1302 case 3:
1303 vers = "1.3";
1304 break;
1305 default:
1306 vers = "<unknown>";
1307 break;
1308 }
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001309 printk(KERN_INFO "mpic: Setting up MPIC \"%s\" version %s at %llx,"
1310 " max %d CPUs\n",
1311 name, vers, (unsigned long long)paddr, mpic->num_cpus);
1312 printk(KERN_INFO "mpic: ISU size: %d, shift: %d, mask: %x\n",
1313 mpic->isu_size, mpic->isu_shift, mpic->isu_mask);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001314
1315 mpic->next = mpics;
1316 mpics = mpic;
1317
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001318 if (flags & MPIC_PRIMARY) {
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001319 mpic_primary = mpic;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001320 irq_set_default_host(mpic->irqhost);
1321 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001322
1323 return mpic;
1324}
1325
1326void __init mpic_assign_isu(struct mpic *mpic, unsigned int isu_num,
Benjamin Herrenschmidta959ff52006-11-11 17:24:56 +11001327 phys_addr_t paddr)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001328{
1329 unsigned int isu_first = isu_num * mpic->isu_size;
1330
1331 BUG_ON(isu_num >= MPIC_MAX_ISU);
1332
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001333 mpic_map(mpic, mpic->irqhost->of_node,
1334 paddr, &mpic->isus[isu_num], 0,
Benjamin Herrenschmidtfbf02742006-11-11 17:24:55 +11001335 MPIC_INFO(IRQ_STRIDE) * mpic->isu_size);
Benjamin Herrenschmidt5a2642f2009-06-22 16:47:59 +00001336
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001337 if ((isu_first + mpic->isu_size) > mpic->num_sources)
1338 mpic->num_sources = isu_first + mpic->isu_size;
1339}
1340
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001341void __init mpic_set_default_senses(struct mpic *mpic, u8 *senses, int count)
1342{
1343 mpic->senses = senses;
1344 mpic->senses_count = count;
1345}
1346
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001347void __init mpic_init(struct mpic *mpic)
1348{
1349 int i;
Arnd Bergmanncc353c32008-11-28 09:51:23 +00001350 int cpu;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001351
1352 BUG_ON(mpic->num_sources == 0);
1353
1354 printk(KERN_INFO "mpic: Initializing for %d sources\n", mpic->num_sources);
1355
1356 /* Set current processor priority to max */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001357 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001358
1359 /* Initialize timers: just disable them all */
1360 for (i = 0; i < 4; i++) {
1361 mpic_write(mpic->tmregs,
Zang Roy-r6191172335932006-08-25 14:16:30 +10001362 i * MPIC_INFO(TIMER_STRIDE) +
1363 MPIC_INFO(TIMER_DESTINATION), 0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001364 mpic_write(mpic->tmregs,
Zang Roy-r6191172335932006-08-25 14:16:30 +10001365 i * MPIC_INFO(TIMER_STRIDE) +
1366 MPIC_INFO(TIMER_VECTOR_PRI),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001367 MPIC_VECPRI_MASK |
Olof Johansson7df24572007-01-28 23:33:18 -06001368 (mpic->timer_vecs[0] + i));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001369 }
1370
1371 /* Initialize IPIs to our reserved vectors and mark them disabled for now */
1372 mpic_test_broken_ipi(mpic);
1373 for (i = 0; i < 4; i++) {
1374 mpic_ipi_write(i,
1375 MPIC_VECPRI_MASK |
1376 (10 << MPIC_VECPRI_PRIORITY_SHIFT) |
Olof Johansson7df24572007-01-28 23:33:18 -06001377 (mpic->ipi_vecs[0] + i));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001378 }
1379
1380 /* Initialize interrupt sources */
1381 if (mpic->irq_count == 0)
1382 mpic->irq_count = mpic->num_sources;
1383
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001384 /* Do the HT PIC fixups on U3 broken mpic */
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001385 DBG("MPIC flags: %x\n", mpic->flags);
Michael Ellerman05af7bd2007-05-08 12:58:37 +10001386 if ((mpic->flags & MPIC_U3_HT_IRQS) && (mpic->flags & MPIC_PRIMARY)) {
Johannes Berg3669e932007-05-02 16:33:41 +10001387 mpic_scan_ht_pics(mpic);
Michael Ellerman05af7bd2007-05-08 12:58:37 +10001388 mpic_u3msi_init(mpic);
1389 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001390
Olof Johansson38958dd2007-12-12 17:44:46 +11001391 mpic_pasemi_msi_init(mpic);
1392
Meador Inged6a26392011-03-14 10:01:07 +00001393 cpu = mpic_processor_id(mpic);
Arnd Bergmanncc353c32008-11-28 09:51:23 +00001394
Meador Ingedfec2202011-03-14 10:01:06 +00001395 if (!(mpic->flags & MPIC_NO_RESET)) {
1396 for (i = 0; i < mpic->num_sources; i++) {
1397 /* start with vector = source number, and masked */
1398 u32 vecpri = MPIC_VECPRI_MASK | i |
1399 (8 << MPIC_VECPRI_PRIORITY_SHIFT);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001400
Meador Ingedfec2202011-03-14 10:01:06 +00001401 /* check if protected */
1402 if (mpic->protected && test_bit(i, mpic->protected))
1403 continue;
1404 /* init hw */
1405 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI), vecpri);
1406 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION), 1 << cpu);
1407 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001408 }
1409
Olof Johansson7df24572007-01-28 23:33:18 -06001410 /* Init spurious vector */
1411 mpic_write(mpic->gregs, MPIC_INFO(GREG_SPURIOUS), mpic->spurious_vec);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001412
Zang Roy-r6191172335932006-08-25 14:16:30 +10001413 /* Disable 8259 passthrough, if supported */
1414 if (!(mpic->flags & MPIC_NO_PTHROU_DIS))
1415 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1416 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1417 | MPIC_GREG_GCONF_8259_PTHROU_DIS);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001418
Olof Johanssond87bf3b2007-12-27 22:16:29 -06001419 if (mpic->flags & MPIC_NO_BIAS)
1420 mpic_write(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0),
1421 mpic_read(mpic->gregs, MPIC_INFO(GREG_GLOBAL_CONF_0))
1422 | MPIC_GREG_GCONF_NO_BIAS);
1423
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001424 /* Set current processor priority to 0 */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001425 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
Johannes Berg3669e932007-05-02 16:33:41 +10001426
1427#ifdef CONFIG_PM
1428 /* allocate memory to save mpic state */
Anton Vorontsovea960252009-07-01 10:59:57 +00001429 mpic->save_data = kmalloc(mpic->num_sources * sizeof(*mpic->save_data),
1430 GFP_KERNEL);
Johannes Berg3669e932007-05-02 16:33:41 +10001431 BUG_ON(mpic->save_data == NULL);
1432#endif
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001433}
1434
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001435void __init mpic_set_clk_ratio(struct mpic *mpic, u32 clock_ratio)
1436{
1437 u32 v;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001438
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001439 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
1440 v &= ~MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO_MASK;
1441 v |= MPIC_GREG_GLOBAL_CONF_1_CLK_RATIO(clock_ratio);
1442 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
1443}
1444
1445void __init mpic_set_serial_int(struct mpic *mpic, int enable)
1446{
Benjamin Herrenschmidtba1826e2006-07-05 15:36:15 +10001447 unsigned long flags;
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001448 u32 v;
1449
Thomas Gleixner203041a2010-02-18 02:23:18 +00001450 raw_spin_lock_irqsave(&mpic_lock, flags);
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001451 v = mpic_read(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1);
1452 if (enable)
1453 v |= MPIC_GREG_GLOBAL_CONF_1_SIE;
1454 else
1455 v &= ~MPIC_GREG_GLOBAL_CONF_1_SIE;
1456 mpic_write(mpic->gregs, MPIC_GREG_GLOBAL_CONF_1, v);
Thomas Gleixner203041a2010-02-18 02:23:18 +00001457 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Mark A. Greer868ea0c2006-06-20 14:15:36 -07001458}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001459
1460void mpic_irq_set_priority(unsigned int irq, unsigned int pri)
1461{
Tony Breedsd69a78d2009-04-07 18:26:54 +00001462 struct mpic *mpic = mpic_find(irq);
Grant Likely476eb492011-05-04 15:02:15 +10001463 unsigned int src = virq_to_hw(irq);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001464 unsigned long flags;
1465 u32 reg;
1466
Stephen Rothwell06a901c2008-05-21 16:24:31 +10001467 if (!mpic)
1468 return;
1469
Thomas Gleixner203041a2010-02-18 02:23:18 +00001470 raw_spin_lock_irqsave(&mpic_lock, flags);
Tony Breedsd69a78d2009-04-07 18:26:54 +00001471 if (mpic_is_ipi(mpic, irq)) {
Olof Johansson7df24572007-01-28 23:33:18 -06001472 reg = mpic_ipi_read(src - mpic->ipi_vecs[0]) &
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +11001473 ~MPIC_VECPRI_PRIORITY_MASK;
Olof Johansson7df24572007-01-28 23:33:18 -06001474 mpic_ipi_write(src - mpic->ipi_vecs[0],
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001475 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
1476 } else {
Zang Roy-r6191172335932006-08-25 14:16:30 +10001477 reg = mpic_irq_read(src, MPIC_INFO(IRQ_VECTOR_PRI))
Benjamin Herrenschmidte5356642005-11-18 17:18:15 +11001478 & ~MPIC_VECPRI_PRIORITY_MASK;
Zang Roy-r6191172335932006-08-25 14:16:30 +10001479 mpic_irq_write(src, MPIC_INFO(IRQ_VECTOR_PRI),
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001480 reg | (pri << MPIC_VECPRI_PRIORITY_SHIFT));
1481 }
Thomas Gleixner203041a2010-02-18 02:23:18 +00001482 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001483}
1484
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001485void mpic_setup_this_cpu(void)
1486{
1487#ifdef CONFIG_SMP
1488 struct mpic *mpic = mpic_primary;
1489 unsigned long flags;
1490 u32 msk = 1 << hard_smp_processor_id();
1491 unsigned int i;
1492
1493 BUG_ON(mpic == NULL);
1494
1495 DBG("%s: setup_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
1496
Thomas Gleixner203041a2010-02-18 02:23:18 +00001497 raw_spin_lock_irqsave(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001498
1499 /* let the mpic know we want intrs. default affinity is 0xffffffff
1500 * until changed via /proc. That's how it's done on x86. If we want
1501 * it differently, then we should make sure we also change the default
Ingo Molnara53da522006-06-29 02:24:38 -07001502 * values of irq_desc[].affinity in irq.c.
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001503 */
1504 if (distribute_irqs) {
1505 for (i = 0; i < mpic->num_sources ; i++)
Zang Roy-r6191172335932006-08-25 14:16:30 +10001506 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1507 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) | msk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001508 }
1509
1510 /* Set current processor priority to 0 */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001511 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001512
Thomas Gleixner203041a2010-02-18 02:23:18 +00001513 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001514#endif /* CONFIG_SMP */
1515}
1516
1517int mpic_cpu_get_priority(void)
1518{
1519 struct mpic *mpic = mpic_primary;
1520
Zang Roy-r6191172335932006-08-25 14:16:30 +10001521 return mpic_cpu_read(MPIC_INFO(CPU_CURRENT_TASK_PRI));
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001522}
1523
1524void mpic_cpu_set_priority(int prio)
1525{
1526 struct mpic *mpic = mpic_primary;
1527
1528 prio &= MPIC_CPU_TASKPRI_MASK;
Zang Roy-r6191172335932006-08-25 14:16:30 +10001529 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), prio);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001530}
1531
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001532void mpic_teardown_this_cpu(int secondary)
1533{
1534 struct mpic *mpic = mpic_primary;
1535 unsigned long flags;
1536 u32 msk = 1 << hard_smp_processor_id();
1537 unsigned int i;
1538
1539 BUG_ON(mpic == NULL);
1540
1541 DBG("%s: teardown_this_cpu(%d)\n", mpic->name, hard_smp_processor_id());
Thomas Gleixner203041a2010-02-18 02:23:18 +00001542 raw_spin_lock_irqsave(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001543
1544 /* let the mpic know we don't want intrs. */
1545 for (i = 0; i < mpic->num_sources ; i++)
Zang Roy-r6191172335932006-08-25 14:16:30 +10001546 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1547 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION)) & ~msk);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001548
1549 /* Set current processor priority to max */
Zang Roy-r6191172335932006-08-25 14:16:30 +10001550 mpic_cpu_write(MPIC_INFO(CPU_CURRENT_TASK_PRI), 0xf);
Valentine Barshak71327992008-04-03 23:09:43 +04001551 /* We need to EOI the IPI since not all platforms reset the MPIC
1552 * on boot and new interrupts wouldn't get delivered otherwise.
1553 */
1554 mpic_eoi(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001555
Thomas Gleixner203041a2010-02-18 02:23:18 +00001556 raw_spin_unlock_irqrestore(&mpic_lock, flags);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001557}
1558
1559
Olof Johanssonf3653552007-12-20 13:11:18 -06001560static unsigned int _mpic_get_one_irq(struct mpic *mpic, int reg)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001561{
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001562 u32 src;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001563
Olof Johanssonf3653552007-12-20 13:11:18 -06001564 src = mpic_cpu_read(reg) & MPIC_INFO(VECPRI_VECTOR_MASK);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001565#ifdef DEBUG_LOW
Olof Johanssonf3653552007-12-20 13:11:18 -06001566 DBG("%s: get_one_irq(reg 0x%x): %d\n", mpic->name, reg, src);
Benjamin Herrenschmidt1beb6a72005-12-14 13:10:10 +11001567#endif
Josh Boyer5cddd2e2007-05-01 06:38:11 +10001568 if (unlikely(src == mpic->spurious_vec)) {
1569 if (mpic->flags & MPIC_SPV_EOI)
1570 mpic_eoi(mpic);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001571 return NO_IRQ;
Josh Boyer5cddd2e2007-05-01 06:38:11 +10001572 }
Benjamin Herrenschmidt7fd72182007-07-21 09:55:21 +10001573 if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
1574 if (printk_ratelimit())
1575 printk(KERN_WARNING "%s: Got protected source %d !\n",
1576 mpic->name, (int)src);
1577 mpic_eoi(mpic);
1578 return NO_IRQ;
1579 }
1580
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001581 return irq_linear_revmap(mpic->irqhost, src);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001582}
1583
Olof Johanssonf3653552007-12-20 13:11:18 -06001584unsigned int mpic_get_one_irq(struct mpic *mpic)
1585{
1586 return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_INTACK));
1587}
1588
Olaf Hering35a84c22006-10-07 22:08:26 +10001589unsigned int mpic_get_irq(void)
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001590{
1591 struct mpic *mpic = mpic_primary;
1592
1593 BUG_ON(mpic == NULL);
1594
Olaf Hering35a84c22006-10-07 22:08:26 +10001595 return mpic_get_one_irq(mpic);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001596}
1597
Kumar Galad91e4ea2009-01-07 15:53:29 -06001598unsigned int mpic_get_coreint_irq(void)
1599{
1600#ifdef CONFIG_BOOKE
1601 struct mpic *mpic = mpic_primary;
1602 u32 src;
1603
1604 BUG_ON(mpic == NULL);
1605
1606 src = mfspr(SPRN_EPR);
1607
1608 if (unlikely(src == mpic->spurious_vec)) {
1609 if (mpic->flags & MPIC_SPV_EOI)
1610 mpic_eoi(mpic);
1611 return NO_IRQ;
1612 }
1613 if (unlikely(mpic->protected && test_bit(src, mpic->protected))) {
1614 if (printk_ratelimit())
1615 printk(KERN_WARNING "%s: Got protected source %d !\n",
1616 mpic->name, (int)src);
1617 return NO_IRQ;
1618 }
1619
1620 return irq_linear_revmap(mpic->irqhost, src);
1621#else
1622 return NO_IRQ;
1623#endif
1624}
1625
Olof Johanssonf3653552007-12-20 13:11:18 -06001626unsigned int mpic_get_mcirq(void)
1627{
1628 struct mpic *mpic = mpic_primary;
1629
1630 BUG_ON(mpic == NULL);
1631
1632 return _mpic_get_one_irq(mpic, MPIC_INFO(CPU_MCACK));
1633}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001634
1635#ifdef CONFIG_SMP
1636void mpic_request_ipis(void)
1637{
1638 struct mpic *mpic = mpic_primary;
Milton Miller78608dd2008-10-10 01:56:50 +00001639 int i;
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001640 BUG_ON(mpic == NULL);
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001641
Frans Pop8354be92010-02-06 07:47:20 +00001642 printk(KERN_INFO "mpic: requesting IPIs...\n");
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001643
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001644 for (i = 0; i < 4; i++) {
1645 unsigned int vipi = irq_create_mapping(mpic->irqhost,
Olof Johansson7df24572007-01-28 23:33:18 -06001646 mpic->ipi_vecs[0] + i);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001647 if (vipi == NO_IRQ) {
Milton Miller78608dd2008-10-10 01:56:50 +00001648 printk(KERN_ERR "Failed to map %s\n", smp_ipi_name[i]);
1649 continue;
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001650 }
Milton Miller78608dd2008-10-10 01:56:50 +00001651 smp_request_message_ipi(vipi, i);
Benjamin Herrenschmidt0ebfff12006-07-03 21:36:01 +10001652 }
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001653}
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001654
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001655static void mpic_send_ipi(unsigned int ipi_no, const struct cpumask *cpu_mask)
1656{
1657 struct mpic *mpic = mpic_primary;
1658
1659 BUG_ON(mpic == NULL);
1660
1661#ifdef DEBUG_IPI
1662 DBG("%s: send_ipi(ipi_no: %d)\n", mpic->name, ipi_no);
1663#endif
1664
1665 mpic_cpu_write(MPIC_INFO(CPU_IPI_DISPATCH_0) +
1666 ipi_no * MPIC_INFO(CPU_IPI_DISPATCH_STRIDE),
1667 mpic_physmask(cpumask_bits(cpu_mask)[0]));
1668}
1669
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001670void smp_mpic_message_pass(int target, int msg)
1671{
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001672 cpumask_var_t tmp;
1673
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001674 /* make sure we're sending something that translates to an IPI */
1675 if ((unsigned int)msg > 3) {
1676 printk("SMP %d: smp_message_pass: unknown msg %d\n",
1677 smp_processor_id(), msg);
1678 return;
1679 }
1680 switch (target) {
1681 case MSG_ALL:
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001682 mpic_send_ipi(msg, cpu_online_mask);
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001683 break;
1684 case MSG_ALL_BUT_SELF:
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001685 alloc_cpumask_var(&tmp, GFP_NOWAIT);
1686 cpumask_andnot(tmp, cpu_online_mask,
1687 cpumask_of(smp_processor_id()));
1688 mpic_send_ipi(msg, tmp);
1689 free_cpumask_var(tmp);
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001690 break;
1691 default:
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001692 mpic_send_ipi(msg, cpumask_of(target));
Paul Mackerrasa9c59262005-10-20 17:09:51 +10001693 break;
1694 }
1695}
Michael Ellerman775aeff2007-02-08 18:34:04 +11001696
1697int __init smp_mpic_probe(void)
1698{
1699 int nr_cpus;
1700
1701 DBG("smp_mpic_probe()...\n");
1702
Benjamin Herrenschmidt2ef613cb2010-05-06 18:01:46 +10001703 nr_cpus = cpumask_weight(cpu_possible_mask);
Michael Ellerman775aeff2007-02-08 18:34:04 +11001704
1705 DBG("nr_cpus: %d\n", nr_cpus);
1706
1707 if (nr_cpus > 1)
1708 mpic_request_ipis();
1709
1710 return nr_cpus;
1711}
1712
1713void __devinit smp_mpic_setup_cpu(int cpu)
1714{
1715 mpic_setup_this_cpu();
1716}
Matthew McClintock66953eb2010-06-29 09:42:26 +00001717
1718void mpic_reset_core(int cpu)
1719{
1720 struct mpic *mpic = mpic_primary;
1721 u32 pir;
1722 int cpuid = get_hard_smp_processor_id(cpu);
1723
1724 /* Set target bit for core reset */
1725 pir = mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
1726 pir |= (1 << cpuid);
1727 mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
1728 mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
1729
1730 /* Restore target bit after reset complete */
1731 pir &= ~(1 << cpuid);
1732 mpic_write(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT), pir);
1733 mpic_read(mpic->gregs, MPIC_INFO(GREG_PROCESSOR_INIT));
1734}
Paul Mackerras14cf11a2005-09-26 16:04:21 +10001735#endif /* CONFIG_SMP */
Johannes Berg3669e932007-05-02 16:33:41 +10001736
1737#ifdef CONFIG_PM
1738static int mpic_suspend(struct sys_device *dev, pm_message_t state)
1739{
1740 struct mpic *mpic = container_of(dev, struct mpic, sysdev);
1741 int i;
1742
1743 for (i = 0; i < mpic->num_sources; i++) {
1744 mpic->save_data[i].vecprio =
1745 mpic_irq_read(i, MPIC_INFO(IRQ_VECTOR_PRI));
1746 mpic->save_data[i].dest =
1747 mpic_irq_read(i, MPIC_INFO(IRQ_DESTINATION));
1748 }
1749
1750 return 0;
1751}
1752
1753static int mpic_resume(struct sys_device *dev)
1754{
1755 struct mpic *mpic = container_of(dev, struct mpic, sysdev);
1756 int i;
1757
1758 for (i = 0; i < mpic->num_sources; i++) {
1759 mpic_irq_write(i, MPIC_INFO(IRQ_VECTOR_PRI),
1760 mpic->save_data[i].vecprio);
1761 mpic_irq_write(i, MPIC_INFO(IRQ_DESTINATION),
1762 mpic->save_data[i].dest);
1763
1764#ifdef CONFIG_MPIC_U3_HT_IRQS
Alastair Bridgewater7c9d9362010-06-12 15:36:48 +00001765 if (mpic->fixups) {
Johannes Berg3669e932007-05-02 16:33:41 +10001766 struct mpic_irq_fixup *fixup = &mpic->fixups[i];
1767
1768 if (fixup->base) {
1769 /* we use the lowest bit in an inverted meaning */
1770 if ((mpic->save_data[i].fixup_data & 1) == 0)
1771 continue;
1772
1773 /* Enable and configure */
1774 writeb(0x10 + 2 * fixup->index, fixup->base + 2);
1775
1776 writel(mpic->save_data[i].fixup_data & ~1,
1777 fixup->base + 4);
1778 }
1779 }
1780#endif
1781 } /* end for loop */
1782
1783 return 0;
1784}
1785#endif
1786
1787static struct sysdev_class mpic_sysclass = {
1788#ifdef CONFIG_PM
1789 .resume = mpic_resume,
1790 .suspend = mpic_suspend,
1791#endif
Kay Sieversaf5ca3f2007-12-20 02:09:39 +01001792 .name = "mpic",
Johannes Berg3669e932007-05-02 16:33:41 +10001793};
1794
1795static int mpic_init_sys(void)
1796{
1797 struct mpic *mpic = mpics;
1798 int error, id = 0;
1799
1800 error = sysdev_class_register(&mpic_sysclass);
1801
1802 while (mpic && !error) {
1803 mpic->sysdev.cls = &mpic_sysclass;
1804 mpic->sysdev.id = id++;
1805 error = sysdev_register(&mpic->sysdev);
1806 mpic = mpic->next;
1807 }
1808 return error;
1809}
1810
1811device_initcall(mpic_init_sys);