blob: 9ea7638228c878ce001ef29b8ecc916a3587b4e0 [file] [log] [blame]
Tomasz Figa11ad39e2013-04-06 02:40:36 +02001/*
2 * Copyright (c) 2007 Ben Dooks
3 * Copyright (c) 2008 Simtec Electronics
4 * Ben Dooks <ben@simtec.co.uk>, <ben-linux@fluff.org>
5 * Copyright (c) 2013 Tomasz Figa <tomasz.figa@gmail.com>
6 *
7 * PWM driver for Samsung SoCs
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License.
12 */
13
14#include <linux/bitops.h>
15#include <linux/clk.h>
16#include <linux/export.h>
17#include <linux/err.h>
18#include <linux/io.h>
19#include <linux/kernel.h>
20#include <linux/module.h>
Sachin Kamatc3bdfe12013-09-27 16:53:24 +053021#include <linux/of.h>
Tomasz Figa11ad39e2013-04-06 02:40:36 +020022#include <linux/platform_device.h>
23#include <linux/pwm.h>
24#include <linux/slab.h>
25#include <linux/spinlock.h>
26#include <linux/time.h>
27
28/* For struct samsung_timer_variant and samsung_pwm_lock. */
29#include <clocksource/samsung_pwm.h>
30
31#define REG_TCFG0 0x00
32#define REG_TCFG1 0x04
33#define REG_TCON 0x08
34
35#define REG_TCNTB(chan) (0x0c + ((chan) * 0xc))
36#define REG_TCMPB(chan) (0x10 + ((chan) * 0xc))
37
38#define TCFG0_PRESCALER_MASK 0xff
39#define TCFG0_PRESCALER1_SHIFT 8
40
41#define TCFG1_MUX_MASK 0xf
42#define TCFG1_SHIFT(chan) (4 * (chan))
43
44/*
45 * Each channel occupies 4 bits in TCON register, but there is a gap of 4
46 * bits (one channel) after channel 0, so channels have different numbering
47 * when accessing TCON register. See to_tcon_channel() function.
48 *
49 * In addition, the location of autoreload bit for channel 4 (TCON channel 5)
50 * in its set of bits is 2 as opposed to 3 for other channels.
51 */
52#define TCON_START(chan) BIT(4 * (chan) + 0)
53#define TCON_MANUALUPDATE(chan) BIT(4 * (chan) + 1)
54#define TCON_INVERT(chan) BIT(4 * (chan) + 2)
55#define _TCON_AUTORELOAD(chan) BIT(4 * (chan) + 3)
56#define _TCON_AUTORELOAD4(chan) BIT(4 * (chan) + 2)
57#define TCON_AUTORELOAD(chan) \
58 ((chan < 5) ? _TCON_AUTORELOAD(chan) : _TCON_AUTORELOAD4(chan))
59
60/**
61 * struct samsung_pwm_channel - private data of PWM channel
62 * @period_ns: current period in nanoseconds programmed to the hardware
63 * @duty_ns: current duty time in nanoseconds programmed to the hardware
64 * @tin_ns: time of one timer tick in nanoseconds with current timer rate
65 */
66struct samsung_pwm_channel {
67 u32 period_ns;
68 u32 duty_ns;
69 u32 tin_ns;
70};
71
72/**
73 * struct samsung_pwm_chip - private data of PWM chip
74 * @chip: generic PWM chip
75 * @variant: local copy of hardware variant data
76 * @inverter_mask: inverter status for all channels - one bit per channel
77 * @base: base address of mapped PWM registers
78 * @base_clk: base clock used to drive the timers
79 * @tclk0: external clock 0 (can be ERR_PTR if not present)
80 * @tclk1: external clock 1 (can be ERR_PTR if not present)
81 */
82struct samsung_pwm_chip {
83 struct pwm_chip chip;
84 struct samsung_pwm_variant variant;
85 u8 inverter_mask;
86
87 void __iomem *base;
88 struct clk *base_clk;
89 struct clk *tclk0;
90 struct clk *tclk1;
91};
92
93#ifndef CONFIG_CLKSRC_SAMSUNG_PWM
94/*
95 * PWM block is shared between pwm-samsung and samsung_pwm_timer drivers
96 * and some registers need access synchronization. If both drivers are
97 * compiled in, the spinlock is defined in the clocksource driver,
98 * otherwise following definition is used.
99 *
100 * Currently we do not need any more complex synchronization method
101 * because all the supported SoCs contain only one instance of the PWM
102 * IP. Should this change, both drivers will need to be modified to
103 * properly synchronize accesses to particular instances.
104 */
105static DEFINE_SPINLOCK(samsung_pwm_lock);
106#endif
107
108static inline
109struct samsung_pwm_chip *to_samsung_pwm_chip(struct pwm_chip *chip)
110{
111 return container_of(chip, struct samsung_pwm_chip, chip);
112}
113
114static inline unsigned int to_tcon_channel(unsigned int channel)
115{
116 /* TCON register has a gap of 4 bits (1 channel) after channel 0 */
117 return (channel == 0) ? 0 : (channel + 1);
118}
119
120static void pwm_samsung_set_divisor(struct samsung_pwm_chip *pwm,
121 unsigned int channel, u8 divisor)
122{
123 u8 shift = TCFG1_SHIFT(channel);
124 unsigned long flags;
125 u32 reg;
126 u8 bits;
127
128 bits = (fls(divisor) - 1) - pwm->variant.div_base;
129
130 spin_lock_irqsave(&samsung_pwm_lock, flags);
131
132 reg = readl(pwm->base + REG_TCFG1);
133 reg &= ~(TCFG1_MUX_MASK << shift);
134 reg |= bits << shift;
135 writel(reg, pwm->base + REG_TCFG1);
136
137 spin_unlock_irqrestore(&samsung_pwm_lock, flags);
138}
139
140static int pwm_samsung_is_tdiv(struct samsung_pwm_chip *chip, unsigned int chan)
141{
142 struct samsung_pwm_variant *variant = &chip->variant;
143 u32 reg;
144
145 reg = readl(chip->base + REG_TCFG1);
146 reg >>= TCFG1_SHIFT(chan);
147 reg &= TCFG1_MUX_MASK;
148
149 return (BIT(reg) & variant->tclk_mask) == 0;
150}
151
152static unsigned long pwm_samsung_get_tin_rate(struct samsung_pwm_chip *chip,
153 unsigned int chan)
154{
155 unsigned long rate;
156 u32 reg;
157
158 rate = clk_get_rate(chip->base_clk);
159
160 reg = readl(chip->base + REG_TCFG0);
161 if (chan >= 2)
162 reg >>= TCFG0_PRESCALER1_SHIFT;
163 reg &= TCFG0_PRESCALER_MASK;
164
165 return rate / (reg + 1);
166}
167
168static unsigned long pwm_samsung_calc_tin(struct samsung_pwm_chip *chip,
169 unsigned int chan, unsigned long freq)
170{
171 struct samsung_pwm_variant *variant = &chip->variant;
172 unsigned long rate;
173 struct clk *clk;
174 u8 div;
175
176 if (!pwm_samsung_is_tdiv(chip, chan)) {
177 clk = (chan < 2) ? chip->tclk0 : chip->tclk1;
178 if (!IS_ERR(clk)) {
179 rate = clk_get_rate(clk);
180 if (rate)
181 return rate;
182 }
183
184 dev_warn(chip->chip.dev,
185 "tclk of PWM %d is inoperational, using tdiv\n", chan);
186 }
187
188 rate = pwm_samsung_get_tin_rate(chip, chan);
189 dev_dbg(chip->chip.dev, "tin parent at %lu\n", rate);
190
191 /*
192 * Compare minimum PWM frequency that can be achieved with possible
193 * divider settings and choose the lowest divisor that can generate
194 * frequencies lower than requested.
195 */
Seung-Woo Kim04d68de2016-08-16 23:22:01 +0900196 if (variant->bits < 32) {
197 /* Only for s3c24xx */
198 for (div = variant->div_base; div < 4; ++div)
199 if ((rate >> (variant->bits + div)) < freq)
200 break;
201 } else {
202 /*
203 * Other variants have enough counter bits to generate any
204 * requested rate, so no need to check higher divisors.
205 */
206 div = variant->div_base;
207 }
Tomasz Figa11ad39e2013-04-06 02:40:36 +0200208
209 pwm_samsung_set_divisor(chip, chan, BIT(div));
210
211 return rate >> div;
212}
213
214static int pwm_samsung_request(struct pwm_chip *chip, struct pwm_device *pwm)
215{
216 struct samsung_pwm_chip *our_chip = to_samsung_pwm_chip(chip);
217 struct samsung_pwm_channel *our_chan;
218
219 if (!(our_chip->variant.output_mask & BIT(pwm->hwpwm))) {
220 dev_warn(chip->dev,
221 "tried to request PWM channel %d without output\n",
222 pwm->hwpwm);
223 return -EINVAL;
224 }
225
226 our_chan = devm_kzalloc(chip->dev, sizeof(*our_chan), GFP_KERNEL);
227 if (!our_chan)
228 return -ENOMEM;
229
230 pwm_set_chip_data(pwm, our_chan);
231
232 return 0;
233}
234
235static void pwm_samsung_free(struct pwm_chip *chip, struct pwm_device *pwm)
236{
Tomasz Figa11ad39e2013-04-06 02:40:36 +0200237 devm_kfree(chip->dev, pwm_get_chip_data(pwm));
Sachin Kamatb577cdc2013-10-29 10:27:43 +0530238 pwm_set_chip_data(pwm, NULL);
Tomasz Figa11ad39e2013-04-06 02:40:36 +0200239}
240
241static int pwm_samsung_enable(struct pwm_chip *chip, struct pwm_device *pwm)
242{
243 struct samsung_pwm_chip *our_chip = to_samsung_pwm_chip(chip);
244 unsigned int tcon_chan = to_tcon_channel(pwm->hwpwm);
245 unsigned long flags;
246 u32 tcon;
247
248 spin_lock_irqsave(&samsung_pwm_lock, flags);
249
250 tcon = readl(our_chip->base + REG_TCON);
251
252 tcon &= ~TCON_START(tcon_chan);
253 tcon |= TCON_MANUALUPDATE(tcon_chan);
254 writel(tcon, our_chip->base + REG_TCON);
255
256 tcon &= ~TCON_MANUALUPDATE(tcon_chan);
257 tcon |= TCON_START(tcon_chan) | TCON_AUTORELOAD(tcon_chan);
258 writel(tcon, our_chip->base + REG_TCON);
259
260 spin_unlock_irqrestore(&samsung_pwm_lock, flags);
261
262 return 0;
263}
264
265static void pwm_samsung_disable(struct pwm_chip *chip, struct pwm_device *pwm)
266{
267 struct samsung_pwm_chip *our_chip = to_samsung_pwm_chip(chip);
268 unsigned int tcon_chan = to_tcon_channel(pwm->hwpwm);
269 unsigned long flags;
270 u32 tcon;
271
272 spin_lock_irqsave(&samsung_pwm_lock, flags);
273
274 tcon = readl(our_chip->base + REG_TCON);
275 tcon &= ~TCON_AUTORELOAD(tcon_chan);
276 writel(tcon, our_chip->base + REG_TCON);
277
278 spin_unlock_irqrestore(&samsung_pwm_lock, flags);
279}
280
Sjoerd Simons4a1c6832015-03-05 09:14:03 +0100281static void pwm_samsung_manual_update(struct samsung_pwm_chip *chip,
282 struct pwm_device *pwm)
283{
284 unsigned int tcon_chan = to_tcon_channel(pwm->hwpwm);
285 u32 tcon;
286 unsigned long flags;
287
288 spin_lock_irqsave(&samsung_pwm_lock, flags);
289
290 tcon = readl(chip->base + REG_TCON);
291 tcon |= TCON_MANUALUPDATE(tcon_chan);
292 writel(tcon, chip->base + REG_TCON);
293
294 tcon &= ~TCON_MANUALUPDATE(tcon_chan);
295 writel(tcon, chip->base + REG_TCON);
296
297 spin_unlock_irqrestore(&samsung_pwm_lock, flags);
298}
299
Tomasz Figa11ad39e2013-04-06 02:40:36 +0200300static int pwm_samsung_config(struct pwm_chip *chip, struct pwm_device *pwm,
301 int duty_ns, int period_ns)
302{
303 struct samsung_pwm_chip *our_chip = to_samsung_pwm_chip(chip);
304 struct samsung_pwm_channel *chan = pwm_get_chip_data(pwm);
Sjoerd Simons4a1c6832015-03-05 09:14:03 +0100305 u32 tin_ns = chan->tin_ns, tcnt, tcmp, oldtcmp;
Tomasz Figa11ad39e2013-04-06 02:40:36 +0200306
307 /*
308 * We currently avoid using 64bit arithmetic by using the
309 * fact that anything faster than 1Hz is easily representable
310 * by 32bits.
311 */
312 if (period_ns > NSEC_PER_SEC)
313 return -ERANGE;
314
Tomasz Figa11ad39e2013-04-06 02:40:36 +0200315 tcnt = readl(our_chip->base + REG_TCNTB(pwm->hwpwm));
Sjoerd Simons4a1c6832015-03-05 09:14:03 +0100316 oldtcmp = readl(our_chip->base + REG_TCMPB(pwm->hwpwm));
Tomasz Figa11ad39e2013-04-06 02:40:36 +0200317
318 /* We need tick count for calculation, not last tick. */
319 ++tcnt;
320
321 /* Check to see if we are changing the clock rate of the PWM. */
322 if (chan->period_ns != period_ns) {
323 unsigned long tin_rate;
324 u32 period;
325
326 period = NSEC_PER_SEC / period_ns;
327
328 dev_dbg(our_chip->chip.dev, "duty_ns=%d, period_ns=%d (%u)\n",
329 duty_ns, period_ns, period);
330
331 tin_rate = pwm_samsung_calc_tin(our_chip, pwm->hwpwm, period);
332
333 dev_dbg(our_chip->chip.dev, "tin_rate=%lu\n", tin_rate);
334
335 tin_ns = NSEC_PER_SEC / tin_rate;
336 tcnt = period_ns / tin_ns;
337 }
338
339 /* Period is too short. */
340 if (tcnt <= 1)
341 return -ERANGE;
342
343 /* Note that counters count down. */
344 tcmp = duty_ns / tin_ns;
345
346 /* 0% duty is not available */
347 if (!tcmp)
348 ++tcmp;
349
350 tcmp = tcnt - tcmp;
351
352 /* Decrement to get tick numbers, instead of tick counts. */
353 --tcnt;
354 /* -1UL will give 100% duty. */
355 --tcmp;
356
357 dev_dbg(our_chip->chip.dev,
358 "tin_ns=%u, tcmp=%u/%u\n", tin_ns, tcmp, tcnt);
359
360 /* Update PWM registers. */
361 writel(tcnt, our_chip->base + REG_TCNTB(pwm->hwpwm));
362 writel(tcmp, our_chip->base + REG_TCMPB(pwm->hwpwm));
363
Sjoerd Simons4a1c6832015-03-05 09:14:03 +0100364 /*
365 * In case the PWM is currently at 100% duty cycle, force a manual
366 * update to prevent the signal staying high if the PWM is disabled
367 * shortly afer this update (before it autoreloaded the new values).
368 */
369 if (oldtcmp == (u32) -1) {
370 dev_dbg(our_chip->chip.dev, "Forcing manual update");
371 pwm_samsung_manual_update(our_chip, pwm);
372 }
373
Tomasz Figa11ad39e2013-04-06 02:40:36 +0200374 chan->period_ns = period_ns;
375 chan->tin_ns = tin_ns;
376 chan->duty_ns = duty_ns;
377
378 return 0;
379}
380
381static void pwm_samsung_set_invert(struct samsung_pwm_chip *chip,
382 unsigned int channel, bool invert)
383{
384 unsigned int tcon_chan = to_tcon_channel(channel);
385 unsigned long flags;
386 u32 tcon;
387
388 spin_lock_irqsave(&samsung_pwm_lock, flags);
389
390 tcon = readl(chip->base + REG_TCON);
391
392 if (invert) {
393 chip->inverter_mask |= BIT(channel);
394 tcon |= TCON_INVERT(tcon_chan);
395 } else {
396 chip->inverter_mask &= ~BIT(channel);
397 tcon &= ~TCON_INVERT(tcon_chan);
398 }
399
400 writel(tcon, chip->base + REG_TCON);
401
402 spin_unlock_irqrestore(&samsung_pwm_lock, flags);
403}
404
405static int pwm_samsung_set_polarity(struct pwm_chip *chip,
406 struct pwm_device *pwm,
407 enum pwm_polarity polarity)
408{
409 struct samsung_pwm_chip *our_chip = to_samsung_pwm_chip(chip);
410 bool invert = (polarity == PWM_POLARITY_NORMAL);
411
412 /* Inverted means normal in the hardware. */
413 pwm_samsung_set_invert(our_chip, pwm->hwpwm, invert);
414
415 return 0;
416}
417
418static const struct pwm_ops pwm_samsung_ops = {
419 .request = pwm_samsung_request,
420 .free = pwm_samsung_free,
421 .enable = pwm_samsung_enable,
422 .disable = pwm_samsung_disable,
423 .config = pwm_samsung_config,
424 .set_polarity = pwm_samsung_set_polarity,
425 .owner = THIS_MODULE,
426};
427
428#ifdef CONFIG_OF
429static const struct samsung_pwm_variant s3c24xx_variant = {
430 .bits = 16,
431 .div_base = 1,
432 .has_tint_cstat = false,
433 .tclk_mask = BIT(4),
434};
435
436static const struct samsung_pwm_variant s3c64xx_variant = {
437 .bits = 32,
438 .div_base = 0,
439 .has_tint_cstat = true,
440 .tclk_mask = BIT(7) | BIT(6) | BIT(5),
441};
442
443static const struct samsung_pwm_variant s5p64x0_variant = {
444 .bits = 32,
445 .div_base = 0,
446 .has_tint_cstat = true,
447 .tclk_mask = 0,
448};
449
450static const struct samsung_pwm_variant s5pc100_variant = {
451 .bits = 32,
452 .div_base = 0,
453 .has_tint_cstat = true,
454 .tclk_mask = BIT(5),
455};
456
457static const struct of_device_id samsung_pwm_matches[] = {
458 { .compatible = "samsung,s3c2410-pwm", .data = &s3c24xx_variant },
459 { .compatible = "samsung,s3c6400-pwm", .data = &s3c64xx_variant },
460 { .compatible = "samsung,s5p6440-pwm", .data = &s5p64x0_variant },
461 { .compatible = "samsung,s5pc100-pwm", .data = &s5pc100_variant },
462 { .compatible = "samsung,exynos4210-pwm", .data = &s5p64x0_variant },
463 {},
464};
Javier Martinez Canillascccb9452015-05-14 02:32:31 +0200465MODULE_DEVICE_TABLE(of, samsung_pwm_matches);
Tomasz Figa11ad39e2013-04-06 02:40:36 +0200466
467static int pwm_samsung_parse_dt(struct samsung_pwm_chip *chip)
468{
469 struct device_node *np = chip->chip.dev->of_node;
470 const struct of_device_id *match;
471 struct property *prop;
472 const __be32 *cur;
473 u32 val;
474
475 match = of_match_node(samsung_pwm_matches, np);
476 if (!match)
477 return -ENODEV;
478
479 memcpy(&chip->variant, match->data, sizeof(chip->variant));
480
481 of_property_for_each_u32(np, "samsung,pwm-outputs", prop, cur, val) {
482 if (val >= SAMSUNG_PWM_NUM) {
483 dev_err(chip->chip.dev,
484 "%s: invalid channel index in samsung,pwm-outputs property\n",
485 __func__);
486 continue;
487 }
488 chip->variant.output_mask |= BIT(val);
489 }
490
491 return 0;
492}
493#else
494static int pwm_samsung_parse_dt(struct samsung_pwm_chip *chip)
495{
496 return -ENODEV;
497}
498#endif
499
500static int pwm_samsung_probe(struct platform_device *pdev)
501{
502 struct device *dev = &pdev->dev;
503 struct samsung_pwm_chip *chip;
504 struct resource *res;
505 unsigned int chan;
506 int ret;
507
508 chip = devm_kzalloc(&pdev->dev, sizeof(*chip), GFP_KERNEL);
509 if (chip == NULL)
510 return -ENOMEM;
511
512 chip->chip.dev = &pdev->dev;
513 chip->chip.ops = &pwm_samsung_ops;
514 chip->chip.base = -1;
515 chip->chip.npwm = SAMSUNG_PWM_NUM;
516 chip->inverter_mask = BIT(SAMSUNG_PWM_NUM) - 1;
517
518 if (IS_ENABLED(CONFIG_OF) && pdev->dev.of_node) {
519 ret = pwm_samsung_parse_dt(chip);
520 if (ret)
521 return ret;
522
523 chip->chip.of_xlate = of_pwm_xlate_with_flags;
524 chip->chip.of_pwm_n_cells = 3;
525 } else {
526 if (!pdev->dev.platform_data) {
527 dev_err(&pdev->dev, "no platform data specified\n");
528 return -EINVAL;
529 }
530
531 memcpy(&chip->variant, pdev->dev.platform_data,
532 sizeof(chip->variant));
533 }
534
535 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
536 chip->base = devm_ioremap_resource(&pdev->dev, res);
537 if (IS_ERR(chip->base))
538 return PTR_ERR(chip->base);
539
540 chip->base_clk = devm_clk_get(&pdev->dev, "timers");
541 if (IS_ERR(chip->base_clk)) {
542 dev_err(dev, "failed to get timer base clk\n");
543 return PTR_ERR(chip->base_clk);
544 }
545
546 ret = clk_prepare_enable(chip->base_clk);
547 if (ret < 0) {
548 dev_err(dev, "failed to enable base clock\n");
549 return ret;
550 }
551
552 for (chan = 0; chan < SAMSUNG_PWM_NUM; ++chan)
553 if (chip->variant.output_mask & BIT(chan))
554 pwm_samsung_set_invert(chip, chan, true);
555
556 /* Following clocks are optional. */
557 chip->tclk0 = devm_clk_get(&pdev->dev, "pwm-tclk0");
558 chip->tclk1 = devm_clk_get(&pdev->dev, "pwm-tclk1");
559
560 platform_set_drvdata(pdev, chip);
561
562 ret = pwmchip_add(&chip->chip);
563 if (ret < 0) {
564 dev_err(dev, "failed to register PWM chip\n");
565 clk_disable_unprepare(chip->base_clk);
566 return ret;
567 }
568
569 dev_dbg(dev, "base_clk at %lu, tclk0 at %lu, tclk1 at %lu\n",
570 clk_get_rate(chip->base_clk),
571 !IS_ERR(chip->tclk0) ? clk_get_rate(chip->tclk0) : 0,
572 !IS_ERR(chip->tclk1) ? clk_get_rate(chip->tclk1) : 0);
573
574 return 0;
575}
576
577static int pwm_samsung_remove(struct platform_device *pdev)
578{
579 struct samsung_pwm_chip *chip = platform_get_drvdata(pdev);
580 int ret;
581
582 ret = pwmchip_remove(&chip->chip);
583 if (ret < 0)
584 return ret;
585
586 clk_disable_unprepare(chip->base_clk);
587
588 return 0;
589}
590
591#ifdef CONFIG_PM_SLEEP
592static int pwm_samsung_suspend(struct device *dev)
593{
594 struct samsung_pwm_chip *chip = dev_get_drvdata(dev);
595 unsigned int i;
596
597 /*
598 * No one preserves these values during suspend so reset them.
599 * Otherwise driver leaves PWM unconfigured if same values are
600 * passed to pwm_config() next time.
601 */
602 for (i = 0; i < SAMSUNG_PWM_NUM; ++i) {
603 struct pwm_device *pwm = &chip->chip.pwms[i];
604 struct samsung_pwm_channel *chan = pwm_get_chip_data(pwm);
605
606 if (!chan)
607 continue;
608
609 chan->period_ns = 0;
610 chan->duty_ns = 0;
611 }
612
613 return 0;
614}
615
616static int pwm_samsung_resume(struct device *dev)
617{
618 struct samsung_pwm_chip *chip = dev_get_drvdata(dev);
619 unsigned int chan;
620
621 /*
622 * Inverter setting must be preserved across suspend/resume
623 * as nobody really seems to configure it more than once.
624 */
625 for (chan = 0; chan < SAMSUNG_PWM_NUM; ++chan) {
626 if (chip->variant.output_mask & BIT(chan))
627 pwm_samsung_set_invert(chip, chan,
628 chip->inverter_mask & BIT(chan));
629 }
630
631 return 0;
632}
633#endif
634
Jingoo Han4407b6d2014-02-26 10:17:53 +0900635static SIMPLE_DEV_PM_OPS(pwm_samsung_pm_ops, pwm_samsung_suspend,
636 pwm_samsung_resume);
Tomasz Figa11ad39e2013-04-06 02:40:36 +0200637
638static struct platform_driver pwm_samsung_driver = {
639 .driver = {
640 .name = "samsung-pwm",
Tomasz Figa11ad39e2013-04-06 02:40:36 +0200641 .pm = &pwm_samsung_pm_ops,
642 .of_match_table = of_match_ptr(samsung_pwm_matches),
643 },
644 .probe = pwm_samsung_probe,
645 .remove = pwm_samsung_remove,
646};
647module_platform_driver(pwm_samsung_driver);
648
649MODULE_LICENSE("GPL");
650MODULE_AUTHOR("Tomasz Figa <tomasz.figa@gmail.com>");
651MODULE_ALIAS("platform:samsung-pwm");