Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 1 | /* |
| 2 | * arch/arm/mach-at91/at91sam9263.c |
| 3 | * |
| 4 | * Copyright (C) 2007 Atmel Corporation. |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License as published by |
| 8 | * the Free Software Foundation; either version 2 of the License, or |
| 9 | * (at your option) any later version. |
| 10 | * |
| 11 | */ |
| 12 | |
| 13 | #include <linux/module.h> |
| 14 | |
Nicolas Pitre | c9dfafb | 2011-08-02 10:21:36 -0400 | [diff] [blame] | 15 | #include <asm/proc-fns.h> |
Russell King | 80b02c1 | 2009-01-08 10:01:47 +0000 | [diff] [blame] | 16 | #include <asm/irq.h> |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 17 | #include <asm/mach/arch.h> |
| 18 | #include <asm/mach/map.h> |
David Howells | 9f97da7 | 2012-03-28 18:30:01 +0100 | [diff] [blame] | 19 | #include <asm/system_misc.h> |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 20 | #include <mach/at91sam9263.h> |
Ludovic Desroches | 8fe82a5 | 2012-06-21 14:47:27 +0200 | [diff] [blame] | 21 | #include <mach/at91_aic.h> |
Russell King | a09e64f | 2008-08-05 16:14:15 +0100 | [diff] [blame] | 22 | #include <mach/at91_pmc.h> |
| 23 | #include <mach/at91_rstc.h> |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 24 | |
Jean-Christophe PLAGNIOL-VILLARD | 21d08b9 | 2011-04-23 15:28:34 +0800 | [diff] [blame] | 25 | #include "soc.h" |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 26 | #include "generic.h" |
| 27 | #include "clock.h" |
Jean-Christophe PLAGNIOL-VILLARD | faee0cc | 2011-10-14 01:37:09 +0800 | [diff] [blame] | 28 | #include "sam9_smc.h" |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 29 | |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 30 | /* -------------------------------------------------------------------- |
| 31 | * Clocks |
| 32 | * -------------------------------------------------------------------- */ |
| 33 | |
| 34 | /* |
| 35 | * The peripheral clocks. |
| 36 | */ |
| 37 | static struct clk pioA_clk = { |
| 38 | .name = "pioA_clk", |
| 39 | .pmc_mask = 1 << AT91SAM9263_ID_PIOA, |
| 40 | .type = CLK_TYPE_PERIPHERAL, |
| 41 | }; |
| 42 | static struct clk pioB_clk = { |
| 43 | .name = "pioB_clk", |
| 44 | .pmc_mask = 1 << AT91SAM9263_ID_PIOB, |
| 45 | .type = CLK_TYPE_PERIPHERAL, |
| 46 | }; |
| 47 | static struct clk pioCDE_clk = { |
| 48 | .name = "pioCDE_clk", |
| 49 | .pmc_mask = 1 << AT91SAM9263_ID_PIOCDE, |
| 50 | .type = CLK_TYPE_PERIPHERAL, |
| 51 | }; |
| 52 | static struct clk usart0_clk = { |
| 53 | .name = "usart0_clk", |
| 54 | .pmc_mask = 1 << AT91SAM9263_ID_US0, |
| 55 | .type = CLK_TYPE_PERIPHERAL, |
| 56 | }; |
| 57 | static struct clk usart1_clk = { |
| 58 | .name = "usart1_clk", |
| 59 | .pmc_mask = 1 << AT91SAM9263_ID_US1, |
| 60 | .type = CLK_TYPE_PERIPHERAL, |
| 61 | }; |
| 62 | static struct clk usart2_clk = { |
| 63 | .name = "usart2_clk", |
| 64 | .pmc_mask = 1 << AT91SAM9263_ID_US2, |
| 65 | .type = CLK_TYPE_PERIPHERAL, |
| 66 | }; |
| 67 | static struct clk mmc0_clk = { |
| 68 | .name = "mci0_clk", |
| 69 | .pmc_mask = 1 << AT91SAM9263_ID_MCI0, |
| 70 | .type = CLK_TYPE_PERIPHERAL, |
| 71 | }; |
| 72 | static struct clk mmc1_clk = { |
| 73 | .name = "mci1_clk", |
| 74 | .pmc_mask = 1 << AT91SAM9263_ID_MCI1, |
| 75 | .type = CLK_TYPE_PERIPHERAL, |
| 76 | }; |
Andrew Victor | e8788ba | 2007-05-02 17:14:57 +0100 | [diff] [blame] | 77 | static struct clk can_clk = { |
| 78 | .name = "can_clk", |
| 79 | .pmc_mask = 1 << AT91SAM9263_ID_CAN, |
| 80 | .type = CLK_TYPE_PERIPHERAL, |
| 81 | }; |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 82 | static struct clk twi_clk = { |
| 83 | .name = "twi_clk", |
| 84 | .pmc_mask = 1 << AT91SAM9263_ID_TWI, |
| 85 | .type = CLK_TYPE_PERIPHERAL, |
| 86 | }; |
| 87 | static struct clk spi0_clk = { |
| 88 | .name = "spi0_clk", |
| 89 | .pmc_mask = 1 << AT91SAM9263_ID_SPI0, |
| 90 | .type = CLK_TYPE_PERIPHERAL, |
| 91 | }; |
| 92 | static struct clk spi1_clk = { |
| 93 | .name = "spi1_clk", |
| 94 | .pmc_mask = 1 << AT91SAM9263_ID_SPI1, |
| 95 | .type = CLK_TYPE_PERIPHERAL, |
| 96 | }; |
Andrew Victor | e8788ba | 2007-05-02 17:14:57 +0100 | [diff] [blame] | 97 | static struct clk ssc0_clk = { |
| 98 | .name = "ssc0_clk", |
| 99 | .pmc_mask = 1 << AT91SAM9263_ID_SSC0, |
| 100 | .type = CLK_TYPE_PERIPHERAL, |
| 101 | }; |
| 102 | static struct clk ssc1_clk = { |
| 103 | .name = "ssc1_clk", |
| 104 | .pmc_mask = 1 << AT91SAM9263_ID_SSC1, |
| 105 | .type = CLK_TYPE_PERIPHERAL, |
| 106 | }; |
| 107 | static struct clk ac97_clk = { |
| 108 | .name = "ac97_clk", |
| 109 | .pmc_mask = 1 << AT91SAM9263_ID_AC97C, |
| 110 | .type = CLK_TYPE_PERIPHERAL, |
| 111 | }; |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 112 | static struct clk tcb_clk = { |
| 113 | .name = "tcb_clk", |
| 114 | .pmc_mask = 1 << AT91SAM9263_ID_TCB, |
| 115 | .type = CLK_TYPE_PERIPHERAL, |
| 116 | }; |
Andrew Victor | bb1ad68 | 2008-09-18 19:42:37 +0100 | [diff] [blame] | 117 | static struct clk pwm_clk = { |
| 118 | .name = "pwm_clk", |
Andrew Victor | e8788ba | 2007-05-02 17:14:57 +0100 | [diff] [blame] | 119 | .pmc_mask = 1 << AT91SAM9263_ID_PWMC, |
| 120 | .type = CLK_TYPE_PERIPHERAL, |
| 121 | }; |
Andrew Victor | 69b2e99 | 2007-02-14 08:44:43 +0100 | [diff] [blame] | 122 | static struct clk macb_clk = { |
Jamie Iles | 865d605 | 2011-08-09 16:51:11 +0200 | [diff] [blame] | 123 | .name = "pclk", |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 124 | .pmc_mask = 1 << AT91SAM9263_ID_EMAC, |
| 125 | .type = CLK_TYPE_PERIPHERAL, |
| 126 | }; |
Andrew Victor | e8788ba | 2007-05-02 17:14:57 +0100 | [diff] [blame] | 127 | static struct clk dma_clk = { |
| 128 | .name = "dma_clk", |
| 129 | .pmc_mask = 1 << AT91SAM9263_ID_DMA, |
| 130 | .type = CLK_TYPE_PERIPHERAL, |
| 131 | }; |
| 132 | static struct clk twodge_clk = { |
| 133 | .name = "2dge_clk", |
| 134 | .pmc_mask = 1 << AT91SAM9263_ID_2DGE, |
| 135 | .type = CLK_TYPE_PERIPHERAL, |
| 136 | }; |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 137 | static struct clk udc_clk = { |
| 138 | .name = "udc_clk", |
| 139 | .pmc_mask = 1 << AT91SAM9263_ID_UDP, |
| 140 | .type = CLK_TYPE_PERIPHERAL, |
| 141 | }; |
| 142 | static struct clk isi_clk = { |
| 143 | .name = "isi_clk", |
| 144 | .pmc_mask = 1 << AT91SAM9263_ID_ISI, |
| 145 | .type = CLK_TYPE_PERIPHERAL, |
| 146 | }; |
| 147 | static struct clk lcdc_clk = { |
| 148 | .name = "lcdc_clk", |
Andrew Victor | 7f6e2d9 | 2007-02-22 07:34:56 +0100 | [diff] [blame] | 149 | .pmc_mask = 1 << AT91SAM9263_ID_LCDC, |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 150 | .type = CLK_TYPE_PERIPHERAL, |
| 151 | }; |
| 152 | static struct clk ohci_clk = { |
| 153 | .name = "ohci_clk", |
| 154 | .pmc_mask = 1 << AT91SAM9263_ID_UHP, |
| 155 | .type = CLK_TYPE_PERIPHERAL, |
| 156 | }; |
| 157 | |
| 158 | static struct clk *periph_clocks[] __initdata = { |
| 159 | &pioA_clk, |
| 160 | &pioB_clk, |
| 161 | &pioCDE_clk, |
| 162 | &usart0_clk, |
| 163 | &usart1_clk, |
| 164 | &usart2_clk, |
| 165 | &mmc0_clk, |
| 166 | &mmc1_clk, |
Andrew Victor | e8788ba | 2007-05-02 17:14:57 +0100 | [diff] [blame] | 167 | &can_clk, |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 168 | &twi_clk, |
| 169 | &spi0_clk, |
| 170 | &spi1_clk, |
Andrew Victor | e8788ba | 2007-05-02 17:14:57 +0100 | [diff] [blame] | 171 | &ssc0_clk, |
| 172 | &ssc1_clk, |
| 173 | &ac97_clk, |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 174 | &tcb_clk, |
Andrew Victor | bb1ad68 | 2008-09-18 19:42:37 +0100 | [diff] [blame] | 175 | &pwm_clk, |
Andrew Victor | 69b2e99 | 2007-02-14 08:44:43 +0100 | [diff] [blame] | 176 | &macb_clk, |
Andrew Victor | e8788ba | 2007-05-02 17:14:57 +0100 | [diff] [blame] | 177 | &twodge_clk, |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 178 | &udc_clk, |
| 179 | &isi_clk, |
| 180 | &lcdc_clk, |
Andrew Victor | e8788ba | 2007-05-02 17:14:57 +0100 | [diff] [blame] | 181 | &dma_clk, |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 182 | &ohci_clk, |
| 183 | // irq0 .. irq1 |
| 184 | }; |
| 185 | |
Jean-Christophe PLAGNIOL-VILLARD | bd60299 | 2011-02-02 07:27:07 +0100 | [diff] [blame] | 186 | static struct clk_lookup periph_clocks_lookups[] = { |
Jamie Iles | 865d605 | 2011-08-09 16:51:11 +0200 | [diff] [blame] | 187 | /* One additional fake clock for macb_hclk */ |
| 188 | CLKDEV_CON_ID("hclk", &macb_clk), |
Jean-Christophe PLAGNIOL-VILLARD | bd60299 | 2011-02-02 07:27:07 +0100 | [diff] [blame] | 189 | CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc0_clk), |
| 190 | CLKDEV_CON_DEV_ID("pclk", "ssc.1", &ssc1_clk), |
Ludovic Desroches | 4cf3326 | 2012-05-21 12:23:27 +0200 | [diff] [blame] | 191 | CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.0", &mmc0_clk), |
| 192 | CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.1", &mmc1_clk), |
Jean-Christophe PLAGNIOL-VILLARD | bd60299 | 2011-02-02 07:27:07 +0100 | [diff] [blame] | 193 | CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk), |
| 194 | CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk), |
| 195 | CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tcb_clk), |
Bo Shen | 302090a | 2012-10-15 17:30:28 +0800 | [diff] [blame] | 196 | CLKDEV_CON_DEV_ID(NULL, "i2c-at91sam9260.0", &twi_clk), |
Jean-Christophe PLAGNIOL-VILLARD | 0af4316 | 2011-08-30 03:29:28 +0200 | [diff] [blame] | 197 | /* fake hclk clock */ |
| 198 | CLKDEV_CON_DEV_ID("hclk", "at91_ohci", &ohci_clk), |
Jean-Christophe PLAGNIOL-VILLARD | 619d4a4 | 2011-11-13 13:00:58 +0800 | [diff] [blame] | 199 | CLKDEV_CON_ID("pioA", &pioA_clk), |
| 200 | CLKDEV_CON_ID("pioB", &pioB_clk), |
| 201 | CLKDEV_CON_ID("pioC", &pioCDE_clk), |
| 202 | CLKDEV_CON_ID("pioD", &pioCDE_clk), |
| 203 | CLKDEV_CON_ID("pioE", &pioCDE_clk), |
Jean-Christophe PLAGNIOL-VILLARD | 4abb367 | 2012-02-26 19:12:43 +0800 | [diff] [blame] | 204 | /* more usart lookup table for DT entries */ |
| 205 | CLKDEV_CON_DEV_ID("usart", "ffffee00.serial", &mck), |
| 206 | CLKDEV_CON_DEV_ID("usart", "fff8c000.serial", &usart0_clk), |
| 207 | CLKDEV_CON_DEV_ID("usart", "fff90000.serial", &usart1_clk), |
| 208 | CLKDEV_CON_DEV_ID("usart", "fff94000.serial", &usart2_clk), |
| 209 | /* more tc lookup table for DT entries */ |
| 210 | CLKDEV_CON_DEV_ID("t0_clk", "fff7c000.timer", &tcb_clk), |
| 211 | CLKDEV_CON_DEV_ID("hclk", "a00000.ohci", &ohci_clk), |
| 212 | CLKDEV_CON_DEV_ID("spi_clk", "fffa4000.spi", &spi0_clk), |
| 213 | CLKDEV_CON_DEV_ID("spi_clk", "fffa8000.spi", &spi1_clk), |
Ludovic Desroches | f7d19b9 | 2012-09-12 08:42:15 +0200 | [diff] [blame] | 214 | CLKDEV_CON_DEV_ID(NULL, "fff88000.i2c", &twi_clk), |
Jean-Christophe PLAGNIOL-VILLARD | 5314ec8 | 2012-07-05 16:56:09 +0800 | [diff] [blame] | 215 | CLKDEV_CON_DEV_ID(NULL, "fffff200.gpio", &pioA_clk), |
| 216 | CLKDEV_CON_DEV_ID(NULL, "fffff400.gpio", &pioB_clk), |
| 217 | CLKDEV_CON_DEV_ID(NULL, "fffff600.gpio", &pioCDE_clk), |
| 218 | CLKDEV_CON_DEV_ID(NULL, "fffff800.gpio", &pioCDE_clk), |
| 219 | CLKDEV_CON_DEV_ID(NULL, "fffffa00.gpio", &pioCDE_clk), |
Jean-Christophe PLAGNIOL-VILLARD | bd60299 | 2011-02-02 07:27:07 +0100 | [diff] [blame] | 220 | }; |
| 221 | |
| 222 | static struct clk_lookup usart_clocks_lookups[] = { |
| 223 | CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck), |
| 224 | CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk), |
| 225 | CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk), |
| 226 | CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk), |
| 227 | }; |
| 228 | |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 229 | /* |
| 230 | * The four programmable clocks. |
| 231 | * You must configure pin multiplexing to bring these signals out. |
| 232 | */ |
| 233 | static struct clk pck0 = { |
| 234 | .name = "pck0", |
| 235 | .pmc_mask = AT91_PMC_PCK0, |
| 236 | .type = CLK_TYPE_PROGRAMMABLE, |
| 237 | .id = 0, |
| 238 | }; |
| 239 | static struct clk pck1 = { |
| 240 | .name = "pck1", |
| 241 | .pmc_mask = AT91_PMC_PCK1, |
| 242 | .type = CLK_TYPE_PROGRAMMABLE, |
| 243 | .id = 1, |
| 244 | }; |
| 245 | static struct clk pck2 = { |
| 246 | .name = "pck2", |
| 247 | .pmc_mask = AT91_PMC_PCK2, |
| 248 | .type = CLK_TYPE_PROGRAMMABLE, |
| 249 | .id = 2, |
| 250 | }; |
| 251 | static struct clk pck3 = { |
| 252 | .name = "pck3", |
| 253 | .pmc_mask = AT91_PMC_PCK3, |
| 254 | .type = CLK_TYPE_PROGRAMMABLE, |
| 255 | .id = 3, |
| 256 | }; |
| 257 | |
| 258 | static void __init at91sam9263_register_clocks(void) |
| 259 | { |
| 260 | int i; |
| 261 | |
| 262 | for (i = 0; i < ARRAY_SIZE(periph_clocks); i++) |
| 263 | clk_register(periph_clocks[i]); |
| 264 | |
Jean-Christophe PLAGNIOL-VILLARD | bd60299 | 2011-02-02 07:27:07 +0100 | [diff] [blame] | 265 | clkdev_add_table(periph_clocks_lookups, |
| 266 | ARRAY_SIZE(periph_clocks_lookups)); |
| 267 | clkdev_add_table(usart_clocks_lookups, |
| 268 | ARRAY_SIZE(usart_clocks_lookups)); |
| 269 | |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 270 | clk_register(&pck0); |
| 271 | clk_register(&pck1); |
| 272 | clk_register(&pck2); |
| 273 | clk_register(&pck3); |
| 274 | } |
| 275 | |
| 276 | /* -------------------------------------------------------------------- |
| 277 | * GPIO |
| 278 | * -------------------------------------------------------------------- */ |
| 279 | |
Jean-Christophe PLAGNIOL-VILLARD | 1a2d915 | 2011-10-17 14:28:38 +0800 | [diff] [blame] | 280 | static struct at91_gpio_bank at91sam9263_gpio[] __initdata = { |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 281 | { |
| 282 | .id = AT91SAM9263_ID_PIOA, |
Jean-Christophe PLAGNIOL-VILLARD | 80e91cb | 2011-09-16 23:37:50 +0800 | [diff] [blame] | 283 | .regbase = AT91SAM9263_BASE_PIOA, |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 284 | }, { |
| 285 | .id = AT91SAM9263_ID_PIOB, |
Jean-Christophe PLAGNIOL-VILLARD | 80e91cb | 2011-09-16 23:37:50 +0800 | [diff] [blame] | 286 | .regbase = AT91SAM9263_BASE_PIOB, |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 287 | }, { |
| 288 | .id = AT91SAM9263_ID_PIOCDE, |
Jean-Christophe PLAGNIOL-VILLARD | 80e91cb | 2011-09-16 23:37:50 +0800 | [diff] [blame] | 289 | .regbase = AT91SAM9263_BASE_PIOC, |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 290 | }, { |
| 291 | .id = AT91SAM9263_ID_PIOCDE, |
Jean-Christophe PLAGNIOL-VILLARD | 80e91cb | 2011-09-16 23:37:50 +0800 | [diff] [blame] | 292 | .regbase = AT91SAM9263_BASE_PIOD, |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 293 | }, { |
| 294 | .id = AT91SAM9263_ID_PIOCDE, |
Jean-Christophe PLAGNIOL-VILLARD | 80e91cb | 2011-09-16 23:37:50 +0800 | [diff] [blame] | 295 | .regbase = AT91SAM9263_BASE_PIOE, |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 296 | } |
| 297 | }; |
| 298 | |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 299 | /* -------------------------------------------------------------------- |
| 300 | * AT91SAM9263 processor initialization |
| 301 | * -------------------------------------------------------------------- */ |
| 302 | |
Jean-Christophe PLAGNIOL-VILLARD | 21d08b9 | 2011-04-23 15:28:34 +0800 | [diff] [blame] | 303 | static void __init at91sam9263_map_io(void) |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 304 | { |
Jean-Christophe PLAGNIOL-VILLARD | f0051d8 | 2011-05-10 03:20:09 +0800 | [diff] [blame] | 305 | at91_init_sram(0, AT91SAM9263_SRAM0_BASE, AT91SAM9263_SRAM0_SIZE); |
| 306 | at91_init_sram(1, AT91SAM9263_SRAM1_BASE, AT91SAM9263_SRAM1_SIZE); |
Jean-Christophe PLAGNIOL-VILLARD | 1b021a3 | 2011-04-28 20:19:32 +0800 | [diff] [blame] | 307 | } |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 308 | |
Jean-Christophe PLAGNIOL-VILLARD | cfa5a1f | 2011-10-14 01:17:18 +0800 | [diff] [blame] | 309 | static void __init at91sam9263_ioremap_registers(void) |
| 310 | { |
Jean-Christophe PLAGNIOL-VILLARD | f22deee | 2011-11-01 01:23:20 +0800 | [diff] [blame] | 311 | at91_ioremap_shdwc(AT91SAM9263_BASE_SHDWC); |
Jean-Christophe PLAGNIOL-VILLARD | e9f68b5 | 2011-11-18 01:25:52 +0800 | [diff] [blame] | 312 | at91_ioremap_rstc(AT91SAM9263_BASE_RSTC); |
Jean-Christophe PLAGNIOL-VILLARD | f363c40 | 2012-02-13 12:58:53 +0800 | [diff] [blame] | 313 | at91_ioremap_ramc(0, AT91SAM9263_BASE_SDRAMC0, 512); |
| 314 | at91_ioremap_ramc(1, AT91SAM9263_BASE_SDRAMC1, 512); |
Jean-Christophe PLAGNIOL-VILLARD | 4ab0c599 | 2011-09-18 22:29:50 +0800 | [diff] [blame] | 315 | at91sam926x_ioremap_pit(AT91SAM9263_BASE_PIT); |
Jean-Christophe PLAGNIOL-VILLARD | faee0cc | 2011-10-14 01:37:09 +0800 | [diff] [blame] | 316 | at91sam9_ioremap_smc(0, AT91SAM9263_BASE_SMC0); |
| 317 | at91sam9_ioremap_smc(1, AT91SAM9263_BASE_SMC1); |
Jean-Christophe PLAGNIOL-VILLARD | 4342d64 | 2011-11-27 23:15:50 +0800 | [diff] [blame] | 318 | at91_ioremap_matrix(AT91SAM9263_BASE_MATRIX); |
Jean-Christophe PLAGNIOL-VILLARD | cfa5a1f | 2011-10-14 01:17:18 +0800 | [diff] [blame] | 319 | } |
| 320 | |
Jean-Christophe PLAGNIOL-VILLARD | 4653937 | 2011-04-24 18:20:28 +0800 | [diff] [blame] | 321 | static void __init at91sam9263_initialize(void) |
Jean-Christophe PLAGNIOL-VILLARD | 1b021a3 | 2011-04-28 20:19:32 +0800 | [diff] [blame] | 322 | { |
Jean-Christophe PLAGNIOL-VILLARD | 0d78171 | 2012-02-05 20:25:32 +0800 | [diff] [blame] | 323 | arm_pm_idle = at91sam9_idle; |
Russell King | 1b2073e | 2011-11-03 09:53:29 +0000 | [diff] [blame] | 324 | arm_pm_restart = at91sam9_alt_restart; |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 325 | at91_extern_irq = (1 << AT91SAM9263_ID_IRQ0) | (1 << AT91SAM9263_ID_IRQ1); |
| 326 | |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 327 | /* Register GPIO subsystem */ |
| 328 | at91_gpio_init(at91sam9263_gpio, 5); |
| 329 | } |
| 330 | |
| 331 | /* -------------------------------------------------------------------- |
| 332 | * Interrupt initialization |
| 333 | * -------------------------------------------------------------------- */ |
| 334 | |
| 335 | /* |
| 336 | * The default interrupt priority levels (0 = lowest, 7 = highest). |
| 337 | */ |
| 338 | static unsigned int at91sam9263_default_irq_priority[NR_AIC_IRQS] __initdata = { |
| 339 | 7, /* Advanced Interrupt Controller (FIQ) */ |
| 340 | 7, /* System Peripherals */ |
Andrew Victor | 7cbed2b | 2007-11-20 08:46:53 +0100 | [diff] [blame] | 341 | 1, /* Parallel IO Controller A */ |
| 342 | 1, /* Parallel IO Controller B */ |
| 343 | 1, /* Parallel IO Controller C, D and E */ |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 344 | 0, |
| 345 | 0, |
Andrew Victor | 7cbed2b | 2007-11-20 08:46:53 +0100 | [diff] [blame] | 346 | 5, /* USART 0 */ |
| 347 | 5, /* USART 1 */ |
| 348 | 5, /* USART 2 */ |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 349 | 0, /* Multimedia Card Interface 0 */ |
| 350 | 0, /* Multimedia Card Interface 1 */ |
Andrew Victor | 7cbed2b | 2007-11-20 08:46:53 +0100 | [diff] [blame] | 351 | 3, /* CAN */ |
| 352 | 6, /* Two-Wire Interface */ |
| 353 | 5, /* Serial Peripheral Interface 0 */ |
| 354 | 5, /* Serial Peripheral Interface 1 */ |
| 355 | 4, /* Serial Synchronous Controller 0 */ |
| 356 | 4, /* Serial Synchronous Controller 1 */ |
| 357 | 5, /* AC97 Controller */ |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 358 | 0, /* Timer Counter 0, 1 and 2 */ |
| 359 | 0, /* Pulse Width Modulation Controller */ |
| 360 | 3, /* Ethernet */ |
| 361 | 0, |
| 362 | 0, /* 2D Graphic Engine */ |
Andrew Victor | 7cbed2b | 2007-11-20 08:46:53 +0100 | [diff] [blame] | 363 | 2, /* USB Device Port */ |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 364 | 0, /* Image Sensor Interface */ |
| 365 | 3, /* LDC Controller */ |
| 366 | 0, /* DMA Controller */ |
| 367 | 0, |
Andrew Victor | 7cbed2b | 2007-11-20 08:46:53 +0100 | [diff] [blame] | 368 | 2, /* USB Host port */ |
Andrew Victor | b2c6561 | 2007-02-08 09:42:40 +0100 | [diff] [blame] | 369 | 0, /* Advanced Interrupt Controller (IRQ0) */ |
| 370 | 0, /* Advanced Interrupt Controller (IRQ1) */ |
| 371 | }; |
| 372 | |
Jean-Christophe PLAGNIOL-VILLARD | 8d39e0fd0 | 2012-08-16 17:36:55 +0800 | [diff] [blame] | 373 | AT91_SOC_START(sam9263) |
Jean-Christophe PLAGNIOL-VILLARD | 21d08b9 | 2011-04-23 15:28:34 +0800 | [diff] [blame] | 374 | .map_io = at91sam9263_map_io, |
Jean-Christophe PLAGNIOL-VILLARD | 92100c1 | 2011-04-23 15:28:34 +0800 | [diff] [blame] | 375 | .default_irq_priority = at91sam9263_default_irq_priority, |
Jean-Christophe PLAGNIOL-VILLARD | cfa5a1f | 2011-10-14 01:17:18 +0800 | [diff] [blame] | 376 | .ioremap_registers = at91sam9263_ioremap_registers, |
Jean-Christophe PLAGNIOL-VILLARD | 51ddec7 | 2011-04-24 18:15:34 +0800 | [diff] [blame] | 377 | .register_clocks = at91sam9263_register_clocks, |
Jean-Christophe PLAGNIOL-VILLARD | 21d08b9 | 2011-04-23 15:28:34 +0800 | [diff] [blame] | 378 | .init = at91sam9263_initialize, |
Jean-Christophe PLAGNIOL-VILLARD | 8d39e0fd0 | 2012-08-16 17:36:55 +0800 | [diff] [blame] | 379 | AT91_SOC_END |