blob: 34b28fe2d3271160250a331956f6708cafb9aa75 [file] [log] [blame]
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001/*
2 * Copyright (C) 2009 Texas Instruments.
3 *
4 * This program is free software; you can redistribute it and/or modify
5 * it under the terms of the GNU General Public License as published by
6 * the Free Software Foundation; either version 2 of the License, or
7 * (at your option) any later version.
8 *
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
17 */
18
19#include <linux/interrupt.h>
20#include <linux/io.h>
21#include <linux/gpio.h>
22#include <linux/module.h>
23#include <linux/delay.h>
24#include <linux/platform_device.h>
25#include <linux/err.h>
26#include <linux/clk.h>
27#include <linux/dma-mapping.h>
28#include <linux/spi/spi.h>
29#include <linux/spi/spi_bitbang.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090030#include <linux/slab.h>
Sandeep Paulraj358934a2009-12-16 22:02:18 +000031
32#include <mach/spi.h>
33#include <mach/edma.h>
34
35#define SPI_NO_RESOURCE ((resource_size_t)-1)
36
37#define SPI_MAX_CHIPSELECT 2
38
39#define CS_DEFAULT 0xFF
40
41#define SPI_BUFSIZ (SMP_CACHE_BYTES + 1)
42#define DAVINCI_DMA_DATA_TYPE_S8 0x01
43#define DAVINCI_DMA_DATA_TYPE_S16 0x02
44#define DAVINCI_DMA_DATA_TYPE_S32 0x04
45
46#define SPIFMT_PHASE_MASK BIT(16)
47#define SPIFMT_POLARITY_MASK BIT(17)
48#define SPIFMT_DISTIMER_MASK BIT(18)
49#define SPIFMT_SHIFTDIR_MASK BIT(20)
50#define SPIFMT_WAITENA_MASK BIT(21)
51#define SPIFMT_PARITYENA_MASK BIT(22)
52#define SPIFMT_ODD_PARITY_MASK BIT(23)
53#define SPIFMT_WDELAY_MASK 0x3f000000u
54#define SPIFMT_WDELAY_SHIFT 24
Brian Niebuhr7fe00922010-08-13 13:27:23 +053055#define SPIFMT_PRESCALE_SHIFT 8
Sandeep Paulraj358934a2009-12-16 22:02:18 +000056
Sandeep Paulraj358934a2009-12-16 22:02:18 +000057
58/* SPIPC0 */
59#define SPIPC0_DIFUN_MASK BIT(11) /* MISO */
60#define SPIPC0_DOFUN_MASK BIT(10) /* MOSI */
61#define SPIPC0_CLKFUN_MASK BIT(9) /* CLK */
62#define SPIPC0_SPIENA_MASK BIT(8) /* nREADY */
Sandeep Paulraj358934a2009-12-16 22:02:18 +000063
64#define SPIINT_MASKALL 0x0101035F
65#define SPI_INTLVL_1 0x000001FFu
66#define SPI_INTLVL_0 0x00000000u
67
Brian Niebuhrcfbc5d12010-08-12 12:27:33 +053068/* SPIDAT1 (upper 16 bit defines) */
69#define SPIDAT1_CSHOLD_MASK BIT(12)
70
71/* SPIGCR1 */
Sandeep Paulraj358934a2009-12-16 22:02:18 +000072#define SPIGCR1_CLKMOD_MASK BIT(1)
73#define SPIGCR1_MASTER_MASK BIT(0)
74#define SPIGCR1_LOOPBACK_MASK BIT(16)
Sekhar Nori8e206f12010-08-20 16:20:49 +053075#define SPIGCR1_SPIENA_MASK BIT(24)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000076
77/* SPIBUF */
78#define SPIBUF_TXFULL_MASK BIT(29)
79#define SPIBUF_RXEMPTY_MASK BIT(31)
80
81/* Error Masks */
82#define SPIFLG_DLEN_ERR_MASK BIT(0)
83#define SPIFLG_TIMEOUT_MASK BIT(1)
84#define SPIFLG_PARERR_MASK BIT(2)
85#define SPIFLG_DESYNC_MASK BIT(3)
86#define SPIFLG_BITERR_MASK BIT(4)
87#define SPIFLG_OVRRUN_MASK BIT(6)
88#define SPIFLG_RX_INTR_MASK BIT(8)
89#define SPIFLG_TX_INTR_MASK BIT(9)
90#define SPIFLG_BUF_INIT_ACTIVE_MASK BIT(24)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000091
Sandeep Paulraj358934a2009-12-16 22:02:18 +000092#define SPIINT_BITERR_INTR BIT(4)
93#define SPIINT_OVRRUN_INTR BIT(6)
94#define SPIINT_RX_INTR BIT(8)
95#define SPIINT_TX_INTR BIT(9)
96#define SPIINT_DMA_REQ_EN BIT(16)
Sandeep Paulraj358934a2009-12-16 22:02:18 +000097
98#define SPI_T2CDELAY_SHIFT 16
99#define SPI_C2TDELAY_SHIFT 24
100
101/* SPI Controller registers */
102#define SPIGCR0 0x00
103#define SPIGCR1 0x04
104#define SPIINT 0x08
105#define SPILVL 0x0c
106#define SPIFLG 0x10
107#define SPIPC0 0x14
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000108#define SPIDAT1 0x3c
109#define SPIBUF 0x40
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000110#define SPIDELAY 0x48
111#define SPIDEF 0x4c
112#define SPIFMT0 0x50
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000113
114struct davinci_spi_slave {
115 u32 cmd_to_write;
116 u32 clk_ctrl_to_write;
117 u32 bytes_per_word;
118 u8 active_cs;
119};
120
121/* We have 2 DMA channels per CS, one for RX and one for TX */
122struct davinci_spi_dma {
123 int dma_tx_channel;
124 int dma_rx_channel;
125 int dma_tx_sync_dev;
126 int dma_rx_sync_dev;
127 enum dma_event_q eventq;
128
129 struct completion dma_tx_completion;
130 struct completion dma_rx_completion;
131};
132
133/* SPI Controller driver's private data. */
134struct davinci_spi {
135 struct spi_bitbang bitbang;
136 struct clk *clk;
137
138 u8 version;
139 resource_size_t pbase;
140 void __iomem *base;
141 size_t region_size;
142 u32 irq;
143 struct completion done;
144
145 const void *tx;
146 void *rx;
147 u8 *tmp_buf;
148 int count;
149 struct davinci_spi_dma *dma_channels;
Brian Niebuhr778e2612010-09-03 15:15:06 +0530150 struct davinci_spi_platform_data *pdata;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000151
152 void (*get_rx)(u32 rx_data, struct davinci_spi *);
153 u32 (*get_tx)(struct davinci_spi *);
154
155 struct davinci_spi_slave slave[SPI_MAX_CHIPSELECT];
156};
157
Brian Niebuhr53a31b02010-08-16 15:05:51 +0530158static struct davinci_spi_config davinci_spi_default_cfg;
159
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000160static unsigned use_dma;
161
162static void davinci_spi_rx_buf_u8(u32 data, struct davinci_spi *davinci_spi)
163{
164 u8 *rx = davinci_spi->rx;
165
166 *rx++ = (u8)data;
167 davinci_spi->rx = rx;
168}
169
170static void davinci_spi_rx_buf_u16(u32 data, struct davinci_spi *davinci_spi)
171{
172 u16 *rx = davinci_spi->rx;
173
174 *rx++ = (u16)data;
175 davinci_spi->rx = rx;
176}
177
178static u32 davinci_spi_tx_buf_u8(struct davinci_spi *davinci_spi)
179{
180 u32 data;
181 const u8 *tx = davinci_spi->tx;
182
183 data = *tx++;
184 davinci_spi->tx = tx;
185 return data;
186}
187
188static u32 davinci_spi_tx_buf_u16(struct davinci_spi *davinci_spi)
189{
190 u32 data;
191 const u16 *tx = davinci_spi->tx;
192
193 data = *tx++;
194 davinci_spi->tx = tx;
195 return data;
196}
197
198static inline void set_io_bits(void __iomem *addr, u32 bits)
199{
200 u32 v = ioread32(addr);
201
202 v |= bits;
203 iowrite32(v, addr);
204}
205
206static inline void clear_io_bits(void __iomem *addr, u32 bits)
207{
208 u32 v = ioread32(addr);
209
210 v &= ~bits;
211 iowrite32(v, addr);
212}
213
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000214static void davinci_spi_set_dma_req(const struct spi_device *spi, int enable)
215{
216 struct davinci_spi *davinci_spi = spi_master_get_devdata(spi->master);
217
218 if (enable)
219 set_io_bits(davinci_spi->base + SPIINT, SPIINT_DMA_REQ_EN);
220 else
221 clear_io_bits(davinci_spi->base + SPIINT, SPIINT_DMA_REQ_EN);
222}
223
224/*
225 * Interface to control the chip select signal
226 */
227static void davinci_spi_chipselect(struct spi_device *spi, int value)
228{
229 struct davinci_spi *davinci_spi;
230 struct davinci_spi_platform_data *pdata;
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530231 u8 chip_sel = spi->chip_select;
Brian Niebuhrcfbc5d12010-08-12 12:27:33 +0530232 u16 spidat1_cfg = CS_DEFAULT;
Brian Niebuhr23853972010-08-13 10:57:44 +0530233 bool gpio_chipsel = false;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000234
235 davinci_spi = spi_master_get_devdata(spi->master);
236 pdata = davinci_spi->pdata;
237
Brian Niebuhr23853972010-08-13 10:57:44 +0530238 if (pdata->chip_sel && chip_sel < pdata->num_chipselect &&
239 pdata->chip_sel[chip_sel] != SPI_INTERN_CS)
240 gpio_chipsel = true;
241
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000242 /*
243 * Board specific chip select logic decides the polarity and cs
244 * line for the controller
245 */
Brian Niebuhr23853972010-08-13 10:57:44 +0530246 if (gpio_chipsel) {
247 if (value == BITBANG_CS_ACTIVE)
248 gpio_set_value(pdata->chip_sel[chip_sel], 0);
249 else
250 gpio_set_value(pdata->chip_sel[chip_sel], 1);
251 } else {
252 if (value == BITBANG_CS_ACTIVE) {
253 spidat1_cfg |= SPIDAT1_CSHOLD_MASK;
254 spidat1_cfg &= ~(0x1 << chip_sel);
255 }
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530256
Brian Niebuhr23853972010-08-13 10:57:44 +0530257 iowrite16(spidat1_cfg, davinci_spi->base + SPIDAT1 + 2);
258 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000259}
260
261/**
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530262 * davinci_spi_get_prescale - Calculates the correct prescale value
263 * @maxspeed_hz: the maximum rate the SPI clock can run at
264 *
265 * This function calculates the prescale value that generates a clock rate
266 * less than or equal to the specified maximum.
267 *
268 * Returns: calculated prescale - 1 for easy programming into SPI registers
269 * or negative error number if valid prescalar cannot be updated.
270 */
271static inline int davinci_spi_get_prescale(struct davinci_spi *davinci_spi,
272 u32 max_speed_hz)
273{
274 int ret;
275
276 ret = DIV_ROUND_UP(clk_get_rate(davinci_spi->clk), max_speed_hz);
277
278 if (ret < 3 || ret > 256)
279 return -EINVAL;
280
281 return ret - 1;
282}
283
284/**
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000285 * davinci_spi_setup_transfer - This functions will determine transfer method
286 * @spi: spi device on which data transfer to be done
287 * @t: spi transfer in which transfer info is filled
288 *
289 * This function determines data transfer method (8/16/32 bit transfer).
290 * It will also set the SPI Clock Control register according to
291 * SPI slave device freq.
292 */
293static int davinci_spi_setup_transfer(struct spi_device *spi,
294 struct spi_transfer *t)
295{
296
297 struct davinci_spi *davinci_spi;
Brian Niebuhr25f33512010-08-19 12:15:22 +0530298 struct davinci_spi_config *spicfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000299 u8 bits_per_word = 0;
Brian Niebuhr25f33512010-08-19 12:15:22 +0530300 u32 hz = 0, spifmt = 0, prescale = 0;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000301
302 davinci_spi = spi_master_get_devdata(spi->master);
Brian Niebuhr25f33512010-08-19 12:15:22 +0530303 spicfg = (struct davinci_spi_config *)spi->controller_data;
304 if (!spicfg)
305 spicfg = &davinci_spi_default_cfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000306
307 if (t) {
308 bits_per_word = t->bits_per_word;
309 hz = t->speed_hz;
310 }
311
312 /* if bits_per_word is not set then set it default */
313 if (!bits_per_word)
314 bits_per_word = spi->bits_per_word;
315
316 /*
317 * Assign function pointer to appropriate transfer method
318 * 8bit, 16bit or 32bit transfer
319 */
320 if (bits_per_word <= 8 && bits_per_word >= 2) {
321 davinci_spi->get_rx = davinci_spi_rx_buf_u8;
322 davinci_spi->get_tx = davinci_spi_tx_buf_u8;
323 davinci_spi->slave[spi->chip_select].bytes_per_word = 1;
324 } else if (bits_per_word <= 16 && bits_per_word >= 2) {
325 davinci_spi->get_rx = davinci_spi_rx_buf_u16;
326 davinci_spi->get_tx = davinci_spi_tx_buf_u16;
327 davinci_spi->slave[spi->chip_select].bytes_per_word = 2;
328 } else
329 return -EINVAL;
330
331 if (!hz)
332 hz = spi->max_speed_hz;
333
Brian Niebuhr25f33512010-08-19 12:15:22 +0530334 /* Set up SPIFMTn register, unique to this chipselect. */
335
Brian Niebuhr7fe00922010-08-13 13:27:23 +0530336 prescale = davinci_spi_get_prescale(davinci_spi, hz);
337 if (prescale < 0)
338 return prescale;
339
Brian Niebuhr25f33512010-08-19 12:15:22 +0530340 spifmt = (prescale << SPIFMT_PRESCALE_SHIFT) | (bits_per_word & 0x1f);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000341
Brian Niebuhr25f33512010-08-19 12:15:22 +0530342 if (spi->mode & SPI_LSB_FIRST)
343 spifmt |= SPIFMT_SHIFTDIR_MASK;
344
345 if (spi->mode & SPI_CPOL)
346 spifmt |= SPIFMT_POLARITY_MASK;
347
348 if (!(spi->mode & SPI_CPHA))
349 spifmt |= SPIFMT_PHASE_MASK;
350
351 /*
352 * Version 1 hardware supports two basic SPI modes:
353 * - Standard SPI mode uses 4 pins, with chipselect
354 * - 3 pin SPI is a 4 pin variant without CS (SPI_NO_CS)
355 * (distinct from SPI_3WIRE, with just one data wire;
356 * or similar variants without MOSI or without MISO)
357 *
358 * Version 2 hardware supports an optional handshaking signal,
359 * so it can support two more modes:
360 * - 5 pin SPI variant is standard SPI plus SPI_READY
361 * - 4 pin with enable is (SPI_READY | SPI_NO_CS)
362 */
363
364 if (davinci_spi->version == SPI_VERSION_2) {
365
366 spifmt |= ((spicfg->wdelay << SPIFMT_WDELAY_SHIFT)
367 & SPIFMT_WDELAY_MASK);
368
369 if (spicfg->odd_parity)
370 spifmt |= SPIFMT_ODD_PARITY_MASK;
371
372 if (spicfg->parity_enable)
373 spifmt |= SPIFMT_PARITYENA_MASK;
374
375 if (spicfg->timer_disable)
376 spifmt |= SPIFMT_DISTIMER_MASK;
377
378 if (spi->mode & SPI_READY)
379 spifmt |= SPIFMT_WAITENA_MASK;
380 }
381
382 iowrite32(spifmt, davinci_spi->base + SPIFMT0);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000383
384 return 0;
385}
386
387static void davinci_spi_dma_rx_callback(unsigned lch, u16 ch_status, void *data)
388{
389 struct spi_device *spi = (struct spi_device *)data;
390 struct davinci_spi *davinci_spi;
391 struct davinci_spi_dma *davinci_spi_dma;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000392
393 davinci_spi = spi_master_get_devdata(spi->master);
394 davinci_spi_dma = &(davinci_spi->dma_channels[spi->chip_select]);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000395
396 if (ch_status == DMA_COMPLETE)
397 edma_stop(davinci_spi_dma->dma_rx_channel);
398 else
399 edma_clean_channel(davinci_spi_dma->dma_rx_channel);
400
401 complete(&davinci_spi_dma->dma_rx_completion);
402 /* We must disable the DMA RX request */
403 davinci_spi_set_dma_req(spi, 0);
404}
405
406static void davinci_spi_dma_tx_callback(unsigned lch, u16 ch_status, void *data)
407{
408 struct spi_device *spi = (struct spi_device *)data;
409 struct davinci_spi *davinci_spi;
410 struct davinci_spi_dma *davinci_spi_dma;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000411
412 davinci_spi = spi_master_get_devdata(spi->master);
413 davinci_spi_dma = &(davinci_spi->dma_channels[spi->chip_select]);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000414
415 if (ch_status == DMA_COMPLETE)
416 edma_stop(davinci_spi_dma->dma_tx_channel);
417 else
418 edma_clean_channel(davinci_spi_dma->dma_tx_channel);
419
420 complete(&davinci_spi_dma->dma_tx_completion);
421 /* We must disable the DMA TX request */
422 davinci_spi_set_dma_req(spi, 0);
423}
424
425static int davinci_spi_request_dma(struct spi_device *spi)
426{
427 struct davinci_spi *davinci_spi;
428 struct davinci_spi_dma *davinci_spi_dma;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000429 struct device *sdev;
430 int r;
431
432 davinci_spi = spi_master_get_devdata(spi->master);
433 davinci_spi_dma = &davinci_spi->dma_channels[spi->chip_select];
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000434 sdev = davinci_spi->bitbang.master->dev.parent;
435
436 r = edma_alloc_channel(davinci_spi_dma->dma_rx_sync_dev,
437 davinci_spi_dma_rx_callback, spi,
438 davinci_spi_dma->eventq);
439 if (r < 0) {
440 dev_dbg(sdev, "Unable to request DMA channel for SPI RX\n");
441 return -EAGAIN;
442 }
443 davinci_spi_dma->dma_rx_channel = r;
444 r = edma_alloc_channel(davinci_spi_dma->dma_tx_sync_dev,
445 davinci_spi_dma_tx_callback, spi,
446 davinci_spi_dma->eventq);
447 if (r < 0) {
448 edma_free_channel(davinci_spi_dma->dma_rx_channel);
449 davinci_spi_dma->dma_rx_channel = -1;
450 dev_dbg(sdev, "Unable to request DMA channel for SPI TX\n");
451 return -EAGAIN;
452 }
453 davinci_spi_dma->dma_tx_channel = r;
454
455 return 0;
456}
457
458/**
459 * davinci_spi_setup - This functions will set default transfer method
460 * @spi: spi device on which data transfer to be done
461 *
462 * This functions sets the default transfer method.
463 */
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000464static int davinci_spi_setup(struct spi_device *spi)
465{
466 int retval;
467 struct davinci_spi *davinci_spi;
468 struct davinci_spi_dma *davinci_spi_dma;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000469
470 davinci_spi = spi_master_get_devdata(spi->master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000471
472 /* if bits per word length is zero then set it default 8 */
473 if (!spi->bits_per_word)
474 spi->bits_per_word = 8;
475
476 davinci_spi->slave[spi->chip_select].cmd_to_write = 0;
477
478 if (use_dma && davinci_spi->dma_channels) {
479 davinci_spi_dma = &davinci_spi->dma_channels[spi->chip_select];
480
481 if ((davinci_spi_dma->dma_rx_channel == -1)
482 || (davinci_spi_dma->dma_tx_channel == -1)) {
483 retval = davinci_spi_request_dma(spi);
484 if (retval < 0)
485 return retval;
486 }
487 }
488
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000489 retval = davinci_spi_setup_transfer(spi, NULL);
490
491 return retval;
492}
493
494static void davinci_spi_cleanup(struct spi_device *spi)
495{
496 struct davinci_spi *davinci_spi = spi_master_get_devdata(spi->master);
497 struct davinci_spi_dma *davinci_spi_dma;
498
499 davinci_spi_dma = &davinci_spi->dma_channels[spi->chip_select];
500
501 if (use_dma && davinci_spi->dma_channels) {
502 davinci_spi_dma = &davinci_spi->dma_channels[spi->chip_select];
503
504 if ((davinci_spi_dma->dma_rx_channel != -1)
505 && (davinci_spi_dma->dma_tx_channel != -1)) {
506 edma_free_channel(davinci_spi_dma->dma_tx_channel);
507 edma_free_channel(davinci_spi_dma->dma_rx_channel);
508 }
509 }
510}
511
512static int davinci_spi_bufs_prep(struct spi_device *spi,
513 struct davinci_spi *davinci_spi)
514{
Brian Niebuhr23853972010-08-13 10:57:44 +0530515 struct davinci_spi_platform_data *pdata;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000516 int op_mode = 0;
517
518 /*
519 * REVISIT unless devices disagree about SPI_LOOP or
520 * SPI_READY (SPI_NO_CS only allows one device!), this
521 * should not need to be done before each message...
522 * optimize for both flags staying cleared.
523 */
524
525 op_mode = SPIPC0_DIFUN_MASK
526 | SPIPC0_DOFUN_MASK
527 | SPIPC0_CLKFUN_MASK;
Brian Niebuhr23853972010-08-13 10:57:44 +0530528 if (!(spi->mode & SPI_NO_CS)) {
529 pdata = davinci_spi->pdata;
530 if (!pdata->chip_sel ||
531 pdata->chip_sel[spi->chip_select] == SPI_INTERN_CS)
532 op_mode |= 1 << spi->chip_select;
533 }
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000534 if (spi->mode & SPI_READY)
535 op_mode |= SPIPC0_SPIENA_MASK;
536
537 iowrite32(op_mode, davinci_spi->base + SPIPC0);
538
539 if (spi->mode & SPI_LOOP)
540 set_io_bits(davinci_spi->base + SPIGCR1,
541 SPIGCR1_LOOPBACK_MASK);
542 else
543 clear_io_bits(davinci_spi->base + SPIGCR1,
544 SPIGCR1_LOOPBACK_MASK);
545
546 return 0;
547}
548
549static int davinci_spi_check_error(struct davinci_spi *davinci_spi,
550 int int_status)
551{
552 struct device *sdev = davinci_spi->bitbang.master->dev.parent;
553
554 if (int_status & SPIFLG_TIMEOUT_MASK) {
555 dev_dbg(sdev, "SPI Time-out Error\n");
556 return -ETIMEDOUT;
557 }
558 if (int_status & SPIFLG_DESYNC_MASK) {
559 dev_dbg(sdev, "SPI Desynchronization Error\n");
560 return -EIO;
561 }
562 if (int_status & SPIFLG_BITERR_MASK) {
563 dev_dbg(sdev, "SPI Bit error\n");
564 return -EIO;
565 }
566
567 if (davinci_spi->version == SPI_VERSION_2) {
568 if (int_status & SPIFLG_DLEN_ERR_MASK) {
569 dev_dbg(sdev, "SPI Data Length Error\n");
570 return -EIO;
571 }
572 if (int_status & SPIFLG_PARERR_MASK) {
573 dev_dbg(sdev, "SPI Parity Error\n");
574 return -EIO;
575 }
576 if (int_status & SPIFLG_OVRRUN_MASK) {
577 dev_dbg(sdev, "SPI Data Overrun error\n");
578 return -EIO;
579 }
580 if (int_status & SPIFLG_TX_INTR_MASK) {
581 dev_dbg(sdev, "SPI TX intr bit set\n");
582 return -EIO;
583 }
584 if (int_status & SPIFLG_BUF_INIT_ACTIVE_MASK) {
585 dev_dbg(sdev, "SPI Buffer Init Active\n");
586 return -EBUSY;
587 }
588 }
589
590 return 0;
591}
592
593/**
594 * davinci_spi_bufs - functions which will handle transfer data
595 * @spi: spi device on which data transfer to be done
596 * @t: spi transfer in which transfer info is filled
597 *
598 * This function will put data to be transferred into data register
599 * of SPI controller and then wait until the completion will be marked
600 * by the IRQ Handler.
601 */
602static int davinci_spi_bufs_pio(struct spi_device *spi, struct spi_transfer *t)
603{
604 struct davinci_spi *davinci_spi;
605 int int_status, count, ret;
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530606 u8 conv;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000607 u32 tx_data, data1_reg_val;
608 u32 buf_val, flg_val;
609 struct davinci_spi_platform_data *pdata;
Brian Niebuhr53a31b02010-08-16 15:05:51 +0530610 struct davinci_spi_config *spicfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000611
612 davinci_spi = spi_master_get_devdata(spi->master);
613 pdata = davinci_spi->pdata;
Brian Niebuhr53a31b02010-08-16 15:05:51 +0530614 spicfg = (struct davinci_spi_config *)spi->controller_data;
615 if (!spicfg)
616 spicfg = &davinci_spi_default_cfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000617
618 davinci_spi->tx = t->tx_buf;
619 davinci_spi->rx = t->rx_buf;
620
621 /* convert len to words based on bits_per_word */
622 conv = davinci_spi->slave[spi->chip_select].bytes_per_word;
623 davinci_spi->count = t->len / conv;
624
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530625 data1_reg_val = ioread32(davinci_spi->base + SPIDAT1);
626
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000627 INIT_COMPLETION(davinci_spi->done);
628
629 ret = davinci_spi_bufs_prep(spi, davinci_spi);
630 if (ret)
631 return ret;
632
633 /* Enable SPI */
634 set_io_bits(davinci_spi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
635
Brian Niebuhr53a31b02010-08-16 15:05:51 +0530636 iowrite32((spicfg->c2tdelay << SPI_C2TDELAY_SHIFT) |
637 (spicfg->t2cdelay << SPI_T2CDELAY_SHIFT),
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000638 davinci_spi->base + SPIDELAY);
639
640 count = davinci_spi->count;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000641
642 /* Determine the command to execute READ or WRITE */
643 if (t->tx_buf) {
644 clear_io_bits(davinci_spi->base + SPIINT, SPIINT_MASKALL);
645
646 while (1) {
647 tx_data = davinci_spi->get_tx(davinci_spi);
648
649 data1_reg_val &= ~(0xFFFF);
650 data1_reg_val |= (0xFFFF & tx_data);
651
652 buf_val = ioread32(davinci_spi->base + SPIBUF);
653 if ((buf_val & SPIBUF_TXFULL_MASK) == 0) {
654 iowrite32(data1_reg_val,
655 davinci_spi->base + SPIDAT1);
656
657 count--;
658 }
659 while (ioread32(davinci_spi->base + SPIBUF)
660 & SPIBUF_RXEMPTY_MASK)
661 cpu_relax();
662
663 /* getting the returned byte */
664 if (t->rx_buf) {
665 buf_val = ioread32(davinci_spi->base + SPIBUF);
666 davinci_spi->get_rx(buf_val, davinci_spi);
667 }
668 if (count <= 0)
669 break;
670 }
671 } else {
672 if (pdata->poll_mode) {
673 while (1) {
674 /* keeps the serial clock going */
675 if ((ioread32(davinci_spi->base + SPIBUF)
676 & SPIBUF_TXFULL_MASK) == 0)
677 iowrite32(data1_reg_val,
678 davinci_spi->base + SPIDAT1);
679
680 while (ioread32(davinci_spi->base + SPIBUF) &
681 SPIBUF_RXEMPTY_MASK)
682 cpu_relax();
683
684 flg_val = ioread32(davinci_spi->base + SPIFLG);
685 buf_val = ioread32(davinci_spi->base + SPIBUF);
686
687 davinci_spi->get_rx(buf_val, davinci_spi);
688
689 count--;
690 if (count <= 0)
691 break;
692 }
693 } else { /* Receive in Interrupt mode */
694 int i;
695
696 for (i = 0; i < davinci_spi->count; i++) {
697 set_io_bits(davinci_spi->base + SPIINT,
698 SPIINT_BITERR_INTR
699 | SPIINT_OVRRUN_INTR
700 | SPIINT_RX_INTR);
701
702 iowrite32(data1_reg_val,
703 davinci_spi->base + SPIDAT1);
704
705 while (ioread32(davinci_spi->base + SPIINT) &
706 SPIINT_RX_INTR)
707 cpu_relax();
708 }
709 iowrite32((data1_reg_val & 0x0ffcffff),
710 davinci_spi->base + SPIDAT1);
711 }
712 }
713
714 /*
715 * Check for bit error, desync error,parity error,timeout error and
716 * receive overflow errors
717 */
718 int_status = ioread32(davinci_spi->base + SPIFLG);
719
720 ret = davinci_spi_check_error(davinci_spi, int_status);
721 if (ret != 0)
722 return ret;
723
724 /* SPI Framework maintains the count only in bytes so convert back */
725 davinci_spi->count *= conv;
726
727 return t->len;
728}
729
730#define DAVINCI_DMA_DATA_TYPE_S8 0x01
731#define DAVINCI_DMA_DATA_TYPE_S16 0x02
732#define DAVINCI_DMA_DATA_TYPE_S32 0x04
733
734static int davinci_spi_bufs_dma(struct spi_device *spi, struct spi_transfer *t)
735{
736 struct davinci_spi *davinci_spi;
737 int int_status = 0;
738 int count, temp_count;
739 u8 conv = 1;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000740 u32 data1_reg_val;
741 struct davinci_spi_dma *davinci_spi_dma;
742 int word_len, data_type, ret;
743 unsigned long tx_reg, rx_reg;
Brian Niebuhr53a31b02010-08-16 15:05:51 +0530744 struct davinci_spi_config *spicfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000745 struct device *sdev;
746
747 davinci_spi = spi_master_get_devdata(spi->master);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000748 sdev = davinci_spi->bitbang.master->dev.parent;
Brian Niebuhr53a31b02010-08-16 15:05:51 +0530749 spicfg = (struct davinci_spi_config *)spi->controller_data;
750 if (!spicfg)
751 spicfg = &davinci_spi_default_cfg;
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000752
753 davinci_spi_dma = &davinci_spi->dma_channels[spi->chip_select];
754
755 tx_reg = (unsigned long)davinci_spi->pbase + SPIDAT1;
756 rx_reg = (unsigned long)davinci_spi->pbase + SPIBUF;
757
758 davinci_spi->tx = t->tx_buf;
759 davinci_spi->rx = t->rx_buf;
760
761 /* convert len to words based on bits_per_word */
762 conv = davinci_spi->slave[spi->chip_select].bytes_per_word;
763 davinci_spi->count = t->len / conv;
764
Brian Niebuhr7978b8c2010-08-13 10:11:03 +0530765 data1_reg_val = ioread32(davinci_spi->base + SPIDAT1);
766
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000767 INIT_COMPLETION(davinci_spi->done);
768
769 init_completion(&davinci_spi_dma->dma_rx_completion);
770 init_completion(&davinci_spi_dma->dma_tx_completion);
771
772 word_len = conv * 8;
773
774 if (word_len <= 8)
775 data_type = DAVINCI_DMA_DATA_TYPE_S8;
776 else if (word_len <= 16)
777 data_type = DAVINCI_DMA_DATA_TYPE_S16;
778 else if (word_len <= 32)
779 data_type = DAVINCI_DMA_DATA_TYPE_S32;
780 else
781 return -EINVAL;
782
783 ret = davinci_spi_bufs_prep(spi, davinci_spi);
784 if (ret)
785 return ret;
786
787 /* Put delay val if required */
Brian Niebuhr53a31b02010-08-16 15:05:51 +0530788 iowrite32((spicfg->c2tdelay << SPI_C2TDELAY_SHIFT) |
789 (spicfg->t2cdelay << SPI_T2CDELAY_SHIFT),
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000790 davinci_spi->base + SPIDELAY);
791
792 count = davinci_spi->count; /* the number of elements */
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000793
794 /* disable all interrupts for dma transfers */
795 clear_io_bits(davinci_spi->base + SPIINT, SPIINT_MASKALL);
796 /* Disable SPI to write configuration bits in SPIDAT */
797 clear_io_bits(davinci_spi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000798 /* Enable SPI */
799 set_io_bits(davinci_spi->base + SPIGCR1, SPIGCR1_SPIENA_MASK);
800
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000801 if (t->tx_buf) {
802 t->tx_dma = dma_map_single(&spi->dev, (void *)t->tx_buf, count,
803 DMA_TO_DEVICE);
804 if (dma_mapping_error(&spi->dev, t->tx_dma)) {
805 dev_dbg(sdev, "Unable to DMA map a %d bytes"
806 " TX buffer\n", count);
807 return -ENOMEM;
808 }
809 temp_count = count;
810 } else {
811 /* We need TX clocking for RX transaction */
812 t->tx_dma = dma_map_single(&spi->dev,
813 (void *)davinci_spi->tmp_buf, count + 1,
814 DMA_TO_DEVICE);
815 if (dma_mapping_error(&spi->dev, t->tx_dma)) {
816 dev_dbg(sdev, "Unable to DMA map a %d bytes"
817 " TX tmp buffer\n", count);
818 return -ENOMEM;
819 }
820 temp_count = count + 1;
821 }
822
823 edma_set_transfer_params(davinci_spi_dma->dma_tx_channel,
824 data_type, temp_count, 1, 0, ASYNC);
825 edma_set_dest(davinci_spi_dma->dma_tx_channel, tx_reg, INCR, W8BIT);
826 edma_set_src(davinci_spi_dma->dma_tx_channel, t->tx_dma, INCR, W8BIT);
827 edma_set_src_index(davinci_spi_dma->dma_tx_channel, data_type, 0);
828 edma_set_dest_index(davinci_spi_dma->dma_tx_channel, 0, 0);
829
830 if (t->rx_buf) {
831 /* initiate transaction */
832 iowrite32(data1_reg_val, davinci_spi->base + SPIDAT1);
833
834 t->rx_dma = dma_map_single(&spi->dev, (void *)t->rx_buf, count,
835 DMA_FROM_DEVICE);
836 if (dma_mapping_error(&spi->dev, t->rx_dma)) {
837 dev_dbg(sdev, "Couldn't DMA map a %d bytes RX buffer\n",
838 count);
839 if (t->tx_buf != NULL)
840 dma_unmap_single(NULL, t->tx_dma,
841 count, DMA_TO_DEVICE);
842 return -ENOMEM;
843 }
844 edma_set_transfer_params(davinci_spi_dma->dma_rx_channel,
845 data_type, count, 1, 0, ASYNC);
846 edma_set_src(davinci_spi_dma->dma_rx_channel,
847 rx_reg, INCR, W8BIT);
848 edma_set_dest(davinci_spi_dma->dma_rx_channel,
849 t->rx_dma, INCR, W8BIT);
850 edma_set_src_index(davinci_spi_dma->dma_rx_channel, 0, 0);
851 edma_set_dest_index(davinci_spi_dma->dma_rx_channel,
852 data_type, 0);
853 }
854
855 if ((t->tx_buf) || (t->rx_buf))
856 edma_start(davinci_spi_dma->dma_tx_channel);
857
858 if (t->rx_buf)
859 edma_start(davinci_spi_dma->dma_rx_channel);
860
861 if ((t->rx_buf) || (t->tx_buf))
862 davinci_spi_set_dma_req(spi, 1);
863
864 if (t->tx_buf)
865 wait_for_completion_interruptible(
866 &davinci_spi_dma->dma_tx_completion);
867
868 if (t->rx_buf)
869 wait_for_completion_interruptible(
870 &davinci_spi_dma->dma_rx_completion);
871
872 dma_unmap_single(NULL, t->tx_dma, temp_count, DMA_TO_DEVICE);
873
874 if (t->rx_buf)
875 dma_unmap_single(NULL, t->rx_dma, count, DMA_FROM_DEVICE);
876
877 /*
878 * Check for bit error, desync error,parity error,timeout error and
879 * receive overflow errors
880 */
881 int_status = ioread32(davinci_spi->base + SPIFLG);
882
883 ret = davinci_spi_check_error(davinci_spi, int_status);
884 if (ret != 0)
885 return ret;
886
887 /* SPI Framework maintains the count only in bytes so convert back */
888 davinci_spi->count *= conv;
889
890 return t->len;
891}
892
893/**
894 * davinci_spi_irq - IRQ handler for DaVinci SPI
895 * @irq: IRQ number for this SPI Master
896 * @context_data: structure for SPI Master controller davinci_spi
897 */
898static irqreturn_t davinci_spi_irq(s32 irq, void *context_data)
899{
900 struct davinci_spi *davinci_spi = context_data;
901 u32 int_status, rx_data = 0;
902 irqreturn_t ret = IRQ_NONE;
903
904 int_status = ioread32(davinci_spi->base + SPIFLG);
905
906 while ((int_status & SPIFLG_RX_INTR_MASK)) {
907 if (likely(int_status & SPIFLG_RX_INTR_MASK)) {
908 ret = IRQ_HANDLED;
909
910 rx_data = ioread32(davinci_spi->base + SPIBUF);
911 davinci_spi->get_rx(rx_data, davinci_spi);
912
913 /* Disable Receive Interrupt */
914 iowrite32(~(SPIINT_RX_INTR | SPIINT_TX_INTR),
915 davinci_spi->base + SPIINT);
916 } else
917 (void)davinci_spi_check_error(davinci_spi, int_status);
918
919 int_status = ioread32(davinci_spi->base + SPIFLG);
920 }
921
922 return ret;
923}
924
925/**
926 * davinci_spi_probe - probe function for SPI Master Controller
927 * @pdev: platform_device structure which contains plateform specific data
928 */
929static int davinci_spi_probe(struct platform_device *pdev)
930{
931 struct spi_master *master;
932 struct davinci_spi *davinci_spi;
933 struct davinci_spi_platform_data *pdata;
934 struct resource *r, *mem;
935 resource_size_t dma_rx_chan = SPI_NO_RESOURCE;
936 resource_size_t dma_tx_chan = SPI_NO_RESOURCE;
937 resource_size_t dma_eventq = SPI_NO_RESOURCE;
938 int i = 0, ret = 0;
939
940 pdata = pdev->dev.platform_data;
941 if (pdata == NULL) {
942 ret = -ENODEV;
943 goto err;
944 }
945
946 master = spi_alloc_master(&pdev->dev, sizeof(struct davinci_spi));
947 if (master == NULL) {
948 ret = -ENOMEM;
949 goto err;
950 }
951
952 dev_set_drvdata(&pdev->dev, master);
953
954 davinci_spi = spi_master_get_devdata(master);
955 if (davinci_spi == NULL) {
956 ret = -ENOENT;
957 goto free_master;
958 }
959
960 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
961 if (r == NULL) {
962 ret = -ENOENT;
963 goto free_master;
964 }
965
966 davinci_spi->pbase = r->start;
967 davinci_spi->region_size = resource_size(r);
968 davinci_spi->pdata = pdata;
969
970 mem = request_mem_region(r->start, davinci_spi->region_size,
971 pdev->name);
972 if (mem == NULL) {
973 ret = -EBUSY;
974 goto free_master;
975 }
976
Sekhar Nori50356dd2010-10-08 15:27:26 +0530977 davinci_spi->base = ioremap(r->start, davinci_spi->region_size);
Sandeep Paulraj358934a2009-12-16 22:02:18 +0000978 if (davinci_spi->base == NULL) {
979 ret = -ENOMEM;
980 goto release_region;
981 }
982
983 davinci_spi->irq = platform_get_irq(pdev, 0);
984 if (davinci_spi->irq <= 0) {
985 ret = -EINVAL;
986 goto unmap_io;
987 }
988
989 ret = request_irq(davinci_spi->irq, davinci_spi_irq, IRQF_DISABLED,
990 dev_name(&pdev->dev), davinci_spi);
991 if (ret)
992 goto unmap_io;
993
994 /* Allocate tmp_buf for tx_buf */
995 davinci_spi->tmp_buf = kzalloc(SPI_BUFSIZ, GFP_KERNEL);
996 if (davinci_spi->tmp_buf == NULL) {
997 ret = -ENOMEM;
998 goto irq_free;
999 }
1000
1001 davinci_spi->bitbang.master = spi_master_get(master);
1002 if (davinci_spi->bitbang.master == NULL) {
1003 ret = -ENODEV;
1004 goto free_tmp_buf;
1005 }
1006
1007 davinci_spi->clk = clk_get(&pdev->dev, NULL);
1008 if (IS_ERR(davinci_spi->clk)) {
1009 ret = -ENODEV;
1010 goto put_master;
1011 }
1012 clk_enable(davinci_spi->clk);
1013
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001014 master->bus_num = pdev->id;
1015 master->num_chipselect = pdata->num_chipselect;
1016 master->setup = davinci_spi_setup;
1017 master->cleanup = davinci_spi_cleanup;
1018
1019 davinci_spi->bitbang.chipselect = davinci_spi_chipselect;
1020 davinci_spi->bitbang.setup_transfer = davinci_spi_setup_transfer;
1021
1022 davinci_spi->version = pdata->version;
1023 use_dma = pdata->use_dma;
1024
1025 davinci_spi->bitbang.flags = SPI_NO_CS | SPI_LSB_FIRST | SPI_LOOP;
1026 if (davinci_spi->version == SPI_VERSION_2)
1027 davinci_spi->bitbang.flags |= SPI_READY;
1028
1029 if (use_dma) {
Brian Niebuhr778e2612010-09-03 15:15:06 +05301030 r = platform_get_resource(pdev, IORESOURCE_DMA, 0);
1031 if (r)
1032 dma_rx_chan = r->start;
1033 r = platform_get_resource(pdev, IORESOURCE_DMA, 1);
1034 if (r)
1035 dma_tx_chan = r->start;
1036 r = platform_get_resource(pdev, IORESOURCE_DMA, 2);
1037 if (r)
1038 dma_eventq = r->start;
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001039 }
1040
1041 if (!use_dma ||
1042 dma_rx_chan == SPI_NO_RESOURCE ||
1043 dma_tx_chan == SPI_NO_RESOURCE ||
1044 dma_eventq == SPI_NO_RESOURCE) {
1045 davinci_spi->bitbang.txrx_bufs = davinci_spi_bufs_pio;
1046 use_dma = 0;
1047 } else {
1048 davinci_spi->bitbang.txrx_bufs = davinci_spi_bufs_dma;
1049 davinci_spi->dma_channels = kzalloc(master->num_chipselect
1050 * sizeof(struct davinci_spi_dma), GFP_KERNEL);
1051 if (davinci_spi->dma_channels == NULL) {
1052 ret = -ENOMEM;
1053 goto free_clk;
1054 }
1055
1056 for (i = 0; i < master->num_chipselect; i++) {
1057 davinci_spi->dma_channels[i].dma_rx_channel = -1;
1058 davinci_spi->dma_channels[i].dma_rx_sync_dev =
1059 dma_rx_chan;
1060 davinci_spi->dma_channels[i].dma_tx_channel = -1;
1061 davinci_spi->dma_channels[i].dma_tx_sync_dev =
1062 dma_tx_chan;
1063 davinci_spi->dma_channels[i].eventq = dma_eventq;
1064 }
1065 dev_info(&pdev->dev, "DaVinci SPI driver in EDMA mode\n"
1066 "Using RX channel = %d , TX channel = %d and "
1067 "event queue = %d", dma_rx_chan, dma_tx_chan,
1068 dma_eventq);
1069 }
1070
1071 davinci_spi->get_rx = davinci_spi_rx_buf_u8;
1072 davinci_spi->get_tx = davinci_spi_tx_buf_u8;
1073
1074 init_completion(&davinci_spi->done);
1075
1076 /* Reset In/OUT SPI module */
1077 iowrite32(0, davinci_spi->base + SPIGCR0);
1078 udelay(100);
1079 iowrite32(1, davinci_spi->base + SPIGCR0);
1080
Brian Niebuhr23853972010-08-13 10:57:44 +05301081 /* initialize chip selects */
1082 if (pdata->chip_sel) {
1083 for (i = 0; i < pdata->num_chipselect; i++) {
1084 if (pdata->chip_sel[i] != SPI_INTERN_CS)
1085 gpio_direction_output(pdata->chip_sel[i], 1);
1086 }
1087 }
1088
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001089 /* Clock internal */
1090 if (davinci_spi->pdata->clk_internal)
1091 set_io_bits(davinci_spi->base + SPIGCR1,
1092 SPIGCR1_CLKMOD_MASK);
1093 else
1094 clear_io_bits(davinci_spi->base + SPIGCR1,
1095 SPIGCR1_CLKMOD_MASK);
1096
Brian Niebuhr843a7132010-08-12 12:49:05 +05301097 iowrite32(CS_DEFAULT, davinci_spi->base + SPIDEF);
1098
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001099 /* master mode default */
1100 set_io_bits(davinci_spi->base + SPIGCR1, SPIGCR1_MASTER_MASK);
1101
1102 if (davinci_spi->pdata->intr_level)
1103 iowrite32(SPI_INTLVL_1, davinci_spi->base + SPILVL);
1104 else
1105 iowrite32(SPI_INTLVL_0, davinci_spi->base + SPILVL);
1106
1107 ret = spi_bitbang_start(&davinci_spi->bitbang);
1108 if (ret)
1109 goto free_clk;
1110
Brian Niebuhr3b740b12010-09-03 14:50:07 +05301111 dev_info(&pdev->dev, "Controller at 0x%p\n", davinci_spi->base);
Sandeep Paulraj358934a2009-12-16 22:02:18 +00001112
1113 if (!pdata->poll_mode)
1114 dev_info(&pdev->dev, "Operating in interrupt mode"
1115 " using IRQ %d\n", davinci_spi->irq);
1116
1117 return ret;
1118
1119free_clk:
1120 clk_disable(davinci_spi->clk);
1121 clk_put(davinci_spi->clk);
1122put_master:
1123 spi_master_put(master);
1124free_tmp_buf:
1125 kfree(davinci_spi->tmp_buf);
1126irq_free:
1127 free_irq(davinci_spi->irq, davinci_spi);
1128unmap_io:
1129 iounmap(davinci_spi->base);
1130release_region:
1131 release_mem_region(davinci_spi->pbase, davinci_spi->region_size);
1132free_master:
1133 kfree(master);
1134err:
1135 return ret;
1136}
1137
1138/**
1139 * davinci_spi_remove - remove function for SPI Master Controller
1140 * @pdev: platform_device structure which contains plateform specific data
1141 *
1142 * This function will do the reverse action of davinci_spi_probe function
1143 * It will free the IRQ and SPI controller's memory region.
1144 * It will also call spi_bitbang_stop to destroy the work queue which was
1145 * created by spi_bitbang_start.
1146 */
1147static int __exit davinci_spi_remove(struct platform_device *pdev)
1148{
1149 struct davinci_spi *davinci_spi;
1150 struct spi_master *master;
1151
1152 master = dev_get_drvdata(&pdev->dev);
1153 davinci_spi = spi_master_get_devdata(master);
1154
1155 spi_bitbang_stop(&davinci_spi->bitbang);
1156
1157 clk_disable(davinci_spi->clk);
1158 clk_put(davinci_spi->clk);
1159 spi_master_put(master);
1160 kfree(davinci_spi->tmp_buf);
1161 free_irq(davinci_spi->irq, davinci_spi);
1162 iounmap(davinci_spi->base);
1163 release_mem_region(davinci_spi->pbase, davinci_spi->region_size);
1164
1165 return 0;
1166}
1167
1168static struct platform_driver davinci_spi_driver = {
1169 .driver.name = "spi_davinci",
1170 .remove = __exit_p(davinci_spi_remove),
1171};
1172
1173static int __init davinci_spi_init(void)
1174{
1175 return platform_driver_probe(&davinci_spi_driver, davinci_spi_probe);
1176}
1177module_init(davinci_spi_init);
1178
1179static void __exit davinci_spi_exit(void)
1180{
1181 platform_driver_unregister(&davinci_spi_driver);
1182}
1183module_exit(davinci_spi_exit);
1184
1185MODULE_DESCRIPTION("TI DaVinci SPI Master Controller Driver");
1186MODULE_LICENSE("GPL");