Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2013 Red Hat |
| 3 | * Author: Rob Clark <robdclark@gmail.com> |
| 4 | * |
| 5 | * This program is free software; you can redistribute it and/or modify it |
| 6 | * under the terms of the GNU General Public License version 2 as published by |
| 7 | * the Free Software Foundation. |
| 8 | * |
| 9 | * This program is distributed in the hope that it will be useful, but WITHOUT |
| 10 | * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or |
| 11 | * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for |
| 12 | * more details. |
| 13 | * |
| 14 | * You should have received a copy of the GNU General Public License along with |
| 15 | * this program. If not, see <http://www.gnu.org/licenses/>. |
| 16 | */ |
| 17 | |
| 18 | #ifndef __MSM_DRV_H__ |
| 19 | #define __MSM_DRV_H__ |
| 20 | |
| 21 | #include <linux/kernel.h> |
| 22 | #include <linux/clk.h> |
| 23 | #include <linux/cpufreq.h> |
| 24 | #include <linux/module.h> |
Rob Clark | 060530f | 2014-03-03 14:19:12 -0500 | [diff] [blame] | 25 | #include <linux/component.h> |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 26 | #include <linux/platform_device.h> |
| 27 | #include <linux/pm.h> |
| 28 | #include <linux/pm_runtime.h> |
| 29 | #include <linux/slab.h> |
| 30 | #include <linux/list.h> |
| 31 | #include <linux/iommu.h> |
| 32 | #include <linux/types.h> |
| 33 | #include <asm/sizes.h> |
| 34 | |
| 35 | #ifndef CONFIG_OF |
| 36 | #include <mach/board.h> |
| 37 | #include <mach/socinfo.h> |
| 38 | #include <mach/iommu_domains.h> |
| 39 | #endif |
| 40 | |
| 41 | #include <drm/drmP.h> |
| 42 | #include <drm/drm_crtc_helper.h> |
| 43 | #include <drm/drm_fb_helper.h> |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 44 | #include <drm/msm_drm.h> |
Daniel Vetter | d9fc941 | 2014-09-23 15:46:53 +0200 | [diff] [blame] | 45 | #include <drm/drm_gem.h> |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 46 | |
| 47 | struct msm_kms; |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 48 | struct msm_gpu; |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 49 | struct msm_mmu; |
Rob Clark | a7d3c95 | 2014-05-30 14:47:38 -0400 | [diff] [blame] | 50 | struct msm_rd_state; |
Rob Clark | 70c70f0 | 2014-05-30 14:49:43 -0400 | [diff] [blame] | 51 | struct msm_perf_state; |
Rob Clark | a7d3c95 | 2014-05-30 14:47:38 -0400 | [diff] [blame] | 52 | struct msm_gem_submit; |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 53 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 54 | #define NUM_DOMAINS 2 /* one for KMS, then one per gpu core (?) */ |
| 55 | |
| 56 | struct msm_file_private { |
| 57 | /* currently we don't do anything useful with this.. but when |
| 58 | * per-context address spaces are supported we'd keep track of |
| 59 | * the context's page-tables here. |
| 60 | */ |
| 61 | int dummy; |
| 62 | }; |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 63 | |
| 64 | struct msm_drm_private { |
| 65 | |
| 66 | struct msm_kms *kms; |
| 67 | |
Rob Clark | 060530f | 2014-03-03 14:19:12 -0500 | [diff] [blame] | 68 | /* subordinate devices, if present: */ |
Rob Clark | 067fef3 | 2014-11-04 13:33:14 -0500 | [diff] [blame] | 69 | struct platform_device *gpu_pdev; |
| 70 | |
| 71 | /* possibly this should be in the kms component, but it is |
| 72 | * shared by both mdp4 and mdp5.. |
| 73 | */ |
| 74 | struct hdmi *hdmi; |
Rob Clark | 060530f | 2014-03-03 14:19:12 -0500 | [diff] [blame] | 75 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 76 | /* when we have more than one 'msm_gpu' these need to be an array: */ |
| 77 | struct msm_gpu *gpu; |
| 78 | struct msm_file_private *lastctx; |
| 79 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 80 | struct drm_fb_helper *fbdev; |
| 81 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 82 | uint32_t next_fence, completed_fence; |
| 83 | wait_queue_head_t fence_event; |
| 84 | |
Rob Clark | a7d3c95 | 2014-05-30 14:47:38 -0400 | [diff] [blame] | 85 | struct msm_rd_state *rd; |
Rob Clark | 70c70f0 | 2014-05-30 14:49:43 -0400 | [diff] [blame] | 86 | struct msm_perf_state *perf; |
Rob Clark | a7d3c95 | 2014-05-30 14:47:38 -0400 | [diff] [blame] | 87 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 88 | /* list of GEM objects: */ |
| 89 | struct list_head inactive_list; |
| 90 | |
| 91 | struct workqueue_struct *wq; |
| 92 | |
Rob Clark | edd4fc6 | 2013-09-14 14:01:55 -0400 | [diff] [blame] | 93 | /* callbacks deferred until bo is inactive: */ |
| 94 | struct list_head fence_cbs; |
| 95 | |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 96 | /* registered MMUs: */ |
| 97 | unsigned int num_mmus; |
| 98 | struct msm_mmu *mmus[NUM_DOMAINS]; |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 99 | |
Rob Clark | a862391 | 2013-10-08 12:57:48 -0400 | [diff] [blame] | 100 | unsigned int num_planes; |
| 101 | struct drm_plane *planes[8]; |
| 102 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 103 | unsigned int num_crtcs; |
| 104 | struct drm_crtc *crtcs[8]; |
| 105 | |
| 106 | unsigned int num_encoders; |
| 107 | struct drm_encoder *encoders[8]; |
| 108 | |
Rob Clark | a3376e3 | 2013-08-30 13:02:15 -0400 | [diff] [blame] | 109 | unsigned int num_bridges; |
| 110 | struct drm_bridge *bridges[8]; |
| 111 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 112 | unsigned int num_connectors; |
| 113 | struct drm_connector *connectors[8]; |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 114 | |
| 115 | /* VRAM carveout, used when no IOMMU: */ |
| 116 | struct { |
| 117 | unsigned long size; |
| 118 | dma_addr_t paddr; |
| 119 | /* NOTE: mm managed at the page level, size is in # of pages |
| 120 | * and position mm_node->start is in # of pages: |
| 121 | */ |
| 122 | struct drm_mm mm; |
| 123 | } vram; |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 124 | }; |
| 125 | |
| 126 | struct msm_format { |
| 127 | uint32_t pixel_format; |
| 128 | }; |
| 129 | |
Rob Clark | edd4fc6 | 2013-09-14 14:01:55 -0400 | [diff] [blame] | 130 | /* callback from wq once fence has passed: */ |
| 131 | struct msm_fence_cb { |
| 132 | struct work_struct work; |
| 133 | uint32_t fence; |
| 134 | void (*func)(struct msm_fence_cb *cb); |
| 135 | }; |
| 136 | |
| 137 | void __msm_fence_worker(struct work_struct *work); |
| 138 | |
| 139 | #define INIT_FENCE_CB(_cb, _func) do { \ |
| 140 | INIT_WORK(&(_cb)->work, __msm_fence_worker); \ |
| 141 | (_cb)->func = _func; \ |
| 142 | } while (0) |
| 143 | |
Rob Clark | 871d812 | 2013-11-16 12:56:06 -0500 | [diff] [blame] | 144 | int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 145 | |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 146 | int msm_wait_fence_interruptable(struct drm_device *dev, uint32_t fence, |
| 147 | struct timespec *timeout); |
Rob Clark | 69193e5 | 2014-11-07 18:10:04 -0500 | [diff] [blame] | 148 | int msm_queue_fence_cb(struct drm_device *dev, |
| 149 | struct msm_fence_cb *cb, uint32_t fence); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 150 | void msm_update_fence(struct drm_device *dev, uint32_t fence); |
| 151 | |
| 152 | int msm_ioctl_gem_submit(struct drm_device *dev, void *data, |
| 153 | struct drm_file *file); |
| 154 | |
Daniel Thompson | 77a147e | 2014-11-12 11:38:14 +0000 | [diff] [blame] | 155 | int msm_gem_mmap_obj(struct drm_gem_object *obj, |
| 156 | struct vm_area_struct *vma); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 157 | int msm_gem_mmap(struct file *filp, struct vm_area_struct *vma); |
| 158 | int msm_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf); |
| 159 | uint64_t msm_gem_mmap_offset(struct drm_gem_object *obj); |
| 160 | int msm_gem_get_iova_locked(struct drm_gem_object *obj, int id, |
| 161 | uint32_t *iova); |
| 162 | int msm_gem_get_iova(struct drm_gem_object *obj, int id, uint32_t *iova); |
Rob Clark | 2638d90 | 2014-11-08 09:13:37 -0500 | [diff] [blame^] | 163 | uint32_t msm_gem_iova(struct drm_gem_object *obj, int id); |
Rob Clark | 05b8491 | 2013-09-28 11:28:35 -0400 | [diff] [blame] | 164 | struct page **msm_gem_get_pages(struct drm_gem_object *obj); |
| 165 | void msm_gem_put_pages(struct drm_gem_object *obj); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 166 | void msm_gem_put_iova(struct drm_gem_object *obj, int id); |
| 167 | int msm_gem_dumb_create(struct drm_file *file, struct drm_device *dev, |
| 168 | struct drm_mode_create_dumb *args); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 169 | int msm_gem_dumb_map_offset(struct drm_file *file, struct drm_device *dev, |
| 170 | uint32_t handle, uint64_t *offset); |
Rob Clark | 05b8491 | 2013-09-28 11:28:35 -0400 | [diff] [blame] | 171 | struct sg_table *msm_gem_prime_get_sg_table(struct drm_gem_object *obj); |
| 172 | void *msm_gem_prime_vmap(struct drm_gem_object *obj); |
| 173 | void msm_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr); |
Daniel Thompson | 77a147e | 2014-11-12 11:38:14 +0000 | [diff] [blame] | 174 | int msm_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma); |
Rob Clark | 05b8491 | 2013-09-28 11:28:35 -0400 | [diff] [blame] | 175 | struct drm_gem_object *msm_gem_prime_import_sg_table(struct drm_device *dev, |
Maarten Lankhorst | b5e9c1a | 2014-01-09 11:03:14 +0100 | [diff] [blame] | 176 | struct dma_buf_attachment *attach, struct sg_table *sg); |
Rob Clark | 05b8491 | 2013-09-28 11:28:35 -0400 | [diff] [blame] | 177 | int msm_gem_prime_pin(struct drm_gem_object *obj); |
| 178 | void msm_gem_prime_unpin(struct drm_gem_object *obj); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 179 | void *msm_gem_vaddr_locked(struct drm_gem_object *obj); |
| 180 | void *msm_gem_vaddr(struct drm_gem_object *obj); |
Rob Clark | edd4fc6 | 2013-09-14 14:01:55 -0400 | [diff] [blame] | 181 | int msm_gem_queue_inactive_cb(struct drm_gem_object *obj, |
| 182 | struct msm_fence_cb *cb); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 183 | void msm_gem_move_to_active(struct drm_gem_object *obj, |
Rob Clark | bf6811f | 2013-09-01 13:25:09 -0400 | [diff] [blame] | 184 | struct msm_gpu *gpu, bool write, uint32_t fence); |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 185 | void msm_gem_move_to_inactive(struct drm_gem_object *obj); |
| 186 | int msm_gem_cpu_prep(struct drm_gem_object *obj, uint32_t op, |
| 187 | struct timespec *timeout); |
| 188 | int msm_gem_cpu_fini(struct drm_gem_object *obj); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 189 | void msm_gem_free_object(struct drm_gem_object *obj); |
| 190 | int msm_gem_new_handle(struct drm_device *dev, struct drm_file *file, |
| 191 | uint32_t size, uint32_t flags, uint32_t *handle); |
| 192 | struct drm_gem_object *msm_gem_new(struct drm_device *dev, |
| 193 | uint32_t size, uint32_t flags); |
Rob Clark | 05b8491 | 2013-09-28 11:28:35 -0400 | [diff] [blame] | 194 | struct drm_gem_object *msm_gem_import(struct drm_device *dev, |
| 195 | uint32_t size, struct sg_table *sgt); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 196 | |
Rob Clark | 2638d90 | 2014-11-08 09:13:37 -0500 | [diff] [blame^] | 197 | int msm_framebuffer_prepare(struct drm_framebuffer *fb, int id); |
| 198 | void msm_framebuffer_cleanup(struct drm_framebuffer *fb, int id); |
| 199 | uint32_t msm_framebuffer_iova(struct drm_framebuffer *fb, int id, int plane); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 200 | struct drm_gem_object *msm_framebuffer_bo(struct drm_framebuffer *fb, int plane); |
| 201 | const struct msm_format *msm_framebuffer_format(struct drm_framebuffer *fb); |
| 202 | struct drm_framebuffer *msm_framebuffer_init(struct drm_device *dev, |
| 203 | struct drm_mode_fb_cmd2 *mode_cmd, struct drm_gem_object **bos); |
| 204 | struct drm_framebuffer *msm_framebuffer_create(struct drm_device *dev, |
| 205 | struct drm_file *file, struct drm_mode_fb_cmd2 *mode_cmd); |
| 206 | |
| 207 | struct drm_fb_helper *msm_fbdev_init(struct drm_device *dev); |
| 208 | |
Rob Clark | dada25b | 2013-12-01 12:12:54 -0500 | [diff] [blame] | 209 | struct hdmi; |
Rob Clark | 067fef3 | 2014-11-04 13:33:14 -0500 | [diff] [blame] | 210 | int hdmi_modeset_init(struct hdmi *hdmi, struct drm_device *dev, |
| 211 | struct drm_encoder *encoder); |
Rob Clark | dada25b | 2013-12-01 12:12:54 -0500 | [diff] [blame] | 212 | irqreturn_t hdmi_irq(int irq, void *dev_id); |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 213 | void __init hdmi_register(void); |
| 214 | void __exit hdmi_unregister(void); |
| 215 | |
| 216 | #ifdef CONFIG_DEBUG_FS |
| 217 | void msm_gem_describe(struct drm_gem_object *obj, struct seq_file *m); |
| 218 | void msm_gem_describe_objects(struct list_head *list, struct seq_file *m); |
| 219 | void msm_framebuffer_describe(struct drm_framebuffer *fb, struct seq_file *m); |
Rob Clark | a7d3c95 | 2014-05-30 14:47:38 -0400 | [diff] [blame] | 220 | int msm_debugfs_late_init(struct drm_device *dev); |
| 221 | int msm_rd_debugfs_init(struct drm_minor *minor); |
| 222 | void msm_rd_debugfs_cleanup(struct drm_minor *minor); |
| 223 | void msm_rd_dump_submit(struct msm_gem_submit *submit); |
Rob Clark | 70c70f0 | 2014-05-30 14:49:43 -0400 | [diff] [blame] | 224 | int msm_perf_debugfs_init(struct drm_minor *minor); |
| 225 | void msm_perf_debugfs_cleanup(struct drm_minor *minor); |
Rob Clark | a7d3c95 | 2014-05-30 14:47:38 -0400 | [diff] [blame] | 226 | #else |
| 227 | static inline int msm_debugfs_late_init(struct drm_device *dev) { return 0; } |
| 228 | static inline void msm_rd_dump_submit(struct msm_gem_submit *submit) {} |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 229 | #endif |
| 230 | |
| 231 | void __iomem *msm_ioremap(struct platform_device *pdev, const char *name, |
| 232 | const char *dbgname); |
| 233 | void msm_writel(u32 data, void __iomem *addr); |
| 234 | u32 msm_readl(const void __iomem *addr); |
| 235 | |
| 236 | #define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__) |
| 237 | #define VERB(fmt, ...) if (0) DRM_DEBUG(fmt"\n", ##__VA_ARGS__) |
| 238 | |
Rob Clark | f816f27 | 2013-09-11 17:34:07 -0400 | [diff] [blame] | 239 | static inline bool fence_completed(struct drm_device *dev, uint32_t fence) |
| 240 | { |
| 241 | struct msm_drm_private *priv = dev->dev_private; |
| 242 | return priv->completed_fence >= fence; |
| 243 | } |
| 244 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 245 | static inline int align_pitch(int width, int bpp) |
| 246 | { |
| 247 | int bytespp = (bpp + 7) / 8; |
| 248 | /* adreno needs pitch aligned to 32 pixels: */ |
| 249 | return bytespp * ALIGN(width, 32); |
| 250 | } |
| 251 | |
| 252 | /* for the generated headers: */ |
| 253 | #define INVALID_IDX(idx) ({BUG(); 0;}) |
Rob Clark | 7198e6b | 2013-07-19 12:59:32 -0400 | [diff] [blame] | 254 | #define fui(x) ({BUG(); 0;}) |
| 255 | #define util_float_to_half(x) ({BUG(); 0;}) |
| 256 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 257 | |
| 258 | #define FIELD(val, name) (((val) & name ## __MASK) >> name ## __SHIFT) |
| 259 | |
| 260 | /* for conditionally setting boolean flag(s): */ |
| 261 | #define COND(bool, val) ((bool) ? (val) : 0) |
| 262 | |
Rob Clark | c8afe68 | 2013-06-26 12:44:06 -0400 | [diff] [blame] | 263 | |
| 264 | #endif /* __MSM_DRV_H__ */ |