blob: 4a7e8b8ff6492567e1679fd1059c578b2a5f0145 [file] [log] [blame]
Rob Clarkc8afe682013-06-26 12:44:06 -04001/*
2 * Copyright (C) 2013 Red Hat
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
18#ifndef __MSM_DRV_H__
19#define __MSM_DRV_H__
20
21#include <linux/kernel.h>
22#include <linux/clk.h>
23#include <linux/cpufreq.h>
24#include <linux/module.h>
Rob Clark060530f2014-03-03 14:19:12 -050025#include <linux/component.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040026#include <linux/platform_device.h>
27#include <linux/pm.h>
28#include <linux/pm_runtime.h>
29#include <linux/slab.h>
30#include <linux/list.h>
31#include <linux/iommu.h>
32#include <linux/types.h>
33#include <asm/sizes.h>
34
35#ifndef CONFIG_OF
36#include <mach/board.h>
37#include <mach/socinfo.h>
38#include <mach/iommu_domains.h>
39#endif
40
41#include <drm/drmP.h>
42#include <drm/drm_crtc_helper.h>
43#include <drm/drm_fb_helper.h>
Rob Clark7198e6b2013-07-19 12:59:32 -040044#include <drm/msm_drm.h>
Daniel Vetterd9fc9412014-09-23 15:46:53 +020045#include <drm/drm_gem.h>
Rob Clarkc8afe682013-06-26 12:44:06 -040046
47struct msm_kms;
Rob Clark7198e6b2013-07-19 12:59:32 -040048struct msm_gpu;
Rob Clark871d8122013-11-16 12:56:06 -050049struct msm_mmu;
Rob Clarka7d3c952014-05-30 14:47:38 -040050struct msm_rd_state;
Rob Clark70c70f02014-05-30 14:49:43 -040051struct msm_perf_state;
Rob Clarka7d3c952014-05-30 14:47:38 -040052struct msm_gem_submit;
Rob Clarkc8afe682013-06-26 12:44:06 -040053
Rob Clark7198e6b2013-07-19 12:59:32 -040054#define NUM_DOMAINS 2 /* one for KMS, then one per gpu core (?) */
55
56struct msm_file_private {
57 /* currently we don't do anything useful with this.. but when
58 * per-context address spaces are supported we'd keep track of
59 * the context's page-tables here.
60 */
61 int dummy;
62};
Rob Clarkc8afe682013-06-26 12:44:06 -040063
64struct msm_drm_private {
65
66 struct msm_kms *kms;
67
Rob Clark060530f2014-03-03 14:19:12 -050068 /* subordinate devices, if present: */
Rob Clark067fef32014-11-04 13:33:14 -050069 struct platform_device *gpu_pdev;
70
71 /* possibly this should be in the kms component, but it is
72 * shared by both mdp4 and mdp5..
73 */
74 struct hdmi *hdmi;
Rob Clark060530f2014-03-03 14:19:12 -050075
Rob Clark7198e6b2013-07-19 12:59:32 -040076 /* when we have more than one 'msm_gpu' these need to be an array: */
77 struct msm_gpu *gpu;
78 struct msm_file_private *lastctx;
79
Rob Clarkc8afe682013-06-26 12:44:06 -040080 struct drm_fb_helper *fbdev;
81
Rob Clark7198e6b2013-07-19 12:59:32 -040082 uint32_t next_fence, completed_fence;
83 wait_queue_head_t fence_event;
84
Rob Clarka7d3c952014-05-30 14:47:38 -040085 struct msm_rd_state *rd;
Rob Clark70c70f02014-05-30 14:49:43 -040086 struct msm_perf_state *perf;
Rob Clarka7d3c952014-05-30 14:47:38 -040087
Rob Clarkc8afe682013-06-26 12:44:06 -040088 /* list of GEM objects: */
89 struct list_head inactive_list;
90
91 struct workqueue_struct *wq;
92
Rob Clarkedd4fc62013-09-14 14:01:55 -040093 /* callbacks deferred until bo is inactive: */
94 struct list_head fence_cbs;
95
Rob Clark871d8122013-11-16 12:56:06 -050096 /* registered MMUs: */
97 unsigned int num_mmus;
98 struct msm_mmu *mmus[NUM_DOMAINS];
Rob Clarkc8afe682013-06-26 12:44:06 -040099
Rob Clarka8623912013-10-08 12:57:48 -0400100 unsigned int num_planes;
101 struct drm_plane *planes[8];
102
Rob Clarkc8afe682013-06-26 12:44:06 -0400103 unsigned int num_crtcs;
104 struct drm_crtc *crtcs[8];
105
106 unsigned int num_encoders;
107 struct drm_encoder *encoders[8];
108
Rob Clarka3376e32013-08-30 13:02:15 -0400109 unsigned int num_bridges;
110 struct drm_bridge *bridges[8];
111
Rob Clarkc8afe682013-06-26 12:44:06 -0400112 unsigned int num_connectors;
113 struct drm_connector *connectors[8];
Rob Clark871d8122013-11-16 12:56:06 -0500114
115 /* VRAM carveout, used when no IOMMU: */
116 struct {
117 unsigned long size;
118 dma_addr_t paddr;
119 /* NOTE: mm managed at the page level, size is in # of pages
120 * and position mm_node->start is in # of pages:
121 */
122 struct drm_mm mm;
123 } vram;
Rob Clarkc8afe682013-06-26 12:44:06 -0400124};
125
126struct msm_format {
127 uint32_t pixel_format;
128};
129
Rob Clarkedd4fc62013-09-14 14:01:55 -0400130/* callback from wq once fence has passed: */
131struct msm_fence_cb {
132 struct work_struct work;
133 uint32_t fence;
134 void (*func)(struct msm_fence_cb *cb);
135};
136
137void __msm_fence_worker(struct work_struct *work);
138
139#define INIT_FENCE_CB(_cb, _func) do { \
140 INIT_WORK(&(_cb)->work, __msm_fence_worker); \
141 (_cb)->func = _func; \
142 } while (0)
143
Rob Clark871d8122013-11-16 12:56:06 -0500144int msm_register_mmu(struct drm_device *dev, struct msm_mmu *mmu);
Rob Clarkc8afe682013-06-26 12:44:06 -0400145
Rob Clark7198e6b2013-07-19 12:59:32 -0400146int msm_wait_fence_interruptable(struct drm_device *dev, uint32_t fence,
147 struct timespec *timeout);
Rob Clark69193e52014-11-07 18:10:04 -0500148int msm_queue_fence_cb(struct drm_device *dev,
149 struct msm_fence_cb *cb, uint32_t fence);
Rob Clark7198e6b2013-07-19 12:59:32 -0400150void msm_update_fence(struct drm_device *dev, uint32_t fence);
151
152int msm_ioctl_gem_submit(struct drm_device *dev, void *data,
153 struct drm_file *file);
154
Daniel Thompson77a147e2014-11-12 11:38:14 +0000155int msm_gem_mmap_obj(struct drm_gem_object *obj,
156 struct vm_area_struct *vma);
Rob Clarkc8afe682013-06-26 12:44:06 -0400157int msm_gem_mmap(struct file *filp, struct vm_area_struct *vma);
158int msm_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf);
159uint64_t msm_gem_mmap_offset(struct drm_gem_object *obj);
160int msm_gem_get_iova_locked(struct drm_gem_object *obj, int id,
161 uint32_t *iova);
162int msm_gem_get_iova(struct drm_gem_object *obj, int id, uint32_t *iova);
Rob Clark2638d902014-11-08 09:13:37 -0500163uint32_t msm_gem_iova(struct drm_gem_object *obj, int id);
Rob Clark05b84912013-09-28 11:28:35 -0400164struct page **msm_gem_get_pages(struct drm_gem_object *obj);
165void msm_gem_put_pages(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400166void msm_gem_put_iova(struct drm_gem_object *obj, int id);
167int msm_gem_dumb_create(struct drm_file *file, struct drm_device *dev,
168 struct drm_mode_create_dumb *args);
Rob Clarkc8afe682013-06-26 12:44:06 -0400169int msm_gem_dumb_map_offset(struct drm_file *file, struct drm_device *dev,
170 uint32_t handle, uint64_t *offset);
Rob Clark05b84912013-09-28 11:28:35 -0400171struct sg_table *msm_gem_prime_get_sg_table(struct drm_gem_object *obj);
172void *msm_gem_prime_vmap(struct drm_gem_object *obj);
173void msm_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
Daniel Thompson77a147e2014-11-12 11:38:14 +0000174int msm_gem_prime_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma);
Rob Clark05b84912013-09-28 11:28:35 -0400175struct drm_gem_object *msm_gem_prime_import_sg_table(struct drm_device *dev,
Maarten Lankhorstb5e9c1a2014-01-09 11:03:14 +0100176 struct dma_buf_attachment *attach, struct sg_table *sg);
Rob Clark05b84912013-09-28 11:28:35 -0400177int msm_gem_prime_pin(struct drm_gem_object *obj);
178void msm_gem_prime_unpin(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400179void *msm_gem_vaddr_locked(struct drm_gem_object *obj);
180void *msm_gem_vaddr(struct drm_gem_object *obj);
Rob Clarkedd4fc62013-09-14 14:01:55 -0400181int msm_gem_queue_inactive_cb(struct drm_gem_object *obj,
182 struct msm_fence_cb *cb);
Rob Clark7198e6b2013-07-19 12:59:32 -0400183void msm_gem_move_to_active(struct drm_gem_object *obj,
Rob Clarkbf6811f2013-09-01 13:25:09 -0400184 struct msm_gpu *gpu, bool write, uint32_t fence);
Rob Clark7198e6b2013-07-19 12:59:32 -0400185void msm_gem_move_to_inactive(struct drm_gem_object *obj);
186int msm_gem_cpu_prep(struct drm_gem_object *obj, uint32_t op,
187 struct timespec *timeout);
188int msm_gem_cpu_fini(struct drm_gem_object *obj);
Rob Clarkc8afe682013-06-26 12:44:06 -0400189void msm_gem_free_object(struct drm_gem_object *obj);
190int msm_gem_new_handle(struct drm_device *dev, struct drm_file *file,
191 uint32_t size, uint32_t flags, uint32_t *handle);
192struct drm_gem_object *msm_gem_new(struct drm_device *dev,
193 uint32_t size, uint32_t flags);
Rob Clark05b84912013-09-28 11:28:35 -0400194struct drm_gem_object *msm_gem_import(struct drm_device *dev,
195 uint32_t size, struct sg_table *sgt);
Rob Clarkc8afe682013-06-26 12:44:06 -0400196
Rob Clark2638d902014-11-08 09:13:37 -0500197int msm_framebuffer_prepare(struct drm_framebuffer *fb, int id);
198void msm_framebuffer_cleanup(struct drm_framebuffer *fb, int id);
199uint32_t msm_framebuffer_iova(struct drm_framebuffer *fb, int id, int plane);
Rob Clarkc8afe682013-06-26 12:44:06 -0400200struct drm_gem_object *msm_framebuffer_bo(struct drm_framebuffer *fb, int plane);
201const struct msm_format *msm_framebuffer_format(struct drm_framebuffer *fb);
202struct drm_framebuffer *msm_framebuffer_init(struct drm_device *dev,
203 struct drm_mode_fb_cmd2 *mode_cmd, struct drm_gem_object **bos);
204struct drm_framebuffer *msm_framebuffer_create(struct drm_device *dev,
205 struct drm_file *file, struct drm_mode_fb_cmd2 *mode_cmd);
206
207struct drm_fb_helper *msm_fbdev_init(struct drm_device *dev);
208
Rob Clarkdada25b2013-12-01 12:12:54 -0500209struct hdmi;
Rob Clark067fef32014-11-04 13:33:14 -0500210int hdmi_modeset_init(struct hdmi *hdmi, struct drm_device *dev,
211 struct drm_encoder *encoder);
Rob Clarkdada25b2013-12-01 12:12:54 -0500212irqreturn_t hdmi_irq(int irq, void *dev_id);
Rob Clarkc8afe682013-06-26 12:44:06 -0400213void __init hdmi_register(void);
214void __exit hdmi_unregister(void);
215
216#ifdef CONFIG_DEBUG_FS
217void msm_gem_describe(struct drm_gem_object *obj, struct seq_file *m);
218void msm_gem_describe_objects(struct list_head *list, struct seq_file *m);
219void msm_framebuffer_describe(struct drm_framebuffer *fb, struct seq_file *m);
Rob Clarka7d3c952014-05-30 14:47:38 -0400220int msm_debugfs_late_init(struct drm_device *dev);
221int msm_rd_debugfs_init(struct drm_minor *minor);
222void msm_rd_debugfs_cleanup(struct drm_minor *minor);
223void msm_rd_dump_submit(struct msm_gem_submit *submit);
Rob Clark70c70f02014-05-30 14:49:43 -0400224int msm_perf_debugfs_init(struct drm_minor *minor);
225void msm_perf_debugfs_cleanup(struct drm_minor *minor);
Rob Clarka7d3c952014-05-30 14:47:38 -0400226#else
227static inline int msm_debugfs_late_init(struct drm_device *dev) { return 0; }
228static inline void msm_rd_dump_submit(struct msm_gem_submit *submit) {}
Rob Clarkc8afe682013-06-26 12:44:06 -0400229#endif
230
231void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
232 const char *dbgname);
233void msm_writel(u32 data, void __iomem *addr);
234u32 msm_readl(const void __iomem *addr);
235
236#define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
237#define VERB(fmt, ...) if (0) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
238
Rob Clarkf816f272013-09-11 17:34:07 -0400239static inline bool fence_completed(struct drm_device *dev, uint32_t fence)
240{
241 struct msm_drm_private *priv = dev->dev_private;
242 return priv->completed_fence >= fence;
243}
244
Rob Clarkc8afe682013-06-26 12:44:06 -0400245static inline int align_pitch(int width, int bpp)
246{
247 int bytespp = (bpp + 7) / 8;
248 /* adreno needs pitch aligned to 32 pixels: */
249 return bytespp * ALIGN(width, 32);
250}
251
252/* for the generated headers: */
253#define INVALID_IDX(idx) ({BUG(); 0;})
Rob Clark7198e6b2013-07-19 12:59:32 -0400254#define fui(x) ({BUG(); 0;})
255#define util_float_to_half(x) ({BUG(); 0;})
256
Rob Clarkc8afe682013-06-26 12:44:06 -0400257
258#define FIELD(val, name) (((val) & name ## __MASK) >> name ## __SHIFT)
259
260/* for conditionally setting boolean flag(s): */
261#define COND(bool, val) ((bool) ? (val) : 0)
262
Rob Clarkc8afe682013-06-26 12:44:06 -0400263
264#endif /* __MSM_DRV_H__ */