blob: 560b7d7ff0c6b2ee45b23321c62581d08babfe41 [file] [log] [blame]
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
Sarah Sharp8a96c052009-04-27 19:59:19 -070067#include <linux/scatterlist.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090068#include <linux/slab.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070069#include "xhci.h"
70
Andiry Xube88fe42010-10-14 07:22:57 -070071static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
72 struct xhci_virt_device *virt_dev,
73 struct xhci_event_cmd *event);
74
Sarah Sharp7f84eef2009-04-27 19:53:56 -070075/*
76 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
77 * address of the TRB.
78 */
Sarah Sharp23e3be12009-04-29 19:05:20 -070079dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070080 union xhci_trb *trb)
81{
Sarah Sharp6071d832009-05-14 11:44:14 -070082 unsigned long segment_offset;
Sarah Sharp7f84eef2009-04-27 19:53:56 -070083
Sarah Sharp6071d832009-05-14 11:44:14 -070084 if (!seg || !trb || trb < seg->trbs)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070085 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070086 /* offset in TRBs */
87 segment_offset = trb - seg->trbs;
88 if (segment_offset > TRBS_PER_SEGMENT)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070089 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070090 return seg->dma + (segment_offset * sizeof(*trb));
Sarah Sharp7f84eef2009-04-27 19:53:56 -070091}
92
93/* Does this link TRB point to the first segment in a ring,
94 * or was the previous TRB the last TRB on the last segment in the ERST?
95 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -070096static bool last_trb_on_last_seg(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070097 struct xhci_segment *seg, union xhci_trb *trb)
98{
99 if (ring == xhci->event_ring)
100 return (trb == &seg->trbs[TRBS_PER_SEGMENT]) &&
101 (seg->next == xhci->event_ring->first_seg);
102 else
Matt Evans28ccd292011-03-29 13:40:46 +1100103 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700104}
105
106/* Is this TRB a link TRB or was the last TRB the last TRB in this event ring
107 * segment? I.e. would the updated event TRB pointer step off the end of the
108 * event seg?
109 */
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700110static int last_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700111 struct xhci_segment *seg, union xhci_trb *trb)
112{
113 if (ring == xhci->event_ring)
114 return trb == &seg->trbs[TRBS_PER_SEGMENT];
115 else
Matt Evansf5960b62011-06-01 10:22:55 +1000116 return TRB_TYPE_LINK_LE32(trb->link.control);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700117}
118
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700119static int enqueue_is_link_trb(struct xhci_ring *ring)
John Youn6c12db92010-05-10 15:33:00 -0700120{
121 struct xhci_link_trb *link = &ring->enqueue->link;
Matt Evansf5960b62011-06-01 10:22:55 +1000122 return TRB_TYPE_LINK_LE32(link->control);
John Youn6c12db92010-05-10 15:33:00 -0700123}
124
Sarah Sharpae636742009-04-29 19:02:31 -0700125/* Updates trb to point to the next TRB in the ring, and updates seg if the next
126 * TRB is in a new segment. This does not skip over link TRBs, and it does not
127 * effect the ring dequeue or enqueue pointers.
128 */
129static void next_trb(struct xhci_hcd *xhci,
130 struct xhci_ring *ring,
131 struct xhci_segment **seg,
132 union xhci_trb **trb)
133{
134 if (last_trb(xhci, ring, *seg, *trb)) {
135 *seg = (*seg)->next;
136 *trb = ((*seg)->trbs);
137 } else {
John Youna1669b22010-08-09 13:56:11 -0700138 (*trb)++;
Sarah Sharpae636742009-04-29 19:02:31 -0700139 }
140}
141
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700142/*
143 * See Cycle bit rules. SW is the consumer for the event ring only.
144 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
145 */
146static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring, bool consumer)
147{
148 union xhci_trb *next = ++(ring->dequeue);
Sarah Sharp66e49d82009-07-27 12:03:46 -0700149 unsigned long long addr;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700150
151 ring->deq_updates++;
152 /* Update the dequeue pointer further if that was a link TRB or we're at
153 * the end of an event ring segment (which doesn't have link TRBS)
154 */
155 while (last_trb(xhci, ring, ring->deq_seg, next)) {
156 if (consumer && last_trb_on_last_seg(xhci, ring, ring->deq_seg, next)) {
157 ring->cycle_state = (ring->cycle_state ? 0 : 1);
158 if (!in_interrupt())
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700159 xhci_dbg(xhci, "Toggle cycle state for ring %p = %i\n",
160 ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700161 (unsigned int) ring->cycle_state);
162 }
163 ring->deq_seg = ring->deq_seg->next;
164 ring->dequeue = ring->deq_seg->trbs;
165 next = ring->dequeue;
166 }
Sarah Sharp66e49d82009-07-27 12:03:46 -0700167 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->deq_seg, ring->dequeue);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700168}
169
170/*
171 * See Cycle bit rules. SW is the consumer for the event ring only.
172 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
173 *
174 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
175 * chain bit is set), then set the chain bit in all the following link TRBs.
176 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
177 * have their chain bit cleared (so that each Link TRB is a separate TD).
178 *
179 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
Sarah Sharpb0567b32009-08-07 14:04:36 -0700180 * set, but other sections talk about dealing with the chain bit set. This was
181 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
182 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700183 *
184 * @more_trbs_coming: Will you enqueue more TRBs before calling
185 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700186 */
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700187static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu7e393a82011-09-23 14:19:54 -0700188 bool consumer, bool more_trbs_coming, bool isoc)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700189{
190 u32 chain;
191 union xhci_trb *next;
Sarah Sharp66e49d82009-07-27 12:03:46 -0700192 unsigned long long addr;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700193
Matt Evans28ccd292011-03-29 13:40:46 +1100194 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700195 next = ++(ring->enqueue);
196
197 ring->enq_updates++;
198 /* Update the dequeue pointer further if that was a link TRB or we're at
199 * the end of an event ring segment (which doesn't have link TRBS)
200 */
201 while (last_trb(xhci, ring, ring->enq_seg, next)) {
202 if (!consumer) {
203 if (ring != xhci->event_ring) {
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700204 /*
205 * If the caller doesn't plan on enqueueing more
206 * TDs before ringing the doorbell, then we
207 * don't want to give the link TRB to the
208 * hardware just yet. We'll give the link TRB
209 * back in prepare_ring() just before we enqueue
210 * the TD at the top of the ring.
211 */
212 if (!chain && !more_trbs_coming)
John Youn6c12db92010-05-10 15:33:00 -0700213 break;
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700214
Andiry Xu7e393a82011-09-23 14:19:54 -0700215 /* If we're not dealing with 0.95 hardware or
216 * isoc rings on AMD 0.96 host,
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700217 * carry over the chain bit of the previous TRB
218 * (which may mean the chain bit is cleared).
219 */
Andiry Xu7e393a82011-09-23 14:19:54 -0700220 if (!(isoc && (xhci->quirks & XHCI_AMD_0x96_HOST))
221 && !xhci_link_trb_quirk(xhci)) {
Matt Evans28ccd292011-03-29 13:40:46 +1100222 next->link.control &=
223 cpu_to_le32(~TRB_CHAIN);
224 next->link.control |=
225 cpu_to_le32(chain);
Sarah Sharpb0567b32009-08-07 14:04:36 -0700226 }
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700227 /* Give this link TRB to the hardware */
228 wmb();
Matt Evans28ccd292011-03-29 13:40:46 +1100229 next->link.control ^= cpu_to_le32(TRB_CYCLE);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700230 }
231 /* Toggle the cycle bit after the last ring segment. */
232 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
233 ring->cycle_state = (ring->cycle_state ? 0 : 1);
234 if (!in_interrupt())
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700235 xhci_dbg(xhci, "Toggle cycle state for ring %p = %i\n",
236 ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700237 (unsigned int) ring->cycle_state);
238 }
239 }
240 ring->enq_seg = ring->enq_seg->next;
241 ring->enqueue = ring->enq_seg->trbs;
242 next = ring->enqueue;
243 }
Sarah Sharp66e49d82009-07-27 12:03:46 -0700244 addr = (unsigned long long) xhci_trb_virt_to_dma(ring->enq_seg, ring->enqueue);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700245}
246
247/*
248 * Check to see if there's room to enqueue num_trbs on the ring. See rules
249 * above.
250 * FIXME: this would be simpler and faster if we just kept track of the number
251 * of free TRBs in a ring.
252 */
253static int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
254 unsigned int num_trbs)
255{
256 int i;
257 union xhci_trb *enq = ring->enqueue;
258 struct xhci_segment *enq_seg = ring->enq_seg;
Sarah Sharp44ebd032010-05-18 16:05:26 -0700259 struct xhci_segment *cur_seg;
260 unsigned int left_on_ring;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700261
John Youn6c12db92010-05-10 15:33:00 -0700262 /* If we are currently pointing to a link TRB, advance the
263 * enqueue pointer before checking for space */
264 while (last_trb(xhci, ring, enq_seg, enq)) {
265 enq_seg = enq_seg->next;
266 enq = enq_seg->trbs;
267 }
268
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700269 /* Check if ring is empty */
Sarah Sharp44ebd032010-05-18 16:05:26 -0700270 if (enq == ring->dequeue) {
271 /* Can't use link trbs */
272 left_on_ring = TRBS_PER_SEGMENT - 1;
273 for (cur_seg = enq_seg->next; cur_seg != enq_seg;
274 cur_seg = cur_seg->next)
275 left_on_ring += TRBS_PER_SEGMENT - 1;
276
277 /* Always need one TRB free in the ring. */
278 left_on_ring -= 1;
279 if (num_trbs > left_on_ring) {
280 xhci_warn(xhci, "Not enough room on ring; "
281 "need %u TRBs, %u TRBs left\n",
282 num_trbs, left_on_ring);
283 return 0;
284 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700285 return 1;
Sarah Sharp44ebd032010-05-18 16:05:26 -0700286 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700287 /* Make sure there's an extra empty TRB available */
288 for (i = 0; i <= num_trbs; ++i) {
289 if (enq == ring->dequeue)
290 return 0;
291 enq++;
292 while (last_trb(xhci, ring, enq_seg, enq)) {
293 enq_seg = enq_seg->next;
294 enq = enq_seg->trbs;
295 }
296 }
297 return 1;
298}
299
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700300/* Ring the host controller doorbell after placing a command on the ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700301void xhci_ring_cmd_db(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700302{
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700303 xhci_dbg(xhci, "// Ding dong!\n");
Matthew Wilcox50d646762010-12-15 14:18:11 -0500304 xhci_writel(xhci, DB_VALUE_HOST, &xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700305 /* Flush PCI posted writes */
306 xhci_readl(xhci, &xhci->dba->doorbell[0]);
307}
308
Andiry Xube88fe42010-10-14 07:22:57 -0700309void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700310 unsigned int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700311 unsigned int ep_index,
312 unsigned int stream_id)
Sarah Sharpae636742009-04-29 19:02:31 -0700313{
Matt Evans28ccd292011-03-29 13:40:46 +1100314 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
Matthew Wilcox50d646762010-12-15 14:18:11 -0500315 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
316 unsigned int ep_state = ep->ep_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700317
Sarah Sharpae636742009-04-29 19:02:31 -0700318 /* Don't ring the doorbell for this endpoint if there are pending
Matthew Wilcox50d646762010-12-15 14:18:11 -0500319 * cancellations because we don't want to interrupt processing.
Sarah Sharp8df75f42010-04-02 15:34:16 -0700320 * We don't want to restart any stream rings if there's a set dequeue
321 * pointer command pending because the device can choose to start any
322 * stream once the endpoint is on the HW schedule.
323 * FIXME - check all the stream rings for pending cancellations.
Sarah Sharpae636742009-04-29 19:02:31 -0700324 */
Matthew Wilcox50d646762010-12-15 14:18:11 -0500325 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
326 (ep_state & EP_HALTED))
327 return;
328 xhci_writel(xhci, DB_VALUE(ep_index, stream_id), db_addr);
329 /* The CPU has better things to do at this point than wait for a
330 * write-posting flush. It'll get there soon enough.
331 */
Sarah Sharpae636742009-04-29 19:02:31 -0700332}
333
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700334/* Ring the doorbell for any rings with pending URBs */
335static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
336 unsigned int slot_id,
337 unsigned int ep_index)
338{
339 unsigned int stream_id;
340 struct xhci_virt_ep *ep;
341
342 ep = &xhci->devs[slot_id]->eps[ep_index];
343
344 /* A ring has pending URBs if its TD list is not empty */
345 if (!(ep->ep_state & EP_HAS_STREAMS)) {
346 if (!(list_empty(&ep->ring->td_list)))
Andiry Xube88fe42010-10-14 07:22:57 -0700347 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700348 return;
349 }
350
351 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
352 stream_id++) {
353 struct xhci_stream_info *stream_info = ep->stream_info;
354 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
Andiry Xube88fe42010-10-14 07:22:57 -0700355 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
356 stream_id);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700357 }
358}
359
Sarah Sharpae636742009-04-29 19:02:31 -0700360/*
361 * Find the segment that trb is in. Start searching in start_seg.
362 * If we must move past a segment that has a link TRB with a toggle cycle state
363 * bit set, then we will toggle the value pointed at by cycle_state.
364 */
365static struct xhci_segment *find_trb_seg(
366 struct xhci_segment *start_seg,
367 union xhci_trb *trb, int *cycle_state)
368{
369 struct xhci_segment *cur_seg = start_seg;
370 struct xhci_generic_trb *generic_trb;
371
372 while (cur_seg->trbs > trb ||
373 &cur_seg->trbs[TRBS_PER_SEGMENT - 1] < trb) {
374 generic_trb = &cur_seg->trbs[TRBS_PER_SEGMENT - 1].generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000375 if (generic_trb->field[3] & cpu_to_le32(LINK_TOGGLE))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800376 *cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700377 cur_seg = cur_seg->next;
378 if (cur_seg == start_seg)
379 /* Looped over the entire list. Oops! */
Randy Dunlap326b4812010-04-19 08:53:50 -0700380 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700381 }
382 return cur_seg;
383}
384
Sarah Sharp021bff92010-07-29 22:12:20 -0700385
386static struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
387 unsigned int slot_id, unsigned int ep_index,
388 unsigned int stream_id)
389{
390 struct xhci_virt_ep *ep;
391
392 ep = &xhci->devs[slot_id]->eps[ep_index];
393 /* Common case: no streams */
394 if (!(ep->ep_state & EP_HAS_STREAMS))
395 return ep->ring;
396
397 if (stream_id == 0) {
398 xhci_warn(xhci,
399 "WARN: Slot ID %u, ep index %u has streams, "
400 "but URB has no stream ID.\n",
401 slot_id, ep_index);
402 return NULL;
403 }
404
405 if (stream_id < ep->stream_info->num_streams)
406 return ep->stream_info->stream_rings[stream_id];
407
408 xhci_warn(xhci,
409 "WARN: Slot ID %u, ep index %u has "
410 "stream IDs 1 to %u allocated, "
411 "but stream ID %u is requested.\n",
412 slot_id, ep_index,
413 ep->stream_info->num_streams - 1,
414 stream_id);
415 return NULL;
416}
417
418/* Get the right ring for the given URB.
419 * If the endpoint supports streams, boundary check the URB's stream ID.
420 * If the endpoint doesn't support streams, return the singular endpoint ring.
421 */
422static struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
423 struct urb *urb)
424{
425 return xhci_triad_to_transfer_ring(xhci, urb->dev->slot_id,
426 xhci_get_endpoint_index(&urb->ep->desc), urb->stream_id);
427}
428
Sarah Sharpae636742009-04-29 19:02:31 -0700429/*
430 * Move the xHC's endpoint ring dequeue pointer past cur_td.
431 * Record the new state of the xHC's endpoint ring dequeue segment,
432 * dequeue pointer, and new consumer cycle state in state.
433 * Update our internal representation of the ring's dequeue pointer.
434 *
435 * We do this in three jumps:
436 * - First we update our new ring state to be the same as when the xHC stopped.
437 * - Then we traverse the ring to find the segment that contains
438 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
439 * any link TRBs with the toggle cycle bit set.
440 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
441 * if we've moved it past a link TRB with the toggle cycle bit set.
Matt Evans28ccd292011-03-29 13:40:46 +1100442 *
443 * Some of the uses of xhci_generic_trb are grotty, but if they're done
444 * with correct __le32 accesses they should work fine. Only users of this are
445 * in here.
Sarah Sharpae636742009-04-29 19:02:31 -0700446 */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700447void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700448 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700449 unsigned int stream_id, struct xhci_td *cur_td,
450 struct xhci_dequeue_state *state)
Sarah Sharpae636742009-04-29 19:02:31 -0700451{
452 struct xhci_virt_device *dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700453 struct xhci_ring *ep_ring;
Sarah Sharpae636742009-04-29 19:02:31 -0700454 struct xhci_generic_trb *trb;
John Yound115b042009-07-27 12:05:15 -0700455 struct xhci_ep_ctx *ep_ctx;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700456 dma_addr_t addr;
Sarah Sharpae636742009-04-29 19:02:31 -0700457
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700458 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
459 ep_index, stream_id);
460 if (!ep_ring) {
461 xhci_warn(xhci, "WARN can't find new dequeue state "
462 "for invalid stream ID %u.\n",
463 stream_id);
464 return;
465 }
Sarah Sharpae636742009-04-29 19:02:31 -0700466 state->new_cycle_state = 0;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700467 xhci_dbg(xhci, "Finding segment containing stopped TRB.\n");
Sarah Sharpae636742009-04-29 19:02:31 -0700468 state->new_deq_seg = find_trb_seg(cur_td->start_seg,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700469 dev->eps[ep_index].stopped_trb,
Sarah Sharpae636742009-04-29 19:02:31 -0700470 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800471 if (!state->new_deq_seg) {
472 WARN_ON(1);
473 return;
474 }
475
Sarah Sharpae636742009-04-29 19:02:31 -0700476 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700477 xhci_dbg(xhci, "Finding endpoint context\n");
John Yound115b042009-07-27 12:05:15 -0700478 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +1100479 state->new_cycle_state = 0x1 & le64_to_cpu(ep_ctx->deq);
Sarah Sharpae636742009-04-29 19:02:31 -0700480
481 state->new_deq_ptr = cur_td->last_trb;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700482 xhci_dbg(xhci, "Finding segment containing last TRB in TD.\n");
Sarah Sharpae636742009-04-29 19:02:31 -0700483 state->new_deq_seg = find_trb_seg(state->new_deq_seg,
484 state->new_deq_ptr,
485 &state->new_cycle_state);
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800486 if (!state->new_deq_seg) {
487 WARN_ON(1);
488 return;
489 }
Sarah Sharpae636742009-04-29 19:02:31 -0700490
491 trb = &state->new_deq_ptr->generic;
Matt Evansf5960b62011-06-01 10:22:55 +1000492 if (TRB_TYPE_LINK_LE32(trb->field[3]) &&
493 (trb->field[3] & cpu_to_le32(LINK_TOGGLE)))
Sarah Sharpba0a4d92011-02-23 18:13:43 -0800494 state->new_cycle_state ^= 0x1;
Sarah Sharpae636742009-04-29 19:02:31 -0700495 next_trb(xhci, ep_ring, &state->new_deq_seg, &state->new_deq_ptr);
496
Sarah Sharp01a1fdb2011-02-23 18:12:29 -0800497 /*
498 * If there is only one segment in a ring, find_trb_seg()'s while loop
499 * will not run, and it will return before it has a chance to see if it
500 * needs to toggle the cycle bit. It can't tell if the stalled transfer
501 * ended just before the link TRB on a one-segment ring, or if the TD
502 * wrapped around the top of the ring, because it doesn't have the TD in
503 * question. Look for the one-segment case where stalled TRB's address
504 * is greater than the new dequeue pointer address.
505 */
506 if (ep_ring->first_seg == ep_ring->first_seg->next &&
507 state->new_deq_ptr < dev->eps[ep_index].stopped_trb)
508 state->new_cycle_state ^= 0x1;
509 xhci_dbg(xhci, "Cycle state = 0x%x\n", state->new_cycle_state);
510
Sarah Sharpae636742009-04-29 19:02:31 -0700511 /* Don't update the ring cycle state for the producer (us). */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700512 xhci_dbg(xhci, "New dequeue segment = %p (virtual)\n",
513 state->new_deq_seg);
514 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
515 xhci_dbg(xhci, "New dequeue pointer = 0x%llx (DMA)\n",
516 (unsigned long long) addr);
Sarah Sharpae636742009-04-29 19:02:31 -0700517}
518
Sarah Sharp522989a2011-07-29 12:44:32 -0700519/* flip_cycle means flip the cycle bit of all but the first and last TRB.
520 * (The last TRB actually points to the ring enqueue pointer, which is not part
521 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
522 */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700523static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Sarah Sharp522989a2011-07-29 12:44:32 -0700524 struct xhci_td *cur_td, bool flip_cycle)
Sarah Sharpae636742009-04-29 19:02:31 -0700525{
526 struct xhci_segment *cur_seg;
527 union xhci_trb *cur_trb;
528
529 for (cur_seg = cur_td->start_seg, cur_trb = cur_td->first_trb;
530 true;
531 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +1000532 if (TRB_TYPE_LINK_LE32(cur_trb->generic.field[3])) {
Sarah Sharpae636742009-04-29 19:02:31 -0700533 /* Unchain any chained Link TRBs, but
534 * leave the pointers intact.
535 */
Matt Evans28ccd292011-03-29 13:40:46 +1100536 cur_trb->generic.field[3] &= cpu_to_le32(~TRB_CHAIN);
Sarah Sharp522989a2011-07-29 12:44:32 -0700537 /* Flip the cycle bit (link TRBs can't be the first
538 * or last TRB).
539 */
540 if (flip_cycle)
541 cur_trb->generic.field[3] ^=
542 cpu_to_le32(TRB_CYCLE);
Sarah Sharpae636742009-04-29 19:02:31 -0700543 xhci_dbg(xhci, "Cancel (unchain) link TRB\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700544 xhci_dbg(xhci, "Address = %p (0x%llx dma); "
545 "in seg %p (0x%llx dma)\n",
546 cur_trb,
Sarah Sharp23e3be12009-04-29 19:05:20 -0700547 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700548 cur_seg,
549 (unsigned long long)cur_seg->dma);
Sarah Sharpae636742009-04-29 19:02:31 -0700550 } else {
551 cur_trb->generic.field[0] = 0;
552 cur_trb->generic.field[1] = 0;
553 cur_trb->generic.field[2] = 0;
554 /* Preserve only the cycle bit of this TRB */
Matt Evans28ccd292011-03-29 13:40:46 +1100555 cur_trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
Sarah Sharp522989a2011-07-29 12:44:32 -0700556 /* Flip the cycle bit except on the first or last TRB */
557 if (flip_cycle && cur_trb != cur_td->first_trb &&
558 cur_trb != cur_td->last_trb)
559 cur_trb->generic.field[3] ^=
560 cpu_to_le32(TRB_CYCLE);
Matt Evans28ccd292011-03-29 13:40:46 +1100561 cur_trb->generic.field[3] |= cpu_to_le32(
562 TRB_TYPE(TRB_TR_NOOP));
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700563 xhci_dbg(xhci, "Cancel TRB %p (0x%llx dma) "
564 "in seg %p (0x%llx dma)\n",
565 cur_trb,
Sarah Sharp23e3be12009-04-29 19:05:20 -0700566 (unsigned long long)xhci_trb_virt_to_dma(cur_seg, cur_trb),
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700567 cur_seg,
568 (unsigned long long)cur_seg->dma);
Sarah Sharpae636742009-04-29 19:02:31 -0700569 }
570 if (cur_trb == cur_td->last_trb)
571 break;
572 }
573}
574
575static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700576 unsigned int ep_index, unsigned int stream_id,
577 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -0700578 union xhci_trb *deq_ptr, u32 cycle_state);
579
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700580void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700581 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700582 unsigned int stream_id,
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700583 struct xhci_dequeue_state *deq_state)
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700584{
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700585 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
586
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700587 xhci_dbg(xhci, "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), "
588 "new deq ptr = %p (0x%llx dma), new cycle = %u\n",
589 deq_state->new_deq_seg,
590 (unsigned long long)deq_state->new_deq_seg->dma,
591 deq_state->new_deq_ptr,
592 (unsigned long long)xhci_trb_virt_to_dma(deq_state->new_deq_seg, deq_state->new_deq_ptr),
593 deq_state->new_cycle_state);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700594 queue_set_tr_deq(xhci, slot_id, ep_index, stream_id,
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700595 deq_state->new_deq_seg,
596 deq_state->new_deq_ptr,
597 (u32) deq_state->new_cycle_state);
598 /* Stop the TD queueing code from ringing the doorbell until
599 * this command completes. The HC won't set the dequeue pointer
600 * if the ring is running, and ringing the doorbell starts the
601 * ring running.
602 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700603 ep->ep_state |= SET_DEQ_PENDING;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700604}
605
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700606static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700607 struct xhci_virt_ep *ep)
608{
609 ep->ep_state &= ~EP_HALT_PENDING;
610 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
611 * timer is running on another CPU, we don't decrement stop_cmds_pending
612 * (since we didn't successfully stop the watchdog timer).
613 */
614 if (del_timer(&ep->stop_cmd_timer))
615 ep->stop_cmds_pending--;
616}
617
618/* Must be called with xhci->lock held in interrupt context */
619static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
620 struct xhci_td *cur_td, int status, char *adjective)
621{
Sarah Sharp214f76f2010-10-26 11:22:02 -0700622 struct usb_hcd *hcd;
Andiry Xu8e51adc2010-07-22 15:23:31 -0700623 struct urb *urb;
624 struct urb_priv *urb_priv;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700625
Andiry Xu8e51adc2010-07-22 15:23:31 -0700626 urb = cur_td->urb;
627 urb_priv = urb->hcpriv;
628 urb_priv->td_cnt++;
Sarah Sharp214f76f2010-10-26 11:22:02 -0700629 hcd = bus_to_hcd(urb->dev->bus);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700630
Andiry Xu8e51adc2010-07-22 15:23:31 -0700631 /* Only giveback urb when this is the last td in urb */
632 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xuc41136b2011-03-22 17:08:14 +0800633 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
634 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
635 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
636 if (xhci->quirks & XHCI_AMD_PLL_FIX)
637 usb_amd_quirk_pll_enable();
638 }
639 }
Andiry Xu8e51adc2010-07-22 15:23:31 -0700640 usb_hcd_unlink_urb_from_ep(hcd, urb);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700641
642 spin_unlock(&xhci->lock);
643 usb_hcd_giveback_urb(hcd, urb, status);
644 xhci_urb_free_priv(xhci, urb_priv);
645 spin_lock(&xhci->lock);
Andiry Xu8e51adc2010-07-22 15:23:31 -0700646 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700647}
648
Sarah Sharpae636742009-04-29 19:02:31 -0700649/*
650 * When we get a command completion for a Stop Endpoint Command, we need to
651 * unlink any cancelled TDs from the ring. There are two ways to do that:
652 *
653 * 1. If the HW was in the middle of processing the TD that needs to be
654 * cancelled, then we must move the ring's dequeue pointer past the last TRB
655 * in the TD with a Set Dequeue Pointer Command.
656 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
657 * bit cleared) so that the HW will skip over them.
658 */
659static void handle_stopped_endpoint(struct xhci_hcd *xhci,
Andiry Xube88fe42010-10-14 07:22:57 -0700660 union xhci_trb *trb, struct xhci_event_cmd *event)
Sarah Sharpae636742009-04-29 19:02:31 -0700661{
662 unsigned int slot_id;
663 unsigned int ep_index;
Andiry Xube88fe42010-10-14 07:22:57 -0700664 struct xhci_virt_device *virt_dev;
Sarah Sharpae636742009-04-29 19:02:31 -0700665 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700666 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -0700667 struct list_head *entry;
Randy Dunlap326b4812010-04-19 08:53:50 -0700668 struct xhci_td *cur_td = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700669 struct xhci_td *last_unlinked_td;
670
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700671 struct xhci_dequeue_state deq_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700672
Andiry Xube88fe42010-10-14 07:22:57 -0700673 if (unlikely(TRB_TO_SUSPEND_PORT(
Matt Evans28ccd292011-03-29 13:40:46 +1100674 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])))) {
Andiry Xube88fe42010-10-14 07:22:57 -0700675 slot_id = TRB_TO_SLOT_ID(
Matt Evans28ccd292011-03-29 13:40:46 +1100676 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
Andiry Xube88fe42010-10-14 07:22:57 -0700677 virt_dev = xhci->devs[slot_id];
678 if (virt_dev)
679 handle_cmd_in_cmd_wait_list(xhci, virt_dev,
680 event);
681 else
682 xhci_warn(xhci, "Stop endpoint command "
683 "completion for disabled slot %u\n",
684 slot_id);
685 return;
686 }
687
Sarah Sharpae636742009-04-29 19:02:31 -0700688 memset(&deq_state, 0, sizeof(deq_state));
Matt Evans28ccd292011-03-29 13:40:46 +1100689 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
690 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700691 ep = &xhci->devs[slot_id]->eps[ep_index];
Sarah Sharpae636742009-04-29 19:02:31 -0700692
Sarah Sharp678539c2009-10-27 10:55:52 -0700693 if (list_empty(&ep->cancelled_td_list)) {
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700694 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharp0714a572011-05-24 11:53:29 -0700695 ep->stopped_td = NULL;
696 ep->stopped_trb = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700697 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700698 return;
Sarah Sharp678539c2009-10-27 10:55:52 -0700699 }
Sarah Sharpae636742009-04-29 19:02:31 -0700700
701 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
702 * We have the xHCI lock, so nothing can modify this list until we drop
703 * it. We're also in the event handler, so we can't get re-interrupted
704 * if another Stop Endpoint command completes
705 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700706 list_for_each(entry, &ep->cancelled_td_list) {
Sarah Sharpae636742009-04-29 19:02:31 -0700707 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -0700708 xhci_dbg(xhci, "Cancelling TD starting at %p, 0x%llx (dma).\n",
709 cur_td->first_trb,
Sarah Sharp23e3be12009-04-29 19:05:20 -0700710 (unsigned long long)xhci_trb_virt_to_dma(cur_td->start_seg, cur_td->first_trb));
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700711 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
712 if (!ep_ring) {
713 /* This shouldn't happen unless a driver is mucking
714 * with the stream ID after submission. This will
715 * leave the TD on the hardware ring, and the hardware
716 * will try to execute it, and may access a buffer
717 * that has already been freed. In the best case, the
718 * hardware will execute it, and the event handler will
719 * ignore the completion event for that TD, since it was
720 * removed from the td_list for that endpoint. In
721 * short, don't muck with the stream ID after
722 * submission.
723 */
724 xhci_warn(xhci, "WARN Cancelled URB %p "
725 "has invalid stream ID %u.\n",
726 cur_td->urb,
727 cur_td->urb->stream_id);
728 goto remove_finished_td;
729 }
Sarah Sharpae636742009-04-29 19:02:31 -0700730 /*
731 * If we stopped on the TD we need to cancel, then we have to
732 * move the xHC endpoint ring dequeue pointer past this TD.
733 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700734 if (cur_td == ep->stopped_td)
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700735 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
736 cur_td->urb->stream_id,
737 cur_td, &deq_state);
Sarah Sharpae636742009-04-29 19:02:31 -0700738 else
Sarah Sharp522989a2011-07-29 12:44:32 -0700739 td_to_noop(xhci, ep_ring, cur_td, false);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700740remove_finished_td:
Sarah Sharpae636742009-04-29 19:02:31 -0700741 /*
742 * The event handler won't see a completion for this TD anymore,
743 * so remove it from the endpoint ring's TD list. Keep it in
744 * the cancelled TD list for URB completion later.
745 */
Sarah Sharp585df1d2011-08-02 15:43:40 -0700746 list_del_init(&cur_td->td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700747 }
748 last_unlinked_td = cur_td;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700749 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharpae636742009-04-29 19:02:31 -0700750
751 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
752 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700753 xhci_queue_new_dequeue_state(xhci,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700754 slot_id, ep_index,
755 ep->stopped_td->urb->stream_id,
756 &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700757 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -0700758 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700759 /* Otherwise ring the doorbell(s) to restart queued transfers */
760 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700761 }
Sarah Sharp1624ae12010-05-06 13:40:08 -0700762 ep->stopped_td = NULL;
763 ep->stopped_trb = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700764
765 /*
766 * Drop the lock and complete the URBs in the cancelled TD list.
767 * New TDs to be cancelled might be added to the end of the list before
768 * we can complete all the URBs for the TDs we already unlinked.
769 * So stop when we've completed the URB for the last TD we unlinked.
770 */
771 do {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700772 cur_td = list_entry(ep->cancelled_td_list.next,
Sarah Sharpae636742009-04-29 19:02:31 -0700773 struct xhci_td, cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700774 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700775
776 /* Clean up the cancelled URB */
Sarah Sharpae636742009-04-29 19:02:31 -0700777 /* Doesn't matter what we pass for status, since the core will
778 * just overwrite it (because the URB has been unlinked).
779 */
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700780 xhci_giveback_urb_in_irq(xhci, cur_td, 0, "cancelled");
Sarah Sharpae636742009-04-29 19:02:31 -0700781
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700782 /* Stop processing the cancelled list if the watchdog timer is
783 * running.
784 */
785 if (xhci->xhc_state & XHCI_STATE_DYING)
786 return;
Sarah Sharpae636742009-04-29 19:02:31 -0700787 } while (cur_td != last_unlinked_td);
788
789 /* Return to the event handler with xhci->lock re-acquired */
790}
791
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700792/* Watchdog timer function for when a stop endpoint command fails to complete.
793 * In this case, we assume the host controller is broken or dying or dead. The
794 * host may still be completing some other events, so we have to be careful to
795 * let the event ring handler and the URB dequeueing/enqueueing functions know
796 * through xhci->state.
797 *
798 * The timer may also fire if the host takes a very long time to respond to the
799 * command, and the stop endpoint command completion handler cannot delete the
800 * timer before the timer function is called. Another endpoint cancellation may
801 * sneak in before the timer function can grab the lock, and that may queue
802 * another stop endpoint command and add the timer back. So we cannot use a
803 * simple flag to say whether there is a pending stop endpoint command for a
804 * particular endpoint.
805 *
806 * Instead we use a combination of that flag and a counter for the number of
807 * pending stop endpoint commands. If the timer is the tail end of the last
808 * stop endpoint command, and the endpoint's command is still pending, we assume
809 * the host is dying.
810 */
811void xhci_stop_endpoint_command_watchdog(unsigned long arg)
812{
813 struct xhci_hcd *xhci;
814 struct xhci_virt_ep *ep;
815 struct xhci_virt_ep *temp_ep;
816 struct xhci_ring *ring;
817 struct xhci_td *cur_td;
818 int ret, i, j;
Don Zickusf43d6232011-10-20 23:52:14 -0400819 unsigned long flags;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700820
821 ep = (struct xhci_virt_ep *) arg;
822 xhci = ep->xhci;
823
Don Zickusf43d6232011-10-20 23:52:14 -0400824 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700825
826 ep->stop_cmds_pending--;
827 if (xhci->xhc_state & XHCI_STATE_DYING) {
828 xhci_dbg(xhci, "Stop EP timer ran, but another timer marked "
829 "xHCI as DYING, exiting.\n");
Don Zickusf43d6232011-10-20 23:52:14 -0400830 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700831 return;
832 }
833 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
834 xhci_dbg(xhci, "Stop EP timer ran, but no command pending, "
835 "exiting.\n");
Don Zickusf43d6232011-10-20 23:52:14 -0400836 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700837 return;
838 }
839
840 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
841 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
842 /* Oops, HC is dead or dying or at least not responding to the stop
843 * endpoint command.
844 */
845 xhci->xhc_state |= XHCI_STATE_DYING;
846 /* Disable interrupts from the host controller and start halting it */
847 xhci_quiesce(xhci);
Don Zickusf43d6232011-10-20 23:52:14 -0400848 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700849
850 ret = xhci_halt(xhci);
851
Don Zickusf43d6232011-10-20 23:52:14 -0400852 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700853 if (ret < 0) {
854 /* This is bad; the host is not responding to commands and it's
855 * not allowing itself to be halted. At least interrupts are
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800856 * disabled. If we call usb_hc_died(), it will attempt to
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700857 * disconnect all device drivers under this host. Those
858 * disconnect() methods will wait for all URBs to be unlinked,
859 * so we must complete them.
860 */
861 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
862 xhci_warn(xhci, "Completing active URBs anyway.\n");
863 /* We could turn all TDs on the rings to no-ops. This won't
864 * help if the host has cached part of the ring, and is slow if
865 * we want to preserve the cycle bit. Skip it and hope the host
866 * doesn't touch the memory.
867 */
868 }
869 for (i = 0; i < MAX_HC_SLOTS; i++) {
870 if (!xhci->devs[i])
871 continue;
872 for (j = 0; j < 31; j++) {
873 temp_ep = &xhci->devs[i]->eps[j];
874 ring = temp_ep->ring;
875 if (!ring)
876 continue;
877 xhci_dbg(xhci, "Killing URBs for slot ID %u, "
878 "ep index %u\n", i, j);
879 while (!list_empty(&ring->td_list)) {
880 cur_td = list_first_entry(&ring->td_list,
881 struct xhci_td,
882 td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700883 list_del_init(&cur_td->td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700884 if (!list_empty(&cur_td->cancelled_td_list))
Sarah Sharp585df1d2011-08-02 15:43:40 -0700885 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700886 xhci_giveback_urb_in_irq(xhci, cur_td,
887 -ESHUTDOWN, "killed");
888 }
889 while (!list_empty(&temp_ep->cancelled_td_list)) {
890 cur_td = list_first_entry(
891 &temp_ep->cancelled_td_list,
892 struct xhci_td,
893 cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700894 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700895 xhci_giveback_urb_in_irq(xhci, cur_td,
896 -ESHUTDOWN, "killed");
897 }
898 }
899 }
Don Zickusf43d6232011-10-20 23:52:14 -0400900 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700901 xhci_dbg(xhci, "Calling usb_hc_died()\n");
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -0800902 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700903 xhci_dbg(xhci, "xHCI host controller is dead.\n");
904}
905
Sarah Sharpae636742009-04-29 19:02:31 -0700906/*
907 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
908 * we need to clear the set deq pending flag in the endpoint ring state, so that
909 * the TD queueing code can ring the doorbell again. We also need to ring the
910 * endpoint doorbell to restart the ring, but only if there aren't more
911 * cancellations pending.
912 */
913static void handle_set_deq_completion(struct xhci_hcd *xhci,
914 struct xhci_event_cmd *event,
915 union xhci_trb *trb)
916{
917 unsigned int slot_id;
918 unsigned int ep_index;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700919 unsigned int stream_id;
Sarah Sharpae636742009-04-29 19:02:31 -0700920 struct xhci_ring *ep_ring;
921 struct xhci_virt_device *dev;
John Yound115b042009-07-27 12:05:15 -0700922 struct xhci_ep_ctx *ep_ctx;
923 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpae636742009-04-29 19:02:31 -0700924
Matt Evans28ccd292011-03-29 13:40:46 +1100925 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
926 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
927 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
Sarah Sharpae636742009-04-29 19:02:31 -0700928 dev = xhci->devs[slot_id];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700929
930 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
931 if (!ep_ring) {
932 xhci_warn(xhci, "WARN Set TR deq ptr command for "
933 "freed stream ID %u\n",
934 stream_id);
935 /* XXX: Harmless??? */
936 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
937 return;
938 }
939
John Yound115b042009-07-27 12:05:15 -0700940 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
941 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
Sarah Sharpae636742009-04-29 19:02:31 -0700942
Matt Evans28ccd292011-03-29 13:40:46 +1100943 if (GET_COMP_CODE(le32_to_cpu(event->status)) != COMP_SUCCESS) {
Sarah Sharpae636742009-04-29 19:02:31 -0700944 unsigned int ep_state;
945 unsigned int slot_state;
946
Matt Evans28ccd292011-03-29 13:40:46 +1100947 switch (GET_COMP_CODE(le32_to_cpu(event->status))) {
Sarah Sharpae636742009-04-29 19:02:31 -0700948 case COMP_TRB_ERR:
949 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because "
950 "of stream ID configuration\n");
951 break;
952 case COMP_CTX_STATE:
953 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due "
954 "to incorrect slot or ep state.\n");
Matt Evans28ccd292011-03-29 13:40:46 +1100955 ep_state = le32_to_cpu(ep_ctx->ep_info);
Sarah Sharpae636742009-04-29 19:02:31 -0700956 ep_state &= EP_STATE_MASK;
Matt Evans28ccd292011-03-29 13:40:46 +1100957 slot_state = le32_to_cpu(slot_ctx->dev_state);
Sarah Sharpae636742009-04-29 19:02:31 -0700958 slot_state = GET_SLOT_STATE(slot_state);
959 xhci_dbg(xhci, "Slot state = %u, EP state = %u\n",
960 slot_state, ep_state);
961 break;
962 case COMP_EBADSLT:
963 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because "
964 "slot %u was not enabled.\n", slot_id);
965 break;
966 default:
967 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown "
968 "completion code of %u.\n",
Matt Evans28ccd292011-03-29 13:40:46 +1100969 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpae636742009-04-29 19:02:31 -0700970 break;
971 }
972 /* OK what do we do now? The endpoint state is hosed, and we
973 * should never get to this point if the synchronization between
974 * queueing, and endpoint state are correct. This might happen
975 * if the device gets disconnected after we've finished
976 * cancelling URBs, which might not be an error...
977 */
978 } else {
Sarah Sharp8e595a52009-07-27 12:03:31 -0700979 xhci_dbg(xhci, "Successful Set TR Deq Ptr cmd, deq = @%08llx\n",
Matt Evans28ccd292011-03-29 13:40:46 +1100980 le64_to_cpu(ep_ctx->deq));
Sarah Sharpbf161e82011-02-23 15:46:42 -0800981 if (xhci_trb_virt_to_dma(dev->eps[ep_index].queued_deq_seg,
Matt Evans28ccd292011-03-29 13:40:46 +1100982 dev->eps[ep_index].queued_deq_ptr) ==
983 (le64_to_cpu(ep_ctx->deq) & ~(EP_CTX_CYCLE_MASK))) {
Sarah Sharpbf161e82011-02-23 15:46:42 -0800984 /* Update the ring's dequeue segment and dequeue pointer
985 * to reflect the new position.
986 */
987 ep_ring->deq_seg = dev->eps[ep_index].queued_deq_seg;
988 ep_ring->dequeue = dev->eps[ep_index].queued_deq_ptr;
989 } else {
990 xhci_warn(xhci, "Mismatch between completed Set TR Deq "
991 "Ptr command & xHCI internal state.\n");
992 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
993 dev->eps[ep_index].queued_deq_seg,
994 dev->eps[ep_index].queued_deq_ptr);
995 }
Sarah Sharpae636742009-04-29 19:02:31 -0700996 }
997
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700998 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
Sarah Sharpbf161e82011-02-23 15:46:42 -0800999 dev->eps[ep_index].queued_deq_seg = NULL;
1000 dev->eps[ep_index].queued_deq_ptr = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001001 /* Restart any rings with pending URBs */
1002 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -07001003}
1004
Sarah Sharpa1587d92009-07-27 12:03:15 -07001005static void handle_reset_ep_completion(struct xhci_hcd *xhci,
1006 struct xhci_event_cmd *event,
1007 union xhci_trb *trb)
1008{
1009 int slot_id;
1010 unsigned int ep_index;
1011
Matt Evans28ccd292011-03-29 13:40:46 +11001012 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(trb->generic.field[3]));
1013 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001014 /* This command will only fail if the endpoint wasn't halted,
1015 * but we don't care.
1016 */
1017 xhci_dbg(xhci, "Ignoring reset ep completion code of %u\n",
Matt Evansf5960b62011-06-01 10:22:55 +10001018 GET_COMP_CODE(le32_to_cpu(event->status)));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001019
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001020 /* HW with the reset endpoint quirk needs to have a configure endpoint
1021 * command complete before the endpoint can be used. Queue that here
1022 * because the HW can't handle two commands being queued in a row.
1023 */
1024 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
1025 xhci_dbg(xhci, "Queueing configure endpoint command\n");
1026 xhci_queue_configure_endpoint(xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001027 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1028 false);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001029 xhci_ring_cmd_db(xhci);
1030 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001031 /* Clear our internal halted state and restart the ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001032 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001033 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001034 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07001035}
Sarah Sharpae636742009-04-29 19:02:31 -07001036
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001037/* Check to see if a command in the device's command queue matches this one.
1038 * Signal the completion or free the command, and return 1. Return 0 if the
1039 * completed command isn't at the head of the command list.
1040 */
1041static int handle_cmd_in_cmd_wait_list(struct xhci_hcd *xhci,
1042 struct xhci_virt_device *virt_dev,
1043 struct xhci_event_cmd *event)
1044{
1045 struct xhci_command *command;
1046
1047 if (list_empty(&virt_dev->cmd_list))
1048 return 0;
1049
1050 command = list_entry(virt_dev->cmd_list.next,
1051 struct xhci_command, cmd_list);
1052 if (xhci->cmd_ring->dequeue != command->command_trb)
1053 return 0;
1054
Matt Evans28ccd292011-03-29 13:40:46 +11001055 command->status = GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001056 list_del(&command->cmd_list);
1057 if (command->completion)
1058 complete(command->completion);
1059 else
1060 xhci_free_command(xhci, command);
1061 return 1;
1062}
1063
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001064static void handle_cmd_completion(struct xhci_hcd *xhci,
1065 struct xhci_event_cmd *event)
1066{
Matt Evans28ccd292011-03-29 13:40:46 +11001067 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001068 u64 cmd_dma;
1069 dma_addr_t cmd_dequeue_dma;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001070 struct xhci_input_control_ctx *ctrl_ctx;
Sarah Sharp913a8a32009-09-04 10:53:13 -07001071 struct xhci_virt_device *virt_dev;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001072 unsigned int ep_index;
1073 struct xhci_ring *ep_ring;
1074 unsigned int ep_state;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001075
Matt Evans28ccd292011-03-29 13:40:46 +11001076 cmd_dma = le64_to_cpu(event->cmd_trb);
Sarah Sharp23e3be12009-04-29 19:05:20 -07001077 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001078 xhci->cmd_ring->dequeue);
1079 /* Is the command ring deq ptr out of sync with the deq seg ptr? */
1080 if (cmd_dequeue_dma == 0) {
1081 xhci->error_bitmask |= 1 << 4;
1082 return;
1083 }
1084 /* Does the DMA address match our internal dequeue pointer address? */
1085 if (cmd_dma != (u64) cmd_dequeue_dma) {
1086 xhci->error_bitmask |= 1 << 5;
1087 return;
1088 }
Matt Evans28ccd292011-03-29 13:40:46 +11001089 switch (le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3])
1090 & TRB_TYPE_BITMASK) {
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001091 case TRB_TYPE(TRB_ENABLE_SLOT):
Matt Evans28ccd292011-03-29 13:40:46 +11001092 if (GET_COMP_CODE(le32_to_cpu(event->status)) == COMP_SUCCESS)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001093 xhci->slot_id = slot_id;
1094 else
1095 xhci->slot_id = 0;
1096 complete(&xhci->addr_dev);
1097 break;
1098 case TRB_TYPE(TRB_DISABLE_SLOT):
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001099 if (xhci->devs[slot_id]) {
1100 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1101 /* Delete default control endpoint resources */
1102 xhci_free_device_endpoint_resources(xhci,
1103 xhci->devs[slot_id], true);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001104 xhci_free_virt_device(xhci, slot_id);
Sarah Sharp2cf95c12011-05-11 16:14:58 -07001105 }
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001106 break;
Sarah Sharpf94e01862009-04-27 19:58:38 -07001107 case TRB_TYPE(TRB_CONFIG_EP):
Sarah Sharp913a8a32009-09-04 10:53:13 -07001108 virt_dev = xhci->devs[slot_id];
Sarah Sharpa50c8aa2009-09-04 10:53:15 -07001109 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
Sarah Sharp913a8a32009-09-04 10:53:13 -07001110 break;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001111 /*
1112 * Configure endpoint commands can come from the USB core
1113 * configuration or alt setting changes, or because the HW
1114 * needed an extra configure endpoint command after a reset
Sarah Sharp8df75f42010-04-02 15:34:16 -07001115 * endpoint command or streams were being configured.
1116 * If the command was for a halted endpoint, the xHCI driver
1117 * is not waiting on the configure endpoint command.
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001118 */
1119 ctrl_ctx = xhci_get_input_control_ctx(xhci,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001120 virt_dev->in_ctx);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001121 /* Input ctx add_flags are the endpoint index plus one */
Matt Evans28ccd292011-03-29 13:40:46 +11001122 ep_index = xhci_last_valid_endpoint(le32_to_cpu(ctrl_ctx->add_flags)) - 1;
Sarah Sharp06df5722009-12-03 09:44:31 -08001123 /* A usb_set_interface() call directly after clearing a halted
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001124 * condition may race on this quirky hardware. Not worth
1125 * worrying about, since this is prototype hardware. Not sure
1126 * if this will work for streams, but streams support was
1127 * untested on this prototype.
Sarah Sharp06df5722009-12-03 09:44:31 -08001128 */
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001129 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
Sarah Sharp06df5722009-12-03 09:44:31 -08001130 ep_index != (unsigned int) -1 &&
Matt Evans28ccd292011-03-29 13:40:46 +11001131 le32_to_cpu(ctrl_ctx->add_flags) - SLOT_FLAG ==
1132 le32_to_cpu(ctrl_ctx->drop_flags)) {
Sarah Sharp06df5722009-12-03 09:44:31 -08001133 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
1134 ep_state = xhci->devs[slot_id]->eps[ep_index].ep_state;
1135 if (!(ep_state & EP_HALTED))
1136 goto bandwidth_change;
1137 xhci_dbg(xhci, "Completed config ep cmd - "
1138 "last ep index = %d, state = %d\n",
1139 ep_index, ep_state);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001140 /* Clear internal halted state and restart ring(s) */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001141 xhci->devs[slot_id]->eps[ep_index].ep_state &=
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001142 ~EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001143 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharp06df5722009-12-03 09:44:31 -08001144 break;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001145 }
Sarah Sharp06df5722009-12-03 09:44:31 -08001146bandwidth_change:
1147 xhci_dbg(xhci, "Completed config ep cmd\n");
1148 xhci->devs[slot_id]->cmd_status =
Matt Evans28ccd292011-03-29 13:40:46 +11001149 GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp06df5722009-12-03 09:44:31 -08001150 complete(&xhci->devs[slot_id]->cmd_completion);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001151 break;
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001152 case TRB_TYPE(TRB_EVAL_CONTEXT):
Sarah Sharpac1c1b72009-09-04 10:53:20 -07001153 virt_dev = xhci->devs[slot_id];
1154 if (handle_cmd_in_cmd_wait_list(xhci, virt_dev, event))
1155 break;
Matt Evans28ccd292011-03-29 13:40:46 +11001156 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001157 complete(&xhci->devs[slot_id]->cmd_completion);
1158 break;
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001159 case TRB_TYPE(TRB_ADDR_DEV):
Matt Evans28ccd292011-03-29 13:40:46 +11001160 xhci->devs[slot_id]->cmd_status = GET_COMP_CODE(le32_to_cpu(event->status));
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001161 complete(&xhci->addr_dev);
1162 break;
Sarah Sharpae636742009-04-29 19:02:31 -07001163 case TRB_TYPE(TRB_STOP_RING):
Andiry Xube88fe42010-10-14 07:22:57 -07001164 handle_stopped_endpoint(xhci, xhci->cmd_ring->dequeue, event);
Sarah Sharpae636742009-04-29 19:02:31 -07001165 break;
1166 case TRB_TYPE(TRB_SET_DEQ):
1167 handle_set_deq_completion(xhci, event, xhci->cmd_ring->dequeue);
1168 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001169 case TRB_TYPE(TRB_CMD_NOOP):
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001170 break;
Sarah Sharpa1587d92009-07-27 12:03:15 -07001171 case TRB_TYPE(TRB_RESET_EP):
1172 handle_reset_ep_completion(xhci, event, xhci->cmd_ring->dequeue);
1173 break;
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001174 case TRB_TYPE(TRB_RESET_DEV):
1175 xhci_dbg(xhci, "Completed reset device command.\n");
1176 slot_id = TRB_TO_SLOT_ID(
Matt Evans28ccd292011-03-29 13:40:46 +11001177 le32_to_cpu(xhci->cmd_ring->dequeue->generic.field[3]));
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001178 virt_dev = xhci->devs[slot_id];
1179 if (virt_dev)
1180 handle_cmd_in_cmd_wait_list(xhci, virt_dev, event);
1181 else
1182 xhci_warn(xhci, "Reset device command completion "
1183 "for disabled slot %u\n", slot_id);
1184 break;
Sarah Sharp02386342010-05-24 13:25:28 -07001185 case TRB_TYPE(TRB_NEC_GET_FW):
1186 if (!(xhci->quirks & XHCI_NEC_HOST)) {
1187 xhci->error_bitmask |= 1 << 6;
1188 break;
1189 }
1190 xhci_dbg(xhci, "NEC firmware version %2x.%02x\n",
Matt Evans28ccd292011-03-29 13:40:46 +11001191 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1192 NEC_FW_MINOR(le32_to_cpu(event->status)));
Sarah Sharp02386342010-05-24 13:25:28 -07001193 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001194 default:
1195 /* Skip over unknown commands on the event ring */
1196 xhci->error_bitmask |= 1 << 6;
1197 break;
1198 }
1199 inc_deq(xhci, xhci->cmd_ring, false);
1200}
1201
Sarah Sharp02386342010-05-24 13:25:28 -07001202static void handle_vendor_event(struct xhci_hcd *xhci,
1203 union xhci_trb *event)
1204{
1205 u32 trb_type;
1206
Matt Evans28ccd292011-03-29 13:40:46 +11001207 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
Sarah Sharp02386342010-05-24 13:25:28 -07001208 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1209 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1210 handle_cmd_completion(xhci, &event->event_cmd);
1211}
1212
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001213/* @port_id: the one-based port ID from the hardware (indexed from array of all
1214 * port registers -- USB 3.0 and USB 2.0).
1215 *
1216 * Returns a zero-based port number, which is suitable for indexing into each of
1217 * the split roothubs' port arrays and bus state arrays.
1218 */
1219static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1220 struct xhci_hcd *xhci, u32 port_id)
1221{
1222 unsigned int i;
1223 unsigned int num_similar_speed_ports = 0;
1224
1225 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1226 * and usb2_ports are 0-based indexes. Count the number of similar
1227 * speed ports, up to 1 port before this port.
1228 */
1229 for (i = 0; i < (port_id - 1); i++) {
1230 u8 port_speed = xhci->port_array[i];
1231
1232 /*
1233 * Skip ports that don't have known speeds, or have duplicate
1234 * Extended Capabilities port speed entries.
1235 */
Dan Carpenter22e04872011-03-17 22:39:49 +03001236 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001237 continue;
1238
1239 /*
1240 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1241 * 1.1 ports are under the USB 2.0 hub. If the port speed
1242 * matches the device speed, it's a similar speed port.
1243 */
1244 if ((port_speed == 0x03) == (hcd->speed == HCD_USB3))
1245 num_similar_speed_ports++;
1246 }
1247 return num_similar_speed_ports;
1248}
1249
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001250static void handle_port_status(struct xhci_hcd *xhci,
1251 union xhci_trb *event)
1252{
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001253 struct usb_hcd *hcd;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001254 u32 port_id;
Andiry Xu56192532010-10-14 07:23:00 -07001255 u32 temp, temp1;
Sarah Sharp518e8482010-12-15 11:56:29 -08001256 int max_ports;
Andiry Xu56192532010-10-14 07:23:00 -07001257 int slot_id;
Sarah Sharp5308a912010-12-01 11:34:59 -08001258 unsigned int faked_port_index;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001259 u8 major_revision;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001260 struct xhci_bus_state *bus_state;
Matt Evans28ccd292011-03-29 13:40:46 +11001261 __le32 __iomem **port_array;
Sarah Sharp386139d2011-03-24 08:02:58 -07001262 bool bogus_port_status = false;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001263
1264 /* Port status change events always have a successful completion code */
Matt Evans28ccd292011-03-29 13:40:46 +11001265 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS) {
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001266 xhci_warn(xhci, "WARN: xHC returned failed port status event\n");
1267 xhci->error_bitmask |= 1 << 8;
1268 }
Matt Evans28ccd292011-03-29 13:40:46 +11001269 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001270 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1271
Sarah Sharp518e8482010-12-15 11:56:29 -08001272 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1273 if ((port_id <= 0) || (port_id > max_ports)) {
Andiry Xu56192532010-10-14 07:23:00 -07001274 xhci_warn(xhci, "Invalid port id %d\n", port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001275 bogus_port_status = true;
Andiry Xu56192532010-10-14 07:23:00 -07001276 goto cleanup;
1277 }
1278
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001279 /* Figure out which usb_hcd this port is attached to:
1280 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1281 */
1282 major_revision = xhci->port_array[port_id - 1];
1283 if (major_revision == 0) {
1284 xhci_warn(xhci, "Event for port %u not in "
1285 "Extended Capabilities, ignoring.\n",
1286 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001287 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001288 goto cleanup;
1289 }
Dan Carpenter22e04872011-03-17 22:39:49 +03001290 if (major_revision == DUPLICATE_ENTRY) {
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001291 xhci_warn(xhci, "Event for port %u duplicated in"
1292 "Extended Capabilities, ignoring.\n",
1293 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001294 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001295 goto cleanup;
Sarah Sharp5308a912010-12-01 11:34:59 -08001296 }
1297
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001298 /*
1299 * Hardware port IDs reported by a Port Status Change Event include USB
1300 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1301 * resume event, but we first need to translate the hardware port ID
1302 * into the index into the ports on the correct split roothub, and the
1303 * correct bus_state structure.
1304 */
1305 /* Find the right roothub. */
1306 hcd = xhci_to_hcd(xhci);
1307 if ((major_revision == 0x03) != (hcd->speed == HCD_USB3))
1308 hcd = xhci->shared_hcd;
1309 bus_state = &xhci->bus_state[hcd_index(hcd)];
1310 if (hcd->speed == HCD_USB3)
1311 port_array = xhci->usb3_ports;
1312 else
1313 port_array = xhci->usb2_ports;
1314 /* Find the faked port hub number */
1315 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1316 port_id);
1317
Sarah Sharp5308a912010-12-01 11:34:59 -08001318 temp = xhci_readl(xhci, port_array[faked_port_index]);
Sarah Sharp7111ebc2010-12-14 13:24:55 -08001319 if (hcd->state == HC_STATE_SUSPENDED) {
Andiry Xu56192532010-10-14 07:23:00 -07001320 xhci_dbg(xhci, "resume root hub\n");
1321 usb_hcd_resume_root_hub(hcd);
1322 }
1323
1324 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1325 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1326
1327 temp1 = xhci_readl(xhci, &xhci->op_regs->command);
1328 if (!(temp1 & CMD_RUN)) {
1329 xhci_warn(xhci, "xHC is not running.\n");
1330 goto cleanup;
1331 }
1332
1333 if (DEV_SUPERSPEED(temp)) {
1334 xhci_dbg(xhci, "resume SS port %d\n", port_id);
Andiry Xuc9682df2011-09-23 14:19:48 -07001335 xhci_set_link_state(xhci, port_array, faked_port_index,
1336 XDEV_U0);
Sarah Sharp52336302010-12-16 10:49:09 -08001337 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1338 faked_port_index);
Andiry Xu56192532010-10-14 07:23:00 -07001339 if (!slot_id) {
1340 xhci_dbg(xhci, "slot_id is zero\n");
1341 goto cleanup;
1342 }
1343 xhci_ring_device(xhci, slot_id);
1344 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
1345 /* Clear PORT_PLC */
Andiry Xud2f52c92011-09-23 14:19:49 -07001346 xhci_test_and_clear_bit(xhci, port_array,
1347 faked_port_index, PORT_PLC);
Andiry Xu56192532010-10-14 07:23:00 -07001348 } else {
1349 xhci_dbg(xhci, "resume HS port %d\n", port_id);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001350 bus_state->resume_done[faked_port_index] = jiffies +
Andiry Xu56192532010-10-14 07:23:00 -07001351 msecs_to_jiffies(20);
1352 mod_timer(&hcd->rh_timer,
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001353 bus_state->resume_done[faked_port_index]);
Andiry Xu56192532010-10-14 07:23:00 -07001354 /* Do the rest in GetPortStatus */
1355 }
1356 }
1357
Andiry Xu6fd45622011-09-23 14:19:50 -07001358 if (hcd->speed != HCD_USB3)
1359 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1360 PORT_PLC);
1361
Andiry Xu56192532010-10-14 07:23:00 -07001362cleanup:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001363 /* Update event ring dequeue pointer before dropping the lock */
1364 inc_deq(xhci, xhci->event_ring, true);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001365
Sarah Sharp386139d2011-03-24 08:02:58 -07001366 /* Don't make the USB core poll the roothub if we got a bad port status
1367 * change event. Besides, at that point we can't tell which roothub
1368 * (USB 2.0 or USB 3.0) to kick.
1369 */
1370 if (bogus_port_status)
1371 return;
1372
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001373 spin_unlock(&xhci->lock);
1374 /* Pass this up to the core */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001375 usb_hcd_poll_rh_status(hcd);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001376 spin_lock(&xhci->lock);
1377}
1378
1379/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001380 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1381 * at end_trb, which may be in another segment. If the suspect DMA address is a
1382 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1383 * returns 0.
1384 */
Sarah Sharp6648f292009-11-09 13:35:23 -08001385struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001386 union xhci_trb *start_trb,
1387 union xhci_trb *end_trb,
1388 dma_addr_t suspect_dma)
1389{
1390 dma_addr_t start_dma;
1391 dma_addr_t end_seg_dma;
1392 dma_addr_t end_trb_dma;
1393 struct xhci_segment *cur_seg;
1394
Sarah Sharp23e3be12009-04-29 19:05:20 -07001395 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001396 cur_seg = start_seg;
1397
1398 do {
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001399 if (start_dma == 0)
Randy Dunlap326b4812010-04-19 08:53:50 -07001400 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -07001401 /* We may get an event for a Link TRB in the middle of a TD */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001402 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001403 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001404 /* If the end TRB isn't in this segment, this is set to 0 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001405 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001406
1407 if (end_trb_dma > 0) {
1408 /* The end TRB is in this segment, so suspect should be here */
1409 if (start_dma <= end_trb_dma) {
1410 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1411 return cur_seg;
1412 } else {
1413 /* Case for one segment with
1414 * a TD wrapped around to the top
1415 */
1416 if ((suspect_dma >= start_dma &&
1417 suspect_dma <= end_seg_dma) ||
1418 (suspect_dma >= cur_seg->dma &&
1419 suspect_dma <= end_trb_dma))
1420 return cur_seg;
1421 }
Randy Dunlap326b4812010-04-19 08:53:50 -07001422 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001423 } else {
1424 /* Might still be somewhere in this segment */
1425 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1426 return cur_seg;
1427 }
1428 cur_seg = cur_seg->next;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001429 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001430 } while (cur_seg != start_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001431
Randy Dunlap326b4812010-04-19 08:53:50 -07001432 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001433}
1434
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001435static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1436 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001437 unsigned int stream_id,
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001438 struct xhci_td *td, union xhci_trb *event_trb)
1439{
1440 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
1441 ep->ep_state |= EP_HALTED;
1442 ep->stopped_td = td;
1443 ep->stopped_trb = event_trb;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001444 ep->stopped_stream = stream_id;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001445
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001446 xhci_queue_reset_ep(xhci, slot_id, ep_index);
1447 xhci_cleanup_stalled_ring(xhci, td->urb->dev, ep_index);
Sarah Sharp1624ae12010-05-06 13:40:08 -07001448
1449 ep->stopped_td = NULL;
1450 ep->stopped_trb = NULL;
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07001451 ep->stopped_stream = 0;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001452
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001453 xhci_ring_cmd_db(xhci);
1454}
1455
1456/* Check if an error has halted the endpoint ring. The class driver will
1457 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1458 * However, a babble and other errors also halt the endpoint ring, and the class
1459 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1460 * Ring Dequeue Pointer command manually.
1461 */
1462static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1463 struct xhci_ep_ctx *ep_ctx,
1464 unsigned int trb_comp_code)
1465{
1466 /* TRB completion codes that may require a manual halt cleanup */
1467 if (trb_comp_code == COMP_TX_ERR ||
1468 trb_comp_code == COMP_BABBLE ||
1469 trb_comp_code == COMP_SPLIT_ERR)
1470 /* The 0.96 spec says a babbling control endpoint
1471 * is not halted. The 0.96 spec says it is. Some HW
1472 * claims to be 0.95 compliant, but it halts the control
1473 * endpoint anyway. Check if a babble halted the
1474 * endpoint.
1475 */
Matt Evansf5960b62011-06-01 10:22:55 +10001476 if ((ep_ctx->ep_info & cpu_to_le32(EP_STATE_MASK)) ==
1477 cpu_to_le32(EP_STATE_HALTED))
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001478 return 1;
1479
1480 return 0;
1481}
1482
Sarah Sharpb45b5062009-12-09 15:59:06 -08001483int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1484{
1485 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1486 /* Vendor defined "informational" completion code,
1487 * treat as not-an-error.
1488 */
1489 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1490 trb_comp_code);
1491 xhci_dbg(xhci, "Treating code as success.\n");
1492 return 1;
1493 }
1494 return 0;
1495}
1496
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001497/*
Andiry Xu4422da62010-07-22 15:22:55 -07001498 * Finish the td processing, remove the td from td list;
1499 * Return 1 if the urb can be given back.
1500 */
1501static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
1502 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1503 struct xhci_virt_ep *ep, int *status, bool skip)
1504{
1505 struct xhci_virt_device *xdev;
1506 struct xhci_ring *ep_ring;
1507 unsigned int slot_id;
1508 int ep_index;
1509 struct urb *urb = NULL;
1510 struct xhci_ep_ctx *ep_ctx;
1511 int ret = 0;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001512 struct urb_priv *urb_priv;
Andiry Xu4422da62010-07-22 15:22:55 -07001513 u32 trb_comp_code;
1514
Matt Evans28ccd292011-03-29 13:40:46 +11001515 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu4422da62010-07-22 15:22:55 -07001516 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001517 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1518 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu4422da62010-07-22 15:22:55 -07001519 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001520 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu4422da62010-07-22 15:22:55 -07001521
1522 if (skip)
1523 goto td_cleanup;
1524
1525 if (trb_comp_code == COMP_STOP_INVAL ||
1526 trb_comp_code == COMP_STOP) {
1527 /* The Endpoint Stop Command completion will take care of any
1528 * stopped TDs. A stopped TD may be restarted, so don't update
1529 * the ring dequeue pointer or take this TD off any lists yet.
1530 */
1531 ep->stopped_td = td;
1532 ep->stopped_trb = event_trb;
1533 return 0;
1534 } else {
1535 if (trb_comp_code == COMP_STALL) {
1536 /* The transfer is completed from the driver's
1537 * perspective, but we need to issue a set dequeue
1538 * command for this stalled endpoint to move the dequeue
1539 * pointer past the TD. We can't do that here because
1540 * the halt condition must be cleared first. Let the
1541 * USB class driver clear the stall later.
1542 */
1543 ep->stopped_td = td;
1544 ep->stopped_trb = event_trb;
1545 ep->stopped_stream = ep_ring->stream_id;
1546 } else if (xhci_requires_manual_halt_cleanup(xhci,
1547 ep_ctx, trb_comp_code)) {
1548 /* Other types of errors halt the endpoint, but the
1549 * class driver doesn't call usb_reset_endpoint() unless
1550 * the error is -EPIPE. Clear the halted status in the
1551 * xHCI hardware manually.
1552 */
1553 xhci_cleanup_halted_endpoint(xhci,
1554 slot_id, ep_index, ep_ring->stream_id,
1555 td, event_trb);
1556 } else {
1557 /* Update ring dequeue pointer */
1558 while (ep_ring->dequeue != td->last_trb)
1559 inc_deq(xhci, ep_ring, false);
1560 inc_deq(xhci, ep_ring, false);
1561 }
1562
1563td_cleanup:
1564 /* Clean up the endpoint's TD list */
1565 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001566 urb_priv = urb->hcpriv;
Andiry Xu4422da62010-07-22 15:22:55 -07001567
1568 /* Do one last check of the actual transfer length.
1569 * If the host controller said we transferred more data than
1570 * the buffer length, urb->actual_length will be a very big
1571 * number (since it's unsigned). Play it safe and say we didn't
1572 * transfer anything.
1573 */
1574 if (urb->actual_length > urb->transfer_buffer_length) {
1575 xhci_warn(xhci, "URB transfer length is wrong, "
1576 "xHC issue? req. len = %u, "
1577 "act. len = %u\n",
1578 urb->transfer_buffer_length,
1579 urb->actual_length);
1580 urb->actual_length = 0;
1581 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1582 *status = -EREMOTEIO;
1583 else
1584 *status = 0;
1585 }
Sarah Sharp585df1d2011-08-02 15:43:40 -07001586 list_del_init(&td->td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07001587 /* Was this TD slated to be cancelled but completed anyway? */
1588 if (!list_empty(&td->cancelled_td_list))
Sarah Sharp585df1d2011-08-02 15:43:40 -07001589 list_del_init(&td->cancelled_td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07001590
Andiry Xu8e51adc2010-07-22 15:23:31 -07001591 urb_priv->td_cnt++;
1592 /* Giveback the urb when all the tds are completed */
Andiry Xuc41136b2011-03-22 17:08:14 +08001593 if (urb_priv->td_cnt == urb_priv->length) {
Andiry Xu8e51adc2010-07-22 15:23:31 -07001594 ret = 1;
Andiry Xuc41136b2011-03-22 17:08:14 +08001595 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
1596 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
1597 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs
1598 == 0) {
1599 if (xhci->quirks & XHCI_AMD_PLL_FIX)
1600 usb_amd_quirk_pll_enable();
1601 }
1602 }
1603 }
Andiry Xu4422da62010-07-22 15:22:55 -07001604 }
1605
1606 return ret;
1607}
1608
1609/*
Andiry Xu8af56be2010-07-22 15:23:03 -07001610 * Process control tds, update urb status and actual_length.
1611 */
1612static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
1613 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1614 struct xhci_virt_ep *ep, int *status)
1615{
1616 struct xhci_virt_device *xdev;
1617 struct xhci_ring *ep_ring;
1618 unsigned int slot_id;
1619 int ep_index;
1620 struct xhci_ep_ctx *ep_ctx;
1621 u32 trb_comp_code;
1622
Matt Evans28ccd292011-03-29 13:40:46 +11001623 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu8af56be2010-07-22 15:23:03 -07001624 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001625 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1626 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu8af56be2010-07-22 15:23:03 -07001627 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001628 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07001629
1630 xhci_debug_trb(xhci, xhci->event_ring->dequeue);
1631 switch (trb_comp_code) {
1632 case COMP_SUCCESS:
1633 if (event_trb == ep_ring->dequeue) {
1634 xhci_warn(xhci, "WARN: Success on ctrl setup TRB "
1635 "without IOC set??\n");
1636 *status = -ESHUTDOWN;
1637 } else if (event_trb != td->last_trb) {
1638 xhci_warn(xhci, "WARN: Success on ctrl data TRB "
1639 "without IOC set??\n");
1640 *status = -ESHUTDOWN;
1641 } else {
Andiry Xu8af56be2010-07-22 15:23:03 -07001642 *status = 0;
1643 }
1644 break;
1645 case COMP_SHORT_TX:
Andiry Xu8af56be2010-07-22 15:23:03 -07001646 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1647 *status = -EREMOTEIO;
1648 else
1649 *status = 0;
1650 break;
Sarah Sharp3abeca92011-05-05 19:08:09 -07001651 case COMP_STOP_INVAL:
1652 case COMP_STOP:
1653 return finish_td(xhci, td, event_trb, event, ep, status, false);
Andiry Xu8af56be2010-07-22 15:23:03 -07001654 default:
1655 if (!xhci_requires_manual_halt_cleanup(xhci,
1656 ep_ctx, trb_comp_code))
1657 break;
1658 xhci_dbg(xhci, "TRB error code %u, "
1659 "halted endpoint index = %u\n",
1660 trb_comp_code, ep_index);
1661 /* else fall through */
1662 case COMP_STALL:
1663 /* Did we transfer part of the data (middle) phase? */
1664 if (event_trb != ep_ring->dequeue &&
1665 event_trb != td->last_trb)
1666 td->urb->actual_length =
1667 td->urb->transfer_buffer_length
Matt Evans28ccd292011-03-29 13:40:46 +11001668 - TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu8af56be2010-07-22 15:23:03 -07001669 else
1670 td->urb->actual_length = 0;
1671
1672 xhci_cleanup_halted_endpoint(xhci,
1673 slot_id, ep_index, 0, td, event_trb);
1674 return finish_td(xhci, td, event_trb, event, ep, status, true);
1675 }
1676 /*
1677 * Did we transfer any data, despite the errors that might have
1678 * happened? I.e. did we get past the setup stage?
1679 */
1680 if (event_trb != ep_ring->dequeue) {
1681 /* The event was for the status stage */
1682 if (event_trb == td->last_trb) {
1683 if (td->urb->actual_length != 0) {
1684 /* Don't overwrite a previously set error code
1685 */
1686 if ((*status == -EINPROGRESS || *status == 0) &&
1687 (td->urb->transfer_flags
1688 & URB_SHORT_NOT_OK))
1689 /* Did we already see a short data
1690 * stage? */
1691 *status = -EREMOTEIO;
1692 } else {
1693 td->urb->actual_length =
1694 td->urb->transfer_buffer_length;
1695 }
1696 } else {
1697 /* Maybe the event was for the data stage? */
Sarah Sharp3abeca92011-05-05 19:08:09 -07001698 td->urb->actual_length =
1699 td->urb->transfer_buffer_length -
1700 TRB_LEN(le32_to_cpu(event->transfer_len));
1701 xhci_dbg(xhci, "Waiting for status "
1702 "stage event\n");
1703 return 0;
Andiry Xu8af56be2010-07-22 15:23:03 -07001704 }
1705 }
1706
1707 return finish_td(xhci, td, event_trb, event, ep, status, false);
1708}
1709
1710/*
Andiry Xu04e51902010-07-22 15:23:39 -07001711 * Process isochronous tds, update urb packet status and actual_length.
1712 */
1713static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
1714 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1715 struct xhci_virt_ep *ep, int *status)
1716{
1717 struct xhci_ring *ep_ring;
1718 struct urb_priv *urb_priv;
1719 int idx;
1720 int len = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07001721 union xhci_trb *cur_trb;
1722 struct xhci_segment *cur_seg;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001723 struct usb_iso_packet_descriptor *frame;
Andiry Xu04e51902010-07-22 15:23:39 -07001724 u32 trb_comp_code;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001725 bool skip_td = false;
Andiry Xu04e51902010-07-22 15:23:39 -07001726
Matt Evans28ccd292011-03-29 13:40:46 +11001727 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1728 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07001729 urb_priv = td->urb->hcpriv;
1730 idx = urb_priv->td_cnt;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001731 frame = &td->urb->iso_frame_desc[idx];
Andiry Xu04e51902010-07-22 15:23:39 -07001732
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001733 /* handle completion code */
1734 switch (trb_comp_code) {
1735 case COMP_SUCCESS:
1736 frame->status = 0;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001737 break;
1738 case COMP_SHORT_TX:
1739 frame->status = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
1740 -EREMOTEIO : 0;
1741 break;
1742 case COMP_BW_OVER:
1743 frame->status = -ECOMM;
1744 skip_td = true;
1745 break;
1746 case COMP_BUFF_OVER:
1747 case COMP_BABBLE:
1748 frame->status = -EOVERFLOW;
1749 skip_td = true;
1750 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08001751 case COMP_DEV_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001752 case COMP_STALL:
1753 frame->status = -EPROTO;
1754 skip_td = true;
1755 break;
1756 case COMP_STOP:
1757 case COMP_STOP_INVAL:
1758 break;
1759 default:
1760 frame->status = -1;
1761 break;
Andiry Xu04e51902010-07-22 15:23:39 -07001762 }
1763
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001764 if (trb_comp_code == COMP_SUCCESS || skip_td) {
1765 frame->actual_length = frame->length;
1766 td->urb->actual_length += frame->length;
Andiry Xu04e51902010-07-22 15:23:39 -07001767 } else {
1768 for (cur_trb = ep_ring->dequeue,
1769 cur_seg = ep_ring->deq_seg; cur_trb != event_trb;
1770 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10001771 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
1772 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Matt Evans28ccd292011-03-29 13:40:46 +11001773 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu04e51902010-07-22 15:23:39 -07001774 }
Matt Evans28ccd292011-03-29 13:40:46 +11001775 len += TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
1776 TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07001777
1778 if (trb_comp_code != COMP_STOP_INVAL) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001779 frame->actual_length = len;
Andiry Xu04e51902010-07-22 15:23:39 -07001780 td->urb->actual_length += len;
1781 }
1782 }
1783
Andiry Xu04e51902010-07-22 15:23:39 -07001784 return finish_td(xhci, td, event_trb, event, ep, status, false);
1785}
1786
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001787static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
1788 struct xhci_transfer_event *event,
1789 struct xhci_virt_ep *ep, int *status)
1790{
1791 struct xhci_ring *ep_ring;
1792 struct urb_priv *urb_priv;
1793 struct usb_iso_packet_descriptor *frame;
1794 int idx;
1795
Matt Evansf6975312011-06-01 13:01:01 +10001796 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001797 urb_priv = td->urb->hcpriv;
1798 idx = urb_priv->td_cnt;
1799 frame = &td->urb->iso_frame_desc[idx];
1800
Sarah Sharpb3df3f92011-06-15 19:57:46 -07001801 /* The transfer is partly done. */
Dmitry Torokhov926008c2011-03-23 20:47:05 -07001802 frame->status = -EXDEV;
1803
1804 /* calc actual length */
1805 frame->actual_length = 0;
1806
1807 /* Update ring dequeue pointer */
1808 while (ep_ring->dequeue != td->last_trb)
1809 inc_deq(xhci, ep_ring, false);
1810 inc_deq(xhci, ep_ring, false);
1811
1812 return finish_td(xhci, td, NULL, event, ep, status, true);
1813}
1814
Andiry Xu04e51902010-07-22 15:23:39 -07001815/*
Andiry Xu22405ed2010-07-22 15:23:08 -07001816 * Process bulk and interrupt tds, update urb status and actual_length.
1817 */
1818static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
1819 union xhci_trb *event_trb, struct xhci_transfer_event *event,
1820 struct xhci_virt_ep *ep, int *status)
1821{
1822 struct xhci_ring *ep_ring;
1823 union xhci_trb *cur_trb;
1824 struct xhci_segment *cur_seg;
1825 u32 trb_comp_code;
1826
Matt Evans28ccd292011-03-29 13:40:46 +11001827 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
1828 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07001829
1830 switch (trb_comp_code) {
1831 case COMP_SUCCESS:
1832 /* Double check that the HW transferred everything. */
1833 if (event_trb != td->last_trb) {
1834 xhci_warn(xhci, "WARN Successful completion "
1835 "on short TX\n");
1836 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1837 *status = -EREMOTEIO;
1838 else
1839 *status = 0;
1840 } else {
Andiry Xu22405ed2010-07-22 15:23:08 -07001841 *status = 0;
1842 }
1843 break;
1844 case COMP_SHORT_TX:
1845 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1846 *status = -EREMOTEIO;
1847 else
1848 *status = 0;
1849 break;
1850 default:
1851 /* Others already handled above */
1852 break;
1853 }
Sarah Sharpf444ff22011-04-05 15:53:47 -07001854 if (trb_comp_code == COMP_SHORT_TX)
1855 xhci_dbg(xhci, "ep %#x - asked for %d bytes, "
1856 "%d bytes untransferred\n",
1857 td->urb->ep->desc.bEndpointAddress,
1858 td->urb->transfer_buffer_length,
1859 TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07001860 /* Fast path - was this the last TRB in the TD for this URB? */
1861 if (event_trb == td->last_trb) {
Matt Evans28ccd292011-03-29 13:40:46 +11001862 if (TRB_LEN(le32_to_cpu(event->transfer_len)) != 0) {
Andiry Xu22405ed2010-07-22 15:23:08 -07001863 td->urb->actual_length =
1864 td->urb->transfer_buffer_length -
Matt Evans28ccd292011-03-29 13:40:46 +11001865 TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07001866 if (td->urb->transfer_buffer_length <
1867 td->urb->actual_length) {
1868 xhci_warn(xhci, "HC gave bad length "
1869 "of %d bytes left\n",
Matt Evans28ccd292011-03-29 13:40:46 +11001870 TRB_LEN(le32_to_cpu(event->transfer_len)));
Andiry Xu22405ed2010-07-22 15:23:08 -07001871 td->urb->actual_length = 0;
1872 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1873 *status = -EREMOTEIO;
1874 else
1875 *status = 0;
1876 }
1877 /* Don't overwrite a previously set error code */
1878 if (*status == -EINPROGRESS) {
1879 if (td->urb->transfer_flags & URB_SHORT_NOT_OK)
1880 *status = -EREMOTEIO;
1881 else
1882 *status = 0;
1883 }
1884 } else {
1885 td->urb->actual_length =
1886 td->urb->transfer_buffer_length;
1887 /* Ignore a short packet completion if the
1888 * untransferred length was zero.
1889 */
1890 if (*status == -EREMOTEIO)
1891 *status = 0;
1892 }
1893 } else {
1894 /* Slow path - walk the list, starting from the dequeue
1895 * pointer, to get the actual length transferred.
1896 */
1897 td->urb->actual_length = 0;
1898 for (cur_trb = ep_ring->dequeue, cur_seg = ep_ring->deq_seg;
1899 cur_trb != event_trb;
1900 next_trb(xhci, ep_ring, &cur_seg, &cur_trb)) {
Matt Evansf5960b62011-06-01 10:22:55 +10001901 if (!TRB_TYPE_NOOP_LE32(cur_trb->generic.field[3]) &&
1902 !TRB_TYPE_LINK_LE32(cur_trb->generic.field[3]))
Andiry Xu22405ed2010-07-22 15:23:08 -07001903 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11001904 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2]));
Andiry Xu22405ed2010-07-22 15:23:08 -07001905 }
1906 /* If the ring didn't stop on a Link or No-op TRB, add
1907 * in the actual bytes transferred from the Normal TRB
1908 */
1909 if (trb_comp_code != COMP_STOP_INVAL)
1910 td->urb->actual_length +=
Matt Evans28ccd292011-03-29 13:40:46 +11001911 TRB_LEN(le32_to_cpu(cur_trb->generic.field[2])) -
1912 TRB_LEN(le32_to_cpu(event->transfer_len));
Andiry Xu22405ed2010-07-22 15:23:08 -07001913 }
1914
1915 return finish_td(xhci, td, event_trb, event, ep, status, false);
1916}
1917
1918/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001919 * If this function returns an error condition, it means it got a Transfer
1920 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
1921 * At this point, the host controller is probably hosed and should be reset.
1922 */
1923static int handle_tx_event(struct xhci_hcd *xhci,
1924 struct xhci_transfer_event *event)
1925{
1926 struct xhci_virt_device *xdev;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001927 struct xhci_virt_ep *ep;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001928 struct xhci_ring *ep_ring;
Sarah Sharp82d10092009-08-07 14:04:52 -07001929 unsigned int slot_id;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001930 int ep_index;
Randy Dunlap326b4812010-04-19 08:53:50 -07001931 struct xhci_td *td = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001932 dma_addr_t event_dma;
1933 struct xhci_segment *event_seg;
1934 union xhci_trb *event_trb;
Randy Dunlap326b4812010-04-19 08:53:50 -07001935 struct urb *urb = NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001936 int status = -EINPROGRESS;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001937 struct urb_priv *urb_priv;
John Yound115b042009-07-27 12:05:15 -07001938 struct xhci_ep_ctx *ep_ctx;
Andiry Xuc2d7b492011-09-19 16:05:12 -07001939 struct list_head *tmp;
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07001940 u32 trb_comp_code;
Andiry Xu4422da62010-07-22 15:22:55 -07001941 int ret = 0;
Andiry Xuc2d7b492011-09-19 16:05:12 -07001942 int td_num = 0;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001943
Matt Evans28ccd292011-03-29 13:40:46 +11001944 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp82d10092009-08-07 14:04:52 -07001945 xdev = xhci->devs[slot_id];
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001946 if (!xdev) {
1947 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
1948 return -ENODEV;
1949 }
1950
1951 /* Endpoint ID is 1 based, our index is zero based */
Matt Evans28ccd292011-03-29 13:40:46 +11001952 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001953 ep = &xdev->eps[ep_index];
Matt Evans28ccd292011-03-29 13:40:46 +11001954 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
John Yound115b042009-07-27 12:05:15 -07001955 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07001956 if (!ep_ring ||
Matt Evans28ccd292011-03-29 13:40:46 +11001957 (le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK) ==
1958 EP_STATE_DISABLED) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001959 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
1960 "or incorrect stream ring\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001961 return -ENODEV;
1962 }
1963
Andiry Xuc2d7b492011-09-19 16:05:12 -07001964 /* Count current td numbers if ep->skip is set */
1965 if (ep->skip) {
1966 list_for_each(tmp, &ep_ring->td_list)
1967 td_num++;
1968 }
1969
Matt Evans28ccd292011-03-29 13:40:46 +11001970 event_dma = le64_to_cpu(event->buffer);
1971 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu986a92d2010-07-22 15:23:20 -07001972 /* Look for common error cases */
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07001973 switch (trb_comp_code) {
Sarah Sharpb10de142009-04-27 19:58:50 -07001974 /* Skip codes that require special handling depending on
1975 * transfer type
1976 */
1977 case COMP_SUCCESS:
1978 case COMP_SHORT_TX:
1979 break;
Sarah Sharpae636742009-04-29 19:02:31 -07001980 case COMP_STOP:
1981 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
1982 break;
1983 case COMP_STOP_INVAL:
1984 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
1985 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07001986 case COMP_STALL:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02001987 xhci_dbg(xhci, "Stalled endpoint\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001988 ep->ep_state |= EP_HALTED;
Sarah Sharpb10de142009-04-27 19:58:50 -07001989 status = -EPIPE;
1990 break;
1991 case COMP_TRB_ERR:
1992 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
1993 status = -EILSEQ;
1994 break;
Sarah Sharpec74e402009-11-11 10:28:36 -08001995 case COMP_SPLIT_ERR:
Sarah Sharpb10de142009-04-27 19:58:50 -07001996 case COMP_TX_ERR:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02001997 xhci_dbg(xhci, "Transfer error on endpoint\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07001998 status = -EPROTO;
1999 break;
Sarah Sharp4a731432009-07-27 12:04:32 -07002000 case COMP_BABBLE:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002001 xhci_dbg(xhci, "Babble error on endpoint\n");
Sarah Sharp4a731432009-07-27 12:04:32 -07002002 status = -EOVERFLOW;
2003 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002004 case COMP_DB_ERR:
2005 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2006 status = -ENOSR;
2007 break;
Andiry Xu986a92d2010-07-22 15:23:20 -07002008 case COMP_BW_OVER:
2009 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2010 break;
2011 case COMP_BUFF_OVER:
2012 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2013 break;
2014 case COMP_UNDERRUN:
2015 /*
2016 * When the Isoch ring is empty, the xHC will generate
2017 * a Ring Overrun Event for IN Isoch endpoint or Ring
2018 * Underrun Event for OUT Isoch endpoint.
2019 */
2020 xhci_dbg(xhci, "underrun event on endpoint\n");
2021 if (!list_empty(&ep_ring->td_list))
2022 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2023 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002024 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2025 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002026 goto cleanup;
2027 case COMP_OVERRUN:
2028 xhci_dbg(xhci, "overrun event on endpoint\n");
2029 if (!list_empty(&ep_ring->td_list))
2030 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2031 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002032 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2033 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002034 goto cleanup;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002035 case COMP_DEV_ERR:
2036 xhci_warn(xhci, "WARN: detect an incompatible device");
2037 status = -EPROTO;
2038 break;
Andiry Xud18240d2010-07-22 15:23:25 -07002039 case COMP_MISSED_INT:
2040 /*
2041 * When encounter missed service error, one or more isoc tds
2042 * may be missed by xHC.
2043 * Set skip flag of the ep_ring; Complete the missed tds as
2044 * short transfer when process the ep_ring next time.
2045 */
2046 ep->skip = true;
2047 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2048 goto cleanup;
Sarah Sharpb10de142009-04-27 19:58:50 -07002049 default:
Sarah Sharpb45b5062009-12-09 15:59:06 -08002050 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
Sarah Sharp5ad6a522009-11-11 10:28:40 -08002051 status = 0;
2052 break;
2053 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002054 xhci_warn(xhci, "ERROR Unknown event condition, HC probably "
2055 "busted\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002056 goto cleanup;
2057 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002058
Andiry Xud18240d2010-07-22 15:23:25 -07002059 do {
2060 /* This TRB should be in the TD at the head of this ring's
2061 * TD list.
2062 */
2063 if (list_empty(&ep_ring->td_list)) {
2064 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d "
2065 "with no TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002066 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2067 ep_index);
Andiry Xud18240d2010-07-22 15:23:25 -07002068 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
Matt Evansf5960b62011-06-01 10:22:55 +10002069 (le32_to_cpu(event->flags) &
2070 TRB_TYPE_BITMASK)>>10);
Andiry Xud18240d2010-07-22 15:23:25 -07002071 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2072 if (ep->skip) {
2073 ep->skip = false;
2074 xhci_dbg(xhci, "td_list is empty while skip "
2075 "flag set. Clear skip flag.\n");
2076 }
2077 ret = 0;
2078 goto cleanup;
2079 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002080
Andiry Xuc2d7b492011-09-19 16:05:12 -07002081 /* We've skipped all the TDs on the ep ring when ep->skip set */
2082 if (ep->skip && td_num == 0) {
2083 ep->skip = false;
2084 xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2085 "Clear skip flag.\n");
2086 ret = 0;
2087 goto cleanup;
2088 }
2089
Andiry Xud18240d2010-07-22 15:23:25 -07002090 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
Andiry Xuc2d7b492011-09-19 16:05:12 -07002091 if (ep->skip)
2092 td_num--;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002093
Andiry Xud18240d2010-07-22 15:23:25 -07002094 /* Is this a TRB in the currently executing TD? */
2095 event_seg = trb_in_td(ep_ring->deq_seg, ep_ring->dequeue,
2096 td->last_trb, event_dma);
Alex Hee1cf4862011-06-03 15:58:25 +08002097
2098 /*
2099 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2100 * is not in the current TD pointed by ep_ring->dequeue because
2101 * that the hardware dequeue pointer still at the previous TRB
2102 * of the current TD. The previous TRB maybe a Link TD or the
2103 * last TRB of the previous TD. The command completion handle
2104 * will take care the rest.
2105 */
2106 if (!event_seg && trb_comp_code == COMP_STOP_INVAL) {
2107 ret = 0;
2108 goto cleanup;
2109 }
2110
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002111 if (!event_seg) {
2112 if (!ep->skip ||
2113 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
Sarah Sharpad808332011-05-25 10:43:56 -07002114 /* Some host controllers give a spurious
2115 * successful event after a short transfer.
2116 * Ignore it.
2117 */
2118 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2119 ep_ring->last_td_was_short) {
2120 ep_ring->last_td_was_short = false;
2121 ret = 0;
2122 goto cleanup;
2123 }
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002124 /* HC is busted, give up! */
2125 xhci_err(xhci,
2126 "ERROR Transfer event TRB DMA ptr not "
2127 "part of current TD\n");
2128 return -ESHUTDOWN;
2129 }
2130
2131 ret = skip_isoc_td(xhci, td, event, ep, &status);
2132 goto cleanup;
2133 }
Sarah Sharpad808332011-05-25 10:43:56 -07002134 if (trb_comp_code == COMP_SHORT_TX)
2135 ep_ring->last_td_was_short = true;
2136 else
2137 ep_ring->last_td_was_short = false;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002138
2139 if (ep->skip) {
Andiry Xud18240d2010-07-22 15:23:25 -07002140 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2141 ep->skip = false;
2142 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002143
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002144 event_trb = &event_seg->trbs[(event_dma - event_seg->dma) /
2145 sizeof(*event_trb)];
2146 /*
2147 * No-op TRB should not trigger interrupts.
2148 * If event_trb is a no-op TRB, it means the
2149 * corresponding TD has been cancelled. Just ignore
2150 * the TD.
2151 */
Matt Evansf5960b62011-06-01 10:22:55 +10002152 if (TRB_TYPE_NOOP_LE32(event_trb->generic.field[3])) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002153 xhci_dbg(xhci,
2154 "event_trb is a no-op TRB. Skip it\n");
2155 goto cleanup;
Andiry Xud18240d2010-07-22 15:23:25 -07002156 }
2157
2158 /* Now update the urb's actual_length and give back to
2159 * the core
2160 */
2161 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
2162 ret = process_ctrl_td(xhci, td, event_trb, event, ep,
2163 &status);
Andiry Xu04e51902010-07-22 15:23:39 -07002164 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
2165 ret = process_isoc_td(xhci, td, event_trb, event, ep,
2166 &status);
Andiry Xud18240d2010-07-22 15:23:25 -07002167 else
2168 ret = process_bulk_intr_td(xhci, td, event_trb, event,
2169 ep, &status);
Andiry Xu4422da62010-07-22 15:22:55 -07002170
2171cleanup:
Andiry Xud18240d2010-07-22 15:23:25 -07002172 /*
2173 * Do not update event ring dequeue pointer if ep->skip is set.
2174 * Will roll back to continue process missed tds.
Sarah Sharp82d10092009-08-07 14:04:52 -07002175 */
Andiry Xud18240d2010-07-22 15:23:25 -07002176 if (trb_comp_code == COMP_MISSED_INT || !ep->skip) {
2177 inc_deq(xhci, xhci->event_ring, true);
Andiry Xud18240d2010-07-22 15:23:25 -07002178 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002179
Andiry Xud18240d2010-07-22 15:23:25 -07002180 if (ret) {
2181 urb = td->urb;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002182 urb_priv = urb->hcpriv;
Andiry Xud18240d2010-07-22 15:23:25 -07002183 /* Leave the TD around for the reset endpoint function
2184 * to use(but only if it's not a control endpoint,
2185 * since we already queued the Set TR dequeue pointer
2186 * command for stalled control endpoints).
2187 */
2188 if (usb_endpoint_xfer_control(&urb->ep->desc) ||
2189 (trb_comp_code != COMP_STALL &&
2190 trb_comp_code != COMP_BABBLE))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002191 xhci_urb_free_priv(xhci, urb_priv);
Andiry Xud18240d2010-07-22 15:23:25 -07002192
Sarah Sharp214f76f2010-10-26 11:22:02 -07002193 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpf444ff22011-04-05 15:53:47 -07002194 if ((urb->actual_length != urb->transfer_buffer_length &&
2195 (urb->transfer_flags &
2196 URB_SHORT_NOT_OK)) ||
Sarah Sharpfd984d22011-09-02 11:05:56 -07002197 (status != 0 &&
2198 !usb_endpoint_xfer_isoc(&urb->ep->desc)))
Sarah Sharpf444ff22011-04-05 15:53:47 -07002199 xhci_dbg(xhci, "Giveback URB %p, len = %d, "
2200 "expected = %x, status = %d\n",
2201 urb, urb->actual_length,
2202 urb->transfer_buffer_length,
2203 status);
Andiry Xud18240d2010-07-22 15:23:25 -07002204 spin_unlock(&xhci->lock);
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002205 /* EHCI, UHCI, and OHCI always unconditionally set the
2206 * urb->status of an isochronous endpoint to 0.
2207 */
2208 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
2209 status = 0;
Sarah Sharp214f76f2010-10-26 11:22:02 -07002210 usb_hcd_giveback_urb(bus_to_hcd(urb->dev->bus), urb, status);
Andiry Xud18240d2010-07-22 15:23:25 -07002211 spin_lock(&xhci->lock);
2212 }
2213
2214 /*
2215 * If ep->skip is set, it means there are missed tds on the
2216 * endpoint ring need to take care of.
2217 * Process them as short transfer until reach the td pointed by
2218 * the event.
2219 */
2220 } while (ep->skip && trb_comp_code != COMP_MISSED_INT);
2221
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002222 return 0;
2223}
2224
2225/*
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002226 * This function handles all OS-owned events on the event ring. It may drop
2227 * xhci->lock between event processing (e.g. to pass up port status changes).
Matt Evans9dee9a22011-03-29 13:41:02 +11002228 * Returns >0 for "possibly more events to process" (caller should call again),
2229 * otherwise 0 if done. In future, <0 returns should indicate error code.
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002230 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002231static int xhci_handle_event(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002232{
2233 union xhci_trb *event;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002234 int update_ptrs = 1;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002235 int ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002236
2237 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
2238 xhci->error_bitmask |= 1 << 1;
Matt Evans9dee9a22011-03-29 13:41:02 +11002239 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002240 }
2241
2242 event = xhci->event_ring->dequeue;
2243 /* Does the HC or OS own the TRB? */
Matt Evans28ccd292011-03-29 13:40:46 +11002244 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
2245 xhci->event_ring->cycle_state) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002246 xhci->error_bitmask |= 1 << 2;
Matt Evans9dee9a22011-03-29 13:41:02 +11002247 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002248 }
2249
Matt Evans92a3da42011-03-29 13:40:51 +11002250 /*
2251 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2252 * speculative reads of the event's flags/data below.
2253 */
2254 rmb();
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002255 /* FIXME: Handle more event types. */
Matt Evans28ccd292011-03-29 13:40:46 +11002256 switch ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK)) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002257 case TRB_TYPE(TRB_COMPLETION):
2258 handle_cmd_completion(xhci, &event->event_cmd);
2259 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002260 case TRB_TYPE(TRB_PORT_STATUS):
2261 handle_port_status(xhci, event);
2262 update_ptrs = 0;
2263 break;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002264 case TRB_TYPE(TRB_TRANSFER):
2265 ret = handle_tx_event(xhci, &event->trans_event);
2266 if (ret < 0)
2267 xhci->error_bitmask |= 1 << 9;
2268 else
2269 update_ptrs = 0;
2270 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002271 default:
Matt Evans28ccd292011-03-29 13:40:46 +11002272 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2273 TRB_TYPE(48))
Sarah Sharp02386342010-05-24 13:25:28 -07002274 handle_vendor_event(xhci, event);
2275 else
2276 xhci->error_bitmask |= 1 << 3;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002277 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002278 /* Any of the above functions may drop and re-acquire the lock, so check
2279 * to make sure a watchdog timer didn't mark the host as non-responsive.
2280 */
2281 if (xhci->xhc_state & XHCI_STATE_DYING) {
2282 xhci_dbg(xhci, "xHCI host dying, returning from "
2283 "event handler.\n");
Matt Evans9dee9a22011-03-29 13:41:02 +11002284 return 0;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002285 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002286
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002287 if (update_ptrs)
2288 /* Update SW event ring dequeue pointer */
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002289 inc_deq(xhci, xhci->event_ring, true);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002290
Matt Evans9dee9a22011-03-29 13:41:02 +11002291 /* Are there more items on the event ring? Caller will call us again to
2292 * check.
2293 */
2294 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002295}
Sarah Sharp9032cd52010-07-29 22:12:29 -07002296
2297/*
2298 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2299 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2300 * indicators of an event TRB error, but we check the status *first* to be safe.
2301 */
2302irqreturn_t xhci_irq(struct usb_hcd *hcd)
2303{
2304 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002305 u32 status;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002306 union xhci_trb *trb;
Sarah Sharpbda53142010-07-29 22:12:38 -07002307 u64 temp_64;
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002308 union xhci_trb *event_ring_deq;
2309 dma_addr_t deq;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002310
2311 spin_lock(&xhci->lock);
2312 trb = xhci->event_ring->dequeue;
2313 /* Check if the xHC generated the interrupt, or the irq is shared */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002314 status = xhci_readl(xhci, &xhci->op_regs->status);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002315 if (status == 0xffffffff)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002316 goto hw_died;
2317
Sarah Sharpc21599a2010-07-29 22:13:00 -07002318 if (!(status & STS_EINT)) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002319 spin_unlock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002320 return IRQ_NONE;
2321 }
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002322 if (status & STS_FATAL) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002323 xhci_warn(xhci, "WARNING: Host System Error\n");
2324 xhci_halt(xhci);
2325hw_died:
Sarah Sharp9032cd52010-07-29 22:12:29 -07002326 spin_unlock(&xhci->lock);
2327 return -ESHUTDOWN;
2328 }
2329
Sarah Sharpbda53142010-07-29 22:12:38 -07002330 /*
2331 * Clear the op reg interrupt status first,
2332 * so we can receive interrupts from other MSI-X interrupters.
2333 * Write 1 to clear the interrupt status.
2334 */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002335 status |= STS_EINT;
2336 xhci_writel(xhci, status, &xhci->op_regs->status);
Sarah Sharpbda53142010-07-29 22:12:38 -07002337 /* FIXME when MSI-X is supported and there are multiple vectors */
2338 /* Clear the MSI-X event interrupt status */
2339
Sarah Sharpc21599a2010-07-29 22:13:00 -07002340 if (hcd->irq != -1) {
2341 u32 irq_pending;
2342 /* Acknowledge the PCI interrupt */
2343 irq_pending = xhci_readl(xhci, &xhci->ir_set->irq_pending);
2344 irq_pending |= 0x3;
2345 xhci_writel(xhci, irq_pending, &xhci->ir_set->irq_pending);
2346 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002347
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002348 if (xhci->xhc_state & XHCI_STATE_DYING) {
Sarah Sharpbda53142010-07-29 22:12:38 -07002349 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2350 "Shouldn't IRQs be disabled?\n");
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002351 /* Clear the event handler busy flag (RW1C);
2352 * the event ring should be empty.
Sarah Sharpbda53142010-07-29 22:12:38 -07002353 */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002354 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2355 xhci_write_64(xhci, temp_64 | ERST_EHB,
2356 &xhci->ir_set->erst_dequeue);
2357 spin_unlock(&xhci->lock);
2358
2359 return IRQ_HANDLED;
2360 }
2361
2362 event_ring_deq = xhci->event_ring->dequeue;
2363 /* FIXME this should be a delayed service routine
2364 * that clears the EHB.
2365 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002366 while (xhci_handle_event(xhci) > 0) {}
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002367
2368 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
2369 /* If necessary, update the HW's version of the event ring deq ptr. */
2370 if (event_ring_deq != xhci->event_ring->dequeue) {
2371 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2372 xhci->event_ring->dequeue);
2373 if (deq == 0)
2374 xhci_warn(xhci, "WARN something wrong with SW event "
2375 "ring dequeue ptr.\n");
2376 /* Update HC event ring dequeue pointer */
2377 temp_64 &= ERST_PTR_MASK;
2378 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2379 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002380
2381 /* Clear the event handler busy flag (RW1C); event ring is empty. */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002382 temp_64 |= ERST_EHB;
2383 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
2384
Sarah Sharp9032cd52010-07-29 22:12:29 -07002385 spin_unlock(&xhci->lock);
2386
2387 return IRQ_HANDLED;
2388}
2389
2390irqreturn_t xhci_msi_irq(int irq, struct usb_hcd *hcd)
2391{
Alan Stern968b8222011-11-03 12:03:38 -04002392 return xhci_irq(hcd);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002393}
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002394
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002395/**** Endpoint Ring Operations ****/
2396
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002397/*
2398 * Generic function for queueing a TRB on a ring.
2399 * The caller must have checked to make sure there's room on the ring.
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002400 *
2401 * @more_trbs_coming: Will you enqueue more TRBs before calling
2402 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002403 */
2404static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu7e393a82011-09-23 14:19:54 -07002405 bool consumer, bool more_trbs_coming, bool isoc,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002406 u32 field1, u32 field2, u32 field3, u32 field4)
2407{
2408 struct xhci_generic_trb *trb;
2409
2410 trb = &ring->enqueue->generic;
Matt Evans28ccd292011-03-29 13:40:46 +11002411 trb->field[0] = cpu_to_le32(field1);
2412 trb->field[1] = cpu_to_le32(field2);
2413 trb->field[2] = cpu_to_le32(field3);
2414 trb->field[3] = cpu_to_le32(field4);
Andiry Xu7e393a82011-09-23 14:19:54 -07002415 inc_enq(xhci, ring, consumer, more_trbs_coming, isoc);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002416}
2417
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002418/*
2419 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2420 * FIXME allocate segments if the ring is full.
2421 */
2422static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Andiry Xu7e393a82011-09-23 14:19:54 -07002423 u32 ep_state, unsigned int num_trbs, bool isoc, gfp_t mem_flags)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002424{
2425 /* Make sure the endpoint has been added to xHC schedule */
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002426 switch (ep_state) {
2427 case EP_STATE_DISABLED:
2428 /*
2429 * USB core changed config/interfaces without notifying us,
2430 * or hardware is reporting the wrong state.
2431 */
2432 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2433 return -ENOENT;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002434 case EP_STATE_ERROR:
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002435 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002436 /* FIXME event handling code for error needs to clear it */
2437 /* XXX not sure if this should be -ENOENT or not */
2438 return -EINVAL;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002439 case EP_STATE_HALTED:
2440 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002441 case EP_STATE_STOPPED:
2442 case EP_STATE_RUNNING:
2443 break;
2444 default:
2445 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2446 /*
2447 * FIXME issue Configure Endpoint command to try to get the HC
2448 * back into a known state.
2449 */
2450 return -EINVAL;
2451 }
2452 if (!room_on_ring(xhci, ep_ring, num_trbs)) {
2453 /* FIXME allocate more room */
2454 xhci_err(xhci, "ERROR no room on ep ring\n");
2455 return -ENOMEM;
2456 }
John Youn6c12db92010-05-10 15:33:00 -07002457
2458 if (enqueue_is_link_trb(ep_ring)) {
2459 struct xhci_ring *ring = ep_ring;
2460 union xhci_trb *next;
John Youn6c12db92010-05-10 15:33:00 -07002461
John Youn6c12db92010-05-10 15:33:00 -07002462 next = ring->enqueue;
2463
2464 while (last_trb(xhci, ring, ring->enq_seg, next)) {
Andiry Xu7e393a82011-09-23 14:19:54 -07002465 /* If we're not dealing with 0.95 hardware or isoc rings
2466 * on AMD 0.96 host, clear the chain bit.
John Youn6c12db92010-05-10 15:33:00 -07002467 */
Andiry Xu7e393a82011-09-23 14:19:54 -07002468 if (!xhci_link_trb_quirk(xhci) && !(isoc &&
2469 (xhci->quirks & XHCI_AMD_0x96_HOST)))
Matt Evans28ccd292011-03-29 13:40:46 +11002470 next->link.control &= cpu_to_le32(~TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002471 else
Matt Evans28ccd292011-03-29 13:40:46 +11002472 next->link.control |= cpu_to_le32(TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002473
2474 wmb();
Matt Evansf5960b62011-06-01 10:22:55 +10002475 next->link.control ^= cpu_to_le32(TRB_CYCLE);
John Youn6c12db92010-05-10 15:33:00 -07002476
2477 /* Toggle the cycle bit after the last ring segment. */
2478 if (last_trb_on_last_seg(xhci, ring, ring->enq_seg, next)) {
2479 ring->cycle_state = (ring->cycle_state ? 0 : 1);
2480 if (!in_interrupt()) {
2481 xhci_dbg(xhci, "queue_trb: Toggle cycle "
2482 "state for ring %p = %i\n",
2483 ring, (unsigned int)ring->cycle_state);
2484 }
2485 }
2486 ring->enq_seg = ring->enq_seg->next;
2487 ring->enqueue = ring->enq_seg->trbs;
2488 next = ring->enqueue;
2489 }
2490 }
2491
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002492 return 0;
2493}
2494
Sarah Sharp23e3be12009-04-29 19:05:20 -07002495static int prepare_transfer(struct xhci_hcd *xhci,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002496 struct xhci_virt_device *xdev,
2497 unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002498 unsigned int stream_id,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002499 unsigned int num_trbs,
2500 struct urb *urb,
Andiry Xu8e51adc2010-07-22 15:23:31 -07002501 unsigned int td_index,
Andiry Xu7e393a82011-09-23 14:19:54 -07002502 bool isoc,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002503 gfp_t mem_flags)
2504{
2505 int ret;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002506 struct urb_priv *urb_priv;
2507 struct xhci_td *td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002508 struct xhci_ring *ep_ring;
John Yound115b042009-07-27 12:05:15 -07002509 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002510
2511 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2512 if (!ep_ring) {
2513 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2514 stream_id);
2515 return -EINVAL;
2516 }
2517
2518 ret = prepare_ring(xhci, ep_ring,
Matt Evans28ccd292011-03-29 13:40:46 +11002519 le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu7e393a82011-09-23 14:19:54 -07002520 num_trbs, isoc, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002521 if (ret)
2522 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002523
Andiry Xu8e51adc2010-07-22 15:23:31 -07002524 urb_priv = urb->hcpriv;
2525 td = urb_priv->td[td_index];
2526
2527 INIT_LIST_HEAD(&td->td_list);
2528 INIT_LIST_HEAD(&td->cancelled_td_list);
2529
2530 if (td_index == 0) {
Sarah Sharp214f76f2010-10-26 11:22:02 -07002531 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07002532 if (unlikely(ret))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002533 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002534 }
2535
Andiry Xu8e51adc2010-07-22 15:23:31 -07002536 td->urb = urb;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002537 /* Add this TD to the tail of the endpoint ring's TD list */
Andiry Xu8e51adc2010-07-22 15:23:31 -07002538 list_add_tail(&td->td_list, &ep_ring->td_list);
2539 td->start_seg = ep_ring->enq_seg;
2540 td->first_trb = ep_ring->enqueue;
2541
2542 urb_priv->td[td_index] = td;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002543
2544 return 0;
2545}
2546
Sarah Sharp23e3be12009-04-29 19:05:20 -07002547static unsigned int count_sg_trbs_needed(struct xhci_hcd *xhci, struct urb *urb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002548{
2549 int num_sgs, num_trbs, running_total, temp, i;
2550 struct scatterlist *sg;
2551
2552 sg = NULL;
Clemens Ladischbc677d52011-12-03 23:41:31 +01002553 num_sgs = urb->num_mapped_sgs;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002554 temp = urb->transfer_buffer_length;
2555
2556 xhci_dbg(xhci, "count sg list trbs: \n");
2557 num_trbs = 0;
Matthew Wilcox910f8d02010-05-01 12:20:01 -06002558 for_each_sg(urb->sg, sg, num_sgs, i) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002559 unsigned int previous_total_trbs = num_trbs;
2560 unsigned int len = sg_dma_len(sg);
2561
2562 /* Scatter gather list entries may cross 64KB boundaries */
2563 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002564 (sg_dma_address(sg) & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08002565 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002566 if (running_total != 0)
2567 num_trbs++;
2568
2569 /* How many more 64KB chunks to transfer, how many more TRBs? */
Paul Zimmermanbcd2fde2011-02-12 14:07:57 -08002570 while (running_total < sg_dma_len(sg) && running_total < temp) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002571 num_trbs++;
2572 running_total += TRB_MAX_BUFF_SIZE;
2573 }
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002574 xhci_dbg(xhci, " sg #%d: dma = %#llx, len = %#x (%d), num_trbs = %d\n",
2575 i, (unsigned long long)sg_dma_address(sg),
2576 len, len, num_trbs - previous_total_trbs);
Sarah Sharp8a96c052009-04-27 19:59:19 -07002577
2578 len = min_t(int, len, temp);
2579 temp -= len;
2580 if (temp == 0)
2581 break;
2582 }
2583 xhci_dbg(xhci, "\n");
2584 if (!in_interrupt())
Andiry Xuf2c565e2010-12-20 17:12:24 +08002585 xhci_dbg(xhci, "ep %#x - urb len = %d, sglist used, "
2586 "num_trbs = %d\n",
Sarah Sharp8a96c052009-04-27 19:59:19 -07002587 urb->ep->desc.bEndpointAddress,
2588 urb->transfer_buffer_length,
2589 num_trbs);
2590 return num_trbs;
2591}
2592
Sarah Sharp23e3be12009-04-29 19:05:20 -07002593static void check_trb_math(struct urb *urb, int num_trbs, int running_total)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002594{
2595 if (num_trbs != 0)
Paul Zimmermana2490182011-02-12 14:06:44 -08002596 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated number of "
Sarah Sharp8a96c052009-04-27 19:59:19 -07002597 "TRBs, %d left\n", __func__,
2598 urb->ep->desc.bEndpointAddress, num_trbs);
2599 if (running_total != urb->transfer_buffer_length)
Paul Zimmermana2490182011-02-12 14:06:44 -08002600 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
Sarah Sharp8a96c052009-04-27 19:59:19 -07002601 "queued %#x (%d), asked for %#x (%d)\n",
2602 __func__,
2603 urb->ep->desc.bEndpointAddress,
2604 running_total, running_total,
2605 urb->transfer_buffer_length,
2606 urb->transfer_buffer_length);
2607}
2608
Sarah Sharp23e3be12009-04-29 19:05:20 -07002609static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002610 unsigned int ep_index, unsigned int stream_id, int start_cycle,
Andiry Xue1eab2e2011-01-04 16:30:39 -08002611 struct xhci_generic_trb *start_trb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002612{
Sarah Sharp8a96c052009-04-27 19:59:19 -07002613 /*
2614 * Pass all the TRBs to the hardware at once and make sure this write
2615 * isn't reordered.
2616 */
2617 wmb();
Andiry Xu50f7b522010-12-20 15:09:34 +08002618 if (start_cycle)
Matt Evans28ccd292011-03-29 13:40:46 +11002619 start_trb->field[3] |= cpu_to_le32(start_cycle);
Andiry Xu50f7b522010-12-20 15:09:34 +08002620 else
Matt Evans28ccd292011-03-29 13:40:46 +11002621 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
Andiry Xube88fe42010-10-14 07:22:57 -07002622 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
Sarah Sharp8a96c052009-04-27 19:59:19 -07002623}
2624
Sarah Sharp624defa2009-09-02 12:14:28 -07002625/*
2626 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
2627 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
2628 * (comprised of sg list entries) can take several service intervals to
2629 * transmit.
2630 */
2631int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
2632 struct urb *urb, int slot_id, unsigned int ep_index)
2633{
2634 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci,
2635 xhci->devs[slot_id]->out_ctx, ep_index);
2636 int xhci_interval;
2637 int ep_interval;
2638
Matt Evans28ccd292011-03-29 13:40:46 +11002639 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Sarah Sharp624defa2009-09-02 12:14:28 -07002640 ep_interval = urb->interval;
2641 /* Convert to microframes */
2642 if (urb->dev->speed == USB_SPEED_LOW ||
2643 urb->dev->speed == USB_SPEED_FULL)
2644 ep_interval *= 8;
2645 /* FIXME change this to a warning and a suggestion to use the new API
2646 * to set the polling interval (once the API is added).
2647 */
2648 if (xhci_interval != ep_interval) {
Andiry Xu7961acd2010-12-20 17:14:20 +08002649 if (printk_ratelimit())
Sarah Sharp624defa2009-09-02 12:14:28 -07002650 dev_dbg(&urb->dev->dev, "Driver uses different interval"
2651 " (%d microframe%s) than xHCI "
2652 "(%d microframe%s)\n",
2653 ep_interval,
2654 ep_interval == 1 ? "" : "s",
2655 xhci_interval,
2656 xhci_interval == 1 ? "" : "s");
2657 urb->interval = xhci_interval;
2658 /* Convert back to frames for LS/FS devices */
2659 if (urb->dev->speed == USB_SPEED_LOW ||
2660 urb->dev->speed == USB_SPEED_FULL)
2661 urb->interval /= 8;
2662 }
2663 return xhci_queue_bulk_tx(xhci, GFP_ATOMIC, urb, slot_id, ep_index);
2664}
2665
Sarah Sharp04dd9502009-11-11 10:28:30 -08002666/*
2667 * The TD size is the number of bytes remaining in the TD (including this TRB),
2668 * right shifted by 10.
2669 * It must fit in bits 21:17, so it can't be bigger than 31.
2670 */
2671static u32 xhci_td_remainder(unsigned int remainder)
2672{
2673 u32 max = (1 << (21 - 17 + 1)) - 1;
2674
2675 if ((remainder >> 10) >= max)
2676 return max << 17;
2677 else
2678 return (remainder >> 10) << 17;
2679}
2680
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002681/*
2682 * For xHCI 1.0 host controllers, TD size is the number of packets remaining in
2683 * the TD (*not* including this TRB).
2684 *
2685 * Total TD packet count = total_packet_count =
2686 * roundup(TD size in bytes / wMaxPacketSize)
2687 *
2688 * Packets transferred up to and including this TRB = packets_transferred =
2689 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
2690 *
2691 * TD size = total_packet_count - packets_transferred
2692 *
2693 * It must fit in bits 21:17, so it can't be bigger than 31.
2694 */
2695
2696static u32 xhci_v1_0_td_remainder(int running_total, int trb_buff_len,
2697 unsigned int total_packet_count, struct urb *urb)
2698{
2699 int packets_transferred;
2700
Sarah Sharp48df4a62011-08-12 10:23:01 -07002701 /* One TRB with a zero-length data packet. */
2702 if (running_total == 0 && trb_buff_len == 0)
2703 return 0;
2704
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002705 /* All the TRB queueing functions don't count the current TRB in
2706 * running_total.
2707 */
2708 packets_transferred = (running_total + trb_buff_len) /
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07002709 usb_endpoint_maxp(&urb->ep->desc);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002710
2711 return xhci_td_remainder(total_packet_count - packets_transferred);
2712}
2713
Sarah Sharp23e3be12009-04-29 19:05:20 -07002714static int queue_bulk_sg_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharp8a96c052009-04-27 19:59:19 -07002715 struct urb *urb, int slot_id, unsigned int ep_index)
2716{
2717 struct xhci_ring *ep_ring;
2718 unsigned int num_trbs;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002719 struct urb_priv *urb_priv;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002720 struct xhci_td *td;
2721 struct scatterlist *sg;
2722 int num_sgs;
2723 int trb_buff_len, this_sg_len, running_total;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002724 unsigned int total_packet_count;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002725 bool first_trb;
2726 u64 addr;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002727 bool more_trbs_coming;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002728
2729 struct xhci_generic_trb *start_trb;
2730 int start_cycle;
2731
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002732 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
2733 if (!ep_ring)
2734 return -EINVAL;
2735
Sarah Sharp8a96c052009-04-27 19:59:19 -07002736 num_trbs = count_sg_trbs_needed(xhci, urb);
Clemens Ladischbc677d52011-12-03 23:41:31 +01002737 num_sgs = urb->num_mapped_sgs;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002738 total_packet_count = roundup(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07002739 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp8a96c052009-04-27 19:59:19 -07002740
Sarah Sharp23e3be12009-04-29 19:05:20 -07002741 trb_buff_len = prepare_transfer(xhci, xhci->devs[slot_id],
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002742 ep_index, urb->stream_id,
Andiry Xu7e393a82011-09-23 14:19:54 -07002743 num_trbs, urb, 0, false, mem_flags);
Sarah Sharp8a96c052009-04-27 19:59:19 -07002744 if (trb_buff_len < 0)
2745 return trb_buff_len;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002746
2747 urb_priv = urb->hcpriv;
2748 td = urb_priv->td[0];
2749
Sarah Sharp8a96c052009-04-27 19:59:19 -07002750 /*
2751 * Don't give the first TRB to the hardware (by toggling the cycle bit)
2752 * until we've finished creating all the other TRBs. The ring's cycle
2753 * state may change as we enqueue the other TRBs, so save it too.
2754 */
2755 start_trb = &ep_ring->enqueue->generic;
2756 start_cycle = ep_ring->cycle_state;
2757
2758 running_total = 0;
2759 /*
2760 * How much data is in the first TRB?
2761 *
2762 * There are three forces at work for TRB buffer pointers and lengths:
2763 * 1. We don't want to walk off the end of this sg-list entry buffer.
2764 * 2. The transfer length that the driver requested may be smaller than
2765 * the amount of memory allocated for this scatter-gather list.
2766 * 3. TRBs buffers can't cross 64KB boundaries.
2767 */
Matthew Wilcox910f8d02010-05-01 12:20:01 -06002768 sg = urb->sg;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002769 addr = (u64) sg_dma_address(sg);
2770 this_sg_len = sg_dma_len(sg);
Paul Zimmermana2490182011-02-12 14:06:44 -08002771 trb_buff_len = TRB_MAX_BUFF_SIZE - (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07002772 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
2773 if (trb_buff_len > urb->transfer_buffer_length)
2774 trb_buff_len = urb->transfer_buffer_length;
2775 xhci_dbg(xhci, "First length to xfer from 1st sglist entry = %u\n",
2776 trb_buff_len);
2777
2778 first_trb = true;
2779 /* Queue the first TRB, even if it's zero-length */
2780 do {
2781 u32 field = 0;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002782 u32 length_field = 0;
Sarah Sharp04dd9502009-11-11 10:28:30 -08002783 u32 remainder = 0;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002784
2785 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08002786 if (first_trb) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002787 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08002788 if (start_cycle == 0)
2789 field |= 0x1;
2790 } else
Sarah Sharp8a96c052009-04-27 19:59:19 -07002791 field |= ep_ring->cycle_state;
2792
2793 /* Chain all the TRBs together; clear the chain bit in the last
2794 * TRB to indicate it's the last TRB in the chain.
2795 */
2796 if (num_trbs > 1) {
2797 field |= TRB_CHAIN;
2798 } else {
2799 /* FIXME - add check for ZERO_PACKET flag before this */
2800 td->last_trb = ep_ring->enqueue;
2801 field |= TRB_IOC;
2802 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07002803
2804 /* Only set interrupt on short packet for IN endpoints */
2805 if (usb_urb_dir_in(urb))
2806 field |= TRB_ISP;
2807
Sarah Sharp8a96c052009-04-27 19:59:19 -07002808 xhci_dbg(xhci, " sg entry: dma = %#x, len = %#x (%d), "
2809 "64KB boundary at %#x, end dma = %#x\n",
2810 (unsigned int) addr, trb_buff_len, trb_buff_len,
2811 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
2812 (unsigned int) addr + trb_buff_len);
2813 if (TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002814 (addr & (TRB_MAX_BUFF_SIZE - 1)) < trb_buff_len) {
Sarah Sharp8a96c052009-04-27 19:59:19 -07002815 xhci_warn(xhci, "WARN: sg dma xfer crosses 64KB boundaries!\n");
2816 xhci_dbg(xhci, "Next boundary at %#x, end dma = %#x\n",
2817 (unsigned int) (addr + TRB_MAX_BUFF_SIZE) & ~(TRB_MAX_BUFF_SIZE - 1),
2818 (unsigned int) addr + trb_buff_len);
2819 }
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002820
2821 /* Set the TRB length, TD size, and interrupter fields. */
2822 if (xhci->hci_version < 0x100) {
2823 remainder = xhci_td_remainder(
2824 urb->transfer_buffer_length -
2825 running_total);
2826 } else {
2827 remainder = xhci_v1_0_td_remainder(running_total,
2828 trb_buff_len, total_packet_count, urb);
2829 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002830 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08002831 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002832 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002833
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002834 if (num_trbs > 1)
2835 more_trbs_coming = true;
2836 else
2837 more_trbs_coming = false;
Andiry Xu7e393a82011-09-23 14:19:54 -07002838 queue_trb(xhci, ep_ring, false, more_trbs_coming, false,
Sarah Sharp8e595a52009-07-27 12:03:31 -07002839 lower_32_bits(addr),
2840 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002841 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07002842 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharp8a96c052009-04-27 19:59:19 -07002843 --num_trbs;
2844 running_total += trb_buff_len;
2845
2846 /* Calculate length for next transfer --
2847 * Are we done queueing all the TRBs for this sg entry?
2848 */
2849 this_sg_len -= trb_buff_len;
2850 if (this_sg_len == 0) {
2851 --num_sgs;
2852 if (num_sgs == 0)
2853 break;
2854 sg = sg_next(sg);
2855 addr = (u64) sg_dma_address(sg);
2856 this_sg_len = sg_dma_len(sg);
2857 } else {
2858 addr += trb_buff_len;
2859 }
2860
2861 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002862 (addr & (TRB_MAX_BUFF_SIZE - 1));
Sarah Sharp8a96c052009-04-27 19:59:19 -07002863 trb_buff_len = min_t(int, trb_buff_len, this_sg_len);
2864 if (running_total + trb_buff_len > urb->transfer_buffer_length)
2865 trb_buff_len =
2866 urb->transfer_buffer_length - running_total;
2867 } while (running_total < urb->transfer_buffer_length);
2868
2869 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002870 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08002871 start_cycle, start_trb);
Sarah Sharp8a96c052009-04-27 19:59:19 -07002872 return 0;
2873}
2874
Sarah Sharpb10de142009-04-27 19:58:50 -07002875/* This is very similar to what ehci-q.c qtd_fill() does */
Sarah Sharp23e3be12009-04-29 19:05:20 -07002876int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpb10de142009-04-27 19:58:50 -07002877 struct urb *urb, int slot_id, unsigned int ep_index)
2878{
2879 struct xhci_ring *ep_ring;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002880 struct urb_priv *urb_priv;
Sarah Sharpb10de142009-04-27 19:58:50 -07002881 struct xhci_td *td;
2882 int num_trbs;
2883 struct xhci_generic_trb *start_trb;
2884 bool first_trb;
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002885 bool more_trbs_coming;
Sarah Sharpb10de142009-04-27 19:58:50 -07002886 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002887 u32 field, length_field;
Sarah Sharpb10de142009-04-27 19:58:50 -07002888
2889 int running_total, trb_buff_len, ret;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002890 unsigned int total_packet_count;
Sarah Sharpb10de142009-04-27 19:58:50 -07002891 u64 addr;
2892
Alan Sternff9c8952010-04-02 13:27:28 -04002893 if (urb->num_sgs)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002894 return queue_bulk_sg_tx(xhci, mem_flags, urb, slot_id, ep_index);
2895
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002896 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
2897 if (!ep_ring)
2898 return -EINVAL;
Sarah Sharpb10de142009-04-27 19:58:50 -07002899
2900 num_trbs = 0;
2901 /* How much data is (potentially) left before the 64KB boundary? */
2902 running_total = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002903 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
Paul Zimmerman58077952011-02-12 14:07:20 -08002904 running_total &= TRB_MAX_BUFF_SIZE - 1;
Sarah Sharpb10de142009-04-27 19:58:50 -07002905
2906 /* If there's some data on this 64KB chunk, or we have to send a
2907 * zero-length transfer, we need at least one TRB
2908 */
2909 if (running_total != 0 || urb->transfer_buffer_length == 0)
2910 num_trbs++;
2911 /* How many more 64KB chunks to transfer, how many more TRBs? */
2912 while (running_total < urb->transfer_buffer_length) {
2913 num_trbs++;
2914 running_total += TRB_MAX_BUFF_SIZE;
2915 }
2916 /* FIXME: this doesn't deal with URB_ZERO_PACKET - need one more */
2917
2918 if (!in_interrupt())
Andiry Xuf2c565e2010-12-20 17:12:24 +08002919 xhci_dbg(xhci, "ep %#x - urb len = %#x (%d), "
2920 "addr = %#llx, num_trbs = %d\n",
Sarah Sharpb10de142009-04-27 19:58:50 -07002921 urb->ep->desc.bEndpointAddress,
Sarah Sharp8a96c052009-04-27 19:59:19 -07002922 urb->transfer_buffer_length,
2923 urb->transfer_buffer_length,
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07002924 (unsigned long long)urb->transfer_dma,
Sarah Sharpb10de142009-04-27 19:58:50 -07002925 num_trbs);
Sarah Sharp8a96c052009-04-27 19:59:19 -07002926
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002927 ret = prepare_transfer(xhci, xhci->devs[slot_id],
2928 ep_index, urb->stream_id,
Andiry Xu7e393a82011-09-23 14:19:54 -07002929 num_trbs, urb, 0, false, mem_flags);
Sarah Sharpb10de142009-04-27 19:58:50 -07002930 if (ret < 0)
2931 return ret;
2932
Andiry Xu8e51adc2010-07-22 15:23:31 -07002933 urb_priv = urb->hcpriv;
2934 td = urb_priv->td[0];
2935
Sarah Sharpb10de142009-04-27 19:58:50 -07002936 /*
2937 * Don't give the first TRB to the hardware (by toggling the cycle bit)
2938 * until we've finished creating all the other TRBs. The ring's cycle
2939 * state may change as we enqueue the other TRBs, so save it too.
2940 */
2941 start_trb = &ep_ring->enqueue->generic;
2942 start_cycle = ep_ring->cycle_state;
2943
2944 running_total = 0;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002945 total_packet_count = roundup(urb->transfer_buffer_length,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07002946 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharpb10de142009-04-27 19:58:50 -07002947 /* How much data is in the first TRB? */
2948 addr = (u64) urb->transfer_dma;
2949 trb_buff_len = TRB_MAX_BUFF_SIZE -
Paul Zimmermana2490182011-02-12 14:06:44 -08002950 (urb->transfer_dma & (TRB_MAX_BUFF_SIZE - 1));
2951 if (trb_buff_len > urb->transfer_buffer_length)
Sarah Sharpb10de142009-04-27 19:58:50 -07002952 trb_buff_len = urb->transfer_buffer_length;
2953
2954 first_trb = true;
2955
2956 /* Queue the first TRB, even if it's zero-length */
2957 do {
Sarah Sharp04dd9502009-11-11 10:28:30 -08002958 u32 remainder = 0;
Sarah Sharpb10de142009-04-27 19:58:50 -07002959 field = 0;
2960
2961 /* Don't change the cycle bit of the first TRB until later */
Andiry Xu50f7b522010-12-20 15:09:34 +08002962 if (first_trb) {
Sarah Sharpb10de142009-04-27 19:58:50 -07002963 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08002964 if (start_cycle == 0)
2965 field |= 0x1;
2966 } else
Sarah Sharpb10de142009-04-27 19:58:50 -07002967 field |= ep_ring->cycle_state;
2968
2969 /* Chain all the TRBs together; clear the chain bit in the last
2970 * TRB to indicate it's the last TRB in the chain.
2971 */
2972 if (num_trbs > 1) {
2973 field |= TRB_CHAIN;
2974 } else {
2975 /* FIXME - add check for ZERO_PACKET flag before this */
2976 td->last_trb = ep_ring->enqueue;
2977 field |= TRB_IOC;
2978 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07002979
2980 /* Only set interrupt on short packet for IN endpoints */
2981 if (usb_urb_dir_in(urb))
2982 field |= TRB_ISP;
2983
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002984 /* Set the TRB length, TD size, and interrupter fields. */
2985 if (xhci->hci_version < 0x100) {
2986 remainder = xhci_td_remainder(
2987 urb->transfer_buffer_length -
2988 running_total);
2989 } else {
2990 remainder = xhci_v1_0_td_remainder(running_total,
2991 trb_buff_len, total_packet_count, urb);
2992 }
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002993 length_field = TRB_LEN(trb_buff_len) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08002994 remainder |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07002995 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002996
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002997 if (num_trbs > 1)
2998 more_trbs_coming = true;
2999 else
3000 more_trbs_coming = false;
Andiry Xu7e393a82011-09-23 14:19:54 -07003001 queue_trb(xhci, ep_ring, false, more_trbs_coming, false,
Sarah Sharp8e595a52009-07-27 12:03:31 -07003002 lower_32_bits(addr),
3003 upper_32_bits(addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003004 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003005 field | TRB_TYPE(TRB_NORMAL));
Sarah Sharpb10de142009-04-27 19:58:50 -07003006 --num_trbs;
3007 running_total += trb_buff_len;
3008
3009 /* Calculate length for next transfer */
3010 addr += trb_buff_len;
3011 trb_buff_len = urb->transfer_buffer_length - running_total;
3012 if (trb_buff_len > TRB_MAX_BUFF_SIZE)
3013 trb_buff_len = TRB_MAX_BUFF_SIZE;
3014 } while (running_total < urb->transfer_buffer_length);
3015
Sarah Sharp8a96c052009-04-27 19:59:19 -07003016 check_trb_math(urb, num_trbs, running_total);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003017 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003018 start_cycle, start_trb);
Sarah Sharpb10de142009-04-27 19:58:50 -07003019 return 0;
3020}
3021
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003022/* Caller must have locked xhci->lock */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003023int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003024 struct urb *urb, int slot_id, unsigned int ep_index)
3025{
3026 struct xhci_ring *ep_ring;
3027 int num_trbs;
3028 int ret;
3029 struct usb_ctrlrequest *setup;
3030 struct xhci_generic_trb *start_trb;
3031 int start_cycle;
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003032 u32 field, length_field;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003033 struct urb_priv *urb_priv;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003034 struct xhci_td *td;
3035
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003036 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3037 if (!ep_ring)
3038 return -EINVAL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003039
3040 /*
3041 * Need to copy setup packet into setup TRB, so we can't use the setup
3042 * DMA address.
3043 */
3044 if (!urb->setup_packet)
3045 return -EINVAL;
3046
3047 if (!in_interrupt())
3048 xhci_dbg(xhci, "Queueing ctrl tx for slot id %d, ep %d\n",
3049 slot_id, ep_index);
3050 /* 1 TRB for setup, 1 for status */
3051 num_trbs = 2;
3052 /*
3053 * Don't need to check if we need additional event data and normal TRBs,
3054 * since data in control transfers will never get bigger than 16MB
3055 * XXX: can we get a buffer that crosses 64KB boundaries?
3056 */
3057 if (urb->transfer_buffer_length > 0)
3058 num_trbs++;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003059 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3060 ep_index, urb->stream_id,
Andiry Xu7e393a82011-09-23 14:19:54 -07003061 num_trbs, urb, 0, false, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003062 if (ret < 0)
3063 return ret;
3064
Andiry Xu8e51adc2010-07-22 15:23:31 -07003065 urb_priv = urb->hcpriv;
3066 td = urb_priv->td[0];
3067
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003068 /*
3069 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3070 * until we've finished creating all the other TRBs. The ring's cycle
3071 * state may change as we enqueue the other TRBs, so save it too.
3072 */
3073 start_trb = &ep_ring->enqueue->generic;
3074 start_cycle = ep_ring->cycle_state;
3075
3076 /* Queue setup TRB - see section 6.4.1.2.1 */
3077 /* FIXME better way to translate setup_packet into two u32 fields? */
3078 setup = (struct usb_ctrlrequest *) urb->setup_packet;
Andiry Xu50f7b522010-12-20 15:09:34 +08003079 field = 0;
3080 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3081 if (start_cycle == 0)
3082 field |= 0x1;
Andiry Xub83cdc82011-05-05 18:13:56 +08003083
3084 /* xHCI 1.0 6.4.1.2.1: Transfer Type field */
3085 if (xhci->hci_version == 0x100) {
3086 if (urb->transfer_buffer_length > 0) {
3087 if (setup->bRequestType & USB_DIR_IN)
3088 field |= TRB_TX_TYPE(TRB_DATA_IN);
3089 else
3090 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3091 }
3092 }
3093
Andiry Xu7e393a82011-09-23 14:19:54 -07003094 queue_trb(xhci, ep_ring, false, true, false,
Matt Evans28ccd292011-03-29 13:40:46 +11003095 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3096 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3097 TRB_LEN(8) | TRB_INTR_TARGET(0),
3098 /* Immediate data in pointer */
3099 field);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003100
3101 /* If there's data, queue data TRBs */
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003102 /* Only set interrupt on short packet for IN endpoints */
3103 if (usb_urb_dir_in(urb))
3104 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3105 else
3106 field = TRB_TYPE(TRB_DATA);
3107
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003108 length_field = TRB_LEN(urb->transfer_buffer_length) |
Sarah Sharp04dd9502009-11-11 10:28:30 -08003109 xhci_td_remainder(urb->transfer_buffer_length) |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003110 TRB_INTR_TARGET(0);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003111 if (urb->transfer_buffer_length > 0) {
3112 if (setup->bRequestType & USB_DIR_IN)
3113 field |= TRB_DIR_IN;
Andiry Xu7e393a82011-09-23 14:19:54 -07003114 queue_trb(xhci, ep_ring, false, true, false,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003115 lower_32_bits(urb->transfer_dma),
3116 upper_32_bits(urb->transfer_dma),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003117 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003118 field | ep_ring->cycle_state);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003119 }
3120
3121 /* Save the DMA address of the last TRB in the TD */
3122 td->last_trb = ep_ring->enqueue;
3123
3124 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3125 /* If the device sent data, the status stage is an OUT transfer */
3126 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3127 field = 0;
3128 else
3129 field = TRB_DIR_IN;
Andiry Xu7e393a82011-09-23 14:19:54 -07003130 queue_trb(xhci, ep_ring, false, false, false,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003131 0,
3132 0,
3133 TRB_INTR_TARGET(0),
3134 /* Event on completion */
3135 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3136
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003137 giveback_first_trb(xhci, slot_id, ep_index, 0,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003138 start_cycle, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003139 return 0;
3140}
3141
Andiry Xu04e51902010-07-22 15:23:39 -07003142static int count_isoc_trbs_needed(struct xhci_hcd *xhci,
3143 struct urb *urb, int i)
3144{
3145 int num_trbs = 0;
Sarah Sharp48df4a62011-08-12 10:23:01 -07003146 u64 addr, td_len;
Andiry Xu04e51902010-07-22 15:23:39 -07003147
3148 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3149 td_len = urb->iso_frame_desc[i].length;
3150
Sarah Sharp48df4a62011-08-12 10:23:01 -07003151 num_trbs = DIV_ROUND_UP(td_len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3152 TRB_MAX_BUFF_SIZE);
3153 if (num_trbs == 0)
Andiry Xu04e51902010-07-22 15:23:39 -07003154 num_trbs++;
3155
Andiry Xu04e51902010-07-22 15:23:39 -07003156 return num_trbs;
3157}
3158
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003159/*
3160 * The transfer burst count field of the isochronous TRB defines the number of
3161 * bursts that are required to move all packets in this TD. Only SuperSpeed
3162 * devices can burst up to bMaxBurst number of packets per service interval.
3163 * This field is zero based, meaning a value of zero in the field means one
3164 * burst. Basically, for everything but SuperSpeed devices, this field will be
3165 * zero. Only xHCI 1.0 host controllers support this field.
3166 */
3167static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
3168 struct usb_device *udev,
3169 struct urb *urb, unsigned int total_packet_count)
3170{
3171 unsigned int max_burst;
3172
3173 if (xhci->hci_version < 0x100 || udev->speed != USB_SPEED_SUPER)
3174 return 0;
3175
3176 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3177 return roundup(total_packet_count, max_burst + 1) - 1;
3178}
3179
Sarah Sharpb61d3782011-04-19 17:43:33 -07003180/*
3181 * Returns the number of packets in the last "burst" of packets. This field is
3182 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3183 * the last burst packet count is equal to the total number of packets in the
3184 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3185 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3186 * contain 1 to (bMaxBurst + 1) packets.
3187 */
3188static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
3189 struct usb_device *udev,
3190 struct urb *urb, unsigned int total_packet_count)
3191{
3192 unsigned int max_burst;
3193 unsigned int residue;
3194
3195 if (xhci->hci_version < 0x100)
3196 return 0;
3197
3198 switch (udev->speed) {
3199 case USB_SPEED_SUPER:
3200 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3201 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3202 residue = total_packet_count % (max_burst + 1);
3203 /* If residue is zero, the last burst contains (max_burst + 1)
3204 * number of packets, but the TLBPC field is zero-based.
3205 */
3206 if (residue == 0)
3207 return max_burst;
3208 return residue - 1;
3209 default:
3210 if (total_packet_count == 0)
3211 return 0;
3212 return total_packet_count - 1;
3213 }
3214}
3215
Andiry Xu04e51902010-07-22 15:23:39 -07003216/* This is for isoc transfer */
3217static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3218 struct urb *urb, int slot_id, unsigned int ep_index)
3219{
3220 struct xhci_ring *ep_ring;
3221 struct urb_priv *urb_priv;
3222 struct xhci_td *td;
3223 int num_tds, trbs_per_td;
3224 struct xhci_generic_trb *start_trb;
3225 bool first_trb;
3226 int start_cycle;
3227 u32 field, length_field;
3228 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3229 u64 start_addr, addr;
3230 int i, j;
Andiry Xu47cbf692010-12-20 14:49:48 +08003231 bool more_trbs_coming;
Andiry Xu04e51902010-07-22 15:23:39 -07003232
3233 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3234
3235 num_tds = urb->number_of_packets;
3236 if (num_tds < 1) {
3237 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3238 return -EINVAL;
3239 }
3240
3241 if (!in_interrupt())
Andiry Xuf2c565e2010-12-20 17:12:24 +08003242 xhci_dbg(xhci, "ep %#x - urb len = %#x (%d),"
Andiry Xu04e51902010-07-22 15:23:39 -07003243 " addr = %#llx, num_tds = %d\n",
3244 urb->ep->desc.bEndpointAddress,
3245 urb->transfer_buffer_length,
3246 urb->transfer_buffer_length,
3247 (unsigned long long)urb->transfer_dma,
3248 num_tds);
3249
3250 start_addr = (u64) urb->transfer_dma;
3251 start_trb = &ep_ring->enqueue->generic;
3252 start_cycle = ep_ring->cycle_state;
3253
Sarah Sharp522989a2011-07-29 12:44:32 -07003254 urb_priv = urb->hcpriv;
Andiry Xu04e51902010-07-22 15:23:39 -07003255 /* Queue the first TRB, even if it's zero-length */
3256 for (i = 0; i < num_tds; i++) {
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003257 unsigned int total_packet_count;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003258 unsigned int burst_count;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003259 unsigned int residue;
Andiry Xu04e51902010-07-22 15:23:39 -07003260
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003261 first_trb = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003262 running_total = 0;
3263 addr = start_addr + urb->iso_frame_desc[i].offset;
3264 td_len = urb->iso_frame_desc[i].length;
3265 td_remain_len = td_len;
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003266 total_packet_count = roundup(td_len,
Kuninori Morimoto29cc8892011-08-23 03:12:03 -07003267 usb_endpoint_maxp(&urb->ep->desc));
Sarah Sharp48df4a62011-08-12 10:23:01 -07003268 /* A zero-length transfer still involves at least one packet. */
3269 if (total_packet_count == 0)
3270 total_packet_count++;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003271 burst_count = xhci_get_burst_count(xhci, urb->dev, urb,
3272 total_packet_count);
Sarah Sharpb61d3782011-04-19 17:43:33 -07003273 residue = xhci_get_last_burst_packet_count(xhci,
3274 urb->dev, urb, total_packet_count);
Andiry Xu04e51902010-07-22 15:23:39 -07003275
3276 trbs_per_td = count_isoc_trbs_needed(xhci, urb, i);
3277
3278 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
Andiry Xu7e393a82011-09-23 14:19:54 -07003279 urb->stream_id, trbs_per_td, urb, i, true,
3280 mem_flags);
Sarah Sharp522989a2011-07-29 12:44:32 -07003281 if (ret < 0) {
3282 if (i == 0)
3283 return ret;
3284 goto cleanup;
3285 }
Andiry Xu04e51902010-07-22 15:23:39 -07003286
Andiry Xu04e51902010-07-22 15:23:39 -07003287 td = urb_priv->td[i];
Andiry Xu04e51902010-07-22 15:23:39 -07003288 for (j = 0; j < trbs_per_td; j++) {
3289 u32 remainder = 0;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003290 field = TRB_TBC(burst_count) | TRB_TLBPC(residue);
Andiry Xu04e51902010-07-22 15:23:39 -07003291
3292 if (first_trb) {
3293 /* Queue the isoc TRB */
3294 field |= TRB_TYPE(TRB_ISOC);
3295 /* Assume URB_ISO_ASAP is set */
3296 field |= TRB_SIA;
Andiry Xu50f7b522010-12-20 15:09:34 +08003297 if (i == 0) {
3298 if (start_cycle == 0)
3299 field |= 0x1;
3300 } else
Andiry Xu04e51902010-07-22 15:23:39 -07003301 field |= ep_ring->cycle_state;
3302 first_trb = false;
3303 } else {
3304 /* Queue other normal TRBs */
3305 field |= TRB_TYPE(TRB_NORMAL);
3306 field |= ep_ring->cycle_state;
3307 }
3308
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003309 /* Only set interrupt on short packet for IN EPs */
3310 if (usb_urb_dir_in(urb))
3311 field |= TRB_ISP;
3312
Andiry Xu04e51902010-07-22 15:23:39 -07003313 /* Chain all the TRBs together; clear the chain bit in
3314 * the last TRB to indicate it's the last TRB in the
3315 * chain.
3316 */
3317 if (j < trbs_per_td - 1) {
3318 field |= TRB_CHAIN;
Andiry Xu47cbf692010-12-20 14:49:48 +08003319 more_trbs_coming = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003320 } else {
3321 td->last_trb = ep_ring->enqueue;
3322 field |= TRB_IOC;
Andiry Xuad106f22011-05-05 18:14:02 +08003323 if (xhci->hci_version == 0x100) {
3324 /* Set BEI bit except for the last td */
3325 if (i < num_tds - 1)
3326 field |= TRB_BEI;
3327 }
Andiry Xu47cbf692010-12-20 14:49:48 +08003328 more_trbs_coming = false;
Andiry Xu04e51902010-07-22 15:23:39 -07003329 }
3330
3331 /* Calculate TRB length */
3332 trb_buff_len = TRB_MAX_BUFF_SIZE -
3333 (addr & ((1 << TRB_MAX_BUFF_SHIFT) - 1));
3334 if (trb_buff_len > td_remain_len)
3335 trb_buff_len = td_remain_len;
3336
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003337 /* Set the TRB length, TD size, & interrupter fields. */
3338 if (xhci->hci_version < 0x100) {
3339 remainder = xhci_td_remainder(
3340 td_len - running_total);
3341 } else {
3342 remainder = xhci_v1_0_td_remainder(
3343 running_total, trb_buff_len,
3344 total_packet_count, urb);
3345 }
Andiry Xu04e51902010-07-22 15:23:39 -07003346 length_field = TRB_LEN(trb_buff_len) |
3347 remainder |
3348 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003349
Andiry Xu7e393a82011-09-23 14:19:54 -07003350 queue_trb(xhci, ep_ring, false, more_trbs_coming, true,
Andiry Xu04e51902010-07-22 15:23:39 -07003351 lower_32_bits(addr),
3352 upper_32_bits(addr),
3353 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003354 field);
Andiry Xu04e51902010-07-22 15:23:39 -07003355 running_total += trb_buff_len;
3356
3357 addr += trb_buff_len;
3358 td_remain_len -= trb_buff_len;
3359 }
3360
3361 /* Check TD length */
3362 if (running_total != td_len) {
3363 xhci_err(xhci, "ISOC TD length unmatch\n");
3364 return -EINVAL;
3365 }
3366 }
3367
Andiry Xuc41136b2011-03-22 17:08:14 +08003368 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3369 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3370 usb_amd_quirk_pll_disable();
3371 }
3372 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3373
Andiry Xue1eab2e2011-01-04 16:30:39 -08003374 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3375 start_cycle, start_trb);
Andiry Xu04e51902010-07-22 15:23:39 -07003376 return 0;
Sarah Sharp522989a2011-07-29 12:44:32 -07003377cleanup:
3378 /* Clean up a partially enqueued isoc transfer. */
3379
3380 for (i--; i >= 0; i--)
Sarah Sharp585df1d2011-08-02 15:43:40 -07003381 list_del_init(&urb_priv->td[i]->td_list);
Sarah Sharp522989a2011-07-29 12:44:32 -07003382
3383 /* Use the first TD as a temporary variable to turn the TDs we've queued
3384 * into No-ops with a software-owned cycle bit. That way the hardware
3385 * won't accidentally start executing bogus TDs when we partially
3386 * overwrite them. td->first_trb and td->start_seg are already set.
3387 */
3388 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3389 /* Every TRB except the first & last will have its cycle bit flipped. */
3390 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3391
3392 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3393 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3394 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3395 ep_ring->cycle_state = start_cycle;
3396 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3397 return ret;
Andiry Xu04e51902010-07-22 15:23:39 -07003398}
3399
3400/*
3401 * Check transfer ring to guarantee there is enough room for the urb.
3402 * Update ISO URB start_frame and interval.
3403 * Update interval as xhci_queue_intr_tx does. Just use xhci frame_index to
3404 * update the urb->start_frame by now.
3405 * Always assume URB_ISO_ASAP set, and NEVER use urb->start_frame as input.
3406 */
3407int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3408 struct urb *urb, int slot_id, unsigned int ep_index)
3409{
3410 struct xhci_virt_device *xdev;
3411 struct xhci_ring *ep_ring;
3412 struct xhci_ep_ctx *ep_ctx;
3413 int start_frame;
3414 int xhci_interval;
3415 int ep_interval;
3416 int num_tds, num_trbs, i;
3417 int ret;
3418
3419 xdev = xhci->devs[slot_id];
3420 ep_ring = xdev->eps[ep_index].ring;
3421 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3422
3423 num_trbs = 0;
3424 num_tds = urb->number_of_packets;
3425 for (i = 0; i < num_tds; i++)
3426 num_trbs += count_isoc_trbs_needed(xhci, urb, i);
3427
3428 /* Check the ring to guarantee there is enough room for the whole urb.
3429 * Do not insert any td of the urb to the ring if the check failed.
3430 */
Matt Evans28ccd292011-03-29 13:40:46 +11003431 ret = prepare_ring(xhci, ep_ring, le32_to_cpu(ep_ctx->ep_info) & EP_STATE_MASK,
Andiry Xu7e393a82011-09-23 14:19:54 -07003432 num_trbs, true, mem_flags);
Andiry Xu04e51902010-07-22 15:23:39 -07003433 if (ret)
3434 return ret;
3435
3436 start_frame = xhci_readl(xhci, &xhci->run_regs->microframe_index);
3437 start_frame &= 0x3fff;
3438
3439 urb->start_frame = start_frame;
3440 if (urb->dev->speed == USB_SPEED_LOW ||
3441 urb->dev->speed == USB_SPEED_FULL)
3442 urb->start_frame >>= 3;
3443
Matt Evans28ccd292011-03-29 13:40:46 +11003444 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Andiry Xu04e51902010-07-22 15:23:39 -07003445 ep_interval = urb->interval;
3446 /* Convert to microframes */
3447 if (urb->dev->speed == USB_SPEED_LOW ||
3448 urb->dev->speed == USB_SPEED_FULL)
3449 ep_interval *= 8;
3450 /* FIXME change this to a warning and a suggestion to use the new API
3451 * to set the polling interval (once the API is added).
3452 */
3453 if (xhci_interval != ep_interval) {
Andiry Xu7961acd2010-12-20 17:14:20 +08003454 if (printk_ratelimit())
Andiry Xu04e51902010-07-22 15:23:39 -07003455 dev_dbg(&urb->dev->dev, "Driver uses different interval"
3456 " (%d microframe%s) than xHCI "
3457 "(%d microframe%s)\n",
3458 ep_interval,
3459 ep_interval == 1 ? "" : "s",
3460 xhci_interval,
3461 xhci_interval == 1 ? "" : "s");
3462 urb->interval = xhci_interval;
3463 /* Convert back to frames for LS/FS devices */
3464 if (urb->dev->speed == USB_SPEED_LOW ||
3465 urb->dev->speed == USB_SPEED_FULL)
3466 urb->interval /= 8;
3467 }
3468 return xhci_queue_isoc_tx(xhci, GFP_ATOMIC, urb, slot_id, ep_index);
3469}
3470
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003471/**** Command Ring Operations ****/
3472
Sarah Sharp913a8a32009-09-04 10:53:13 -07003473/* Generic function for queueing a command TRB on the command ring.
3474 * Check to make sure there's room on the command ring for one command TRB.
3475 * Also check that there's room reserved for commands that must not fail.
3476 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3477 * then only check for the number of reserved spots.
3478 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3479 * because the command event handler may want to resubmit a failed command.
3480 */
3481static int queue_command(struct xhci_hcd *xhci, u32 field1, u32 field2,
3482 u32 field3, u32 field4, bool command_must_succeed)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003483{
Sarah Sharp913a8a32009-09-04 10:53:13 -07003484 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003485 int ret;
3486
Sarah Sharp913a8a32009-09-04 10:53:13 -07003487 if (!command_must_succeed)
3488 reserved_trbs++;
3489
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003490 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
Andiry Xu7e393a82011-09-23 14:19:54 -07003491 reserved_trbs, false, GFP_ATOMIC);
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003492 if (ret < 0) {
3493 xhci_err(xhci, "ERR: No room for command on command ring\n");
Sarah Sharp913a8a32009-09-04 10:53:13 -07003494 if (command_must_succeed)
3495 xhci_err(xhci, "ERR: Reserved TRB counting for "
3496 "unfailable commands failed.\n");
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003497 return ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003498 }
Andiry Xu7e393a82011-09-23 14:19:54 -07003499 queue_trb(xhci, xhci->cmd_ring, false, false, false, field1, field2,
3500 field3, field4 | xhci->cmd_ring->cycle_state);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003501 return 0;
3502}
3503
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003504/* Queue a slot enable or disable request on the command ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003505int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003506{
3507 return queue_command(xhci, 0, 0, 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003508 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003509}
3510
3511/* Queue an address device command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003512int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3513 u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003514{
Sarah Sharp8e595a52009-07-27 12:03:31 -07003515 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3516 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003517 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id),
3518 false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003519}
Sarah Sharpf94e01862009-04-27 19:58:38 -07003520
Sarah Sharp02386342010-05-24 13:25:28 -07003521int xhci_queue_vendor_command(struct xhci_hcd *xhci,
3522 u32 field1, u32 field2, u32 field3, u32 field4)
3523{
3524 return queue_command(xhci, field1, field2, field3, field4, false);
3525}
3526
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003527/* Queue a reset device command TRB */
3528int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id)
3529{
3530 return queue_command(xhci, 0, 0, 0,
3531 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
3532 false);
3533}
3534
Sarah Sharpf94e01862009-04-27 19:58:38 -07003535/* Queue a configure endpoint command TRB */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003536int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003537 u32 slot_id, bool command_must_succeed)
Sarah Sharpf94e01862009-04-27 19:58:38 -07003538{
Sarah Sharp8e595a52009-07-27 12:03:31 -07003539 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3540 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003541 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
3542 command_must_succeed);
Sarah Sharpf94e01862009-04-27 19:58:38 -07003543}
Sarah Sharpae636742009-04-29 19:02:31 -07003544
Sarah Sharpf2217e82009-08-07 14:04:43 -07003545/* Queue an evaluate context command TRB */
3546int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
3547 u32 slot_id)
3548{
3549 return queue_command(xhci, lower_32_bits(in_ctx_ptr),
3550 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003551 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
3552 false);
Sarah Sharpf2217e82009-08-07 14:04:43 -07003553}
3554
Andiry Xube88fe42010-10-14 07:22:57 -07003555/*
3556 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
3557 * activity on an endpoint that is about to be suspended.
3558 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003559int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
Andiry Xube88fe42010-10-14 07:22:57 -07003560 unsigned int ep_index, int suspend)
Sarah Sharpae636742009-04-29 19:02:31 -07003561{
3562 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3563 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3564 u32 type = TRB_TYPE(TRB_STOP_RING);
Andiry Xube88fe42010-10-14 07:22:57 -07003565 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
Sarah Sharpae636742009-04-29 19:02:31 -07003566
3567 return queue_command(xhci, 0, 0, 0,
Andiry Xube88fe42010-10-14 07:22:57 -07003568 trb_slot_id | trb_ep_index | type | trb_suspend, false);
Sarah Sharpae636742009-04-29 19:02:31 -07003569}
3570
3571/* Set Transfer Ring Dequeue Pointer command.
3572 * This should not be used for endpoints that have streams enabled.
3573 */
3574static int queue_set_tr_deq(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003575 unsigned int ep_index, unsigned int stream_id,
3576 struct xhci_segment *deq_seg,
Sarah Sharpae636742009-04-29 19:02:31 -07003577 union xhci_trb *deq_ptr, u32 cycle_state)
3578{
3579 dma_addr_t addr;
3580 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3581 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003582 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
Sarah Sharpae636742009-04-29 19:02:31 -07003583 u32 type = TRB_TYPE(TRB_SET_DEQ);
Sarah Sharpbf161e82011-02-23 15:46:42 -08003584 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -07003585
Sarah Sharp23e3be12009-04-29 19:05:20 -07003586 addr = xhci_trb_virt_to_dma(deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003587 if (addr == 0) {
Sarah Sharpae636742009-04-29 19:02:31 -07003588 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07003589 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
3590 deq_seg, deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003591 return 0;
3592 }
Sarah Sharpbf161e82011-02-23 15:46:42 -08003593 ep = &xhci->devs[slot_id]->eps[ep_index];
3594 if ((ep->ep_state & SET_DEQ_PENDING)) {
3595 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
3596 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
3597 return 0;
3598 }
3599 ep->queued_deq_seg = deq_seg;
3600 ep->queued_deq_ptr = deq_ptr;
Sarah Sharp8e595a52009-07-27 12:03:31 -07003601 return queue_command(xhci, lower_32_bits(addr) | cycle_state,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003602 upper_32_bits(addr), trb_stream_id,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003603 trb_slot_id | trb_ep_index | type, false);
Sarah Sharpae636742009-04-29 19:02:31 -07003604}
Sarah Sharpa1587d92009-07-27 12:03:15 -07003605
3606int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
3607 unsigned int ep_index)
3608{
3609 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3610 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3611 u32 type = TRB_TYPE(TRB_RESET_EP);
3612
Sarah Sharp913a8a32009-09-04 10:53:13 -07003613 return queue_command(xhci, 0, 0, 0, trb_slot_id | trb_ep_index | type,
3614 false);
Sarah Sharpa1587d92009-07-27 12:03:15 -07003615}