blob: ae23d50f7861b4d804e38025927922f0eb5f6e1f [file] [log] [blame]
Amit Kucheriaa0037082009-12-03 22:36:41 +02001/*
Dinh Nguyene24798e2010-04-22 16:28:42 +03002 * Copyright (C)2004-2010 Freescale Semiconductor, Inc. All Rights Reserved.
Amit Kucheriaa0037082009-12-03 22:36:41 +02003 *
4 * The code contained herein is licensed under the GNU General Public
5 * License. You may obtain a copy of the GNU General Public License
6 * Version 2 or later at the following locations:
7 *
8 * http://www.opensource.org/licenses/gpl-license.html
9 * http://www.gnu.org/copyleft/gpl.html
10 */
11
12#include <linux/module.h>
13#include <linux/moduleparam.h>
14#include <linux/init.h>
15#include <linux/device.h>
16#include <linux/errno.h>
17#include <linux/io.h>
Shawn Guof3eac292012-06-13 10:20:58 +080018#include <linux/irqdomain.h>
19#include <linux/of.h>
Shawn Guofffa0512014-05-19 20:19:06 +080020#include <linux/of_address.h>
Amit Kucheriaa0037082009-12-03 22:36:41 +020021
22#include <asm/mach/irq.h>
Jason Liu98de0cb2011-11-03 17:31:26 +080023#include <asm/exception.h>
Amit Kucheriaa0037082009-12-03 22:36:41 +020024
Shawn Guoe3372472012-09-13 21:01:00 +080025#include "common.h"
Shawn Guo50f2de62012-09-14 14:14:45 +080026#include "hardware.h"
Peter Hortoncdc3f102010-12-06 11:37:38 +000027#include "irq-common.h"
28
Amit Kucheriaa0037082009-12-03 22:36:41 +020029/*
30 *****************************************
31 * TZIC Registers *
32 *****************************************
33 */
34
35#define TZIC_INTCNTL 0x0000 /* Control register */
36#define TZIC_INTTYPE 0x0004 /* Controller Type register */
37#define TZIC_IMPID 0x0008 /* Distributor Implementer Identification */
38#define TZIC_PRIOMASK 0x000C /* Priority Mask Reg */
39#define TZIC_SYNCCTRL 0x0010 /* Synchronizer Control register */
40#define TZIC_DSMINT 0x0014 /* DSM interrupt Holdoffregister */
41#define TZIC_INTSEC0(i) (0x0080 + ((i) << 2)) /* Interrupt Security Reg 0 */
42#define TZIC_ENSET0(i) (0x0100 + ((i) << 2)) /* Enable Set Reg 0 */
43#define TZIC_ENCLEAR0(i) (0x0180 + ((i) << 2)) /* Enable Clear Reg 0 */
44#define TZIC_SRCSET0 0x0200 /* Source Set Register 0 */
45#define TZIC_SRCCLAR0 0x0280 /* Source Clear Register 0 */
46#define TZIC_PRIORITY0 0x0400 /* Priority Register 0 */
47#define TZIC_PND0 0x0D00 /* Pending Register 0 */
Sascha Hauer58a92602011-09-20 14:28:39 +020048#define TZIC_HIPND(i) (0x0D80+ ((i) << 2)) /* High Priority Pending Register */
Amit Kucheriaa0037082009-12-03 22:36:41 +020049#define TZIC_WAKEUP0(i) (0x0E00 + ((i) << 2)) /* Wakeup Config Register */
50#define TZIC_SWINT 0x0F00 /* Software Interrupt Rigger Register */
51#define TZIC_ID0 0x0FD0 /* Indentification Register 0 */
52
Fabio Estevam516e89d2013-03-25 11:03:45 -030053static void __iomem *tzic_base;
Shawn Guof3eac292012-06-13 10:20:58 +080054static struct irq_domain *domain;
Amit Kucheriaa0037082009-12-03 22:36:41 +020055
Sascha Hauerfe31ad42011-05-10 18:15:25 +020056#define TZIC_NUM_IRQS 128
57
Peter Hortoncdc3f102010-12-06 11:37:38 +000058#ifdef CONFIG_FIQ
59static int tzic_set_irq_fiq(unsigned int irq, unsigned int type)
60{
61 unsigned int index, mask, value;
62
63 index = irq >> 5;
64 if (unlikely(index >= 4))
65 return -EINVAL;
66 mask = 1U << (irq & 0x1F);
67
Johannes Bergc5531382016-01-27 17:59:35 +010068 value = imx_readl(tzic_base + TZIC_INTSEC0(index)) | mask;
Peter Hortoncdc3f102010-12-06 11:37:38 +000069 if (type)
70 value &= ~mask;
Johannes Bergc5531382016-01-27 17:59:35 +010071 imx_writel(value, tzic_base + TZIC_INTSEC0(index));
Peter Hortoncdc3f102010-12-06 11:37:38 +000072
73 return 0;
74}
Shawn Guo8b6c44f2011-06-07 13:59:14 +080075#else
76#define tzic_set_irq_fiq NULL
Peter Hortoncdc3f102010-12-06 11:37:38 +000077#endif
78
Hui Wang010dc8a2011-10-09 17:42:15 +080079#ifdef CONFIG_PM
80static void tzic_irq_suspend(struct irq_data *d)
81{
82 struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
Shawn Guof3eac292012-06-13 10:20:58 +080083 int idx = d->hwirq >> 5;
Hui Wang010dc8a2011-10-09 17:42:15 +080084
Johannes Bergc5531382016-01-27 17:59:35 +010085 imx_writel(gc->wake_active, tzic_base + TZIC_WAKEUP0(idx));
Hui Wang010dc8a2011-10-09 17:42:15 +080086}
87
88static void tzic_irq_resume(struct irq_data *d)
89{
Shawn Guof3eac292012-06-13 10:20:58 +080090 int idx = d->hwirq >> 5;
Hui Wang010dc8a2011-10-09 17:42:15 +080091
Johannes Bergc5531382016-01-27 17:59:35 +010092 imx_writel(imx_readl(tzic_base + TZIC_ENSET0(idx)),
93 tzic_base + TZIC_WAKEUP0(idx));
Hui Wang010dc8a2011-10-09 17:42:15 +080094}
95
96#else
97#define tzic_irq_suspend NULL
98#define tzic_irq_resume NULL
99#endif
Shawn Guo8b6c44f2011-06-07 13:59:14 +0800100
Hui Wang3439a392011-09-22 17:40:08 +0800101static struct mxc_extra_irq tzic_extra_irq = {
102#ifdef CONFIG_FIQ
103 .set_irq_fiq = tzic_set_irq_fiq,
104#endif
105};
106
Shawn Guof3eac292012-06-13 10:20:58 +0800107static __init void tzic_init_gc(int idx, unsigned int irq_start)
Amit Kucheriaa0037082009-12-03 22:36:41 +0200108{
Shawn Guo8b6c44f2011-06-07 13:59:14 +0800109 struct irq_chip_generic *gc;
110 struct irq_chip_type *ct;
Amit Kucheriaa0037082009-12-03 22:36:41 +0200111
Shawn Guo8b6c44f2011-06-07 13:59:14 +0800112 gc = irq_alloc_generic_chip("tzic", 1, irq_start, tzic_base,
113 handle_level_irq);
Hui Wang3439a392011-09-22 17:40:08 +0800114 gc->private = &tzic_extra_irq;
Shawn Guo8b6c44f2011-06-07 13:59:14 +0800115 gc->wake_enabled = IRQ_MSK(32);
Shawn Guo8b6c44f2011-06-07 13:59:14 +0800116
117 ct = gc->chip_types;
118 ct->chip.irq_mask = irq_gc_mask_disable_reg;
119 ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
120 ct->chip.irq_set_wake = irq_gc_set_wake;
Hui Wang010dc8a2011-10-09 17:42:15 +0800121 ct->chip.irq_suspend = tzic_irq_suspend;
122 ct->chip.irq_resume = tzic_irq_resume;
Shawn Guo8b6c44f2011-06-07 13:59:14 +0800123 ct->regs.disable = TZIC_ENCLEAR0(idx);
124 ct->regs.enable = TZIC_ENSET0(idx);
125
126 irq_setup_generic_chip(gc, IRQ_MSK(32), 0, IRQ_NOREQUEST, 0);
Amit Kucheriaa0037082009-12-03 22:36:41 +0200127}
128
Alexander Shiyan000bf9e2014-05-11 11:35:57 +0400129static void __exception_irq_entry tzic_handle_irq(struct pt_regs *regs)
Sascha Hauer58a92602011-09-20 14:28:39 +0200130{
131 u32 stat;
132 int i, irqofs, handled;
133
134 do {
135 handled = 0;
136
137 for (i = 0; i < 4; i++) {
Johannes Bergc5531382016-01-27 17:59:35 +0100138 stat = imx_readl(tzic_base + TZIC_HIPND(i)) &
139 imx_readl(tzic_base + TZIC_INTSEC0(i));
Sascha Hauer58a92602011-09-20 14:28:39 +0200140
141 while (stat) {
142 handled = 1;
143 irqofs = fls(stat) - 1;
Marc Zyngiercb221762014-08-26 11:03:38 +0100144 handle_domain_irq(domain, irqofs + i * 32, regs);
Sascha Hauer58a92602011-09-20 14:28:39 +0200145 stat &= ~(1 << irqofs);
146 }
147 }
148 } while (handled);
149}
150
Amit Kucheriaa0037082009-12-03 22:36:41 +0200151/*
152 * This function initializes the TZIC hardware and disables all the
153 * interrupts. It registers the interrupt enable and disable functions
154 * to the kernel for each interrupt source.
155 */
Shawn Guofffa0512014-05-19 20:19:06 +0800156void __init tzic_init_irq(void)
Amit Kucheriaa0037082009-12-03 22:36:41 +0200157{
Shawn Guof3eac292012-06-13 10:20:58 +0800158 struct device_node *np;
159 int irq_base;
Amit Kucheriaa0037082009-12-03 22:36:41 +0200160 int i;
161
Shawn Guofffa0512014-05-19 20:19:06 +0800162 np = of_find_compatible_node(NULL, NULL, "fsl,tzic");
163 tzic_base = of_iomap(np, 0);
164 WARN_ON(!tzic_base);
165
Amit Kucheriaa0037082009-12-03 22:36:41 +0200166 /* put the TZIC into the reset value with
167 * all interrupts disabled
168 */
Johannes Bergc5531382016-01-27 17:59:35 +0100169 i = imx_readl(tzic_base + TZIC_INTCNTL);
Amit Kucheriaa0037082009-12-03 22:36:41 +0200170
Johannes Bergc5531382016-01-27 17:59:35 +0100171 imx_writel(0x80010001, tzic_base + TZIC_INTCNTL);
172 imx_writel(0x1f, tzic_base + TZIC_PRIOMASK);
173 imx_writel(0x02, tzic_base + TZIC_SYNCCTRL);
Amit Kucheriaa0037082009-12-03 22:36:41 +0200174
175 for (i = 0; i < 4; i++)
Johannes Bergc5531382016-01-27 17:59:35 +0100176 imx_writel(0xFFFFFFFF, tzic_base + TZIC_INTSEC0(i));
Amit Kucheriaa0037082009-12-03 22:36:41 +0200177
178 /* disable all interrupts */
179 for (i = 0; i < 4; i++)
Johannes Bergc5531382016-01-27 17:59:35 +0100180 imx_writel(0xFFFFFFFF, tzic_base + TZIC_ENCLEAR0(i));
Amit Kucheriaa0037082009-12-03 22:36:41 +0200181
182 /* all IRQ no FIQ Warning :: No selection */
183
Shawn Guof3eac292012-06-13 10:20:58 +0800184 irq_base = irq_alloc_descs(-1, 0, TZIC_NUM_IRQS, numa_node_id());
185 WARN_ON(irq_base < 0);
186
Shawn Guof3eac292012-06-13 10:20:58 +0800187 domain = irq_domain_add_legacy(np, TZIC_NUM_IRQS, irq_base, 0,
188 &irq_domain_simple_ops, NULL);
189 WARN_ON(!domain);
190
191 for (i = 0; i < 4; i++, irq_base += 32)
192 tzic_init_gc(i, irq_base);
Peter Hortoncdc3f102010-12-06 11:37:38 +0000193
Alexander Shiyan000bf9e2014-05-11 11:35:57 +0400194 set_handle_irq(tzic_handle_irq);
195
Peter Hortoncdc3f102010-12-06 11:37:38 +0000196#ifdef CONFIG_FIQ
197 /* Initialize FIQ */
Shawn Guobc896632012-06-28 14:42:08 +0800198 init_FIQ(FIQ_START);
Peter Hortoncdc3f102010-12-06 11:37:38 +0000199#endif
200
Amit Kucheriaa0037082009-12-03 22:36:41 +0200201 pr_info("TrustZone Interrupt Controller (TZIC) initialized\n");
202}
203
204/**
205 * tzic_enable_wake() - enable wakeup interrupt
206 *
Amit Kucheriaa0037082009-12-03 22:36:41 +0200207 * @return 0 if successful; non-zero otherwise
Robert Leeeee4f402012-05-21 17:50:25 -0500208 *
209 * This function provides an interrupt synchronization point that is required
210 * by tzic enabled platforms before entering imx specific low power modes (ie,
211 * those low power modes beyond the WAIT_CLOCKED basic ARM WFI only mode).
Amit Kucheriaa0037082009-12-03 22:36:41 +0200212 */
Hui Wang010dc8a2011-10-09 17:42:15 +0800213int tzic_enable_wake(void)
Amit Kucheriaa0037082009-12-03 22:36:41 +0200214{
Hui Wang010dc8a2011-10-09 17:42:15 +0800215 unsigned int i;
Amit Kucheriaa0037082009-12-03 22:36:41 +0200216
Johannes Bergc5531382016-01-27 17:59:35 +0100217 imx_writel(1, tzic_base + TZIC_DSMINT);
218 if (unlikely(imx_readl(tzic_base + TZIC_DSMINT) == 0))
Amit Kucheriaa0037082009-12-03 22:36:41 +0200219 return -EAGAIN;
220
Hui Wang010dc8a2011-10-09 17:42:15 +0800221 for (i = 0; i < 4; i++)
Johannes Bergc5531382016-01-27 17:59:35 +0100222 imx_writel(imx_readl(tzic_base + TZIC_ENSET0(i)),
223 tzic_base + TZIC_WAKEUP0(i));
Amit Kucheriaa0037082009-12-03 22:36:41 +0200224
225 return 0;
226}