blob: 0719bd48489175a3fa7825e3269bf9ac42fa3770 [file] [log] [blame]
Gabor Juhos8efaef42011-01-04 21:28:22 +01001/*
2 * SPI controller driver for the Atheros AR71XX/AR724X/AR913X SoCs
3 *
4 * Copyright (C) 2009-2011 Gabor Juhos <juhosg@openwrt.org>
5 *
6 * This driver has been based on the spi-gpio.c:
7 * Copyright (C) 2006,2008 David Brownell
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 */
14
15#include <linux/kernel.h>
Gabor Juhos807cc4b2011-11-16 20:01:43 +010016#include <linux/module.h>
Gabor Juhos8efaef42011-01-04 21:28:22 +010017#include <linux/delay.h>
18#include <linux/spinlock.h>
Gabor Juhos8efaef42011-01-04 21:28:22 +010019#include <linux/platform_device.h>
20#include <linux/io.h>
21#include <linux/spi/spi.h>
22#include <linux/spi/spi_bitbang.h>
23#include <linux/bitops.h>
24#include <linux/gpio.h>
Gabor Juhos440114f2012-12-27 10:42:24 +010025#include <linux/clk.h>
26#include <linux/err.h>
Gabor Juhos8efaef42011-01-04 21:28:22 +010027
28#include <asm/mach-ath79/ar71xx_regs.h>
29#include <asm/mach-ath79/ath79_spi_platform.h>
30
31#define DRV_NAME "ath79-spi"
32
Gabor Juhos440114f2012-12-27 10:42:24 +010033#define ATH79_SPI_RRW_DELAY_FACTOR 12000
34#define MHZ (1000 * 1000)
35
Gabor Juhos8efaef42011-01-04 21:28:22 +010036struct ath79_spi {
37 struct spi_bitbang bitbang;
38 u32 ioc_base;
39 u32 reg_ctrl;
40 void __iomem *base;
Gabor Juhos440114f2012-12-27 10:42:24 +010041 struct clk *clk;
Aravind Thokalada470d62017-06-27 22:01:11 +053042 unsigned int rrw_delay;
Gabor Juhos8efaef42011-01-04 21:28:22 +010043};
44
Aravind Thokalada470d62017-06-27 22:01:11 +053045static inline u32 ath79_spi_rr(struct ath79_spi *sp, unsigned int reg)
Gabor Juhos8efaef42011-01-04 21:28:22 +010046{
47 return ioread32(sp->base + reg);
48}
49
Aravind Thokalada470d62017-06-27 22:01:11 +053050static inline void ath79_spi_wr(struct ath79_spi *sp, unsigned int reg, u32 val)
Gabor Juhos8efaef42011-01-04 21:28:22 +010051{
52 iowrite32(val, sp->base + reg);
53}
54
55static inline struct ath79_spi *ath79_spidev_to_sp(struct spi_device *spi)
56{
57 return spi_master_get_devdata(spi->master);
58}
59
Aravind Thokalada470d62017-06-27 22:01:11 +053060static inline void ath79_spi_delay(struct ath79_spi *sp, unsigned int nsecs)
Gabor Juhos440114f2012-12-27 10:42:24 +010061{
62 if (nsecs > sp->rrw_delay)
63 ndelay(nsecs - sp->rrw_delay);
64}
65
Gabor Juhos8efaef42011-01-04 21:28:22 +010066static void ath79_spi_chipselect(struct spi_device *spi, int is_active)
67{
68 struct ath79_spi *sp = ath79_spidev_to_sp(spi);
69 int cs_high = (spi->mode & SPI_CS_HIGH) ? is_active : !is_active;
70
71 if (is_active) {
72 /* set initial clock polarity */
73 if (spi->mode & SPI_CPOL)
74 sp->ioc_base |= AR71XX_SPI_IOC_CLK;
75 else
76 sp->ioc_base &= ~AR71XX_SPI_IOC_CLK;
77
78 ath79_spi_wr(sp, AR71XX_SPI_REG_IOC, sp->ioc_base);
79 }
80
Felix Fietkau22c76322016-12-09 20:48:52 +010081 if (gpio_is_valid(spi->cs_gpio)) {
Gabor Juhos8efaef42011-01-04 21:28:22 +010082 /* SPI is normally active-low */
Felix Fietkau91829a92016-12-09 20:48:53 +010083 gpio_set_value_cansleep(spi->cs_gpio, cs_high);
Gabor Juhos8efaef42011-01-04 21:28:22 +010084 } else {
Felix Fietkau22c76322016-12-09 20:48:52 +010085 u32 cs_bit = AR71XX_SPI_IOC_CS(spi->chip_select);
86
Gabor Juhos8efaef42011-01-04 21:28:22 +010087 if (cs_high)
Felix Fietkau22c76322016-12-09 20:48:52 +010088 sp->ioc_base |= cs_bit;
Gabor Juhos8efaef42011-01-04 21:28:22 +010089 else
Felix Fietkau22c76322016-12-09 20:48:52 +010090 sp->ioc_base &= ~cs_bit;
Gabor Juhos8efaef42011-01-04 21:28:22 +010091
92 ath79_spi_wr(sp, AR71XX_SPI_REG_IOC, sp->ioc_base);
93 }
94
95}
96
Gabor Juhosc4a31f42012-12-27 10:42:28 +010097static void ath79_spi_enable(struct ath79_spi *sp)
Gabor Juhos8efaef42011-01-04 21:28:22 +010098{
Gabor Juhos8efaef42011-01-04 21:28:22 +010099 /* enable GPIO mode */
100 ath79_spi_wr(sp, AR71XX_SPI_REG_FS, AR71XX_SPI_FS_GPIO);
101
102 /* save CTRL register */
103 sp->reg_ctrl = ath79_spi_rr(sp, AR71XX_SPI_REG_CTRL);
104 sp->ioc_base = ath79_spi_rr(sp, AR71XX_SPI_REG_IOC);
105
106 /* TODO: setup speed? */
107 ath79_spi_wr(sp, AR71XX_SPI_REG_CTRL, 0x43);
Gabor Juhosc4a31f42012-12-27 10:42:28 +0100108}
109
110static void ath79_spi_disable(struct ath79_spi *sp)
111{
112 /* restore CTRL register */
113 ath79_spi_wr(sp, AR71XX_SPI_REG_CTRL, sp->reg_ctrl);
114 /* disable GPIO mode */
115 ath79_spi_wr(sp, AR71XX_SPI_REG_FS, 0);
116}
117
118static int ath79_spi_setup_cs(struct spi_device *spi)
119{
Alban Bedel83f0f392015-04-24 16:19:24 +0200120 struct ath79_spi *sp = ath79_spidev_to_sp(spi);
Gabor Juhosc4a31f42012-12-27 10:42:28 +0100121 int status;
122
Gabor Juhos95d79412012-12-27 10:42:27 +0100123 status = 0;
Felix Fietkau22c76322016-12-09 20:48:52 +0100124 if (gpio_is_valid(spi->cs_gpio)) {
Gabor Juhos95d79412012-12-27 10:42:27 +0100125 unsigned long flags;
Gabor Juhos8efaef42011-01-04 21:28:22 +0100126
Gabor Juhos95d79412012-12-27 10:42:27 +0100127 flags = GPIOF_DIR_OUT;
128 if (spi->mode & SPI_CS_HIGH)
Gabor Juhos95d79412012-12-27 10:42:27 +0100129 flags |= GPIOF_INIT_LOW;
Gabor Juhos61d1cf12014-03-02 20:54:42 +0100130 else
131 flags |= GPIOF_INIT_HIGH;
Gabor Juhos8efaef42011-01-04 21:28:22 +0100132
Alban Bedel85f62472015-04-24 16:19:22 +0200133 status = gpio_request_one(spi->cs_gpio, flags,
Gabor Juhos95d79412012-12-27 10:42:27 +0100134 dev_name(&spi->dev));
Alban Bedel83f0f392015-04-24 16:19:24 +0200135 } else {
Felix Fietkau22c76322016-12-09 20:48:52 +0100136 u32 cs_bit = AR71XX_SPI_IOC_CS(spi->chip_select);
137
Alban Bedel83f0f392015-04-24 16:19:24 +0200138 if (spi->mode & SPI_CS_HIGH)
Felix Fietkau22c76322016-12-09 20:48:52 +0100139 sp->ioc_base &= ~cs_bit;
Alban Bedel83f0f392015-04-24 16:19:24 +0200140 else
Felix Fietkau22c76322016-12-09 20:48:52 +0100141 sp->ioc_base |= cs_bit;
Alban Bedel83f0f392015-04-24 16:19:24 +0200142
143 ath79_spi_wr(sp, AR71XX_SPI_REG_IOC, sp->ioc_base);
Gabor Juhos8efaef42011-01-04 21:28:22 +0100144 }
145
Gabor Juhos95d79412012-12-27 10:42:27 +0100146 return status;
Gabor Juhos8efaef42011-01-04 21:28:22 +0100147}
148
149static void ath79_spi_cleanup_cs(struct spi_device *spi)
150{
Aravind Thokalada470d62017-06-27 22:01:11 +0530151 if (gpio_is_valid(spi->cs_gpio))
Alban Bedel85f62472015-04-24 16:19:22 +0200152 gpio_free(spi->cs_gpio);
Gabor Juhos8efaef42011-01-04 21:28:22 +0100153}
154
155static int ath79_spi_setup(struct spi_device *spi)
156{
157 int status = 0;
158
Gabor Juhos8efaef42011-01-04 21:28:22 +0100159 if (!spi->controller_state) {
160 status = ath79_spi_setup_cs(spi);
161 if (status)
162 return status;
163 }
164
165 status = spi_bitbang_setup(spi);
166 if (status && !spi->controller_state)
167 ath79_spi_cleanup_cs(spi);
168
169 return status;
170}
171
172static void ath79_spi_cleanup(struct spi_device *spi)
173{
174 ath79_spi_cleanup_cs(spi);
175 spi_bitbang_cleanup(spi);
176}
177
Aravind Thokalada470d62017-06-27 22:01:11 +0530178static u32 ath79_spi_txrx_mode0(struct spi_device *spi, unsigned int nsecs,
Gabor Juhos8efaef42011-01-04 21:28:22 +0100179 u32 word, u8 bits)
180{
181 struct ath79_spi *sp = ath79_spidev_to_sp(spi);
182 u32 ioc = sp->ioc_base;
183
184 /* clock starts at inactive polarity */
185 for (word <<= (32 - bits); likely(bits); bits--) {
186 u32 out;
187
188 if (word & (1 << 31))
189 out = ioc | AR71XX_SPI_IOC_DO;
190 else
191 out = ioc & ~AR71XX_SPI_IOC_DO;
192
193 /* setup MSB (to slave) on trailing edge */
194 ath79_spi_wr(sp, AR71XX_SPI_REG_IOC, out);
Gabor Juhos440114f2012-12-27 10:42:24 +0100195 ath79_spi_delay(sp, nsecs);
Gabor Juhos8efaef42011-01-04 21:28:22 +0100196 ath79_spi_wr(sp, AR71XX_SPI_REG_IOC, out | AR71XX_SPI_IOC_CLK);
Gabor Juhos440114f2012-12-27 10:42:24 +0100197 ath79_spi_delay(sp, nsecs);
Gabor Juhos72611db2012-12-27 10:42:25 +0100198 if (bits == 1)
199 ath79_spi_wr(sp, AR71XX_SPI_REG_IOC, out);
Gabor Juhos8efaef42011-01-04 21:28:22 +0100200
201 word <<= 1;
202 }
203
204 return ath79_spi_rr(sp, AR71XX_SPI_REG_RDS);
205}
206
Grant Likelyfd4a3192012-12-07 16:57:14 +0000207static int ath79_spi_probe(struct platform_device *pdev)
Gabor Juhos8efaef42011-01-04 21:28:22 +0100208{
209 struct spi_master *master;
210 struct ath79_spi *sp;
211 struct ath79_spi_platform_data *pdata;
212 struct resource *r;
Gabor Juhos440114f2012-12-27 10:42:24 +0100213 unsigned long rate;
Gabor Juhos8efaef42011-01-04 21:28:22 +0100214 int ret;
215
216 master = spi_alloc_master(&pdev->dev, sizeof(*sp));
217 if (master == NULL) {
218 dev_err(&pdev->dev, "failed to allocate spi master\n");
219 return -ENOMEM;
220 }
221
222 sp = spi_master_get_devdata(master);
Alban Bedel85f62472015-04-24 16:19:22 +0200223 master->dev.of_node = pdev->dev.of_node;
Gabor Juhos8efaef42011-01-04 21:28:22 +0100224 platform_set_drvdata(pdev, sp);
225
Jingoo Han8074cf02013-07-30 16:58:59 +0900226 pdata = dev_get_platdata(&pdev->dev);
Gabor Juhos8efaef42011-01-04 21:28:22 +0100227
Stephen Warren24778be2013-05-21 20:36:35 -0600228 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
Gabor Juhos8efaef42011-01-04 21:28:22 +0100229 master->setup = ath79_spi_setup;
230 master->cleanup = ath79_spi_cleanup;
231 if (pdata) {
232 master->bus_num = pdata->bus_num;
233 master->num_chipselect = pdata->num_chipselect;
Gabor Juhos8efaef42011-01-04 21:28:22 +0100234 }
235
Axel Lin94c69f72013-09-10 15:43:41 +0800236 sp->bitbang.master = master;
Gabor Juhos8efaef42011-01-04 21:28:22 +0100237 sp->bitbang.chipselect = ath79_spi_chipselect;
238 sp->bitbang.txrx_word[SPI_MODE_0] = ath79_spi_txrx_mode0;
239 sp->bitbang.setup_transfer = spi_bitbang_setup_transfer;
240 sp->bitbang.flags = SPI_CS_HIGH;
241
242 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Heiner Kallweitb7a2a1c2015-09-27 18:47:35 +0200243 sp->base = devm_ioremap_resource(&pdev->dev, r);
244 if (IS_ERR(sp->base)) {
245 ret = PTR_ERR(sp->base);
Gabor Juhos8efaef42011-01-04 21:28:22 +0100246 goto err_put_master;
247 }
248
Jingoo Hana6f4c8e2013-12-09 19:14:58 +0900249 sp->clk = devm_clk_get(&pdev->dev, "ahb");
Gabor Juhos440114f2012-12-27 10:42:24 +0100250 if (IS_ERR(sp->clk)) {
251 ret = PTR_ERR(sp->clk);
Jingoo Hana6f4c8e2013-12-09 19:14:58 +0900252 goto err_put_master;
Gabor Juhos440114f2012-12-27 10:42:24 +0100253 }
254
Alban Bedel3e19acd2015-04-24 16:19:23 +0200255 ret = clk_prepare_enable(sp->clk);
Gabor Juhos440114f2012-12-27 10:42:24 +0100256 if (ret)
Jingoo Hana6f4c8e2013-12-09 19:14:58 +0900257 goto err_put_master;
Gabor Juhos440114f2012-12-27 10:42:24 +0100258
259 rate = DIV_ROUND_UP(clk_get_rate(sp->clk), MHZ);
260 if (!rate) {
261 ret = -EINVAL;
262 goto err_clk_disable;
263 }
264
265 sp->rrw_delay = ATH79_SPI_RRW_DELAY_FACTOR / rate;
266 dev_dbg(&pdev->dev, "register read/write delay is %u nsecs\n",
267 sp->rrw_delay);
268
Gabor Juhosc4a31f42012-12-27 10:42:28 +0100269 ath79_spi_enable(sp);
Gabor Juhos8efaef42011-01-04 21:28:22 +0100270 ret = spi_bitbang_start(&sp->bitbang);
271 if (ret)
Gabor Juhosc4a31f42012-12-27 10:42:28 +0100272 goto err_disable;
Gabor Juhos8efaef42011-01-04 21:28:22 +0100273
274 return 0;
275
Gabor Juhosc4a31f42012-12-27 10:42:28 +0100276err_disable:
277 ath79_spi_disable(sp);
Gabor Juhos440114f2012-12-27 10:42:24 +0100278err_clk_disable:
Alban Bedel3e19acd2015-04-24 16:19:23 +0200279 clk_disable_unprepare(sp->clk);
Gabor Juhos8efaef42011-01-04 21:28:22 +0100280err_put_master:
Gabor Juhos8efaef42011-01-04 21:28:22 +0100281 spi_master_put(sp->bitbang.master);
282
283 return ret;
284}
285
Grant Likelyfd4a3192012-12-07 16:57:14 +0000286static int ath79_spi_remove(struct platform_device *pdev)
Gabor Juhos8efaef42011-01-04 21:28:22 +0100287{
288 struct ath79_spi *sp = platform_get_drvdata(pdev);
289
290 spi_bitbang_stop(&sp->bitbang);
Gabor Juhosc4a31f42012-12-27 10:42:28 +0100291 ath79_spi_disable(sp);
Alban Bedel3e19acd2015-04-24 16:19:23 +0200292 clk_disable_unprepare(sp->clk);
Gabor Juhos8efaef42011-01-04 21:28:22 +0100293 spi_master_put(sp->bitbang.master);
294
295 return 0;
296}
297
Gabor Juhos7410e842013-02-05 20:57:55 +0100298static void ath79_spi_shutdown(struct platform_device *pdev)
299{
300 ath79_spi_remove(pdev);
301}
302
Alban Bedel85f62472015-04-24 16:19:22 +0200303static const struct of_device_id ath79_spi_of_match[] = {
304 { .compatible = "qca,ar7100-spi", },
305 { },
306};
Javier Martinez Canillasd7a32392016-11-23 13:37:11 -0300307MODULE_DEVICE_TABLE(of, ath79_spi_of_match);
Alban Bedel85f62472015-04-24 16:19:22 +0200308
Gabor Juhos8efaef42011-01-04 21:28:22 +0100309static struct platform_driver ath79_spi_driver = {
310 .probe = ath79_spi_probe,
Grant Likelyfd4a3192012-12-07 16:57:14 +0000311 .remove = ath79_spi_remove,
Gabor Juhos7410e842013-02-05 20:57:55 +0100312 .shutdown = ath79_spi_shutdown,
Gabor Juhos8efaef42011-01-04 21:28:22 +0100313 .driver = {
314 .name = DRV_NAME,
Alban Bedel85f62472015-04-24 16:19:22 +0200315 .of_match_table = ath79_spi_of_match,
Gabor Juhos8efaef42011-01-04 21:28:22 +0100316 },
317};
Grant Likely940ab882011-10-05 11:29:49 -0600318module_platform_driver(ath79_spi_driver);
Gabor Juhos8efaef42011-01-04 21:28:22 +0100319
320MODULE_DESCRIPTION("SPI controller driver for Atheros AR71XX/AR724X/AR913X");
321MODULE_AUTHOR("Gabor Juhos <juhosg@openwrt.org>");
322MODULE_LICENSE("GPL v2");
323MODULE_ALIAS("platform:" DRV_NAME);