Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2008 Jerome Glisse. |
| 3 | * All Rights Reserved. |
| 4 | * |
| 5 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 6 | * copy of this software and associated documentation files (the "Software"), |
| 7 | * to deal in the Software without restriction, including without limitation |
| 8 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 9 | * and/or sell copies of the Software, and to permit persons to whom the |
| 10 | * Software is furnished to do so, subject to the following conditions: |
| 11 | * |
| 12 | * The above copyright notice and this permission notice (including the next |
| 13 | * paragraph) shall be included in all copies or substantial portions of the |
| 14 | * Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 20 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 21 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER |
| 22 | * DEALINGS IN THE SOFTWARE. |
| 23 | * |
| 24 | * Authors: |
| 25 | * Jerome Glisse <glisse@freedesktop.org> |
| 26 | */ |
| 27 | #include <linux/list_sort.h> |
| 28 | #include <drm/drmP.h> |
| 29 | #include <drm/amdgpu_drm.h> |
| 30 | #include "amdgpu.h" |
| 31 | #include "amdgpu_trace.h" |
| 32 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 33 | int amdgpu_cs_get_ring(struct amdgpu_device *adev, u32 ip_type, |
| 34 | u32 ip_instance, u32 ring, |
| 35 | struct amdgpu_ring **out_ring) |
| 36 | { |
| 37 | /* Right now all IPs have only one instance - multiple rings. */ |
| 38 | if (ip_instance != 0) { |
| 39 | DRM_ERROR("invalid ip instance: %d\n", ip_instance); |
| 40 | return -EINVAL; |
| 41 | } |
| 42 | |
| 43 | switch (ip_type) { |
| 44 | default: |
| 45 | DRM_ERROR("unknown ip type: %d\n", ip_type); |
| 46 | return -EINVAL; |
| 47 | case AMDGPU_HW_IP_GFX: |
| 48 | if (ring < adev->gfx.num_gfx_rings) { |
| 49 | *out_ring = &adev->gfx.gfx_ring[ring]; |
| 50 | } else { |
| 51 | DRM_ERROR("only %d gfx rings are supported now\n", |
| 52 | adev->gfx.num_gfx_rings); |
| 53 | return -EINVAL; |
| 54 | } |
| 55 | break; |
| 56 | case AMDGPU_HW_IP_COMPUTE: |
| 57 | if (ring < adev->gfx.num_compute_rings) { |
| 58 | *out_ring = &adev->gfx.compute_ring[ring]; |
| 59 | } else { |
| 60 | DRM_ERROR("only %d compute rings are supported now\n", |
| 61 | adev->gfx.num_compute_rings); |
| 62 | return -EINVAL; |
| 63 | } |
| 64 | break; |
| 65 | case AMDGPU_HW_IP_DMA: |
Alex Deucher | c113ea1 | 2015-10-08 16:30:37 -0400 | [diff] [blame] | 66 | if (ring < adev->sdma.num_instances) { |
| 67 | *out_ring = &adev->sdma.instance[ring].ring; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 68 | } else { |
Alex Deucher | c113ea1 | 2015-10-08 16:30:37 -0400 | [diff] [blame] | 69 | DRM_ERROR("only %d SDMA rings are supported\n", |
| 70 | adev->sdma.num_instances); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 71 | return -EINVAL; |
| 72 | } |
| 73 | break; |
| 74 | case AMDGPU_HW_IP_UVD: |
| 75 | *out_ring = &adev->uvd.ring; |
| 76 | break; |
| 77 | case AMDGPU_HW_IP_VCE: |
| 78 | if (ring < 2){ |
| 79 | *out_ring = &adev->vce.ring[ring]; |
| 80 | } else { |
| 81 | DRM_ERROR("only two VCE rings are supported\n"); |
| 82 | return -EINVAL; |
| 83 | } |
| 84 | break; |
| 85 | } |
| 86 | return 0; |
| 87 | } |
| 88 | |
Christian König | 91acbeb | 2015-12-14 16:42:31 +0100 | [diff] [blame] | 89 | static int amdgpu_cs_user_fence_chunk(struct amdgpu_cs_parser *p, |
Christian König | 4c0b242 | 2016-02-01 11:20:37 +0100 | [diff] [blame] | 90 | struct amdgpu_user_fence *uf, |
Christian König | 91acbeb | 2015-12-14 16:42:31 +0100 | [diff] [blame] | 91 | struct drm_amdgpu_cs_chunk_fence *fence_data) |
| 92 | { |
| 93 | struct drm_gem_object *gobj; |
| 94 | uint32_t handle; |
| 95 | |
| 96 | handle = fence_data->handle; |
| 97 | gobj = drm_gem_object_lookup(p->adev->ddev, p->filp, |
| 98 | fence_data->handle); |
| 99 | if (gobj == NULL) |
| 100 | return -EINVAL; |
| 101 | |
Christian König | 4c0b242 | 2016-02-01 11:20:37 +0100 | [diff] [blame] | 102 | uf->bo = amdgpu_bo_ref(gem_to_amdgpu_bo(gobj)); |
| 103 | uf->offset = fence_data->offset; |
Christian König | 91acbeb | 2015-12-14 16:42:31 +0100 | [diff] [blame] | 104 | |
Christian König | 4c0b242 | 2016-02-01 11:20:37 +0100 | [diff] [blame] | 105 | if (amdgpu_ttm_tt_get_usermm(uf->bo->tbo.ttm)) { |
Christian König | 91acbeb | 2015-12-14 16:42:31 +0100 | [diff] [blame] | 106 | drm_gem_object_unreference_unlocked(gobj); |
| 107 | return -EINVAL; |
| 108 | } |
| 109 | |
Christian König | 4c0b242 | 2016-02-01 11:20:37 +0100 | [diff] [blame] | 110 | p->uf_entry.robj = amdgpu_bo_ref(uf->bo); |
Christian König | 91acbeb | 2015-12-14 16:42:31 +0100 | [diff] [blame] | 111 | p->uf_entry.priority = 0; |
| 112 | p->uf_entry.tv.bo = &p->uf_entry.robj->tbo; |
| 113 | p->uf_entry.tv.shared = true; |
| 114 | |
| 115 | drm_gem_object_unreference_unlocked(gobj); |
| 116 | return 0; |
| 117 | } |
| 118 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 119 | int amdgpu_cs_parser_init(struct amdgpu_cs_parser *p, void *data) |
| 120 | { |
Christian König | 4c0b242 | 2016-02-01 11:20:37 +0100 | [diff] [blame] | 121 | struct amdgpu_fpriv *fpriv = p->filp->driver_priv; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 122 | union drm_amdgpu_cs *cs = data; |
| 123 | uint64_t *chunk_array_user; |
Dan Carpenter | 1d26347 | 2015-09-23 13:59:28 +0300 | [diff] [blame] | 124 | uint64_t *chunk_array; |
Christian König | 4c0b242 | 2016-02-01 11:20:37 +0100 | [diff] [blame] | 125 | struct amdgpu_user_fence uf = {}; |
Christian König | 50838c8 | 2016-02-03 13:44:52 +0100 | [diff] [blame] | 126 | unsigned size, num_ibs = 0; |
Dan Carpenter | 5431350 | 2015-09-25 14:36:55 +0300 | [diff] [blame] | 127 | int i; |
Dan Carpenter | 1d26347 | 2015-09-23 13:59:28 +0300 | [diff] [blame] | 128 | int ret; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 129 | |
Dan Carpenter | 1d26347 | 2015-09-23 13:59:28 +0300 | [diff] [blame] | 130 | if (cs->in.num_chunks == 0) |
| 131 | return 0; |
| 132 | |
| 133 | chunk_array = kmalloc_array(cs->in.num_chunks, sizeof(uint64_t), GFP_KERNEL); |
| 134 | if (!chunk_array) |
| 135 | return -ENOMEM; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 136 | |
Christian König | 3cb485f | 2015-05-11 15:34:59 +0200 | [diff] [blame] | 137 | p->ctx = amdgpu_ctx_get(fpriv, cs->in.ctx_id); |
| 138 | if (!p->ctx) { |
Dan Carpenter | 1d26347 | 2015-09-23 13:59:28 +0300 | [diff] [blame] | 139 | ret = -EINVAL; |
| 140 | goto free_chunk; |
Christian König | 3cb485f | 2015-05-11 15:34:59 +0200 | [diff] [blame] | 141 | } |
Dan Carpenter | 1d26347 | 2015-09-23 13:59:28 +0300 | [diff] [blame] | 142 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 143 | /* get chunks */ |
Arnd Bergmann | 028423b | 2015-10-07 09:41:27 +0200 | [diff] [blame] | 144 | chunk_array_user = (uint64_t __user *)(unsigned long)(cs->in.chunks); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 145 | if (copy_from_user(chunk_array, chunk_array_user, |
| 146 | sizeof(uint64_t)*cs->in.num_chunks)) { |
Dan Carpenter | 1d26347 | 2015-09-23 13:59:28 +0300 | [diff] [blame] | 147 | ret = -EFAULT; |
Christian König | 2a7d9bd | 2015-12-18 20:33:52 +0100 | [diff] [blame] | 148 | goto put_ctx; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 149 | } |
| 150 | |
| 151 | p->nchunks = cs->in.num_chunks; |
monk.liu | e60b344 | 2015-07-17 18:39:25 +0800 | [diff] [blame] | 152 | p->chunks = kmalloc_array(p->nchunks, sizeof(struct amdgpu_cs_chunk), |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 153 | GFP_KERNEL); |
Dan Carpenter | 1d26347 | 2015-09-23 13:59:28 +0300 | [diff] [blame] | 154 | if (!p->chunks) { |
| 155 | ret = -ENOMEM; |
Christian König | 2a7d9bd | 2015-12-18 20:33:52 +0100 | [diff] [blame] | 156 | goto put_ctx; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 157 | } |
| 158 | |
| 159 | for (i = 0; i < p->nchunks; i++) { |
| 160 | struct drm_amdgpu_cs_chunk __user **chunk_ptr = NULL; |
| 161 | struct drm_amdgpu_cs_chunk user_chunk; |
| 162 | uint32_t __user *cdata; |
| 163 | |
Arnd Bergmann | 028423b | 2015-10-07 09:41:27 +0200 | [diff] [blame] | 164 | chunk_ptr = (void __user *)(unsigned long)chunk_array[i]; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 165 | if (copy_from_user(&user_chunk, chunk_ptr, |
| 166 | sizeof(struct drm_amdgpu_cs_chunk))) { |
Dan Carpenter | 1d26347 | 2015-09-23 13:59:28 +0300 | [diff] [blame] | 167 | ret = -EFAULT; |
| 168 | i--; |
| 169 | goto free_partial_kdata; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 170 | } |
| 171 | p->chunks[i].chunk_id = user_chunk.chunk_id; |
| 172 | p->chunks[i].length_dw = user_chunk.length_dw; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 173 | |
| 174 | size = p->chunks[i].length_dw; |
Arnd Bergmann | 028423b | 2015-10-07 09:41:27 +0200 | [diff] [blame] | 175 | cdata = (void __user *)(unsigned long)user_chunk.chunk_data; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 176 | |
| 177 | p->chunks[i].kdata = drm_malloc_ab(size, sizeof(uint32_t)); |
| 178 | if (p->chunks[i].kdata == NULL) { |
Dan Carpenter | 1d26347 | 2015-09-23 13:59:28 +0300 | [diff] [blame] | 179 | ret = -ENOMEM; |
| 180 | i--; |
| 181 | goto free_partial_kdata; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 182 | } |
| 183 | size *= sizeof(uint32_t); |
| 184 | if (copy_from_user(p->chunks[i].kdata, cdata, size)) { |
Dan Carpenter | 1d26347 | 2015-09-23 13:59:28 +0300 | [diff] [blame] | 185 | ret = -EFAULT; |
| 186 | goto free_partial_kdata; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 187 | } |
| 188 | |
Christian König | 9a5e8fb | 2015-06-23 17:07:03 +0200 | [diff] [blame] | 189 | switch (p->chunks[i].chunk_id) { |
| 190 | case AMDGPU_CHUNK_ID_IB: |
Christian König | 50838c8 | 2016-02-03 13:44:52 +0100 | [diff] [blame] | 191 | ++num_ibs; |
Christian König | 9a5e8fb | 2015-06-23 17:07:03 +0200 | [diff] [blame] | 192 | break; |
| 193 | |
| 194 | case AMDGPU_CHUNK_ID_FENCE: |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 195 | size = sizeof(struct drm_amdgpu_cs_chunk_fence); |
Christian König | 91acbeb | 2015-12-14 16:42:31 +0100 | [diff] [blame] | 196 | if (p->chunks[i].length_dw * sizeof(uint32_t) < size) { |
Dan Carpenter | 1d26347 | 2015-09-23 13:59:28 +0300 | [diff] [blame] | 197 | ret = -EINVAL; |
| 198 | goto free_partial_kdata; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 199 | } |
Christian König | 91acbeb | 2015-12-14 16:42:31 +0100 | [diff] [blame] | 200 | |
Christian König | 4c0b242 | 2016-02-01 11:20:37 +0100 | [diff] [blame] | 201 | ret = amdgpu_cs_user_fence_chunk(p, &uf, (void *)p->chunks[i].kdata); |
Christian König | 91acbeb | 2015-12-14 16:42:31 +0100 | [diff] [blame] | 202 | if (ret) |
| 203 | goto free_partial_kdata; |
| 204 | |
Christian König | 9a5e8fb | 2015-06-23 17:07:03 +0200 | [diff] [blame] | 205 | break; |
| 206 | |
Christian König | 2b48d32 | 2015-06-19 17:31:29 +0200 | [diff] [blame] | 207 | case AMDGPU_CHUNK_ID_DEPENDENCIES: |
| 208 | break; |
| 209 | |
Christian König | 9a5e8fb | 2015-06-23 17:07:03 +0200 | [diff] [blame] | 210 | default: |
Dan Carpenter | 1d26347 | 2015-09-23 13:59:28 +0300 | [diff] [blame] | 211 | ret = -EINVAL; |
| 212 | goto free_partial_kdata; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 213 | } |
| 214 | } |
| 215 | |
Christian König | 50838c8 | 2016-02-03 13:44:52 +0100 | [diff] [blame] | 216 | ret = amdgpu_job_alloc(p->adev, num_ibs, &p->job); |
| 217 | if (ret) |
Christian König | 4acabfe | 2016-01-31 11:32:04 +0100 | [diff] [blame] | 218 | goto free_all_kdata; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 219 | |
Christian König | 4c0b242 | 2016-02-01 11:20:37 +0100 | [diff] [blame] | 220 | p->job->uf = uf; |
| 221 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 222 | kfree(chunk_array); |
Dan Carpenter | 1d26347 | 2015-09-23 13:59:28 +0300 | [diff] [blame] | 223 | return 0; |
| 224 | |
| 225 | free_all_kdata: |
| 226 | i = p->nchunks - 1; |
| 227 | free_partial_kdata: |
| 228 | for (; i >= 0; i--) |
| 229 | drm_free_large(p->chunks[i].kdata); |
| 230 | kfree(p->chunks); |
Christian König | 2a7d9bd | 2015-12-18 20:33:52 +0100 | [diff] [blame] | 231 | put_ctx: |
Dan Carpenter | 1d26347 | 2015-09-23 13:59:28 +0300 | [diff] [blame] | 232 | amdgpu_ctx_put(p->ctx); |
| 233 | free_chunk: |
| 234 | kfree(chunk_array); |
| 235 | |
| 236 | return ret; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 237 | } |
| 238 | |
| 239 | /* Returns how many bytes TTM can move per IB. |
| 240 | */ |
| 241 | static u64 amdgpu_cs_get_threshold_for_moves(struct amdgpu_device *adev) |
| 242 | { |
| 243 | u64 real_vram_size = adev->mc.real_vram_size; |
| 244 | u64 vram_usage = atomic64_read(&adev->vram_usage); |
| 245 | |
| 246 | /* This function is based on the current VRAM usage. |
| 247 | * |
| 248 | * - If all of VRAM is free, allow relocating the number of bytes that |
| 249 | * is equal to 1/4 of the size of VRAM for this IB. |
| 250 | |
| 251 | * - If more than one half of VRAM is occupied, only allow relocating |
| 252 | * 1 MB of data for this IB. |
| 253 | * |
| 254 | * - From 0 to one half of used VRAM, the threshold decreases |
| 255 | * linearly. |
| 256 | * __________________ |
| 257 | * 1/4 of -|\ | |
| 258 | * VRAM | \ | |
| 259 | * | \ | |
| 260 | * | \ | |
| 261 | * | \ | |
| 262 | * | \ | |
| 263 | * | \ | |
| 264 | * | \________|1 MB |
| 265 | * |----------------| |
| 266 | * VRAM 0 % 100 % |
| 267 | * used used |
| 268 | * |
| 269 | * Note: It's a threshold, not a limit. The threshold must be crossed |
| 270 | * for buffer relocations to stop, so any buffer of an arbitrary size |
| 271 | * can be moved as long as the threshold isn't crossed before |
| 272 | * the relocation takes place. We don't want to disable buffer |
| 273 | * relocations completely. |
| 274 | * |
| 275 | * The idea is that buffers should be placed in VRAM at creation time |
| 276 | * and TTM should only do a minimum number of relocations during |
| 277 | * command submission. In practice, you need to submit at least |
| 278 | * a dozen IBs to move all buffers to VRAM if they are in GTT. |
| 279 | * |
| 280 | * Also, things can get pretty crazy under memory pressure and actual |
| 281 | * VRAM usage can change a lot, so playing safe even at 50% does |
| 282 | * consistently increase performance. |
| 283 | */ |
| 284 | |
| 285 | u64 half_vram = real_vram_size >> 1; |
| 286 | u64 half_free_vram = vram_usage >= half_vram ? 0 : half_vram - vram_usage; |
| 287 | u64 bytes_moved_threshold = half_free_vram >> 1; |
| 288 | return max(bytes_moved_threshold, 1024*1024ull); |
| 289 | } |
| 290 | |
Christian König | f69f90a1 | 2015-12-21 19:47:42 +0100 | [diff] [blame] | 291 | int amdgpu_cs_list_validate(struct amdgpu_cs_parser *p, |
Christian König | a5b7505 | 2015-09-03 16:40:39 +0200 | [diff] [blame] | 292 | struct list_head *validated) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 293 | { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 294 | struct amdgpu_bo_list_entry *lobj; |
Christian König | f69f90a1 | 2015-12-21 19:47:42 +0100 | [diff] [blame] | 295 | u64 initial_bytes_moved; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 296 | int r; |
| 297 | |
Christian König | a5b7505 | 2015-09-03 16:40:39 +0200 | [diff] [blame] | 298 | list_for_each_entry(lobj, validated, tv.head) { |
Christian König | 36409d12 | 2015-12-21 20:31:35 +0100 | [diff] [blame] | 299 | struct amdgpu_bo *bo = lobj->robj; |
Christian König | cc325d1 | 2016-02-08 11:08:35 +0100 | [diff] [blame] | 300 | struct mm_struct *usermm; |
Christian König | 36409d12 | 2015-12-21 20:31:35 +0100 | [diff] [blame] | 301 | uint32_t domain; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 302 | |
Christian König | cc325d1 | 2016-02-08 11:08:35 +0100 | [diff] [blame] | 303 | usermm = amdgpu_ttm_tt_get_usermm(bo->tbo.ttm); |
| 304 | if (usermm && usermm != current->mm) |
| 305 | return -EPERM; |
| 306 | |
Christian König | 36409d12 | 2015-12-21 20:31:35 +0100 | [diff] [blame] | 307 | if (bo->pin_count) |
| 308 | continue; |
| 309 | |
| 310 | /* Avoid moving this one if we have moved too many buffers |
| 311 | * for this IB already. |
| 312 | * |
| 313 | * Note that this allows moving at least one buffer of |
| 314 | * any size, because it doesn't take the current "bo" |
| 315 | * into account. We don't want to disallow buffer moves |
| 316 | * completely. |
| 317 | */ |
| 318 | if (p->bytes_moved <= p->bytes_moved_threshold) |
Christian König | 1ea863f | 2015-12-18 22:13:12 +0100 | [diff] [blame] | 319 | domain = bo->prefered_domains; |
Christian König | 36409d12 | 2015-12-21 20:31:35 +0100 | [diff] [blame] | 320 | else |
Christian König | 1ea863f | 2015-12-18 22:13:12 +0100 | [diff] [blame] | 321 | domain = bo->allowed_domains; |
Christian König | 36409d12 | 2015-12-21 20:31:35 +0100 | [diff] [blame] | 322 | |
| 323 | retry: |
| 324 | amdgpu_ttm_placement_from_domain(bo, domain); |
| 325 | initial_bytes_moved = atomic64_read(&bo->adev->num_bytes_moved); |
| 326 | r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false); |
| 327 | p->bytes_moved += atomic64_read(&bo->adev->num_bytes_moved) - |
| 328 | initial_bytes_moved; |
| 329 | |
| 330 | if (unlikely(r)) { |
Christian König | 1ea863f | 2015-12-18 22:13:12 +0100 | [diff] [blame] | 331 | if (r != -ERESTARTSYS && domain != bo->allowed_domains) { |
| 332 | domain = bo->allowed_domains; |
Christian König | 36409d12 | 2015-12-21 20:31:35 +0100 | [diff] [blame] | 333 | goto retry; |
| 334 | } |
| 335 | return r; |
| 336 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 337 | } |
| 338 | return 0; |
| 339 | } |
| 340 | |
Christian König | 2a7d9bd | 2015-12-18 20:33:52 +0100 | [diff] [blame] | 341 | static int amdgpu_cs_parser_bos(struct amdgpu_cs_parser *p, |
| 342 | union drm_amdgpu_cs *cs) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 343 | { |
| 344 | struct amdgpu_fpriv *fpriv = p->filp->driver_priv; |
Christian König | a5b7505 | 2015-09-03 16:40:39 +0200 | [diff] [blame] | 345 | struct list_head duplicates; |
monk.liu | 840d514 | 2015-04-27 15:19:20 +0800 | [diff] [blame] | 346 | bool need_mmap_lock = false; |
Christian König | 636ce25 | 2015-12-18 21:26:47 +0100 | [diff] [blame] | 347 | int r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 348 | |
Christian König | 2a7d9bd | 2015-12-18 20:33:52 +0100 | [diff] [blame] | 349 | INIT_LIST_HEAD(&p->validated); |
| 350 | |
| 351 | p->bo_list = amdgpu_bo_list_get(fpriv, cs->in.bo_list_handle); |
monk.liu | 840d514 | 2015-04-27 15:19:20 +0800 | [diff] [blame] | 352 | if (p->bo_list) { |
Christian König | 211dff5 | 2016-02-22 15:40:59 +0100 | [diff] [blame] | 353 | need_mmap_lock = p->bo_list->first_userptr != |
| 354 | p->bo_list->num_entries; |
Christian König | 636ce25 | 2015-12-18 21:26:47 +0100 | [diff] [blame] | 355 | amdgpu_bo_list_get_list(p->bo_list, &p->validated); |
monk.liu | 840d514 | 2015-04-27 15:19:20 +0800 | [diff] [blame] | 356 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 357 | |
Christian König | 3c0eea6 | 2015-12-11 14:39:05 +0100 | [diff] [blame] | 358 | INIT_LIST_HEAD(&duplicates); |
Christian König | 56467eb | 2015-12-11 15:16:32 +0100 | [diff] [blame] | 359 | amdgpu_vm_get_pd_bo(&fpriv->vm, &p->validated, &p->vm_pd); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 360 | |
Christian König | 4c0b242 | 2016-02-01 11:20:37 +0100 | [diff] [blame] | 361 | if (p->job->uf.bo) |
Christian König | 91acbeb | 2015-12-14 16:42:31 +0100 | [diff] [blame] | 362 | list_add(&p->uf_entry.tv.head, &p->validated); |
| 363 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 364 | if (need_mmap_lock) |
| 365 | down_read(¤t->mm->mmap_sem); |
| 366 | |
Christian König | a5b7505 | 2015-09-03 16:40:39 +0200 | [diff] [blame] | 367 | r = ttm_eu_reserve_buffers(&p->ticket, &p->validated, true, &duplicates); |
| 368 | if (unlikely(r != 0)) |
| 369 | goto error_reserve; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 370 | |
Christian König | ee1782c | 2015-12-11 21:01:23 +0100 | [diff] [blame] | 371 | amdgpu_vm_get_pt_bos(&fpriv->vm, &duplicates); |
Christian König | 56467eb | 2015-12-11 15:16:32 +0100 | [diff] [blame] | 372 | |
Christian König | f69f90a1 | 2015-12-21 19:47:42 +0100 | [diff] [blame] | 373 | p->bytes_moved_threshold = amdgpu_cs_get_threshold_for_moves(p->adev); |
| 374 | p->bytes_moved = 0; |
| 375 | |
| 376 | r = amdgpu_cs_list_validate(p, &duplicates); |
Christian König | a5b7505 | 2015-09-03 16:40:39 +0200 | [diff] [blame] | 377 | if (r) |
| 378 | goto error_validate; |
| 379 | |
Christian König | f69f90a1 | 2015-12-21 19:47:42 +0100 | [diff] [blame] | 380 | r = amdgpu_cs_list_validate(p, &p->validated); |
Christian König | a848030 | 2016-01-05 16:03:39 +0100 | [diff] [blame] | 381 | if (r) |
| 382 | goto error_validate; |
| 383 | |
| 384 | if (p->bo_list) { |
| 385 | struct amdgpu_vm *vm = &fpriv->vm; |
| 386 | unsigned i; |
| 387 | |
| 388 | for (i = 0; i < p->bo_list->num_entries; i++) { |
| 389 | struct amdgpu_bo *bo = p->bo_list->array[i].robj; |
| 390 | |
| 391 | p->bo_list->array[i].bo_va = amdgpu_vm_bo_find(vm, bo); |
| 392 | } |
| 393 | } |
Christian König | a5b7505 | 2015-09-03 16:40:39 +0200 | [diff] [blame] | 394 | |
| 395 | error_validate: |
Christian König | eceb8a1 | 2016-01-11 15:35:21 +0100 | [diff] [blame] | 396 | if (r) { |
| 397 | amdgpu_vm_move_pt_bos_in_lru(p->adev, &fpriv->vm); |
Christian König | a5b7505 | 2015-09-03 16:40:39 +0200 | [diff] [blame] | 398 | ttm_eu_backoff_reservation(&p->ticket, &p->validated); |
Christian König | eceb8a1 | 2016-01-11 15:35:21 +0100 | [diff] [blame] | 399 | } |
Christian König | a5b7505 | 2015-09-03 16:40:39 +0200 | [diff] [blame] | 400 | |
| 401 | error_reserve: |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 402 | if (need_mmap_lock) |
| 403 | up_read(¤t->mm->mmap_sem); |
| 404 | |
| 405 | return r; |
| 406 | } |
| 407 | |
| 408 | static int amdgpu_cs_sync_rings(struct amdgpu_cs_parser *p) |
| 409 | { |
| 410 | struct amdgpu_bo_list_entry *e; |
| 411 | int r; |
| 412 | |
| 413 | list_for_each_entry(e, &p->validated, tv.head) { |
| 414 | struct reservation_object *resv = e->robj->tbo.resv; |
Christian König | e86f9ce | 2016-02-08 12:13:05 +0100 | [diff] [blame] | 415 | r = amdgpu_sync_resv(p->adev, &p->job->sync, resv, p->filp); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 416 | |
| 417 | if (r) |
| 418 | return r; |
| 419 | } |
| 420 | return 0; |
| 421 | } |
| 422 | |
| 423 | static int cmp_size_smaller_first(void *priv, struct list_head *a, |
| 424 | struct list_head *b) |
| 425 | { |
| 426 | struct amdgpu_bo_list_entry *la = list_entry(a, struct amdgpu_bo_list_entry, tv.head); |
| 427 | struct amdgpu_bo_list_entry *lb = list_entry(b, struct amdgpu_bo_list_entry, tv.head); |
| 428 | |
| 429 | /* Sort A before B if A is smaller. */ |
| 430 | return (int)la->robj->tbo.num_pages - (int)lb->robj->tbo.num_pages; |
| 431 | } |
| 432 | |
Christian König | 984810f | 2015-11-14 21:05:35 +0100 | [diff] [blame] | 433 | /** |
| 434 | * cs_parser_fini() - clean parser states |
| 435 | * @parser: parser structure holding parsing context. |
| 436 | * @error: error number |
| 437 | * |
| 438 | * If error is set than unvalidate buffer, otherwise just free memory |
| 439 | * used by parsing context. |
| 440 | **/ |
| 441 | static void amdgpu_cs_parser_fini(struct amdgpu_cs_parser *parser, int error, bool backoff) |
Chunming Zhou | 049fc52 | 2015-07-21 14:36:51 +0800 | [diff] [blame] | 442 | { |
Christian König | eceb8a1 | 2016-01-11 15:35:21 +0100 | [diff] [blame] | 443 | struct amdgpu_fpriv *fpriv = parser->filp->driver_priv; |
Christian König | 984810f | 2015-11-14 21:05:35 +0100 | [diff] [blame] | 444 | unsigned i; |
| 445 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 446 | if (!error) { |
Nicolai Hähnle | 28b8d66 | 2016-01-27 11:04:19 -0500 | [diff] [blame] | 447 | amdgpu_vm_move_pt_bos_in_lru(parser->adev, &fpriv->vm); |
| 448 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 449 | /* Sort the buffer list from the smallest to largest buffer, |
| 450 | * which affects the order of buffers in the LRU list. |
| 451 | * This assures that the smallest buffers are added first |
| 452 | * to the LRU list, so they are likely to be later evicted |
| 453 | * first, instead of large buffers whose eviction is more |
| 454 | * expensive. |
| 455 | * |
| 456 | * This slightly lowers the number of bytes moved by TTM |
| 457 | * per frame under memory pressure. |
| 458 | */ |
| 459 | list_sort(NULL, &parser->validated, cmp_size_smaller_first); |
| 460 | |
| 461 | ttm_eu_fence_buffer_objects(&parser->ticket, |
Christian König | 984810f | 2015-11-14 21:05:35 +0100 | [diff] [blame] | 462 | &parser->validated, |
| 463 | parser->fence); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 464 | } else if (backoff) { |
| 465 | ttm_eu_backoff_reservation(&parser->ticket, |
| 466 | &parser->validated); |
| 467 | } |
Christian König | 984810f | 2015-11-14 21:05:35 +0100 | [diff] [blame] | 468 | fence_put(parser->fence); |
Christian König | 7e52a81 | 2015-11-04 15:44:39 +0100 | [diff] [blame] | 469 | |
Christian König | 3cb485f | 2015-05-11 15:34:59 +0200 | [diff] [blame] | 470 | if (parser->ctx) |
| 471 | amdgpu_ctx_put(parser->ctx); |
Chunming Zhou | a3348bb | 2015-08-18 16:25:46 +0800 | [diff] [blame] | 472 | if (parser->bo_list) |
| 473 | amdgpu_bo_list_put(parser->bo_list); |
| 474 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 475 | for (i = 0; i < parser->nchunks; i++) |
| 476 | drm_free_large(parser->chunks[i].kdata); |
| 477 | kfree(parser->chunks); |
Christian König | 50838c8 | 2016-02-03 13:44:52 +0100 | [diff] [blame] | 478 | if (parser->job) |
| 479 | amdgpu_job_free(parser->job); |
Christian König | 91acbeb | 2015-12-14 16:42:31 +0100 | [diff] [blame] | 480 | amdgpu_bo_unref(&parser->uf_entry.robj); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 481 | } |
| 482 | |
| 483 | static int amdgpu_bo_vm_update_pte(struct amdgpu_cs_parser *p, |
| 484 | struct amdgpu_vm *vm) |
| 485 | { |
| 486 | struct amdgpu_device *adev = p->adev; |
| 487 | struct amdgpu_bo_va *bo_va; |
| 488 | struct amdgpu_bo *bo; |
| 489 | int i, r; |
| 490 | |
| 491 | r = amdgpu_vm_update_page_directory(adev, vm); |
| 492 | if (r) |
| 493 | return r; |
| 494 | |
Christian König | e86f9ce | 2016-02-08 12:13:05 +0100 | [diff] [blame] | 495 | r = amdgpu_sync_fence(adev, &p->job->sync, vm->page_directory_fence); |
Bas Nieuwenhuizen | 05906de | 2015-08-14 20:08:40 +0200 | [diff] [blame] | 496 | if (r) |
| 497 | return r; |
| 498 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 499 | r = amdgpu_vm_clear_freed(adev, vm); |
| 500 | if (r) |
| 501 | return r; |
| 502 | |
| 503 | if (p->bo_list) { |
| 504 | for (i = 0; i < p->bo_list->num_entries; i++) { |
Christian König | 91e1a52 | 2015-07-06 22:06:40 +0200 | [diff] [blame] | 505 | struct fence *f; |
| 506 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 507 | /* ignore duplicates */ |
| 508 | bo = p->bo_list->array[i].robj; |
| 509 | if (!bo) |
| 510 | continue; |
| 511 | |
| 512 | bo_va = p->bo_list->array[i].bo_va; |
| 513 | if (bo_va == NULL) |
| 514 | continue; |
| 515 | |
| 516 | r = amdgpu_vm_bo_update(adev, bo_va, &bo->tbo.mem); |
| 517 | if (r) |
| 518 | return r; |
| 519 | |
Chunming Zhou | bb1e38a4 | 2015-08-03 18:19:38 +0800 | [diff] [blame] | 520 | f = bo_va->last_pt_update; |
Christian König | e86f9ce | 2016-02-08 12:13:05 +0100 | [diff] [blame] | 521 | r = amdgpu_sync_fence(adev, &p->job->sync, f); |
Christian König | 91e1a52 | 2015-07-06 22:06:40 +0200 | [diff] [blame] | 522 | if (r) |
| 523 | return r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 524 | } |
Christian König | b495bd3 | 2015-09-10 14:00:35 +0200 | [diff] [blame] | 525 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 526 | } |
| 527 | |
Christian König | e86f9ce | 2016-02-08 12:13:05 +0100 | [diff] [blame] | 528 | r = amdgpu_vm_clear_invalids(adev, vm, &p->job->sync); |
Christian König | b495bd3 | 2015-09-10 14:00:35 +0200 | [diff] [blame] | 529 | |
| 530 | if (amdgpu_vm_debug && p->bo_list) { |
| 531 | /* Invalidate all BOs to test for userspace bugs */ |
| 532 | for (i = 0; i < p->bo_list->num_entries; i++) { |
| 533 | /* ignore duplicates */ |
| 534 | bo = p->bo_list->array[i].robj; |
| 535 | if (!bo) |
| 536 | continue; |
| 537 | |
| 538 | amdgpu_vm_bo_invalidate(adev, bo); |
| 539 | } |
| 540 | } |
| 541 | |
| 542 | return r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 543 | } |
| 544 | |
| 545 | static int amdgpu_cs_ib_vm_chunk(struct amdgpu_device *adev, |
Christian König | b07c60c | 2016-01-31 12:29:04 +0100 | [diff] [blame] | 546 | struct amdgpu_cs_parser *p) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 547 | { |
Christian König | b07c60c | 2016-01-31 12:29:04 +0100 | [diff] [blame] | 548 | struct amdgpu_fpriv *fpriv = p->filp->driver_priv; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 549 | struct amdgpu_vm *vm = &fpriv->vm; |
Christian König | b07c60c | 2016-01-31 12:29:04 +0100 | [diff] [blame] | 550 | struct amdgpu_ring *ring = p->job->ring; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 551 | int i, r; |
| 552 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 553 | /* Only for UVD/VCE VM emulation */ |
Christian König | b07c60c | 2016-01-31 12:29:04 +0100 | [diff] [blame] | 554 | if (ring->funcs->parse_cs) { |
| 555 | for (i = 0; i < p->job->num_ibs; i++) { |
| 556 | r = amdgpu_ring_parse_cs(ring, p, i); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 557 | if (r) |
| 558 | return r; |
| 559 | } |
| 560 | } |
| 561 | |
Christian König | b07c60c | 2016-01-31 12:29:04 +0100 | [diff] [blame] | 562 | r = amdgpu_bo_vm_update_pte(p, vm); |
Christian König | 984810f | 2015-11-14 21:05:35 +0100 | [diff] [blame] | 563 | if (!r) |
Christian König | b07c60c | 2016-01-31 12:29:04 +0100 | [diff] [blame] | 564 | amdgpu_cs_sync_rings(p); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 565 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 566 | return r; |
| 567 | } |
| 568 | |
| 569 | static int amdgpu_cs_handle_lockup(struct amdgpu_device *adev, int r) |
| 570 | { |
| 571 | if (r == -EDEADLK) { |
| 572 | r = amdgpu_gpu_reset(adev); |
| 573 | if (!r) |
| 574 | r = -EAGAIN; |
| 575 | } |
| 576 | return r; |
| 577 | } |
| 578 | |
| 579 | static int amdgpu_cs_ib_fill(struct amdgpu_device *adev, |
| 580 | struct amdgpu_cs_parser *parser) |
| 581 | { |
| 582 | struct amdgpu_fpriv *fpriv = parser->filp->driver_priv; |
| 583 | struct amdgpu_vm *vm = &fpriv->vm; |
| 584 | int i, j; |
| 585 | int r; |
| 586 | |
Christian König | 50838c8 | 2016-02-03 13:44:52 +0100 | [diff] [blame] | 587 | for (i = 0, j = 0; i < parser->nchunks && j < parser->job->num_ibs; i++) { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 588 | struct amdgpu_cs_chunk *chunk; |
| 589 | struct amdgpu_ib *ib; |
| 590 | struct drm_amdgpu_cs_chunk_ib *chunk_ib; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 591 | struct amdgpu_ring *ring; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 592 | |
| 593 | chunk = &parser->chunks[i]; |
Christian König | 50838c8 | 2016-02-03 13:44:52 +0100 | [diff] [blame] | 594 | ib = &parser->job->ibs[j]; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 595 | chunk_ib = (struct drm_amdgpu_cs_chunk_ib *)chunk->kdata; |
| 596 | |
| 597 | if (chunk->chunk_id != AMDGPU_CHUNK_ID_IB) |
| 598 | continue; |
| 599 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 600 | r = amdgpu_cs_get_ring(adev, chunk_ib->ip_type, |
| 601 | chunk_ib->ip_instance, chunk_ib->ring, |
| 602 | &ring); |
Marek Olšák | 3ccec53 | 2015-06-02 17:44:49 +0200 | [diff] [blame] | 603 | if (r) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 604 | return r; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 605 | |
Christian König | b07c60c | 2016-01-31 12:29:04 +0100 | [diff] [blame] | 606 | if (parser->job->ring && parser->job->ring != ring) |
| 607 | return -EINVAL; |
| 608 | |
| 609 | parser->job->ring = ring; |
| 610 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 611 | if (ring->funcs->parse_cs) { |
Christian König | 4802ce1 | 2015-06-10 17:20:11 +0200 | [diff] [blame] | 612 | struct amdgpu_bo_va_mapping *m; |
Marek Olšák | 3ccec53 | 2015-06-02 17:44:49 +0200 | [diff] [blame] | 613 | struct amdgpu_bo *aobj = NULL; |
Christian König | 4802ce1 | 2015-06-10 17:20:11 +0200 | [diff] [blame] | 614 | uint64_t offset; |
| 615 | uint8_t *kptr; |
Marek Olšák | 3ccec53 | 2015-06-02 17:44:49 +0200 | [diff] [blame] | 616 | |
Christian König | 4802ce1 | 2015-06-10 17:20:11 +0200 | [diff] [blame] | 617 | m = amdgpu_cs_find_mapping(parser, chunk_ib->va_start, |
| 618 | &aobj); |
Marek Olšák | 3ccec53 | 2015-06-02 17:44:49 +0200 | [diff] [blame] | 619 | if (!aobj) { |
| 620 | DRM_ERROR("IB va_start is invalid\n"); |
| 621 | return -EINVAL; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 622 | } |
| 623 | |
Christian König | 4802ce1 | 2015-06-10 17:20:11 +0200 | [diff] [blame] | 624 | if ((chunk_ib->va_start + chunk_ib->ib_bytes) > |
| 625 | (m->it.last + 1) * AMDGPU_GPU_PAGE_SIZE) { |
| 626 | DRM_ERROR("IB va_start+ib_bytes is invalid\n"); |
| 627 | return -EINVAL; |
| 628 | } |
| 629 | |
Marek Olšák | 3ccec53 | 2015-06-02 17:44:49 +0200 | [diff] [blame] | 630 | /* the IB should be reserved at this point */ |
Christian König | 4802ce1 | 2015-06-10 17:20:11 +0200 | [diff] [blame] | 631 | r = amdgpu_bo_kmap(aobj, (void **)&kptr); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 632 | if (r) { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 633 | return r; |
| 634 | } |
| 635 | |
Christian König | 4802ce1 | 2015-06-10 17:20:11 +0200 | [diff] [blame] | 636 | offset = ((uint64_t)m->it.start) * AMDGPU_GPU_PAGE_SIZE; |
| 637 | kptr += chunk_ib->va_start - offset; |
| 638 | |
Christian König | b07c60c | 2016-01-31 12:29:04 +0100 | [diff] [blame] | 639 | r = amdgpu_ib_get(adev, NULL, chunk_ib->ib_bytes, ib); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 640 | if (r) { |
| 641 | DRM_ERROR("Failed to get ib !\n"); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 642 | return r; |
| 643 | } |
| 644 | |
| 645 | memcpy(ib->ptr, kptr, chunk_ib->ib_bytes); |
| 646 | amdgpu_bo_kunmap(aobj); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 647 | } else { |
Christian König | b07c60c | 2016-01-31 12:29:04 +0100 | [diff] [blame] | 648 | r = amdgpu_ib_get(adev, vm, 0, ib); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 649 | if (r) { |
| 650 | DRM_ERROR("Failed to get ib !\n"); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 651 | return r; |
| 652 | } |
| 653 | |
| 654 | ib->gpu_addr = chunk_ib->va_start; |
| 655 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 656 | |
Marek Olšák | 3ccec53 | 2015-06-02 17:44:49 +0200 | [diff] [blame] | 657 | ib->length_dw = chunk_ib->ib_bytes / 4; |
Jammy Zhou | de807f8 | 2015-05-11 23:41:41 +0800 | [diff] [blame] | 658 | ib->flags = chunk_ib->flags; |
Christian König | 3cb485f | 2015-05-11 15:34:59 +0200 | [diff] [blame] | 659 | ib->ctx = parser->ctx; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 660 | j++; |
| 661 | } |
| 662 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 663 | /* add GDS resources to first IB */ |
| 664 | if (parser->bo_list) { |
| 665 | struct amdgpu_bo *gds = parser->bo_list->gds_obj; |
| 666 | struct amdgpu_bo *gws = parser->bo_list->gws_obj; |
| 667 | struct amdgpu_bo *oa = parser->bo_list->oa_obj; |
Christian König | 50838c8 | 2016-02-03 13:44:52 +0100 | [diff] [blame] | 668 | struct amdgpu_ib *ib = &parser->job->ibs[0]; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 669 | |
| 670 | if (gds) { |
| 671 | ib->gds_base = amdgpu_bo_gpu_offset(gds); |
| 672 | ib->gds_size = amdgpu_bo_size(gds); |
| 673 | } |
| 674 | if (gws) { |
| 675 | ib->gws_base = amdgpu_bo_gpu_offset(gws); |
| 676 | ib->gws_size = amdgpu_bo_size(gws); |
| 677 | } |
| 678 | if (oa) { |
| 679 | ib->oa_base = amdgpu_bo_gpu_offset(oa); |
| 680 | ib->oa_size = amdgpu_bo_size(oa); |
| 681 | } |
| 682 | } |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 683 | /* wrap the last IB with user fence */ |
Christian König | 4c0b242 | 2016-02-01 11:20:37 +0100 | [diff] [blame] | 684 | if (parser->job->uf.bo) { |
Christian König | 50838c8 | 2016-02-03 13:44:52 +0100 | [diff] [blame] | 685 | struct amdgpu_ib *ib = &parser->job->ibs[parser->job->num_ibs - 1]; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 686 | |
| 687 | /* UVD & VCE fw doesn't support user fences */ |
Christian König | b07c60c | 2016-01-31 12:29:04 +0100 | [diff] [blame] | 688 | if (parser->job->ring->type == AMDGPU_RING_TYPE_UVD || |
| 689 | parser->job->ring->type == AMDGPU_RING_TYPE_VCE) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 690 | return -EINVAL; |
| 691 | |
Christian König | 4c0b242 | 2016-02-01 11:20:37 +0100 | [diff] [blame] | 692 | ib->user = &parser->job->uf; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 693 | } |
| 694 | |
| 695 | return 0; |
| 696 | } |
| 697 | |
Christian König | 2b48d32 | 2015-06-19 17:31:29 +0200 | [diff] [blame] | 698 | static int amdgpu_cs_dependencies(struct amdgpu_device *adev, |
| 699 | struct amdgpu_cs_parser *p) |
| 700 | { |
Christian König | 76a1ea6 | 2015-07-06 19:42:10 +0200 | [diff] [blame] | 701 | struct amdgpu_fpriv *fpriv = p->filp->driver_priv; |
Christian König | 2b48d32 | 2015-06-19 17:31:29 +0200 | [diff] [blame] | 702 | int i, j, r; |
| 703 | |
Christian König | 2b48d32 | 2015-06-19 17:31:29 +0200 | [diff] [blame] | 704 | for (i = 0; i < p->nchunks; ++i) { |
| 705 | struct drm_amdgpu_cs_chunk_dep *deps; |
| 706 | struct amdgpu_cs_chunk *chunk; |
| 707 | unsigned num_deps; |
| 708 | |
| 709 | chunk = &p->chunks[i]; |
| 710 | |
| 711 | if (chunk->chunk_id != AMDGPU_CHUNK_ID_DEPENDENCIES) |
| 712 | continue; |
| 713 | |
| 714 | deps = (struct drm_amdgpu_cs_chunk_dep *)chunk->kdata; |
| 715 | num_deps = chunk->length_dw * 4 / |
| 716 | sizeof(struct drm_amdgpu_cs_chunk_dep); |
| 717 | |
| 718 | for (j = 0; j < num_deps; ++j) { |
Christian König | 2b48d32 | 2015-06-19 17:31:29 +0200 | [diff] [blame] | 719 | struct amdgpu_ring *ring; |
Christian König | 76a1ea6 | 2015-07-06 19:42:10 +0200 | [diff] [blame] | 720 | struct amdgpu_ctx *ctx; |
Christian König | 21c16bf | 2015-07-07 17:24:49 +0200 | [diff] [blame] | 721 | struct fence *fence; |
Christian König | 2b48d32 | 2015-06-19 17:31:29 +0200 | [diff] [blame] | 722 | |
| 723 | r = amdgpu_cs_get_ring(adev, deps[j].ip_type, |
| 724 | deps[j].ip_instance, |
| 725 | deps[j].ring, &ring); |
| 726 | if (r) |
| 727 | return r; |
| 728 | |
Christian König | 76a1ea6 | 2015-07-06 19:42:10 +0200 | [diff] [blame] | 729 | ctx = amdgpu_ctx_get(fpriv, deps[j].ctx_id); |
| 730 | if (ctx == NULL) |
| 731 | return -EINVAL; |
| 732 | |
Christian König | 21c16bf | 2015-07-07 17:24:49 +0200 | [diff] [blame] | 733 | fence = amdgpu_ctx_get_fence(ctx, ring, |
| 734 | deps[j].handle); |
| 735 | if (IS_ERR(fence)) { |
| 736 | r = PTR_ERR(fence); |
Christian König | 76a1ea6 | 2015-07-06 19:42:10 +0200 | [diff] [blame] | 737 | amdgpu_ctx_put(ctx); |
Christian König | 2b48d32 | 2015-06-19 17:31:29 +0200 | [diff] [blame] | 738 | return r; |
Christian König | 21c16bf | 2015-07-07 17:24:49 +0200 | [diff] [blame] | 739 | |
| 740 | } else if (fence) { |
Christian König | e86f9ce | 2016-02-08 12:13:05 +0100 | [diff] [blame] | 741 | r = amdgpu_sync_fence(adev, &p->job->sync, |
| 742 | fence); |
Christian König | 21c16bf | 2015-07-07 17:24:49 +0200 | [diff] [blame] | 743 | fence_put(fence); |
| 744 | amdgpu_ctx_put(ctx); |
| 745 | if (r) |
| 746 | return r; |
Christian König | 76a1ea6 | 2015-07-06 19:42:10 +0200 | [diff] [blame] | 747 | } |
Christian König | 2b48d32 | 2015-06-19 17:31:29 +0200 | [diff] [blame] | 748 | } |
| 749 | } |
| 750 | |
| 751 | return 0; |
| 752 | } |
| 753 | |
Christian König | cd75dc6 | 2016-01-31 11:30:55 +0100 | [diff] [blame] | 754 | static int amdgpu_cs_submit(struct amdgpu_cs_parser *p, |
| 755 | union drm_amdgpu_cs *cs) |
| 756 | { |
Christian König | b07c60c | 2016-01-31 12:29:04 +0100 | [diff] [blame] | 757 | struct amdgpu_ring *ring = p->job->ring; |
Christian König | cd75dc6 | 2016-01-31 11:30:55 +0100 | [diff] [blame] | 758 | struct amd_sched_fence *fence; |
| 759 | struct amdgpu_job *job; |
| 760 | |
Christian König | 50838c8 | 2016-02-03 13:44:52 +0100 | [diff] [blame] | 761 | job = p->job; |
| 762 | p->job = NULL; |
Christian König | cd75dc6 | 2016-01-31 11:30:55 +0100 | [diff] [blame] | 763 | |
| 764 | job->base.sched = &ring->sched; |
| 765 | job->base.s_entity = &p->ctx->rings[ring->idx].entity; |
Christian König | cd75dc6 | 2016-01-31 11:30:55 +0100 | [diff] [blame] | 766 | job->owner = p->filp; |
Christian König | cd75dc6 | 2016-01-31 11:30:55 +0100 | [diff] [blame] | 767 | |
Christian König | cd75dc6 | 2016-01-31 11:30:55 +0100 | [diff] [blame] | 768 | fence = amd_sched_fence_create(job->base.s_entity, p->filp); |
| 769 | if (!fence) { |
Christian König | d71518b | 2016-02-01 12:20:25 +0100 | [diff] [blame] | 770 | amdgpu_job_free(job); |
Christian König | cd75dc6 | 2016-01-31 11:30:55 +0100 | [diff] [blame] | 771 | return -ENOMEM; |
| 772 | } |
| 773 | |
| 774 | job->base.s_fence = fence; |
| 775 | p->fence = fence_get(&fence->base); |
| 776 | |
| 777 | cs->out.handle = amdgpu_ctx_add_fence(p->ctx, ring, |
| 778 | &fence->base); |
| 779 | job->ibs[job->num_ibs - 1].sequence = cs->out.handle; |
| 780 | |
| 781 | trace_amdgpu_cs_ioctl(job); |
| 782 | amd_sched_entity_push_job(&job->base); |
| 783 | |
| 784 | return 0; |
| 785 | } |
| 786 | |
Chunming Zhou | 049fc52 | 2015-07-21 14:36:51 +0800 | [diff] [blame] | 787 | int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp) |
| 788 | { |
| 789 | struct amdgpu_device *adev = dev->dev_private; |
| 790 | union drm_amdgpu_cs *cs = data; |
Christian König | 7e52a81 | 2015-11-04 15:44:39 +0100 | [diff] [blame] | 791 | struct amdgpu_cs_parser parser = {}; |
Christian König | 26a6980 | 2015-08-18 21:09:33 +0200 | [diff] [blame] | 792 | bool reserved_buffers = false; |
| 793 | int i, r; |
Chunming Zhou | 049fc52 | 2015-07-21 14:36:51 +0800 | [diff] [blame] | 794 | |
Christian König | 0c418f1 | 2015-09-01 15:13:53 +0200 | [diff] [blame] | 795 | if (!adev->accel_working) |
Chunming Zhou | 049fc52 | 2015-07-21 14:36:51 +0800 | [diff] [blame] | 796 | return -EBUSY; |
Chunming Zhou | 049fc52 | 2015-07-21 14:36:51 +0800 | [diff] [blame] | 797 | |
Christian König | 7e52a81 | 2015-11-04 15:44:39 +0100 | [diff] [blame] | 798 | parser.adev = adev; |
| 799 | parser.filp = filp; |
| 800 | |
| 801 | r = amdgpu_cs_parser_init(&parser, data); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 802 | if (r) { |
Chunming Zhou | 049fc52 | 2015-07-21 14:36:51 +0800 | [diff] [blame] | 803 | DRM_ERROR("Failed to initialize parser !\n"); |
Christian König | 7e52a81 | 2015-11-04 15:44:39 +0100 | [diff] [blame] | 804 | amdgpu_cs_parser_fini(&parser, r, false); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 805 | r = amdgpu_cs_handle_lockup(adev, r); |
| 806 | return r; |
| 807 | } |
Christian König | 2a7d9bd | 2015-12-18 20:33:52 +0100 | [diff] [blame] | 808 | r = amdgpu_cs_parser_bos(&parser, data); |
Christian König | 26a6980 | 2015-08-18 21:09:33 +0200 | [diff] [blame] | 809 | if (r == -ENOMEM) |
| 810 | DRM_ERROR("Not enough memory for command submission!\n"); |
| 811 | else if (r && r != -ERESTARTSYS) |
| 812 | DRM_ERROR("Failed to process the buffer list %d!\n", r); |
| 813 | else if (!r) { |
| 814 | reserved_buffers = true; |
Christian König | 7e52a81 | 2015-11-04 15:44:39 +0100 | [diff] [blame] | 815 | r = amdgpu_cs_ib_fill(adev, &parser); |
Christian König | 26a6980 | 2015-08-18 21:09:33 +0200 | [diff] [blame] | 816 | } |
| 817 | |
| 818 | if (!r) { |
Christian König | 7e52a81 | 2015-11-04 15:44:39 +0100 | [diff] [blame] | 819 | r = amdgpu_cs_dependencies(adev, &parser); |
Christian König | 26a6980 | 2015-08-18 21:09:33 +0200 | [diff] [blame] | 820 | if (r) |
| 821 | DRM_ERROR("Failed in the dependencies handling %d!\n", r); |
| 822 | } |
| 823 | |
| 824 | if (r) |
| 825 | goto out; |
| 826 | |
Christian König | 50838c8 | 2016-02-03 13:44:52 +0100 | [diff] [blame] | 827 | for (i = 0; i < parser.job->num_ibs; i++) |
Christian König | 7e52a81 | 2015-11-04 15:44:39 +0100 | [diff] [blame] | 828 | trace_amdgpu_cs(&parser, i); |
Christian König | 26a6980 | 2015-08-18 21:09:33 +0200 | [diff] [blame] | 829 | |
Christian König | 7e52a81 | 2015-11-04 15:44:39 +0100 | [diff] [blame] | 830 | r = amdgpu_cs_ib_vm_chunk(adev, &parser); |
Chunming Zhou | 4fe6311 | 2015-08-18 16:12:15 +0800 | [diff] [blame] | 831 | if (r) |
| 832 | goto out; |
| 833 | |
Christian König | 4acabfe | 2016-01-31 11:32:04 +0100 | [diff] [blame] | 834 | r = amdgpu_cs_submit(&parser, cs); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 835 | |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 836 | out: |
Christian König | 7e52a81 | 2015-11-04 15:44:39 +0100 | [diff] [blame] | 837 | amdgpu_cs_parser_fini(&parser, r, reserved_buffers); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 838 | r = amdgpu_cs_handle_lockup(adev, r); |
| 839 | return r; |
| 840 | } |
| 841 | |
| 842 | /** |
| 843 | * amdgpu_cs_wait_ioctl - wait for a command submission to finish |
| 844 | * |
| 845 | * @dev: drm device |
| 846 | * @data: data from userspace |
| 847 | * @filp: file private |
| 848 | * |
| 849 | * Wait for the command submission identified by handle to finish. |
| 850 | */ |
| 851 | int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, |
| 852 | struct drm_file *filp) |
| 853 | { |
| 854 | union drm_amdgpu_wait_cs *wait = data; |
| 855 | struct amdgpu_device *adev = dev->dev_private; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 856 | unsigned long timeout = amdgpu_gem_timeout(wait->in.timeout); |
Christian König | 03507c4 | 2015-06-19 17:00:19 +0200 | [diff] [blame] | 857 | struct amdgpu_ring *ring = NULL; |
Jammy Zhou | 66b3cf2 | 2015-05-08 17:29:40 +0800 | [diff] [blame] | 858 | struct amdgpu_ctx *ctx; |
Christian König | 21c16bf | 2015-07-07 17:24:49 +0200 | [diff] [blame] | 859 | struct fence *fence; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 860 | long r; |
| 861 | |
Christian König | 21c16bf | 2015-07-07 17:24:49 +0200 | [diff] [blame] | 862 | r = amdgpu_cs_get_ring(adev, wait->in.ip_type, wait->in.ip_instance, |
| 863 | wait->in.ring, &ring); |
| 864 | if (r) |
| 865 | return r; |
| 866 | |
Jammy Zhou | 66b3cf2 | 2015-05-08 17:29:40 +0800 | [diff] [blame] | 867 | ctx = amdgpu_ctx_get(filp->driver_priv, wait->in.ctx_id); |
| 868 | if (ctx == NULL) |
| 869 | return -EINVAL; |
Chunming Zhou | 4b559c9 | 2015-07-21 15:53:04 +0800 | [diff] [blame] | 870 | |
| 871 | fence = amdgpu_ctx_get_fence(ctx, ring, wait->in.handle); |
| 872 | if (IS_ERR(fence)) |
| 873 | r = PTR_ERR(fence); |
| 874 | else if (fence) { |
| 875 | r = fence_wait_timeout(fence, true, timeout); |
| 876 | fence_put(fence); |
| 877 | } else |
Christian König | 21c16bf | 2015-07-07 17:24:49 +0200 | [diff] [blame] | 878 | r = 1; |
| 879 | |
Jammy Zhou | 66b3cf2 | 2015-05-08 17:29:40 +0800 | [diff] [blame] | 880 | amdgpu_ctx_put(ctx); |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 881 | if (r < 0) |
| 882 | return r; |
| 883 | |
| 884 | memset(wait, 0, sizeof(*wait)); |
| 885 | wait->out.status = (r == 0); |
| 886 | |
| 887 | return 0; |
| 888 | } |
| 889 | |
| 890 | /** |
| 891 | * amdgpu_cs_find_bo_va - find bo_va for VM address |
| 892 | * |
| 893 | * @parser: command submission parser context |
| 894 | * @addr: VM address |
| 895 | * @bo: resulting BO of the mapping found |
| 896 | * |
| 897 | * Search the buffer objects in the command submission context for a certain |
| 898 | * virtual memory address. Returns allocation structure when found, NULL |
| 899 | * otherwise. |
| 900 | */ |
| 901 | struct amdgpu_bo_va_mapping * |
| 902 | amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser, |
| 903 | uint64_t addr, struct amdgpu_bo **bo) |
| 904 | { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 905 | struct amdgpu_bo_va_mapping *mapping; |
Christian König | 15486fd2 | 2015-12-22 16:06:12 +0100 | [diff] [blame] | 906 | unsigned i; |
| 907 | |
| 908 | if (!parser->bo_list) |
| 909 | return NULL; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 910 | |
| 911 | addr /= AMDGPU_GPU_PAGE_SIZE; |
| 912 | |
Christian König | 15486fd2 | 2015-12-22 16:06:12 +0100 | [diff] [blame] | 913 | for (i = 0; i < parser->bo_list->num_entries; i++) { |
| 914 | struct amdgpu_bo_list_entry *lobj; |
| 915 | |
| 916 | lobj = &parser->bo_list->array[i]; |
| 917 | if (!lobj->bo_va) |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 918 | continue; |
| 919 | |
Christian König | 15486fd2 | 2015-12-22 16:06:12 +0100 | [diff] [blame] | 920 | list_for_each_entry(mapping, &lobj->bo_va->valids, list) { |
Christian König | 7fc1195 | 2015-07-30 11:53:42 +0200 | [diff] [blame] | 921 | if (mapping->it.start > addr || |
| 922 | addr > mapping->it.last) |
| 923 | continue; |
| 924 | |
Christian König | 15486fd2 | 2015-12-22 16:06:12 +0100 | [diff] [blame] | 925 | *bo = lobj->bo_va->bo; |
Christian König | 7fc1195 | 2015-07-30 11:53:42 +0200 | [diff] [blame] | 926 | return mapping; |
| 927 | } |
| 928 | |
Christian König | 15486fd2 | 2015-12-22 16:06:12 +0100 | [diff] [blame] | 929 | list_for_each_entry(mapping, &lobj->bo_va->invalids, list) { |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 930 | if (mapping->it.start > addr || |
| 931 | addr > mapping->it.last) |
| 932 | continue; |
| 933 | |
Christian König | 15486fd2 | 2015-12-22 16:06:12 +0100 | [diff] [blame] | 934 | *bo = lobj->bo_va->bo; |
Alex Deucher | d38ceaf | 2015-04-20 16:55:21 -0400 | [diff] [blame] | 935 | return mapping; |
| 936 | } |
| 937 | } |
| 938 | |
| 939 | return NULL; |
| 940 | } |