blob: 53e6279707989a1b9c3224745e4b5693da73b896 [file] [log] [blame]
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001/*
2 * Copyright 2009 Jerome Glisse.
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
12 *
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 *
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
23 * of the Software.
24 *
25 */
26/*
27 * Authors:
28 * Jerome Glisse <glisse@freedesktop.org>
29 * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
30 * Dave Airlie
31 */
32#include <ttm/ttm_bo_api.h>
33#include <ttm/ttm_bo_driver.h>
34#include <ttm/ttm_placement.h>
35#include <ttm/ttm_module.h>
36#include <ttm/ttm_page_alloc.h>
37#include <drm/drmP.h>
38#include <drm/amdgpu_drm.h>
39#include <linux/seq_file.h>
40#include <linux/slab.h>
41#include <linux/swiotlb.h>
42#include <linux/swap.h>
43#include <linux/pagemap.h>
44#include <linux/debugfs.h>
45#include "amdgpu.h"
46#include "bif/bif_4_1_d.h"
47
48#define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
49
50static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
51static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
52
53static struct amdgpu_device *amdgpu_get_adev(struct ttm_bo_device *bdev)
54{
55 struct amdgpu_mman *mman;
56 struct amdgpu_device *adev;
57
58 mman = container_of(bdev, struct amdgpu_mman, bdev);
59 adev = container_of(mman, struct amdgpu_device, mman);
60 return adev;
61}
62
63
64/*
65 * Global memory.
66 */
67static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
68{
69 return ttm_mem_global_init(ref->object);
70}
71
72static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
73{
74 ttm_mem_global_release(ref->object);
75}
76
77static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
78{
79 struct drm_global_reference *global_ref;
Christian König703297c2016-02-10 14:20:50 +010080 struct amdgpu_ring *ring;
81 struct amd_sched_rq *rq;
Alex Deucherd38ceaf2015-04-20 16:55:21 -040082 int r;
83
84 adev->mman.mem_global_referenced = false;
85 global_ref = &adev->mman.mem_global_ref;
86 global_ref->global_type = DRM_GLOBAL_TTM_MEM;
87 global_ref->size = sizeof(struct ttm_mem_global);
88 global_ref->init = &amdgpu_ttm_mem_global_init;
89 global_ref->release = &amdgpu_ttm_mem_global_release;
90 r = drm_global_item_ref(global_ref);
91 if (r != 0) {
92 DRM_ERROR("Failed setting up TTM memory accounting "
93 "subsystem.\n");
94 return r;
95 }
96
97 adev->mman.bo_global_ref.mem_glob =
98 adev->mman.mem_global_ref.object;
99 global_ref = &adev->mman.bo_global_ref.ref;
100 global_ref->global_type = DRM_GLOBAL_TTM_BO;
101 global_ref->size = sizeof(struct ttm_bo_global);
102 global_ref->init = &ttm_bo_global_init;
103 global_ref->release = &ttm_bo_global_release;
104 r = drm_global_item_ref(global_ref);
105 if (r != 0) {
106 DRM_ERROR("Failed setting up TTM BO subsystem.\n");
107 drm_global_item_unref(&adev->mman.mem_global_ref);
108 return r;
109 }
110
Christian König703297c2016-02-10 14:20:50 +0100111 ring = adev->mman.buffer_funcs_ring;
112 rq = &ring->sched.sched_rq[AMD_SCHED_PRIORITY_KERNEL];
113 r = amd_sched_entity_init(&ring->sched, &adev->mman.entity,
114 rq, amdgpu_sched_jobs);
115 if (r != 0) {
116 DRM_ERROR("Failed setting up TTM BO move run queue.\n");
117 drm_global_item_unref(&adev->mman.mem_global_ref);
118 drm_global_item_unref(&adev->mman.bo_global_ref.ref);
119 return r;
120 }
121
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400122 adev->mman.mem_global_referenced = true;
Christian König703297c2016-02-10 14:20:50 +0100123
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400124 return 0;
125}
126
127static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
128{
129 if (adev->mman.mem_global_referenced) {
Christian König703297c2016-02-10 14:20:50 +0100130 amd_sched_entity_fini(adev->mman.entity.sched,
131 &adev->mman.entity);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400132 drm_global_item_unref(&adev->mman.bo_global_ref.ref);
133 drm_global_item_unref(&adev->mman.mem_global_ref);
134 adev->mman.mem_global_referenced = false;
135 }
136}
137
138static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
139{
140 return 0;
141}
142
143static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
144 struct ttm_mem_type_manager *man)
145{
146 struct amdgpu_device *adev;
147
148 adev = amdgpu_get_adev(bdev);
149
150 switch (type) {
151 case TTM_PL_SYSTEM:
152 /* System memory */
153 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
154 man->available_caching = TTM_PL_MASK_CACHING;
155 man->default_caching = TTM_PL_FLAG_CACHED;
156 break;
157 case TTM_PL_TT:
158 man->func = &ttm_bo_manager_func;
159 man->gpu_offset = adev->mc.gtt_start;
160 man->available_caching = TTM_PL_MASK_CACHING;
161 man->default_caching = TTM_PL_FLAG_CACHED;
162 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
163 break;
164 case TTM_PL_VRAM:
165 /* "On-card" video ram */
166 man->func = &ttm_bo_manager_func;
167 man->gpu_offset = adev->mc.vram_start;
168 man->flags = TTM_MEMTYPE_FLAG_FIXED |
169 TTM_MEMTYPE_FLAG_MAPPABLE;
170 man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
171 man->default_caching = TTM_PL_FLAG_WC;
172 break;
173 case AMDGPU_PL_GDS:
174 case AMDGPU_PL_GWS:
175 case AMDGPU_PL_OA:
176 /* On-chip GDS memory*/
177 man->func = &ttm_bo_manager_func;
178 man->gpu_offset = 0;
179 man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
180 man->available_caching = TTM_PL_FLAG_UNCACHED;
181 man->default_caching = TTM_PL_FLAG_UNCACHED;
182 break;
183 default:
184 DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
185 return -EINVAL;
186 }
187 return 0;
188}
189
190static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
191 struct ttm_placement *placement)
192{
193 struct amdgpu_bo *rbo;
194 static struct ttm_place placements = {
195 .fpfn = 0,
196 .lpfn = 0,
197 .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
198 };
199
200 if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
201 placement->placement = &placements;
202 placement->busy_placement = &placements;
203 placement->num_placement = 1;
204 placement->num_busy_placement = 1;
205 return;
206 }
207 rbo = container_of(bo, struct amdgpu_bo, tbo);
208 switch (bo->mem.mem_type) {
209 case TTM_PL_VRAM:
210 if (rbo->adev->mman.buffer_funcs_ring->ready == false)
211 amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_CPU);
212 else
213 amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_GTT);
214 break;
215 case TTM_PL_TT:
216 default:
217 amdgpu_ttm_placement_from_domain(rbo, AMDGPU_GEM_DOMAIN_CPU);
218 }
219 *placement = rbo->placement;
220}
221
222static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
223{
224 struct amdgpu_bo *rbo = container_of(bo, struct amdgpu_bo, tbo);
225
226 return drm_vma_node_verify_access(&rbo->gem_base.vma_node, filp);
227}
228
229static void amdgpu_move_null(struct ttm_buffer_object *bo,
230 struct ttm_mem_reg *new_mem)
231{
232 struct ttm_mem_reg *old_mem = &bo->mem;
233
234 BUG_ON(old_mem->mm_node != NULL);
235 *old_mem = *new_mem;
236 new_mem->mm_node = NULL;
237}
238
239static int amdgpu_move_blit(struct ttm_buffer_object *bo,
240 bool evict, bool no_wait_gpu,
241 struct ttm_mem_reg *new_mem,
242 struct ttm_mem_reg *old_mem)
243{
244 struct amdgpu_device *adev;
245 struct amdgpu_ring *ring;
246 uint64_t old_start, new_start;
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800247 struct fence *fence;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400248 int r;
249
250 adev = amdgpu_get_adev(bo->bdev);
251 ring = adev->mman.buffer_funcs_ring;
252 old_start = old_mem->start << PAGE_SHIFT;
253 new_start = new_mem->start << PAGE_SHIFT;
254
255 switch (old_mem->mem_type) {
256 case TTM_PL_VRAM:
257 old_start += adev->mc.vram_start;
258 break;
259 case TTM_PL_TT:
260 old_start += adev->mc.gtt_start;
261 break;
262 default:
263 DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
264 return -EINVAL;
265 }
266 switch (new_mem->mem_type) {
267 case TTM_PL_VRAM:
268 new_start += adev->mc.vram_start;
269 break;
270 case TTM_PL_TT:
271 new_start += adev->mc.gtt_start;
272 break;
273 default:
274 DRM_ERROR("Unknown placement %d\n", old_mem->mem_type);
275 return -EINVAL;
276 }
277 if (!ring->ready) {
278 DRM_ERROR("Trying to move memory with ring turned off.\n");
279 return -EINVAL;
280 }
281
282 BUILD_BUG_ON((PAGE_SIZE % AMDGPU_GPU_PAGE_SIZE) != 0);
283
284 r = amdgpu_copy_buffer(ring, old_start, new_start,
285 new_mem->num_pages * PAGE_SIZE, /* bytes */
286 bo->resv, &fence);
287 /* FIXME: handle copy error */
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800288 r = ttm_bo_move_accel_cleanup(bo, fence,
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400289 evict, no_wait_gpu, new_mem);
Chunming Zhouc7ae72c2015-08-25 17:23:45 +0800290 fence_put(fence);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400291 return r;
292}
293
294static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo,
295 bool evict, bool interruptible,
296 bool no_wait_gpu,
297 struct ttm_mem_reg *new_mem)
298{
299 struct amdgpu_device *adev;
300 struct ttm_mem_reg *old_mem = &bo->mem;
301 struct ttm_mem_reg tmp_mem;
302 struct ttm_place placements;
303 struct ttm_placement placement;
304 int r;
305
306 adev = amdgpu_get_adev(bo->bdev);
307 tmp_mem = *new_mem;
308 tmp_mem.mm_node = NULL;
309 placement.num_placement = 1;
310 placement.placement = &placements;
311 placement.num_busy_placement = 1;
312 placement.busy_placement = &placements;
313 placements.fpfn = 0;
314 placements.lpfn = 0;
315 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
316 r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
317 interruptible, no_wait_gpu);
318 if (unlikely(r)) {
319 return r;
320 }
321
322 r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
323 if (unlikely(r)) {
324 goto out_cleanup;
325 }
326
327 r = ttm_tt_bind(bo->ttm, &tmp_mem);
328 if (unlikely(r)) {
329 goto out_cleanup;
330 }
331 r = amdgpu_move_blit(bo, true, no_wait_gpu, &tmp_mem, old_mem);
332 if (unlikely(r)) {
333 goto out_cleanup;
334 }
335 r = ttm_bo_move_ttm(bo, true, no_wait_gpu, new_mem);
336out_cleanup:
337 ttm_bo_mem_put(bo, &tmp_mem);
338 return r;
339}
340
341static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo,
342 bool evict, bool interruptible,
343 bool no_wait_gpu,
344 struct ttm_mem_reg *new_mem)
345{
346 struct amdgpu_device *adev;
347 struct ttm_mem_reg *old_mem = &bo->mem;
348 struct ttm_mem_reg tmp_mem;
349 struct ttm_placement placement;
350 struct ttm_place placements;
351 int r;
352
353 adev = amdgpu_get_adev(bo->bdev);
354 tmp_mem = *new_mem;
355 tmp_mem.mm_node = NULL;
356 placement.num_placement = 1;
357 placement.placement = &placements;
358 placement.num_busy_placement = 1;
359 placement.busy_placement = &placements;
360 placements.fpfn = 0;
361 placements.lpfn = 0;
362 placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
363 r = ttm_bo_mem_space(bo, &placement, &tmp_mem,
364 interruptible, no_wait_gpu);
365 if (unlikely(r)) {
366 return r;
367 }
368 r = ttm_bo_move_ttm(bo, true, no_wait_gpu, &tmp_mem);
369 if (unlikely(r)) {
370 goto out_cleanup;
371 }
372 r = amdgpu_move_blit(bo, true, no_wait_gpu, new_mem, old_mem);
373 if (unlikely(r)) {
374 goto out_cleanup;
375 }
376out_cleanup:
377 ttm_bo_mem_put(bo, &tmp_mem);
378 return r;
379}
380
381static int amdgpu_bo_move(struct ttm_buffer_object *bo,
382 bool evict, bool interruptible,
383 bool no_wait_gpu,
384 struct ttm_mem_reg *new_mem)
385{
386 struct amdgpu_device *adev;
387 struct ttm_mem_reg *old_mem = &bo->mem;
388 int r;
389
390 adev = amdgpu_get_adev(bo->bdev);
391 if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
392 amdgpu_move_null(bo, new_mem);
393 return 0;
394 }
395 if ((old_mem->mem_type == TTM_PL_TT &&
396 new_mem->mem_type == TTM_PL_SYSTEM) ||
397 (old_mem->mem_type == TTM_PL_SYSTEM &&
398 new_mem->mem_type == TTM_PL_TT)) {
399 /* bind is enough */
400 amdgpu_move_null(bo, new_mem);
401 return 0;
402 }
403 if (adev->mman.buffer_funcs == NULL ||
404 adev->mman.buffer_funcs_ring == NULL ||
405 !adev->mman.buffer_funcs_ring->ready) {
406 /* use memcpy */
407 goto memcpy;
408 }
409
410 if (old_mem->mem_type == TTM_PL_VRAM &&
411 new_mem->mem_type == TTM_PL_SYSTEM) {
412 r = amdgpu_move_vram_ram(bo, evict, interruptible,
413 no_wait_gpu, new_mem);
414 } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
415 new_mem->mem_type == TTM_PL_VRAM) {
416 r = amdgpu_move_ram_vram(bo, evict, interruptible,
417 no_wait_gpu, new_mem);
418 } else {
419 r = amdgpu_move_blit(bo, evict, no_wait_gpu, new_mem, old_mem);
420 }
421
422 if (r) {
423memcpy:
424 r = ttm_bo_move_memcpy(bo, evict, no_wait_gpu, new_mem);
425 if (r) {
426 return r;
427 }
428 }
429
430 /* update statistics */
431 atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
432 return 0;
433}
434
435static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
436{
437 struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
438 struct amdgpu_device *adev = amdgpu_get_adev(bdev);
439
440 mem->bus.addr = NULL;
441 mem->bus.offset = 0;
442 mem->bus.size = mem->num_pages << PAGE_SHIFT;
443 mem->bus.base = 0;
444 mem->bus.is_iomem = false;
445 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
446 return -EINVAL;
447 switch (mem->mem_type) {
448 case TTM_PL_SYSTEM:
449 /* system memory */
450 return 0;
451 case TTM_PL_TT:
452 break;
453 case TTM_PL_VRAM:
454 mem->bus.offset = mem->start << PAGE_SHIFT;
455 /* check if it's visible */
456 if ((mem->bus.offset + mem->bus.size) > adev->mc.visible_vram_size)
457 return -EINVAL;
458 mem->bus.base = adev->mc.aper_base;
459 mem->bus.is_iomem = true;
460#ifdef __alpha__
461 /*
462 * Alpha: use bus.addr to hold the ioremap() return,
463 * so we can modify bus.base below.
464 */
465 if (mem->placement & TTM_PL_FLAG_WC)
466 mem->bus.addr =
467 ioremap_wc(mem->bus.base + mem->bus.offset,
468 mem->bus.size);
469 else
470 mem->bus.addr =
471 ioremap_nocache(mem->bus.base + mem->bus.offset,
472 mem->bus.size);
473
474 /*
475 * Alpha: Use just the bus offset plus
476 * the hose/domain memory base for bus.base.
477 * It then can be used to build PTEs for VRAM
478 * access, as done in ttm_bo_vm_fault().
479 */
480 mem->bus.base = (mem->bus.base & 0x0ffffffffUL) +
481 adev->ddev->hose->dense_mem_base;
482#endif
483 break;
484 default:
485 return -EINVAL;
486 }
487 return 0;
488}
489
490static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
491{
492}
493
494/*
495 * TTM backend functions.
496 */
Christian König637dd3b2016-03-03 14:24:57 +0100497struct amdgpu_ttm_gup_task_list {
498 struct list_head list;
499 struct task_struct *task;
500};
501
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400502struct amdgpu_ttm_tt {
Christian König637dd3b2016-03-03 14:24:57 +0100503 struct ttm_dma_tt ttm;
504 struct amdgpu_device *adev;
505 u64 offset;
506 uint64_t userptr;
507 struct mm_struct *usermm;
508 uint32_t userflags;
509 spinlock_t guptasklock;
510 struct list_head guptasks;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400511};
512
513/* prepare the sg table with the user pages */
514static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
515{
516 struct amdgpu_device *adev = amdgpu_get_adev(ttm->bdev);
517 struct amdgpu_ttm_tt *gtt = (void *)ttm;
518 unsigned pinned = 0, nents;
519 int r;
520
521 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
522 enum dma_data_direction direction = write ?
523 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
524
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400525 if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
526 /* check that we only pin down anonymous memory
527 to prevent problems with writeback */
528 unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
529 struct vm_area_struct *vma;
530
531 vma = find_vma(gtt->usermm, gtt->userptr);
532 if (!vma || vma->vm_file || vma->vm_end < end)
533 return -EPERM;
534 }
535
536 do {
537 unsigned num_pages = ttm->num_pages - pinned;
538 uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
539 struct page **pages = ttm->pages + pinned;
Christian König637dd3b2016-03-03 14:24:57 +0100540 struct amdgpu_ttm_gup_task_list guptask;
541
542 guptask.task = current;
543 spin_lock(&gtt->guptasklock);
544 list_add(&guptask.list, &gtt->guptasks);
545 spin_unlock(&gtt->guptasklock);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400546
547 r = get_user_pages(current, current->mm, userptr, num_pages,
548 write, 0, pages, NULL);
Christian König637dd3b2016-03-03 14:24:57 +0100549
550 spin_lock(&gtt->guptasklock);
551 list_del(&guptask.list);
552 spin_unlock(&gtt->guptasklock);
553
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400554 if (r < 0)
555 goto release_pages;
556
557 pinned += r;
558
559 } while (pinned < ttm->num_pages);
560
561 r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
562 ttm->num_pages << PAGE_SHIFT,
563 GFP_KERNEL);
564 if (r)
565 goto release_sg;
566
567 r = -ENOMEM;
568 nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
569 if (nents != ttm->sg->nents)
570 goto release_sg;
571
572 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
573 gtt->ttm.dma_address, ttm->num_pages);
574
575 return 0;
576
577release_sg:
578 kfree(ttm->sg);
579
580release_pages:
581 release_pages(ttm->pages, pinned, 0);
582 return r;
583}
584
585static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
586{
587 struct amdgpu_device *adev = amdgpu_get_adev(ttm->bdev);
588 struct amdgpu_ttm_tt *gtt = (void *)ttm;
monk.liudd08fae2015-05-07 14:19:18 -0400589 struct sg_page_iter sg_iter;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400590
591 int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
592 enum dma_data_direction direction = write ?
593 DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
594
595 /* double check that we don't free the table twice */
596 if (!ttm->sg->sgl)
597 return;
598
599 /* free the sg table and pages again */
600 dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
601
monk.liudd08fae2015-05-07 14:19:18 -0400602 for_each_sg_page(ttm->sg->sgl, &sg_iter, ttm->sg->nents, 0) {
603 struct page *page = sg_page_iter_page(&sg_iter);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400604 if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
605 set_page_dirty(page);
606
607 mark_page_accessed(page);
608 page_cache_release(page);
609 }
610
611 sg_free_table(ttm->sg);
612}
613
614static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
615 struct ttm_mem_reg *bo_mem)
616{
617 struct amdgpu_ttm_tt *gtt = (void*)ttm;
618 uint32_t flags = amdgpu_ttm_tt_pte_flags(gtt->adev, ttm, bo_mem);
619 int r;
620
Chunming Zhoue2f784f2015-11-26 16:33:58 +0800621 if (gtt->userptr) {
622 r = amdgpu_ttm_tt_pin_userptr(ttm);
623 if (r) {
624 DRM_ERROR("failed to pin userptr\n");
625 return r;
626 }
627 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400628 gtt->offset = (unsigned long)(bo_mem->start << PAGE_SHIFT);
629 if (!ttm->num_pages) {
630 WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
631 ttm->num_pages, bo_mem, ttm);
632 }
633
634 if (bo_mem->mem_type == AMDGPU_PL_GDS ||
635 bo_mem->mem_type == AMDGPU_PL_GWS ||
636 bo_mem->mem_type == AMDGPU_PL_OA)
637 return -EINVAL;
638
639 r = amdgpu_gart_bind(gtt->adev, gtt->offset, ttm->num_pages,
640 ttm->pages, gtt->ttm.dma_address, flags);
641
642 if (r) {
643 DRM_ERROR("failed to bind %lu pages at 0x%08X\n",
644 ttm->num_pages, (unsigned)gtt->offset);
645 return r;
646 }
647 return 0;
648}
649
650static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
651{
652 struct amdgpu_ttm_tt *gtt = (void *)ttm;
653
654 /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
655 if (gtt->adev->gart.ready)
656 amdgpu_gart_unbind(gtt->adev, gtt->offset, ttm->num_pages);
657
658 if (gtt->userptr)
659 amdgpu_ttm_tt_unpin_userptr(ttm);
660
661 return 0;
662}
663
664static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
665{
666 struct amdgpu_ttm_tt *gtt = (void *)ttm;
667
668 ttm_dma_tt_fini(&gtt->ttm);
669 kfree(gtt);
670}
671
672static struct ttm_backend_func amdgpu_backend_func = {
673 .bind = &amdgpu_ttm_backend_bind,
674 .unbind = &amdgpu_ttm_backend_unbind,
675 .destroy = &amdgpu_ttm_backend_destroy,
676};
677
678static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_bo_device *bdev,
679 unsigned long size, uint32_t page_flags,
680 struct page *dummy_read_page)
681{
682 struct amdgpu_device *adev;
683 struct amdgpu_ttm_tt *gtt;
684
685 adev = amdgpu_get_adev(bdev);
686
687 gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
688 if (gtt == NULL) {
689 return NULL;
690 }
691 gtt->ttm.ttm.func = &amdgpu_backend_func;
692 gtt->adev = adev;
693 if (ttm_dma_tt_init(&gtt->ttm, bdev, size, page_flags, dummy_read_page)) {
694 kfree(gtt);
695 return NULL;
696 }
697 return &gtt->ttm.ttm;
698}
699
700static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm)
701{
702 struct amdgpu_device *adev;
703 struct amdgpu_ttm_tt *gtt = (void *)ttm;
704 unsigned i;
705 int r;
706 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
707
708 if (ttm->state != tt_unpopulated)
709 return 0;
710
711 if (gtt && gtt->userptr) {
Maninder Singh5f0b34c2015-06-26 13:28:50 +0530712 ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400713 if (!ttm->sg)
714 return -ENOMEM;
715
716 ttm->page_flags |= TTM_PAGE_FLAG_SG;
717 ttm->state = tt_unbound;
718 return 0;
719 }
720
721 if (slave && ttm->sg) {
722 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
723 gtt->ttm.dma_address, ttm->num_pages);
724 ttm->state = tt_unbound;
725 return 0;
726 }
727
728 adev = amdgpu_get_adev(ttm->bdev);
729
730#ifdef CONFIG_SWIOTLB
731 if (swiotlb_nr_tbl()) {
732 return ttm_dma_populate(&gtt->ttm, adev->dev);
733 }
734#endif
735
736 r = ttm_pool_populate(ttm);
737 if (r) {
738 return r;
739 }
740
741 for (i = 0; i < ttm->num_pages; i++) {
742 gtt->ttm.dma_address[i] = pci_map_page(adev->pdev, ttm->pages[i],
743 0, PAGE_SIZE,
744 PCI_DMA_BIDIRECTIONAL);
745 if (pci_dma_mapping_error(adev->pdev, gtt->ttm.dma_address[i])) {
746 while (--i) {
747 pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
748 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
749 gtt->ttm.dma_address[i] = 0;
750 }
751 ttm_pool_unpopulate(ttm);
752 return -EFAULT;
753 }
754 }
755 return 0;
756}
757
758static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
759{
760 struct amdgpu_device *adev;
761 struct amdgpu_ttm_tt *gtt = (void *)ttm;
762 unsigned i;
763 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
764
765 if (gtt && gtt->userptr) {
766 kfree(ttm->sg);
767 ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
768 return;
769 }
770
771 if (slave)
772 return;
773
774 adev = amdgpu_get_adev(ttm->bdev);
775
776#ifdef CONFIG_SWIOTLB
777 if (swiotlb_nr_tbl()) {
778 ttm_dma_unpopulate(&gtt->ttm, adev->dev);
779 return;
780 }
781#endif
782
783 for (i = 0; i < ttm->num_pages; i++) {
784 if (gtt->ttm.dma_address[i]) {
785 pci_unmap_page(adev->pdev, gtt->ttm.dma_address[i],
786 PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
787 }
788 }
789
790 ttm_pool_unpopulate(ttm);
791}
792
793int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
794 uint32_t flags)
795{
796 struct amdgpu_ttm_tt *gtt = (void *)ttm;
797
798 if (gtt == NULL)
799 return -EINVAL;
800
801 gtt->userptr = addr;
802 gtt->usermm = current->mm;
803 gtt->userflags = flags;
Christian König637dd3b2016-03-03 14:24:57 +0100804 spin_lock_init(&gtt->guptasklock);
805 INIT_LIST_HEAD(&gtt->guptasks);
806
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400807 return 0;
808}
809
Christian Königcc325d12016-02-08 11:08:35 +0100810struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400811{
812 struct amdgpu_ttm_tt *gtt = (void *)ttm;
813
814 if (gtt == NULL)
Christian Königcc325d12016-02-08 11:08:35 +0100815 return NULL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400816
Christian Königcc325d12016-02-08 11:08:35 +0100817 return gtt->usermm;
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400818}
819
Christian Königd7006962016-02-08 10:57:22 +0100820bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
821 unsigned long end)
822{
823 struct amdgpu_ttm_tt *gtt = (void *)ttm;
Christian König637dd3b2016-03-03 14:24:57 +0100824 struct amdgpu_ttm_gup_task_list *entry;
Christian Königd7006962016-02-08 10:57:22 +0100825 unsigned long size;
826
Christian König637dd3b2016-03-03 14:24:57 +0100827 if (gtt == NULL || !gtt->userptr)
Christian Königd7006962016-02-08 10:57:22 +0100828 return false;
829
830 size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
831 if (gtt->userptr > end || gtt->userptr + size <= start)
832 return false;
833
Christian König637dd3b2016-03-03 14:24:57 +0100834 spin_lock(&gtt->guptasklock);
835 list_for_each_entry(entry, &gtt->guptasks, list) {
836 if (entry->task == current) {
837 spin_unlock(&gtt->guptasklock);
838 return false;
839 }
840 }
841 spin_unlock(&gtt->guptasklock);
842
Christian Königd7006962016-02-08 10:57:22 +0100843 return true;
844}
845
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400846bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
847{
848 struct amdgpu_ttm_tt *gtt = (void *)ttm;
849
850 if (gtt == NULL)
851 return false;
852
853 return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
854}
855
856uint32_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
857 struct ttm_mem_reg *mem)
858{
859 uint32_t flags = 0;
860
861 if (mem && mem->mem_type != TTM_PL_SYSTEM)
862 flags |= AMDGPU_PTE_VALID;
863
Christian König6d999052015-12-04 13:32:55 +0100864 if (mem && mem->mem_type == TTM_PL_TT) {
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400865 flags |= AMDGPU_PTE_SYSTEM;
866
Christian König6d999052015-12-04 13:32:55 +0100867 if (ttm->caching_state == tt_cached)
868 flags |= AMDGPU_PTE_SNOOPED;
869 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400870
Ken Wang8f3c1622016-02-03 19:17:53 +0800871 if (adev->asic_type >= CHIP_TONGA)
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400872 flags |= AMDGPU_PTE_EXECUTABLE;
873
874 flags |= AMDGPU_PTE_READABLE;
875
876 if (!amdgpu_ttm_tt_is_readonly(ttm))
877 flags |= AMDGPU_PTE_WRITEABLE;
878
879 return flags;
880}
881
882static struct ttm_bo_driver amdgpu_bo_driver = {
883 .ttm_tt_create = &amdgpu_ttm_tt_create,
884 .ttm_tt_populate = &amdgpu_ttm_tt_populate,
885 .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
886 .invalidate_caches = &amdgpu_invalidate_caches,
887 .init_mem_type = &amdgpu_init_mem_type,
888 .evict_flags = &amdgpu_evict_flags,
889 .move = &amdgpu_bo_move,
890 .verify_access = &amdgpu_verify_access,
891 .move_notify = &amdgpu_bo_move_notify,
892 .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
893 .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
894 .io_mem_free = &amdgpu_ttm_io_mem_free,
895};
896
897int amdgpu_ttm_init(struct amdgpu_device *adev)
898{
899 int r;
900
901 r = amdgpu_ttm_global_init(adev);
902 if (r) {
903 return r;
904 }
905 /* No others user of address space so set it to 0 */
906 r = ttm_bo_device_init(&adev->mman.bdev,
907 adev->mman.bo_global_ref.ref.object,
908 &amdgpu_bo_driver,
909 adev->ddev->anon_inode->i_mapping,
910 DRM_FILE_PAGE_OFFSET,
911 adev->need_dma32);
912 if (r) {
913 DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
914 return r;
915 }
916 adev->mman.initialized = true;
917 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
918 adev->mc.real_vram_size >> PAGE_SHIFT);
919 if (r) {
920 DRM_ERROR("Failed initializing VRAM heap.\n");
921 return r;
922 }
923 /* Change the size here instead of the init above so only lpfn is affected */
924 amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
925
926 r = amdgpu_bo_create(adev, 256 * 1024, PAGE_SIZE, true,
Alex Deucher857d9132015-08-27 00:14:16 -0400927 AMDGPU_GEM_DOMAIN_VRAM,
928 AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
Christian König72d76682015-09-03 17:34:59 +0200929 NULL, NULL, &adev->stollen_vga_memory);
Alex Deucherd38ceaf2015-04-20 16:55:21 -0400930 if (r) {
931 return r;
932 }
933 r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
934 if (r)
935 return r;
936 r = amdgpu_bo_pin(adev->stollen_vga_memory, AMDGPU_GEM_DOMAIN_VRAM, NULL);
937 amdgpu_bo_unreserve(adev->stollen_vga_memory);
938 if (r) {
939 amdgpu_bo_unref(&adev->stollen_vga_memory);
940 return r;
941 }
942 DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
943 (unsigned) (adev->mc.real_vram_size / (1024 * 1024)));
944 r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT,
945 adev->mc.gtt_size >> PAGE_SHIFT);
946 if (r) {
947 DRM_ERROR("Failed initializing GTT heap.\n");
948 return r;
949 }
950 DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
951 (unsigned)(adev->mc.gtt_size / (1024 * 1024)));
952
953 adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
954 adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
955 adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
956 adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
957 adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
958 adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
959 adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
960 adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
961 adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
962 /* GDS Memory */
963 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
964 adev->gds.mem.total_size >> PAGE_SHIFT);
965 if (r) {
966 DRM_ERROR("Failed initializing GDS heap.\n");
967 return r;
968 }
969
970 /* GWS */
971 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
972 adev->gds.gws.total_size >> PAGE_SHIFT);
973 if (r) {
974 DRM_ERROR("Failed initializing gws heap.\n");
975 return r;
976 }
977
978 /* OA */
979 r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
980 adev->gds.oa.total_size >> PAGE_SHIFT);
981 if (r) {
982 DRM_ERROR("Failed initializing oa heap.\n");
983 return r;
984 }
985
986 r = amdgpu_ttm_debugfs_init(adev);
987 if (r) {
988 DRM_ERROR("Failed to init debugfs\n");
989 return r;
990 }
991 return 0;
992}
993
994void amdgpu_ttm_fini(struct amdgpu_device *adev)
995{
996 int r;
997
998 if (!adev->mman.initialized)
999 return;
1000 amdgpu_ttm_debugfs_fini(adev);
1001 if (adev->stollen_vga_memory) {
1002 r = amdgpu_bo_reserve(adev->stollen_vga_memory, false);
1003 if (r == 0) {
1004 amdgpu_bo_unpin(adev->stollen_vga_memory);
1005 amdgpu_bo_unreserve(adev->stollen_vga_memory);
1006 }
1007 amdgpu_bo_unref(&adev->stollen_vga_memory);
1008 }
1009 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
1010 ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
1011 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
1012 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
1013 ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
1014 ttm_bo_device_release(&adev->mman.bdev);
1015 amdgpu_gart_fini(adev);
1016 amdgpu_ttm_global_fini(adev);
1017 adev->mman.initialized = false;
1018 DRM_INFO("amdgpu: ttm finalized\n");
1019}
1020
1021/* this should only be called at bootup or when userspace
1022 * isn't running */
1023void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size)
1024{
1025 struct ttm_mem_type_manager *man;
1026
1027 if (!adev->mman.initialized)
1028 return;
1029
1030 man = &adev->mman.bdev.man[TTM_PL_VRAM];
1031 /* this just adjusts TTM size idea, which sets lpfn to the correct value */
1032 man->size = size >> PAGE_SHIFT;
1033}
1034
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001035int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
1036{
1037 struct drm_file *file_priv;
1038 struct amdgpu_device *adev;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001039
Christian Könige176fe172015-05-27 10:22:47 +02001040 if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001041 return -EINVAL;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001042
1043 file_priv = filp->private_data;
1044 adev = file_priv->minor->dev->dev_private;
Christian Könige176fe172015-05-27 10:22:47 +02001045 if (adev == NULL)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001046 return -EINVAL;
Christian Könige176fe172015-05-27 10:22:47 +02001047
1048 return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001049}
1050
1051int amdgpu_copy_buffer(struct amdgpu_ring *ring,
1052 uint64_t src_offset,
1053 uint64_t dst_offset,
1054 uint32_t byte_count,
1055 struct reservation_object *resv,
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001056 struct fence **fence)
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001057{
1058 struct amdgpu_device *adev = ring->adev;
Christian Königd71518b2016-02-01 12:20:25 +01001059 struct amdgpu_job *job;
1060
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001061 uint32_t max_bytes;
1062 unsigned num_loops, num_dw;
1063 unsigned i;
1064 int r;
1065
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001066 max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
1067 num_loops = DIV_ROUND_UP(byte_count, max_bytes);
1068 num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
1069
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001070 /* for IB padding */
1071 while (num_dw & 0x7)
1072 num_dw++;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001073
Christian Königd71518b2016-02-01 12:20:25 +01001074 r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
1075 if (r)
Chunming Zhou9066b0c2015-08-25 15:12:26 +08001076 return r;
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001077
1078 if (resv) {
Christian Könige86f9ce2016-02-08 12:13:05 +01001079 r = amdgpu_sync_resv(adev, &job->sync, resv,
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001080 AMDGPU_FENCE_OWNER_UNDEFINED);
1081 if (r) {
1082 DRM_ERROR("sync failed (%d).\n", r);
1083 goto error_free;
1084 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001085 }
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001086
1087 for (i = 0; i < num_loops; i++) {
1088 uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
1089
Christian Königd71518b2016-02-01 12:20:25 +01001090 amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
1091 dst_offset, cur_size_in_bytes);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001092
1093 src_offset += cur_size_in_bytes;
1094 dst_offset += cur_size_in_bytes;
1095 byte_count -= cur_size_in_bytes;
1096 }
1097
Christian Königd71518b2016-02-01 12:20:25 +01001098 amdgpu_ring_pad_ib(ring, &job->ibs[0]);
1099 WARN_ON(job->ibs[0].length_dw > num_dw);
Christian König703297c2016-02-10 14:20:50 +01001100 r = amdgpu_job_submit(job, ring, &adev->mman.entity,
1101 AMDGPU_FENCE_OWNER_UNDEFINED, fence);
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001102 if (r)
1103 goto error_free;
1104
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001105 return 0;
Christian Königd71518b2016-02-01 12:20:25 +01001106
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001107error_free:
Christian Königd71518b2016-02-01 12:20:25 +01001108 amdgpu_job_free(job);
Chunming Zhouc7ae72c2015-08-25 17:23:45 +08001109 return r;
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001110}
1111
1112#if defined(CONFIG_DEBUG_FS)
1113
1114static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
1115{
1116 struct drm_info_node *node = (struct drm_info_node *)m->private;
1117 unsigned ttm_pl = *(int *)node->info_ent->data;
1118 struct drm_device *dev = node->minor->dev;
1119 struct amdgpu_device *adev = dev->dev_private;
1120 struct drm_mm *mm = (struct drm_mm *)adev->mman.bdev.man[ttm_pl].priv;
1121 int ret;
1122 struct ttm_bo_global *glob = adev->mman.bdev.glob;
1123
1124 spin_lock(&glob->lru_lock);
1125 ret = drm_mm_dump_table(m, mm);
1126 spin_unlock(&glob->lru_lock);
Chunming Zhoua2ef8a92015-09-22 18:20:50 +08001127 if (ttm_pl == TTM_PL_VRAM)
Arnd Bergmanne1b35f62015-11-10 13:17:55 +01001128 seq_printf(m, "man size:%llu pages, ram usage:%lluMB, vis usage:%lluMB\n",
Chunming Zhoua2ef8a92015-09-22 18:20:50 +08001129 adev->mman.bdev.man[ttm_pl].size,
Arnd Bergmanne1b35f62015-11-10 13:17:55 +01001130 (u64)atomic64_read(&adev->vram_usage) >> 20,
1131 (u64)atomic64_read(&adev->vram_vis_usage) >> 20);
Alex Deucherd38ceaf2015-04-20 16:55:21 -04001132 return ret;
1133}
1134
1135static int ttm_pl_vram = TTM_PL_VRAM;
1136static int ttm_pl_tt = TTM_PL_TT;
1137
1138static struct drm_info_list amdgpu_ttm_debugfs_list[] = {
1139 {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
1140 {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
1141 {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
1142#ifdef CONFIG_SWIOTLB
1143 {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
1144#endif
1145};
1146
1147static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
1148 size_t size, loff_t *pos)
1149{
1150 struct amdgpu_device *adev = f->f_inode->i_private;
1151 ssize_t result = 0;
1152 int r;
1153
1154 if (size & 0x3 || *pos & 0x3)
1155 return -EINVAL;
1156
1157 while (size) {
1158 unsigned long flags;
1159 uint32_t value;
1160
1161 if (*pos >= adev->mc.mc_vram_size)
1162 return result;
1163
1164 spin_lock_irqsave(&adev->mmio_idx_lock, flags);
1165 WREG32(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
1166 WREG32(mmMM_INDEX_HI, *pos >> 31);
1167 value = RREG32(mmMM_DATA);
1168 spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
1169
1170 r = put_user(value, (uint32_t *)buf);
1171 if (r)
1172 return r;
1173
1174 result += 4;
1175 buf += 4;
1176 *pos += 4;
1177 size -= 4;
1178 }
1179
1180 return result;
1181}
1182
1183static const struct file_operations amdgpu_ttm_vram_fops = {
1184 .owner = THIS_MODULE,
1185 .read = amdgpu_ttm_vram_read,
1186 .llseek = default_llseek
1187};
1188
1189static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
1190 size_t size, loff_t *pos)
1191{
1192 struct amdgpu_device *adev = f->f_inode->i_private;
1193 ssize_t result = 0;
1194 int r;
1195
1196 while (size) {
1197 loff_t p = *pos / PAGE_SIZE;
1198 unsigned off = *pos & ~PAGE_MASK;
1199 size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
1200 struct page *page;
1201 void *ptr;
1202
1203 if (p >= adev->gart.num_cpu_pages)
1204 return result;
1205
1206 page = adev->gart.pages[p];
1207 if (page) {
1208 ptr = kmap(page);
1209 ptr += off;
1210
1211 r = copy_to_user(buf, ptr, cur_size);
1212 kunmap(adev->gart.pages[p]);
1213 } else
1214 r = clear_user(buf, cur_size);
1215
1216 if (r)
1217 return -EFAULT;
1218
1219 result += cur_size;
1220 buf += cur_size;
1221 *pos += cur_size;
1222 size -= cur_size;
1223 }
1224
1225 return result;
1226}
1227
1228static const struct file_operations amdgpu_ttm_gtt_fops = {
1229 .owner = THIS_MODULE,
1230 .read = amdgpu_ttm_gtt_read,
1231 .llseek = default_llseek
1232};
1233
1234#endif
1235
1236static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
1237{
1238#if defined(CONFIG_DEBUG_FS)
1239 unsigned count;
1240
1241 struct drm_minor *minor = adev->ddev->primary;
1242 struct dentry *ent, *root = minor->debugfs_root;
1243
1244 ent = debugfs_create_file("amdgpu_vram", S_IFREG | S_IRUGO, root,
1245 adev, &amdgpu_ttm_vram_fops);
1246 if (IS_ERR(ent))
1247 return PTR_ERR(ent);
1248 i_size_write(ent->d_inode, adev->mc.mc_vram_size);
1249 adev->mman.vram = ent;
1250
1251 ent = debugfs_create_file("amdgpu_gtt", S_IFREG | S_IRUGO, root,
1252 adev, &amdgpu_ttm_gtt_fops);
1253 if (IS_ERR(ent))
1254 return PTR_ERR(ent);
1255 i_size_write(ent->d_inode, adev->mc.gtt_size);
1256 adev->mman.gtt = ent;
1257
1258 count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
1259
1260#ifdef CONFIG_SWIOTLB
1261 if (!swiotlb_nr_tbl())
1262 --count;
1263#endif
1264
1265 return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
1266#else
1267
1268 return 0;
1269#endif
1270}
1271
1272static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
1273{
1274#if defined(CONFIG_DEBUG_FS)
1275
1276 debugfs_remove(adev->mman.vram);
1277 adev->mman.vram = NULL;
1278
1279 debugfs_remove(adev->mman.gtt);
1280 adev->mman.gtt = NULL;
1281#endif
1282}