blob: b88550ab1a0c8c2f93a7af57ca19e02490cd24de [file] [log] [blame]
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001config ARM64
2 def_bool y
Suthikulpanit, Suraveeb6197b92015-06-10 11:08:53 -05003 select ACPI_CCA_REQUIRED if ACPI
Lorenzo Pieralisid8f4f162015-03-24 17:58:51 +00004 select ACPI_GENERIC_GSI if ACPI
Al Stone6933de02015-03-24 14:02:51 +00005 select ACPI_REDUCED_HARDWARE_ONLY if ACPI
Tomasz Nowicki0cb07862016-06-10 21:55:19 +02006 select ACPI_MCFG if ACPI
Aleksey Makarov888125a2016-09-27 23:54:14 +03007 select ACPI_SPCR_TABLE if ACPI
Scott Wood1d8f51d2016-09-22 03:35:18 -05008 select ARCH_CLOCKSOURCE_DATA
Laura Abbottec6d06e2017-01-10 13:35:50 -08009 select ARCH_HAS_DEBUG_VIRTUAL
Dan Williams21266be2015-11-19 18:19:29 -080010 select ARCH_HAS_DEVMEM_IS_ALLOWED
Jon Masters38b04a72016-06-20 13:56:13 +030011 select ARCH_HAS_ACPI_TABLE_UPGRADE if ACPI
Kees Cook2b68f6c2015-04-14 15:48:00 -070012 select ARCH_HAS_ELF_RANDOMIZE
Riku Voipio957e3fa2014-12-12 16:57:44 -080013 select ARCH_HAS_GCOV_PROFILE_ALL
Yisheng Xie14f09912016-10-07 17:01:49 -070014 select ARCH_HAS_GIGANTIC_PAGE
Alexander Potapenko5e4c7542016-06-16 18:39:52 +020015 select ARCH_HAS_KCOV
Daniel Borkmannd2852a22017-02-21 16:09:33 +010016 select ARCH_HAS_SET_MEMORY
Laura Abbott308c09f2014-08-08 14:23:25 -070017 select ARCH_HAS_SG_CHAIN
Laura Abbottad21fc42017-02-06 16:31:57 -080018 select ARCH_HAS_STRICT_KERNEL_RWX
19 select ARCH_HAS_STRICT_MODULE_RWX
Lorenzo Pieralisi1f850082013-09-04 10:55:17 +010020 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
Sudeep Hollac63c8702014-05-09 10:33:01 +010021 select ARCH_USE_CMPXCHG_LOCKREF
Peter Zijlstra4badad32014-06-06 19:53:16 +020022 select ARCH_SUPPORTS_ATOMIC_RMW
Ganapatrao Kulkarni56166232016-04-08 15:50:28 -070023 select ARCH_SUPPORTS_NUMA_BALANCING
Will Deacon6212a512012-11-07 14:16:28 +000024 select ARCH_WANT_COMPAT_IPC_PARSE_VERSION
Catalin Marinasb6f35982013-01-29 18:25:41 +000025 select ARCH_WANT_FRAME_POINTERS
Yang Shif0b7f8a2016-02-05 15:50:18 -080026 select ARCH_HAS_UBSAN_SANITIZE_ALL
Catalin Marinas25c92a32012-12-18 15:26:13 +000027 select ARM_AMBA
Mark Rutland1aee5d72012-11-20 10:06:00 +000028 select ARM_ARCH_TIMER
Catalin Marinasc4188ed2013-01-14 12:39:31 +000029 select ARM_GIC
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010030 select AUDIT_ARCH_COMPAT_GENERIC
Arnd Bergmann3ee80362016-06-15 15:47:33 -050031 select ARM_GIC_V2M if PCI
Marc Zyngier021f6532014-06-30 16:01:31 +010032 select ARM_GIC_V3
Arnd Bergmann3ee80362016-06-15 15:47:33 -050033 select ARM_GIC_V3_ITS if PCI
Mark Rutlandbff60792015-07-31 15:46:16 +010034 select ARM_PSCI_FW
Will Deaconadace892013-05-08 17:29:24 +010035 select BUILDTIME_EXTABLE_SORT
Catalin Marinasdb2789b2012-12-18 15:27:25 +000036 select CLONE_BACKWARDS
Deepak Saxena7ca2ef32012-09-22 10:33:36 -070037 select COMMON_CLK
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +000038 select CPU_PM if (SUSPEND || CPU_IDLE)
Will Deacon7bc13fd2013-11-06 19:32:13 +000039 select DCACHE_WORD_ACCESS
Catalin Marinasef375662015-07-07 17:15:39 +010040 select EDAC_SUPPORT
Yang Shi2f34f172015-11-09 10:09:55 -080041 select FRAME_POINTER
Laura Abbottd4932f92014-10-09 15:26:44 -070042 select GENERIC_ALLOCATOR
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010043 select GENERIC_CLOCKEVENTS
Will Deacon4b3dc962015-05-29 18:28:44 +010044 select GENERIC_CLOCKEVENTS_BROADCAST
Ard Biesheuvel3be1a5c2014-03-04 01:10:04 +000045 select GENERIC_CPU_AUTOPROBE
Mark Salterbf4b5582014-04-07 15:39:52 -070046 select GENERIC_EARLY_IOREMAP
Leo Yan2314ee42015-08-21 04:40:22 +010047 select GENERIC_IDLE_POLL_SETUP
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010048 select GENERIC_IRQ_PROBE
49 select GENERIC_IRQ_SHOW
Sudeep Holla6544e672015-04-22 18:16:33 +010050 select GENERIC_IRQ_SHOW_LEVEL
Arnd Bergmanncb61f672014-11-19 14:09:07 +010051 select GENERIC_PCI_IOMAP
Stephen Boyd65cd4f62013-07-18 16:21:18 -070052 select GENERIC_SCHED_CLOCK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010053 select GENERIC_SMP_IDLE_THREAD
Will Deacon12a0ef72013-11-06 17:20:22 +000054 select GENERIC_STRNCPY_FROM_USER
55 select GENERIC_STRNLEN_USER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010056 select GENERIC_TIME_VSYSCALL
Marc Zyngiera1ddc742014-08-26 11:03:17 +010057 select HANDLE_DOMAIN_IRQ
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010058 select HARDIRQS_SW_RESEND
Tomasz Nowicki9f9a35a2016-12-01 21:51:12 +080059 select HAVE_ACPI_APEI if (ACPI && EFI)
Steve Capper5284e1b2014-10-24 13:22:20 +010060 select HAVE_ALIGNED_STRUCT_PAGE if SLUB
AKASHI Takahiro875cbf32014-07-04 08:28:30 +010061 select HAVE_ARCH_AUDITSYSCALL
Yalin Wang8e7a4ce2014-11-03 03:02:23 +010062 select HAVE_ARCH_BITREVERSE
Ard Biesheuvel324420b2016-02-16 13:52:35 +010063 select HAVE_ARCH_HUGE_VMAP
Jiang Liu9732caf2014-01-07 22:17:13 +080064 select HAVE_ARCH_JUMP_LABEL
Andrey Ryabininf1b90322015-11-17 18:47:08 +030065 select HAVE_ARCH_KASAN if SPARSEMEM_VMEMMAP && !(ARM64_16K_PAGES && ARM64_VA_BITS_48)
Vijaya Kumar K95292472014-01-28 11:20:22 +000066 select HAVE_ARCH_KGDB
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -080067 select HAVE_ARCH_MMAP_RND_BITS
68 select HAVE_ARCH_MMAP_RND_COMPAT_BITS if COMPAT
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +000069 select HAVE_ARCH_SECCOMP_FILTER
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010070 select HAVE_ARCH_TRACEHOOK
Yang Shi8ee70872016-04-18 11:16:14 -070071 select HAVE_ARCH_TRANSPARENT_HUGEPAGE
72 select HAVE_ARM_SMCCC
Daniel Borkmann60777762016-05-13 19:08:28 +020073 select HAVE_EBPF_JIT
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010074 select HAVE_C_RECORDMCOUNT
Laura Abbottc0c264a2014-06-25 23:55:03 +010075 select HAVE_CC_STACKPROTECTOR
Steve Capper5284e1b2014-10-24 13:22:20 +010076 select HAVE_CMPXCHG_DOUBLE
Will Deacon95eff6b2015-05-29 14:57:47 +010077 select HAVE_CMPXCHG_LOCAL
Yang Shi8ee70872016-04-18 11:16:14 -070078 select HAVE_CONTEXT_TRACKING
Catalin Marinas9b2a60c2012-10-08 16:28:13 -070079 select HAVE_DEBUG_BUGVERBOSE
Catalin Marinasb69ec422012-10-08 16:28:11 -070080 select HAVE_DEBUG_KMEMLEAK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010081 select HAVE_DMA_API_DEBUG
Laura Abbott6ac21042013-12-12 19:28:33 +000082 select HAVE_DMA_CONTIGUOUS
AKASHI Takahirobd7d38d2014-04-30 10:54:34 +010083 select HAVE_DYNAMIC_FTRACE
Will Deacon50afc332013-12-16 17:50:08 +000084 select HAVE_EFFICIENT_UNALIGNED_ACCESS
AKASHI Takahiroaf64d2a2014-04-30 10:54:32 +010085 select HAVE_FTRACE_MCOUNT_RECORD
AKASHI Takahiro819e50e2014-04-30 18:54:33 +090086 select HAVE_FUNCTION_TRACER
87 select HAVE_FUNCTION_GRAPH_TRACER
Emese Revfy6b90bd42016-05-24 00:09:38 +020088 select HAVE_GCC_PLUGINS
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010089 select HAVE_GENERIC_DMA_COHERENT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010090 select HAVE_HW_BREAKPOINT if PERF_EVENTS
Will Deacon24da2082015-11-23 15:12:59 +000091 select HAVE_IRQ_TIME_ACCOUNTING
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010092 select HAVE_MEMBLOCK
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -070093 select HAVE_MEMBLOCK_NODE_MAP if NUMA
Mark Rutland55834a72014-02-07 17:12:45 +000094 select HAVE_PATA_PLATFORM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +010095 select HAVE_PERF_EVENTS
Jean Pihet2ee0d7f2014-02-03 19:18:27 +010096 select HAVE_PERF_REGS
97 select HAVE_PERF_USER_STACK_DUMP
David A. Long0a8ea522016-07-08 12:35:45 -040098 select HAVE_REGS_AND_STACK_ACCESS_API
Steve Capper5e5f6dc2014-10-09 15:29:23 -070099 select HAVE_RCU_TABLE_FREE
AKASHI Takahiro055b1212014-04-30 10:54:36 +0100100 select HAVE_SYSCALL_TRACEPOINTS
Sandeepa Prabhu2dd0e8d2016-07-08 12:35:48 -0400101 select HAVE_KPROBES
Masami Hiramatsucd1ee3b2017-02-06 18:54:33 +0900102 select HAVE_KRETPROBES
Robin Murphy876945d2015-10-01 20:14:00 +0100103 select IOMMU_DMA if IOMMU_SUPPORT
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100104 select IRQ_DOMAIN
Anders Roxelle8557d12015-04-27 22:53:09 +0200105 select IRQ_FORCED_THREADING
Catalin Marinasfea2aca2012-10-16 11:26:57 +0100106 select MODULES_USE_ELF_RELA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100107 select NO_BOOTMEM
108 select OF
109 select OF_EARLY_FLATTREE
Marek Szyprowski9bf14b72014-02-28 14:42:55 +0100110 select OF_RESERVED_MEM
Tomasz Nowicki0cb07862016-06-10 21:55:19 +0200111 select PCI_ECAM if ACPI
Catalin Marinasaa1e8ec2013-02-28 18:14:37 +0000112 select POWER_RESET
113 select POWER_SUPPLY
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100114 select SPARSE_IRQ
Catalin Marinas7ac57a82012-10-08 16:28:16 -0700115 select SYSCTL_EXCEPTION_TRACE
Mark Rutlandc02433d2016-11-03 20:23:13 +0000116 select THREAD_INFO_IN_TASK
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100117 help
118 ARM 64-bit (AArch64) Linux support.
119
120config 64BIT
121 def_bool y
122
123config ARCH_PHYS_ADDR_T_64BIT
124 def_bool y
125
126config MMU
127 def_bool y
128
Mark Rutland030c4d22016-05-31 15:57:59 +0100129config ARM64_PAGE_SHIFT
130 int
131 default 16 if ARM64_64K_PAGES
132 default 14 if ARM64_16K_PAGES
133 default 12
134
135config ARM64_CONT_SHIFT
136 int
137 default 5 if ARM64_64K_PAGES
138 default 7 if ARM64_16K_PAGES
139 default 4
140
Daniel Cashman8f0d3aa2016-01-14 15:20:01 -0800141config ARCH_MMAP_RND_BITS_MIN
142 default 14 if ARM64_64K_PAGES
143 default 16 if ARM64_16K_PAGES
144 default 18
145
146# max bits determined by the following formula:
147# VA_BITS - PAGE_SHIFT - 3
148config ARCH_MMAP_RND_BITS_MAX
149 default 19 if ARM64_VA_BITS=36
150 default 24 if ARM64_VA_BITS=39
151 default 27 if ARM64_VA_BITS=42
152 default 30 if ARM64_VA_BITS=47
153 default 29 if ARM64_VA_BITS=48 && ARM64_64K_PAGES
154 default 31 if ARM64_VA_BITS=48 && ARM64_16K_PAGES
155 default 33 if ARM64_VA_BITS=48
156 default 14 if ARM64_64K_PAGES
157 default 16 if ARM64_16K_PAGES
158 default 18
159
160config ARCH_MMAP_RND_COMPAT_BITS_MIN
161 default 7 if ARM64_64K_PAGES
162 default 9 if ARM64_16K_PAGES
163 default 11
164
165config ARCH_MMAP_RND_COMPAT_BITS_MAX
166 default 16
167
Uwe Kleine-Königce816fa2014-04-07 15:39:19 -0700168config NO_IOPORT_MAP
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100169 def_bool y if !PCI
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100170
171config STACKTRACE_SUPPORT
172 def_bool y
173
Jeff Vander Stoepbf0c4e02015-08-18 20:50:10 +0100174config ILLEGAL_POINTER_VALUE
175 hex
176 default 0xdead000000000000
177
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100178config LOCKDEP_SUPPORT
179 def_bool y
180
181config TRACE_IRQFLAGS_SUPPORT
182 def_bool y
183
Will Deaconc209f792014-03-14 17:47:05 +0000184config RWSEM_XCHGADD_ALGORITHM
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100185 def_bool y
186
Dave P Martin9fb74102015-07-24 16:37:48 +0100187config GENERIC_BUG
188 def_bool y
189 depends on BUG
190
191config GENERIC_BUG_RELATIVE_POINTERS
192 def_bool y
193 depends on GENERIC_BUG
194
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100195config GENERIC_HWEIGHT
196 def_bool y
197
198config GENERIC_CSUM
199 def_bool y
200
201config GENERIC_CALIBRATE_DELAY
202 def_bool y
203
Catalin Marinas19e76402014-02-27 12:09:22 +0000204config ZONE_DMA
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100205 def_bool y
206
Steve Capper29e56942014-10-09 15:29:25 -0700207config HAVE_GENERIC_RCU_GUP
208 def_bool y
209
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100210config ARCH_DMA_ADDR_T_64BIT
211 def_bool y
212
213config NEED_DMA_MAP_STATE
214 def_bool y
215
216config NEED_SG_DMA_LENGTH
217 def_bool y
218
Will Deacon4b3dc962015-05-29 18:28:44 +0100219config SMP
220 def_bool y
221
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100222config SWIOTLB
223 def_bool y
224
225config IOMMU_HELPER
226 def_bool SWIOTLB
227
Ard Biesheuvel4cfb3612013-07-09 14:18:12 +0100228config KERNEL_MODE_NEON
229 def_bool y
230
Rob Herring92cc15f2014-04-18 17:19:59 -0500231config FIX_EARLYCON_MEM
232 def_bool y
233
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700234config PGTABLE_LEVELS
235 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100236 default 2 if ARM64_16K_PAGES && ARM64_VA_BITS_36
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700237 default 2 if ARM64_64K_PAGES && ARM64_VA_BITS_42
238 default 3 if ARM64_64K_PAGES && ARM64_VA_BITS_48
239 default 3 if ARM64_4K_PAGES && ARM64_VA_BITS_39
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100240 default 3 if ARM64_16K_PAGES && ARM64_VA_BITS_47
241 default 4 if !ARM64_64K_PAGES && ARM64_VA_BITS_48
Kirill A. Shutemov9f25e6a2015-04-14 15:45:39 -0700242
Pratyush Anand9842cea2016-11-02 14:40:46 +0530243config ARCH_SUPPORTS_UPROBES
244 def_bool y
245
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100246source "init/Kconfig"
247
248source "kernel/Kconfig.freezer"
249
Olof Johansson6a377492015-07-20 12:09:16 -0700250source "arch/arm64/Kconfig.platforms"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100251
252menu "Bus support"
253
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100254config PCI
255 bool "PCI support"
256 help
257 This feature enables support for PCI bus system. If you say Y
258 here, the kernel will include drivers and infrastructure code
259 to support PCI bus devices.
260
261config PCI_DOMAINS
262 def_bool PCI
263
264config PCI_DOMAINS_GENERIC
265 def_bool PCI
266
267config PCI_SYSCALL
268 def_bool PCI
269
270source "drivers/pci/Kconfig"
Liviu Dudaud1e6dc92014-09-29 15:29:31 +0100271
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100272endmenu
273
274menu "Kernel Features"
275
Andre Przywarac0a01b82014-11-14 15:54:12 +0000276menu "ARM errata workarounds via the alternatives framework"
277
278config ARM64_ERRATUM_826319
279 bool "Cortex-A53: 826319: System might deadlock if a write cannot complete until read data is accepted"
280 default y
281 help
282 This option adds an alternative code sequence to work around ARM
283 erratum 826319 on Cortex-A53 parts up to r0p2 with an AMBA 4 ACE or
284 AXI master interface and an L2 cache.
285
286 If a Cortex-A53 uses an AMBA AXI4 ACE interface to other processors
287 and is unable to accept a certain write via this interface, it will
288 not progress on read data presented on the read data channel and the
289 system can deadlock.
290
291 The workaround promotes data cache clean instructions to
292 data cache clean-and-invalidate.
293 Please note that this does not necessarily enable the workaround,
294 as it depends on the alternative framework, which will only patch
295 the kernel if an affected CPU is detected.
296
297 If unsure, say Y.
298
299config ARM64_ERRATUM_827319
300 bool "Cortex-A53: 827319: Data cache clean instructions might cause overlapping transactions to the interconnect"
301 default y
302 help
303 This option adds an alternative code sequence to work around ARM
304 erratum 827319 on Cortex-A53 parts up to r0p2 with an AMBA 5 CHI
305 master interface and an L2 cache.
306
307 Under certain conditions this erratum can cause a clean line eviction
308 to occur at the same time as another transaction to the same address
309 on the AMBA 5 CHI interface, which can cause data corruption if the
310 interconnect reorders the two transactions.
311
312 The workaround promotes data cache clean instructions to
313 data cache clean-and-invalidate.
314 Please note that this does not necessarily enable the workaround,
315 as it depends on the alternative framework, which will only patch
316 the kernel if an affected CPU is detected.
317
318 If unsure, say Y.
319
320config ARM64_ERRATUM_824069
321 bool "Cortex-A53: 824069: Cache line might not be marked as clean after a CleanShared snoop"
322 default y
323 help
324 This option adds an alternative code sequence to work around ARM
325 erratum 824069 on Cortex-A53 parts up to r0p2 when it is connected
326 to a coherent interconnect.
327
328 If a Cortex-A53 processor is executing a store or prefetch for
329 write instruction at the same time as a processor in another
330 cluster is executing a cache maintenance operation to the same
331 address, then this erratum might cause a clean cache line to be
332 incorrectly marked as dirty.
333
334 The workaround promotes data cache clean instructions to
335 data cache clean-and-invalidate.
336 Please note that this option does not necessarily enable the
337 workaround, as it depends on the alternative framework, which will
338 only patch the kernel if an affected CPU is detected.
339
340 If unsure, say Y.
341
342config ARM64_ERRATUM_819472
343 bool "Cortex-A53: 819472: Store exclusive instructions might cause data corruption"
344 default y
345 help
346 This option adds an alternative code sequence to work around ARM
347 erratum 819472 on Cortex-A53 parts up to r0p1 with an L2 cache
348 present when it is connected to a coherent interconnect.
349
350 If the processor is executing a load and store exclusive sequence at
351 the same time as a processor in another cluster is executing a cache
352 maintenance operation to the same address, then this erratum might
353 cause data corruption.
354
355 The workaround promotes data cache clean instructions to
356 data cache clean-and-invalidate.
357 Please note that this does not necessarily enable the workaround,
358 as it depends on the alternative framework, which will only patch
359 the kernel if an affected CPU is detected.
360
361 If unsure, say Y.
362
363config ARM64_ERRATUM_832075
364 bool "Cortex-A57: 832075: possible deadlock on mixing exclusive memory accesses with device loads"
365 default y
366 help
367 This option adds an alternative code sequence to work around ARM
368 erratum 832075 on Cortex-A57 parts up to r1p2.
369
370 Affected Cortex-A57 parts might deadlock when exclusive load/store
371 instructions to Write-Back memory are mixed with Device loads.
372
373 The workaround is to promote device loads to use Load-Acquire
374 semantics.
375 Please note that this does not necessarily enable the workaround,
376 as it depends on the alternative framework, which will only patch
377 the kernel if an affected CPU is detected.
378
379 If unsure, say Y.
380
Marc Zyngier498cd5c2015-11-16 10:28:18 +0000381config ARM64_ERRATUM_834220
382 bool "Cortex-A57: 834220: Stage 2 translation fault might be incorrectly reported in presence of a Stage 1 fault"
383 depends on KVM
384 default y
385 help
386 This option adds an alternative code sequence to work around ARM
387 erratum 834220 on Cortex-A57 parts up to r1p2.
388
389 Affected Cortex-A57 parts might report a Stage 2 translation
390 fault as the result of a Stage 1 fault for load crossing a
391 page boundary when there is a permission or device memory
392 alignment fault at Stage 1 and a translation fault at Stage 2.
393
394 The workaround is to verify that the Stage 1 translation
395 doesn't generate a fault before handling the Stage 2 fault.
396 Please note that this does not necessarily enable the workaround,
397 as it depends on the alternative framework, which will only patch
398 the kernel if an affected CPU is detected.
399
400 If unsure, say Y.
401
Will Deacon905e8c52015-03-23 19:07:02 +0000402config ARM64_ERRATUM_845719
403 bool "Cortex-A53: 845719: a load might read incorrect data"
404 depends on COMPAT
405 default y
406 help
407 This option adds an alternative code sequence to work around ARM
408 erratum 845719 on Cortex-A53 parts up to r0p4.
409
410 When running a compat (AArch32) userspace on an affected Cortex-A53
411 part, a load at EL0 from a virtual address that matches the bottom 32
412 bits of the virtual address used by a recent load at (AArch64) EL1
413 might return incorrect data.
414
415 The workaround is to write the contextidr_el1 register on exception
416 return to a 32-bit task.
417 Please note that this does not necessarily enable the workaround,
418 as it depends on the alternative framework, which will only patch
419 the kernel if an affected CPU is detected.
420
421 If unsure, say Y.
422
Will Deacondf057cc2015-03-17 12:15:02 +0000423config ARM64_ERRATUM_843419
424 bool "Cortex-A53: 843419: A load or store might access an incorrect address"
Will Deacondf057cc2015-03-17 12:15:02 +0000425 default y
Will Deacon6ffe9922016-08-22 11:58:36 +0100426 select ARM64_MODULE_CMODEL_LARGE if MODULES
Will Deacondf057cc2015-03-17 12:15:02 +0000427 help
Will Deacon6ffe9922016-08-22 11:58:36 +0100428 This option links the kernel with '--fix-cortex-a53-843419' and
429 builds modules using the large memory model in order to avoid the use
430 of the ADRP instruction, which can cause a subsequent memory access
431 to use an incorrect address on Cortex-A53 parts up to r0p4.
Will Deacondf057cc2015-03-17 12:15:02 +0000432
433 If unsure, say Y.
434
Robert Richter94100972015-09-21 22:58:38 +0200435config CAVIUM_ERRATUM_22375
436 bool "Cavium erratum 22375, 24313"
437 default y
438 help
439 Enable workaround for erratum 22375, 24313.
440
441 This implements two gicv3-its errata workarounds for ThunderX. Both
442 with small impact affecting only ITS table allocation.
443
444 erratum 22375: only alloc 8MB table size
445 erratum 24313: ignore memory access type
446
447 The fixes are in ITS initialization and basically ignore memory access
448 type and table size provided by the TYPER and BASER registers.
449
450 If unsure, say Y.
451
Ganapatrao Kulkarnifbf8f402016-05-25 15:29:20 +0200452config CAVIUM_ERRATUM_23144
453 bool "Cavium erratum 23144: ITS SYNC hang on dual socket system"
454 depends on NUMA
455 default y
456 help
457 ITS SYNC command hang for cross node io and collections/cpu mapping.
458
459 If unsure, say Y.
460
Robert Richter6d4e11c2015-09-21 22:58:35 +0200461config CAVIUM_ERRATUM_23154
462 bool "Cavium erratum 23154: Access to ICC_IAR1_EL1 is not sync'ed"
463 default y
464 help
465 The gicv3 of ThunderX requires a modified version for
466 reading the IAR status to ensure data synchronization
467 (access to icc_iar1_el1 is not sync'ed before and after).
468
469 If unsure, say Y.
470
Andrew Pinski104a0c02016-02-24 17:44:57 -0800471config CAVIUM_ERRATUM_27456
472 bool "Cavium erratum 27456: Broadcast TLBI instructions may cause icache corruption"
473 default y
474 help
475 On ThunderX T88 pass 1.x through 2.1 parts, broadcast TLBI
476 instructions may cause the icache to become corrupted if it
477 contains data for a non-current ASID. The fix is to
478 invalidate the icache when changing the mm context.
479
480 If unsure, say Y.
481
Christopher Covington38fd94b2017-02-08 15:08:37 -0500482config QCOM_FALKOR_ERRATUM_1003
483 bool "Falkor E1003: Incorrect translation due to ASID change"
484 default y
485 select ARM64_PAN if ARM64_SW_TTBR0_PAN
486 help
487 On Falkor v1, an incorrect ASID may be cached in the TLB when ASID
488 and BADDR are changed together in TTBRx_EL1. The workaround for this
489 issue is to use a reserved ASID in cpu_do_switch_mm() before
490 switching to the new ASID. Saying Y here selects ARM64_PAN if
491 ARM64_SW_TTBR0_PAN is selected. This is done because implementing and
492 maintaining the E1003 workaround in the software PAN emulation code
493 would be an unnecessary complication. The affected Falkor v1 CPU
494 implements ARMv8.1 hardware PAN support and using hardware PAN
495 support versus software PAN emulation is mutually exclusive at
496 runtime.
497
498 If unsure, say Y.
499
Christopher Covingtond9ff80f2017-01-31 12:50:19 -0500500config QCOM_FALKOR_ERRATUM_1009
501 bool "Falkor E1009: Prematurely complete a DSB after a TLBI"
502 default y
503 help
504 On Falkor v1, the CPU may prematurely complete a DSB following a
505 TLBI xxIS invalidate maintenance operation. Repeat the TLBI operation
506 one more time to fix the issue.
507
508 If unsure, say Y.
509
Shanker Donthineni90922a22017-03-07 08:20:38 -0600510config QCOM_QDF2400_ERRATUM_0065
511 bool "QDF2400 E0065: Incorrect GITS_TYPER.ITT_Entry_size"
512 default y
513 help
514 On Qualcomm Datacenter Technologies QDF2400 SoC, ITS hardware reports
515 ITE size incorrectly. The GITS_TYPER.ITT_Entry_size field should have
516 been indicated as 16Bytes (0xf), not 8Bytes (0x7).
517
518 If unsure, say Y.
519
Andre Przywarac0a01b82014-11-14 15:54:12 +0000520endmenu
521
522
Jungseok Leee41ceed2014-05-12 10:40:38 +0100523choice
524 prompt "Page size"
525 default ARM64_4K_PAGES
526 help
527 Page size (translation granule) configuration.
528
529config ARM64_4K_PAGES
530 bool "4KB"
531 help
532 This feature enables 4KB pages support.
533
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100534config ARM64_16K_PAGES
535 bool "16KB"
536 help
537 The system will use 16KB pages support. AArch32 emulation
538 requires applications compiled with 16K (or a multiple of 16K)
539 aligned segments.
540
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100541config ARM64_64K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100542 bool "64KB"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100543 help
544 This feature enables 64KB pages support (4KB by default)
545 allowing only two levels of page tables and faster TLB
Suzuki K. Poulosedb488be2015-10-19 14:19:34 +0100546 look-up. AArch32 emulation requires applications compiled
547 with 64K aligned segments.
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100548
Jungseok Leee41ceed2014-05-12 10:40:38 +0100549endchoice
550
551choice
552 prompt "Virtual address space size"
553 default ARM64_VA_BITS_39 if ARM64_4K_PAGES
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100554 default ARM64_VA_BITS_47 if ARM64_16K_PAGES
Jungseok Leee41ceed2014-05-12 10:40:38 +0100555 default ARM64_VA_BITS_42 if ARM64_64K_PAGES
556 help
557 Allows choosing one of multiple possible virtual address
558 space sizes. The level of translation table is determined by
559 a combination of page size and virtual address space size.
560
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100561config ARM64_VA_BITS_36
Catalin Marinas56a3f302015-10-20 14:59:20 +0100562 bool "36-bit" if EXPERT
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100563 depends on ARM64_16K_PAGES
564
Jungseok Leee41ceed2014-05-12 10:40:38 +0100565config ARM64_VA_BITS_39
566 bool "39-bit"
567 depends on ARM64_4K_PAGES
568
569config ARM64_VA_BITS_42
570 bool "42-bit"
571 depends on ARM64_64K_PAGES
572
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100573config ARM64_VA_BITS_47
574 bool "47-bit"
575 depends on ARM64_16K_PAGES
576
Jungseok Leec79b9542014-05-12 18:40:51 +0900577config ARM64_VA_BITS_48
578 bool "48-bit"
Jungseok Leec79b9542014-05-12 18:40:51 +0900579
Jungseok Leee41ceed2014-05-12 10:40:38 +0100580endchoice
581
582config ARM64_VA_BITS
583 int
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100584 default 36 if ARM64_VA_BITS_36
Jungseok Leee41ceed2014-05-12 10:40:38 +0100585 default 39 if ARM64_VA_BITS_39
586 default 42 if ARM64_VA_BITS_42
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100587 default 47 if ARM64_VA_BITS_47
Jungseok Leec79b9542014-05-12 18:40:51 +0900588 default 48 if ARM64_VA_BITS_48
Jungseok Leee41ceed2014-05-12 10:40:38 +0100589
Will Deacona8720132013-10-11 14:52:19 +0100590config CPU_BIG_ENDIAN
591 bool "Build big-endian kernel"
592 help
593 Say Y if you plan on running a kernel in big-endian mode.
594
Mark Brownf6e763b2014-03-04 07:51:17 +0000595config SCHED_MC
596 bool "Multi-core scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000597 help
598 Multi-core scheduler support improves the CPU scheduler's decision
599 making when dealing with multi-core CPU chips at a cost of slightly
600 increased overhead in some places. If unsure say N here.
601
602config SCHED_SMT
603 bool "SMT scheduler support"
Mark Brownf6e763b2014-03-04 07:51:17 +0000604 help
605 Improves the CPU scheduler's decision making when dealing with
606 MultiThreading at a cost of slightly increased overhead in some
607 places. If unsure say N here.
608
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100609config NR_CPUS
Ganapatrao Kulkarni62aa9652015-03-18 11:01:18 +0000610 int "Maximum number of CPUs (2-4096)"
611 range 2 4096
Vinayak Kale15942852013-04-24 10:06:57 +0100612 # These have to remain sorted largest to smallest
Robert Richtere3672642014-09-08 12:44:48 +0100613 default "64"
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100614
Mark Rutland9327e2c2013-10-24 20:30:18 +0100615config HOTPLUG_CPU
616 bool "Support for hot-pluggable CPUs"
Yang Yingliang217d4532015-09-24 17:32:14 +0800617 select GENERIC_IRQ_MIGRATION
Mark Rutland9327e2c2013-10-24 20:30:18 +0100618 help
619 Say Y here to experiment with turning CPUs off and on. CPUs
620 can be controlled through /sys/devices/system/cpu.
621
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700622# Common NUMA Features
623config NUMA
624 bool "Numa Memory Allocation and Scheduler Support"
Kefeng Wang0c2a6cc2016-09-26 15:36:50 +0800625 select ACPI_NUMA if ACPI
626 select OF_NUMA
Ganapatrao Kulkarni1a2db302016-04-08 15:50:27 -0700627 help
628 Enable NUMA (Non Uniform Memory Access) support.
629
630 The kernel will try to allocate memory used by a CPU on the
631 local memory of the CPU and add some more
632 NUMA awareness to the kernel.
633
634config NODES_SHIFT
635 int "Maximum NUMA Nodes (as a power of 2)"
636 range 1 10
637 default "2"
638 depends on NEED_MULTIPLE_NODES
639 help
640 Specify the maximum number of NUMA Nodes available on the target
641 system. Increases memory reserved to accommodate various tables.
642
643config USE_PERCPU_NUMA_NODE_ID
644 def_bool y
645 depends on NUMA
646
Zhen Lei7af3a0a2016-09-01 14:55:00 +0800647config HAVE_SETUP_PER_CPU_AREA
648 def_bool y
649 depends on NUMA
650
651config NEED_PER_CPU_EMBED_FIRST_CHUNK
652 def_bool y
653 depends on NUMA
654
Ard Biesheuvel6d526ee2016-12-14 09:11:47 +0000655config HOLES_IN_ZONE
656 def_bool y
657 depends on NUMA
658
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100659source kernel/Kconfig.preempt
Kefeng Wangf90df5e2015-10-26 11:48:16 +0800660source kernel/Kconfig.hz
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100661
Laura Abbott83863f22016-02-05 16:24:47 -0800662config ARCH_SUPPORTS_DEBUG_PAGEALLOC
663 def_bool y
664
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100665config ARCH_HAS_HOLES_MEMORYMODEL
666 def_bool y if SPARSEMEM
667
668config ARCH_SPARSEMEM_ENABLE
669 def_bool y
670 select SPARSEMEM_VMEMMAP_ENABLE
671
672config ARCH_SPARSEMEM_DEFAULT
673 def_bool ARCH_SPARSEMEM_ENABLE
674
675config ARCH_SELECT_MEMORY_MODEL
676 def_bool ARCH_SPARSEMEM_ENABLE
677
678config HAVE_ARCH_PFN_VALID
679 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
680
681config HW_PERF_EVENTS
Mark Rutland6475b2d2015-10-02 10:55:03 +0100682 def_bool y
683 depends on ARM_PMU
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100684
Steve Capper084bd292013-04-10 13:48:00 +0100685config SYS_SUPPORTS_HUGETLBFS
686 def_bool y
687
Steve Capper084bd292013-04-10 13:48:00 +0100688config ARCH_WANT_HUGE_PMD_SHARE
Suzuki K. Poulose21539932015-10-19 14:19:38 +0100689 def_bool y if ARM64_4K_PAGES || (ARM64_16K_PAGES && !ARM64_VA_BITS_36)
Steve Capper084bd292013-04-10 13:48:00 +0100690
Catalin Marinasa41dc0e2014-04-03 17:48:54 +0100691config ARCH_HAS_CACHE_LINE_SIZE
692 def_bool y
693
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100694source "mm/Kconfig"
695
AKASHI Takahiroa1ae65b2014-11-28 05:26:39 +0000696config SECCOMP
697 bool "Enable seccomp to safely compute untrusted bytecode"
698 ---help---
699 This kernel feature is useful for number crunching applications
700 that may need to compute untrusted bytecode during their
701 execution. By using pipes or other transports made available to
702 the process as file descriptors supporting the read/write
703 syscalls, it's possible to isolate those applications in
704 their own address space using seccomp. Once seccomp is
705 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
706 and the task is only allowed to execute a few safe syscalls
707 defined by each seccomp mode.
708
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000709config PARAVIRT
710 bool "Enable paravirtualization code"
711 help
712 This changes the kernel so it can modify itself when it is run
713 under a hypervisor, potentially improving performance significantly
714 over full virtualization.
715
716config PARAVIRT_TIME_ACCOUNTING
717 bool "Paravirtual steal time accounting"
718 select PARAVIRT
719 default n
720 help
721 Select this option to enable fine granularity task steal time
722 accounting. Time spent executing other tasks in parallel with
723 the current vCPU is discounted from the vCPU power. To account for
724 that, there can be a small performance impact.
725
726 If in doubt, say N here.
727
Geoff Levandd28f6df2016-06-23 17:54:48 +0000728config KEXEC
729 depends on PM_SLEEP_SMP
730 select KEXEC_CORE
731 bool "kexec system call"
732 ---help---
733 kexec is a system call that implements the ability to shutdown your
734 current kernel, and to start another kernel. It is like a reboot
735 but it is independent of the system firmware. And like a reboot
736 you can start any kernel with it, not just Linux.
737
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000738config XEN_DOM0
739 def_bool y
740 depends on XEN
741
742config XEN
Julien Grallc2ba1f72014-09-17 14:07:06 -0700743 bool "Xen guest support on ARM64"
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000744 depends on ARM64 && OF
Stefano Stabellini83862cc2013-10-10 13:40:44 +0000745 select SWIOTLB_XEN
Stefano Stabellinidfd57bc2015-11-23 10:33:49 +0000746 select PARAVIRT
Stefano Stabelliniaa42aa12013-06-03 17:05:43 +0000747 help
748 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM64.
749
Steve Capperd03bb142013-04-25 15:19:21 +0100750config FORCE_MAX_ZONEORDER
751 int
752 default "14" if (ARM64_64K_PAGES && TRANSPARENT_HUGEPAGE)
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100753 default "12" if (ARM64_16K_PAGES && TRANSPARENT_HUGEPAGE)
Steve Capperd03bb142013-04-25 15:19:21 +0100754 default "11"
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +0100755 help
756 The kernel memory allocator divides physically contiguous memory
757 blocks into "zones", where each zone is a power of two number of
758 pages. This option selects the largest power of two that the kernel
759 keeps in the memory allocator. If you need to allocate very large
760 blocks of physically contiguous memory, then you may need to
761 increase this value.
762
763 This config option is actually maximum order plus one. For example,
764 a value of 11 means that the largest free memory block is 2^10 pages.
765
766 We make sure that we can allocate upto a HugePage size for each configuration.
767 Hence we have :
768 MAX_ORDER = (PMD_SHIFT - PAGE_SHIFT) + 1 => PAGE_SHIFT - 2
769
770 However for 4K, we choose a higher default value, 11 as opposed to 10, giving us
771 4M allocations matching the default size used by generic code.
Steve Capperd03bb142013-04-25 15:19:21 +0100772
Will Deacon1b907f42014-11-20 16:51:10 +0000773menuconfig ARMV8_DEPRECATED
774 bool "Emulate deprecated/obsolete ARMv8 instructions"
775 depends on COMPAT
776 help
777 Legacy software support may require certain instructions
778 that have been deprecated or obsoleted in the architecture.
779
780 Enable this config to enable selective emulation of these
781 features.
782
783 If unsure, say Y
784
785if ARMV8_DEPRECATED
786
787config SWP_EMULATION
788 bool "Emulate SWP/SWPB instructions"
789 help
790 ARMv8 obsoletes the use of A32 SWP/SWPB instructions such that
791 they are always undefined. Say Y here to enable software
792 emulation of these instructions for userspace using LDXR/STXR.
793
794 In some older versions of glibc [<=2.8] SWP is used during futex
795 trylock() operations with the assumption that the code will not
796 be preempted. This invalid assumption may be more likely to fail
797 with SWP emulation enabled, leading to deadlock of the user
798 application.
799
800 NOTE: when accessing uncached shared regions, LDXR/STXR rely
801 on an external transaction monitoring block called a global
802 monitor to maintain update atomicity. If your system does not
803 implement a global monitor, this option can cause programs that
804 perform SWP operations to uncached memory to deadlock.
805
806 If unsure, say Y
807
808config CP15_BARRIER_EMULATION
809 bool "Emulate CP15 Barrier instructions"
810 help
811 The CP15 barrier instructions - CP15ISB, CP15DSB, and
812 CP15DMB - are deprecated in ARMv8 (and ARMv7). It is
813 strongly recommended to use the ISB, DSB, and DMB
814 instructions instead.
815
816 Say Y here to enable software emulation of these
817 instructions for AArch32 userspace code. When this option is
818 enabled, CP15 barrier usage is traced which can help
819 identify software that needs updating.
820
821 If unsure, say Y
822
Suzuki K. Poulose2d888f42015-01-21 12:43:11 +0000823config SETEND_EMULATION
824 bool "Emulate SETEND instruction"
825 help
826 The SETEND instruction alters the data-endianness of the
827 AArch32 EL0, and is deprecated in ARMv8.
828
829 Say Y here to enable software emulation of the instruction
830 for AArch32 userspace code.
831
832 Note: All the cpus on the system must have mixed endian support at EL0
833 for this feature to be enabled. If a new CPU - which doesn't support mixed
834 endian - is hotplugged in after this feature has been enabled, there could
835 be unexpected results in the applications.
836
837 If unsure, say Y
Will Deacon1b907f42014-11-20 16:51:10 +0000838endif
839
Catalin Marinasba428222016-07-01 18:25:31 +0100840config ARM64_SW_TTBR0_PAN
841 bool "Emulate Privileged Access Never using TTBR0_EL1 switching"
842 help
843 Enabling this option prevents the kernel from accessing
844 user-space memory directly by pointing TTBR0_EL1 to a reserved
845 zeroed area and reserved ASID. The user access routines
846 restore the valid TTBR0_EL1 temporarily.
847
Will Deacon0e4a0702015-07-27 15:54:13 +0100848menu "ARMv8.1 architectural features"
849
850config ARM64_HW_AFDBM
851 bool "Support for hardware updates of the Access and Dirty page flags"
852 default y
853 help
854 The ARMv8.1 architecture extensions introduce support for
855 hardware updates of the access and dirty information in page
856 table entries. When enabled in TCR_EL1 (HA and HD bits) on
857 capable processors, accesses to pages with PTE_AF cleared will
858 set this bit instead of raising an access flag fault.
859 Similarly, writes to read-only pages with the DBM bit set will
860 clear the read-only bit (AP[2]) instead of raising a
861 permission fault.
862
863 Kernels built with this configuration option enabled continue
864 to work on pre-ARMv8.1 hardware and the performance impact is
865 minimal. If unsure, say Y.
866
867config ARM64_PAN
868 bool "Enable support for Privileged Access Never (PAN)"
869 default y
870 help
871 Privileged Access Never (PAN; part of the ARMv8.1 Extensions)
872 prevents the kernel or hypervisor from accessing user-space (EL0)
873 memory directly.
874
875 Choosing this option will cause any unprotected (not using
876 copy_to_user et al) memory access to fail with a permission fault.
877
878 The feature is detected at runtime, and will remain as a 'nop'
879 instruction if the cpu does not implement the feature.
880
881config ARM64_LSE_ATOMICS
882 bool "Atomic instructions"
883 help
884 As part of the Large System Extensions, ARMv8.1 introduces new
885 atomic instructions that are designed specifically to scale in
886 very large systems.
887
888 Say Y here to make use of these instructions for the in-kernel
889 atomic routines. This incurs a small overhead on CPUs that do
890 not support these instructions and requires the kernel to be
891 built with binutils >= 2.25.
892
Marc Zyngier1f364c82014-02-19 09:33:14 +0000893config ARM64_VHE
894 bool "Enable support for Virtualization Host Extensions (VHE)"
895 default y
896 help
897 Virtualization Host Extensions (VHE) allow the kernel to run
898 directly at EL2 (instead of EL1) on processors that support
899 it. This leads to better performance for KVM, as they reduce
900 the cost of the world switch.
901
902 Selecting this option allows the VHE feature to be detected
903 at runtime, and does not affect processors that do not
904 implement this feature.
905
Will Deacon0e4a0702015-07-27 15:54:13 +0100906endmenu
907
Will Deaconf9933182016-02-26 16:30:14 +0000908menu "ARMv8.2 architectural features"
909
James Morse57f49592016-02-05 14:58:48 +0000910config ARM64_UAO
911 bool "Enable support for User Access Override (UAO)"
912 default y
913 help
914 User Access Override (UAO; part of the ARMv8.2 Extensions)
915 causes the 'unprivileged' variant of the load/store instructions to
916 be overriden to be privileged.
917
918 This option changes get_user() and friends to use the 'unprivileged'
919 variant of the load/store instructions. This ensures that user-space
920 really did have access to the supplied memory. When addr_limit is
921 set to kernel memory the UAO bit will be set, allowing privileged
922 access to kernel memory.
923
924 Choosing this option will cause copy_to_user() et al to use user-space
925 memory permissions.
926
927 The feature is detected at runtime, the kernel will use the
928 regular load/store instructions if the cpu does not implement the
929 feature.
930
Will Deaconf9933182016-02-26 16:30:14 +0000931endmenu
932
Ard Biesheuvelfd045f62015-11-24 12:37:35 +0100933config ARM64_MODULE_CMODEL_LARGE
934 bool
935
936config ARM64_MODULE_PLTS
937 bool
938 select ARM64_MODULE_CMODEL_LARGE
939 select HAVE_MOD_ARCH_SPECIFIC
940
Ard Biesheuvel1e48ef72016-01-26 09:13:44 +0100941config RELOCATABLE
942 bool
943 help
944 This builds the kernel as a Position Independent Executable (PIE),
945 which retains all relocation metadata required to relocate the
946 kernel binary at runtime to a different virtual address than the
947 address it was linked at.
948 Since AArch64 uses the RELA relocation format, this requires a
949 relocation pass at runtime even if the kernel is loaded at the
950 same address it was linked at.
951
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100952config RANDOMIZE_BASE
953 bool "Randomize the address of the kernel image"
Catalin Marinasb9c220b2016-07-26 10:16:55 -0700954 select ARM64_MODULE_PLTS if MODULES
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100955 select RELOCATABLE
956 help
957 Randomizes the virtual address at which the kernel image is
958 loaded, as a security feature that deters exploit attempts
959 relying on knowledge of the location of kernel internals.
960
961 It is the bootloader's job to provide entropy, by passing a
962 random u64 value in /chosen/kaslr-seed at kernel entry.
963
Ard Biesheuvel2b5fe072016-01-26 14:48:29 +0100964 When booting via the UEFI stub, it will invoke the firmware's
965 EFI_RNG_PROTOCOL implementation (if available) to supply entropy
966 to the kernel proper. In addition, it will randomise the physical
967 location of the kernel Image as well.
968
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100969 If unsure, say N.
970
971config RANDOMIZE_MODULE_REGION_FULL
972 bool "Randomize the module region independently from the core kernel"
Ard Biesheuvel8fe88a42016-10-17 16:18:39 +0100973 depends on RANDOMIZE_BASE && !DYNAMIC_FTRACE
Ard Biesheuvelf80fb3a2016-01-26 14:12:01 +0100974 default y
975 help
976 Randomizes the location of the module region without considering the
977 location of the core kernel. This way, it is impossible for modules
978 to leak information about the location of core kernel data structures
979 but it does imply that function calls between modules and the core
980 kernel will need to be resolved via veneers in the module PLT.
981
982 When this option is not set, the module region will be randomized over
983 a limited range that contains the [_stext, _etext] interval of the
984 core kernel, so branch relocations are always in range.
985
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100986endmenu
987
988menu "Boot options"
989
Lorenzo Pieralisi5e89c552016-01-26 11:10:38 +0000990config ARM64_ACPI_PARKING_PROTOCOL
991 bool "Enable support for the ARM64 ACPI parking protocol"
992 depends on ACPI
993 help
994 Enable support for the ARM64 ACPI parking protocol. If disabled
995 the kernel will not allow booting through the ARM64 ACPI parking
996 protocol even if the corresponding data is present in the ACPI
997 MADT table.
998
Catalin Marinas8c2c3df2012-04-20 14:45:54 +0100999config CMDLINE
1000 string "Default kernel command string"
1001 default ""
1002 help
1003 Provide a set of default command-line options at build time by
1004 entering them here. As a minimum, you should specify the the
1005 root device (e.g. root=/dev/nfs).
1006
1007config CMDLINE_FORCE
1008 bool "Always use the default kernel command string"
1009 help
1010 Always use the default kernel command string, even if the boot
1011 loader passes other arguments to the kernel.
1012 This is useful if you cannot or don't want to change the
1013 command-line options your boot loader passes to the kernel.
1014
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001015config EFI_STUB
1016 bool
1017
Mark Salterf84d0272014-04-15 21:59:30 -04001018config EFI
1019 bool "UEFI runtime support"
1020 depends on OF && !CPU_BIG_ENDIAN
1021 select LIBFDT
1022 select UCS2_STRING
1023 select EFI_PARAMS_FROM_FDT
Ard Biesheuvele15dd492014-07-04 19:41:53 +02001024 select EFI_RUNTIME_WRAPPERS
Ard Biesheuvelf4f75ad52014-07-02 14:54:43 +02001025 select EFI_STUB
1026 select EFI_ARMSTUB
Mark Salterf84d0272014-04-15 21:59:30 -04001027 default y
1028 help
1029 This option provides support for runtime services provided
1030 by UEFI firmware (such as non-volatile variables, realtime
Mark Salter3c7f2552014-04-15 22:47:52 -04001031 clock, and platform reset). A UEFI stub is also provided to
1032 allow the kernel to be booted as an EFI application. This
1033 is only useful on systems that have UEFI firmware.
Mark Salterf84d0272014-04-15 21:59:30 -04001034
Yi Lid1ae8c02014-10-04 23:46:43 +08001035config DMI
1036 bool "Enable support for SMBIOS (DMI) tables"
1037 depends on EFI
1038 default y
1039 help
1040 This enables SMBIOS/DMI feature for systems.
1041
1042 This option is only useful on systems that have UEFI firmware.
1043 However, even with this option, the resultant kernel should
1044 continue to boot on existing non-UEFI platforms.
1045
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001046endmenu
1047
1048menu "Userspace binary formats"
1049
1050source "fs/Kconfig.binfmt"
1051
1052config COMPAT
1053 bool "Kernel support for 32-bit EL0"
Suzuki K. Poulose755e70b2015-10-19 14:19:32 +01001054 depends on ARM64_4K_PAGES || EXPERT
Kefeng Wang2e449042017-01-26 11:19:55 +08001055 select COMPAT_BINFMT_ELF if BINFMT_ELF
Catalin Marinasaf1839e2012-10-08 16:28:08 -07001056 select HAVE_UID16
Al Viro84b9e9b2012-12-25 16:29:11 -05001057 select OLD_SIGSUSPEND3
Al Viro51682032012-12-25 19:31:29 -05001058 select COMPAT_OLD_SIGACTION
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001059 help
1060 This option enables support for a 32-bit EL0 running under a 64-bit
1061 kernel at EL1. AArch32-specific components such as system calls,
1062 the user helper functions, VFP support and the ptrace interface are
1063 handled appropriately by the kernel.
1064
Suzuki K. Poulose44eaacf2015-10-19 14:19:37 +01001065 If you use a page size other than 4KB (i.e, 16KB or 64KB), please be aware
1066 that you will only be able to execute AArch32 binaries that were compiled
1067 with page size aligned segments.
Alexander Grafa8fcd8b2015-03-16 16:32:23 +00001068
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001069 If you want to execute 32-bit userspace applications, say Y.
1070
1071config SYSVIPC_COMPAT
1072 def_bool y
1073 depends on COMPAT && SYSVIPC
1074
Eric Biggers5c2a6252017-03-08 16:27:04 -08001075config KEYS_COMPAT
1076 def_bool y
1077 depends on COMPAT && KEYS
1078
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001079endmenu
1080
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001081menu "Power management options"
1082
1083source "kernel/power/Kconfig"
1084
James Morse82869ac2016-04-27 17:47:12 +01001085config ARCH_HIBERNATION_POSSIBLE
1086 def_bool y
1087 depends on CPU_PM
1088
1089config ARCH_HIBERNATION_HEADER
1090 def_bool y
1091 depends on HIBERNATION
1092
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001093config ARCH_SUSPEND_POSSIBLE
1094 def_bool y
1095
Lorenzo Pieralisi166936b2013-11-07 18:37:14 +00001096endmenu
1097
Lorenzo Pieralisi13072202013-07-17 14:54:21 +01001098menu "CPU Power Management"
1099
1100source "drivers/cpuidle/Kconfig"
1101
Rob Herring52e7e812014-02-24 11:27:57 +09001102source "drivers/cpufreq/Kconfig"
1103
1104endmenu
1105
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001106source "net/Kconfig"
1107
1108source "drivers/Kconfig"
1109
Mark Salterf84d0272014-04-15 21:59:30 -04001110source "drivers/firmware/Kconfig"
1111
Graeme Gregoryb6a02172015-03-24 14:02:53 +00001112source "drivers/acpi/Kconfig"
1113
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001114source "fs/Kconfig"
1115
Marc Zyngierc3eb5b12013-07-04 13:34:32 +01001116source "arch/arm64/kvm/Kconfig"
1117
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001118source "arch/arm64/Kconfig.debug"
1119
1120source "security/Kconfig"
1121
1122source "crypto/Kconfig"
Ard Biesheuvel2c988332014-03-06 16:23:33 +08001123if CRYPTO
1124source "arch/arm64/crypto/Kconfig"
1125endif
Catalin Marinas8c2c3df2012-04-20 14:45:54 +01001126
1127source "lib/Kconfig"