Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright © 2006-2007 Intel Corporation |
| 3 | * Copyright (c) 2006 Dave Airlie <airlied@linux.ie> |
| 4 | * |
| 5 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 6 | * copy of this software and associated documentation files (the "Software"), |
| 7 | * to deal in the Software without restriction, including without limitation |
| 8 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 9 | * and/or sell copies of the Software, and to permit persons to whom the |
| 10 | * Software is furnished to do so, subject to the following conditions: |
| 11 | * |
| 12 | * The above copyright notice and this permission notice (including the next |
| 13 | * paragraph) shall be included in all copies or substantial portions of the |
| 14 | * Software. |
| 15 | * |
| 16 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 17 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 18 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 19 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 20 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 21 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER |
| 22 | * DEALINGS IN THE SOFTWARE. |
| 23 | * |
| 24 | * Authors: |
| 25 | * Eric Anholt <eric@anholt.net> |
| 26 | * Dave Airlie <airlied@linux.ie> |
| 27 | * Jesse Barnes <jesse.barnes@intel.com> |
| 28 | */ |
| 29 | |
Jesse Barnes | c1c7af6 | 2009-09-10 15:28:03 -0700 | [diff] [blame] | 30 | #include <acpi/button.h> |
Paul Collins | 565dcd4 | 2009-02-04 23:05:41 +1300 | [diff] [blame] | 31 | #include <linux/dmi.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 32 | #include <linux/i2c.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 33 | #include <linux/slab.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 34 | #include <drm/drmP.h> |
| 35 | #include <drm/drm_crtc.h> |
| 36 | #include <drm/drm_edid.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 37 | #include "intel_drv.h" |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 38 | #include <drm/i915_drm.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 39 | #include "i915_drv.h" |
Zhao Yakui | e99da35 | 2009-06-26 09:46:18 +0800 | [diff] [blame] | 40 | #include <linux/acpi.h> |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 41 | |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 42 | /* Private structure for the integrated LVDS support */ |
Jani Nikula | c7362c4 | 2012-10-19 14:51:44 +0300 | [diff] [blame] | 43 | struct intel_lvds_connector { |
| 44 | struct intel_connector base; |
Jani Nikula | db1740a | 2012-10-19 14:51:45 +0300 | [diff] [blame] | 45 | |
| 46 | struct notifier_block lid_notifier; |
Jani Nikula | c7362c4 | 2012-10-19 14:51:44 +0300 | [diff] [blame] | 47 | }; |
| 48 | |
Jani Nikula | 29b99b4 | 2012-10-19 14:51:43 +0300 | [diff] [blame] | 49 | struct intel_lvds_encoder { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 50 | struct intel_encoder base; |
Chris Wilson | 788319d | 2010-09-12 17:34:41 +0100 | [diff] [blame] | 51 | |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 52 | u32 pfit_control; |
| 53 | u32 pfit_pgm_ratios; |
Daniel Vetter | 13c7d87 | 2012-11-26 17:22:10 +0100 | [diff] [blame] | 54 | bool is_dual_link; |
Daniel Vetter | 7dec060 | 2012-09-11 14:12:25 +0200 | [diff] [blame] | 55 | u32 reg; |
Chris Wilson | 788319d | 2010-09-12 17:34:41 +0100 | [diff] [blame] | 56 | |
Jani Nikula | 62165e0 | 2012-10-19 14:51:47 +0300 | [diff] [blame] | 57 | struct intel_lvds_connector *attached_connector; |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 58 | }; |
| 59 | |
Jani Nikula | 29b99b4 | 2012-10-19 14:51:43 +0300 | [diff] [blame] | 60 | static struct intel_lvds_encoder *to_lvds_encoder(struct drm_encoder *encoder) |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 61 | { |
Jani Nikula | 29b99b4 | 2012-10-19 14:51:43 +0300 | [diff] [blame] | 62 | return container_of(encoder, struct intel_lvds_encoder, base.base); |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 63 | } |
| 64 | |
Jani Nikula | c7362c4 | 2012-10-19 14:51:44 +0300 | [diff] [blame] | 65 | static struct intel_lvds_connector *to_lvds_connector(struct drm_connector *connector) |
Chris Wilson | 788319d | 2010-09-12 17:34:41 +0100 | [diff] [blame] | 66 | { |
Jani Nikula | c7362c4 | 2012-10-19 14:51:44 +0300 | [diff] [blame] | 67 | return container_of(connector, struct intel_lvds_connector, base.base); |
Chris Wilson | 788319d | 2010-09-12 17:34:41 +0100 | [diff] [blame] | 68 | } |
| 69 | |
Daniel Vetter | b1dc332 | 2012-07-02 21:09:00 +0200 | [diff] [blame] | 70 | static bool intel_lvds_get_hw_state(struct intel_encoder *encoder, |
| 71 | enum pipe *pipe) |
| 72 | { |
| 73 | struct drm_device *dev = encoder->base.dev; |
| 74 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 7dec060 | 2012-09-11 14:12:25 +0200 | [diff] [blame] | 75 | struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base); |
| 76 | u32 tmp; |
Daniel Vetter | b1dc332 | 2012-07-02 21:09:00 +0200 | [diff] [blame] | 77 | |
Daniel Vetter | 7dec060 | 2012-09-11 14:12:25 +0200 | [diff] [blame] | 78 | tmp = I915_READ(lvds_encoder->reg); |
Daniel Vetter | b1dc332 | 2012-07-02 21:09:00 +0200 | [diff] [blame] | 79 | |
| 80 | if (!(tmp & LVDS_PORT_EN)) |
| 81 | return false; |
| 82 | |
| 83 | if (HAS_PCH_CPT(dev)) |
| 84 | *pipe = PORT_TO_PIPE_CPT(tmp); |
| 85 | else |
| 86 | *pipe = PORT_TO_PIPE(tmp); |
| 87 | |
| 88 | return true; |
| 89 | } |
| 90 | |
Daniel Vetter | fc68309 | 2012-11-26 17:22:12 +0100 | [diff] [blame] | 91 | /* The LVDS pin pair needs to be on before the DPLLs are enabled. |
| 92 | * This is an exception to the general rule that mode_set doesn't turn |
| 93 | * things on. |
| 94 | */ |
| 95 | static void intel_pre_pll_enable_lvds(struct intel_encoder *encoder) |
| 96 | { |
| 97 | struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base); |
| 98 | struct drm_device *dev = encoder->base.dev; |
| 99 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 100 | struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc); |
| 101 | struct drm_display_mode *fixed_mode = |
| 102 | lvds_encoder->attached_connector->base.panel.fixed_mode; |
| 103 | int pipe = intel_crtc->pipe; |
| 104 | u32 temp; |
| 105 | |
Daniel Vetter | fc68309 | 2012-11-26 17:22:12 +0100 | [diff] [blame] | 106 | temp = I915_READ(lvds_encoder->reg); |
| 107 | temp |= LVDS_PORT_EN | LVDS_A0A2_CLKA_POWER_UP; |
Daniel Vetter | 62810e5 | 2012-11-26 17:22:13 +0100 | [diff] [blame] | 108 | |
| 109 | if (HAS_PCH_CPT(dev)) { |
| 110 | temp &= ~PORT_TRANS_SEL_MASK; |
| 111 | temp |= PORT_TRANS_SEL_CPT(pipe); |
Daniel Vetter | fc68309 | 2012-11-26 17:22:12 +0100 | [diff] [blame] | 112 | } else { |
Daniel Vetter | 62810e5 | 2012-11-26 17:22:13 +0100 | [diff] [blame] | 113 | if (pipe == 1) { |
| 114 | temp |= LVDS_PIPEB_SELECT; |
| 115 | } else { |
| 116 | temp &= ~LVDS_PIPEB_SELECT; |
| 117 | } |
Daniel Vetter | fc68309 | 2012-11-26 17:22:12 +0100 | [diff] [blame] | 118 | } |
Daniel Vetter | 62810e5 | 2012-11-26 17:22:13 +0100 | [diff] [blame] | 119 | |
Daniel Vetter | fc68309 | 2012-11-26 17:22:12 +0100 | [diff] [blame] | 120 | /* set the corresponsding LVDS_BORDER bit */ |
| 121 | temp |= dev_priv->lvds_border_bits; |
| 122 | /* Set the B0-B3 data pairs corresponding to whether we're going to |
| 123 | * set the DPLLs for dual-channel mode or not. |
| 124 | */ |
| 125 | if (lvds_encoder->is_dual_link) |
| 126 | temp |= LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP; |
| 127 | else |
| 128 | temp &= ~(LVDS_B0B3_POWER_UP | LVDS_CLKB_POWER_UP); |
| 129 | |
| 130 | /* It would be nice to set 24 vs 18-bit mode (LVDS_A3_POWER_UP) |
| 131 | * appropriately here, but we need to look more thoroughly into how |
| 132 | * panels behave in the two modes. |
| 133 | */ |
Daniel Vetter | 62810e5 | 2012-11-26 17:22:13 +0100 | [diff] [blame] | 134 | |
| 135 | /* Set the dithering flag on LVDS as needed, note that there is no |
| 136 | * special lvds dither control bit on pch-split platforms, dithering is |
| 137 | * only controlled through the PIPECONF reg. */ |
| 138 | if (INTEL_INFO(dev)->gen == 4) { |
Daniel Vetter | fc68309 | 2012-11-26 17:22:12 +0100 | [diff] [blame] | 139 | if (dev_priv->lvds_dither) |
| 140 | temp |= LVDS_ENABLE_DITHER; |
| 141 | else |
| 142 | temp &= ~LVDS_ENABLE_DITHER; |
| 143 | } |
| 144 | temp &= ~(LVDS_HSYNC_POLARITY | LVDS_VSYNC_POLARITY); |
| 145 | if (fixed_mode->flags & DRM_MODE_FLAG_NHSYNC) |
| 146 | temp |= LVDS_HSYNC_POLARITY; |
| 147 | if (fixed_mode->flags & DRM_MODE_FLAG_NVSYNC) |
| 148 | temp |= LVDS_VSYNC_POLARITY; |
| 149 | |
| 150 | I915_WRITE(lvds_encoder->reg, temp); |
| 151 | } |
| 152 | |
Mika Kuoppala | 9d6d9f1 | 2013-02-08 16:35:38 +0200 | [diff] [blame] | 153 | static void intel_pre_enable_lvds(struct intel_encoder *encoder) |
| 154 | { |
| 155 | struct drm_device *dev = encoder->base.dev; |
| 156 | struct intel_lvds_encoder *enc = to_lvds_encoder(&encoder->base); |
| 157 | struct drm_i915_private *dev_priv = dev->dev_private; |
| 158 | |
| 159 | if (HAS_PCH_SPLIT(dev) || !enc->pfit_control) |
| 160 | return; |
| 161 | |
| 162 | /* |
| 163 | * Enable automatic panel scaling so that non-native modes |
| 164 | * fill the screen. The panel fitter should only be |
| 165 | * adjusted whilst the pipe is disabled, according to |
| 166 | * register description and PRM. |
| 167 | */ |
| 168 | DRM_DEBUG_KMS("applying panel-fitter: %x, %x\n", |
| 169 | enc->pfit_control, |
| 170 | enc->pfit_pgm_ratios); |
| 171 | |
| 172 | I915_WRITE(PFIT_PGM_RATIOS, enc->pfit_pgm_ratios); |
| 173 | I915_WRITE(PFIT_CONTROL, enc->pfit_control); |
| 174 | } |
| 175 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 176 | /** |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 177 | * Sets the power state for the panel. |
| 178 | */ |
Daniel Vetter | c22834e | 2012-06-30 15:31:28 +0200 | [diff] [blame] | 179 | static void intel_enable_lvds(struct intel_encoder *encoder) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 180 | { |
Daniel Vetter | c22834e | 2012-06-30 15:31:28 +0200 | [diff] [blame] | 181 | struct drm_device *dev = encoder->base.dev; |
Jani Nikula | 29b99b4 | 2012-10-19 14:51:43 +0300 | [diff] [blame] | 182 | struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base); |
Daniel Vetter | c22834e | 2012-06-30 15:31:28 +0200 | [diff] [blame] | 183 | struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 184 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 7dec060 | 2012-09-11 14:12:25 +0200 | [diff] [blame] | 185 | u32 ctl_reg, stat_reg; |
Zhenyu Wang | 541998a | 2009-06-05 15:38:44 +0800 | [diff] [blame] | 186 | |
Eric Anholt | c619eed | 2010-01-28 16:45:52 -0800 | [diff] [blame] | 187 | if (HAS_PCH_SPLIT(dev)) { |
Zhenyu Wang | 541998a | 2009-06-05 15:38:44 +0800 | [diff] [blame] | 188 | ctl_reg = PCH_PP_CONTROL; |
Keith Packard | de842ef | 2011-08-06 10:30:45 -0700 | [diff] [blame] | 189 | stat_reg = PCH_PP_STATUS; |
Zhenyu Wang | 541998a | 2009-06-05 15:38:44 +0800 | [diff] [blame] | 190 | } else { |
| 191 | ctl_reg = PP_CONTROL; |
Keith Packard | de842ef | 2011-08-06 10:30:45 -0700 | [diff] [blame] | 192 | stat_reg = PP_STATUS; |
Zhenyu Wang | 541998a | 2009-06-05 15:38:44 +0800 | [diff] [blame] | 193 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 194 | |
Daniel Vetter | 7dec060 | 2012-09-11 14:12:25 +0200 | [diff] [blame] | 195 | I915_WRITE(lvds_encoder->reg, I915_READ(lvds_encoder->reg) | LVDS_PORT_EN); |
Chris Wilson | e9e331a | 2010-09-13 01:16:10 +0100 | [diff] [blame] | 196 | |
Chris Wilson | 2a1292f | 2010-12-05 19:21:18 +0000 | [diff] [blame] | 197 | I915_WRITE(ctl_reg, I915_READ(ctl_reg) | POWER_TARGET_ON); |
Daniel Vetter | 7dec060 | 2012-09-11 14:12:25 +0200 | [diff] [blame] | 198 | POSTING_READ(lvds_encoder->reg); |
Keith Packard | de842ef | 2011-08-06 10:30:45 -0700 | [diff] [blame] | 199 | if (wait_for((I915_READ(stat_reg) & PP_ON) != 0, 1000)) |
| 200 | DRM_ERROR("timed out waiting for panel to power on\n"); |
Chris Wilson | 2a1292f | 2010-12-05 19:21:18 +0000 | [diff] [blame] | 201 | |
Daniel Vetter | 24ded20 | 2012-06-05 12:14:54 +0200 | [diff] [blame] | 202 | intel_panel_enable_backlight(dev, intel_crtc->pipe); |
Chris Wilson | 2a1292f | 2010-12-05 19:21:18 +0000 | [diff] [blame] | 203 | } |
| 204 | |
Daniel Vetter | c22834e | 2012-06-30 15:31:28 +0200 | [diff] [blame] | 205 | static void intel_disable_lvds(struct intel_encoder *encoder) |
Chris Wilson | 2a1292f | 2010-12-05 19:21:18 +0000 | [diff] [blame] | 206 | { |
Daniel Vetter | c22834e | 2012-06-30 15:31:28 +0200 | [diff] [blame] | 207 | struct drm_device *dev = encoder->base.dev; |
Jani Nikula | 29b99b4 | 2012-10-19 14:51:43 +0300 | [diff] [blame] | 208 | struct intel_lvds_encoder *lvds_encoder = to_lvds_encoder(&encoder->base); |
Chris Wilson | 2a1292f | 2010-12-05 19:21:18 +0000 | [diff] [blame] | 209 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 7dec060 | 2012-09-11 14:12:25 +0200 | [diff] [blame] | 210 | u32 ctl_reg, stat_reg; |
Chris Wilson | 2a1292f | 2010-12-05 19:21:18 +0000 | [diff] [blame] | 211 | |
| 212 | if (HAS_PCH_SPLIT(dev)) { |
| 213 | ctl_reg = PCH_PP_CONTROL; |
Keith Packard | de842ef | 2011-08-06 10:30:45 -0700 | [diff] [blame] | 214 | stat_reg = PCH_PP_STATUS; |
Chris Wilson | 2a1292f | 2010-12-05 19:21:18 +0000 | [diff] [blame] | 215 | } else { |
| 216 | ctl_reg = PP_CONTROL; |
Keith Packard | de842ef | 2011-08-06 10:30:45 -0700 | [diff] [blame] | 217 | stat_reg = PP_STATUS; |
Chris Wilson | 2a1292f | 2010-12-05 19:21:18 +0000 | [diff] [blame] | 218 | } |
| 219 | |
Chris Wilson | 47356eb | 2011-01-11 17:06:04 +0000 | [diff] [blame] | 220 | intel_panel_disable_backlight(dev); |
Chris Wilson | 2a1292f | 2010-12-05 19:21:18 +0000 | [diff] [blame] | 221 | |
| 222 | I915_WRITE(ctl_reg, I915_READ(ctl_reg) & ~POWER_TARGET_ON); |
Keith Packard | de842ef | 2011-08-06 10:30:45 -0700 | [diff] [blame] | 223 | if (wait_for((I915_READ(stat_reg) & PP_ON) == 0, 1000)) |
| 224 | DRM_ERROR("timed out waiting for panel to power off\n"); |
Chris Wilson | 2a1292f | 2010-12-05 19:21:18 +0000 | [diff] [blame] | 225 | |
Daniel Vetter | 7dec060 | 2012-09-11 14:12:25 +0200 | [diff] [blame] | 226 | I915_WRITE(lvds_encoder->reg, I915_READ(lvds_encoder->reg) & ~LVDS_PORT_EN); |
| 227 | POSTING_READ(lvds_encoder->reg); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 228 | } |
| 229 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 230 | static int intel_lvds_mode_valid(struct drm_connector *connector, |
| 231 | struct drm_display_mode *mode) |
| 232 | { |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 233 | struct intel_connector *intel_connector = to_intel_connector(connector); |
| 234 | struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 235 | |
Chris Wilson | 788319d | 2010-09-12 17:34:41 +0100 | [diff] [blame] | 236 | if (mode->hdisplay > fixed_mode->hdisplay) |
| 237 | return MODE_PANEL; |
| 238 | if (mode->vdisplay > fixed_mode->vdisplay) |
| 239 | return MODE_PANEL; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 240 | |
| 241 | return MODE_OK; |
| 242 | } |
| 243 | |
Chris Wilson | 49be663 | 2010-07-18 12:05:54 +0100 | [diff] [blame] | 244 | static void |
| 245 | centre_horizontally(struct drm_display_mode *mode, |
| 246 | int width) |
| 247 | { |
| 248 | u32 border, sync_pos, blank_width, sync_width; |
| 249 | |
| 250 | /* keep the hsync and hblank widths constant */ |
| 251 | sync_width = mode->crtc_hsync_end - mode->crtc_hsync_start; |
| 252 | blank_width = mode->crtc_hblank_end - mode->crtc_hblank_start; |
| 253 | sync_pos = (blank_width - sync_width + 1) / 2; |
| 254 | |
| 255 | border = (mode->hdisplay - width + 1) / 2; |
| 256 | border += border & 1; /* make the border even */ |
| 257 | |
| 258 | mode->crtc_hdisplay = width; |
| 259 | mode->crtc_hblank_start = width + border; |
| 260 | mode->crtc_hblank_end = mode->crtc_hblank_start + blank_width; |
| 261 | |
| 262 | mode->crtc_hsync_start = mode->crtc_hblank_start + sync_pos; |
| 263 | mode->crtc_hsync_end = mode->crtc_hsync_start + sync_width; |
| 264 | } |
| 265 | |
| 266 | static void |
| 267 | centre_vertically(struct drm_display_mode *mode, |
| 268 | int height) |
| 269 | { |
| 270 | u32 border, sync_pos, blank_width, sync_width; |
| 271 | |
| 272 | /* keep the vsync and vblank widths constant */ |
| 273 | sync_width = mode->crtc_vsync_end - mode->crtc_vsync_start; |
| 274 | blank_width = mode->crtc_vblank_end - mode->crtc_vblank_start; |
| 275 | sync_pos = (blank_width - sync_width + 1) / 2; |
| 276 | |
| 277 | border = (mode->vdisplay - height + 1) / 2; |
| 278 | |
| 279 | mode->crtc_vdisplay = height; |
| 280 | mode->crtc_vblank_start = height + border; |
| 281 | mode->crtc_vblank_end = mode->crtc_vblank_start + blank_width; |
| 282 | |
| 283 | mode->crtc_vsync_start = mode->crtc_vblank_start + sync_pos; |
| 284 | mode->crtc_vsync_end = mode->crtc_vsync_start + sync_width; |
| 285 | } |
| 286 | |
| 287 | static inline u32 panel_fitter_scaling(u32 source, u32 target) |
| 288 | { |
| 289 | /* |
| 290 | * Floating point operation is not supported. So the FACTOR |
| 291 | * is defined, which can avoid the floating point computation |
| 292 | * when calculating the panel ratio. |
| 293 | */ |
| 294 | #define ACCURACY 12 |
| 295 | #define FACTOR (1 << ACCURACY) |
| 296 | u32 ratio = source * FACTOR / target; |
| 297 | return (FACTOR * ratio + FACTOR/2) / FACTOR; |
| 298 | } |
| 299 | |
Daniel Vetter | 7ae8923 | 2013-03-27 00:44:52 +0100 | [diff] [blame] | 300 | static bool intel_lvds_compute_config(struct intel_encoder *intel_encoder, |
| 301 | struct intel_crtc_config *pipe_config) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 302 | { |
Daniel Vetter | 7ae8923 | 2013-03-27 00:44:52 +0100 | [diff] [blame] | 303 | struct drm_device *dev = intel_encoder->base.dev; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 304 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 7ae8923 | 2013-03-27 00:44:52 +0100 | [diff] [blame] | 305 | struct intel_lvds_encoder *lvds_encoder = |
| 306 | to_lvds_encoder(&intel_encoder->base); |
Jani Nikula | 4d89152 | 2012-10-26 12:03:59 +0300 | [diff] [blame] | 307 | struct intel_connector *intel_connector = |
| 308 | &lvds_encoder->attached_connector->base; |
Daniel Vetter | 7ae8923 | 2013-03-27 00:44:52 +0100 | [diff] [blame] | 309 | struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode; |
| 310 | struct drm_display_mode *mode = &pipe_config->requested_mode; |
Jani Nikula | 29b99b4 | 2012-10-19 14:51:43 +0300 | [diff] [blame] | 311 | struct intel_crtc *intel_crtc = lvds_encoder->base.new_crtc; |
Chris Wilson | 49be663 | 2010-07-18 12:05:54 +0100 | [diff] [blame] | 312 | u32 pfit_control = 0, pfit_pgm_ratios = 0, border = 0; |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 313 | int pipe; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 314 | |
| 315 | /* Should never happen!! */ |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 316 | if (INTEL_INFO(dev)->gen < 4 && intel_crtc->pipe == 0) { |
Keith Packard | 1ae8c0a | 2009-06-28 15:42:17 -0700 | [diff] [blame] | 317 | DRM_ERROR("Can't support LVDS on pipe A\n"); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 318 | return false; |
| 319 | } |
| 320 | |
Jani Nikula | 29b99b4 | 2012-10-19 14:51:43 +0300 | [diff] [blame] | 321 | if (intel_encoder_check_is_cloned(&lvds_encoder->base)) |
Daniel Vetter | e24c5c2 | 2012-07-08 20:17:15 +0200 | [diff] [blame] | 322 | return false; |
Chris Wilson | 1d8e1c7 | 2010-08-07 11:01:28 +0100 | [diff] [blame] | 323 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 324 | /* |
Chris Wilson | 7167704 | 2010-07-17 13:38:43 +0100 | [diff] [blame] | 325 | * We have timings from the BIOS for the panel, put them in |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 326 | * to the adjusted mode. The CRTC will be set up for this mode, |
| 327 | * with the panel scaling set up to source from the H/VDisplay |
| 328 | * of the original mode. |
| 329 | */ |
Jani Nikula | 4d89152 | 2012-10-26 12:03:59 +0300 | [diff] [blame] | 330 | intel_fixed_panel_mode(intel_connector->panel.fixed_mode, |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 331 | adjusted_mode); |
Chris Wilson | 1d8e1c7 | 2010-08-07 11:01:28 +0100 | [diff] [blame] | 332 | |
| 333 | if (HAS_PCH_SPLIT(dev)) { |
Jani Nikula | 4d89152 | 2012-10-26 12:03:59 +0300 | [diff] [blame] | 334 | intel_pch_panel_fitting(dev, |
| 335 | intel_connector->panel.fitting_mode, |
Chris Wilson | 1d8e1c7 | 2010-08-07 11:01:28 +0100 | [diff] [blame] | 336 | mode, adjusted_mode); |
| 337 | return true; |
| 338 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 339 | |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 340 | /* Native modes don't need fitting */ |
| 341 | if (adjusted_mode->hdisplay == mode->hdisplay && |
Chris Wilson | 49be663 | 2010-07-18 12:05:54 +0100 | [diff] [blame] | 342 | adjusted_mode->vdisplay == mode->vdisplay) |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 343 | goto out; |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 344 | |
| 345 | /* 965+ wants fuzzy fitting */ |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 346 | if (INTEL_INFO(dev)->gen >= 4) |
Chris Wilson | 49be663 | 2010-07-18 12:05:54 +0100 | [diff] [blame] | 347 | pfit_control |= ((intel_crtc->pipe << PFIT_PIPE_SHIFT) | |
| 348 | PFIT_FILTER_FUZZY); |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 349 | |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 350 | /* |
| 351 | * Enable automatic panel scaling for non-native modes so that they fill |
| 352 | * the screen. Should be enabled before the pipe is enabled, according |
| 353 | * to register description and PRM. |
| 354 | * Change the value here to see the borders for debugging |
| 355 | */ |
Jesse Barnes | 9db4a9c | 2011-02-07 12:26:52 -0800 | [diff] [blame] | 356 | for_each_pipe(pipe) |
| 357 | I915_WRITE(BCLRPAT(pipe), 0); |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 358 | |
Daniel Vetter | f9bef08 | 2012-04-15 19:53:19 +0200 | [diff] [blame] | 359 | drm_mode_set_crtcinfo(adjusted_mode, 0); |
Daniel Vetter | 7ae8923 | 2013-03-27 00:44:52 +0100 | [diff] [blame] | 360 | pipe_config->timings_set = true; |
Daniel Vetter | f9bef08 | 2012-04-15 19:53:19 +0200 | [diff] [blame] | 361 | |
Jani Nikula | 4d89152 | 2012-10-26 12:03:59 +0300 | [diff] [blame] | 362 | switch (intel_connector->panel.fitting_mode) { |
Jesse Barnes | 53bd838 | 2009-07-01 10:04:40 -0700 | [diff] [blame] | 363 | case DRM_MODE_SCALE_CENTER: |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 364 | /* |
| 365 | * For centered modes, we have to calculate border widths & |
| 366 | * heights and modify the values programmed into the CRTC. |
| 367 | */ |
Chris Wilson | 49be663 | 2010-07-18 12:05:54 +0100 | [diff] [blame] | 368 | centre_horizontally(adjusted_mode, mode->hdisplay); |
| 369 | centre_vertically(adjusted_mode, mode->vdisplay); |
| 370 | border = LVDS_BORDER_ENABLE; |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 371 | break; |
Chris Wilson | 49be663 | 2010-07-18 12:05:54 +0100 | [diff] [blame] | 372 | |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 373 | case DRM_MODE_SCALE_ASPECT: |
Chris Wilson | 49be663 | 2010-07-18 12:05:54 +0100 | [diff] [blame] | 374 | /* Scale but preserve the aspect ratio */ |
Chris Wilson | a6c45cf | 2010-09-17 00:32:17 +0100 | [diff] [blame] | 375 | if (INTEL_INFO(dev)->gen >= 4) { |
Chris Wilson | 49be663 | 2010-07-18 12:05:54 +0100 | [diff] [blame] | 376 | u32 scaled_width = adjusted_mode->hdisplay * mode->vdisplay; |
| 377 | u32 scaled_height = mode->hdisplay * adjusted_mode->vdisplay; |
| 378 | |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 379 | /* 965+ is easy, it does everything in hw */ |
Chris Wilson | 49be663 | 2010-07-18 12:05:54 +0100 | [diff] [blame] | 380 | if (scaled_width > scaled_height) |
Chris Wilson | 257e48f | 2010-11-29 16:19:24 +0000 | [diff] [blame] | 381 | pfit_control |= PFIT_ENABLE | PFIT_SCALING_PILLAR; |
Chris Wilson | 49be663 | 2010-07-18 12:05:54 +0100 | [diff] [blame] | 382 | else if (scaled_width < scaled_height) |
Chris Wilson | 257e48f | 2010-11-29 16:19:24 +0000 | [diff] [blame] | 383 | pfit_control |= PFIT_ENABLE | PFIT_SCALING_LETTER; |
| 384 | else if (adjusted_mode->hdisplay != mode->hdisplay) |
| 385 | pfit_control |= PFIT_ENABLE | PFIT_SCALING_AUTO; |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 386 | } else { |
Chris Wilson | 49be663 | 2010-07-18 12:05:54 +0100 | [diff] [blame] | 387 | u32 scaled_width = adjusted_mode->hdisplay * mode->vdisplay; |
| 388 | u32 scaled_height = mode->hdisplay * adjusted_mode->vdisplay; |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 389 | /* |
| 390 | * For earlier chips we have to calculate the scaling |
| 391 | * ratio by hand and program it into the |
| 392 | * PFIT_PGM_RATIO register |
| 393 | */ |
Chris Wilson | 49be663 | 2010-07-18 12:05:54 +0100 | [diff] [blame] | 394 | if (scaled_width > scaled_height) { /* pillar */ |
| 395 | centre_horizontally(adjusted_mode, scaled_height / mode->vdisplay); |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 396 | |
Chris Wilson | 49be663 | 2010-07-18 12:05:54 +0100 | [diff] [blame] | 397 | border = LVDS_BORDER_ENABLE; |
| 398 | if (mode->vdisplay != adjusted_mode->vdisplay) { |
| 399 | u32 bits = panel_fitter_scaling(mode->vdisplay, adjusted_mode->vdisplay); |
| 400 | pfit_pgm_ratios |= (bits << PFIT_HORIZ_SCALE_SHIFT | |
| 401 | bits << PFIT_VERT_SCALE_SHIFT); |
| 402 | pfit_control |= (PFIT_ENABLE | |
| 403 | VERT_INTERP_BILINEAR | |
| 404 | HORIZ_INTERP_BILINEAR); |
| 405 | } |
| 406 | } else if (scaled_width < scaled_height) { /* letter */ |
| 407 | centre_vertically(adjusted_mode, scaled_width / mode->hdisplay); |
| 408 | |
| 409 | border = LVDS_BORDER_ENABLE; |
| 410 | if (mode->hdisplay != adjusted_mode->hdisplay) { |
| 411 | u32 bits = panel_fitter_scaling(mode->hdisplay, adjusted_mode->hdisplay); |
| 412 | pfit_pgm_ratios |= (bits << PFIT_HORIZ_SCALE_SHIFT | |
| 413 | bits << PFIT_VERT_SCALE_SHIFT); |
| 414 | pfit_control |= (PFIT_ENABLE | |
| 415 | VERT_INTERP_BILINEAR | |
| 416 | HORIZ_INTERP_BILINEAR); |
| 417 | } |
| 418 | } else |
| 419 | /* Aspects match, Let hw scale both directions */ |
| 420 | pfit_control |= (PFIT_ENABLE | |
| 421 | VERT_AUTO_SCALE | HORIZ_AUTO_SCALE | |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 422 | VERT_INTERP_BILINEAR | |
| 423 | HORIZ_INTERP_BILINEAR); |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 424 | } |
| 425 | break; |
| 426 | |
| 427 | case DRM_MODE_SCALE_FULLSCREEN: |
| 428 | /* |
| 429 | * Full scaling, even if it changes the aspect ratio. |
| 430 | * Fortunately this is all done for us in hw. |
| 431 | */ |
Chris Wilson | 257e48f | 2010-11-29 16:19:24 +0000 | [diff] [blame] | 432 | if (mode->vdisplay != adjusted_mode->vdisplay || |
| 433 | mode->hdisplay != adjusted_mode->hdisplay) { |
| 434 | pfit_control |= PFIT_ENABLE; |
| 435 | if (INTEL_INFO(dev)->gen >= 4) |
| 436 | pfit_control |= PFIT_SCALING_AUTO; |
| 437 | else |
| 438 | pfit_control |= (VERT_AUTO_SCALE | |
| 439 | VERT_INTERP_BILINEAR | |
| 440 | HORIZ_AUTO_SCALE | |
| 441 | HORIZ_INTERP_BILINEAR); |
| 442 | } |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 443 | break; |
Chris Wilson | 49be663 | 2010-07-18 12:05:54 +0100 | [diff] [blame] | 444 | |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 445 | default: |
| 446 | break; |
| 447 | } |
| 448 | |
| 449 | out: |
Chris Wilson | 72389a3 | 2011-02-06 15:50:52 +0000 | [diff] [blame] | 450 | /* If not enabling scaling, be consistent and always use 0. */ |
Chris Wilson | bee17e5 | 2011-01-11 18:09:58 +0000 | [diff] [blame] | 451 | if ((pfit_control & PFIT_ENABLE) == 0) { |
| 452 | pfit_control = 0; |
| 453 | pfit_pgm_ratios = 0; |
| 454 | } |
Chris Wilson | 72389a3 | 2011-02-06 15:50:52 +0000 | [diff] [blame] | 455 | |
| 456 | /* Make sure pre-965 set dither correctly */ |
| 457 | if (INTEL_INFO(dev)->gen < 4 && dev_priv->lvds_dither) |
| 458 | pfit_control |= PANEL_8TO6_DITHER_ENABLE; |
| 459 | |
Jani Nikula | 29b99b4 | 2012-10-19 14:51:43 +0300 | [diff] [blame] | 460 | if (pfit_control != lvds_encoder->pfit_control || |
| 461 | pfit_pgm_ratios != lvds_encoder->pfit_pgm_ratios) { |
| 462 | lvds_encoder->pfit_control = pfit_control; |
| 463 | lvds_encoder->pfit_pgm_ratios = pfit_pgm_ratios; |
Chris Wilson | e9e331a | 2010-09-13 01:16:10 +0100 | [diff] [blame] | 464 | } |
Chris Wilson | 49be663 | 2010-07-18 12:05:54 +0100 | [diff] [blame] | 465 | dev_priv->lvds_border_bits = border; |
| 466 | |
Zhao Yakui | a3e17eb | 2009-10-10 10:42:37 +0800 | [diff] [blame] | 467 | /* |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 468 | * XXX: It would be nice to support lower refresh rates on the |
| 469 | * panels to reduce power consumption, and perhaps match the |
| 470 | * user's requested refresh rate. |
| 471 | */ |
| 472 | |
| 473 | return true; |
| 474 | } |
| 475 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 476 | static void intel_lvds_mode_set(struct drm_encoder *encoder, |
| 477 | struct drm_display_mode *mode, |
| 478 | struct drm_display_mode *adjusted_mode) |
| 479 | { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 480 | /* |
| 481 | * The LVDS pin pair will already have been turned on in the |
| 482 | * intel_crtc_mode_set since it has a large impact on the DPLL |
| 483 | * settings. |
| 484 | */ |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 485 | } |
| 486 | |
| 487 | /** |
| 488 | * Detect the LVDS connection. |
| 489 | * |
Jesse Barnes | b42d4c5 | 2009-09-10 15:28:04 -0700 | [diff] [blame] | 490 | * Since LVDS doesn't have hotlug, we use the lid as a proxy. Open means |
| 491 | * connected and closed means disconnected. We also send hotplug events as |
| 492 | * needed, using lid status notification from the input layer. |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 493 | */ |
Chris Wilson | 7b334fc | 2010-09-09 23:51:02 +0100 | [diff] [blame] | 494 | static enum drm_connector_status |
Chris Wilson | 930a9e2 | 2010-09-14 11:07:23 +0100 | [diff] [blame] | 495 | intel_lvds_detect(struct drm_connector *connector, bool force) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 496 | { |
Jesse Barnes | 7b9c5ab | 2010-02-12 09:30:00 -0800 | [diff] [blame] | 497 | struct drm_device *dev = connector->dev; |
Chris Wilson | 6ee3b5a | 2011-03-24 13:26:43 +0000 | [diff] [blame] | 498 | enum drm_connector_status status; |
Jesse Barnes | b42d4c5 | 2009-09-10 15:28:04 -0700 | [diff] [blame] | 499 | |
Chris Wilson | fe16d94 | 2011-02-12 10:29:38 +0000 | [diff] [blame] | 500 | status = intel_panel_detect(dev); |
| 501 | if (status != connector_status_unknown) |
| 502 | return status; |
Chris Wilson | 01fe9db | 2011-01-16 19:37:30 +0000 | [diff] [blame] | 503 | |
Chris Wilson | 6ee3b5a | 2011-03-24 13:26:43 +0000 | [diff] [blame] | 504 | return connector_status_connected; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 505 | } |
| 506 | |
| 507 | /** |
| 508 | * Return the list of DDC modes if available, or the BIOS fixed mode otherwise. |
| 509 | */ |
| 510 | static int intel_lvds_get_modes(struct drm_connector *connector) |
| 511 | { |
Jani Nikula | 62165e0 | 2012-10-19 14:51:47 +0300 | [diff] [blame] | 512 | struct intel_lvds_connector *lvds_connector = to_lvds_connector(connector); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 513 | struct drm_device *dev = connector->dev; |
Chris Wilson | 788319d | 2010-09-12 17:34:41 +0100 | [diff] [blame] | 514 | struct drm_display_mode *mode; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 515 | |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 516 | /* use cached edid if we have one */ |
Chris Wilson | 2aa4f09 | 2012-11-21 16:14:04 +0000 | [diff] [blame] | 517 | if (!IS_ERR_OR_NULL(lvds_connector->base.edid)) |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 518 | return drm_add_edid_modes(connector, lvds_connector->base.edid); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 519 | |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 520 | mode = drm_mode_duplicate(dev, lvds_connector->base.panel.fixed_mode); |
Chris Wilson | 311bd68 | 2011-01-13 19:06:50 +0000 | [diff] [blame] | 521 | if (mode == NULL) |
Chris Wilson | 788319d | 2010-09-12 17:34:41 +0100 | [diff] [blame] | 522 | return 0; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 523 | |
Chris Wilson | 788319d | 2010-09-12 17:34:41 +0100 | [diff] [blame] | 524 | drm_mode_probed_add(connector, mode); |
| 525 | return 1; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 526 | } |
| 527 | |
Thomas Bächler | 0544edf | 2010-07-02 10:44:23 +0200 | [diff] [blame] | 528 | static int intel_no_modeset_on_lid_dmi_callback(const struct dmi_system_id *id) |
| 529 | { |
Daniel Vetter | bc0daf4 | 2012-04-01 13:16:49 +0200 | [diff] [blame] | 530 | DRM_INFO("Skipping forced modeset for %s\n", id->ident); |
Thomas Bächler | 0544edf | 2010-07-02 10:44:23 +0200 | [diff] [blame] | 531 | return 1; |
| 532 | } |
| 533 | |
| 534 | /* The GPU hangs up on these systems if modeset is performed on LID open */ |
| 535 | static const struct dmi_system_id intel_no_modeset_on_lid[] = { |
| 536 | { |
| 537 | .callback = intel_no_modeset_on_lid_dmi_callback, |
| 538 | .ident = "Toshiba Tecra A11", |
| 539 | .matches = { |
| 540 | DMI_MATCH(DMI_SYS_VENDOR, "TOSHIBA"), |
| 541 | DMI_MATCH(DMI_PRODUCT_NAME, "TECRA A11"), |
| 542 | }, |
| 543 | }, |
| 544 | |
| 545 | { } /* terminating entry */ |
| 546 | }; |
| 547 | |
Linus Torvalds | c9354c8 | 2009-11-02 09:29:55 -0800 | [diff] [blame] | 548 | /* |
Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 549 | * Lid events. Note the use of 'modeset': |
| 550 | * - we set it to MODESET_ON_LID_OPEN on lid close, |
| 551 | * and set it to MODESET_DONE on open |
Linus Torvalds | c9354c8 | 2009-11-02 09:29:55 -0800 | [diff] [blame] | 552 | * - we use it as a "only once" bit (ie we ignore |
Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 553 | * duplicate events where it was already properly set) |
| 554 | * - the suspend/resume paths will set it to |
| 555 | * MODESET_SUSPENDED and ignore the lid open event, |
| 556 | * because they restore the mode ("lid open"). |
Linus Torvalds | c9354c8 | 2009-11-02 09:29:55 -0800 | [diff] [blame] | 557 | */ |
Jesse Barnes | c1c7af6 | 2009-09-10 15:28:03 -0700 | [diff] [blame] | 558 | static int intel_lid_notify(struct notifier_block *nb, unsigned long val, |
| 559 | void *unused) |
| 560 | { |
Jani Nikula | db1740a | 2012-10-19 14:51:45 +0300 | [diff] [blame] | 561 | struct intel_lvds_connector *lvds_connector = |
| 562 | container_of(nb, struct intel_lvds_connector, lid_notifier); |
| 563 | struct drm_connector *connector = &lvds_connector->base.base; |
| 564 | struct drm_device *dev = connector->dev; |
| 565 | struct drm_i915_private *dev_priv = dev->dev_private; |
Jesse Barnes | c1c7af6 | 2009-09-10 15:28:03 -0700 | [diff] [blame] | 566 | |
Alex Williamson | 2fb4e61 | 2011-04-21 16:08:14 -0600 | [diff] [blame] | 567 | if (dev->switch_power_state != DRM_SWITCH_POWER_ON) |
| 568 | return NOTIFY_OK; |
| 569 | |
Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 570 | mutex_lock(&dev_priv->modeset_restore_lock); |
| 571 | if (dev_priv->modeset_restore == MODESET_SUSPENDED) |
| 572 | goto exit; |
Zhao Yakui | a256537 | 2009-12-11 09:26:11 +0800 | [diff] [blame] | 573 | /* |
| 574 | * check and update the status of LVDS connector after receiving |
| 575 | * the LID nofication event. |
| 576 | */ |
Jani Nikula | db1740a | 2012-10-19 14:51:45 +0300 | [diff] [blame] | 577 | connector->status = connector->funcs->detect(connector, false); |
Chris Wilson | 7b334fc | 2010-09-09 23:51:02 +0100 | [diff] [blame] | 578 | |
Thomas Bächler | 0544edf | 2010-07-02 10:44:23 +0200 | [diff] [blame] | 579 | /* Don't force modeset on machines where it causes a GPU lockup */ |
| 580 | if (dmi_check_system(intel_no_modeset_on_lid)) |
Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 581 | goto exit; |
Linus Torvalds | c9354c8 | 2009-11-02 09:29:55 -0800 | [diff] [blame] | 582 | if (!acpi_lid_open()) { |
Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 583 | /* do modeset on next lid open event */ |
| 584 | dev_priv->modeset_restore = MODESET_ON_LID_OPEN; |
| 585 | goto exit; |
Jesse Barnes | 06891e2 | 2009-09-14 10:58:48 -0700 | [diff] [blame] | 586 | } |
Jesse Barnes | c1c7af6 | 2009-09-10 15:28:03 -0700 | [diff] [blame] | 587 | |
Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 588 | if (dev_priv->modeset_restore == MODESET_DONE) |
| 589 | goto exit; |
Linus Torvalds | c9354c8 | 2009-11-02 09:29:55 -0800 | [diff] [blame] | 590 | |
Daniel Vetter | a0e99e6 | 2012-12-02 01:05:46 +0100 | [diff] [blame] | 591 | drm_modeset_lock_all(dev); |
Daniel Vetter | 45e2b5f | 2012-11-23 18:16:34 +0100 | [diff] [blame] | 592 | intel_modeset_setup_hw_state(dev, true); |
Daniel Vetter | a0e99e6 | 2012-12-02 01:05:46 +0100 | [diff] [blame] | 593 | drm_modeset_unlock_all(dev); |
Jesse Barnes | 0632419 | 2009-09-10 15:28:05 -0700 | [diff] [blame] | 594 | |
Zhang Rui | b8efb17 | 2013-02-05 15:41:53 +0800 | [diff] [blame] | 595 | dev_priv->modeset_restore = MODESET_DONE; |
| 596 | |
| 597 | exit: |
| 598 | mutex_unlock(&dev_priv->modeset_restore_lock); |
Jesse Barnes | c1c7af6 | 2009-09-10 15:28:03 -0700 | [diff] [blame] | 599 | return NOTIFY_OK; |
| 600 | } |
| 601 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 602 | /** |
| 603 | * intel_lvds_destroy - unregister and free LVDS structures |
| 604 | * @connector: connector to free |
| 605 | * |
| 606 | * Unregister the DDC bus for this connector then free the driver private |
| 607 | * structure. |
| 608 | */ |
| 609 | static void intel_lvds_destroy(struct drm_connector *connector) |
| 610 | { |
Jani Nikula | db1740a | 2012-10-19 14:51:45 +0300 | [diff] [blame] | 611 | struct intel_lvds_connector *lvds_connector = |
| 612 | to_lvds_connector(connector); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 613 | |
Jani Nikula | db1740a | 2012-10-19 14:51:45 +0300 | [diff] [blame] | 614 | if (lvds_connector->lid_notifier.notifier_call) |
| 615 | acpi_lid_notifier_unregister(&lvds_connector->lid_notifier); |
Matthew Garrett | aaa6fd2 | 2011-08-12 12:11:33 +0200 | [diff] [blame] | 616 | |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 617 | if (!IS_ERR_OR_NULL(lvds_connector->base.edid)) |
| 618 | kfree(lvds_connector->base.edid); |
| 619 | |
Jani Nikula | db1740a | 2012-10-19 14:51:45 +0300 | [diff] [blame] | 620 | intel_panel_destroy_backlight(connector->dev); |
Jani Nikula | 1d50870 | 2012-10-19 14:51:49 +0300 | [diff] [blame] | 621 | intel_panel_fini(&lvds_connector->base.panel); |
Jani Nikula | db1740a | 2012-10-19 14:51:45 +0300 | [diff] [blame] | 622 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 623 | drm_sysfs_connector_remove(connector); |
| 624 | drm_connector_cleanup(connector); |
| 625 | kfree(connector); |
| 626 | } |
| 627 | |
Jesse Barnes | 335041e | 2009-01-22 22:22:06 +1000 | [diff] [blame] | 628 | static int intel_lvds_set_property(struct drm_connector *connector, |
| 629 | struct drm_property *property, |
| 630 | uint64_t value) |
| 631 | { |
Jani Nikula | 4d89152 | 2012-10-26 12:03:59 +0300 | [diff] [blame] | 632 | struct intel_connector *intel_connector = to_intel_connector(connector); |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 633 | struct drm_device *dev = connector->dev; |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 634 | |
Chris Wilson | 788319d | 2010-09-12 17:34:41 +0100 | [diff] [blame] | 635 | if (property == dev->mode_config.scaling_mode_property) { |
Jani Nikula | 62165e0 | 2012-10-19 14:51:47 +0300 | [diff] [blame] | 636 | struct drm_crtc *crtc; |
Zhenyu Wang | bb8a356 | 2010-03-29 16:40:50 +0800 | [diff] [blame] | 637 | |
Jesse Barnes | 53bd838 | 2009-07-01 10:04:40 -0700 | [diff] [blame] | 638 | if (value == DRM_MODE_SCALE_NONE) { |
| 639 | DRM_DEBUG_KMS("no scaling not supported\n"); |
Chris Wilson | 788319d | 2010-09-12 17:34:41 +0100 | [diff] [blame] | 640 | return -EINVAL; |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 641 | } |
Chris Wilson | 788319d | 2010-09-12 17:34:41 +0100 | [diff] [blame] | 642 | |
Jani Nikula | 4d89152 | 2012-10-26 12:03:59 +0300 | [diff] [blame] | 643 | if (intel_connector->panel.fitting_mode == value) { |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 644 | /* the LVDS scaling property is not changed */ |
| 645 | return 0; |
| 646 | } |
Jani Nikula | 4d89152 | 2012-10-26 12:03:59 +0300 | [diff] [blame] | 647 | intel_connector->panel.fitting_mode = value; |
Jani Nikula | 62165e0 | 2012-10-19 14:51:47 +0300 | [diff] [blame] | 648 | |
| 649 | crtc = intel_attached_encoder(connector)->base.crtc; |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 650 | if (crtc && crtc->enabled) { |
| 651 | /* |
| 652 | * If the CRTC is enabled, the display will be changed |
| 653 | * according to the new panel fitting mode. |
| 654 | */ |
Chris Wilson | c0c36b94 | 2012-12-19 16:08:43 +0000 | [diff] [blame] | 655 | intel_crtc_restore_mode(crtc); |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 656 | } |
| 657 | } |
| 658 | |
Jesse Barnes | 335041e | 2009-01-22 22:22:06 +1000 | [diff] [blame] | 659 | return 0; |
| 660 | } |
| 661 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 662 | static const struct drm_encoder_helper_funcs intel_lvds_helper_funcs = { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 663 | .mode_set = intel_lvds_mode_set, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 664 | }; |
| 665 | |
| 666 | static const struct drm_connector_helper_funcs intel_lvds_connector_helper_funcs = { |
| 667 | .get_modes = intel_lvds_get_modes, |
| 668 | .mode_valid = intel_lvds_mode_valid, |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 669 | .best_encoder = intel_best_encoder, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 670 | }; |
| 671 | |
| 672 | static const struct drm_connector_funcs intel_lvds_connector_funcs = { |
Daniel Vetter | c22834e | 2012-06-30 15:31:28 +0200 | [diff] [blame] | 673 | .dpms = intel_connector_dpms, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 674 | .detect = intel_lvds_detect, |
| 675 | .fill_modes = drm_helper_probe_single_connector_modes, |
Jesse Barnes | 335041e | 2009-01-22 22:22:06 +1000 | [diff] [blame] | 676 | .set_property = intel_lvds_set_property, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 677 | .destroy = intel_lvds_destroy, |
| 678 | }; |
| 679 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 680 | static const struct drm_encoder_funcs intel_lvds_enc_funcs = { |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 681 | .destroy = intel_encoder_destroy, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 682 | }; |
| 683 | |
Jarod Wilson | 425d244 | 2009-05-05 10:00:25 -0400 | [diff] [blame] | 684 | static int __init intel_no_lvds_dmi_callback(const struct dmi_system_id *id) |
| 685 | { |
Daniel Vetter | bc0daf4 | 2012-04-01 13:16:49 +0200 | [diff] [blame] | 686 | DRM_INFO("Skipping LVDS initialization for %s\n", id->ident); |
Jarod Wilson | 425d244 | 2009-05-05 10:00:25 -0400 | [diff] [blame] | 687 | return 1; |
| 688 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 689 | |
Jarod Wilson | 425d244 | 2009-05-05 10:00:25 -0400 | [diff] [blame] | 690 | /* These systems claim to have LVDS, but really don't */ |
Jaswinder Singh Rajput | 93c05f2 | 2009-06-04 09:41:19 +1000 | [diff] [blame] | 691 | static const struct dmi_system_id intel_no_lvds[] = { |
Jarod Wilson | 425d244 | 2009-05-05 10:00:25 -0400 | [diff] [blame] | 692 | { |
| 693 | .callback = intel_no_lvds_dmi_callback, |
| 694 | .ident = "Apple Mac Mini (Core series)", |
| 695 | .matches = { |
Keith Packard | 98acd46 | 2009-06-14 12:31:58 -0700 | [diff] [blame] | 696 | DMI_MATCH(DMI_SYS_VENDOR, "Apple"), |
Jarod Wilson | 425d244 | 2009-05-05 10:00:25 -0400 | [diff] [blame] | 697 | DMI_MATCH(DMI_PRODUCT_NAME, "Macmini1,1"), |
| 698 | }, |
| 699 | }, |
| 700 | { |
| 701 | .callback = intel_no_lvds_dmi_callback, |
| 702 | .ident = "Apple Mac Mini (Core 2 series)", |
| 703 | .matches = { |
Keith Packard | 98acd46 | 2009-06-14 12:31:58 -0700 | [diff] [blame] | 704 | DMI_MATCH(DMI_SYS_VENDOR, "Apple"), |
Jarod Wilson | 425d244 | 2009-05-05 10:00:25 -0400 | [diff] [blame] | 705 | DMI_MATCH(DMI_PRODUCT_NAME, "Macmini2,1"), |
| 706 | }, |
| 707 | }, |
| 708 | { |
| 709 | .callback = intel_no_lvds_dmi_callback, |
| 710 | .ident = "MSI IM-945GSE-A", |
| 711 | .matches = { |
| 712 | DMI_MATCH(DMI_SYS_VENDOR, "MSI"), |
| 713 | DMI_MATCH(DMI_PRODUCT_NAME, "A9830IMS"), |
| 714 | }, |
| 715 | }, |
| 716 | { |
| 717 | .callback = intel_no_lvds_dmi_callback, |
| 718 | .ident = "Dell Studio Hybrid", |
| 719 | .matches = { |
| 720 | DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), |
| 721 | DMI_MATCH(DMI_PRODUCT_NAME, "Studio Hybrid 140g"), |
| 722 | }, |
| 723 | }, |
Jarod Wilson | 70aa96c | 2009-05-27 17:20:39 -0400 | [diff] [blame] | 724 | { |
| 725 | .callback = intel_no_lvds_dmi_callback, |
Pieterjan Camerlynck | b066254 | 2011-07-26 16:23:54 +0200 | [diff] [blame] | 726 | .ident = "Dell OptiPlex FX170", |
| 727 | .matches = { |
| 728 | DMI_MATCH(DMI_SYS_VENDOR, "Dell Inc."), |
| 729 | DMI_MATCH(DMI_PRODUCT_NAME, "OptiPlex FX170"), |
| 730 | }, |
| 731 | }, |
| 732 | { |
| 733 | .callback = intel_no_lvds_dmi_callback, |
Jarod Wilson | 70aa96c | 2009-05-27 17:20:39 -0400 | [diff] [blame] | 734 | .ident = "AOpen Mini PC", |
| 735 | .matches = { |
| 736 | DMI_MATCH(DMI_SYS_VENDOR, "AOpen"), |
| 737 | DMI_MATCH(DMI_PRODUCT_NAME, "i965GMx-IF"), |
| 738 | }, |
| 739 | }, |
Michael Cousin | fa0864b | 2009-06-05 21:16:22 +0200 | [diff] [blame] | 740 | { |
| 741 | .callback = intel_no_lvds_dmi_callback, |
Tormod Volden | ed8c754 | 2009-07-13 22:26:48 +0200 | [diff] [blame] | 742 | .ident = "AOpen Mini PC MP915", |
| 743 | .matches = { |
| 744 | DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"), |
| 745 | DMI_MATCH(DMI_BOARD_NAME, "i915GMx-F"), |
| 746 | }, |
| 747 | }, |
| 748 | { |
| 749 | .callback = intel_no_lvds_dmi_callback, |
Knut Petersen | 22ab70d | 2011-01-14 15:38:10 +0000 | [diff] [blame] | 750 | .ident = "AOpen i915GMm-HFS", |
| 751 | .matches = { |
| 752 | DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"), |
| 753 | DMI_MATCH(DMI_BOARD_NAME, "i915GMm-HFS"), |
| 754 | }, |
| 755 | }, |
| 756 | { |
| 757 | .callback = intel_no_lvds_dmi_callback, |
Daniel Vetter | e57b688 | 2012-02-08 16:42:52 +0100 | [diff] [blame] | 758 | .ident = "AOpen i45GMx-I", |
| 759 | .matches = { |
| 760 | DMI_MATCH(DMI_BOARD_VENDOR, "AOpen"), |
| 761 | DMI_MATCH(DMI_BOARD_NAME, "i45GMx-I"), |
| 762 | }, |
| 763 | }, |
| 764 | { |
| 765 | .callback = intel_no_lvds_dmi_callback, |
Michael Cousin | fa0864b | 2009-06-05 21:16:22 +0200 | [diff] [blame] | 766 | .ident = "Aopen i945GTt-VFA", |
| 767 | .matches = { |
| 768 | DMI_MATCH(DMI_PRODUCT_VERSION, "AO00001JW"), |
| 769 | }, |
| 770 | }, |
Stefan Bader | 9875557ee8 | 2010-03-29 17:53:12 +0200 | [diff] [blame] | 771 | { |
| 772 | .callback = intel_no_lvds_dmi_callback, |
| 773 | .ident = "Clientron U800", |
| 774 | .matches = { |
| 775 | DMI_MATCH(DMI_SYS_VENDOR, "Clientron"), |
| 776 | DMI_MATCH(DMI_PRODUCT_NAME, "U800"), |
| 777 | }, |
| 778 | }, |
Hans de Goede | 6a574b5 | 2011-06-04 15:39:21 +0200 | [diff] [blame] | 779 | { |
Joel Sass | 44306ab | 2012-01-10 13:03:55 -0500 | [diff] [blame] | 780 | .callback = intel_no_lvds_dmi_callback, |
| 781 | .ident = "Clientron E830", |
| 782 | .matches = { |
| 783 | DMI_MATCH(DMI_SYS_VENDOR, "Clientron"), |
| 784 | DMI_MATCH(DMI_PRODUCT_NAME, "E830"), |
| 785 | }, |
| 786 | }, |
| 787 | { |
Hans de Goede | 6a574b5 | 2011-06-04 15:39:21 +0200 | [diff] [blame] | 788 | .callback = intel_no_lvds_dmi_callback, |
| 789 | .ident = "Asus EeeBox PC EB1007", |
| 790 | .matches = { |
| 791 | DMI_MATCH(DMI_SYS_VENDOR, "ASUSTeK Computer INC."), |
| 792 | DMI_MATCH(DMI_PRODUCT_NAME, "EB1007"), |
| 793 | }, |
| 794 | }, |
Adam Jackson | 0999bbe | 2011-11-28 12:22:56 -0500 | [diff] [blame] | 795 | { |
| 796 | .callback = intel_no_lvds_dmi_callback, |
| 797 | .ident = "Asus AT5NM10T-I", |
| 798 | .matches = { |
| 799 | DMI_MATCH(DMI_BOARD_VENDOR, "ASUSTeK Computer INC."), |
| 800 | DMI_MATCH(DMI_BOARD_NAME, "AT5NM10T-I"), |
| 801 | }, |
| 802 | }, |
Marc Gariepy | f5b8a7e | 2012-02-09 09:35:21 -0500 | [diff] [blame] | 803 | { |
| 804 | .callback = intel_no_lvds_dmi_callback, |
Jan-Benedict Glaw | 3347111 | 2012-05-22 15:21:53 +0200 | [diff] [blame] | 805 | .ident = "Hewlett-Packard HP t5740e Thin Client", |
| 806 | .matches = { |
| 807 | DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"), |
| 808 | DMI_MATCH(DMI_PRODUCT_NAME, "HP t5740e Thin Client"), |
| 809 | }, |
| 810 | }, |
| 811 | { |
| 812 | .callback = intel_no_lvds_dmi_callback, |
Marc Gariepy | f5b8a7e | 2012-02-09 09:35:21 -0500 | [diff] [blame] | 813 | .ident = "Hewlett-Packard t5745", |
| 814 | .matches = { |
| 815 | DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"), |
Marc Gariepy | 6200497 | 2012-05-01 13:37:57 -0400 | [diff] [blame] | 816 | DMI_MATCH(DMI_PRODUCT_NAME, "hp t5745"), |
Marc Gariepy | f5b8a7e | 2012-02-09 09:35:21 -0500 | [diff] [blame] | 817 | }, |
| 818 | }, |
| 819 | { |
| 820 | .callback = intel_no_lvds_dmi_callback, |
| 821 | .ident = "Hewlett-Packard st5747", |
| 822 | .matches = { |
| 823 | DMI_MATCH(DMI_BOARD_VENDOR, "Hewlett-Packard"), |
Marc Gariepy | 6200497 | 2012-05-01 13:37:57 -0400 | [diff] [blame] | 824 | DMI_MATCH(DMI_PRODUCT_NAME, "hp st5747"), |
Marc Gariepy | f5b8a7e | 2012-02-09 09:35:21 -0500 | [diff] [blame] | 825 | }, |
| 826 | }, |
Anisse Astier | 97effad | 2012-03-07 18:36:35 +0100 | [diff] [blame] | 827 | { |
| 828 | .callback = intel_no_lvds_dmi_callback, |
| 829 | .ident = "MSI Wind Box DC500", |
| 830 | .matches = { |
| 831 | DMI_MATCH(DMI_BOARD_VENDOR, "MICRO-STAR INTERNATIONAL CO., LTD"), |
| 832 | DMI_MATCH(DMI_BOARD_NAME, "MS-7469"), |
| 833 | }, |
| 834 | }, |
Sjoerd Simons | 9756fe3 | 2012-06-22 09:43:07 +0200 | [diff] [blame] | 835 | { |
| 836 | .callback = intel_no_lvds_dmi_callback, |
Calvin Walton | a51d4ed | 2012-08-24 07:56:31 -0400 | [diff] [blame] | 837 | .ident = "Gigabyte GA-D525TUD", |
| 838 | .matches = { |
| 839 | DMI_MATCH(DMI_BOARD_VENDOR, "Gigabyte Technology Co., Ltd."), |
| 840 | DMI_MATCH(DMI_BOARD_NAME, "D525TUD"), |
| 841 | }, |
| 842 | }, |
Chris Wilson | c31407a | 2012-10-18 21:07:01 +0100 | [diff] [blame] | 843 | { |
| 844 | .callback = intel_no_lvds_dmi_callback, |
| 845 | .ident = "Supermicro X7SPA-H", |
| 846 | .matches = { |
| 847 | DMI_MATCH(DMI_SYS_VENDOR, "Supermicro"), |
| 848 | DMI_MATCH(DMI_PRODUCT_NAME, "X7SPA-H"), |
| 849 | }, |
| 850 | }, |
Jarod Wilson | 425d244 | 2009-05-05 10:00:25 -0400 | [diff] [blame] | 851 | |
| 852 | { } /* terminating entry */ |
| 853 | }; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 854 | |
| 855 | /** |
Zhao Yakui | 18f9ed1 | 2009-11-20 03:24:16 +0000 | [diff] [blame] | 856 | * intel_find_lvds_downclock - find the reduced downclock for LVDS in EDID |
| 857 | * @dev: drm device |
| 858 | * @connector: LVDS connector |
| 859 | * |
| 860 | * Find the reduced downclock for LVDS in EDID. |
| 861 | */ |
| 862 | static void intel_find_lvds_downclock(struct drm_device *dev, |
Chris Wilson | 788319d | 2010-09-12 17:34:41 +0100 | [diff] [blame] | 863 | struct drm_display_mode *fixed_mode, |
| 864 | struct drm_connector *connector) |
Zhao Yakui | 18f9ed1 | 2009-11-20 03:24:16 +0000 | [diff] [blame] | 865 | { |
| 866 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 788319d | 2010-09-12 17:34:41 +0100 | [diff] [blame] | 867 | struct drm_display_mode *scan; |
Zhao Yakui | 18f9ed1 | 2009-11-20 03:24:16 +0000 | [diff] [blame] | 868 | int temp_downclock; |
| 869 | |
Chris Wilson | 788319d | 2010-09-12 17:34:41 +0100 | [diff] [blame] | 870 | temp_downclock = fixed_mode->clock; |
Zhao Yakui | 18f9ed1 | 2009-11-20 03:24:16 +0000 | [diff] [blame] | 871 | list_for_each_entry(scan, &connector->probed_modes, head) { |
| 872 | /* |
| 873 | * If one mode has the same resolution with the fixed_panel |
| 874 | * mode while they have the different refresh rate, it means |
| 875 | * that the reduced downclock is found for the LVDS. In such |
| 876 | * case we can set the different FPx0/1 to dynamically select |
| 877 | * between low and high frequency. |
| 878 | */ |
Chris Wilson | 788319d | 2010-09-12 17:34:41 +0100 | [diff] [blame] | 879 | if (scan->hdisplay == fixed_mode->hdisplay && |
| 880 | scan->hsync_start == fixed_mode->hsync_start && |
| 881 | scan->hsync_end == fixed_mode->hsync_end && |
| 882 | scan->htotal == fixed_mode->htotal && |
| 883 | scan->vdisplay == fixed_mode->vdisplay && |
| 884 | scan->vsync_start == fixed_mode->vsync_start && |
| 885 | scan->vsync_end == fixed_mode->vsync_end && |
| 886 | scan->vtotal == fixed_mode->vtotal) { |
Zhao Yakui | 18f9ed1 | 2009-11-20 03:24:16 +0000 | [diff] [blame] | 887 | if (scan->clock < temp_downclock) { |
| 888 | /* |
| 889 | * The downclock is already found. But we |
| 890 | * expect to find the lower downclock. |
| 891 | */ |
| 892 | temp_downclock = scan->clock; |
| 893 | } |
| 894 | } |
| 895 | } |
Chris Wilson | 788319d | 2010-09-12 17:34:41 +0100 | [diff] [blame] | 896 | if (temp_downclock < fixed_mode->clock && i915_lvds_downclock) { |
Zhao Yakui | 18f9ed1 | 2009-11-20 03:24:16 +0000 | [diff] [blame] | 897 | /* We found the downclock for LVDS. */ |
| 898 | dev_priv->lvds_downclock_avail = 1; |
| 899 | dev_priv->lvds_downclock = temp_downclock; |
| 900 | DRM_DEBUG_KMS("LVDS downclock is found in EDID. " |
Chris Wilson | 788319d | 2010-09-12 17:34:41 +0100 | [diff] [blame] | 901 | "Normal clock %dKhz, downclock %dKhz\n", |
| 902 | fixed_mode->clock, temp_downclock); |
Zhao Yakui | 18f9ed1 | 2009-11-20 03:24:16 +0000 | [diff] [blame] | 903 | } |
Zhao Yakui | 18f9ed1 | 2009-11-20 03:24:16 +0000 | [diff] [blame] | 904 | } |
| 905 | |
Zhao Yakui | 7cf4f69 | 2009-11-24 09:48:47 +0800 | [diff] [blame] | 906 | /* |
| 907 | * Enumerate the child dev array parsed from VBT to check whether |
| 908 | * the LVDS is present. |
| 909 | * If it is present, return 1. |
| 910 | * If it is not present, return false. |
| 911 | * If no child dev is parsed from VBT, it assumes that the LVDS is present. |
Zhao Yakui | 7cf4f69 | 2009-11-24 09:48:47 +0800 | [diff] [blame] | 912 | */ |
Chris Wilson | 270eea0 | 2010-09-24 01:15:02 +0100 | [diff] [blame] | 913 | static bool lvds_is_present_in_vbt(struct drm_device *dev, |
| 914 | u8 *i2c_pin) |
Zhao Yakui | 7cf4f69 | 2009-11-24 09:48:47 +0800 | [diff] [blame] | 915 | { |
| 916 | struct drm_i915_private *dev_priv = dev->dev_private; |
Chris Wilson | 425904d | 2010-08-22 18:21:42 +0100 | [diff] [blame] | 917 | int i; |
Zhao Yakui | 7cf4f69 | 2009-11-24 09:48:47 +0800 | [diff] [blame] | 918 | |
| 919 | if (!dev_priv->child_dev_num) |
Chris Wilson | 425904d | 2010-08-22 18:21:42 +0100 | [diff] [blame] | 920 | return true; |
Zhao Yakui | 7cf4f69 | 2009-11-24 09:48:47 +0800 | [diff] [blame] | 921 | |
Zhao Yakui | 7cf4f69 | 2009-11-24 09:48:47 +0800 | [diff] [blame] | 922 | for (i = 0; i < dev_priv->child_dev_num; i++) { |
Chris Wilson | 425904d | 2010-08-22 18:21:42 +0100 | [diff] [blame] | 923 | struct child_device_config *child = dev_priv->child_dev + i; |
| 924 | |
| 925 | /* If the device type is not LFP, continue. |
| 926 | * We have to check both the new identifiers as well as the |
| 927 | * old for compatibility with some BIOSes. |
Zhao Yakui | 7cf4f69 | 2009-11-24 09:48:47 +0800 | [diff] [blame] | 928 | */ |
Chris Wilson | 425904d | 2010-08-22 18:21:42 +0100 | [diff] [blame] | 929 | if (child->device_type != DEVICE_TYPE_INT_LFP && |
| 930 | child->device_type != DEVICE_TYPE_LFP) |
Zhao Yakui | 7cf4f69 | 2009-11-24 09:48:47 +0800 | [diff] [blame] | 931 | continue; |
| 932 | |
Daniel Kurtz | 3bd7d90 | 2012-03-28 02:36:14 +0800 | [diff] [blame] | 933 | if (intel_gmbus_is_port_valid(child->i2c_pin)) |
| 934 | *i2c_pin = child->i2c_pin; |
Chris Wilson | 270eea0 | 2010-09-24 01:15:02 +0100 | [diff] [blame] | 935 | |
Chris Wilson | 425904d | 2010-08-22 18:21:42 +0100 | [diff] [blame] | 936 | /* However, we cannot trust the BIOS writers to populate |
| 937 | * the VBT correctly. Since LVDS requires additional |
| 938 | * information from AIM blocks, a non-zero addin offset is |
| 939 | * a good indicator that the LVDS is actually present. |
Zhao Yakui | 7cf4f69 | 2009-11-24 09:48:47 +0800 | [diff] [blame] | 940 | */ |
Chris Wilson | 425904d | 2010-08-22 18:21:42 +0100 | [diff] [blame] | 941 | if (child->addin_offset) |
| 942 | return true; |
| 943 | |
| 944 | /* But even then some BIOS writers perform some black magic |
| 945 | * and instantiate the device without reference to any |
| 946 | * additional data. Trust that if the VBT was written into |
| 947 | * the OpRegion then they have validated the LVDS's existence. |
| 948 | */ |
| 949 | if (dev_priv->opregion.vbt) |
| 950 | return true; |
Zhao Yakui | 7cf4f69 | 2009-11-24 09:48:47 +0800 | [diff] [blame] | 951 | } |
Chris Wilson | 425904d | 2010-08-22 18:21:42 +0100 | [diff] [blame] | 952 | |
| 953 | return false; |
Zhao Yakui | 7cf4f69 | 2009-11-24 09:48:47 +0800 | [diff] [blame] | 954 | } |
| 955 | |
Daniel Vetter | 1974cad | 2012-11-26 17:22:09 +0100 | [diff] [blame] | 956 | static int intel_dual_link_lvds_callback(const struct dmi_system_id *id) |
| 957 | { |
| 958 | DRM_INFO("Forcing lvds to dual link mode on %s\n", id->ident); |
| 959 | return 1; |
| 960 | } |
| 961 | |
| 962 | static const struct dmi_system_id intel_dual_link_lvds[] = { |
| 963 | { |
| 964 | .callback = intel_dual_link_lvds_callback, |
| 965 | .ident = "Apple MacBook Pro (Core i5/i7 Series)", |
| 966 | .matches = { |
| 967 | DMI_MATCH(DMI_SYS_VENDOR, "Apple Inc."), |
| 968 | DMI_MATCH(DMI_PRODUCT_NAME, "MacBookPro8,2"), |
| 969 | }, |
| 970 | }, |
| 971 | { } /* terminating entry */ |
| 972 | }; |
| 973 | |
| 974 | bool intel_is_dual_link_lvds(struct drm_device *dev) |
| 975 | { |
Daniel Vetter | 13c7d87 | 2012-11-26 17:22:10 +0100 | [diff] [blame] | 976 | struct intel_encoder *encoder; |
| 977 | struct intel_lvds_encoder *lvds_encoder; |
| 978 | |
| 979 | list_for_each_entry(encoder, &dev->mode_config.encoder_list, |
| 980 | base.head) { |
| 981 | if (encoder->type == INTEL_OUTPUT_LVDS) { |
| 982 | lvds_encoder = to_lvds_encoder(&encoder->base); |
| 983 | |
| 984 | return lvds_encoder->is_dual_link; |
| 985 | } |
| 986 | } |
| 987 | |
| 988 | return false; |
| 989 | } |
| 990 | |
Daniel Vetter | 7dec060 | 2012-09-11 14:12:25 +0200 | [diff] [blame] | 991 | static bool compute_is_dual_link_lvds(struct intel_lvds_encoder *lvds_encoder) |
Daniel Vetter | 13c7d87 | 2012-11-26 17:22:10 +0100 | [diff] [blame] | 992 | { |
Daniel Vetter | 7dec060 | 2012-09-11 14:12:25 +0200 | [diff] [blame] | 993 | struct drm_device *dev = lvds_encoder->base.base.dev; |
Daniel Vetter | 1974cad | 2012-11-26 17:22:09 +0100 | [diff] [blame] | 994 | unsigned int val; |
| 995 | struct drm_i915_private *dev_priv = dev->dev_private; |
Daniel Vetter | 1974cad | 2012-11-26 17:22:09 +0100 | [diff] [blame] | 996 | |
| 997 | /* use the module option value if specified */ |
| 998 | if (i915_lvds_channel_mode > 0) |
| 999 | return i915_lvds_channel_mode == 2; |
| 1000 | |
| 1001 | if (dmi_check_system(intel_dual_link_lvds)) |
| 1002 | return true; |
| 1003 | |
Daniel Vetter | 13c7d87 | 2012-11-26 17:22:10 +0100 | [diff] [blame] | 1004 | /* BIOS should set the proper LVDS register value at boot, but |
| 1005 | * in reality, it doesn't set the value when the lid is closed; |
| 1006 | * we need to check "the value to be set" in VBT when LVDS |
| 1007 | * register is uninitialized. |
| 1008 | */ |
Daniel Vetter | 7dec060 | 2012-09-11 14:12:25 +0200 | [diff] [blame] | 1009 | val = I915_READ(lvds_encoder->reg); |
Daniel Vetter | 13c7d87 | 2012-11-26 17:22:10 +0100 | [diff] [blame] | 1010 | if (!(val & ~(LVDS_PIPE_MASK | LVDS_DETECTED))) |
| 1011 | val = dev_priv->bios_lvds_val; |
| 1012 | |
Daniel Vetter | 1974cad | 2012-11-26 17:22:09 +0100 | [diff] [blame] | 1013 | return (val & LVDS_CLKB_POWER_MASK) == LVDS_CLKB_POWER_UP; |
| 1014 | } |
| 1015 | |
Chris Wilson | f3cfcba | 2012-02-09 09:35:53 +0000 | [diff] [blame] | 1016 | static bool intel_lvds_supported(struct drm_device *dev) |
| 1017 | { |
| 1018 | /* With the introduction of the PCH we gained a dedicated |
| 1019 | * LVDS presence pin, use it. */ |
Paulo Zanoni | 311e359 | 2013-03-06 20:03:19 -0300 | [diff] [blame] | 1020 | if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) |
Chris Wilson | f3cfcba | 2012-02-09 09:35:53 +0000 | [diff] [blame] | 1021 | return true; |
| 1022 | |
| 1023 | /* Otherwise LVDS was only attached to mobile products, |
| 1024 | * except for the inglorious 830gm */ |
Paulo Zanoni | 311e359 | 2013-03-06 20:03:19 -0300 | [diff] [blame] | 1025 | if (INTEL_INFO(dev)->gen <= 4 && IS_MOBILE(dev) && !IS_I830(dev)) |
| 1026 | return true; |
| 1027 | |
| 1028 | return false; |
Chris Wilson | f3cfcba | 2012-02-09 09:35:53 +0000 | [diff] [blame] | 1029 | } |
| 1030 | |
Zhao Yakui | 18f9ed1 | 2009-11-20 03:24:16 +0000 | [diff] [blame] | 1031 | /** |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1032 | * intel_lvds_init - setup LVDS connectors on this device |
| 1033 | * @dev: drm device |
| 1034 | * |
| 1035 | * Create the connector, register the LVDS DDC bus, and try to figure out what |
| 1036 | * modes we can display on the LVDS panel (if present). |
| 1037 | */ |
Chris Wilson | c5d1b51 | 2010-11-29 18:00:23 +0000 | [diff] [blame] | 1038 | bool intel_lvds_init(struct drm_device *dev) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1039 | { |
| 1040 | struct drm_i915_private *dev_priv = dev->dev_private; |
Jani Nikula | 29b99b4 | 2012-10-19 14:51:43 +0300 | [diff] [blame] | 1041 | struct intel_lvds_encoder *lvds_encoder; |
Eric Anholt | 21d40d3 | 2010-03-25 11:11:14 -0700 | [diff] [blame] | 1042 | struct intel_encoder *intel_encoder; |
Jani Nikula | c7362c4 | 2012-10-19 14:51:44 +0300 | [diff] [blame] | 1043 | struct intel_lvds_connector *lvds_connector; |
Zhenyu Wang | bb8a356 | 2010-03-29 16:40:50 +0800 | [diff] [blame] | 1044 | struct intel_connector *intel_connector; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1045 | struct drm_connector *connector; |
| 1046 | struct drm_encoder *encoder; |
| 1047 | struct drm_display_mode *scan; /* *modes, *bios_mode; */ |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 1048 | struct drm_display_mode *fixed_mode = NULL; |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 1049 | struct edid *edid; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1050 | struct drm_crtc *crtc; |
| 1051 | u32 lvds; |
Chris Wilson | 270eea0 | 2010-09-24 01:15:02 +0100 | [diff] [blame] | 1052 | int pipe; |
| 1053 | u8 pin; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1054 | |
Chris Wilson | f3cfcba | 2012-02-09 09:35:53 +0000 | [diff] [blame] | 1055 | if (!intel_lvds_supported(dev)) |
| 1056 | return false; |
| 1057 | |
Jarod Wilson | 425d244 | 2009-05-05 10:00:25 -0400 | [diff] [blame] | 1058 | /* Skip init on machines we know falsely report LVDS */ |
| 1059 | if (dmi_check_system(intel_no_lvds)) |
Chris Wilson | c5d1b51 | 2010-11-29 18:00:23 +0000 | [diff] [blame] | 1060 | return false; |
Paul Collins | 565dcd4 | 2009-02-04 23:05:41 +1300 | [diff] [blame] | 1061 | |
Chris Wilson | 270eea0 | 2010-09-24 01:15:02 +0100 | [diff] [blame] | 1062 | pin = GMBUS_PORT_PANEL; |
| 1063 | if (!lvds_is_present_in_vbt(dev, &pin)) { |
Matthew Garrett | 11ba159 | 2009-12-15 13:55:24 -0500 | [diff] [blame] | 1064 | DRM_DEBUG_KMS("LVDS is not present in VBT\n"); |
Chris Wilson | c5d1b51 | 2010-11-29 18:00:23 +0000 | [diff] [blame] | 1065 | return false; |
Zhao Yakui | 7cf4f69 | 2009-11-24 09:48:47 +0800 | [diff] [blame] | 1066 | } |
Zhao Yakui | e99da35 | 2009-06-26 09:46:18 +0800 | [diff] [blame] | 1067 | |
Eric Anholt | c619eed | 2010-01-28 16:45:52 -0800 | [diff] [blame] | 1068 | if (HAS_PCH_SPLIT(dev)) { |
Zhenyu Wang | 541998a | 2009-06-05 15:38:44 +0800 | [diff] [blame] | 1069 | if ((I915_READ(PCH_LVDS) & LVDS_DETECTED) == 0) |
Chris Wilson | c5d1b51 | 2010-11-29 18:00:23 +0000 | [diff] [blame] | 1070 | return false; |
Chris Wilson | 5ceb0f9 | 2010-09-24 10:24:28 +0100 | [diff] [blame] | 1071 | if (dev_priv->edp.support) { |
Zhao Yakui | 28c9773 | 2009-10-09 11:39:41 +0800 | [diff] [blame] | 1072 | DRM_DEBUG_KMS("disable LVDS for eDP support\n"); |
Chris Wilson | c5d1b51 | 2010-11-29 18:00:23 +0000 | [diff] [blame] | 1073 | return false; |
Zhenyu Wang | 32f9d65 | 2009-07-24 01:00:32 +0800 | [diff] [blame] | 1074 | } |
Zhenyu Wang | 541998a | 2009-06-05 15:38:44 +0800 | [diff] [blame] | 1075 | } |
| 1076 | |
Jani Nikula | 29b99b4 | 2012-10-19 14:51:43 +0300 | [diff] [blame] | 1077 | lvds_encoder = kzalloc(sizeof(struct intel_lvds_encoder), GFP_KERNEL); |
| 1078 | if (!lvds_encoder) |
Chris Wilson | c5d1b51 | 2010-11-29 18:00:23 +0000 | [diff] [blame] | 1079 | return false; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1080 | |
Jani Nikula | c7362c4 | 2012-10-19 14:51:44 +0300 | [diff] [blame] | 1081 | lvds_connector = kzalloc(sizeof(struct intel_lvds_connector), GFP_KERNEL); |
| 1082 | if (!lvds_connector) { |
Jani Nikula | 29b99b4 | 2012-10-19 14:51:43 +0300 | [diff] [blame] | 1083 | kfree(lvds_encoder); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1084 | return false; |
| 1085 | } |
| 1086 | |
Jani Nikula | 62165e0 | 2012-10-19 14:51:47 +0300 | [diff] [blame] | 1087 | lvds_encoder->attached_connector = lvds_connector; |
Zhenyu Wang | bb8a356 | 2010-03-29 16:40:50 +0800 | [diff] [blame] | 1088 | |
Chris Wilson | e9e331a | 2010-09-13 01:16:10 +0100 | [diff] [blame] | 1089 | if (!HAS_PCH_SPLIT(dev)) { |
Jani Nikula | 29b99b4 | 2012-10-19 14:51:43 +0300 | [diff] [blame] | 1090 | lvds_encoder->pfit_control = I915_READ(PFIT_CONTROL); |
Chris Wilson | e9e331a | 2010-09-13 01:16:10 +0100 | [diff] [blame] | 1091 | } |
| 1092 | |
Jani Nikula | 29b99b4 | 2012-10-19 14:51:43 +0300 | [diff] [blame] | 1093 | intel_encoder = &lvds_encoder->base; |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 1094 | encoder = &intel_encoder->base; |
Jani Nikula | c7362c4 | 2012-10-19 14:51:44 +0300 | [diff] [blame] | 1095 | intel_connector = &lvds_connector->base; |
Chris Wilson | ea5b213 | 2010-08-04 13:50:23 +0100 | [diff] [blame] | 1096 | connector = &intel_connector->base; |
Zhenyu Wang | bb8a356 | 2010-03-29 16:40:50 +0800 | [diff] [blame] | 1097 | drm_connector_init(dev, &intel_connector->base, &intel_lvds_connector_funcs, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1098 | DRM_MODE_CONNECTOR_LVDS); |
| 1099 | |
Chris Wilson | 4ef69c7 | 2010-09-09 15:14:28 +0100 | [diff] [blame] | 1100 | drm_encoder_init(dev, &intel_encoder->base, &intel_lvds_enc_funcs, |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1101 | DRM_MODE_ENCODER_LVDS); |
| 1102 | |
Daniel Vetter | c22834e | 2012-06-30 15:31:28 +0200 | [diff] [blame] | 1103 | intel_encoder->enable = intel_enable_lvds; |
Mika Kuoppala | 9d6d9f1 | 2013-02-08 16:35:38 +0200 | [diff] [blame] | 1104 | intel_encoder->pre_enable = intel_pre_enable_lvds; |
Daniel Vetter | fc68309 | 2012-11-26 17:22:12 +0100 | [diff] [blame] | 1105 | intel_encoder->pre_pll_enable = intel_pre_pll_enable_lvds; |
Daniel Vetter | 7ae8923 | 2013-03-27 00:44:52 +0100 | [diff] [blame] | 1106 | intel_encoder->compute_config = intel_lvds_compute_config; |
Daniel Vetter | c22834e | 2012-06-30 15:31:28 +0200 | [diff] [blame] | 1107 | intel_encoder->disable = intel_disable_lvds; |
Daniel Vetter | b1dc332 | 2012-07-02 21:09:00 +0200 | [diff] [blame] | 1108 | intel_encoder->get_hw_state = intel_lvds_get_hw_state; |
| 1109 | intel_connector->get_hw_state = intel_connector_get_hw_state; |
Daniel Vetter | c22834e | 2012-06-30 15:31:28 +0200 | [diff] [blame] | 1110 | |
Chris Wilson | df0e924 | 2010-09-09 16:20:55 +0100 | [diff] [blame] | 1111 | intel_connector_attach_encoder(intel_connector, intel_encoder); |
Eric Anholt | 21d40d3 | 2010-03-25 11:11:14 -0700 | [diff] [blame] | 1112 | intel_encoder->type = INTEL_OUTPUT_LVDS; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1113 | |
Daniel Vetter | 66a9278 | 2012-07-12 20:08:18 +0200 | [diff] [blame] | 1114 | intel_encoder->cloneable = false; |
Jesse Barnes | 27f8227 | 2011-09-02 12:54:37 -0700 | [diff] [blame] | 1115 | if (HAS_PCH_SPLIT(dev)) |
| 1116 | intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2); |
Daniel Vetter | 0b9f43a | 2012-06-05 10:07:11 +0200 | [diff] [blame] | 1117 | else if (IS_GEN4(dev)) |
| 1118 | intel_encoder->crtc_mask = (1 << 0) | (1 << 1); |
Jesse Barnes | 27f8227 | 2011-09-02 12:54:37 -0700 | [diff] [blame] | 1119 | else |
| 1120 | intel_encoder->crtc_mask = (1 << 1); |
| 1121 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1122 | drm_encoder_helper_add(encoder, &intel_lvds_helper_funcs); |
| 1123 | drm_connector_helper_add(connector, &intel_lvds_connector_helper_funcs); |
| 1124 | connector->display_info.subpixel_order = SubPixelHorizontalRGB; |
| 1125 | connector->interlace_allowed = false; |
| 1126 | connector->doublescan_allowed = false; |
| 1127 | |
Daniel Vetter | 7dec060 | 2012-09-11 14:12:25 +0200 | [diff] [blame] | 1128 | if (HAS_PCH_SPLIT(dev)) { |
| 1129 | lvds_encoder->reg = PCH_LVDS; |
| 1130 | } else { |
| 1131 | lvds_encoder->reg = LVDS; |
| 1132 | } |
| 1133 | |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 1134 | /* create the scaling mode property */ |
| 1135 | drm_mode_create_scaling_mode_property(dev); |
Rob Clark | 662595d | 2012-10-11 20:36:04 -0500 | [diff] [blame] | 1136 | drm_object_attach_property(&connector->base, |
Zhao Yakui | 3fbe18d | 2009-06-22 15:31:25 +0800 | [diff] [blame] | 1137 | dev->mode_config.scaling_mode_property, |
Jesse Barnes | dd1ea37 | 2010-06-24 11:05:10 -0700 | [diff] [blame] | 1138 | DRM_MODE_SCALE_ASPECT); |
Jani Nikula | 4d89152 | 2012-10-26 12:03:59 +0300 | [diff] [blame] | 1139 | intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1140 | /* |
| 1141 | * LVDS discovery: |
| 1142 | * 1) check for EDID on DDC |
| 1143 | * 2) check for VBT data |
| 1144 | * 3) check to see if LVDS is already on |
| 1145 | * if none of the above, no panel |
| 1146 | * 4) make sure lid is open |
| 1147 | * if closed, act like it's not there for now |
| 1148 | */ |
| 1149 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1150 | /* |
| 1151 | * Attempt to get the fixed panel mode from DDC. Assume that the |
| 1152 | * preferred mode is the right one. |
| 1153 | */ |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 1154 | edid = drm_get_edid(connector, intel_gmbus_get_adapter(dev_priv, pin)); |
| 1155 | if (edid) { |
| 1156 | if (drm_add_edid_modes(connector, edid)) { |
Chris Wilson | 3f8ff0e | 2010-11-08 23:20:52 +0000 | [diff] [blame] | 1157 | drm_mode_connector_update_edid_property(connector, |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 1158 | edid); |
Chris Wilson | 3f8ff0e | 2010-11-08 23:20:52 +0000 | [diff] [blame] | 1159 | } else { |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 1160 | kfree(edid); |
| 1161 | edid = ERR_PTR(-EINVAL); |
Chris Wilson | 3f8ff0e | 2010-11-08 23:20:52 +0000 | [diff] [blame] | 1162 | } |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 1163 | } else { |
| 1164 | edid = ERR_PTR(-ENOENT); |
Chris Wilson | 3f8ff0e | 2010-11-08 23:20:52 +0000 | [diff] [blame] | 1165 | } |
Jani Nikula | 9cd300e | 2012-10-19 14:51:52 +0300 | [diff] [blame] | 1166 | lvds_connector->base.edid = edid; |
| 1167 | |
| 1168 | if (IS_ERR_OR_NULL(edid)) { |
Chris Wilson | 788319d | 2010-09-12 17:34:41 +0100 | [diff] [blame] | 1169 | /* Didn't get an EDID, so |
| 1170 | * Set wide sync ranges so we get all modes |
| 1171 | * handed to valid_mode for checking |
| 1172 | */ |
| 1173 | connector->display_info.min_vfreq = 0; |
| 1174 | connector->display_info.max_vfreq = 200; |
| 1175 | connector->display_info.min_hfreq = 0; |
| 1176 | connector->display_info.max_hfreq = 200; |
| 1177 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1178 | |
| 1179 | list_for_each_entry(scan, &connector->probed_modes, head) { |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1180 | if (scan->type & DRM_MODE_TYPE_PREFERRED) { |
Chris Wilson | 6a9d51b | 2012-11-21 16:14:03 +0000 | [diff] [blame] | 1181 | DRM_DEBUG_KMS("using preferred mode from EDID: "); |
| 1182 | drm_mode_debug_printmodeline(scan); |
| 1183 | |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 1184 | fixed_mode = drm_mode_duplicate(dev, scan); |
Chris Wilson | 6a9d51b | 2012-11-21 16:14:03 +0000 | [diff] [blame] | 1185 | if (fixed_mode) { |
| 1186 | intel_find_lvds_downclock(dev, fixed_mode, |
| 1187 | connector); |
| 1188 | goto out; |
| 1189 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1190 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1191 | } |
| 1192 | |
| 1193 | /* Failed to get EDID, what about VBT? */ |
Ma Ling | 8863170 | 2009-05-13 11:19:55 +0800 | [diff] [blame] | 1194 | if (dev_priv->lfp_lvds_vbt_mode) { |
Chris Wilson | 6a9d51b | 2012-11-21 16:14:03 +0000 | [diff] [blame] | 1195 | DRM_DEBUG_KMS("using mode from VBT: "); |
| 1196 | drm_mode_debug_printmodeline(dev_priv->lfp_lvds_vbt_mode); |
| 1197 | |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 1198 | fixed_mode = drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode); |
| 1199 | if (fixed_mode) { |
| 1200 | fixed_mode->type |= DRM_MODE_TYPE_PREFERRED; |
Jesse Barnes | e285f3c | 2009-01-14 10:53:36 -0800 | [diff] [blame] | 1201 | goto out; |
| 1202 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1203 | } |
| 1204 | |
| 1205 | /* |
| 1206 | * If we didn't get EDID, try checking if the panel is already turned |
| 1207 | * on. If so, assume that whatever is currently programmed is the |
| 1208 | * correct mode. |
| 1209 | */ |
Zhenyu Wang | 541998a | 2009-06-05 15:38:44 +0800 | [diff] [blame] | 1210 | |
Adam Jackson | f2b115e | 2009-12-03 17:14:42 -0500 | [diff] [blame] | 1211 | /* Ironlake: FIXME if still fail, not try pipe mode now */ |
Eric Anholt | c619eed | 2010-01-28 16:45:52 -0800 | [diff] [blame] | 1212 | if (HAS_PCH_SPLIT(dev)) |
Zhenyu Wang | 541998a | 2009-06-05 15:38:44 +0800 | [diff] [blame] | 1213 | goto failed; |
| 1214 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1215 | lvds = I915_READ(LVDS); |
| 1216 | pipe = (lvds & LVDS_PIPEB_SELECT) ? 1 : 0; |
Chris Wilson | f875c15 | 2010-09-09 15:44:14 +0100 | [diff] [blame] | 1217 | crtc = intel_get_crtc_for_pipe(dev, pipe); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1218 | |
| 1219 | if (crtc && (lvds & LVDS_PORT_EN)) { |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 1220 | fixed_mode = intel_crtc_mode_get(dev, crtc); |
| 1221 | if (fixed_mode) { |
Chris Wilson | 6a9d51b | 2012-11-21 16:14:03 +0000 | [diff] [blame] | 1222 | DRM_DEBUG_KMS("using current (BIOS) mode: "); |
| 1223 | drm_mode_debug_printmodeline(fixed_mode); |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 1224 | fixed_mode->type |= DRM_MODE_TYPE_PREFERRED; |
Paul Collins | 565dcd4 | 2009-02-04 23:05:41 +1300 | [diff] [blame] | 1225 | goto out; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1226 | } |
| 1227 | } |
| 1228 | |
| 1229 | /* If we still don't have a mode after all that, give up. */ |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 1230 | if (!fixed_mode) |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1231 | goto failed; |
| 1232 | |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1233 | out: |
Daniel Vetter | 7dec060 | 2012-09-11 14:12:25 +0200 | [diff] [blame] | 1234 | lvds_encoder->is_dual_link = compute_is_dual_link_lvds(lvds_encoder); |
Daniel Vetter | 13c7d87 | 2012-11-26 17:22:10 +0100 | [diff] [blame] | 1235 | DRM_DEBUG_KMS("detected %s-link lvds configuration\n", |
| 1236 | lvds_encoder->is_dual_link ? "dual" : "single"); |
| 1237 | |
Daniel Vetter | 24ded20 | 2012-06-05 12:14:54 +0200 | [diff] [blame] | 1238 | /* |
| 1239 | * Unlock registers and just |
| 1240 | * leave them unlocked |
| 1241 | */ |
Eric Anholt | c619eed | 2010-01-28 16:45:52 -0800 | [diff] [blame] | 1242 | if (HAS_PCH_SPLIT(dev)) { |
Keith Packard | ed10fca | 2011-08-06 10:33:12 -0700 | [diff] [blame] | 1243 | I915_WRITE(PCH_PP_CONTROL, |
| 1244 | I915_READ(PCH_PP_CONTROL) | PANEL_UNLOCK_REGS); |
| 1245 | } else { |
Keith Packard | ed10fca | 2011-08-06 10:33:12 -0700 | [diff] [blame] | 1246 | I915_WRITE(PP_CONTROL, |
| 1247 | I915_READ(PP_CONTROL) | PANEL_UNLOCK_REGS); |
Zhenyu Wang | 541998a | 2009-06-05 15:38:44 +0800 | [diff] [blame] | 1248 | } |
Jani Nikula | db1740a | 2012-10-19 14:51:45 +0300 | [diff] [blame] | 1249 | lvds_connector->lid_notifier.notifier_call = intel_lid_notify; |
| 1250 | if (acpi_lid_notifier_register(&lvds_connector->lid_notifier)) { |
Zhao Yakui | 28c9773 | 2009-10-09 11:39:41 +0800 | [diff] [blame] | 1251 | DRM_DEBUG_KMS("lid notifier registration failed\n"); |
Jani Nikula | db1740a | 2012-10-19 14:51:45 +0300 | [diff] [blame] | 1252 | lvds_connector->lid_notifier.notifier_call = NULL; |
Jesse Barnes | c1c7af6 | 2009-09-10 15:28:03 -0700 | [diff] [blame] | 1253 | } |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1254 | drm_sysfs_connector_add(connector); |
Matthew Garrett | aaa6fd2 | 2011-08-12 12:11:33 +0200 | [diff] [blame] | 1255 | |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 1256 | intel_panel_init(&intel_connector->panel, fixed_mode); |
Jani Nikula | 0657b6b | 2012-10-19 14:51:46 +0300 | [diff] [blame] | 1257 | intel_panel_setup_backlight(connector); |
Matthew Garrett | aaa6fd2 | 2011-08-12 12:11:33 +0200 | [diff] [blame] | 1258 | |
Chris Wilson | c5d1b51 | 2010-11-29 18:00:23 +0000 | [diff] [blame] | 1259 | return true; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1260 | |
| 1261 | failed: |
Zhao Yakui | 8a4c47f | 2009-07-20 13:48:04 +0800 | [diff] [blame] | 1262 | DRM_DEBUG_KMS("No LVDS modes found, disabling.\n"); |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1263 | drm_connector_cleanup(connector); |
Shaohua Li | 1991bdf | 2009-11-17 17:19:23 +0800 | [diff] [blame] | 1264 | drm_encoder_cleanup(encoder); |
Jani Nikula | dd06f90 | 2012-10-19 14:51:50 +0300 | [diff] [blame] | 1265 | if (fixed_mode) |
| 1266 | drm_mode_destroy(dev, fixed_mode); |
Jani Nikula | 29b99b4 | 2012-10-19 14:51:43 +0300 | [diff] [blame] | 1267 | kfree(lvds_encoder); |
Jani Nikula | c7362c4 | 2012-10-19 14:51:44 +0300 | [diff] [blame] | 1268 | kfree(lvds_connector); |
Chris Wilson | c5d1b51 | 2010-11-29 18:00:23 +0000 | [diff] [blame] | 1269 | return false; |
Jesse Barnes | 79e5394 | 2008-11-07 14:24:08 -0800 | [diff] [blame] | 1270 | } |