blob: 58bf6225d913ac0d6af59917259a4d9b8d2cee59 [file] [log] [blame]
Paul Mundtcad82442006-01-16 22:14:19 -08001#
2# Processor families
3#
4config CPU_SH2
Yoshinori Sato9d4436a2006-11-05 15:40:13 +09005 select SH_WRITETHROUGH if !CPU_SH2A
Paul Mundtcad82442006-01-16 22:14:19 -08006 bool
Yoshinori Sato9d4436a2006-11-05 15:40:13 +09007
8config CPU_SH2A
9 bool
10 select CPU_SH2
Paul Mundtcad82442006-01-16 22:14:19 -080011
12config CPU_SH3
13 bool
14 select CPU_HAS_INTEVT
15 select CPU_HAS_SR_RB
16
17config CPU_SH4
18 bool
19 select CPU_HAS_INTEVT
20 select CPU_HAS_SR_RB
Paul Mundt26b7a782006-12-28 10:31:48 +090021 select CPU_HAS_PTEA if (!CPU_SUBTYPE_ST40 && !CPU_SH4A) || CPU_SHX2
Paul Mundtcad82442006-01-16 22:14:19 -080022
23config CPU_SH4A
24 bool
25 select CPU_SH4
Paul Mundtcad82442006-01-16 22:14:19 -080026
Paul Mundte5723e02006-09-27 17:38:11 +090027config CPU_SH4AL_DSP
28 bool
29 select CPU_SH4A
30
Paul Mundtcad82442006-01-16 22:14:19 -080031config CPU_SUBTYPE_ST40
32 bool
33 select CPU_SH4
34 select CPU_HAS_INTC2_IRQ
35
Paul Mundt41504c32006-12-11 20:28:03 +090036config CPU_SHX2
37 bool
38
Paul Mundtf3d22292007-05-14 17:29:12 +090039choice
40 prompt "Processor sub-type selection"
41
Paul Mundtcad82442006-01-16 22:14:19 -080042#
43# Processor subtypes
44#
45
Paul Mundtf3d22292007-05-14 17:29:12 +090046# SH-2 Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -080047
Yoshinori Sato9d4436a2006-11-05 15:40:13 +090048config CPU_SUBTYPE_SH7619
49 bool "Support SH7619 processor"
50 select CPU_SH2
Paul Mundt357d5942007-06-11 15:32:07 +090051 select CPU_HAS_IPR_IRQ
Yoshinori Sato9d4436a2006-11-05 15:40:13 +090052
Paul Mundtf3d22292007-05-14 17:29:12 +090053# SH-2A Processor Support
Yoshinori Sato9d4436a2006-11-05 15:40:13 +090054
55config CPU_SUBTYPE_SH7206
56 bool "Support SH7206 processor"
57 select CPU_SH2A
Paul Mundtfa1ec922007-06-01 17:23:14 +090058 select CPU_HAS_IPR_IRQ
Yoshinori Sato9d4436a2006-11-05 15:40:13 +090059
Paul Mundtf3d22292007-05-14 17:29:12 +090060# SH-3 Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -080061
62config CPU_SUBTYPE_SH7300
63 bool "Support SH7300 processor"
64 select CPU_SH3
65
66config CPU_SUBTYPE_SH7705
67 bool "Support SH7705 processor"
68 select CPU_SH3
Nobuhiro Iwamatsu2a8ff452007-04-26 11:51:00 +090069 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -080070 select CPU_HAS_PINT_IRQ
71
Paul Mundte5723e02006-09-27 17:38:11 +090072config CPU_SUBTYPE_SH7706
73 bool "Support SH7706 processor"
74 select CPU_SH3
Takashi YOSHIIf725b5e2006-12-25 18:35:24 +090075 select CPU_HAS_IPR_IRQ
Paul Mundte5723e02006-09-27 17:38:11 +090076 help
77 Select SH7706 if you have a 133 Mhz SH-3 HD6417706 CPU.
78
Paul Mundtcad82442006-01-16 22:14:19 -080079config CPU_SUBTYPE_SH7707
80 bool "Support SH7707 processor"
81 select CPU_SH3
82 select CPU_HAS_PINT_IRQ
83 help
84 Select SH7707 if you have a 60 Mhz SH-3 HD6417707 CPU.
85
86config CPU_SUBTYPE_SH7708
87 bool "Support SH7708 processor"
88 select CPU_SH3
89 help
90 Select SH7708 if you have a 60 Mhz SH-3 HD6417708S or
91 if you have a 100 Mhz SH-3 HD6417708R CPU.
92
93config CPU_SUBTYPE_SH7709
94 bool "Support SH7709 processor"
95 select CPU_SH3
Takashi YOSHIIf725b5e2006-12-25 18:35:24 +090096 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -080097 select CPU_HAS_PINT_IRQ
98 help
99 Select SH7709 if you have a 80 Mhz SH-3 HD6417709 CPU.
100
Paul Mundte5723e02006-09-27 17:38:11 +0900101config CPU_SUBTYPE_SH7710
102 bool "Support SH7710 processor"
103 select CPU_SH3
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900104 select CPU_HAS_IPR_IRQ
Paul Mundte5723e02006-09-27 17:38:11 +0900105 help
106 Select SH7710 if you have a SH3-DSP SH7710 CPU.
107
Nobuhiro Iwamatsu9465a542007-03-27 18:13:51 +0900108config CPU_SUBTYPE_SH7712
109 bool "Support SH7712 processor"
110 select CPU_SH3
111 select CPU_HAS_IPR_IRQ
112 help
113 Select SH7712 if you have a SH3-DSP SH7712 CPU.
114
Paul Mundtf3d22292007-05-14 17:29:12 +0900115# SH-4 Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -0800116
117config CPU_SUBTYPE_SH7750
118 bool "Support SH7750 processor"
119 select CPU_SH4
Jamie Lenehanea0f8fe2006-12-06 12:05:02 +0900120 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800121 help
122 Select SH7750 if you have a 200 Mhz SH-4 HD6417750 CPU.
123
124config CPU_SUBTYPE_SH7091
125 bool "Support SH7091 processor"
126 select CPU_SH4
Paul Mundtcad82442006-01-16 22:14:19 -0800127 help
128 Select SH7091 if you have an SH-4 based Sega device (such as
129 the Dreamcast, Naomi, and Naomi 2).
130
131config CPU_SUBTYPE_SH7750R
132 bool "Support SH7750R processor"
133 select CPU_SH4
Jamie Lenehanea0f8fe2006-12-06 12:05:02 +0900134 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800135
136config CPU_SUBTYPE_SH7750S
137 bool "Support SH7750S processor"
138 select CPU_SH4
Jamie Lenehanea0f8fe2006-12-06 12:05:02 +0900139 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800140
141config CPU_SUBTYPE_SH7751
142 bool "Support SH7751 processor"
143 select CPU_SH4
Jamie Lenehanea0f8fe2006-12-06 12:05:02 +0900144 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800145 help
146 Select SH7751 if you have a 166 Mhz SH-4 HD6417751 CPU,
147 or if you have a HD6417751R CPU.
148
149config CPU_SUBTYPE_SH7751R
150 bool "Support SH7751R processor"
151 select CPU_SH4
Jamie Lenehanea0f8fe2006-12-06 12:05:02 +0900152 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800153
154config CPU_SUBTYPE_SH7760
155 bool "Support SH7760 processor"
156 select CPU_SH4
157 select CPU_HAS_INTC2_IRQ
Manuel Lauss6dcda6f2007-01-25 15:21:03 +0900158 select CPU_HAS_IPR_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800159
160config CPU_SUBTYPE_SH4_202
161 bool "Support SH4-202 processor"
162 select CPU_SH4
163
Paul Mundtf3d22292007-05-14 17:29:12 +0900164# ST40 Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -0800165
166config CPU_SUBTYPE_ST40STB1
167 bool "Support ST40STB1/ST40RA processors"
168 select CPU_SUBTYPE_ST40
169 help
170 Select ST40STB1 if you have a ST40RA CPU.
171 This was previously called the ST40STB1, hence the option name.
172
173config CPU_SUBTYPE_ST40GX1
174 bool "Support ST40GX1 processor"
175 select CPU_SUBTYPE_ST40
176 help
177 Select ST40GX1 if you have a ST40GX1 CPU.
178
Paul Mundtf3d22292007-05-14 17:29:12 +0900179# SH-4A Processor Support
Paul Mundtcad82442006-01-16 22:14:19 -0800180
Paul Mundtcad82442006-01-16 22:14:19 -0800181config CPU_SUBTYPE_SH7770
182 bool "Support SH7770 processor"
183 select CPU_SH4A
184
185config CPU_SUBTYPE_SH7780
186 bool "Support SH7780 processor"
187 select CPU_SH4A
Paul Mundta328ff92006-09-27 16:14:54 +0900188 select CPU_HAS_INTC2_IRQ
Paul Mundtcad82442006-01-16 22:14:19 -0800189
Paul Mundtb552c7e2006-11-20 14:14:29 +0900190config CPU_SUBTYPE_SH7785
191 bool "Support SH7785 processor"
192 select CPU_SH4A
Paul Mundt41504c32006-12-11 20:28:03 +0900193 select CPU_SHX2
Paul Mundtb552c7e2006-11-20 14:14:29 +0900194 select CPU_HAS_INTC2_IRQ
195
Paul Mundtf3d22292007-05-14 17:29:12 +0900196# SH4AL-DSP Processor Support
Paul Mundte5723e02006-09-27 17:38:11 +0900197
198config CPU_SUBTYPE_SH73180
199 bool "Support SH73180 processor"
200 select CPU_SH4AL_DSP
201
202config CPU_SUBTYPE_SH7343
203 bool "Support SH7343 processor"
204 select CPU_SH4AL_DSP
205
Paul Mundt41504c32006-12-11 20:28:03 +0900206config CPU_SUBTYPE_SH7722
207 bool "Support SH7722 processor"
208 select CPU_SH4AL_DSP
209 select CPU_SHX2
210 select CPU_HAS_IPR_IRQ
Paul Mundt520588f2007-06-06 17:58:56 +0900211 select ARCH_SPARSEMEM_ENABLE
Paul Mundt357d5942007-06-11 15:32:07 +0900212 select SYS_SUPPORTS_NUMA
Paul Mundt41504c32006-12-11 20:28:03 +0900213
Paul Mundtf3d22292007-05-14 17:29:12 +0900214endchoice
Paul Mundtcad82442006-01-16 22:14:19 -0800215
216menu "Memory management options"
217
Paul Mundt5f8c9902007-05-08 11:55:21 +0900218config QUICKLIST
219 def_bool y
220
Paul Mundtcad82442006-01-16 22:14:19 -0800221config MMU
222 bool "Support for memory management hardware"
223 depends on !CPU_SH2
224 default y
225 help
226 Some SH processors (such as SH-2/SH-2A) lack an MMU. In order to
227 boot on these systems, this option must not be set.
228
229 On other systems (such as the SH-3 and 4) where an MMU exists,
230 turning this off will boot the kernel on these machines with the
231 MMU implicitly switched off.
232
Paul Mundte7f93a32006-09-27 17:19:13 +0900233config PAGE_OFFSET
234 hex
235 default "0x80000000" if MMU
236 default "0x00000000"
237
238config MEMORY_START
239 hex "Physical memory start address"
240 default "0x08000000"
241 ---help---
242 Computers built with Hitachi SuperH processors always
243 map the ROM starting at address zero. But the processor
244 does not specify the range that RAM takes.
245
246 The physical memory (RAM) start address will be automatically
247 set to 08000000. Other platforms, such as the Solution Engine
248 boards typically map RAM at 0C000000.
249
250 Tweak this only when porting to a new machine which does not
251 already have a defconfig. Changing it from the known correct
252 value on any of the known systems will only lead to disaster.
253
254config MEMORY_SIZE
255 hex "Physical memory size"
256 default "0x00400000"
257 help
258 This sets the default memory size assumed by your SH kernel. It can
259 be overridden as normal by the 'mem=' argument on the kernel command
260 line. If unsure, consult your board specifications or just leave it
261 as 0x00400000 which was the default value before this became
262 configurable.
263
Paul Mundtcad82442006-01-16 22:14:19 -0800264config 32BIT
265 bool "Support 32-bit physical addressing through PMB"
Paul Mundt21440cf2006-11-20 14:30:26 +0900266 depends on CPU_SH4A && MMU && (!X2TLB || BROKEN)
Paul Mundtcad82442006-01-16 22:14:19 -0800267 default y
268 help
269 If you say Y here, physical addressing will be extended to
270 32-bits through the SH-4A PMB. If this is not set, legacy
271 29-bit physical addressing will be used.
272
Paul Mundt21440cf2006-11-20 14:30:26 +0900273config X2TLB
274 bool "Enable extended TLB mode"
Paul Mundt41504c32006-12-11 20:28:03 +0900275 depends on CPU_SHX2 && MMU && EXPERIMENTAL
Paul Mundt21440cf2006-11-20 14:30:26 +0900276 help
277 Selecting this option will enable the extended mode of the SH-X2
278 TLB. For legacy SH-X behaviour and interoperability, say N. For
279 all of the fun new features and a willingless to submit bug reports,
280 say Y.
281
Paul Mundt19f9a342006-09-27 18:33:49 +0900282config VSYSCALL
283 bool "Support vsyscall page"
284 depends on MMU
285 default y
286 help
287 This will enable support for the kernel mapping a vDSO page
288 in process space, and subsequently handing down the entry point
289 to the libc through the ELF auxiliary vector.
290
291 From the kernel side this is used for the signal trampoline.
292 For systems with an MMU that can afford to give up a page,
293 (the default value) say Y.
294
Paul Mundtb241cb02007-06-06 17:52:19 +0900295config NUMA
296 bool "Non Uniform Memory Access (NUMA) Support"
Paul Mundt357d5942007-06-11 15:32:07 +0900297 depends on MMU && SYS_SUPPORTS_NUMA && EXPERIMENTAL
Paul Mundtb241cb02007-06-06 17:52:19 +0900298 default n
299 help
300 Some SH systems have many various memories scattered around
301 the address space, each with varying latencies. This enables
302 support for these blocks by binding them to nodes and allowing
303 memory policies to be used for prioritizing and controlling
304 allocation behaviour.
305
Paul Mundt01066622007-03-28 16:38:13 +0900306config NODES_SHIFT
307 int
308 default "1"
309 depends on NEED_MULTIPLE_NODES
310
311config ARCH_FLATMEM_ENABLE
312 def_bool y
Paul Mundt357d5942007-06-11 15:32:07 +0900313 depends on !NUMA
Paul Mundt01066622007-03-28 16:38:13 +0900314
Paul Mundtdfbb9042007-05-23 17:48:36 +0900315config ARCH_SPARSEMEM_ENABLE
316 def_bool y
317 select SPARSEMEM_STATIC
318
319config ARCH_SPARSEMEM_DEFAULT
320 def_bool y
321
Paul Mundt1ce7ddd2007-05-09 13:20:52 +0900322config MAX_ACTIVE_REGIONS
323 int
Paul Mundt520588f2007-06-06 17:58:56 +0900324 default "2" if (CPU_SUBTYPE_SH7722 && SPARSEMEM)
Paul Mundt1ce7ddd2007-05-09 13:20:52 +0900325 default "1"
326
Paul Mundt01066622007-03-28 16:38:13 +0900327config ARCH_POPULATES_NODE_MAP
328 def_bool y
329
Paul Mundtdfbb9042007-05-23 17:48:36 +0900330config ARCH_SELECT_MEMORY_MODEL
331 def_bool y
332
Paul Mundt33d63bd2007-06-07 11:32:52 +0900333config ARCH_ENABLE_MEMORY_HOTPLUG
334 def_bool y
335 depends on SPARSEMEM
336
337config ARCH_MEMORY_PROBE
338 def_bool y
339 depends on MEMORY_HOTPLUG
340
Paul Mundtcad82442006-01-16 22:14:19 -0800341choice
Paul Mundt21440cf2006-11-20 14:30:26 +0900342 prompt "Kernel page size"
343 default PAGE_SIZE_4KB
344
345config PAGE_SIZE_4KB
346 bool "4kB"
347 help
348 This is the default page size used by all SuperH CPUs.
349
350config PAGE_SIZE_8KB
351 bool "8kB"
352 depends on EXPERIMENTAL && X2TLB
353 help
354 This enables 8kB pages as supported by SH-X2 and later MMUs.
355
356config PAGE_SIZE_64KB
357 bool "64kB"
358 depends on EXPERIMENTAL && CPU_SH4
359 help
360 This enables support for 64kB pages, possible on all SH-4
361 CPUs and later. Highly experimental, not recommended.
362
363endchoice
364
365choice
Paul Mundtcad82442006-01-16 22:14:19 -0800366 prompt "HugeTLB page size"
367 depends on HUGETLB_PAGE && CPU_SH4 && MMU
368 default HUGETLB_PAGE_SIZE_64K
369
370config HUGETLB_PAGE_SIZE_64K
Paul Mundt21440cf2006-11-20 14:30:26 +0900371 bool "64kB"
372
373config HUGETLB_PAGE_SIZE_256K
374 bool "256kB"
375 depends on X2TLB
Paul Mundtcad82442006-01-16 22:14:19 -0800376
377config HUGETLB_PAGE_SIZE_1MB
378 bool "1MB"
379
Paul Mundt21440cf2006-11-20 14:30:26 +0900380config HUGETLB_PAGE_SIZE_4MB
381 bool "4MB"
382 depends on X2TLB
383
384config HUGETLB_PAGE_SIZE_64MB
385 bool "64MB"
386 depends on X2TLB
387
Paul Mundtcad82442006-01-16 22:14:19 -0800388endchoice
389
390source "mm/Kconfig"
391
392endmenu
393
394menu "Cache configuration"
395
396config SH7705_CACHE_32KB
397 bool "Enable 32KB cache size for SH7705"
398 depends on CPU_SUBTYPE_SH7705
399 default y
400
401config SH_DIRECT_MAPPED
402 bool "Use direct-mapped caching"
403 default n
404 help
405 Selecting this option will configure the caches to be direct-mapped,
406 even if the cache supports a 2 or 4-way mode. This is useful primarily
407 for debugging on platforms with 2 and 4-way caches (SH7750R/SH7751R,
408 SH4-202, SH4-501, etc.)
409
410 Turn this option off for platforms that do not have a direct-mapped
411 cache, and you have no need to run the caches in such a configuration.
412
413config SH_WRITETHROUGH
414 bool "Use write-through caching"
Paul Mundtcad82442006-01-16 22:14:19 -0800415 help
416 Selecting this option will configure the caches in write-through
417 mode, as opposed to the default write-back configuration.
418
419 Since there's sill some aliasing issues on SH-4, this option will
420 unfortunately still require the majority of flushing functions to
421 be implemented to deal with aliasing.
422
423 If unsure, say N.
424
Paul Mundtcad82442006-01-16 22:14:19 -0800425endmenu