blob: 56ce89d4be27ed2e416edc9dadf8ff74d5465ca0 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
2 * linux/drivers/video/omap2/dss/dss.h
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * Some code and ideas taken from drivers/video/omap/ driver
8 * by Imre Deak.
9 *
10 * This program is free software; you can redistribute it and/or modify it
11 * under the terms of the GNU General Public License version 2 as published by
12 * the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but WITHOUT
15 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
16 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
17 * more details.
18 *
19 * You should have received a copy of the GNU General Public License along with
20 * this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#ifndef __OMAP2_DSS_H
24#define __OMAP2_DSS_H
25
Tomi Valkeinen96e2e632012-10-10 15:55:19 +030026#include <linux/interrupt.h>
27
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053028#ifdef pr_fmt
29#undef pr_fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020030#endif
31
32#ifdef DSS_SUBSYS_NAME
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053033#define pr_fmt(fmt) DSS_SUBSYS_NAME ": " fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020034#else
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053035#define pr_fmt(fmt) fmt
Tomi Valkeinen559d6702009-11-03 11:23:50 +020036#endif
37
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +053038#define DSSDBG(format, ...) \
39 pr_debug(format, ## __VA_ARGS__)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020040
41#ifdef DSS_SUBSYS_NAME
42#define DSSERR(format, ...) \
43 printk(KERN_ERR "omapdss " DSS_SUBSYS_NAME " error: " format, \
44 ## __VA_ARGS__)
45#else
46#define DSSERR(format, ...) \
47 printk(KERN_ERR "omapdss error: " format, ## __VA_ARGS__)
48#endif
49
50#ifdef DSS_SUBSYS_NAME
51#define DSSINFO(format, ...) \
52 printk(KERN_INFO "omapdss " DSS_SUBSYS_NAME ": " format, \
53 ## __VA_ARGS__)
54#else
55#define DSSINFO(format, ...) \
56 printk(KERN_INFO "omapdss: " format, ## __VA_ARGS__)
57#endif
58
59#ifdef DSS_SUBSYS_NAME
60#define DSSWARN(format, ...) \
61 printk(KERN_WARNING "omapdss " DSS_SUBSYS_NAME ": " format, \
62 ## __VA_ARGS__)
63#else
64#define DSSWARN(format, ...) \
65 printk(KERN_WARNING "omapdss: " format, ## __VA_ARGS__)
66#endif
67
68/* OMAP TRM gives bitfields as start:end, where start is the higher bit
69 number. For example 7:0 */
70#define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
71#define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
72#define FLD_GET(val, start, end) (((val) & FLD_MASK(start, end)) >> (end))
73#define FLD_MOD(orig, val, start, end) \
74 (((orig) & ~FLD_MASK(start, end)) | FLD_VAL(val, start, end))
75
Archit Taneja569969d2011-08-22 17:41:57 +053076enum dss_io_pad_mode {
77 DSS_IO_PAD_MODE_RESET,
78 DSS_IO_PAD_MODE_RFBI,
79 DSS_IO_PAD_MODE_BYPASS,
Tomi Valkeinen559d6702009-11-03 11:23:50 +020080};
81
Mythri P K7ed024a2011-03-09 16:31:38 +053082enum dss_hdmi_venc_clk_source_select {
83 DSS_VENC_TV_CLK = 0,
84 DSS_HDMI_M_PCLK = 1,
85};
86
Archit Taneja6ff8aa32011-08-25 18:35:58 +053087enum dss_dsi_content_type {
88 DSS_DSI_CONTENT_DCS,
89 DSS_DSI_CONTENT_GENERIC,
90};
91
Archit Tanejad9ac7732012-09-22 12:38:19 +053092enum dss_writeback_channel {
93 DSS_WB_LCD1_MGR = 0,
94 DSS_WB_LCD2_MGR = 1,
95 DSS_WB_TV_MGR = 2,
96 DSS_WB_OVL0 = 3,
97 DSS_WB_OVL1 = 4,
98 DSS_WB_OVL2 = 5,
99 DSS_WB_OVL3 = 6,
100 DSS_WB_LCD3_MGR = 7,
101};
102
Tomi Valkeinen64e22ff2015-01-02 10:05:33 +0200103enum dss_pll_id {
104 DSS_PLL_DSI1,
105 DSS_PLL_DSI2,
106 DSS_PLL_HDMI,
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200107 DSS_PLL_VIDEO1,
108 DSS_PLL_VIDEO2,
Tomi Valkeinen64e22ff2015-01-02 10:05:33 +0200109};
110
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300111struct dss_pll;
112
113#define DSS_PLL_MAX_HSDIVS 4
114
115/*
116 * Type-A PLLs: clkout[]/mX[] refer to hsdiv outputs m4, m5, m6, m7.
117 * Type-B PLLs: clkout[0] refers to m2.
118 */
119struct dss_pll_clock_info {
120 /* rates that we get with dividers below */
121 unsigned long fint;
122 unsigned long clkdco;
123 unsigned long clkout[DSS_PLL_MAX_HSDIVS];
124
125 /* dividers */
126 u16 n;
127 u16 m;
128 u32 mf;
129 u16 mX[DSS_PLL_MAX_HSDIVS];
130 u16 sd;
131};
132
133struct dss_pll_ops {
134 int (*enable)(struct dss_pll *pll);
135 void (*disable)(struct dss_pll *pll);
136 int (*set_config)(struct dss_pll *pll,
137 const struct dss_pll_clock_info *cinfo);
138};
139
140struct dss_pll_hw {
141 unsigned n_max;
142 unsigned m_min;
143 unsigned m_max;
144 unsigned mX_max;
145
146 unsigned long fint_min, fint_max;
147 unsigned long clkdco_min, clkdco_low, clkdco_max;
148
149 u8 n_msb, n_lsb;
150 u8 m_msb, m_lsb;
151 u8 mX_msb[DSS_PLL_MAX_HSDIVS], mX_lsb[DSS_PLL_MAX_HSDIVS];
152
153 bool has_stopmode;
154 bool has_freqsel;
155 bool has_selfreqdco;
156 bool has_refsel;
157};
158
159struct dss_pll {
160 const char *name;
Tomi Valkeinen64e22ff2015-01-02 10:05:33 +0200161 enum dss_pll_id id;
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300162
163 struct clk *clkin;
164 struct regulator *regulator;
165
166 void __iomem *base;
167
168 const struct dss_pll_hw *hw;
169
170 const struct dss_pll_ops *ops;
171
172 struct dss_pll_clock_info cinfo;
173};
174
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200175struct dispc_clock_info {
176 /* rates that we get with dividers below */
177 unsigned long lck;
178 unsigned long pck;
179
180 /* dividers */
181 u16 lck_div;
182 u16 pck_div;
183};
184
Archit Tanejac56fb3e2012-06-29 14:03:48 +0530185struct dss_lcd_mgr_config {
186 enum dss_io_pad_mode io_pad_mode;
187
188 bool stallmode;
189 bool fifohandcheck;
190
191 struct dispc_clock_info clock_info;
192
193 int video_port_width;
194
195 int lcden_sig_polarity;
196};
197
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200198struct seq_file;
199struct platform_device;
200
201/* core */
Tomi Valkeinen8f46efa2012-10-10 10:46:06 +0300202struct platform_device *dss_get_core_pdev(void);
Tomi Valkeinen00928ea2012-02-20 11:50:06 +0200203int dss_dsi_enable_pads(int dsi_id, unsigned lane_mask);
204void dss_dsi_disable_pads(int dsi_id, unsigned lane_mask);
Tomi Valkeinena8081d32012-03-08 12:52:38 +0200205int dss_set_min_bus_tput(struct device *dev, unsigned long tput);
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200206int dss_debugfs_create_file(const char *name, void (*write)(struct seq_file *));
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200207
208/* display */
Tomi Valkeinen94140f02013-02-13 13:40:19 +0200209int display_init_sysfs(struct platform_device *pdev);
210void display_uninit_sysfs(struct platform_device *pdev);
Tomi Valkeinen3f30b8c2012-11-08 13:13:02 +0200211
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200212/* manager */
Tomi Valkeinen7f7cdbd2013-05-14 10:53:21 +0300213int dss_init_overlay_managers(void);
214void dss_uninit_overlay_managers(void);
215int dss_init_overlay_managers_sysfs(struct platform_device *pdev);
216void dss_uninit_overlay_managers_sysfs(struct platform_device *pdev);
Tomi Valkeinen54540d42011-12-13 13:18:52 +0200217int dss_mgr_simple_check(struct omap_overlay_manager *mgr,
218 const struct omap_overlay_manager_info *info);
Archit Tanejab917fa32012-04-27 01:07:28 +0530219int dss_mgr_check_timings(struct omap_overlay_manager *mgr,
220 const struct omap_video_timings *timings);
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200221int dss_mgr_check(struct omap_overlay_manager *mgr,
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200222 struct omap_overlay_manager_info *info,
Archit Taneja228b2132012-04-27 01:22:28 +0530223 const struct omap_video_timings *mgr_timings,
Archit Taneja6e543592012-05-23 17:01:35 +0530224 const struct dss_lcd_mgr_config *config,
Tomi Valkeinen6ac48d12011-12-08 10:32:37 +0200225 struct omap_overlay_info **overlay_infos);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200226
Archit Tanejaf476ae92012-06-29 14:37:03 +0530227static inline bool dss_mgr_is_lcd(enum omap_channel id)
228{
229 if (id == OMAP_DSS_CHANNEL_LCD || id == OMAP_DSS_CHANNEL_LCD2 ||
230 id == OMAP_DSS_CHANNEL_LCD3)
231 return true;
232 else
233 return false;
234}
235
Tomi Valkeinenf6a04922012-08-06 14:44:09 +0300236int dss_manager_kobj_init(struct omap_overlay_manager *mgr,
237 struct platform_device *pdev);
238void dss_manager_kobj_uninit(struct omap_overlay_manager *mgr);
239
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200240/* overlay */
241void dss_init_overlays(struct platform_device *pdev);
242void dss_uninit_overlays(struct platform_device *pdev);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200243void dss_overlay_setup_dispc_manager(struct omap_overlay_manager *mgr);
Tomi Valkeinen54540d42011-12-13 13:18:52 +0200244int dss_ovl_simple_check(struct omap_overlay *ovl,
245 const struct omap_overlay_info *info);
Archit Taneja228b2132012-04-27 01:22:28 +0530246int dss_ovl_check(struct omap_overlay *ovl, struct omap_overlay_info *info,
247 const struct omap_video_timings *mgr_timings);
Archit Taneja6c6f5102012-06-25 14:58:48 +0530248bool dss_ovl_use_replication(struct dss_lcd_mgr_config config,
249 enum omap_color_mode mode);
Tomi Valkeinen91691512012-08-06 14:40:00 +0300250int dss_overlay_kobj_init(struct omap_overlay *ovl,
251 struct platform_device *pdev);
252void dss_overlay_kobj_uninit(struct omap_overlay *ovl);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200253
254/* DSS */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200255int dss_init_platform_driver(void) __init;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +0000256void dss_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200257
Tomi Valkeinen99767542014-07-04 13:38:27 +0530258int dss_runtime_get(void);
259void dss_runtime_put(void);
260
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200261unsigned long dss_get_dispc_clk_rate(void);
Archit Taneja064c2a42014-04-23 18:00:18 +0530262int dss_dpi_select_source(int port, enum omap_channel channel);
Mythri P K7ed024a2011-03-09 16:31:38 +0530263void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select);
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300264enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void);
Archit Taneja89a35e52011-04-12 13:52:23 +0530265const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000266void dss_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200267
Tomi Valkeinen99767542014-07-04 13:38:27 +0530268/* DSS VIDEO PLL */
269struct dss_pll *dss_video_pll_init(struct platform_device *pdev, int id,
270 struct regulator *regulator);
271void dss_video_pll_uninit(struct dss_pll *pll);
272
Archit Tanejaef691ff2014-04-22 17:43:48 +0530273/* dss-of */
274struct device_node *dss_of_port_get_parent_device(struct device_node *port);
275u32 dss_of_port_get_port_number(struct device_node *port);
276
Chandrabhanu Mahapatra1b3bcb32012-09-29 11:25:42 +0530277#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000278void dss_debug_dump_clocks(struct seq_file *s);
279#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200280
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530281void dss_ctrl_pll_enable(enum dss_pll_id pll_id, bool enable);
282void dss_ctrl_pll_set_control_mux(enum dss_pll_id pll_id,
283 enum omap_channel channel);
284
Archit Taneja889b4fd2012-07-20 17:18:49 +0530285void dss_sdi_init(int datapairs);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200286int dss_sdi_enable(void);
287void dss_sdi_disable(void);
288
Archit Taneja5a8b5722011-05-12 17:26:29 +0530289void dss_select_dsi_clk_source(int dsi_module,
290 enum omap_dss_clk_source clk_src);
Taneja, Architea751592011-03-08 05:50:35 -0600291void dss_select_lcd_clk_source(enum omap_channel channel,
Archit Taneja89a35e52011-04-12 13:52:23 +0530292 enum omap_dss_clk_source clk_src);
293enum omap_dss_clk_source dss_get_dispc_clk_source(void);
Archit Taneja5a8b5722011-05-12 17:26:29 +0530294enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module);
Archit Taneja89a35e52011-04-12 13:52:23 +0530295enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel);
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200296
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200297void dss_set_venc_output(enum omap_dss_venc_type type);
298void dss_set_dac_pwrdn_bgz(bool enable);
299
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200300int dss_set_fck_rate(unsigned long rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200301
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200302typedef bool (*dss_div_calc_func)(unsigned long fck, void *data);
Tomi Valkeinen688af022013-10-31 16:41:57 +0200303bool dss_div_calc(unsigned long pck, unsigned long fck_min,
304 dss_div_calc_func func, void *data);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200305
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200306/* SDI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200307int sdi_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300308void sdi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200309
Archit Taneja387ce9f2014-05-22 17:01:57 +0530310#ifdef CONFIG_OMAP2_DSS_SDI
Tomi Valkeinenede92692015-06-04 14:12:16 +0300311int sdi_init_port(struct platform_device *pdev, struct device_node *port);
312void sdi_uninit_port(struct device_node *port);
Archit Taneja387ce9f2014-05-22 17:01:57 +0530313#else
Tomi Valkeinenede92692015-06-04 14:12:16 +0300314static inline int sdi_init_port(struct platform_device *pdev,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530315 struct device_node *port)
316{
317 return 0;
318}
Tomi Valkeinenede92692015-06-04 14:12:16 +0300319static inline void sdi_uninit_port(struct device_node *port)
Archit Taneja387ce9f2014-05-22 17:01:57 +0530320{
321}
322#endif
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200323
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200324/* DSI */
Tomi Valkeinen989c79a2013-04-18 12:16:39 +0300325
Jani Nikula368a1482010-05-07 11:58:41 +0200326#ifdef CONFIG_OMAP2_DSS_DSI
Archit Taneja5a8b5722011-05-12 17:26:29 +0530327
328struct dentry;
329struct file_operations;
330
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200331int dsi_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300332void dsi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200333
334void dsi_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200335
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200336void dsi_irq_handler(void);
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530337u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt);
338
Jani Nikula368a1482010-05-07 11:58:41 +0200339#else
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530340static inline u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
341{
Dan Carpenter85d90b12015-12-04 16:14:58 +0300342 WARN(1, "%s: DSI not compiled in, returning pixel_size as 0\n",
343 __func__);
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530344 return 0;
345}
Jani Nikula368a1482010-05-07 11:58:41 +0200346#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200347
348/* DPI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200349int dpi_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300350void dpi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200351
Archit Taneja387ce9f2014-05-22 17:01:57 +0530352#ifdef CONFIG_OMAP2_DSS_DPI
Tomi Valkeinenede92692015-06-04 14:12:16 +0300353int dpi_init_port(struct platform_device *pdev, struct device_node *port);
354void dpi_uninit_port(struct device_node *port);
Archit Taneja387ce9f2014-05-22 17:01:57 +0530355#else
Tomi Valkeinenede92692015-06-04 14:12:16 +0300356static inline int dpi_init_port(struct platform_device *pdev,
Archit Taneja387ce9f2014-05-22 17:01:57 +0530357 struct device_node *port)
358{
359 return 0;
360}
Tomi Valkeinenede92692015-06-04 14:12:16 +0300361static inline void dpi_uninit_port(struct device_node *port)
Archit Taneja387ce9f2014-05-22 17:01:57 +0530362{
363}
364#endif
Tomi Valkeinen2ecef242013-12-16 15:13:24 +0200365
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200366/* DISPC */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200367int dispc_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300368void dispc_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200369void dispc_dump_clocks(struct seq_file *s);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200370
371void dispc_enable_sidle(void);
372void dispc_disable_sidle(void);
373
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200374void dispc_lcd_enable_signal(bool enable);
375void dispc_pck_free_enable(bool enable);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300376void dispc_enable_fifomerge(bool enable);
377void dispc_enable_gamma_table(bool enable);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300378
Tomi Valkeinen7c284e62013-03-05 16:32:08 +0200379typedef bool (*dispc_div_calc_func)(int lckd, int pckd, unsigned long lck,
380 unsigned long pck, void *data);
381bool dispc_div_calc(unsigned long dispc,
382 unsigned long pck_min, unsigned long pck_max,
383 dispc_div_calc_func func, void *data);
384
Archit Taneja8f366162012-04-16 12:53:44 +0530385bool dispc_mgr_timings_ok(enum omap_channel channel,
Archit Tanejab917fa32012-04-27 01:07:28 +0530386 const struct omap_video_timings *timings);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300387int dispc_calc_clock_rates(unsigned long dispc_fclk_rate,
388 struct dispc_clock_info *cinfo);
389
390
Tomi Valkeinen6f04e1b2011-10-31 08:58:52 +0200391void dispc_ovl_set_fifo_threshold(enum omap_plane plane, u32 low, u32 high);
Tomi Valkeinen83fa2f22012-01-13 13:17:01 +0200392void dispc_ovl_compute_fifo_thresholds(enum omap_plane plane,
Tomi Valkeinen3568f2a2012-05-15 15:31:01 +0300393 u32 *fifo_low, u32 *fifo_high, bool use_fifomerge,
394 bool manual_update);
Tomi Valkeinencd295ae2011-08-16 13:49:15 +0300395
Archit Tanejaf0d08f82012-06-29 14:00:54 +0530396void dispc_mgr_set_clock_div(enum omap_channel channel,
Tomi Valkeinena8f3fcd2012-10-03 09:09:11 +0200397 const struct dispc_clock_info *cinfo);
Tomi Valkeinen26d9dd02011-08-16 13:45:15 +0300398int dispc_mgr_get_clock_div(enum omap_channel channel,
Sumit Semwalff1b2cde2010-12-02 11:27:11 +0000399 struct dispc_clock_info *cinfo);
Tomi Valkeinen5391e872013-05-16 10:44:13 +0300400void dispc_set_tv_pclk(unsigned long pclk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200401
Archit Taneja0b23e5b2012-09-22 12:39:33 +0530402u32 dispc_wb_get_framedone_irq(void);
403bool dispc_wb_go_busy(void);
404void dispc_wb_go(void);
405void dispc_wb_enable(bool enable);
406bool dispc_wb_is_enabled(void);
Archit Tanejad9ac7732012-09-22 12:38:19 +0530407void dispc_wb_set_channel_in(enum dss_writeback_channel channel);
Archit Taneja749feff2012-08-31 12:32:52 +0530408int dispc_wb_setup(const struct omap_dss_writeback_info *wi,
Archit Taneja9e4a0fc2012-08-24 16:59:26 +0530409 bool mem_to_mem, const struct omap_video_timings *timings);
Archit Tanejad9ac7732012-09-22 12:38:19 +0530410
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200411/* VENC */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200412int venc_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300413void venc_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200414
Mythri P Kc3198a52011-03-12 12:04:27 +0530415/* HDMI */
Archit Tanejaef269582013-09-12 17:45:57 +0530416int hdmi4_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300417void hdmi4_uninit_platform_driver(void);
Mythri P Kc3198a52011-03-12 12:04:27 +0530418
Tomi Valkeinenf5bab222014-03-13 12:44:14 +0200419int hdmi5_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300420void hdmi5_uninit_platform_driver(void);
Tomi Valkeinenf5bab222014-03-13 12:44:14 +0200421
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200422/* RFBI */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +0200423int rfbi_init_platform_driver(void) __init;
Tomi Valkeinenede92692015-06-04 14:12:16 +0300424void rfbi_uninit_platform_driver(void);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200425
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200426
427#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
428static inline void dss_collect_irq_stats(u32 irqstatus, unsigned *irq_arr)
429{
430 int b;
431 for (b = 0; b < 32; ++b) {
432 if (irqstatus & (1 << b))
433 irq_arr[b]++;
434 }
435}
436#endif
437
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300438/* PLL */
439typedef bool (*dss_pll_calc_func)(int n, int m, unsigned long fint,
440 unsigned long clkdco, void *data);
441typedef bool (*dss_hsdiv_calc_func)(int m_dispc, unsigned long dispc,
442 void *data);
443
444int dss_pll_register(struct dss_pll *pll);
445void dss_pll_unregister(struct dss_pll *pll);
446struct dss_pll *dss_pll_find(const char *name);
447int dss_pll_enable(struct dss_pll *pll);
448void dss_pll_disable(struct dss_pll *pll);
449int dss_pll_set_config(struct dss_pll *pll,
450 const struct dss_pll_clock_info *cinfo);
451
452bool dss_pll_hsdiv_calc(const struct dss_pll *pll, unsigned long clkdco,
453 unsigned long out_min, unsigned long out_max,
454 dss_hsdiv_calc_func func, void *data);
455bool dss_pll_calc(const struct dss_pll *pll, unsigned long clkin,
456 unsigned long pll_min, unsigned long pll_max,
457 dss_pll_calc_func func, void *data);
458int dss_pll_write_config_type_a(struct dss_pll *pll,
459 const struct dss_pll_clock_info *cinfo);
460int dss_pll_write_config_type_b(struct dss_pll *pll,
461 const struct dss_pll_clock_info *cinfo);
Tomi Valkeineneb301992014-12-31 14:22:42 +0200462int dss_pll_wait_reset_done(struct dss_pll *pll);
Tomi Valkeinen0a201702014-10-22 14:21:59 +0300463
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200464#endif