blob: 791daf4ff950e3f26fe5d6fa0fac71e99dc19395 [file] [log] [blame]
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001/*******************************************************************************
2 This is the driver for the ST MAC 10/100/1000 on-chip Ethernet controllers.
3 ST Ethernet IPs are built around a Synopsys IP Core.
4
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00005 Copyright(C) 2007-2011 STMicroelectronics Ltd
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07006
7 This program is free software; you can redistribute it and/or modify it
8 under the terms and conditions of the GNU General Public License,
9 version 2, as published by the Free Software Foundation.
10
11 This program is distributed in the hope it will be useful, but WITHOUT
12 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 more details.
15
16 You should have received a copy of the GNU General Public License along with
17 this program; if not, write to the Free Software Foundation, Inc.,
18 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
19
20 The full GNU General Public License is included in this distribution in
21 the file called "COPYING".
22
23 Author: Giuseppe Cavallaro <peppe.cavallaro@st.com>
24
25 Documentation available at:
26 http://www.stlinux.com
27 Support available at:
28 https://bugzilla.stlinux.com/
29*******************************************************************************/
30
Viresh Kumar6a81c262012-07-30 14:39:41 -070031#include <linux/clk.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070032#include <linux/kernel.h>
33#include <linux/interrupt.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070034#include <linux/ip.h>
35#include <linux/tcp.h>
36#include <linux/skbuff.h>
37#include <linux/ethtool.h>
38#include <linux/if_ether.h>
39#include <linux/crc32.h>
40#include <linux/mii.h>
Jiri Pirko01789342011-08-16 06:29:00 +000041#include <linux/if.h>
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070042#include <linux/if_vlan.h>
43#include <linux/dma-mapping.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090044#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040045#include <linux/prefetch.h>
Srinivas Kandagatladb88f102014-01-16 10:52:52 +000046#include <linux/pinctrl/consumer.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010047#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +000048#include <linux/debugfs.h>
49#include <linux/seq_file.h>
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +010050#endif /* CONFIG_DEBUG_FS */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +000051#include <linux/net_tstamp.h>
52#include "stmmac_ptp.h"
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +000053#include "stmmac.h"
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +080054#include <linux/reset.h>
Mathieu Olivari5790cf32015-05-27 11:02:47 -070055#include <linux/of_mdio.h>
Phil Reid19d857c2015-12-14 11:32:01 +080056#include "dwmac1000.h"
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070057
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070058#define STMMAC_ALIGN(x) L1_CACHE_ALIGN(x)
Alexandre TORGUEf748be52016-04-01 11:37:34 +020059#define TSO_MAX_BUFF_SIZE (SZ_16K - 1)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070060
61/* Module parameters */
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000062#define TX_TIMEO 5000
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070063static int watchdog = TX_TIMEO;
64module_param(watchdog, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000065MODULE_PARM_DESC(watchdog, "Transmit timeout in milliseconds (default 5s)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070066
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000067static int debug = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070068module_param(debug, int, S_IRUGO | S_IWUSR);
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +000069MODULE_PARM_DESC(debug, "Message Level (-1: default, 0: no output, 16: all)");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070070
stephen hemminger47d1f712013-12-30 10:38:57 -080071static int phyaddr = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070072module_param(phyaddr, int, S_IRUGO);
73MODULE_PARM_DESC(phyaddr, "Physical device address");
74
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +010075#define STMMAC_TX_THRESH (DMA_TX_SIZE / 4)
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +010076#define STMMAC_RX_THRESH (DMA_RX_SIZE / 4)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070077
78static int flow_ctrl = FLOW_OFF;
79module_param(flow_ctrl, int, S_IRUGO | S_IWUSR);
80MODULE_PARM_DESC(flow_ctrl, "Flow control ability [on/off]");
81
82static int pause = PAUSE_TIME;
83module_param(pause, int, S_IRUGO | S_IWUSR);
84MODULE_PARM_DESC(pause, "Flow Control Pause Time");
85
86#define TC_DEFAULT 64
87static int tc = TC_DEFAULT;
88module_param(tc, int, S_IRUGO | S_IWUSR);
89MODULE_PARM_DESC(tc, "DMA threshold control value");
90
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +010091#define DEFAULT_BUFSIZE 1536
92static int buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070093module_param(buf_sz, int, S_IRUGO | S_IWUSR);
94MODULE_PARM_DESC(buf_sz, "DMA buffer size");
95
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +010096#define STMMAC_RX_COPYBREAK 256
97
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -070098static const u32 default_msg_level = (NETIF_MSG_DRV | NETIF_MSG_PROBE |
99 NETIF_MSG_LINK | NETIF_MSG_IFUP |
100 NETIF_MSG_IFDOWN | NETIF_MSG_TIMER);
101
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000102#define STMMAC_DEFAULT_LPI_TIMER 1000
103static int eee_timer = STMMAC_DEFAULT_LPI_TIMER;
104module_param(eee_timer, int, S_IRUGO | S_IWUSR);
105MODULE_PARM_DESC(eee_timer, "LPI tx expiration time in msec");
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200106#define STMMAC_LPI_T(x) (jiffies + msecs_to_jiffies(x))
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000107
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +0000108/* By default the driver will use the ring mode to manage tx and rx descriptors
109 * but passing this value so user can force to use the chain instead of the ring
110 */
111static unsigned int chain_mode;
112module_param(chain_mode, int, S_IRUGO);
113MODULE_PARM_DESC(chain_mode, "To use chain instead of ring mode");
114
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700115static irqreturn_t stmmac_interrupt(int irq, void *dev_id);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700116
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +0100117#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000118static int stmmac_init_fs(struct net_device *dev);
Mathieu Olivari466c5ac2015-05-22 19:03:29 -0700119static void stmmac_exit_fs(struct net_device *dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +0000120#endif
121
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +0000122#define STMMAC_COAL_TIMER(x) (jiffies + usecs_to_jiffies(x))
123
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700124/**
125 * stmmac_verify_args - verify the driver parameters.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100126 * Description: it checks the driver parameters and set a default in case of
127 * errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700128 */
129static void stmmac_verify_args(void)
130{
131 if (unlikely(watchdog < 0))
132 watchdog = TX_TIMEO;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100133 if (unlikely((buf_sz < DEFAULT_BUFSIZE) || (buf_sz > BUF_SIZE_16KiB)))
134 buf_sz = DEFAULT_BUFSIZE;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700135 if (unlikely(flow_ctrl > 1))
136 flow_ctrl = FLOW_AUTO;
137 else if (likely(flow_ctrl < 0))
138 flow_ctrl = FLOW_OFF;
139 if (unlikely((pause < 0) || (pause > 0xffff)))
140 pause = PAUSE_TIME;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000141 if (eee_timer < 0)
142 eee_timer = STMMAC_DEFAULT_LPI_TIMER;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700143}
144
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000145/**
146 * stmmac_clk_csr_set - dynamically set the MDC clock
147 * @priv: driver private structure
148 * Description: this is to dynamically set the MDC clock according to the csr
149 * clock input.
150 * Note:
151 * If a specific clk_csr value is passed from the platform
152 * this means that the CSR Clock Range selection cannot be
153 * changed at run-time and it is fixed (as reported in the driver
154 * documentation). Viceversa the driver will try to set the MDC
155 * clock dynamically according to the actual clock input.
156 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000157static void stmmac_clk_csr_set(struct stmmac_priv *priv)
158{
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000159 u32 clk_rate;
160
161 clk_rate = clk_get_rate(priv->stmmac_clk);
162
163 /* Platform provided default clk_csr would be assumed valid
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000164 * for all other cases except for the below mentioned ones.
165 * For values higher than the IEEE 802.3 specified frequency
166 * we can not estimate the proper divider as it is not known
167 * the frequency of clk_csr_i. So we do not change the default
168 * divider.
169 */
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000170 if (!(priv->clk_csr & MAC_CSR_H_FRQ_MASK)) {
171 if (clk_rate < CSR_F_35M)
172 priv->clk_csr = STMMAC_CSR_20_35M;
173 else if ((clk_rate >= CSR_F_35M) && (clk_rate < CSR_F_60M))
174 priv->clk_csr = STMMAC_CSR_35_60M;
175 else if ((clk_rate >= CSR_F_60M) && (clk_rate < CSR_F_100M))
176 priv->clk_csr = STMMAC_CSR_60_100M;
177 else if ((clk_rate >= CSR_F_100M) && (clk_rate < CSR_F_150M))
178 priv->clk_csr = STMMAC_CSR_100_150M;
179 else if ((clk_rate >= CSR_F_150M) && (clk_rate < CSR_F_250M))
180 priv->clk_csr = STMMAC_CSR_150_250M;
Phil Reid19d857c2015-12-14 11:32:01 +0800181 else if ((clk_rate >= CSR_F_250M) && (clk_rate < CSR_F_300M))
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000182 priv->clk_csr = STMMAC_CSR_250_300M;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000183 }
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +0000184}
185
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700186static void print_pkt(unsigned char *buf, int len)
187{
Andy Shevchenko424c4f72014-11-07 16:53:12 +0200188 pr_debug("len = %d byte, buf addr: 0x%p\n", len, buf);
189 print_hex_dump_bytes("", DUMP_PREFIX_OFFSET, buf, len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700190}
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700191
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700192static inline u32 stmmac_tx_avail(struct stmmac_priv *priv)
193{
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100194 unsigned avail;
195
196 if (priv->dirty_tx > priv->cur_tx)
197 avail = priv->dirty_tx - priv->cur_tx - 1;
198 else
199 avail = DMA_TX_SIZE - priv->cur_tx + priv->dirty_tx - 1;
200
201 return avail;
202}
203
204static inline u32 stmmac_rx_dirty(struct stmmac_priv *priv)
205{
206 unsigned dirty;
207
208 if (priv->dirty_rx <= priv->cur_rx)
209 dirty = priv->cur_rx - priv->dirty_rx;
210 else
211 dirty = DMA_RX_SIZE - priv->dirty_rx + priv->cur_rx;
212
213 return dirty;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700214}
215
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000216/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100217 * stmmac_hw_fix_mac_speed - callback for speed selection
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000218 * @priv: driver private structure
219 * Description: on some platforms (e.g. ST), some HW system configuraton
220 * registers have to be set according to the link speed negotiated.
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000221 */
222static inline void stmmac_hw_fix_mac_speed(struct stmmac_priv *priv)
223{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200224 struct net_device *ndev = priv->dev;
225 struct phy_device *phydev = ndev->phydev;
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000226
227 if (likely(priv->plat->fix_mac_speed))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000228 priv->plat->fix_mac_speed(priv->plat->bsp_priv, phydev->speed);
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000229}
230
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000231/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100232 * stmmac_enable_eee_mode - check and enter in LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000233 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100234 * Description: this function is to verify and enter in LPI mode in case of
235 * EEE.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000236 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000237static void stmmac_enable_eee_mode(struct stmmac_priv *priv)
238{
239 /* Check and enter in LPI mode */
240 if ((priv->dirty_tx == priv->cur_tx) &&
241 (priv->tx_path_in_lpi_mode == false))
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500242 priv->hw->mac->set_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000243}
244
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000245/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100246 * stmmac_disable_eee_mode - disable and exit from LPI mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000247 * @priv: driver private structure
248 * Description: this function is to exit and disable EEE in case of
249 * LPI state is true. This is called by the xmit.
250 */
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000251void stmmac_disable_eee_mode(struct stmmac_priv *priv)
252{
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500253 priv->hw->mac->reset_eee_mode(priv->hw);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000254 del_timer_sync(&priv->eee_ctrl_timer);
255 priv->tx_path_in_lpi_mode = false;
256}
257
258/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100259 * stmmac_eee_ctrl_timer - EEE TX SW timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000260 * @arg : data hook
261 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000262 * if there is no data transfer and if we are not in LPI state,
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000263 * then MAC Transmitter can be moved to LPI state.
264 */
265static void stmmac_eee_ctrl_timer(unsigned long arg)
266{
267 struct stmmac_priv *priv = (struct stmmac_priv *)arg;
268
269 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200270 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000271}
272
273/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100274 * stmmac_eee_init - init EEE
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000275 * @priv: driver private structure
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000276 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100277 * if the GMAC supports the EEE (from the HW cap reg) and the phy device
278 * can also manage EEE, this function enable the LPI state and start related
279 * timer.
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000280 */
281bool stmmac_eee_init(struct stmmac_priv *priv)
282{
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200283 struct net_device *ndev = priv->dev;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100284 unsigned long flags;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000285 bool ret = false;
286
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200287 /* Using PCS we cannot dial with the phy registers at this stage
288 * so we do not support extra feature like EEE.
289 */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200290 if ((priv->hw->pcs == STMMAC_PCS_RGMII) ||
291 (priv->hw->pcs == STMMAC_PCS_TBI) ||
292 (priv->hw->pcs == STMMAC_PCS_RTBI))
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200293 goto out;
294
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000295 /* MAC core supports the EEE feature. */
296 if (priv->dma_cap.eee) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100297 int tx_lpi_timer = priv->tx_lpi_timer;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000298
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100299 /* Check if the PHY supports EEE */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200300 if (phy_init_eee(ndev->phydev, 1)) {
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100301 /* To manage at run-time if the EEE cannot be supported
302 * anymore (for example because the lp caps have been
303 * changed).
304 * In that case the driver disable own timers.
305 */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100306 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100307 if (priv->eee_active) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100308 netdev_dbg(priv->dev, "disable EEE\n");
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100309 del_timer_sync(&priv->eee_ctrl_timer);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500310 priv->hw->mac->set_eee_timer(priv->hw, 0,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100311 tx_lpi_timer);
312 }
313 priv->eee_active = 0;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100314 spin_unlock_irqrestore(&priv->lock, flags);
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100315 goto out;
316 }
317 /* Activate the EEE and start timers */
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100318 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200319 if (!priv->eee_active) {
320 priv->eee_active = 1;
Vaishali Thakkarccb36da2015-02-28 00:12:34 +0530321 setup_timer(&priv->eee_ctrl_timer,
322 stmmac_eee_ctrl_timer,
323 (unsigned long)priv);
324 mod_timer(&priv->eee_ctrl_timer,
325 STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000326
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500327 priv->hw->mac->set_eee_timer(priv->hw,
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +0200328 STMMAC_DEFAULT_LIT_LS,
Giuseppe CAVALLARO83bf79b2014-03-10 13:40:31 +0100329 tx_lpi_timer);
Giuseppe CAVALLARO71965352014-08-28 08:11:44 +0200330 }
331 /* Set HW EEE according to the speed */
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200332 priv->hw->mac->set_eee_pls(priv->hw, ndev->phydev->link);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000333
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000334 ret = true;
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100335 spin_unlock_irqrestore(&priv->lock, flags);
336
LABBE Corentin38ddc592016-11-16 20:09:39 +0100337 netdev_dbg(priv->dev, "Energy-Efficient Ethernet initialized\n");
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000338 }
339out:
340 return ret;
341}
342
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100343/* stmmac_get_tx_hwtstamp - get HW TX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000344 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000345 * @entry : descriptor index to be used.
346 * @skb : the socket buffer
347 * Description :
348 * This function will read timestamp from the descriptor & pass it to stack.
349 * and also perform some sanity checks.
350 */
351static void stmmac_get_tx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000352 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000353{
354 struct skb_shared_hwtstamps shhwtstamp;
355 u64 ns;
356 void *desc = NULL;
357
358 if (!priv->hwts_tx_en)
359 return;
360
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000361 /* exit if skb doesn't support hw tstamp */
damuzi00075e43642014-01-17 23:47:59 +0800362 if (likely(!skb || !(skb_shinfo(skb)->tx_flags & SKBTX_IN_PROGRESS)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000363 return;
364
365 if (priv->adv_ts)
366 desc = (priv->dma_etx + entry);
367 else
368 desc = (priv->dma_tx + entry);
369
370 /* check tx tstamp status */
371 if (!priv->hw->desc->get_tx_timestamp_status((struct dma_desc *)desc))
372 return;
373
374 /* get the valid tstamp */
375 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
376
377 memset(&shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
378 shhwtstamp.hwtstamp = ns_to_ktime(ns);
379 /* pass tstamp to stack */
380 skb_tstamp_tx(skb, &shhwtstamp);
381
382 return;
383}
384
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100385/* stmmac_get_rx_hwtstamp - get HW RX timestamps
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000386 * @priv: driver private structure
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000387 * @entry : descriptor index to be used.
388 * @skb : the socket buffer
389 * Description :
390 * This function will read received packet's timestamp from the descriptor
391 * and pass it to stack. It also perform some sanity checks.
392 */
393static void stmmac_get_rx_hwtstamp(struct stmmac_priv *priv,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000394 unsigned int entry, struct sk_buff *skb)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000395{
396 struct skb_shared_hwtstamps *shhwtstamp = NULL;
397 u64 ns;
398 void *desc = NULL;
399
400 if (!priv->hwts_rx_en)
401 return;
402
403 if (priv->adv_ts)
404 desc = (priv->dma_erx + entry);
405 else
406 desc = (priv->dma_rx + entry);
407
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000408 /* exit if rx tstamp is not valid */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000409 if (!priv->hw->desc->get_rx_timestamp_status(desc, priv->adv_ts))
410 return;
411
412 /* get valid tstamp */
413 ns = priv->hw->desc->get_timestamp(desc, priv->adv_ts);
414 shhwtstamp = skb_hwtstamps(skb);
415 memset(shhwtstamp, 0, sizeof(struct skb_shared_hwtstamps));
416 shhwtstamp->hwtstamp = ns_to_ktime(ns);
417}
418
419/**
420 * stmmac_hwtstamp_ioctl - control hardware timestamping.
421 * @dev: device pointer.
422 * @ifr: An IOCTL specefic structure, that can contain a pointer to
423 * a proprietary structure used to pass information to the driver.
424 * Description:
425 * This function configures the MAC to enable/disable both outgoing(TX)
426 * and incoming(RX) packets time stamping based on user input.
427 * Return Value:
428 * 0 on success and an appropriate -ve integer on failure.
429 */
430static int stmmac_hwtstamp_ioctl(struct net_device *dev, struct ifreq *ifr)
431{
432 struct stmmac_priv *priv = netdev_priv(dev);
433 struct hwtstamp_config config;
Arnd Bergmann0a624152015-09-30 13:26:32 +0200434 struct timespec64 now;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000435 u64 temp = 0;
436 u32 ptp_v2 = 0;
437 u32 tstamp_all = 0;
438 u32 ptp_over_ipv4_udp = 0;
439 u32 ptp_over_ipv6_udp = 0;
440 u32 ptp_over_ethernet = 0;
441 u32 snap_type_sel = 0;
442 u32 ts_master_en = 0;
443 u32 ts_event_en = 0;
444 u32 value = 0;
Phil Reid19d857c2015-12-14 11:32:01 +0800445 u32 sec_inc;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000446
447 if (!(priv->dma_cap.time_stamp || priv->adv_ts)) {
448 netdev_alert(priv->dev, "No support for HW time stamping\n");
449 priv->hwts_tx_en = 0;
450 priv->hwts_rx_en = 0;
451
452 return -EOPNOTSUPP;
453 }
454
455 if (copy_from_user(&config, ifr->ifr_data,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000456 sizeof(struct hwtstamp_config)))
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000457 return -EFAULT;
458
LABBE Corentin38ddc592016-11-16 20:09:39 +0100459 netdev_dbg(priv->dev, "%s config flags:0x%x, tx_type:0x%x, rx_filter:0x%x\n",
460 __func__, config.flags, config.tx_type, config.rx_filter);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000461
462 /* reserved for future extensions */
463 if (config.flags)
464 return -EINVAL;
465
Ben Hutchings5f3da322013-11-14 00:43:41 +0000466 if (config.tx_type != HWTSTAMP_TX_OFF &&
467 config.tx_type != HWTSTAMP_TX_ON)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000468 return -ERANGE;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000469
470 if (priv->adv_ts) {
471 switch (config.rx_filter) {
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000472 case HWTSTAMP_FILTER_NONE:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000473 /* time stamp no incoming packet at all */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000474 config.rx_filter = HWTSTAMP_FILTER_NONE;
475 break;
476
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000477 case HWTSTAMP_FILTER_PTP_V1_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000478 /* PTP v1, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000479 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
480 /* take time stamp for all event messages */
481 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
482
483 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
484 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
485 break;
486
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000487 case HWTSTAMP_FILTER_PTP_V1_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000488 /* PTP v1, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000489 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_SYNC;
490 /* take time stamp for SYNC messages only */
491 ts_event_en = PTP_TCR_TSEVNTENA;
492
493 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
494 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
495 break;
496
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000497 case HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000498 /* PTP v1, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000499 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_DELAY_REQ;
500 /* take time stamp for Delay_Req messages only */
501 ts_master_en = PTP_TCR_TSMSTRENA;
502 ts_event_en = PTP_TCR_TSEVNTENA;
503
504 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
505 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
506 break;
507
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000508 case HWTSTAMP_FILTER_PTP_V2_L4_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000509 /* PTP v2, UDP, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000510 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_EVENT;
511 ptp_v2 = PTP_TCR_TSVER2ENA;
512 /* take time stamp for all event messages */
513 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
514
515 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
516 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
517 break;
518
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000519 case HWTSTAMP_FILTER_PTP_V2_L4_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000520 /* PTP v2, UDP, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000521 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_SYNC;
522 ptp_v2 = PTP_TCR_TSVER2ENA;
523 /* take time stamp for SYNC messages only */
524 ts_event_en = PTP_TCR_TSEVNTENA;
525
526 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
527 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
528 break;
529
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000530 case HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000531 /* PTP v2, UDP, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000532 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_L4_DELAY_REQ;
533 ptp_v2 = PTP_TCR_TSVER2ENA;
534 /* take time stamp for Delay_Req messages only */
535 ts_master_en = PTP_TCR_TSMSTRENA;
536 ts_event_en = PTP_TCR_TSEVNTENA;
537
538 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
539 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
540 break;
541
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000542 case HWTSTAMP_FILTER_PTP_V2_EVENT:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000543 /* PTP v2/802.AS1 any layer, any kind of event packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000544 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_EVENT;
545 ptp_v2 = PTP_TCR_TSVER2ENA;
546 /* take time stamp for all event messages */
547 snap_type_sel = PTP_TCR_SNAPTYPSEL_1;
548
549 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
550 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
551 ptp_over_ethernet = PTP_TCR_TSIPENA;
552 break;
553
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000554 case HWTSTAMP_FILTER_PTP_V2_SYNC:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000555 /* PTP v2/802.AS1, any layer, Sync packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000556 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_SYNC;
557 ptp_v2 = PTP_TCR_TSVER2ENA;
558 /* take time stamp for SYNC messages only */
559 ts_event_en = PTP_TCR_TSEVNTENA;
560
561 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
562 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
563 ptp_over_ethernet = PTP_TCR_TSIPENA;
564 break;
565
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000566 case HWTSTAMP_FILTER_PTP_V2_DELAY_REQ:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000567 /* PTP v2/802.AS1, any layer, Delay_req packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000568 config.rx_filter = HWTSTAMP_FILTER_PTP_V2_DELAY_REQ;
569 ptp_v2 = PTP_TCR_TSVER2ENA;
570 /* take time stamp for Delay_Req messages only */
571 ts_master_en = PTP_TCR_TSMSTRENA;
572 ts_event_en = PTP_TCR_TSEVNTENA;
573
574 ptp_over_ipv4_udp = PTP_TCR_TSIPV4ENA;
575 ptp_over_ipv6_udp = PTP_TCR_TSIPV6ENA;
576 ptp_over_ethernet = PTP_TCR_TSIPENA;
577 break;
578
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000579 case HWTSTAMP_FILTER_ALL:
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000580 /* time stamp any incoming packet */
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000581 config.rx_filter = HWTSTAMP_FILTER_ALL;
582 tstamp_all = PTP_TCR_TSENALL;
583 break;
584
585 default:
586 return -ERANGE;
587 }
588 } else {
589 switch (config.rx_filter) {
590 case HWTSTAMP_FILTER_NONE:
591 config.rx_filter = HWTSTAMP_FILTER_NONE;
592 break;
593 default:
594 /* PTP v1, UDP, any kind of event packet */
595 config.rx_filter = HWTSTAMP_FILTER_PTP_V1_L4_EVENT;
596 break;
597 }
598 }
599 priv->hwts_rx_en = ((config.rx_filter == HWTSTAMP_FILTER_NONE) ? 0 : 1);
Ben Hutchings5f3da322013-11-14 00:43:41 +0000600 priv->hwts_tx_en = config.tx_type == HWTSTAMP_TX_ON;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000601
602 if (!priv->hwts_tx_en && !priv->hwts_rx_en)
603 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, 0);
604 else {
605 value = (PTP_TCR_TSENA | PTP_TCR_TSCFUPDT | PTP_TCR_TSCTRLSSR |
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000606 tstamp_all | ptp_v2 | ptp_over_ethernet |
607 ptp_over_ipv6_udp | ptp_over_ipv4_udp | ts_event_en |
608 ts_master_en | snap_type_sel);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000609 priv->hw->ptp->config_hw_tstamping(priv->ioaddr, value);
610
611 /* program Sub Second Increment reg */
Phil Reid19d857c2015-12-14 11:32:01 +0800612 sec_inc = priv->hw->ptp->config_sub_second_increment(
613 priv->ioaddr, priv->clk_ptp_rate);
614 temp = div_u64(1000000000ULL, sec_inc);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000615
616 /* calculate default added value:
617 * formula is :
618 * addend = (2^32)/freq_div_ratio;
Phil Reid19d857c2015-12-14 11:32:01 +0800619 * where, freq_div_ratio = 1e9ns/sec_inc
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000620 */
Phil Reid19d857c2015-12-14 11:32:01 +0800621 temp = (u64)(temp << 32);
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200622 priv->default_addend = div_u64(temp, priv->clk_ptp_rate);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000623 priv->hw->ptp->config_addend(priv->ioaddr,
624 priv->default_addend);
625
626 /* initialize system time */
Arnd Bergmann0a624152015-09-30 13:26:32 +0200627 ktime_get_real_ts64(&now);
628
629 /* lower 32 bits of tv_sec are safe until y2106 */
630 priv->hw->ptp->init_systime(priv->ioaddr, (u32)now.tv_sec,
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000631 now.tv_nsec);
632 }
633
634 return copy_to_user(ifr->ifr_data, &config,
635 sizeof(struct hwtstamp_config)) ? -EFAULT : 0;
636}
637
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000638/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100639 * stmmac_init_ptp - init PTP
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000640 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100641 * Description: this is to verify if the HW supports the PTPv1 or PTPv2.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000642 * This is done by looking at the HW cap. register.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100643 * This function also registers the ptp driver.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000644 */
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000645static int stmmac_init_ptp(struct stmmac_priv *priv)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000646{
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000647 if (!(priv->dma_cap.time_stamp || priv->dma_cap.atime_stamp))
648 return -EOPNOTSUPP;
649
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200650 /* Fall-back to main clock in case of no PTP ref is passed */
651 priv->clk_ptp_ref = devm_clk_get(priv->device, "clk_ptp_ref");
652 if (IS_ERR(priv->clk_ptp_ref)) {
653 priv->clk_ptp_rate = clk_get_rate(priv->stmmac_clk);
654 priv->clk_ptp_ref = NULL;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200655 netdev_dbg(priv->dev, "PTP uses main clock\n");
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200656 } else {
657 clk_prepare_enable(priv->clk_ptp_ref);
658 priv->clk_ptp_rate = clk_get_rate(priv->clk_ptp_ref);
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200659 netdev_dbg(priv->dev, "PTP rate %d\n", priv->clk_ptp_rate);
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200660 }
661
Vince Bridgers7cd01392013-12-20 11:19:34 -0600662 priv->adv_ts = 0;
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200663 /* Check if adv_ts can be enabled for dwmac 4.x core */
664 if (priv->plat->has_gmac4 && priv->dma_cap.atime_stamp)
665 priv->adv_ts = 1;
666 /* Dwmac 3.x core with extend_desc can support adv_ts */
667 else if (priv->extend_desc && priv->dma_cap.atime_stamp)
Vince Bridgers7cd01392013-12-20 11:19:34 -0600668 priv->adv_ts = 1;
669
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200670 if (priv->dma_cap.time_stamp)
671 netdev_info(priv->dev, "IEEE 1588-2002 Timestamp supported\n");
Vince Bridgers7cd01392013-12-20 11:19:34 -0600672
Giuseppe CAVALLARObe9b3172016-10-12 15:42:03 +0200673 if (priv->adv_ts)
674 netdev_info(priv->dev,
675 "IEEE 1588-2008 Advanced Timestamp supported\n");
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000676
677 priv->hw->ptp = &stmmac_ptp;
678 priv->hwts_tx_en = 0;
679 priv->hwts_rx_en = 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000680
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +0200681 stmmac_ptp_register(priv);
682
683 return 0;
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000684}
685
686static void stmmac_release_ptp(struct stmmac_priv *priv)
687{
Giuseppe CAVALLARO55664012014-08-27 10:37:49 +0200688 if (priv->clk_ptp_ref)
689 clk_disable_unprepare(priv->clk_ptp_ref);
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +0000690 stmmac_ptp_unregister(priv);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +0000691}
692
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700693/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100694 * stmmac_adjust_link - adjusts the link parameters
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700695 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100696 * Description: this is the helper called by the physical abstraction layer
697 * drivers to communicate the phy link status. According the speed and duplex
698 * this driver can invoke registered glue-logic as well.
699 * It also invoke the eee initialization because it could happen when switch
700 * on different networks (that are eee capable).
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700701 */
702static void stmmac_adjust_link(struct net_device *dev)
703{
704 struct stmmac_priv *priv = netdev_priv(dev);
Philippe Reynesd6d50c72016-10-03 08:28:19 +0200705 struct phy_device *phydev = dev->phydev;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700706 unsigned long flags;
707 int new_state = 0;
708 unsigned int fc = priv->flow_ctrl, pause_time = priv->pause;
709
710 if (phydev == NULL)
711 return;
712
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700713 spin_lock_irqsave(&priv->lock, flags);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000714
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700715 if (phydev->link) {
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000716 u32 ctrl = readl(priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700717
718 /* Now we make sure that we can be in full duplex mode.
719 * If not, we operate in half-duplex mode. */
720 if (phydev->duplex != priv->oldduplex) {
721 new_state = 1;
722 if (!(phydev->duplex))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000723 ctrl &= ~priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700724 else
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000725 ctrl |= priv->hw->link.duplex;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700726 priv->oldduplex = phydev->duplex;
727 }
728 /* Flow Control operation */
729 if (phydev->pause)
Vince Bridgers7ed24bb2014-07-31 15:49:13 -0500730 priv->hw->mac->flow_ctrl(priv->hw, phydev->duplex,
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000731 fc, pause_time);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700732
733 if (phydev->speed != priv->speed) {
734 new_state = 1;
735 switch (phydev->speed) {
736 case 1000:
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200737 if (likely((priv->plat->has_gmac) ||
738 (priv->plat->has_gmac4)))
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000739 ctrl &= ~priv->hw->link.port;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +0000740 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700741 break;
742 case 100:
743 case 10:
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200744 if (likely((priv->plat->has_gmac) ||
745 (priv->plat->has_gmac4))) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000746 ctrl |= priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700747 if (phydev->speed == SPEED_100) {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000748 ctrl |= priv->hw->link.speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700749 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000750 ctrl &= ~(priv->hw->link.speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700751 }
752 } else {
Giuseppe CAVALLAROdb98a0b2010-01-06 23:07:17 +0000753 ctrl &= ~priv->hw->link.port;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700754 }
Giuseppe CAVALLARO9dfeb4d2010-11-24 02:37:58 +0000755 stmmac_hw_fix_mac_speed(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700756 break;
757 default:
758 if (netif_msg_link(priv))
LABBE Corentin38ddc592016-11-16 20:09:39 +0100759 netdev_warn(priv->dev,
760 "Speed (%d) not 10/100\n",
761 phydev->speed);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700762 break;
763 }
764
765 priv->speed = phydev->speed;
766 }
767
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +0000768 writel(ctrl, priv->ioaddr + MAC_CTRL_REG);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700769
770 if (!priv->oldlink) {
771 new_state = 1;
772 priv->oldlink = 1;
773 }
774 } else if (priv->oldlink) {
775 new_state = 1;
776 priv->oldlink = 0;
777 priv->speed = 0;
778 priv->oldduplex = -1;
779 }
780
781 if (new_state && netif_msg_link(priv))
782 phy_print_status(phydev);
783
Giuseppe CAVALLARO4741cf92014-11-04 17:08:08 +0100784 spin_unlock_irqrestore(&priv->lock, flags);
785
Giuseppe CAVALLARO52f95bb2016-04-05 08:46:57 +0200786 if (phydev->is_pseudo_fixed_link)
787 /* Stop PHY layer to call the hook to adjust the link in case
788 * of a switch is attached to the stmmac driver.
789 */
790 phydev->irq = PHY_IGNORE_INTERRUPT;
791 else
792 /* At this stage, init the EEE if supported.
793 * Never called in case of fixed_link.
794 */
795 priv->eee_enabled = stmmac_eee_init(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700796}
797
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000798/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100799 * stmmac_check_pcs_mode - verify if RGMII/SGMII is supported
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000800 * @priv: driver private structure
801 * Description: this is to verify if the HW supports the PCS.
802 * Physical Coding Sublayer (PCS) interface that can be used when the MAC is
803 * configured for the TBI, RTBI, or SGMII PHY interface.
804 */
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000805static void stmmac_check_pcs_mode(struct stmmac_priv *priv)
806{
807 int interface = priv->plat->interface;
808
809 if (priv->dma_cap.pcs) {
Byungho An0d909dc2013-06-28 16:35:31 +0900810 if ((interface == PHY_INTERFACE_MODE_RGMII) ||
811 (interface == PHY_INTERFACE_MODE_RGMII_ID) ||
812 (interface == PHY_INTERFACE_MODE_RGMII_RXID) ||
813 (interface == PHY_INTERFACE_MODE_RGMII_TXID)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100814 netdev_dbg(priv->dev, "PCS RGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200815 priv->hw->pcs = STMMAC_PCS_RGMII;
Byungho An0d909dc2013-06-28 16:35:31 +0900816 } else if (interface == PHY_INTERFACE_MODE_SGMII) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100817 netdev_dbg(priv->dev, "PCS SGMII support enabled\n");
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +0200818 priv->hw->pcs = STMMAC_PCS_SGMII;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +0000819 }
820 }
821}
822
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700823/**
824 * stmmac_init_phy - PHY initialization
825 * @dev: net device structure
826 * Description: it initializes the driver's PHY state, and attaches the PHY
827 * to the mac driver.
828 * Return value:
829 * 0 on success
830 */
831static int stmmac_init_phy(struct net_device *dev)
832{
833 struct stmmac_priv *priv = netdev_priv(dev);
834 struct phy_device *phydev;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +0000835 char phy_id_fmt[MII_BUS_ID_SIZE + 3];
Giuseppe CAVALLARO109cdd62010-01-06 23:07:11 +0000836 char bus_id[MII_BUS_ID_SIZE];
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000837 int interface = priv->plat->interface;
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000838 int max_speed = priv->plat->max_speed;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700839 priv->oldlink = 0;
840 priv->speed = 0;
841 priv->oldduplex = -1;
842
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700843 if (priv->plat->phy_node) {
844 phydev = of_phy_connect(dev, priv->plat->phy_node,
845 &stmmac_adjust_link, 0, interface);
846 } else {
Giuseppe CAVALLAROa7657f12016-04-01 09:07:16 +0200847 snprintf(bus_id, MII_BUS_ID_SIZE, "stmmac-%x",
848 priv->plat->bus_id);
Srinivas Kandagatlaf142af22012-04-04 04:33:19 +0000849
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700850 snprintf(phy_id_fmt, MII_BUS_ID_SIZE + 3, PHY_ID_FMT, bus_id,
851 priv->plat->phy_addr);
LABBE Corentin38ddc592016-11-16 20:09:39 +0100852 netdev_dbg(priv->dev, "stmmac_init_phy: trying to attach to %s\n",
853 phy_id_fmt);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700854
Mathieu Olivari5790cf32015-05-27 11:02:47 -0700855 phydev = phy_connect(dev, phy_id_fmt, &stmmac_adjust_link,
856 interface);
857 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700858
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300859 if (IS_ERR_OR_NULL(phydev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100860 netdev_err(priv->dev, "Could not attach to PHY\n");
Alexey Brodkindfc50fc2015-09-09 18:01:08 +0300861 if (!phydev)
862 return -ENODEV;
863
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700864 return PTR_ERR(phydev);
865 }
866
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000867 /* Stop Advertising 1000BASE Capability if interface is not GMII */
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000868 if ((interface == PHY_INTERFACE_MODE_MII) ||
Srinivas Kandagatla9cbadf02014-01-16 10:51:43 +0000869 (interface == PHY_INTERFACE_MODE_RMII) ||
Pavel Macheka77e4ac2014-08-25 13:31:16 +0200870 (max_speed < 1000 && max_speed > 0))
Srinivas Kandagatlac5b9b4e2011-11-16 21:57:59 +0000871 phydev->advertising &= ~(SUPPORTED_1000baseT_Half |
872 SUPPORTED_1000baseT_Full);
Srinivas Kandagatla79ee1dc2011-10-18 00:01:18 +0000873
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700874 /*
875 * Broken HW is sometimes missing the pull-up resistor on the
876 * MDIO line, which results in reads to non-existent devices returning
877 * 0 rather than 0xffff. Catch this here and treat 0 as a non-existent
878 * device as well.
879 * Note: phydev->phy_id is the result of reading the UID PHY registers.
880 */
Mathieu Olivari27732382015-05-27 11:02:48 -0700881 if (!priv->plat->phy_node && phydev->phy_id == 0) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700882 phy_disconnect(phydev);
883 return -ENODEV;
884 }
Giuseppe Cavallaro8e99fc52016-02-29 14:27:39 +0100885
Florian Fainellic51e4242016-11-13 17:50:35 -0800886 /* stmmac_adjust_link will change this to PHY_IGNORE_INTERRUPT to avoid
887 * subsequent PHY polling, make sure we force a link transition if
888 * we have a UP/DOWN/UP transition
889 */
890 if (phydev->is_pseudo_fixed_link)
891 phydev->irq = PHY_POLL;
892
LABBE Corentin38ddc592016-11-16 20:09:39 +0100893 netdev_dbg(priv->dev,
894 "stmmac_init_phy: attached to PHY (UID 0x%x) Link = %d\n",
895 phydev->phy_id, phydev->link);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700896
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -0700897 return 0;
898}
899
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000900static void stmmac_display_rings(struct stmmac_priv *priv)
901{
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200902 void *head_rx, *head_tx;
903
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000904 if (priv->extend_desc) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200905 head_rx = (void *)priv->dma_erx;
906 head_tx = (void *)priv->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000907 } else {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200908 head_rx = (void *)priv->dma_rx;
909 head_tx = (void *)priv->dma_tx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000910 }
Alexandre TORGUEd0225e72016-04-01 11:37:26 +0200911
912 /* Display Rx ring */
913 priv->hw->desc->display_ring(head_rx, DMA_RX_SIZE, true);
914 /* Display Tx ring */
915 priv->hw->desc->display_ring(head_tx, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000916}
917
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000918static int stmmac_set_bfsize(int mtu, int bufsize)
919{
920 int ret = bufsize;
921
922 if (mtu >= BUF_SIZE_4KiB)
923 ret = BUF_SIZE_8KiB;
924 else if (mtu >= BUF_SIZE_2KiB)
925 ret = BUF_SIZE_4KiB;
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100926 else if (mtu > DEFAULT_BUFSIZE)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000927 ret = BUF_SIZE_2KiB;
928 else
Giuseppe CAVALLAROd9167012014-03-10 13:40:32 +0100929 ret = DEFAULT_BUFSIZE;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +0000930
931 return ret;
932}
933
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000934/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100935 * stmmac_clear_descriptors - clear descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +0000936 * @priv: driver private structure
937 * Description: this function is called to clear the tx and rx descriptors
938 * in case of both basic and extended descriptors are used.
939 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000940static void stmmac_clear_descriptors(struct stmmac_priv *priv)
941{
942 int i;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000943
944 /* Clear the Rx/Tx descriptors */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100945 for (i = 0; i < DMA_RX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000946 if (priv->extend_desc)
947 priv->hw->desc->init_rx_desc(&priv->dma_erx[i].basic,
948 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100949 (i == DMA_RX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000950 else
951 priv->hw->desc->init_rx_desc(&priv->dma_rx[i],
952 priv->use_riwt, priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100953 (i == DMA_RX_SIZE - 1));
954 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000955 if (priv->extend_desc)
956 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
957 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100958 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000959 else
960 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
961 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +0100962 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000963}
964
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +0100965/**
966 * stmmac_init_rx_buffers - init the RX descriptor buffer.
967 * @priv: driver private structure
968 * @p: descriptor pointer
969 * @i: descriptor index
970 * @flags: gfp flag.
971 * Description: this function is called to allocate a receive buffer, perform
972 * the DMA mapping and init the descriptor.
973 */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000974static int stmmac_init_rx_buffers(struct stmmac_priv *priv, struct dma_desc *p,
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +0100975 int i, gfp_t flags)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000976{
977 struct sk_buff *skb;
978
Vineet Gupta4ec49a32015-05-20 12:04:40 +0530979 skb = __netdev_alloc_skb_ip_align(priv->dev, priv->dma_buf_sz, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200980 if (!skb) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100981 netdev_err(priv->dev,
982 "%s: Rx init fails; skb is NULL\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200983 return -ENOMEM;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000984 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000985 priv->rx_skbuff[i] = skb;
986 priv->rx_skbuff_dma[i] = dma_map_single(priv->device, skb->data,
987 priv->dma_buf_sz,
988 DMA_FROM_DEVICE);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200989 if (dma_mapping_error(priv->device, priv->rx_skbuff_dma[i])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +0100990 netdev_err(priv->dev, "%s: DMA mapping error\n", __func__);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +0200991 dev_kfree_skb_any(skb);
992 return -EINVAL;
993 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000994
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200995 if (priv->synopsys_id >= DWMAC_CORE_4_00)
Michael Weiserf8be0d72016-11-14 18:58:05 +0100996 p->des0 = cpu_to_le32(priv->rx_skbuff_dma[i]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +0200997 else
Michael Weiserf8be0d72016-11-14 18:58:05 +0100998 p->des2 = cpu_to_le32(priv->rx_skbuff_dma[i]);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +0000999
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001000 if ((priv->hw->mode->init_desc3) &&
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001001 (priv->dma_buf_sz == BUF_SIZE_16KiB))
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001002 priv->hw->mode->init_desc3(p);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001003
1004 return 0;
1005}
1006
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001007static void stmmac_free_rx_buffers(struct stmmac_priv *priv, int i)
1008{
1009 if (priv->rx_skbuff[i]) {
1010 dma_unmap_single(priv->device, priv->rx_skbuff_dma[i],
1011 priv->dma_buf_sz, DMA_FROM_DEVICE);
1012 dev_kfree_skb_any(priv->rx_skbuff[i]);
1013 }
1014 priv->rx_skbuff[i] = NULL;
1015}
1016
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001017/**
1018 * init_dma_desc_rings - init the RX/TX descriptor rings
1019 * @dev: net device structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001020 * @flags: gfp flag.
1021 * Description: this function initializes the DMA RX/TX descriptors
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001022 * and allocates the socket buffers. It suppors the chained and ring
1023 * modes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001024 */
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001025static int init_dma_desc_rings(struct net_device *dev, gfp_t flags)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001026{
1027 int i;
1028 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001029 unsigned int bfsize = 0;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001030 int ret = -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001031
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001032 if (priv->hw->mode->set_16kib_bfsize)
1033 bfsize = priv->hw->mode->set_16kib_bfsize(dev->mtu);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001034
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001035 if (bfsize < BUF_SIZE_16KiB)
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001036 bfsize = stmmac_set_bfsize(dev->mtu, priv->dma_buf_sz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001037
Vince Bridgers2618abb2014-01-20 05:39:01 -06001038 priv->dma_buf_sz = bfsize;
1039
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001040 if (netif_msg_probe(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001041 netdev_dbg(priv->dev, "(%s) dma_rx_phy=0x%08x dma_tx_phy=0x%08x\n",
1042 __func__, (u32)priv->dma_rx_phy,
1043 (u32)priv->dma_tx_phy);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001044
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001045 /* RX INITIALIZATION */
LABBE Corentin38ddc592016-11-16 20:09:39 +01001046 netdev_dbg(priv->dev, "SKB addresses:\nskb\t\tskb data\tdma data\n");
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001047 }
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001048 for (i = 0; i < DMA_RX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001049 struct dma_desc *p;
1050 if (priv->extend_desc)
1051 p = &((priv->dma_erx + i)->basic);
1052 else
1053 p = priv->dma_rx + i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001054
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001055 ret = stmmac_init_rx_buffers(priv, p, i, flags);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001056 if (ret)
1057 goto err_init_rx_buffers;
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001058
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001059 if (netif_msg_probe(priv))
LABBE Corentin38ddc592016-11-16 20:09:39 +01001060 netdev_dbg(priv->dev, "[%p]\t[%p]\t[%x]\n",
1061 priv->rx_skbuff[i],
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001062 priv->rx_skbuff[i]->data,
1063 (unsigned int)priv->rx_skbuff_dma[i]);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001064 }
1065 priv->cur_rx = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001066 priv->dirty_rx = (unsigned int)(i - DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001067 buf_sz = bfsize;
1068
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001069 /* Setup the chained descriptor addresses */
1070 if (priv->mode == STMMAC_CHAIN_MODE) {
1071 if (priv->extend_desc) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001072 priv->hw->mode->init(priv->dma_erx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001073 DMA_RX_SIZE, 1);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001074 priv->hw->mode->init(priv->dma_etx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001075 DMA_TX_SIZE, 1);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001076 } else {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001077 priv->hw->mode->init(priv->dma_rx, priv->dma_rx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001078 DMA_RX_SIZE, 0);
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01001079 priv->hw->mode->init(priv->dma_tx, priv->dma_tx_phy,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001080 DMA_TX_SIZE, 0);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001081 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001082 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00001083
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001084 /* TX INITIALIZATION */
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001085 for (i = 0; i < DMA_TX_SIZE; i++) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001086 struct dma_desc *p;
1087 if (priv->extend_desc)
1088 p = &((priv->dma_etx + i)->basic);
1089 else
1090 p = priv->dma_tx + i;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001091
1092 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1093 p->des0 = 0;
1094 p->des1 = 0;
1095 p->des2 = 0;
1096 p->des3 = 0;
1097 } else {
1098 p->des2 = 0;
1099 }
1100
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001101 priv->tx_skbuff_dma[i].buf = 0;
1102 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001103 priv->tx_skbuff_dma[i].len = 0;
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001104 priv->tx_skbuff_dma[i].last_segment = false;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001105 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001106 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001107
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001108 priv->dirty_tx = 0;
1109 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001110 netdev_reset_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001111
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001112 stmmac_clear_descriptors(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001113
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001114 if (netif_msg_hw(priv))
1115 stmmac_display_rings(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001116
1117 return 0;
1118err_init_rx_buffers:
1119 while (--i >= 0)
1120 stmmac_free_rx_buffers(priv, i);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001121 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001122}
1123
1124static void dma_free_rx_skbufs(struct stmmac_priv *priv)
1125{
1126 int i;
1127
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001128 for (i = 0; i < DMA_RX_SIZE; i++)
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001129 stmmac_free_rx_buffers(priv, i);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001130}
1131
1132static void dma_free_tx_skbufs(struct stmmac_priv *priv)
1133{
1134 int i;
1135
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001136 for (i = 0; i < DMA_TX_SIZE; i++) {
damuzi00075e43642014-01-17 23:47:59 +08001137 struct dma_desc *p;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001138
damuzi00075e43642014-01-17 23:47:59 +08001139 if (priv->extend_desc)
1140 p = &((priv->dma_etx + i)->basic);
1141 else
1142 p = priv->dma_tx + i;
1143
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001144 if (priv->tx_skbuff_dma[i].buf) {
1145 if (priv->tx_skbuff_dma[i].map_as_page)
1146 dma_unmap_page(priv->device,
1147 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001148 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001149 DMA_TO_DEVICE);
1150 else
1151 dma_unmap_single(priv->device,
1152 priv->tx_skbuff_dma[i].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001153 priv->tx_skbuff_dma[i].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001154 DMA_TO_DEVICE);
damuzi00075e43642014-01-17 23:47:59 +08001155 }
1156
1157 if (priv->tx_skbuff[i] != NULL) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001158 dev_kfree_skb_any(priv->tx_skbuff[i]);
1159 priv->tx_skbuff[i] = NULL;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001160 priv->tx_skbuff_dma[i].buf = 0;
1161 priv->tx_skbuff_dma[i].map_as_page = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001162 }
1163 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001164}
1165
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001166/**
1167 * alloc_dma_desc_resources - alloc TX/RX resources.
1168 * @priv: private structure
1169 * Description: according to which descriptor can be used (extend or basic)
1170 * this function allocates the resources for TX and RX paths. In case of
1171 * reception, for example, it pre-allocated the RX socket buffer in order to
1172 * allow zero-copy mechanism.
1173 */
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001174static int alloc_dma_desc_resources(struct stmmac_priv *priv)
1175{
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001176 int ret = -ENOMEM;
1177
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001178 priv->rx_skbuff_dma = kmalloc_array(DMA_RX_SIZE, sizeof(dma_addr_t),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001179 GFP_KERNEL);
1180 if (!priv->rx_skbuff_dma)
1181 return -ENOMEM;
1182
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001183 priv->rx_skbuff = kmalloc_array(DMA_RX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001184 GFP_KERNEL);
1185 if (!priv->rx_skbuff)
1186 goto err_rx_skbuff;
1187
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001188 priv->tx_skbuff_dma = kmalloc_array(DMA_TX_SIZE,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001189 sizeof(*priv->tx_skbuff_dma),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001190 GFP_KERNEL);
1191 if (!priv->tx_skbuff_dma)
1192 goto err_tx_skbuff_dma;
1193
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001194 priv->tx_skbuff = kmalloc_array(DMA_TX_SIZE, sizeof(struct sk_buff *),
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001195 GFP_KERNEL);
1196 if (!priv->tx_skbuff)
1197 goto err_tx_skbuff;
1198
1199 if (priv->extend_desc) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001200 priv->dma_erx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001201 sizeof(struct
1202 dma_extended_desc),
1203 &priv->dma_rx_phy,
1204 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001205 if (!priv->dma_erx)
1206 goto err_dma;
1207
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001208 priv->dma_etx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001209 sizeof(struct
1210 dma_extended_desc),
1211 &priv->dma_tx_phy,
1212 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001213 if (!priv->dma_etx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001214 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001215 sizeof(struct dma_extended_desc),
1216 priv->dma_erx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001217 goto err_dma;
1218 }
1219 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001220 priv->dma_rx = dma_zalloc_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001221 sizeof(struct dma_desc),
1222 &priv->dma_rx_phy,
1223 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001224 if (!priv->dma_rx)
1225 goto err_dma;
1226
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001227 priv->dma_tx = dma_zalloc_coherent(priv->device, DMA_TX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001228 sizeof(struct dma_desc),
1229 &priv->dma_tx_phy,
1230 GFP_KERNEL);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001231 if (!priv->dma_tx) {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001232 dma_free_coherent(priv->device, DMA_RX_SIZE *
Alexey Brodkinf1590672015-06-24 11:47:41 +03001233 sizeof(struct dma_desc),
1234 priv->dma_rx, priv->dma_rx_phy);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001235 goto err_dma;
1236 }
1237 }
1238
1239 return 0;
1240
1241err_dma:
1242 kfree(priv->tx_skbuff);
1243err_tx_skbuff:
1244 kfree(priv->tx_skbuff_dma);
1245err_tx_skbuff_dma:
1246 kfree(priv->rx_skbuff);
1247err_rx_skbuff:
1248 kfree(priv->rx_skbuff_dma);
1249 return ret;
1250}
1251
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001252static void free_dma_desc_resources(struct stmmac_priv *priv)
1253{
1254 /* Release the DMA TX/RX socket buffers */
1255 dma_free_rx_skbufs(priv);
1256 dma_free_tx_skbufs(priv);
1257
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001258 /* Free DMA regions of consistent memory previously allocated */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001259 if (!priv->extend_desc) {
1260 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001261 DMA_TX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001262 priv->dma_tx, priv->dma_tx_phy);
1263 dma_free_coherent(priv->device,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001264 DMA_RX_SIZE * sizeof(struct dma_desc),
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001265 priv->dma_rx, priv->dma_rx_phy);
1266 } else {
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001267 dma_free_coherent(priv->device, DMA_TX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001268 sizeof(struct dma_extended_desc),
1269 priv->dma_etx, priv->dma_tx_phy);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001270 dma_free_coherent(priv->device, DMA_RX_SIZE *
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001271 sizeof(struct dma_extended_desc),
1272 priv->dma_erx, priv->dma_rx_phy);
1273 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001274 kfree(priv->rx_skbuff_dma);
1275 kfree(priv->rx_skbuff);
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001276 kfree(priv->tx_skbuff_dma);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001277 kfree(priv->tx_skbuff);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001278}
1279
1280/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001281 * stmmac_dma_operation_mode - HW DMA operation mode
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001282 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001283 * Description: it is used for configuring the DMA operation mode register in
1284 * order to program the tx/rx DMA thresholds or Store-And-Forward mode.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001285 */
1286static void stmmac_dma_operation_mode(struct stmmac_priv *priv)
1287{
Vince Bridgersf88203a2015-04-15 11:17:42 -05001288 int rxfifosz = priv->plat->rx_fifo_size;
1289
Sonic Zhange2a240c2013-08-28 18:55:39 +08001290 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001291 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc, rxfifosz);
Sonic Zhange2a240c2013-08-28 18:55:39 +08001292 else if (priv->plat->force_sf_dma_mode || priv->plat->tx_coe) {
Srinivas Kandagatla61b80132011-07-17 20:54:09 +00001293 /*
1294 * In case of GMAC, SF mode can be enabled
1295 * to perform the TX COE in HW. This depends on:
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001296 * 1) TX COE if actually supported
1297 * 2) There is no bugged Jumbo frame support
1298 * that needs to not insert csum in the TDES.
1299 */
Vince Bridgersf88203a2015-04-15 11:17:42 -05001300 priv->hw->dma->dma_mode(priv->ioaddr, SF_DMA_MODE, SF_DMA_MODE,
1301 rxfifosz);
Sonic Zhangb2dec112015-01-30 13:49:32 +08001302 priv->xstats.threshold = SF_DMA_MODE;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00001303 } else
Vince Bridgersf88203a2015-04-15 11:17:42 -05001304 priv->hw->dma->dma_mode(priv->ioaddr, tc, SF_DMA_MODE,
1305 rxfifosz);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001306}
1307
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001308/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001309 * stmmac_tx_clean - to manage the transmission completion
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001310 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001311 * Description: it reclaims the transmit resources after transmission completes.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001312 */
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001313static void stmmac_tx_clean(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001314{
Beniamino Galvani38979572015-01-21 19:07:27 +01001315 unsigned int bytes_compl = 0, pkts_compl = 0;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001316 unsigned int entry = priv->dirty_tx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001317
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001318 spin_lock(&priv->tx_lock);
1319
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001320 priv->xstats.tx_clean++;
1321
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001322 while (entry != priv->cur_tx) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001323 struct sk_buff *skb = priv->tx_skbuff[entry];
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001324 struct dma_desc *p;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001325 int status;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001326
1327 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001328 p = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001329 else
1330 p = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001331
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001332 status = priv->hw->desc->tx_status(&priv->dev->stats,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001333 &priv->xstats, p,
1334 priv->ioaddr);
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001335 /* Check if the descriptor is owned by the DMA */
1336 if (unlikely(status & tx_dma_own))
1337 break;
1338
1339 /* Just consider the last segment and ...*/
1340 if (likely(!(status & tx_not_ls))) {
1341 /* ... verify the status error condition */
1342 if (unlikely(status & tx_err)) {
1343 priv->dev->stats.tx_errors++;
1344 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001345 priv->dev->stats.tx_packets++;
1346 priv->xstats.tx_pkt_n++;
Fabrice Gasnierc363b652016-02-29 14:27:36 +01001347 }
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00001348 stmmac_get_tx_hwtstamp(priv, entry, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001349 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001350
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001351 if (likely(priv->tx_skbuff_dma[entry].buf)) {
1352 if (priv->tx_skbuff_dma[entry].map_as_page)
1353 dma_unmap_page(priv->device,
1354 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001355 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001356 DMA_TO_DEVICE);
1357 else
1358 dma_unmap_single(priv->device,
1359 priv->tx_skbuff_dma[entry].buf,
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01001360 priv->tx_skbuff_dma[entry].len,
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001361 DMA_TO_DEVICE);
1362 priv->tx_skbuff_dma[entry].buf = 0;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001363 priv->tx_skbuff_dma[entry].len = 0;
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02001364 priv->tx_skbuff_dma[entry].map_as_page = false;
Rayagond Kokatanurcf32dee2013-03-26 04:43:09 +00001365 }
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001366
1367 if (priv->hw->mode->clean_desc3)
1368 priv->hw->mode->clean_desc3(priv, p);
1369
Giuseppe Cavallaro2a6d8e12016-02-29 14:27:32 +01001370 priv->tx_skbuff_dma[entry].last_segment = false;
Giuseppe Cavallaro96951362016-02-29 14:27:33 +01001371 priv->tx_skbuff_dma[entry].is_jumbo = false;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001372
1373 if (likely(skb != NULL)) {
Beniamino Galvani38979572015-01-21 19:07:27 +01001374 pkts_compl++;
1375 bytes_compl += skb->len;
Eric W. Biederman7c565c32014-03-15 18:11:09 -07001376 dev_consume_skb_any(skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001377 priv->tx_skbuff[entry] = NULL;
1378 }
1379
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00001380 priv->hw->desc->release_tx_desc(p, priv->mode);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001381
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001382 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001383 }
Giuseppe Cavallarofbc80822016-02-29 14:27:37 +01001384 priv->dirty_tx = entry;
Beniamino Galvani38979572015-01-21 19:07:27 +01001385
1386 netdev_completed_queue(priv->dev, pkts_compl, bytes_compl);
1387
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001388 if (unlikely(netif_queue_stopped(priv->dev) &&
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001389 stmmac_tx_avail(priv) > STMMAC_TX_THRESH)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001390 netif_tx_lock(priv->dev);
1391 if (netif_queue_stopped(priv->dev) &&
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001392 stmmac_tx_avail(priv) > STMMAC_TX_THRESH) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02001393 if (netif_msg_tx_done(priv))
LABBE Corentin38ddc592016-11-16 20:09:39 +01001394 netdev_dbg(priv->dev, "%s: restart transmit\n",
1395 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001396 netif_wake_queue(priv->dev);
1397 }
1398 netif_tx_unlock(priv->dev);
1399 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001400
1401 if ((priv->eee_enabled) && (!priv->tx_path_in_lpi_mode)) {
1402 stmmac_enable_eee_mode(priv);
Giuseppe CAVALLAROf5351ef2013-06-18 07:03:23 +02001403 mod_timer(&priv->eee_ctrl_timer, STMMAC_LPI_T(eee_timer));
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001404 }
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00001405 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001406}
1407
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001408static inline void stmmac_enable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001409{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001410 priv->hw->dma->enable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001411}
1412
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001413static inline void stmmac_disable_dma_irq(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001414{
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00001415 priv->hw->dma->disable_dma_irq(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001416}
1417
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001418/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001419 * stmmac_tx_err - to manage the tx error
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001420 * @priv: driver private structure
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001421 * Description: it cleans the descriptors and restarts the transmission
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001422 * in case of transmission errors.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001423 */
1424static void stmmac_tx_err(struct stmmac_priv *priv)
1425{
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001426 int i;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001427 netif_stop_queue(priv->dev);
1428
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001429 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001430 dma_free_tx_skbufs(priv);
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001431 for (i = 0; i < DMA_TX_SIZE; i++)
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001432 if (priv->extend_desc)
1433 priv->hw->desc->init_tx_desc(&priv->dma_etx[i].basic,
1434 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001435 (i == DMA_TX_SIZE - 1));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001436 else
1437 priv->hw->desc->init_tx_desc(&priv->dma_tx[i],
1438 priv->mode,
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01001439 (i == DMA_TX_SIZE - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001440 priv->dirty_tx = 0;
1441 priv->cur_tx = 0;
Beniamino Galvani38979572015-01-21 19:07:27 +01001442 netdev_reset_queue(priv->dev);
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001443 priv->hw->dma->start_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001444
1445 priv->dev->stats.tx_errors++;
1446 netif_wake_queue(priv->dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001447}
1448
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001449/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001450 * stmmac_dma_interrupt - DMA ISR
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001451 * @priv: driver private structure
1452 * Description: this is the DMA ISR. It is called by the main ISR.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001453 * It calls the dwmac dma routine and schedule poll method in case of some
1454 * work can be done.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001455 */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001456static void stmmac_dma_interrupt(struct stmmac_priv *priv)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001457{
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001458 int status;
Vince Bridgersf88203a2015-04-15 11:17:42 -05001459 int rxfifosz = priv->plat->rx_fifo_size;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001460
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001461 status = priv->hw->dma->dma_interrupt(priv->ioaddr, &priv->xstats);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001462 if (likely((status & handle_rx)) || (status & handle_tx)) {
1463 if (likely(napi_schedule_prep(&priv->napi))) {
1464 stmmac_disable_dma_irq(priv);
1465 __napi_schedule(&priv->napi);
1466 }
1467 }
1468 if (unlikely(status & tx_hard_error_bump_tc)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001469 /* Try to bump up the dma threshold on this failure */
Sonic Zhangb2dec112015-01-30 13:49:32 +08001470 if (unlikely(priv->xstats.threshold != SF_DMA_MODE) &&
1471 (tc <= 256)) {
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001472 tc += 64;
Sonic Zhangc405abe2015-01-22 14:55:56 +08001473 if (priv->plat->force_thresh_dma_mode)
Vince Bridgersf88203a2015-04-15 11:17:42 -05001474 priv->hw->dma->dma_mode(priv->ioaddr, tc, tc,
1475 rxfifosz);
Sonic Zhangc405abe2015-01-22 14:55:56 +08001476 else
1477 priv->hw->dma->dma_mode(priv->ioaddr, tc,
Vince Bridgersf88203a2015-04-15 11:17:42 -05001478 SF_DMA_MODE, rxfifosz);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001479 priv->xstats.threshold = tc;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001480 }
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00001481 } else if (unlikely(status == tx_hard_error))
1482 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001483}
1484
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001485/**
1486 * stmmac_mmc_setup: setup the Mac Management Counters (MMC)
1487 * @priv: driver private structure
1488 * Description: this masks the MMC irq, in fact, the counters are managed in SW.
1489 */
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001490static void stmmac_mmc_setup(struct stmmac_priv *priv)
1491{
1492 unsigned int mode = MMC_CNTRL_RESET_ON_READ | MMC_CNTRL_COUNTER_RESET |
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001493 MMC_CNTRL_PRESET | MMC_CNTRL_FULL_HALF_PRESET;
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001494
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001495 if (priv->synopsys_id >= DWMAC_CORE_4_00)
1496 priv->mmcaddr = priv->ioaddr + MMC_GMAC4_OFFSET;
1497 else
1498 priv->mmcaddr = priv->ioaddr + MMC_GMAC3_X_OFFSET;
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001499
1500 dwmac_mmc_intr_all_mask(priv->mmcaddr);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001501
1502 if (priv->dma_cap.rmon) {
Alexandre TORGUE36ff7c12016-04-01 11:37:32 +02001503 dwmac_mmc_ctrl(priv->mmcaddr, mode);
Giuseppe CAVALLARO4f795b22011-11-18 05:00:20 +00001504 memset(&priv->mmc, 0, sizeof(struct stmmac_counters));
1505 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01001506 netdev_info(priv->dev, "No MAC Management Counters available\n");
Giuseppe CAVALLARO1c901a42011-09-01 21:51:38 +00001507}
1508
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001509/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001510 * stmmac_selec_desc_mode - to select among: normal/alternate/extend descriptors
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001511 * @priv: driver private structure
1512 * Description: select the Enhanced/Alternate or Normal descriptors.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001513 * In case of Enhanced/Alternate, it checks if the extended descriptors are
1514 * supported by the HW capability register.
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00001515 */
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001516static void stmmac_selec_desc_mode(struct stmmac_priv *priv)
1517{
1518 if (priv->plat->enh_desc) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001519 dev_info(priv->device, "Enhanced/Alternate descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001520
1521 /* GMAC older than 3.50 has no extended descriptors */
1522 if (priv->synopsys_id >= DWMAC_CORE_3_50) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001523 dev_info(priv->device, "Enabled extended descriptors\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001524 priv->extend_desc = 1;
1525 } else
LABBE Corentin38ddc592016-11-16 20:09:39 +01001526 dev_warn(priv->device, "Extended descriptors not supported\n");
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001527
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001528 priv->hw->desc = &enh_desc_ops;
1529 } else {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001530 dev_info(priv->device, "Normal descriptors\n");
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001531 priv->hw->desc = &ndesc_ops;
1532 }
1533}
1534
1535/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001536 * stmmac_get_hw_features - get MAC capabilities from the HW cap. register.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001537 * @priv: driver private structure
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001538 * Description:
1539 * new GMAC chip generations have a new register to indicate the
1540 * presence of the optional feature/functions.
1541 * This can be also used to override the value passed through the
1542 * platform and necessary for old MAC10/100 and GMAC chips.
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001543 */
1544static int stmmac_get_hw_features(struct stmmac_priv *priv)
1545{
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001546 u32 ret = 0;
Giuseppe CAVALLARO3c20f722011-10-26 19:43:09 +00001547
Giuseppe CAVALLARO5e6efe82011-10-26 19:43:07 +00001548 if (priv->hw->dma->get_hw_feature) {
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001549 priv->hw->dma->get_hw_feature(priv->ioaddr,
1550 &priv->dma_cap);
1551 ret = 1;
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00001552 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001553
Alexandre TORGUEf10a6a32016-04-01 11:37:25 +02001554 return ret;
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00001555}
1556
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001557/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001558 * stmmac_check_ether_addr - check if the MAC addr is valid
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001559 * @priv: driver private structure
1560 * Description:
1561 * it is to verify if the MAC address is valid, in case of failures it
1562 * generates a random MAC address
1563 */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001564static void stmmac_check_ether_addr(struct stmmac_priv *priv)
1565{
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001566 if (!is_valid_ether_addr(priv->dev->dev_addr)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001567 priv->hw->mac->get_umac_addr(priv->hw,
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001568 priv->dev->dev_addr, 0);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001569 if (!is_valid_ether_addr(priv->dev->dev_addr))
Danny Kukawkaf2cedb62012-02-15 06:45:39 +00001570 eth_hw_addr_random(priv->dev);
LABBE Corentin38ddc592016-11-16 20:09:39 +01001571 netdev_info(priv->dev, "device MAC address %pM\n",
1572 priv->dev->dev_addr);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001573 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001574}
1575
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001576/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001577 * stmmac_init_dma_engine - DMA init.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001578 * @priv: driver private structure
1579 * Description:
1580 * It inits the DMA invoking the specific MAC/GMAC callback.
1581 * Some DMA parameters can be passed from the platform;
1582 * in case of these are not passed a default is kept for the MAC or GMAC.
1583 */
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001584static int stmmac_init_dma_engine(struct stmmac_priv *priv)
1585{
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001586 int pbl = DEFAULT_DMA_PBL, fixed_burst = 0, aal = 0;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001587 int mixed_burst = 0;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001588 int atds = 0;
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001589 int ret = 0;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001590
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001591 if (priv->plat->dma_cfg) {
1592 pbl = priv->plat->dma_cfg->pbl;
1593 fixed_burst = priv->plat->dma_cfg->fixed_burst;
Giuseppe CAVALLAROb9cde0a2012-05-13 22:18:42 +00001594 mixed_burst = priv->plat->dma_cfg->mixed_burst;
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001595 aal = priv->plat->dma_cfg->aal;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001596 }
1597
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00001598 if (priv->extend_desc && (priv->mode == STMMAC_RING_MODE))
1599 atds = 1;
1600
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001601 ret = priv->hw->dma->reset(priv->ioaddr);
1602 if (ret) {
1603 dev_err(priv->device, "Failed to reset the dma\n");
1604 return ret;
1605 }
1606
1607 priv->hw->dma->init(priv->ioaddr, pbl, fixed_burst, mixed_burst,
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001608 aal, priv->dma_tx_phy, priv->dma_rx_phy, atds);
1609
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001610 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
1611 priv->rx_tail_addr = priv->dma_rx_phy +
1612 (DMA_RX_SIZE * sizeof(struct dma_desc));
1613 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr, priv->rx_tail_addr,
1614 STMMAC_CHAN0);
1615
1616 priv->tx_tail_addr = priv->dma_tx_phy +
1617 (DMA_TX_SIZE * sizeof(struct dma_desc));
1618 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
1619 STMMAC_CHAN0);
1620 }
1621
1622 if (priv->plat->axi && priv->hw->dma->axi)
Giuseppe Cavallaroafea0362016-02-29 14:27:28 +01001623 priv->hw->dma->axi(priv->ioaddr, priv->plat->axi);
1624
Giuseppe Cavallaro495db272016-02-29 14:27:27 +01001625 return ret;
Giuseppe CAVALLARO0f1f88a2012-04-18 19:48:21 +00001626}
1627
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001628/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001629 * stmmac_tx_timer - mitigation sw timer for tx.
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001630 * @data: data pointer
1631 * Description:
1632 * This is the timer handler to directly invoke the stmmac_tx_clean.
1633 */
1634static void stmmac_tx_timer(unsigned long data)
1635{
1636 struct stmmac_priv *priv = (struct stmmac_priv *)data;
1637
1638 stmmac_tx_clean(priv);
1639}
1640
1641/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001642 * stmmac_init_tx_coalesce - init tx mitigation options.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00001643 * @priv: driver private structure
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001644 * Description:
1645 * This inits the transmit coalesce parameters: i.e. timer rate,
1646 * timer handler and default threshold used for enabling the
1647 * interrupt on completion bit.
1648 */
1649static void stmmac_init_tx_coalesce(struct stmmac_priv *priv)
1650{
1651 priv->tx_coal_frames = STMMAC_TX_FRAMES;
1652 priv->tx_coal_timer = STMMAC_COAL_TX_TIMER;
1653 init_timer(&priv->txtimer);
1654 priv->txtimer.expires = STMMAC_COAL_TIMER(priv->tx_coal_timer);
1655 priv->txtimer.data = (unsigned long)priv;
1656 priv->txtimer.function = stmmac_tx_timer;
1657 add_timer(&priv->txtimer);
1658}
1659
1660/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001661 * stmmac_hw_setup - setup mac in a usable state.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001662 * @dev : pointer to the device structure.
1663 * Description:
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01001664 * this is the main function to setup the HW in a usable state because the
1665 * dma engine is reset, the core registers are configured (e.g. AXI,
1666 * Checksum features, timers). The DMA is ready to start receiving and
1667 * transmitting.
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001668 * Return value:
1669 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1670 * file on failure.
1671 */
Huacai Chenfe1319292014-12-19 22:38:18 +08001672static int stmmac_hw_setup(struct net_device *dev, bool init_ptp)
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001673{
1674 struct stmmac_priv *priv = netdev_priv(dev);
1675 int ret;
1676
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001677 /* DMA initialization and SW reset */
1678 ret = stmmac_init_dma_engine(priv);
1679 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001680 netdev_err(priv->dev, "%s: DMA engine initialization failed\n",
1681 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001682 return ret;
1683 }
1684
1685 /* Copy the MAC addr into the HW */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001686 priv->hw->mac->set_umac_addr(priv->hw, dev->dev_addr, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001687
1688 /* If required, perform hw setup of the bus. */
1689 if (priv->plat->bus_setup)
1690 priv->plat->bus_setup(priv->ioaddr);
1691
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02001692 /* PS and related bits will be programmed according to the speed */
1693 if (priv->hw->pcs) {
1694 int speed = priv->plat->mac_port_sel_speed;
1695
1696 if ((speed == SPEED_10) || (speed == SPEED_100) ||
1697 (speed == SPEED_1000)) {
1698 priv->hw->ps = speed;
1699 } else {
1700 dev_warn(priv->device, "invalid port speed\n");
1701 priv->hw->ps = 0;
1702 }
1703 }
1704
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001705 /* Initialize the MAC Core */
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001706 priv->hw->mac->core_init(priv->hw, dev->mtu);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001707
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001708 ret = priv->hw->mac->rx_ipc(priv->hw);
1709 if (!ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001710 netdev_warn(priv->dev, "RX IPC Checksum Offload disabled\n");
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001711 priv->plat->rx_coe = STMMAC_RX_COE_NONE;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02001712 priv->hw->rx_csum = 0;
Giuseppe CAVALLARO978aded2014-08-25 14:56:18 +02001713 }
1714
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001715 /* Enable the MAC Rx/Tx */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001716 if (priv->synopsys_id >= DWMAC_CORE_4_00)
1717 stmmac_dwmac4_set_mac(priv->ioaddr, true);
1718 else
1719 stmmac_set_mac(priv->ioaddr, true);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001720
1721 /* Set the HW DMA mode and the COE */
1722 stmmac_dma_operation_mode(priv);
1723
1724 stmmac_mmc_setup(priv);
1725
Huacai Chenfe1319292014-12-19 22:38:18 +08001726 if (init_ptp) {
1727 ret = stmmac_init_ptp(priv);
Giuseppe CAVALLARO70866052016-10-12 15:42:04 +02001728 if (ret)
Giuseppe CAVALLAROc30a70d2016-10-19 09:06:41 +02001729 netdev_warn(priv->dev, "fail to init PTP.\n");
Huacai Chenfe1319292014-12-19 22:38:18 +08001730 }
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001731
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001732#ifdef CONFIG_DEBUG_FS
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001733 ret = stmmac_init_fs(dev);
1734 if (ret < 0)
LABBE Corentin38ddc592016-11-16 20:09:39 +01001735 netdev_warn(priv->dev, "%s: failed debugFS registration\n",
1736 __func__);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001737#endif
1738 /* Start the ball rolling... */
LABBE Corentin38ddc592016-11-16 20:09:39 +01001739 netdev_dbg(priv->dev, "DMA RX/TX processes started...\n");
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001740 priv->hw->dma->start_tx(priv->ioaddr);
1741 priv->hw->dma->start_rx(priv->ioaddr);
1742
1743 /* Dump DMA/MAC registers */
1744 if (netif_msg_hw(priv)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05001745 priv->hw->mac->dump_regs(priv->hw);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001746 priv->hw->dma->dump_regs(priv->ioaddr);
1747 }
1748 priv->tx_lpi_timer = STMMAC_DEFAULT_TWT_LS;
1749
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001750 if ((priv->use_riwt) && (priv->hw->dma->rx_watchdog)) {
1751 priv->rx_riwt = MAX_DMA_RIWT;
1752 priv->hw->dma->rx_watchdog(priv->ioaddr, MAX_DMA_RIWT);
1753 }
1754
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02001755 if (priv->hw->pcs && priv->hw->mac->pcs_ctrl_ane)
Giuseppe CAVALLARO02e57b92016-06-24 15:16:26 +02001756 priv->hw->mac->pcs_ctrl_ane(priv->hw, 1, priv->hw->ps, 0);
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001757
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001758 /* set TX ring length */
1759 if (priv->hw->dma->set_tx_ring_len)
1760 priv->hw->dma->set_tx_ring_len(priv->ioaddr,
1761 (DMA_TX_SIZE - 1));
1762 /* set RX ring length */
1763 if (priv->hw->dma->set_rx_ring_len)
1764 priv->hw->dma->set_rx_ring_len(priv->ioaddr,
1765 (DMA_RX_SIZE - 1));
1766 /* Enable TSO */
1767 if (priv->tso)
1768 priv->hw->dma->enable_tso(priv->ioaddr, 1, STMMAC_CHAN0);
1769
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001770 return 0;
1771}
1772
1773/**
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001774 * stmmac_open - open entry point of the driver
1775 * @dev : pointer to the device structure.
1776 * Description:
1777 * This function is the open entry point of the driver.
1778 * Return value:
1779 * 0 on success and an appropriate (-)ve integer as defined in errno.h
1780 * file on failure.
1781 */
1782static int stmmac_open(struct net_device *dev)
1783{
1784 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001785 int ret;
1786
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001787 stmmac_check_ether_addr(priv);
1788
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02001789 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
1790 priv->hw->pcs != STMMAC_PCS_TBI &&
1791 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001792 ret = stmmac_init_phy(dev);
1793 if (ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001794 netdev_err(priv->dev,
1795 "%s: Cannot attach to PHY (error: %d)\n",
1796 __func__, ret);
Hans de Goede89df20d2014-05-20 11:38:18 +02001797 return ret;
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00001798 }
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001799 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001800
Srinivas Kandagatla523f11b2014-01-16 10:52:14 +00001801 /* Extra statistics */
1802 memset(&priv->xstats, 0, sizeof(struct stmmac_extra_stats));
1803 priv->xstats.threshold = tc;
1804
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001805 priv->dma_buf_sz = STMMAC_ALIGN(buf_sz);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01001806 priv->rx_copybreak = STMMAC_RX_COPYBREAK;
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001807
Tobias Klauser7262b7b2014-02-22 13:09:03 +01001808 ret = alloc_dma_desc_resources(priv);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001809 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001810 netdev_err(priv->dev, "%s: DMA descriptors allocation failed\n",
1811 __func__);
Srinivas Kandagatla09f8d692014-01-16 10:52:06 +00001812 goto dma_desc_error;
1813 }
1814
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001815 ret = init_dma_desc_rings(dev, GFP_KERNEL);
1816 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001817 netdev_err(priv->dev, "%s: DMA descriptors initialization failed\n",
1818 __func__);
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001819 goto init_error;
1820 }
1821
Huacai Chenfe1319292014-12-19 22:38:18 +08001822 ret = stmmac_hw_setup(dev, true);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001823 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001824 netdev_err(priv->dev, "%s: Hw setup failed\n", __func__);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001825 goto init_error;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001826 }
1827
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01001828 stmmac_init_tx_coalesce(priv);
1829
Philippe Reynesd6d50c72016-10-03 08:28:19 +02001830 if (dev->phydev)
1831 phy_start(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001832
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001833 /* Request the IRQ lines */
1834 ret = request_irq(dev->irq, stmmac_interrupt,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00001835 IRQF_SHARED, dev->name, dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001836 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001837 netdev_err(priv->dev,
1838 "%s: ERROR: allocating the IRQ %d (error: %d)\n",
1839 __func__, dev->irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001840 goto init_error;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001841 }
1842
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001843 /* Request the Wake IRQ in case of another line is used for WoL */
1844 if (priv->wol_irq != dev->irq) {
1845 ret = request_irq(priv->wol_irq, stmmac_interrupt,
1846 IRQF_SHARED, dev->name, dev);
1847 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001848 netdev_err(priv->dev,
1849 "%s: ERROR: allocating the WoL IRQ %d (%d)\n",
1850 __func__, priv->wol_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001851 goto wolirq_error;
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001852 }
1853 }
1854
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001855 /* Request the IRQ lines */
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001856 if (priv->lpi_irq > 0) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001857 ret = request_irq(priv->lpi_irq, stmmac_interrupt, IRQF_SHARED,
1858 dev->name, dev);
1859 if (unlikely(ret < 0)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01001860 netdev_err(priv->dev,
1861 "%s: ERROR: allocating the LPI IRQ %d (%d)\n",
1862 __func__, priv->lpi_irq, ret);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001863 goto lpiirq_error;
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001864 }
1865 }
1866
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001867 napi_enable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001868 netif_start_queue(dev);
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001869
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001870 return 0;
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001871
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001872lpiirq_error:
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001873 if (priv->wol_irq != dev->irq)
1874 free_irq(priv->wol_irq, dev);
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001875wolirq_error:
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001876 free_irq(dev->irq, dev);
1877
Giuseppe CAVALLAROc9324d12013-07-04 06:18:07 +02001878init_error:
1879 free_dma_desc_resources(priv);
Bartlomiej Zolnierkiewicz56329132013-08-09 14:02:08 +02001880dma_desc_error:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02001881 if (dev->phydev)
1882 phy_disconnect(dev->phydev);
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00001883
Giuseppe CAVALLAROf66ffe22011-04-10 23:16:45 +00001884 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001885}
1886
1887/**
1888 * stmmac_release - close entry point of the driver
1889 * @dev : device pointer.
1890 * Description:
1891 * This is the stop entry point of the driver.
1892 */
1893static int stmmac_release(struct net_device *dev)
1894{
1895 struct stmmac_priv *priv = netdev_priv(dev);
1896
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001897 if (priv->eee_enabled)
1898 del_timer_sync(&priv->eee_ctrl_timer);
1899
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001900 /* Stop and disconnect the PHY */
Philippe Reynesd6d50c72016-10-03 08:28:19 +02001901 if (dev->phydev) {
1902 phy_stop(dev->phydev);
1903 phy_disconnect(dev->phydev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001904 }
1905
1906 netif_stop_queue(dev);
1907
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001908 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001909
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00001910 del_timer_sync(&priv->txtimer);
1911
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001912 /* Free the IRQ lines */
1913 free_irq(dev->irq, dev);
Francesco Virlinzi7a13f8f2012-02-15 00:10:38 +00001914 if (priv->wol_irq != dev->irq)
1915 free_irq(priv->wol_irq, dev);
Chen-Yu Tsaid7ec8582014-05-29 22:31:40 +08001916 if (priv->lpi_irq > 0)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00001917 free_irq(priv->lpi_irq, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001918
1919 /* Stop TX/RX DMA and clear the descriptors */
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00001920 priv->hw->dma->stop_tx(priv->ioaddr);
1921 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001922
1923 /* Release and free the Rx/Tx resources */
1924 free_dma_desc_resources(priv);
1925
avisconti19449bf2010-10-25 18:58:14 +00001926 /* Disable the MAC Rx/Tx */
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001927 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001928
1929 netif_carrier_off(dev);
1930
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01001931#ifdef CONFIG_DEBUG_FS
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07001932 stmmac_exit_fs(dev);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001933#endif
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00001934
Rayagond Kokatanur92ba6882013-03-26 04:43:11 +00001935 stmmac_release_ptp(priv);
1936
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001937 return 0;
1938}
1939
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07001940/**
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001941 * stmmac_tso_allocator - close entry point of the driver
1942 * @priv: driver private structure
1943 * @des: buffer start address
1944 * @total_len: total length to fill in descriptors
1945 * @last_segmant: condition for the last descriptor
1946 * Description:
1947 * This function fills descriptor and request new descriptors according to
1948 * buffer length to fill
1949 */
1950static void stmmac_tso_allocator(struct stmmac_priv *priv, unsigned int des,
1951 int total_len, bool last_segment)
1952{
1953 struct dma_desc *desc;
1954 int tmp_len;
1955 u32 buff_size;
1956
1957 tmp_len = total_len;
1958
1959 while (tmp_len > 0) {
1960 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
1961 desc = priv->dma_tx + priv->cur_tx;
1962
Michael Weiserf8be0d72016-11-14 18:58:05 +01001963 desc->des0 = cpu_to_le32(des + (total_len - tmp_len));
Alexandre TORGUEf748be52016-04-01 11:37:34 +02001964 buff_size = tmp_len >= TSO_MAX_BUFF_SIZE ?
1965 TSO_MAX_BUFF_SIZE : tmp_len;
1966
1967 priv->hw->desc->prepare_tso_tx_desc(desc, 0, buff_size,
1968 0, 1,
1969 (last_segment) && (buff_size < TSO_MAX_BUFF_SIZE),
1970 0, 0);
1971
1972 tmp_len -= TSO_MAX_BUFF_SIZE;
1973 }
1974}
1975
1976/**
1977 * stmmac_tso_xmit - Tx entry point of the driver for oversized frames (TSO)
1978 * @skb : the socket buffer
1979 * @dev : device pointer
1980 * Description: this is the transmit function that is called on TSO frames
1981 * (support available on GMAC4 and newer chips).
1982 * Diagram below show the ring programming in case of TSO frames:
1983 *
1984 * First Descriptor
1985 * --------
1986 * | DES0 |---> buffer1 = L2/L3/L4 header
1987 * | DES1 |---> TCP Payload (can continue on next descr...)
1988 * | DES2 |---> buffer 1 and 2 len
1989 * | DES3 |---> must set TSE, TCP hdr len-> [22:19]. TCP payload len [17:0]
1990 * --------
1991 * |
1992 * ...
1993 * |
1994 * --------
1995 * | DES0 | --| Split TCP Payload on Buffers 1 and 2
1996 * | DES1 | --|
1997 * | DES2 | --> buffer 1 and 2 len
1998 * | DES3 |
1999 * --------
2000 *
2001 * mss is fixed when enable tso, so w/o programming the TDES3 ctx field.
2002 */
2003static netdev_tx_t stmmac_tso_xmit(struct sk_buff *skb, struct net_device *dev)
2004{
2005 u32 pay_len, mss;
2006 int tmp_pay_len = 0;
2007 struct stmmac_priv *priv = netdev_priv(dev);
2008 int nfrags = skb_shinfo(skb)->nr_frags;
2009 unsigned int first_entry, des;
2010 struct dma_desc *desc, *first, *mss_desc = NULL;
2011 u8 proto_hdr_len;
2012 int i;
2013
2014 spin_lock(&priv->tx_lock);
2015
2016 /* Compute header lengths */
2017 proto_hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
2018
2019 /* Desc availability based on threshold should be enough safe */
2020 if (unlikely(stmmac_tx_avail(priv) <
2021 (((skb->len - proto_hdr_len) / TSO_MAX_BUFF_SIZE + 1)))) {
2022 if (!netif_queue_stopped(dev)) {
2023 netif_stop_queue(dev);
2024 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002025 netdev_err(priv->dev,
2026 "%s: Tx Ring full when queue awake\n",
2027 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002028 }
2029 spin_unlock(&priv->tx_lock);
2030 return NETDEV_TX_BUSY;
2031 }
2032
2033 pay_len = skb_headlen(skb) - proto_hdr_len; /* no frags */
2034
2035 mss = skb_shinfo(skb)->gso_size;
2036
2037 /* set new MSS value if needed */
2038 if (mss != priv->mss) {
2039 mss_desc = priv->dma_tx + priv->cur_tx;
2040 priv->hw->desc->set_mss(mss_desc, mss);
2041 priv->mss = mss;
2042 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
2043 }
2044
2045 if (netif_msg_tx_queued(priv)) {
2046 pr_info("%s: tcphdrlen %d, hdr_len %d, pay_len %d, mss %d\n",
2047 __func__, tcp_hdrlen(skb), proto_hdr_len, pay_len, mss);
2048 pr_info("\tskb->len %d, skb->data_len %d\n", skb->len,
2049 skb->data_len);
2050 }
2051
2052 first_entry = priv->cur_tx;
2053
2054 desc = priv->dma_tx + first_entry;
2055 first = desc;
2056
2057 /* first descriptor: fill Headers on Buf1 */
2058 des = dma_map_single(priv->device, skb->data, skb_headlen(skb),
2059 DMA_TO_DEVICE);
2060 if (dma_mapping_error(priv->device, des))
2061 goto dma_map_err;
2062
2063 priv->tx_skbuff_dma[first_entry].buf = des;
2064 priv->tx_skbuff_dma[first_entry].len = skb_headlen(skb);
2065 priv->tx_skbuff[first_entry] = skb;
2066
Michael Weiserf8be0d72016-11-14 18:58:05 +01002067 first->des0 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002068
2069 /* Fill start of payload in buff2 of first descriptor */
2070 if (pay_len)
Michael Weiserf8be0d72016-11-14 18:58:05 +01002071 first->des1 = cpu_to_le32(des + proto_hdr_len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002072
2073 /* If needed take extra descriptors to fill the remaining payload */
2074 tmp_pay_len = pay_len - TSO_MAX_BUFF_SIZE;
2075
2076 stmmac_tso_allocator(priv, des, tmp_pay_len, (nfrags == 0));
2077
2078 /* Prepare fragments */
2079 for (i = 0; i < nfrags; i++) {
2080 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2081
2082 des = skb_frag_dma_map(priv->device, frag, 0,
2083 skb_frag_size(frag),
2084 DMA_TO_DEVICE);
2085
2086 stmmac_tso_allocator(priv, des, skb_frag_size(frag),
2087 (i == nfrags - 1));
2088
2089 priv->tx_skbuff_dma[priv->cur_tx].buf = des;
2090 priv->tx_skbuff_dma[priv->cur_tx].len = skb_frag_size(frag);
2091 priv->tx_skbuff[priv->cur_tx] = NULL;
2092 priv->tx_skbuff_dma[priv->cur_tx].map_as_page = true;
2093 }
2094
2095 priv->tx_skbuff_dma[priv->cur_tx].last_segment = true;
2096
2097 priv->cur_tx = STMMAC_GET_ENTRY(priv->cur_tx, DMA_TX_SIZE);
2098
2099 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
2100 if (netif_msg_hw(priv))
LABBE Corentin38ddc592016-11-16 20:09:39 +01002101 netdev_dbg(priv->dev, "%s: stop transmitted packets\n",
2102 __func__);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002103 netif_stop_queue(dev);
2104 }
2105
2106 dev->stats.tx_bytes += skb->len;
2107 priv->xstats.tx_tso_frames++;
2108 priv->xstats.tx_tso_nfrags += nfrags;
2109
2110 /* Manage tx mitigation */
2111 priv->tx_count_frames += nfrags + 1;
2112 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2113 mod_timer(&priv->txtimer,
2114 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2115 } else {
2116 priv->tx_count_frames = 0;
2117 priv->hw->desc->set_tx_ic(desc);
2118 priv->xstats.tx_set_ic_bit++;
2119 }
2120
2121 if (!priv->hwts_tx_en)
2122 skb_tx_timestamp(skb);
2123
2124 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2125 priv->hwts_tx_en)) {
2126 /* declare that device is doing timestamping */
2127 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2128 priv->hw->desc->enable_tx_timestamp(first);
2129 }
2130
2131 /* Complete the first descriptor before granting the DMA */
2132 priv->hw->desc->prepare_tso_tx_desc(first, 1,
2133 proto_hdr_len,
2134 pay_len,
2135 1, priv->tx_skbuff_dma[first_entry].last_segment,
2136 tcp_hdrlen(skb) / 4, (skb->len - proto_hdr_len));
2137
2138 /* If context desc is used to change MSS */
2139 if (mss_desc)
2140 priv->hw->desc->set_tx_owner(mss_desc);
2141
2142 /* The own bit must be the latest setting done when prepare the
2143 * descriptor and then barrier is needed to make sure that
2144 * all is coherent before granting the DMA engine.
2145 */
2146 smp_wmb();
2147
2148 if (netif_msg_pktdata(priv)) {
2149 pr_info("%s: curr=%d dirty=%d f=%d, e=%d, f_p=%p, nfrags %d\n",
2150 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2151 priv->cur_tx, first, nfrags);
2152
2153 priv->hw->desc->display_ring((void *)priv->dma_tx, DMA_TX_SIZE,
2154 0);
2155
2156 pr_info(">>> frame to be transmitted: ");
2157 print_pkt(skb->data, skb_headlen(skb));
2158 }
2159
2160 netdev_sent_queue(dev, skb->len);
2161
2162 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
2163 STMMAC_CHAN0);
2164
2165 spin_unlock(&priv->tx_lock);
2166 return NETDEV_TX_OK;
2167
2168dma_map_err:
2169 spin_unlock(&priv->tx_lock);
2170 dev_err(priv->device, "Tx dma map failed\n");
2171 dev_kfree_skb(skb);
2172 priv->dev->stats.tx_dropped++;
2173 return NETDEV_TX_OK;
2174}
2175
2176/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002177 * stmmac_xmit - Tx entry point of the driver
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002178 * @skb : the socket buffer
2179 * @dev : device pointer
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002180 * Description : this is the tx entry point of the driver.
2181 * It programs the chain or the ring and supports oversized frames
2182 * and SG feature.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002183 */
2184static netdev_tx_t stmmac_xmit(struct sk_buff *skb, struct net_device *dev)
2185{
2186 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002187 unsigned int nopaged_len = skb_headlen(skb);
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002188 int i, csum_insertion = 0, is_jumbo = 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002189 int nfrags = skb_shinfo(skb)->nr_frags;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002190 unsigned int entry, first_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002191 struct dma_desc *desc, *first;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002192 unsigned int enh_desc;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002193 unsigned int des;
2194
2195 /* Manage oversized TCP frames for GMAC4 device */
2196 if (skb_is_gso(skb) && priv->tso) {
2197 if (ip_hdr(skb)->protocol == IPPROTO_TCP)
2198 return stmmac_tso_xmit(skb, dev);
2199 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002200
Fabrice Gasnier16ee8172014-11-04 17:08:05 +01002201 spin_lock(&priv->tx_lock);
2202
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002203 if (unlikely(stmmac_tx_avail(priv) < nfrags + 1)) {
Fabrice Gasnier16ee8172014-11-04 17:08:05 +01002204 spin_unlock(&priv->tx_lock);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002205 if (!netif_queue_stopped(dev)) {
2206 netif_stop_queue(dev);
2207 /* This is a hard error, log it. */
LABBE Corentin38ddc592016-11-16 20:09:39 +01002208 netdev_err(priv->dev,
2209 "%s: Tx Ring full when queue awake\n",
2210 __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002211 }
2212 return NETDEV_TX_BUSY;
2213 }
2214
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002215 if (priv->tx_path_in_lpi_mode)
2216 stmmac_disable_eee_mode(priv);
2217
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002218 entry = priv->cur_tx;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002219 first_entry = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002220
Michał Mirosław5e982f32011-04-09 02:46:55 +00002221 csum_insertion = (skb->ip_summed == CHECKSUM_PARTIAL);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002222
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002223 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002224 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002225 else
2226 desc = priv->dma_tx + entry;
2227
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002228 first = desc;
2229
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002230 priv->tx_skbuff[first_entry] = skb;
2231
2232 enh_desc = priv->plat->enh_desc;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002233 /* To program the descriptors according to the size of the frame */
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002234 if (enh_desc)
2235 is_jumbo = priv->hw->mode->is_jumbo_frm(skb->len, enh_desc);
2236
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002237 if (unlikely(is_jumbo) && likely(priv->synopsys_id <
2238 DWMAC_CORE_4_00)) {
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002239 entry = priv->hw->mode->jumbo_frm(priv, skb, csum_insertion);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002240 if (unlikely(entry < 0))
2241 goto dma_map_err;
Giuseppe CAVALLARO29896a62014-03-10 13:40:33 +01002242 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002243
2244 for (i = 0; i < nfrags; i++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00002245 const skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
2246 int len = skb_frag_size(frag);
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002247 bool last_segment = (i == (nfrags - 1));
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002248
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002249 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2250
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002251 if (likely(priv->extend_desc))
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002252 desc = (struct dma_desc *)(priv->dma_etx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002253 else
2254 desc = priv->dma_tx + entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002255
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002256 des = skb_frag_dma_map(priv->device, frag, 0, len,
2257 DMA_TO_DEVICE);
2258 if (dma_mapping_error(priv->device, des))
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002259 goto dma_map_err; /* should reuse desc w/o issues */
2260
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002261 priv->tx_skbuff[entry] = NULL;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002262
Michael Weiserf8be0d72016-11-14 18:58:05 +01002263 priv->tx_skbuff_dma[entry].buf = des;
2264 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2265 desc->des0 = cpu_to_le32(des);
2266 else
2267 desc->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002268
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002269 priv->tx_skbuff_dma[entry].map_as_page = true;
Giuseppe Cavallaro553e2ab2016-02-29 14:27:31 +01002270 priv->tx_skbuff_dma[entry].len = len;
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002271 priv->tx_skbuff_dma[entry].last_segment = last_segment;
2272
2273 /* Prepare the descriptor and set the own bit too */
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00002274 priv->hw->desc->prepare_tx_desc(desc, 0, len, csum_insertion,
Giuseppe Cavallarobe434d52016-02-29 14:27:35 +01002275 priv->mode, 1, last_segment);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002276 }
2277
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002278 entry = STMMAC_GET_ENTRY(entry, DMA_TX_SIZE);
2279
2280 priv->cur_tx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002281
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002282 if (netif_msg_pktdata(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002283 void *tx_head;
2284
LABBE Corentin38ddc592016-11-16 20:09:39 +01002285 netdev_dbg(priv->dev,
2286 "%s: curr=%d dirty=%d f=%d, e=%d, first=%p, nfrags=%d",
2287 __func__, priv->cur_tx, priv->dirty_tx, first_entry,
2288 entry, first, nfrags);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002289
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002290 if (priv->extend_desc)
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002291 tx_head = (void *)priv->dma_etx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002292 else
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002293 tx_head = (void *)priv->dma_tx;
2294
2295 priv->hw->desc->display_ring(tx_head, DMA_TX_SIZE, false);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002296
LABBE Corentin38ddc592016-11-16 20:09:39 +01002297 netdev_dbg(priv->dev, ">>> frame to be transmitted: ");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002298 print_pkt(skb->data, skb->len);
2299 }
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002300
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002301 if (unlikely(stmmac_tx_avail(priv) <= (MAX_SKB_FRAGS + 1))) {
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002302 if (netif_msg_hw(priv))
LABBE Corentin38ddc592016-11-16 20:09:39 +01002303 netdev_dbg(priv->dev,
2304 "%s: stop transmitted packets\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002305 netif_stop_queue(dev);
2306 }
2307
2308 dev->stats.tx_bytes += skb->len;
2309
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002310 /* According to the coalesce parameter the IC bit for the latest
2311 * segment is reset and the timer re-started to clean the tx status.
2312 * This approach takes care about the fragments: desc is the first
2313 * element in case of no SG.
2314 */
2315 priv->tx_count_frames += nfrags + 1;
2316 if (likely(priv->tx_coal_frames > priv->tx_count_frames)) {
2317 mod_timer(&priv->txtimer,
2318 STMMAC_COAL_TIMER(priv->tx_coal_timer));
2319 } else {
2320 priv->tx_count_frames = 0;
2321 priv->hw->desc->set_tx_ic(desc);
2322 priv->xstats.tx_set_ic_bit++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002323 }
2324
2325 if (!priv->hwts_tx_en)
2326 skb_tx_timestamp(skb);
Richard Cochran3e82ce12011-06-12 02:19:06 +00002327
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002328 /* Ready to fill the first descriptor and set the OWN bit w/o any
2329 * problems because all the descriptors are actually ready to be
2330 * passed to the DMA engine.
2331 */
2332 if (likely(!is_jumbo)) {
2333 bool last_segment = (nfrags == 0);
2334
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002335 des = dma_map_single(priv->device, skb->data,
2336 nopaged_len, DMA_TO_DEVICE);
2337 if (dma_mapping_error(priv->device, des))
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002338 goto dma_map_err;
2339
Michael Weiserf8be0d72016-11-14 18:58:05 +01002340 priv->tx_skbuff_dma[first_entry].buf = des;
2341 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2342 first->des0 = cpu_to_le32(des);
2343 else
2344 first->des2 = cpu_to_le32(des);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002345
Giuseppe Cavallaro0e80bdc2016-02-29 14:27:38 +01002346 priv->tx_skbuff_dma[first_entry].len = nopaged_len;
2347 priv->tx_skbuff_dma[first_entry].last_segment = last_segment;
2348
2349 if (unlikely((skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP) &&
2350 priv->hwts_tx_en)) {
2351 /* declare that device is doing timestamping */
2352 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
2353 priv->hw->desc->enable_tx_timestamp(first);
2354 }
2355
2356 /* Prepare the first descriptor setting the OWN bit too */
2357 priv->hw->desc->prepare_tx_desc(first, 1, nopaged_len,
2358 csum_insertion, priv->mode, 1,
2359 last_segment);
2360
2361 /* The own bit must be the latest setting done when prepare the
2362 * descriptor and then barrier is needed to make sure that
2363 * all is coherent before granting the DMA engine.
2364 */
2365 smp_wmb();
2366 }
2367
Beniamino Galvani38979572015-01-21 19:07:27 +01002368 netdev_sent_queue(dev, skb->len);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002369
2370 if (priv->synopsys_id < DWMAC_CORE_4_00)
2371 priv->hw->dma->enable_dma_transmission(priv->ioaddr);
2372 else
2373 priv->hw->dma->set_tx_tail_ptr(priv->ioaddr, priv->tx_tail_addr,
2374 STMMAC_CHAN0);
Richard Cochran52f64fa2011-06-19 03:31:43 +00002375
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002376 spin_unlock(&priv->tx_lock);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002377 return NETDEV_TX_OK;
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00002378
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002379dma_map_err:
Fabrice Gasnier758a0ab2014-11-04 17:08:06 +01002380 spin_unlock(&priv->tx_lock);
LABBE Corentin38ddc592016-11-16 20:09:39 +01002381 netdev_err(priv->dev, "Tx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002382 dev_kfree_skb(skb);
2383 priv->dev->stats.tx_dropped++;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002384 return NETDEV_TX_OK;
2385}
2386
Vince Bridgersb9381982014-01-14 13:42:05 -06002387static void stmmac_rx_vlan(struct net_device *dev, struct sk_buff *skb)
2388{
2389 struct ethhdr *ehdr;
2390 u16 vlanid;
2391
2392 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) ==
2393 NETIF_F_HW_VLAN_CTAG_RX &&
2394 !__vlan_get_tag(skb, &vlanid)) {
2395 /* pop the vlan tag */
2396 ehdr = (struct ethhdr *)skb->data;
2397 memmove(skb->data + VLAN_HLEN, ehdr, ETH_ALEN * 2);
2398 skb_pull(skb, VLAN_HLEN);
2399 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlanid);
2400 }
2401}
2402
2403
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002404static inline int stmmac_rx_threshold_count(struct stmmac_priv *priv)
2405{
2406 if (priv->rx_zeroc_thresh < STMMAC_RX_THRESH)
2407 return 0;
2408
2409 return 1;
2410}
2411
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002412/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002413 * stmmac_rx_refill - refill used skb preallocated buffers
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002414 * @priv: driver private structure
2415 * Description : this is to reallocate the skb for the reception process
2416 * that is based on zero-copy.
2417 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002418static inline void stmmac_rx_refill(struct stmmac_priv *priv)
2419{
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002420 int bfsize = priv->dma_buf_sz;
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002421 unsigned int entry = priv->dirty_rx;
2422 int dirty = stmmac_rx_dirty(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002423
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002424 while (dirty-- > 0) {
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002425 struct dma_desc *p;
2426
2427 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002428 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002429 else
2430 p = priv->dma_rx + entry;
2431
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002432 if (likely(priv->rx_skbuff[entry] == NULL)) {
2433 struct sk_buff *skb;
2434
Eric Dumazetacb600d2012-10-05 06:23:55 +00002435 skb = netdev_alloc_skb_ip_align(priv->dev, bfsize);
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002436 if (unlikely(!skb)) {
2437 /* so for a while no zero-copy! */
2438 priv->rx_zeroc_thresh = STMMAC_RX_THRESH;
2439 if (unlikely(net_ratelimit()))
2440 dev_err(priv->device,
2441 "fail to alloc skb entry %d\n",
2442 entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002443 break;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002444 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002445
2446 priv->rx_skbuff[entry] = skb;
2447 priv->rx_skbuff_dma[entry] =
2448 dma_map_single(priv->device, skb->data, bfsize,
2449 DMA_FROM_DEVICE);
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002450 if (dma_mapping_error(priv->device,
2451 priv->rx_skbuff_dma[entry])) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002452 netdev_err(priv->dev, "Rx DMA map failed\n");
Giuseppe CAVALLARO362b37b2014-08-27 11:27:00 +02002453 dev_kfree_skb(skb);
2454 break;
2455 }
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002456
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002457 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00)) {
Michael Weiserf8be0d72016-11-14 18:58:05 +01002458 p->des0 = cpu_to_le32(priv->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002459 p->des1 = 0;
2460 } else {
Michael Weiserf8be0d72016-11-14 18:58:05 +01002461 p->des2 = cpu_to_le32(priv->rx_skbuff_dma[entry]);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002462 }
2463 if (priv->hw->mode->refill_desc3)
2464 priv->hw->mode->refill_desc3(priv, p);
Giuseppe CAVALLARO286a8372011-10-18 00:01:24 +00002465
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002466 if (priv->rx_zeroc_thresh > 0)
2467 priv->rx_zeroc_thresh--;
2468
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002469 if (netif_msg_rx_status(priv))
LABBE Corentin38ddc592016-11-16 20:09:39 +01002470 netdev_dbg(priv->dev,
2471 "refill entry #%d\n", entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002472 }
Shiraz Hashimeb0dc4b2011-07-17 20:54:08 +00002473 wmb();
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002474
2475 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
2476 priv->hw->desc->init_rx_desc(p, priv->use_riwt, 0, 0);
2477 else
2478 priv->hw->desc->set_rx_owner(p);
2479
Deepak Sikri8e839892012-07-08 21:14:45 +00002480 wmb();
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002481
2482 entry = STMMAC_GET_ENTRY(entry, DMA_RX_SIZE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002483 }
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002484 priv->dirty_rx = entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002485}
2486
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002487/**
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002488 * stmmac_rx - manage the receive process
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002489 * @priv: driver private structure
2490 * @limit: napi bugget.
2491 * Description : this the function called by the napi poll method.
2492 * It gets all the frames inside the ring.
2493 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002494static int stmmac_rx(struct stmmac_priv *priv, int limit)
2495{
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002496 unsigned int entry = priv->cur_rx;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002497 unsigned int next_entry;
2498 unsigned int count = 0;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002499 int coe = priv->hw->rx_csum;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002500
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002501 if (netif_msg_rx_status(priv)) {
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002502 void *rx_head;
2503
LABBE Corentin38ddc592016-11-16 20:09:39 +01002504 netdev_dbg(priv->dev, "%s: descriptor ring:\n", __func__);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002505 if (priv->extend_desc)
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002506 rx_head = (void *)priv->dma_erx;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002507 else
Alexandre TORGUEd0225e72016-04-01 11:37:26 +02002508 rx_head = (void *)priv->dma_rx;
2509
2510 priv->hw->desc->display_ring(rx_head, DMA_RX_SIZE, true);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002511 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002512 while (count < limit) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002513 int status;
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002514 struct dma_desc *p;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002515
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002516 if (priv->extend_desc)
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002517 p = (struct dma_desc *)(priv->dma_erx + entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002518 else
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002519 p = priv->dma_rx + entry;
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002520
Fabrice Gasnierc1fa3212016-02-29 14:27:34 +01002521 /* read the status of the incoming frame */
2522 status = priv->hw->desc->rx_status(&priv->dev->stats,
2523 &priv->xstats, p);
2524 /* check if managed by the DMA otherwise go ahead */
2525 if (unlikely(status & dma_own))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002526 break;
2527
2528 count++;
2529
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002530 priv->cur_rx = STMMAC_GET_ENTRY(priv->cur_rx, DMA_RX_SIZE);
2531 next_entry = priv->cur_rx;
2532
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002533 if (priv->extend_desc)
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002534 prefetch(priv->dma_erx + next_entry);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002535 else
Giuseppe CAVALLARO9401bb52013-04-08 02:10:03 +00002536 prefetch(priv->dma_rx + next_entry);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002537
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002538 if ((priv->extend_desc) && (priv->hw->desc->rx_extended_status))
2539 priv->hw->desc->rx_extended_status(&priv->dev->stats,
2540 &priv->xstats,
2541 priv->dma_erx +
2542 entry);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002543 if (unlikely(status == discard_frame)) {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002544 priv->dev->stats.rx_errors++;
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002545 if (priv->hwts_rx_en && !priv->extend_desc) {
2546 /* DESC2 & DESC3 will be overwitten by device
2547 * with timestamp value, hence reinitialize
2548 * them in stmmac_rx_refill() function so that
2549 * device can reuse it.
2550 */
2551 priv->rx_skbuff[entry] = NULL;
2552 dma_unmap_single(priv->device,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002553 priv->rx_skbuff_dma[entry],
2554 priv->dma_buf_sz,
2555 DMA_FROM_DEVICE);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002556 }
2557 } else {
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002558 struct sk_buff *skb;
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002559 int frame_len;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002560 unsigned int des;
2561
2562 if (unlikely(priv->synopsys_id >= DWMAC_CORE_4_00))
Michael Weiserf8be0d72016-11-14 18:58:05 +01002563 des = le32_to_cpu(p->des0);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002564 else
Michael Weiserf8be0d72016-11-14 18:58:05 +01002565 des = le32_to_cpu(p->des2);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002566
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002567 frame_len = priv->hw->desc->get_rx_frame_len(p, coe);
2568
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002569 /* If frame length is greather than skb buffer size
2570 * (preallocated during init) then the packet is
2571 * ignored
2572 */
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002573 if (frame_len > priv->dma_buf_sz) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002574 netdev_err(priv->dev,
2575 "len %d larger than size (%d)\n",
2576 frame_len, priv->dma_buf_sz);
Giuseppe CAVALLAROe527c4a2015-11-26 08:35:45 +01002577 priv->dev->stats.rx_length_errors++;
2578 break;
2579 }
2580
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002581 /* ACS is set; GMAC core strips PAD/FCS for IEEE 802.3
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002582 * Type frames (LLC/LLC-SNAP)
2583 */
Giuseppe CAVALLARO3eeb2992010-07-27 00:09:47 +00002584 if (unlikely(status != llc_snap))
2585 frame_len -= ETH_FCS_LEN;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002586
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002587 if (netif_msg_rx_status(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002588 netdev_dbg(priv->dev, "\tdesc: %p [entry %d] buff=0x%x\n",
2589 p, entry, des);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002590 if (frame_len > ETH_FRAME_LEN)
LABBE Corentin38ddc592016-11-16 20:09:39 +01002591 netdev_dbg(priv->dev, "frame size %d, COE: %d\n",
2592 frame_len, status);
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002593 }
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002594
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002595 /* The zero-copy is always used for all the sizes
2596 * in case of GMAC4 because it needs
2597 * to refill the used descriptors, always.
2598 */
2599 if (unlikely(!priv->plat->has_gmac4 &&
2600 ((frame_len < priv->rx_copybreak) ||
2601 stmmac_rx_threshold_count(priv)))) {
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002602 skb = netdev_alloc_skb_ip_align(priv->dev,
2603 frame_len);
2604 if (unlikely(!skb)) {
2605 if (net_ratelimit())
2606 dev_warn(priv->device,
2607 "packet dropped\n");
2608 priv->dev->stats.rx_dropped++;
2609 break;
2610 }
2611
2612 dma_sync_single_for_cpu(priv->device,
2613 priv->rx_skbuff_dma
2614 [entry], frame_len,
2615 DMA_FROM_DEVICE);
2616 skb_copy_to_linear_data(skb,
2617 priv->
2618 rx_skbuff[entry]->data,
2619 frame_len);
2620
2621 skb_put(skb, frame_len);
2622 dma_sync_single_for_device(priv->device,
2623 priv->rx_skbuff_dma
2624 [entry], frame_len,
2625 DMA_FROM_DEVICE);
2626 } else {
2627 skb = priv->rx_skbuff[entry];
2628 if (unlikely(!skb)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002629 netdev_err(priv->dev,
2630 "%s: Inconsistent Rx chain\n",
2631 priv->dev->name);
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002632 priv->dev->stats.rx_dropped++;
2633 break;
2634 }
2635 prefetch(skb->data - NET_IP_ALIGN);
2636 priv->rx_skbuff[entry] = NULL;
Giuseppe Cavallaro120e87f2016-02-29 14:27:42 +01002637 priv->rx_zeroc_thresh++;
Giuseppe Cavallaro22ad3832016-02-29 14:27:41 +01002638
2639 skb_put(skb, frame_len);
2640 dma_unmap_single(priv->device,
2641 priv->rx_skbuff_dma[entry],
2642 priv->dma_buf_sz,
2643 DMA_FROM_DEVICE);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002644 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002645
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002646 stmmac_get_rx_hwtstamp(priv, entry, skb);
2647
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002648 if (netif_msg_pktdata(priv)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002649 netdev_dbg(priv->dev, "frame received (%dbytes)",
2650 frame_len);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002651 print_pkt(skb->data, frame_len);
2652 }
Giuseppe CAVALLARO83d7af62013-07-02 14:12:36 +02002653
Vince Bridgersb9381982014-01-14 13:42:05 -06002654 stmmac_rx_vlan(priv->dev, skb);
2655
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002656 skb->protocol = eth_type_trans(skb, priv->dev);
2657
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002658 if (unlikely(!coe))
Eric Dumazetbc8acf22010-09-02 13:07:41 -07002659 skb_checksum_none_assert(skb);
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002660 else
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002661 skb->ip_summed = CHECKSUM_UNNECESSARY;
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00002662
2663 napi_gro_receive(&priv->napi, skb);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002664
2665 priv->dev->stats.rx_packets++;
2666 priv->dev->stats.rx_bytes += frame_len;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002667 }
2668 entry = next_entry;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002669 }
2670
2671 stmmac_rx_refill(priv);
2672
2673 priv->xstats.rx_pkt_n += count;
2674
2675 return count;
2676}
2677
2678/**
2679 * stmmac_poll - stmmac poll method (NAPI)
2680 * @napi : pointer to the napi structure.
2681 * @budget : maximum number of packets that the current CPU can receive from
2682 * all interfaces.
2683 * Description :
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002684 * To look at the incoming frames and clear the tx resources.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002685 */
2686static int stmmac_poll(struct napi_struct *napi, int budget)
2687{
2688 struct stmmac_priv *priv = container_of(napi, struct stmmac_priv, napi);
2689 int work_done = 0;
2690
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002691 priv->xstats.napi_poll++;
2692 stmmac_tx_clean(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002693
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002694 work_done = stmmac_rx(priv, budget);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002695 if (work_done < budget) {
2696 napi_complete(napi);
Giuseppe CAVALLARO9125cdd2012-11-25 23:10:42 +00002697 stmmac_enable_dma_irq(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002698 }
2699 return work_done;
2700}
2701
2702/**
2703 * stmmac_tx_timeout
2704 * @dev : Pointer to net device structure
2705 * Description: this function is called when a packet transmission fails to
Giuseppe CAVALLARO7284a3f2012-11-25 23:10:41 +00002706 * complete within a reasonable time. The driver will mark the error in the
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002707 * netdev structure and arrange for the device to be reset to a sane state
2708 * in order to transmit a new packet.
2709 */
2710static void stmmac_tx_timeout(struct net_device *dev)
2711{
2712 struct stmmac_priv *priv = netdev_priv(dev);
2713
2714 /* Clear Tx resources and restart transmitting again */
2715 stmmac_tx_err(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002716}
2717
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002718/**
Jiri Pirko01789342011-08-16 06:29:00 +00002719 * stmmac_set_rx_mode - entry point for multicast addressing
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002720 * @dev : pointer to the device structure
2721 * Description:
2722 * This function is a driver entry point which gets called by the kernel
2723 * whenever multicast addresses must be enabled/disabled.
2724 * Return value:
2725 * void.
2726 */
Jiri Pirko01789342011-08-16 06:29:00 +00002727static void stmmac_set_rx_mode(struct net_device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002728{
2729 struct stmmac_priv *priv = netdev_priv(dev);
2730
Vince Bridgers3b57de92014-07-31 15:49:17 -05002731 priv->hw->mac->set_filter(priv->hw, dev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002732}
2733
2734/**
2735 * stmmac_change_mtu - entry point to change MTU size for the device.
2736 * @dev : device pointer.
2737 * @new_mtu : the new MTU size for the device.
2738 * Description: the Maximum Transfer Unit (MTU) is used by the network layer
2739 * to drive packet transmission. Ethernet has an MTU of 1500 octets
2740 * (ETH_DATA_LEN). This value can be changed with ifconfig.
2741 * Return value:
2742 * 0 on success and an appropriate (-)ve integer as defined in errno.h
2743 * file on failure.
2744 */
2745static int stmmac_change_mtu(struct net_device *dev, int new_mtu)
2746{
LABBE Corentin38ddc592016-11-16 20:09:39 +01002747 struct stmmac_priv *priv = netdev_priv(dev);
2748
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002749 if (netif_running(dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002750 netdev_err(priv->dev, "must be stopped to change its MTU\n");
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002751 return -EBUSY;
2752 }
2753
Michał Mirosław5e982f32011-04-09 02:46:55 +00002754 dev->mtu = new_mtu;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002755
Michał Mirosław5e982f32011-04-09 02:46:55 +00002756 netdev_update_features(dev);
2757
2758 return 0;
2759}
2760
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002761static netdev_features_t stmmac_fix_features(struct net_device *dev,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002762 netdev_features_t features)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002763{
2764 struct stmmac_priv *priv = netdev_priv(dev);
2765
Deepak SIKRI38912bd2012-04-04 04:33:21 +00002766 if (priv->plat->rx_coe == STMMAC_RX_COE_NONE)
Michał Mirosław5e982f32011-04-09 02:46:55 +00002767 features &= ~NETIF_F_RXCSUM;
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002768
Michał Mirosław5e982f32011-04-09 02:46:55 +00002769 if (!priv->plat->tx_coe)
Tom Herberta1882222015-12-14 11:19:43 -08002770 features &= ~NETIF_F_CSUM_MASK;
Michał Mirosław5e982f32011-04-09 02:46:55 +00002771
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002772 /* Some GMAC devices have a bugged Jumbo frame support that
2773 * needs to have the Tx COE disabled for oversized frames
2774 * (due to limited buffer sizes). In this case we disable
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002775 * the TX csum insertionin the TDES and not use SF.
2776 */
Michał Mirosław5e982f32011-04-09 02:46:55 +00002777 if (priv->plat->bugged_jumbo && (dev->mtu > ETH_DATA_LEN))
Tom Herberta1882222015-12-14 11:19:43 -08002778 features &= ~NETIF_F_CSUM_MASK;
Giuseppe CAVALLAROebbb2932010-09-17 03:23:40 +00002779
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002780 /* Disable tso if asked by ethtool */
2781 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
2782 if (features & NETIF_F_TSO)
2783 priv->tso = true;
2784 else
2785 priv->tso = false;
2786 }
2787
Michał Mirosław5e982f32011-04-09 02:46:55 +00002788 return features;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002789}
2790
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02002791static int stmmac_set_features(struct net_device *netdev,
2792 netdev_features_t features)
2793{
2794 struct stmmac_priv *priv = netdev_priv(netdev);
2795
2796 /* Keep the COE Type in case of csum is supporting */
2797 if (features & NETIF_F_RXCSUM)
2798 priv->hw->rx_csum = priv->plat->rx_coe;
2799 else
2800 priv->hw->rx_csum = 0;
2801 /* No check needed because rx_coe has been set before and it will be
2802 * fixed in case of issue.
2803 */
2804 priv->hw->mac->rx_ipc(priv->hw);
2805
2806 return 0;
2807}
2808
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002809/**
2810 * stmmac_interrupt - main ISR
2811 * @irq: interrupt number.
2812 * @dev_id: to pass the net device pointer.
2813 * Description: this is the main driver interrupt service routine.
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01002814 * It can call:
2815 * o DMA service routine (to manage incoming frame reception and transmission
2816 * status)
2817 * o Core interrupts to manage: remote wake-up, management counter, LPI
2818 * interrupts.
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002819 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002820static irqreturn_t stmmac_interrupt(int irq, void *dev_id)
2821{
2822 struct net_device *dev = (struct net_device *)dev_id;
2823 struct stmmac_priv *priv = netdev_priv(dev);
2824
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00002825 if (priv->irq_wake)
2826 pm_wakeup_event(priv->device, 0);
2827
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002828 if (unlikely(!dev)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01002829 netdev_err(priv->dev, "%s: invalid dev pointer\n", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002830 return IRQ_NONE;
2831 }
2832
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002833 /* To handle GMAC own interrupts */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002834 if ((priv->plat->has_gmac) || (priv->plat->has_gmac4)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05002835 int status = priv->hw->mac->host_irq_status(priv->hw,
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002836 &priv->xstats);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002837 if (unlikely(status)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002838 /* For LPI we need to save the tx status */
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002839 if (status & CORE_IRQ_TX_PATH_IN_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002840 priv->tx_path_in_lpi_mode = true;
Giuseppe CAVALLARO0982a0f2013-03-26 04:43:07 +00002841 if (status & CORE_IRQ_TX_PATH_EXIT_LPI_MODE)
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002842 priv->tx_path_in_lpi_mode = false;
Matt Coralloa8b7d772016-06-30 19:46:16 +00002843 if (status & CORE_IRQ_MTL_RX_OVERFLOW && priv->hw->dma->set_rx_tail_ptr)
Alexandre TORGUEf748be52016-04-01 11:37:34 +02002844 priv->hw->dma->set_rx_tail_ptr(priv->ioaddr,
2845 priv->rx_tail_addr,
2846 STMMAC_CHAN0);
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002847 }
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02002848
2849 /* PCS link status */
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02002850 if (priv->hw->pcs) {
Giuseppe CAVALLARO70523e632016-06-24 15:16:24 +02002851 if (priv->xstats.pcs_link)
2852 netif_carrier_on(dev);
2853 else
2854 netif_carrier_off(dev);
2855 }
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00002856 }
2857
2858 /* To handle DMA interrupts */
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00002859 stmmac_dma_interrupt(priv);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002860
2861 return IRQ_HANDLED;
2862}
2863
2864#ifdef CONFIG_NET_POLL_CONTROLLER
2865/* Polling receive - used by NETCONSOLE and other diagnostic tools
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002866 * to allow network I/O with interrupts disabled.
2867 */
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002868static void stmmac_poll_controller(struct net_device *dev)
2869{
2870 disable_irq(dev->irq);
2871 stmmac_interrupt(dev->irq, dev);
2872 enable_irq(dev->irq);
2873}
2874#endif
2875
2876/**
2877 * stmmac_ioctl - Entry point for the Ioctl
2878 * @dev: Device pointer.
2879 * @rq: An IOCTL specefic structure, that can contain a pointer to
2880 * a proprietary structure used to pass information to the driver.
2881 * @cmd: IOCTL command
2882 * Description:
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00002883 * Currently it supports the phy_mii_ioctl(...) and HW time stamping.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002884 */
2885static int stmmac_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
2886{
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002887 int ret = -EOPNOTSUPP;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002888
2889 if (!netif_running(dev))
2890 return -EINVAL;
2891
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002892 switch (cmd) {
2893 case SIOCGMIIPHY:
2894 case SIOCGMIIREG:
2895 case SIOCSMIIREG:
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002896 if (!dev->phydev)
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002897 return -EINVAL;
Philippe Reynesd6d50c72016-10-03 08:28:19 +02002898 ret = phy_mii_ioctl(dev->phydev, rq, cmd);
Rayagond Kokatanur891434b2013-03-26 04:43:10 +00002899 break;
2900 case SIOCSHWTSTAMP:
2901 ret = stmmac_hwtstamp_ioctl(dev, rq);
2902 break;
2903 default:
2904 break;
2905 }
Richard Cochran28b04112010-07-17 08:48:55 +00002906
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07002907 return ret;
2908}
2909
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01002910#ifdef CONFIG_DEBUG_FS
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002911static struct dentry *stmmac_fs_dir;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002912
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002913static void sysfs_display_ring(void *head, int size, int extend_desc,
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002914 struct seq_file *seq)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002915{
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002916 int i;
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002917 struct dma_extended_desc *ep = (struct dma_extended_desc *)head;
2918 struct dma_desc *p = (struct dma_desc *)head;
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002919
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002920 for (i = 0; i < size; i++) {
2921 u64 x;
2922 if (extend_desc) {
2923 x = *(u64 *) ep;
2924 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002925 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01002926 le32_to_cpu(ep->basic.des0),
2927 le32_to_cpu(ep->basic.des1),
2928 le32_to_cpu(ep->basic.des2),
2929 le32_to_cpu(ep->basic.des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002930 ep++;
2931 } else {
2932 x = *(u64 *) p;
2933 seq_printf(seq, "%d [0x%x]: 0x%x 0x%x 0x%x 0x%x\n",
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00002934 i, (unsigned int)virt_to_phys(ep),
Michael Weiserf8be0d72016-11-14 18:58:05 +01002935 le32_to_cpu(p->des0), le32_to_cpu(p->des1),
2936 le32_to_cpu(p->des2), le32_to_cpu(p->des3));
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002937 p++;
2938 }
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002939 seq_printf(seq, "\n");
2940 }
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002941}
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002942
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002943static int stmmac_sysfs_ring_read(struct seq_file *seq, void *v)
2944{
2945 struct net_device *dev = seq->private;
2946 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002947
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002948 if (priv->extend_desc) {
2949 seq_printf(seq, "Extended RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002950 sysfs_display_ring((void *)priv->dma_erx, DMA_RX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002951 seq_printf(seq, "Extended TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002952 sysfs_display_ring((void *)priv->dma_etx, DMA_TX_SIZE, 1, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002953 } else {
2954 seq_printf(seq, "RX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002955 sysfs_display_ring((void *)priv->dma_rx, DMA_RX_SIZE, 0, seq);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00002956 seq_printf(seq, "TX descriptor ring:\n");
Giuseppe Cavallaroe3ad57c2016-02-29 14:27:30 +01002957 sysfs_display_ring((void *)priv->dma_tx, DMA_TX_SIZE, 0, seq);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002958 }
2959
2960 return 0;
2961}
2962
2963static int stmmac_sysfs_ring_open(struct inode *inode, struct file *file)
2964{
2965 return single_open(file, stmmac_sysfs_ring_read, inode->i_private);
2966}
2967
2968static const struct file_operations stmmac_rings_status_fops = {
2969 .owner = THIS_MODULE,
2970 .open = stmmac_sysfs_ring_open,
2971 .read = seq_read,
2972 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00002973 .release = single_release,
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00002974};
2975
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002976static int stmmac_sysfs_dma_cap_read(struct seq_file *seq, void *v)
2977{
2978 struct net_device *dev = seq->private;
2979 struct stmmac_priv *priv = netdev_priv(dev);
2980
Giuseppe CAVALLARO19e30c12011-11-16 21:58:00 +00002981 if (!priv->hw_cap_support) {
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00002982 seq_printf(seq, "DMA HW features not supported\n");
2983 return 0;
2984 }
2985
2986 seq_printf(seq, "==============================\n");
2987 seq_printf(seq, "\tDMA HW features\n");
2988 seq_printf(seq, "==============================\n");
2989
2990 seq_printf(seq, "\t10/100 Mbps %s\n",
2991 (priv->dma_cap.mbps_10_100) ? "Y" : "N");
2992 seq_printf(seq, "\t1000 Mbps %s\n",
2993 (priv->dma_cap.mbps_1000) ? "Y" : "N");
2994 seq_printf(seq, "\tHalf duple %s\n",
2995 (priv->dma_cap.half_duplex) ? "Y" : "N");
2996 seq_printf(seq, "\tHash Filter: %s\n",
2997 (priv->dma_cap.hash_filter) ? "Y" : "N");
2998 seq_printf(seq, "\tMultiple MAC address registers: %s\n",
2999 (priv->dma_cap.multi_addr) ? "Y" : "N");
3000 seq_printf(seq, "\tPCS (TBI/SGMII/RTBI PHY interfatces): %s\n",
3001 (priv->dma_cap.pcs) ? "Y" : "N");
3002 seq_printf(seq, "\tSMA (MDIO) Interface: %s\n",
3003 (priv->dma_cap.sma_mdio) ? "Y" : "N");
3004 seq_printf(seq, "\tPMT Remote wake up: %s\n",
3005 (priv->dma_cap.pmt_remote_wake_up) ? "Y" : "N");
3006 seq_printf(seq, "\tPMT Magic Frame: %s\n",
3007 (priv->dma_cap.pmt_magic_frame) ? "Y" : "N");
3008 seq_printf(seq, "\tRMON module: %s\n",
3009 (priv->dma_cap.rmon) ? "Y" : "N");
3010 seq_printf(seq, "\tIEEE 1588-2002 Time Stamp: %s\n",
3011 (priv->dma_cap.time_stamp) ? "Y" : "N");
3012 seq_printf(seq, "\tIEEE 1588-2008 Advanced Time Stamp:%s\n",
3013 (priv->dma_cap.atime_stamp) ? "Y" : "N");
3014 seq_printf(seq, "\t802.3az - Energy-Efficient Ethernet (EEE) %s\n",
3015 (priv->dma_cap.eee) ? "Y" : "N");
3016 seq_printf(seq, "\tAV features: %s\n", (priv->dma_cap.av) ? "Y" : "N");
3017 seq_printf(seq, "\tChecksum Offload in TX: %s\n",
3018 (priv->dma_cap.tx_coe) ? "Y" : "N");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003019 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3020 seq_printf(seq, "\tIP Checksum Offload in RX: %s\n",
3021 (priv->dma_cap.rx_coe) ? "Y" : "N");
3022 } else {
3023 seq_printf(seq, "\tIP Checksum Offload (type1) in RX: %s\n",
3024 (priv->dma_cap.rx_coe_type1) ? "Y" : "N");
3025 seq_printf(seq, "\tIP Checksum Offload (type2) in RX: %s\n",
3026 (priv->dma_cap.rx_coe_type2) ? "Y" : "N");
3027 }
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003028 seq_printf(seq, "\tRXFIFO > 2048bytes: %s\n",
3029 (priv->dma_cap.rxfifo_over_2048) ? "Y" : "N");
3030 seq_printf(seq, "\tNumber of Additional RX channel: %d\n",
3031 priv->dma_cap.number_rx_channel);
3032 seq_printf(seq, "\tNumber of Additional TX channel: %d\n",
3033 priv->dma_cap.number_tx_channel);
3034 seq_printf(seq, "\tEnhanced descriptors: %s\n",
3035 (priv->dma_cap.enh_desc) ? "Y" : "N");
3036
3037 return 0;
3038}
3039
3040static int stmmac_sysfs_dma_cap_open(struct inode *inode, struct file *file)
3041{
3042 return single_open(file, stmmac_sysfs_dma_cap_read, inode->i_private);
3043}
3044
3045static const struct file_operations stmmac_dma_cap_fops = {
3046 .owner = THIS_MODULE,
3047 .open = stmmac_sysfs_dma_cap_open,
3048 .read = seq_read,
3049 .llseek = seq_lseek,
Djalal Harouni74863942012-05-20 13:55:30 +00003050 .release = single_release,
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003051};
3052
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003053static int stmmac_init_fs(struct net_device *dev)
3054{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003055 struct stmmac_priv *priv = netdev_priv(dev);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003056
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003057 /* Create per netdev entries */
3058 priv->dbgfs_dir = debugfs_create_dir(dev->name, stmmac_fs_dir);
3059
3060 if (!priv->dbgfs_dir || IS_ERR(priv->dbgfs_dir)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003061 netdev_err(priv->dev, "ERROR failed to create debugfs directory\n");
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003062
3063 return -ENOMEM;
3064 }
3065
3066 /* Entry to report DMA RX/TX rings */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003067 priv->dbgfs_rings_status =
3068 debugfs_create_file("descriptors_status", S_IRUGO,
3069 priv->dbgfs_dir, dev,
3070 &stmmac_rings_status_fops);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003071
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003072 if (!priv->dbgfs_rings_status || IS_ERR(priv->dbgfs_rings_status)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003073 netdev_err(priv->dev, "ERROR creating stmmac ring debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003074 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003075
3076 return -ENOMEM;
3077 }
3078
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003079 /* Entry to report the DMA HW features */
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003080 priv->dbgfs_dma_cap = debugfs_create_file("dma_cap", S_IRUGO,
3081 priv->dbgfs_dir,
3082 dev, &stmmac_dma_cap_fops);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003083
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003084 if (!priv->dbgfs_dma_cap || IS_ERR(priv->dbgfs_dma_cap)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003085 netdev_err(priv->dev, "ERROR creating stmmac MMC debugfs file\n");
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003086 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLAROe7434822011-09-01 21:51:41 +00003087
3088 return -ENOMEM;
3089 }
3090
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003091 return 0;
3092}
3093
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003094static void stmmac_exit_fs(struct net_device *dev)
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003095{
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003096 struct stmmac_priv *priv = netdev_priv(dev);
3097
3098 debugfs_remove_recursive(priv->dbgfs_dir);
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003099}
Giuseppe CAVALLARO50fb4f742014-11-04 15:49:33 +01003100#endif /* CONFIG_DEBUG_FS */
Giuseppe CAVALLARO7ac29052011-09-01 21:51:39 +00003101
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003102static const struct net_device_ops stmmac_netdev_ops = {
3103 .ndo_open = stmmac_open,
3104 .ndo_start_xmit = stmmac_xmit,
3105 .ndo_stop = stmmac_release,
3106 .ndo_change_mtu = stmmac_change_mtu,
Michał Mirosław5e982f32011-04-09 02:46:55 +00003107 .ndo_fix_features = stmmac_fix_features,
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003108 .ndo_set_features = stmmac_set_features,
Jiri Pirko01789342011-08-16 06:29:00 +00003109 .ndo_set_rx_mode = stmmac_set_rx_mode,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003110 .ndo_tx_timeout = stmmac_tx_timeout,
3111 .ndo_do_ioctl = stmmac_ioctl,
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003112#ifdef CONFIG_NET_POLL_CONTROLLER
3113 .ndo_poll_controller = stmmac_poll_controller,
3114#endif
3115 .ndo_set_mac_address = eth_mac_addr,
3116};
3117
3118/**
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003119 * stmmac_hw_init - Init the MAC device
Giuseppe CAVALLARO32ceabc2013-04-08 02:10:00 +00003120 * @priv: driver private structure
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003121 * Description: this function is to configure the MAC device according to
3122 * some platform parameters or the HW capability register. It prepares the
3123 * driver to use either ring or chain modes and to setup either enhanced or
3124 * normal descriptors.
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003125 */
3126static int stmmac_hw_init(struct stmmac_priv *priv)
3127{
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003128 struct mac_device_info *mac;
3129
3130 /* Identify the MAC HW device */
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003131 if (priv->plat->has_gmac) {
3132 priv->dev->priv_flags |= IFF_UNICAST_FLT;
Vince Bridgers3b57de92014-07-31 15:49:17 -05003133 mac = dwmac1000_setup(priv->ioaddr,
3134 priv->plat->multicast_filter_bins,
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003135 priv->plat->unicast_filter_entries,
3136 &priv->synopsys_id);
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003137 } else if (priv->plat->has_gmac4) {
3138 priv->dev->priv_flags |= IFF_UNICAST_FLT;
3139 mac = dwmac4_setup(priv->ioaddr,
3140 priv->plat->multicast_filter_bins,
3141 priv->plat->unicast_filter_entries,
3142 &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003143 } else {
Alexandre TORGUEc623d142016-04-01 11:37:27 +02003144 mac = dwmac100_setup(priv->ioaddr, &priv->synopsys_id);
Marc Kleine-Budde03f2eec2012-04-03 22:13:01 +00003145 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003146 if (!mac)
3147 return -ENOMEM;
3148
3149 priv->hw = mac;
3150
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003151 /* To use the chained or ring mode */
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003152 if (priv->synopsys_id >= DWMAC_CORE_4_00) {
3153 priv->hw->mode = &dwmac4_ring_mode_ops;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003154 } else {
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003155 if (chain_mode) {
3156 priv->hw->mode = &chain_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003157 dev_info(priv->device, "Chain mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003158 priv->mode = STMMAC_CHAIN_MODE;
3159 } else {
3160 priv->hw->mode = &ring_mode_ops;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003161 dev_info(priv->device, "Ring mode enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003162 priv->mode = STMMAC_RING_MODE;
3163 }
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003164 }
3165
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003166 /* Get the HW capability (new GMAC newer than 3.50a) */
3167 priv->hw_cap_support = stmmac_get_hw_features(priv);
3168 if (priv->hw_cap_support) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003169 dev_info(priv->device, "DMA HW capability register supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003170
3171 /* We can override some gmac/dma configuration fields: e.g.
3172 * enh_desc, tx_coe (e.g. that are passed through the
3173 * platform) with the values from the HW capability
3174 * register (if supported).
3175 */
3176 priv->plat->enh_desc = priv->dma_cap.enh_desc;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003177 priv->plat->pmt = priv->dma_cap.pmt_remote_wake_up;
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003178 priv->hw->pmt = priv->plat->pmt;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003179
Ezequiel Garciaa8df35d2016-05-16 12:41:07 -03003180 /* TXCOE doesn't work in thresh DMA mode */
3181 if (priv->plat->force_thresh_dma_mode)
3182 priv->plat->tx_coe = 0;
3183 else
3184 priv->plat->tx_coe = priv->dma_cap.tx_coe;
3185
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003186 /* In case of GMAC4 rx_coe is from HW cap register. */
3187 priv->plat->rx_coe = priv->dma_cap.rx_coe;
Deepak SIKRI38912bd2012-04-04 04:33:21 +00003188
3189 if (priv->dma_cap.rx_coe_type2)
3190 priv->plat->rx_coe = STMMAC_RX_COE_TYPE2;
3191 else if (priv->dma_cap.rx_coe_type1)
3192 priv->plat->rx_coe = STMMAC_RX_COE_TYPE1;
3193
LABBE Corentin38ddc592016-11-16 20:09:39 +01003194 } else {
3195 dev_info(priv->device, "No HW DMA feature register supported\n");
3196 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003197
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003198 /* To use alternate (extended), normal or GMAC4 descriptor structures */
3199 if (priv->synopsys_id >= DWMAC_CORE_4_00)
3200 priv->hw->desc = &dwmac4_desc_ops;
3201 else
3202 stmmac_selec_desc_mode(priv);
Byungho An61369d02013-06-28 16:35:32 +09003203
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003204 if (priv->plat->rx_coe) {
3205 priv->hw->rx_csum = priv->plat->rx_coe;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003206 dev_info(priv->device, "RX Checksum Offload Engine supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003207 if (priv->synopsys_id < DWMAC_CORE_4_00)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003208 dev_info(priv->device, "COE Type %d\n", priv->hw->rx_csum);
Giuseppe CAVALLAROd2afb5b2014-09-01 09:17:52 +02003209 }
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003210 if (priv->plat->tx_coe)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003211 dev_info(priv->device, "TX Checksum insertion supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003212
3213 if (priv->plat->pmt) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003214 dev_info(priv->device, "Wake-Up On Lan supported\n");
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003215 device_set_wakeup_capable(priv->device, 1);
3216 }
3217
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003218 if (priv->dma_cap.tsoen)
LABBE Corentin38ddc592016-11-16 20:09:39 +01003219 dev_info(priv->device, "TSO supported\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003220
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003221 return 0;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003222}
3223
3224/**
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003225 * stmmac_dvr_probe
3226 * @device: device pointer
Giuseppe CAVALLAROff3dd782012-06-04 19:22:55 +00003227 * @plat_dat: platform data pointer
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003228 * @res: stmmac resource pointer
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003229 * Description: this is the main probe function used to
3230 * call the alloc_etherdev, allocate the priv structure.
Andy Shevchenko9afec6e2015-01-27 18:38:03 +02003231 * Return:
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003232 * returns 0 on success, otherwise errno.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003233 */
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003234int stmmac_dvr_probe(struct device *device,
3235 struct plat_stmmacenet_data *plat_dat,
3236 struct stmmac_resources *res)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003237{
3238 int ret = 0;
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003239 struct net_device *ndev = NULL;
3240 struct stmmac_priv *priv;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003241
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003242 ndev = alloc_etherdev(sizeof(struct stmmac_priv));
Joe Perches41de8d42012-01-29 13:47:52 +00003243 if (!ndev)
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003244 return -ENOMEM;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003245
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003246 SET_NETDEV_DEV(ndev, device);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003247
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003248 priv = netdev_priv(ndev);
3249 priv->device = device;
3250 priv->dev = ndev;
3251
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003252 stmmac_set_ethtool_ops(ndev);
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003253 priv->pause = pause;
3254 priv->plat = plat_dat;
Joachim Eastwoode56788c2015-05-20 20:03:07 +02003255 priv->ioaddr = res->addr;
3256 priv->dev->base_addr = (unsigned long)res->addr;
3257
3258 priv->dev->irq = res->irq;
3259 priv->wol_irq = res->wol_irq;
3260 priv->lpi_irq = res->lpi_irq;
3261
3262 if (res->mac)
3263 memcpy(priv->dev->dev_addr, res->mac, ETH_ALEN);
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003264
Joachim Eastwooda7a62682015-07-17 23:48:17 +02003265 dev_set_drvdata(device, priv->dev);
Joachim Eastwood803f8fc2015-05-20 20:03:06 +02003266
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003267 /* Verify driver arguments */
3268 stmmac_verify_args();
3269
3270 /* Override with kernel parameters if supplied XXX CRS XXX
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003271 * this needs to have multiple instances
3272 */
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003273 if ((phyaddr >= 0) && (phyaddr <= 31))
3274 priv->plat->phy_addr = phyaddr;
3275
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003276 priv->stmmac_clk = devm_clk_get(priv->device, STMMAC_RESOURCE_NAME);
3277 if (IS_ERR(priv->stmmac_clk)) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003278 netdev_warn(priv->dev, "%s: warning: cannot get CSR clock\n",
3279 __func__);
Kweh, Hock Leongc5bb86c2014-09-26 21:42:55 +08003280 /* If failed to obtain stmmac_clk and specific clk_csr value
3281 * is NOT passed from the platform, probe fail.
3282 */
3283 if (!priv->plat->clk_csr) {
3284 ret = PTR_ERR(priv->stmmac_clk);
3285 goto error_clk_get;
3286 } else {
3287 priv->stmmac_clk = NULL;
3288 }
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003289 }
3290 clk_prepare_enable(priv->stmmac_clk);
3291
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003292 priv->pclk = devm_clk_get(priv->device, "pclk");
3293 if (IS_ERR(priv->pclk)) {
3294 if (PTR_ERR(priv->pclk) == -EPROBE_DEFER) {
3295 ret = -EPROBE_DEFER;
3296 goto error_pclk_get;
3297 }
3298 priv->pclk = NULL;
3299 }
3300 clk_prepare_enable(priv->pclk);
3301
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08003302 priv->stmmac_rst = devm_reset_control_get(priv->device,
3303 STMMAC_RESOURCE_NAME);
3304 if (IS_ERR(priv->stmmac_rst)) {
3305 if (PTR_ERR(priv->stmmac_rst) == -EPROBE_DEFER) {
3306 ret = -EPROBE_DEFER;
3307 goto error_hw_init;
3308 }
3309 dev_info(priv->device, "no reset control found\n");
3310 priv->stmmac_rst = NULL;
3311 }
3312 if (priv->stmmac_rst)
3313 reset_control_deassert(priv->stmmac_rst);
3314
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003315 /* Init MAC and get the capabilities */
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003316 ret = stmmac_hw_init(priv);
3317 if (ret)
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003318 goto error_hw_init;
Giuseppe CAVALLAROcf3f0472012-02-15 00:10:39 +00003319
3320 ndev->netdev_ops = &stmmac_netdev_ops;
3321
3322 ndev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
3323 NETIF_F_RXCSUM;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003324
3325 if ((priv->plat->tso_en) && (priv->dma_cap.tsoen)) {
3326 ndev->hw_features |= NETIF_F_TSO;
3327 priv->tso = true;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003328 dev_info(priv->device, "TSO feature enabled\n");
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003329 }
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003330 ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
3331 ndev->watchdog_timeo = msecs_to_jiffies(watchdog);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003332#ifdef STMMAC_VLAN_TAG_USED
3333 /* Both mac100 and gmac support receive VLAN tag detection */
Patrick McHardyf6469682013-04-19 02:04:27 +00003334 ndev->features |= NETIF_F_HW_VLAN_CTAG_RX;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003335#endif
3336 priv->msg_enable = netif_msg_init(debug, default_msg_level);
3337
Jarod Wilson44770e12016-10-17 15:54:17 -04003338 /* MTU range: 46 - hw-specific max */
3339 ndev->min_mtu = ETH_ZLEN - ETH_HLEN;
3340 if ((priv->plat->enh_desc) || (priv->synopsys_id >= DWMAC_CORE_4_00))
3341 ndev->max_mtu = JUMBO_LEN;
3342 else
3343 ndev->max_mtu = SKB_MAX_HEAD(NET_SKB_PAD + NET_IP_ALIGN);
3344 if (priv->plat->maxmtu < ndev->max_mtu)
3345 ndev->max_mtu = priv->plat->maxmtu;
3346
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003347 if (flow_ctrl)
3348 priv->flow_ctrl = FLOW_AUTO; /* RX/TX pause on */
3349
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003350 /* Rx Watchdog is available in the COREs newer than the 3.40.
3351 * In some case, for example on bugged HW this feature
3352 * has to be disable and this can be done by passing the
3353 * riwt_off field from the platform.
3354 */
3355 if ((priv->synopsys_id >= DWMAC_CORE_3_50) && (!priv->plat->riwt_off)) {
3356 priv->use_riwt = 1;
LABBE Corentin38ddc592016-11-16 20:09:39 +01003357 netdev_info(priv->dev, "Enable RX Mitigation via HW Watchdog Timer\n");
Giuseppe CAVALLARO62a2ab92012-11-25 23:10:43 +00003358 }
3359
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003360 netif_napi_add(ndev, &priv->napi, stmmac_poll, 64);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003361
Vlad Lunguf8e96162010-11-29 22:52:52 +00003362 spin_lock_init(&priv->lock);
Giuseppe CAVALLAROa9097a92011-10-18 00:01:19 +00003363 spin_lock_init(&priv->tx_lock);
Vlad Lunguf8e96162010-11-29 22:52:52 +00003364
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003365 ret = register_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003366 if (ret) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003367 netdev_err(priv->dev, "%s: ERROR %i registering the device\n",
3368 __func__, ret);
Viresh Kumar6a81c262012-07-30 14:39:41 -07003369 goto error_netdev_register;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003370 }
3371
Giuseppe CAVALLAROcd7201f2012-04-04 04:33:27 +00003372 /* If a specific clk_csr value is passed from the platform
3373 * this means that the CSR Clock Range selection cannot be
3374 * changed at run-time and it is fixed. Viceversa the driver'll try to
3375 * set the MDC clock dynamically according to the csr actual
3376 * clock input.
3377 */
3378 if (!priv->plat->clk_csr)
3379 stmmac_clk_csr_set(priv);
3380 else
3381 priv->clk_csr = priv->plat->clk_csr;
3382
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003383 stmmac_check_pcs_mode(priv);
3384
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003385 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3386 priv->hw->pcs != STMMAC_PCS_TBI &&
3387 priv->hw->pcs != STMMAC_PCS_RTBI) {
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003388 /* MDIO bus Registration */
3389 ret = stmmac_mdio_register(ndev);
3390 if (ret < 0) {
LABBE Corentin38ddc592016-11-16 20:09:39 +01003391 netdev_err(priv->dev,
3392 "%s: MDIO bus (id: %d) registration failed",
3393 __func__, priv->plat->bus_id);
Giuseppe CAVALLAROe58bb432013-03-26 04:43:08 +00003394 goto error_mdio_register;
3395 }
Francesco Virlinzi4bfcbd72012-04-18 19:48:20 +00003396 }
3397
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003398 return 0;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003399
Viresh Kumar6a81c262012-07-30 14:39:41 -07003400error_mdio_register:
Dan Carpenter34a52f32010-12-20 21:34:56 +00003401 unregister_netdev(ndev);
Viresh Kumar6a81c262012-07-30 14:39:41 -07003402error_netdev_register:
3403 netif_napi_del(&priv->napi);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003404error_hw_init:
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003405 clk_disable_unprepare(priv->pclk);
3406error_pclk_get:
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003407 clk_disable_unprepare(priv->stmmac_clk);
3408error_clk_get:
Dan Carpenter34a52f32010-12-20 21:34:56 +00003409 free_netdev(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003410
Joachim Eastwood15ffac72015-05-20 20:03:08 +02003411 return ret;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003412}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003413EXPORT_SYMBOL_GPL(stmmac_dvr_probe);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003414
3415/**
3416 * stmmac_dvr_remove
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003417 * @dev: device pointer
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003418 * Description: this function resets the TX/RX processes, disables the MAC RX/TX
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003419 * changes the link status, releases the DMA descriptor rings.
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003420 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003421int stmmac_dvr_remove(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003422{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003423 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLAROaec7ff22010-01-06 23:07:18 +00003424 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003425
LABBE Corentin38ddc592016-11-16 20:09:39 +01003426 netdev_info(priv->dev, "%s: removing driver", __func__);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003427
Giuseppe CAVALLAROad01b7d2010-08-23 20:40:42 +00003428 priv->hw->dma->stop_rx(priv->ioaddr);
3429 priv->hw->dma->stop_tx(priv->ioaddr);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003430
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003431 stmmac_set_mac(priv->ioaddr, false);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003432 netif_carrier_off(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003433 unregister_netdev(ndev);
Peter Chen4613b272016-08-01 15:02:42 +08003434 of_node_put(priv->plat->phy_node);
Chen-Yu Tsaic5e4ddb2014-01-17 21:24:41 +08003435 if (priv->stmmac_rst)
3436 reset_control_assert(priv->stmmac_rst);
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003437 clk_disable_unprepare(priv->pclk);
Chen-Yu Tsai62866e92014-01-17 21:24:40 +08003438 clk_disable_unprepare(priv->stmmac_clk);
Giuseppe CAVALLARO3fe5cad2016-06-24 15:16:25 +02003439 if (priv->hw->pcs != STMMAC_PCS_RGMII &&
3440 priv->hw->pcs != STMMAC_PCS_TBI &&
3441 priv->hw->pcs != STMMAC_PCS_RTBI)
Bryan O'Donoghuee7434712015-04-16 17:56:03 +01003442 stmmac_mdio_unregister(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003443 free_netdev(ndev);
3444
3445 return 0;
3446}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003447EXPORT_SYMBOL_GPL(stmmac_dvr_remove);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003448
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003449/**
3450 * stmmac_suspend - suspend callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003451 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003452 * Description: this is the function to suspend the device and it is called
3453 * by the platform driver to stop the network queue, release the resources,
3454 * program the PMT register (for WoL), clean and release driver resources.
3455 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003456int stmmac_suspend(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003457{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003458 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003459 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003460 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003461
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003462 if (!ndev || !netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003463 return 0;
3464
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003465 if (ndev->phydev)
3466 phy_stop(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003467
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003468 spin_lock_irqsave(&priv->lock, flags);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003469
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003470 netif_device_detach(ndev);
3471 netif_stop_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003472
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003473 napi_disable(&priv->napi);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003474
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003475 /* Stop TX/RX DMA */
3476 priv->hw->dma->stop_tx(priv->ioaddr);
3477 priv->hw->dma->stop_rx(priv->ioaddr);
Giuseppe CAVALLAROc24602e2013-03-26 04:43:06 +00003478
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003479 /* Enable Power down mode by programming the PMT regs */
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003480 if (device_may_wakeup(priv->device)) {
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003481 priv->hw->mac->pmt(priv->hw, priv->wolopts);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003482 priv->irq_wake = 1;
3483 } else {
Giuseppe CAVALLARObfab27a2011-12-21 03:58:19 +00003484 stmmac_set_mac(priv->ioaddr, false);
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003485 pinctrl_pm_select_sleep_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003486 /* Disable clock in case of PWM is off */
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003487 clk_disable(priv->pclk);
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01003488 clk_disable(priv->stmmac_clk);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003489 }
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003490 spin_unlock_irqrestore(&priv->lock, flags);
Vince Bridgers2d871aa2014-07-28 14:07:58 -05003491
3492 priv->oldlink = 0;
3493 priv->speed = 0;
3494 priv->oldduplex = -1;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003495 return 0;
3496}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003497EXPORT_SYMBOL_GPL(stmmac_suspend);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003498
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003499/**
3500 * stmmac_resume - resume callback
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003501 * @dev: device pointer
Giuseppe CAVALLARO732fdf02014-11-18 09:47:01 +01003502 * Description: when resume this function is invoked to setup the DMA and CORE
3503 * in a usable state.
3504 */
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003505int stmmac_resume(struct device *dev)
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003506{
Joachim Eastwoodf4e7bd82016-05-01 22:58:19 +02003507 struct net_device *ndev = dev_get_drvdata(dev);
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003508 struct stmmac_priv *priv = netdev_priv(ndev);
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003509 unsigned long flags;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003510
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003511 if (!netif_running(ndev))
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003512 return 0;
3513
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003514 /* Power Down bit, into the PM register, is cleared
3515 * automatically as soon as a magic packet or a Wake-up frame
3516 * is received. Anyway, it's better to manually clear
3517 * this bit because it can generate problems while resuming
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003518 * from another devices (e.g. serial console).
3519 */
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003520 if (device_may_wakeup(priv->device)) {
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003521 spin_lock_irqsave(&priv->lock, flags);
Vince Bridgers7ed24bb2014-07-31 15:49:13 -05003522 priv->hw->mac->pmt(priv->hw, 0);
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003523 spin_unlock_irqrestore(&priv->lock, flags);
Srinivas Kandagatla89f7f2c2014-01-16 10:53:00 +00003524 priv->irq_wake = 0;
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003525 } else {
Srinivas Kandagatladb88f102014-01-16 10:52:52 +00003526 pinctrl_pm_select_default_state(priv->device);
Giuseppe CAVALLAROba1377ff2012-04-04 04:33:25 +00003527 /* enable the clk prevously disabled */
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01003528 clk_enable(priv->stmmac_clk);
Andrew Bresticker5f9755d2015-04-07 13:38:45 -07003529 clk_enable(priv->pclk);
Srinivas Kandagatla623997f2014-01-16 10:52:35 +00003530 /* reset the phy so that it's ready */
3531 if (priv->mii)
3532 stmmac_mdio_reset(priv->mii);
3533 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003534
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003535 netif_device_attach(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003536
Vincent Palatinf55d84b2016-06-01 08:53:48 -07003537 spin_lock_irqsave(&priv->lock, flags);
3538
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003539 priv->cur_rx = 0;
3540 priv->dirty_rx = 0;
3541 priv->dirty_tx = 0;
3542 priv->cur_tx = 0;
Alexandre TORGUEf748be52016-04-01 11:37:34 +02003543 /* reset private mss value to force mss context settings at
3544 * next tso xmit (only used for gmac4).
3545 */
3546 priv->mss = 0;
3547
Giuseppe CAVALLAROae79a632015-12-04 07:21:06 +01003548 stmmac_clear_descriptors(priv);
3549
Huacai Chenfe1319292014-12-19 22:38:18 +08003550 stmmac_hw_setup(ndev, false);
Giuseppe CAVALLARO777da2302014-11-04 17:08:09 +01003551 stmmac_init_tx_coalesce(priv);
Giuseppe CAVALLAROac316c72015-11-26 08:35:41 +01003552 stmmac_set_rx_mode(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003553
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003554 napi_enable(&priv->napi);
3555
Giuseppe CAVALLARO874bd422010-11-24 02:38:11 +00003556 netif_start_queue(ndev);
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003557
Giuseppe CAVALLAROf8c5a872012-05-13 22:18:43 +00003558 spin_unlock_irqrestore(&priv->lock, flags);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003559
Philippe Reynesd6d50c72016-10-03 08:28:19 +02003560 if (ndev->phydev)
3561 phy_start(ndev->phydev);
Francesco Virlinzi102463b2011-11-16 21:58:02 +00003562
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003563 return 0;
3564}
Andy Shevchenkob2e2f0c2014-11-10 12:38:59 +02003565EXPORT_SYMBOL_GPL(stmmac_resume);
Giuseppe CAVALLAROba27ec62012-06-04 19:22:57 +00003566
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003567#ifndef MODULE
3568static int __init stmmac_cmdline_opt(char *str)
3569{
3570 char *opt;
3571
3572 if (!str || !*str)
3573 return -EINVAL;
3574 while ((opt = strsep(&str, ",")) != NULL) {
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003575 if (!strncmp(opt, "debug:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003576 if (kstrtoint(opt + 6, 0, &debug))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003577 goto err;
3578 } else if (!strncmp(opt, "phyaddr:", 8)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003579 if (kstrtoint(opt + 8, 0, &phyaddr))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003580 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003581 } else if (!strncmp(opt, "buf_sz:", 7)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003582 if (kstrtoint(opt + 7, 0, &buf_sz))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003583 goto err;
3584 } else if (!strncmp(opt, "tc:", 3)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003585 if (kstrtoint(opt + 3, 0, &tc))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003586 goto err;
3587 } else if (!strncmp(opt, "watchdog:", 9)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003588 if (kstrtoint(opt + 9, 0, &watchdog))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003589 goto err;
3590 } else if (!strncmp(opt, "flow_ctrl:", 10)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003591 if (kstrtoint(opt + 10, 0, &flow_ctrl))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003592 goto err;
3593 } else if (!strncmp(opt, "pause:", 6)) {
Giuseppe CAVALLAROea2ab872012-06-27 21:14:35 +00003594 if (kstrtoint(opt + 6, 0, &pause))
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003595 goto err;
Giuseppe CAVALLARO506f6692013-02-14 23:00:13 +00003596 } else if (!strncmp(opt, "eee_timer:", 10)) {
Giuseppe CAVALLAROd7659552012-06-27 21:14:37 +00003597 if (kstrtoint(opt + 10, 0, &eee_timer))
3598 goto err;
Giuseppe CAVALLARO4a7d6662013-03-26 04:43:05 +00003599 } else if (!strncmp(opt, "chain_mode:", 11)) {
3600 if (kstrtoint(opt + 11, 0, &chain_mode))
3601 goto err;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003602 }
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003603 }
3604 return 0;
Giuseppe CAVALLAROf3240e22011-07-20 00:05:22 +00003605
3606err:
3607 pr_err("%s: ERROR broken module parameter conversion", __func__);
3608 return -EINVAL;
Giuseppe Cavallaro47dd7a52009-10-14 15:13:45 -07003609}
3610
3611__setup("stmmaceth=", stmmac_cmdline_opt);
Giuseppe CAVALLAROceb694992013-04-08 02:10:01 +00003612#endif /* MODULE */
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003613
Mathieu Olivari466c5ac2015-05-22 19:03:29 -07003614static int __init stmmac_init(void)
3615{
3616#ifdef CONFIG_DEBUG_FS
3617 /* Create debugfs main directory if it doesn't exist yet */
3618 if (!stmmac_fs_dir) {
3619 stmmac_fs_dir = debugfs_create_dir(STMMAC_RESOURCE_NAME, NULL);
3620
3621 if (!stmmac_fs_dir || IS_ERR(stmmac_fs_dir)) {
3622 pr_err("ERROR %s, debugfs create directory failed\n",
3623 STMMAC_RESOURCE_NAME);
3624
3625 return -ENOMEM;
3626 }
3627 }
3628#endif
3629
3630 return 0;
3631}
3632
3633static void __exit stmmac_exit(void)
3634{
3635#ifdef CONFIG_DEBUG_FS
3636 debugfs_remove_recursive(stmmac_fs_dir);
3637#endif
3638}
3639
3640module_init(stmmac_init)
3641module_exit(stmmac_exit)
3642
Giuseppe Cavallaro6fc0d0f2011-12-23 14:21:20 -05003643MODULE_DESCRIPTION("STMMAC 10/100/1000 Ethernet device driver");
3644MODULE_AUTHOR("Giuseppe Cavallaro <peppe.cavallaro@st.com>");
3645MODULE_LICENSE("GPL");