blob: a34ee7d63563193302c0aca95749ee7d4183f3af [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmore94971822012-01-06 03:24:16 +00004 Copyright(c) 1999 - 2012 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/types.h>
29#include <linux/module.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/vmalloc.h>
33#include <linux/string.h>
34#include <linux/in.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000035#include <linux/interrupt.h>
Auke Kok9a799d72007-09-15 14:07:45 -070036#include <linux/ip.h>
37#include <linux/tcp.h>
Alexander Duyck897ab152011-05-27 05:31:47 +000038#include <linux/sctp.h>
Lucy Liu60127862009-07-22 14:07:33 +000039#include <linux/pkt_sched.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090041#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070042#include <net/checksum.h>
43#include <net/ip6_checksum.h>
44#include <linux/ethtool.h>
Jiri Pirko01789342011-08-16 06:29:00 +000045#include <linux/if.h>
Auke Kok9a799d72007-09-15 14:07:45 -070046#include <linux/if_vlan.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040047#include <linux/prefetch.h>
Yi Zoueacd73f2009-05-13 13:11:06 +000048#include <scsi/fc/fc_fcoe.h>
Auke Kok9a799d72007-09-15 14:07:45 -070049
50#include "ixgbe.h"
51#include "ixgbe_common.h"
Don Skidmoreee5f7842009-11-06 12:56:20 +000052#include "ixgbe_dcb_82599.h"
Greg Rose1cdd1ec2010-01-09 02:26:46 +000053#include "ixgbe_sriov.h"
Auke Kok9a799d72007-09-15 14:07:45 -070054
55char ixgbe_driver_name[] = "ixgbe";
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070056static const char ixgbe_driver_string[] =
Joe Perchese8e9f692010-09-07 21:34:53 +000057 "Intel(R) 10 Gigabit PCI Express Network Driver";
Jeff Kirsher8af3c332012-02-18 07:08:14 +000058#ifdef IXGBE_FCOE
Neerav Parikhea818752012-01-04 20:23:40 +000059char ixgbe_default_device_descr[] =
60 "Intel(R) 10 Gigabit Network Connection";
Jeff Kirsher8af3c332012-02-18 07:08:14 +000061#else
62static char ixgbe_default_device_descr[] =
63 "Intel(R) 10 Gigabit Network Connection";
64#endif
Jeff Kirsher75e3d3c2011-03-17 18:11:38 +000065#define MAJ 3
Don Skidmoreeef45602012-04-28 03:29:22 +000066#define MIN 9
67#define BUILD 15
Jeff Kirsher75e3d3c2011-03-17 18:11:38 +000068#define DRV_VERSION __stringify(MAJ) "." __stringify(MIN) "." \
Don Skidmorea38a1042011-05-20 03:05:14 +000069 __stringify(BUILD) "-k"
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070070const char ixgbe_driver_version[] = DRV_VERSION;
Don Skidmorea52055e2011-02-23 09:58:39 +000071static const char ixgbe_copyright[] =
Don Skidmore94971822012-01-06 03:24:16 +000072 "Copyright (c) 1999-2012 Intel Corporation.";
Auke Kok9a799d72007-09-15 14:07:45 -070073
74static const struct ixgbe_info *ixgbe_info_tbl[] = {
Peter P Waskiewiczb4617242008-09-11 20:04:46 -070075 [board_82598] = &ixgbe_82598_info,
PJ Waskiewicze8e26352009-02-27 15:45:05 +000076 [board_82599] = &ixgbe_82599_info,
Don Skidmorefe15e8e12010-11-16 19:27:16 -080077 [board_X540] = &ixgbe_X540_info,
Auke Kok9a799d72007-09-15 14:07:45 -070078};
79
80/* ixgbe_pci_tbl - PCI Device ID Table
81 *
82 * Wildcard entries (PCI_ANY_ID) should come last
83 * Last entry must be all 0s
84 *
85 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
86 * Class, Class Mask, private data (not used) }
87 */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000088static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
Alexander Duyck54239c62011-07-15 03:06:06 +000089 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598), board_82598 },
90 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT), board_82598 },
91 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT), board_82598 },
92 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT), board_82598 },
93 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2), board_82598 },
94 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4), board_82598 },
95 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT), board_82598 },
96 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT), board_82598 },
97 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM), board_82598 },
98 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR), board_82598 },
99 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM), board_82598 },
100 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX), board_82598 },
101 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4), board_82599 },
102 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM), board_82599 },
103 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR), board_82599 },
104 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP), board_82599 },
105 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM), board_82599 },
106 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ), board_82599 },
107 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4), board_82599 },
108 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE), board_82599 },
109 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE), board_82599 },
110 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM), board_82599 },
111 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE), board_82599 },
112 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T), board_X540 },
113 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF2), board_82599 },
114 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_LS), board_82599 },
Emil Tantilov7d145282011-09-08 08:30:14 +0000115 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599EN_SFP), board_82599 },
Emil Tantilov9e791e42011-11-04 06:43:29 +0000116 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_SF_QP), board_82599 },
joshua.a.hay@intel.comdf376f02012-09-21 00:08:21 +0000117 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T1), board_X540 },
Auke Kok9a799d72007-09-15 14:07:45 -0700118 /* required last entry */
119 {0, }
120};
121MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);
122
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400123#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800124static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +0000125 void *p);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800126static struct notifier_block dca_notifier = {
127 .notifier_call = ixgbe_notify_dca,
128 .next = NULL,
129 .priority = 0
130};
131#endif
132
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000133#ifdef CONFIG_PCI_IOV
134static unsigned int max_vfs;
135module_param(max_vfs, uint, 0);
Joe Perchese8e9f692010-09-07 21:34:53 +0000136MODULE_PARM_DESC(max_vfs,
Greg Rose6b42a9c2012-04-17 04:29:29 +0000137 "Maximum number of virtual functions to allocate per physical function - default is zero and maximum value is 63");
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000138#endif /* CONFIG_PCI_IOV */
139
Peter P Waskiewicz Jr8ef78ad2012-02-01 09:19:21 +0000140static unsigned int allow_unsupported_sfp;
141module_param(allow_unsupported_sfp, uint, 0);
142MODULE_PARM_DESC(allow_unsupported_sfp,
143 "Allow unsupported and untested SFP+ modules on 82599-based adapters");
144
stephen hemmingerb3f4d592012-03-13 06:04:20 +0000145#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
146static int debug = -1;
147module_param(debug, int, 0);
148MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
149
Auke Kok9a799d72007-09-15 14:07:45 -0700150MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
151MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
152MODULE_LICENSE("GPL");
153MODULE_VERSION(DRV_VERSION);
154
Alexander Duyck70864002011-04-27 09:13:56 +0000155static void ixgbe_service_event_schedule(struct ixgbe_adapter *adapter)
156{
157 if (!test_bit(__IXGBE_DOWN, &adapter->state) &&
158 !test_and_set_bit(__IXGBE_SERVICE_SCHED, &adapter->state))
159 schedule_work(&adapter->service_task);
160}
161
162static void ixgbe_service_event_complete(struct ixgbe_adapter *adapter)
163{
164 BUG_ON(!test_bit(__IXGBE_SERVICE_SCHED, &adapter->state));
165
Stephen Hemminger52f33af2011-12-22 16:34:52 +0000166 /* flush memory to make sure state is correct before next watchdog */
Alexander Duyck70864002011-04-27 09:13:56 +0000167 smp_mb__before_clear_bit();
168 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
169}
170
Taku Izumidcd79ae2010-04-27 14:39:53 +0000171struct ixgbe_reg_info {
172 u32 ofs;
173 char *name;
174};
175
176static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {
177
178 /* General Registers */
179 {IXGBE_CTRL, "CTRL"},
180 {IXGBE_STATUS, "STATUS"},
181 {IXGBE_CTRL_EXT, "CTRL_EXT"},
182
183 /* Interrupt Registers */
184 {IXGBE_EICR, "EICR"},
185
186 /* RX Registers */
187 {IXGBE_SRRCTL(0), "SRRCTL"},
188 {IXGBE_DCA_RXCTRL(0), "DRXCTL"},
189 {IXGBE_RDLEN(0), "RDLEN"},
190 {IXGBE_RDH(0), "RDH"},
191 {IXGBE_RDT(0), "RDT"},
192 {IXGBE_RXDCTL(0), "RXDCTL"},
193 {IXGBE_RDBAL(0), "RDBAL"},
194 {IXGBE_RDBAH(0), "RDBAH"},
195
196 /* TX Registers */
197 {IXGBE_TDBAL(0), "TDBAL"},
198 {IXGBE_TDBAH(0), "TDBAH"},
199 {IXGBE_TDLEN(0), "TDLEN"},
200 {IXGBE_TDH(0), "TDH"},
201 {IXGBE_TDT(0), "TDT"},
202 {IXGBE_TXDCTL(0), "TXDCTL"},
203
204 /* List Terminator */
205 {}
206};
207
208
209/*
210 * ixgbe_regdump - register printout routine
211 */
212static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
213{
214 int i = 0, j = 0;
215 char rname[16];
216 u32 regs[64];
217
218 switch (reginfo->ofs) {
219 case IXGBE_SRRCTL(0):
220 for (i = 0; i < 64; i++)
221 regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
222 break;
223 case IXGBE_DCA_RXCTRL(0):
224 for (i = 0; i < 64; i++)
225 regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
226 break;
227 case IXGBE_RDLEN(0):
228 for (i = 0; i < 64; i++)
229 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
230 break;
231 case IXGBE_RDH(0):
232 for (i = 0; i < 64; i++)
233 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
234 break;
235 case IXGBE_RDT(0):
236 for (i = 0; i < 64; i++)
237 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
238 break;
239 case IXGBE_RXDCTL(0):
240 for (i = 0; i < 64; i++)
241 regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
242 break;
243 case IXGBE_RDBAL(0):
244 for (i = 0; i < 64; i++)
245 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
246 break;
247 case IXGBE_RDBAH(0):
248 for (i = 0; i < 64; i++)
249 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
250 break;
251 case IXGBE_TDBAL(0):
252 for (i = 0; i < 64; i++)
253 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
254 break;
255 case IXGBE_TDBAH(0):
256 for (i = 0; i < 64; i++)
257 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
258 break;
259 case IXGBE_TDLEN(0):
260 for (i = 0; i < 64; i++)
261 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
262 break;
263 case IXGBE_TDH(0):
264 for (i = 0; i < 64; i++)
265 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
266 break;
267 case IXGBE_TDT(0):
268 for (i = 0; i < 64; i++)
269 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
270 break;
271 case IXGBE_TXDCTL(0):
272 for (i = 0; i < 64; i++)
273 regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
274 break;
275 default:
Joe Perchesc7689572010-09-07 21:35:17 +0000276 pr_info("%-15s %08x\n", reginfo->name,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000277 IXGBE_READ_REG(hw, reginfo->ofs));
278 return;
279 }
280
281 for (i = 0; i < 8; i++) {
282 snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
Joe Perchesc7689572010-09-07 21:35:17 +0000283 pr_err("%-15s", rname);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000284 for (j = 0; j < 8; j++)
Joe Perchesc7689572010-09-07 21:35:17 +0000285 pr_cont(" %08x", regs[i*8+j]);
286 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000287 }
288
289}
290
291/*
292 * ixgbe_dump - Print registers, tx-rings and rx-rings
293 */
294static void ixgbe_dump(struct ixgbe_adapter *adapter)
295{
296 struct net_device *netdev = adapter->netdev;
297 struct ixgbe_hw *hw = &adapter->hw;
298 struct ixgbe_reg_info *reginfo;
299 int n = 0;
300 struct ixgbe_ring *tx_ring;
Alexander Duyck729739b2012-02-08 07:51:06 +0000301 struct ixgbe_tx_buffer *tx_buffer;
Taku Izumidcd79ae2010-04-27 14:39:53 +0000302 union ixgbe_adv_tx_desc *tx_desc;
303 struct my_u0 { u64 a; u64 b; } *u0;
304 struct ixgbe_ring *rx_ring;
305 union ixgbe_adv_rx_desc *rx_desc;
306 struct ixgbe_rx_buffer *rx_buffer_info;
307 u32 staterr;
308 int i = 0;
309
310 if (!netif_msg_hw(adapter))
311 return;
312
313 /* Print netdevice Info */
314 if (netdev) {
315 dev_info(&adapter->pdev->dev, "Net device Info\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000316 pr_info("Device Name state "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000317 "trans_start last_rx\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000318 pr_info("%-15s %016lX %016lX %016lX\n",
319 netdev->name,
320 netdev->state,
321 netdev->trans_start,
322 netdev->last_rx);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000323 }
324
325 /* Print Registers */
326 dev_info(&adapter->pdev->dev, "Register Dump\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000327 pr_info(" Register Name Value\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000328 for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
329 reginfo->name; reginfo++) {
330 ixgbe_regdump(hw, reginfo);
331 }
332
333 /* Print TX Ring Summary */
334 if (!netdev || !netif_running(netdev))
335 goto exit;
336
337 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000338 pr_info("Queue [NTU] [NTC] [bi(ntc)->dma ] leng ntw timestamp\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000339 for (n = 0; n < adapter->num_tx_queues; n++) {
340 tx_ring = adapter->tx_ring[n];
Alexander Duyck729739b2012-02-08 07:51:06 +0000341 tx_buffer = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
Alexander Duyckd3d00232011-07-15 02:31:25 +0000342 pr_info(" %5d %5X %5X %016llX %04X %p %016llX\n",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000343 n, tx_ring->next_to_use, tx_ring->next_to_clean,
Alexander Duyck729739b2012-02-08 07:51:06 +0000344 (u64)dma_unmap_addr(tx_buffer, dma),
345 dma_unmap_len(tx_buffer, len),
346 tx_buffer->next_to_watch,
347 (u64)tx_buffer->time_stamp);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000348 }
349
350 /* Print TX Rings */
351 if (!netif_msg_tx_done(adapter))
352 goto rx_ring_summary;
353
354 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
355
356 /* Transmit Descriptor Formats
357 *
358 * Advanced Transmit Descriptor
359 * +--------------------------------------------------------------+
360 * 0 | Buffer Address [63:0] |
361 * +--------------------------------------------------------------+
362 * 8 | PAYLEN | PORTS | IDX | STA | DCMD |DTYP | RSV | DTALEN |
363 * +--------------------------------------------------------------+
364 * 63 46 45 40 39 36 35 32 31 24 23 20 19 0
365 */
366
367 for (n = 0; n < adapter->num_tx_queues; n++) {
368 tx_ring = adapter->tx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000369 pr_info("------------------------------------\n");
370 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
371 pr_info("------------------------------------\n");
372 pr_info("T [desc] [address 63:0 ] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000373 "[PlPOIdStDDt Ln] [bi->dma ] "
374 "leng ntw timestamp bi->skb\n");
375
376 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Alexander Duycke4f74022012-01-31 02:59:44 +0000377 tx_desc = IXGBE_TX_DESC(tx_ring, i);
Alexander Duyck729739b2012-02-08 07:51:06 +0000378 tx_buffer = &tx_ring->tx_buffer_info[i];
Taku Izumidcd79ae2010-04-27 14:39:53 +0000379 u0 = (struct my_u0 *)tx_desc;
Joe Perchesc7689572010-09-07 21:35:17 +0000380 pr_info("T [0x%03X] %016llX %016llX %016llX"
Alexander Duyckd3d00232011-07-15 02:31:25 +0000381 " %04X %p %016llX %p", i,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000382 le64_to_cpu(u0->a),
383 le64_to_cpu(u0->b),
Alexander Duyck729739b2012-02-08 07:51:06 +0000384 (u64)dma_unmap_addr(tx_buffer, dma),
385 dma_unmap_len(tx_buffer, len),
386 tx_buffer->next_to_watch,
387 (u64)tx_buffer->time_stamp,
388 tx_buffer->skb);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000389 if (i == tx_ring->next_to_use &&
390 i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000391 pr_cont(" NTC/U\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000392 else if (i == tx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000393 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000394 else if (i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000395 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000396 else
Joe Perchesc7689572010-09-07 21:35:17 +0000397 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000398
399 if (netif_msg_pktdata(adapter) &&
Emil Tantilov9c50c032012-07-26 01:21:24 +0000400 tx_buffer->skb)
Taku Izumidcd79ae2010-04-27 14:39:53 +0000401 print_hex_dump(KERN_INFO, "",
402 DUMP_PREFIX_ADDRESS, 16, 1,
Emil Tantilov9c50c032012-07-26 01:21:24 +0000403 tx_buffer->skb->data,
Alexander Duyck729739b2012-02-08 07:51:06 +0000404 dma_unmap_len(tx_buffer, len),
405 true);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000406 }
407 }
408
409 /* Print RX Rings Summary */
410rx_ring_summary:
411 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000412 pr_info("Queue [NTU] [NTC]\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000413 for (n = 0; n < adapter->num_rx_queues; n++) {
414 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000415 pr_info("%5d %5X %5X\n",
416 n, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000417 }
418
419 /* Print RX Rings */
420 if (!netif_msg_rx_status(adapter))
421 goto exit;
422
423 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
424
425 /* Advanced Receive Descriptor (Read) Format
426 * 63 1 0
427 * +-----------------------------------------------------+
428 * 0 | Packet Buffer Address [63:1] |A0/NSE|
429 * +----------------------------------------------+------+
430 * 8 | Header Buffer Address [63:1] | DD |
431 * +-----------------------------------------------------+
432 *
433 *
434 * Advanced Receive Descriptor (Write-Back) Format
435 *
436 * 63 48 47 32 31 30 21 20 16 15 4 3 0
437 * +------------------------------------------------------+
438 * 0 | Packet IP |SPH| HDR_LEN | RSV|Packet| RSS |
439 * | Checksum Ident | | | | Type | Type |
440 * +------------------------------------------------------+
441 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
442 * +------------------------------------------------------+
443 * 63 48 47 32 31 20 19 0
444 */
445 for (n = 0; n < adapter->num_rx_queues; n++) {
446 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000447 pr_info("------------------------------------\n");
448 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
449 pr_info("------------------------------------\n");
450 pr_info("R [desc] [ PktBuf A0] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000451 "[ HeadBuf DD] [bi->dma ] [bi->skb] "
452 "<-- Adv Rx Read format\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000453 pr_info("RWB[desc] [PcsmIpSHl PtRs] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000454 "[vl er S cks ln] ---------------- [bi->skb] "
455 "<-- Adv Rx Write-Back format\n");
456
457 for (i = 0; i < rx_ring->count; i++) {
458 rx_buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duycke4f74022012-01-31 02:59:44 +0000459 rx_desc = IXGBE_RX_DESC(rx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000460 u0 = (struct my_u0 *)rx_desc;
461 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
462 if (staterr & IXGBE_RXD_STAT_DD) {
463 /* Descriptor Done */
Joe Perchesc7689572010-09-07 21:35:17 +0000464 pr_info("RWB[0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000465 "%016llX ---------------- %p", i,
466 le64_to_cpu(u0->a),
467 le64_to_cpu(u0->b),
468 rx_buffer_info->skb);
469 } else {
Joe Perchesc7689572010-09-07 21:35:17 +0000470 pr_info("R [0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000471 "%016llX %016llX %p", i,
472 le64_to_cpu(u0->a),
473 le64_to_cpu(u0->b),
474 (u64)rx_buffer_info->dma,
475 rx_buffer_info->skb);
476
Emil Tantilov9c50c032012-07-26 01:21:24 +0000477 if (netif_msg_pktdata(adapter) &&
478 rx_buffer_info->dma) {
Taku Izumidcd79ae2010-04-27 14:39:53 +0000479 print_hex_dump(KERN_INFO, "",
480 DUMP_PREFIX_ADDRESS, 16, 1,
Emil Tantilov9c50c032012-07-26 01:21:24 +0000481 page_address(rx_buffer_info->page) +
482 rx_buffer_info->page_offset,
Alexander Duyckf8003262012-03-03 02:35:52 +0000483 ixgbe_rx_bufsz(rx_ring), true);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000484 }
485 }
486
487 if (i == rx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000488 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000489 else if (i == rx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000490 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000491 else
Joe Perchesc7689572010-09-07 21:35:17 +0000492 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000493
494 }
495 }
496
497exit:
498 return;
499}
500
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800501static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
502{
503 u32 ctrl_ext;
504
505 /* Let firmware take over control of h/w */
506 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
507 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000508 ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800509}
510
511static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
512{
513 u32 ctrl_ext;
514
515 /* Let firmware know the driver has taken over */
516 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
517 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000518 ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800519}
Auke Kok9a799d72007-09-15 14:07:45 -0700520
Ben Hutchings49ce9c22012-07-10 10:56:00 +0000521/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000522 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
523 * @adapter: pointer to adapter struct
524 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
525 * @queue: queue to map the corresponding interrupt to
526 * @msix_vector: the vector to map to the corresponding queue
527 *
528 */
529static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
Joe Perchese8e9f692010-09-07 21:34:53 +0000530 u8 queue, u8 msix_vector)
Auke Kok9a799d72007-09-15 14:07:45 -0700531{
532 u32 ivar, index;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000533 struct ixgbe_hw *hw = &adapter->hw;
534 switch (hw->mac.type) {
535 case ixgbe_mac_82598EB:
536 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
537 if (direction == -1)
538 direction = 0;
539 index = (((direction * 64) + queue) >> 2) & 0x1F;
540 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
541 ivar &= ~(0xFF << (8 * (queue & 0x3)));
542 ivar |= (msix_vector << (8 * (queue & 0x3)));
543 IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
544 break;
545 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800546 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000547 if (direction == -1) {
548 /* other causes */
549 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
550 index = ((queue & 1) * 8);
551 ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
552 ivar &= ~(0xFF << index);
553 ivar |= (msix_vector << index);
554 IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
555 break;
556 } else {
557 /* tx or rx causes */
558 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
559 index = ((16 * (queue & 1)) + (8 * direction));
560 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
561 ivar &= ~(0xFF << index);
562 ivar |= (msix_vector << index);
563 IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
564 break;
565 }
566 default:
567 break;
568 }
Auke Kok9a799d72007-09-15 14:07:45 -0700569}
570
Alexander Duyckfe49f042009-06-04 16:00:09 +0000571static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000572 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +0000573{
574 u32 mask;
575
Alexander Duyckbd508172010-11-16 19:27:03 -0800576 switch (adapter->hw.mac.type) {
577 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000578 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
579 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800580 break;
581 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800582 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000583 mask = (qmask & 0xFFFFFFFF);
584 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
585 mask = (qmask >> 32);
586 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800587 break;
588 default:
589 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +0000590 }
591}
592
Alexander Duyck729739b2012-02-08 07:51:06 +0000593void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *ring,
594 struct ixgbe_tx_buffer *tx_buffer)
Alexander Duyckd3d00232011-07-15 02:31:25 +0000595{
Alexander Duyck729739b2012-02-08 07:51:06 +0000596 if (tx_buffer->skb) {
597 dev_kfree_skb_any(tx_buffer->skb);
598 if (dma_unmap_len(tx_buffer, len))
Alexander Duyckd3d00232011-07-15 02:31:25 +0000599 dma_unmap_single(ring->dev,
Alexander Duyck729739b2012-02-08 07:51:06 +0000600 dma_unmap_addr(tx_buffer, dma),
601 dma_unmap_len(tx_buffer, len),
602 DMA_TO_DEVICE);
603 } else if (dma_unmap_len(tx_buffer, len)) {
604 dma_unmap_page(ring->dev,
605 dma_unmap_addr(tx_buffer, dma),
606 dma_unmap_len(tx_buffer, len),
607 DMA_TO_DEVICE);
Alexander Duyckd3d00232011-07-15 02:31:25 +0000608 }
Alexander Duyck729739b2012-02-08 07:51:06 +0000609 tx_buffer->next_to_watch = NULL;
610 tx_buffer->skb = NULL;
611 dma_unmap_len_set(tx_buffer, len, 0);
612 /* tx_buffer must be completely set up in the transmit path */
Auke Kok9a799d72007-09-15 14:07:45 -0700613}
614
Alexander Duyck943561d2012-05-09 22:14:44 -0700615static void ixgbe_update_xoff_rx_lfc(struct ixgbe_adapter *adapter)
616{
617 struct ixgbe_hw *hw = &adapter->hw;
618 struct ixgbe_hw_stats *hwstats = &adapter->stats;
619 int i;
620 u32 data;
621
622 if ((hw->fc.current_mode != ixgbe_fc_full) &&
623 (hw->fc.current_mode != ixgbe_fc_rx_pause))
624 return;
625
626 switch (hw->mac.type) {
627 case ixgbe_mac_82598EB:
628 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
629 break;
630 default:
631 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
632 }
633 hwstats->lxoffrxc += data;
634
635 /* refill credits (no tx hang) if we received xoff */
636 if (!data)
637 return;
638
639 for (i = 0; i < adapter->num_tx_queues; i++)
640 clear_bit(__IXGBE_HANG_CHECK_ARMED,
641 &adapter->tx_ring[i]->state);
642}
643
John Fastabendc84d3242010-11-16 19:27:12 -0800644static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -0700645{
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700646 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -0800647 struct ixgbe_hw_stats *hwstats = &adapter->stats;
John Fastabendc84d3242010-11-16 19:27:12 -0800648 u32 xoff[8] = {0};
649 int i;
Alexander Duyck943561d2012-05-09 22:14:44 -0700650 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700651
Alexander Duyck943561d2012-05-09 22:14:44 -0700652 if (adapter->ixgbe_ieee_pfc)
653 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
John Fastabendc84d3242010-11-16 19:27:12 -0800654
Alexander Duyck943561d2012-05-09 22:14:44 -0700655 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED) || !pfc_en) {
656 ixgbe_update_xoff_rx_lfc(adapter);
John Fastabendc84d3242010-11-16 19:27:12 -0800657 return;
Alexander Duyck943561d2012-05-09 22:14:44 -0700658 }
John Fastabendc84d3242010-11-16 19:27:12 -0800659
660 /* update stats for each tc, only valid with PFC enabled */
661 for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
662 switch (hw->mac.type) {
663 case ixgbe_mac_82598EB:
664 xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
665 break;
666 default:
667 xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
668 }
669 hwstats->pxoffrxc[i] += xoff[i];
Auke Kok9a799d72007-09-15 14:07:45 -0700670 }
671
John Fastabendc84d3242010-11-16 19:27:12 -0800672 /* disarm tx queues that have received xoff frames */
673 for (i = 0; i < adapter->num_tx_queues; i++) {
674 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
John Fastabendfb5475f2011-04-26 07:26:36 +0000675 u8 tc = tx_ring->dcb_tc;
John Fastabendc84d3242010-11-16 19:27:12 -0800676
677 if (xoff[tc])
678 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
679 }
680}
681
682static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
683{
Alexander Duyck7d7ce682012-02-08 07:50:51 +0000684 return ring->stats.packets;
John Fastabendc84d3242010-11-16 19:27:12 -0800685}
686
687static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
688{
689 struct ixgbe_adapter *adapter = netdev_priv(ring->netdev);
690 struct ixgbe_hw *hw = &adapter->hw;
691
692 u32 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
693 u32 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));
694
695 if (head != tail)
696 return (head < tail) ?
697 tail - head : (tail + ring->count - head);
698
699 return 0;
700}
701
702static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
703{
704 u32 tx_done = ixgbe_get_tx_completed(tx_ring);
705 u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
706 u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
707 bool ret = false;
708
709 clear_check_for_tx_hang(tx_ring);
710
711 /*
712 * Check for a hung queue, but be thorough. This verifies
713 * that a transmit has been completed since the previous
714 * check AND there is at least one packet pending. The
715 * ARMED bit is set to indicate a potential hang. The
716 * bit is cleared if a pause frame is received to remove
717 * false hang detection due to PFC or 802.3x frames. By
718 * requiring this to fail twice we avoid races with
719 * pfc clearing the ARMED bit and conditions where we
720 * run the check_tx_hang logic with a transmit completion
721 * pending but without time to complete it yet.
722 */
723 if ((tx_done_old == tx_done) && tx_pending) {
724 /* make sure it is true for two checks in a row */
725 ret = test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
726 &tx_ring->state);
727 } else {
728 /* update completed stats and continue */
729 tx_ring->tx_stats.tx_done_old = tx_done;
730 /* reset the countdown */
731 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
732 }
733
734 return ret;
Auke Kok9a799d72007-09-15 14:07:45 -0700735}
736
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000737/**
738 * ixgbe_tx_timeout_reset - initiate reset due to Tx timeout
739 * @adapter: driver private struct
740 **/
741static void ixgbe_tx_timeout_reset(struct ixgbe_adapter *adapter)
742{
743
744 /* Do the reset outside of interrupt context */
745 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
746 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
747 ixgbe_service_event_schedule(adapter);
748 }
749}
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700750
Auke Kok9a799d72007-09-15 14:07:45 -0700751/**
752 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duyckfe49f042009-06-04 16:00:09 +0000753 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700754 * @tx_ring: tx ring to clean
Auke Kok9a799d72007-09-15 14:07:45 -0700755 **/
Alexander Duyckfe49f042009-06-04 16:00:09 +0000756static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +0000757 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700758{
Alexander Duyckfe49f042009-06-04 16:00:09 +0000759 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000760 struct ixgbe_tx_buffer *tx_buffer;
761 union ixgbe_adv_tx_desc *tx_desc;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700762 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck59224552011-08-31 00:01:06 +0000763 unsigned int budget = q_vector->tx.work_limit;
Alexander Duyck729739b2012-02-08 07:51:06 +0000764 unsigned int i = tx_ring->next_to_clean;
765
766 if (test_bit(__IXGBE_DOWN, &adapter->state))
767 return true;
Auke Kok9a799d72007-09-15 14:07:45 -0700768
Alexander Duyckd3d00232011-07-15 02:31:25 +0000769 tx_buffer = &tx_ring->tx_buffer_info[i];
Alexander Duycke4f74022012-01-31 02:59:44 +0000770 tx_desc = IXGBE_TX_DESC(tx_ring, i);
Alexander Duyck729739b2012-02-08 07:51:06 +0000771 i -= tx_ring->count;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800772
Alexander Duyck729739b2012-02-08 07:51:06 +0000773 do {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000774 union ixgbe_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;
Auke Kok9a799d72007-09-15 14:07:45 -0700775
Alexander Duyckd3d00232011-07-15 02:31:25 +0000776 /* if next_to_watch is not set then there is no work pending */
777 if (!eop_desc)
778 break;
779
Alexander Duyck7f83a9e2012-02-08 07:49:23 +0000780 /* prevent any other reads prior to eop_desc */
781 rmb();
782
Alexander Duyckd3d00232011-07-15 02:31:25 +0000783 /* if DD is not set pending work has not been completed */
784 if (!(eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)))
785 break;
786
Alexander Duyckd3d00232011-07-15 02:31:25 +0000787 /* clear next_to_watch to prevent false hangs */
788 tx_buffer->next_to_watch = NULL;
789
Alexander Duyck091a6242012-02-08 07:51:01 +0000790 /* update the statistics for this packet */
791 total_bytes += tx_buffer->bytecount;
792 total_packets += tx_buffer->gso_segs;
793
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000794#ifdef CONFIG_IXGBE_PTP
Jacob Keller0ede4a62012-05-22 06:08:32 +0000795 if (unlikely(tx_buffer->tx_flags & IXGBE_TX_FLAGS_TSTAMP))
796 ixgbe_ptp_tx_hwtstamp(q_vector, tx_buffer->skb);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +0000797#endif
Jacob Keller0ede4a62012-05-22 06:08:32 +0000798
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000799 /* free the skb */
800 dev_kfree_skb_any(tx_buffer->skb);
801
Alexander Duyck729739b2012-02-08 07:51:06 +0000802 /* unmap skb header data */
803 dma_unmap_single(tx_ring->dev,
804 dma_unmap_addr(tx_buffer, dma),
805 dma_unmap_len(tx_buffer, len),
806 DMA_TO_DEVICE);
807
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000808 /* clear tx_buffer data */
809 tx_buffer->skb = NULL;
Alexander Duyck729739b2012-02-08 07:51:06 +0000810 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duyckfd0db0e2012-02-08 07:50:56 +0000811
Alexander Duyck729739b2012-02-08 07:51:06 +0000812 /* unmap remaining buffers */
813 while (tx_desc != eop_desc) {
Alexander Duyckd3d00232011-07-15 02:31:25 +0000814 tx_buffer++;
815 tx_desc++;
816 i++;
Alexander Duyck729739b2012-02-08 07:51:06 +0000817 if (unlikely(!i)) {
818 i -= tx_ring->count;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000819 tx_buffer = tx_ring->tx_buffer_info;
Alexander Duycke4f74022012-01-31 02:59:44 +0000820 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
Alexander Duyckd3d00232011-07-15 02:31:25 +0000821 }
822
Alexander Duyck729739b2012-02-08 07:51:06 +0000823 /* unmap any remaining paged data */
824 if (dma_unmap_len(tx_buffer, len)) {
825 dma_unmap_page(tx_ring->dev,
826 dma_unmap_addr(tx_buffer, dma),
827 dma_unmap_len(tx_buffer, len),
828 DMA_TO_DEVICE);
829 dma_unmap_len_set(tx_buffer, len, 0);
830 }
831 }
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800832
Alexander Duyck729739b2012-02-08 07:51:06 +0000833 /* move us one more past the eop_desc for start of next pkt */
834 tx_buffer++;
835 tx_desc++;
836 i++;
837 if (unlikely(!i)) {
838 i -= tx_ring->count;
839 tx_buffer = tx_ring->tx_buffer_info;
840 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
841 }
842
843 /* issue prefetch for next Tx descriptor */
844 prefetch(tx_desc);
845
846 /* update budget accounting */
847 budget--;
848 } while (likely(budget));
849
850 i += tx_ring->count;
Auke Kok9a799d72007-09-15 14:07:45 -0700851 tx_ring->next_to_clean = i;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000852 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duyckb9537992010-11-16 19:26:58 -0800853 tx_ring->stats.bytes += total_bytes;
Alexander Duyckbd198052011-06-11 01:45:08 +0000854 tx_ring->stats.packets += total_packets;
Alexander Duyckd3d00232011-07-15 02:31:25 +0000855 u64_stats_update_end(&tx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +0000856 q_vector->tx.total_bytes += total_bytes;
857 q_vector->tx.total_packets += total_packets;
Alexander Duyckb9537992010-11-16 19:26:58 -0800858
John Fastabendc84d3242010-11-16 19:27:12 -0800859 if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
Alexander Duyckb9537992010-11-16 19:26:58 -0800860 /* schedule immediate reset if we believe we hung */
John Fastabendc84d3242010-11-16 19:27:12 -0800861 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -0800862 e_err(drv, "Detected Tx Unit Hang\n"
863 " Tx Queue <%d>\n"
864 " TDH, TDT <%x>, <%x>\n"
865 " next_to_use <%x>\n"
866 " next_to_clean <%x>\n"
867 "tx_buffer_info[next_to_clean]\n"
868 " time_stamp <%lx>\n"
869 " jiffies <%lx>\n",
870 tx_ring->queue_index,
871 IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
872 IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
Alexander Duyckd3d00232011-07-15 02:31:25 +0000873 tx_ring->next_to_use, i,
874 tx_ring->tx_buffer_info[i].time_stamp, jiffies);
John Fastabendc84d3242010-11-16 19:27:12 -0800875
876 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
877
878 e_info(probe,
879 "tx hang %d detected on queue %d, resetting adapter\n",
880 adapter->tx_timeout_count + 1, tx_ring->queue_index);
881
882 /* schedule immediate reset if we believe we hung */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +0000883 ixgbe_tx_timeout_reset(adapter);
Alexander Duyckb9537992010-11-16 19:26:58 -0800884
885 /* the adapter is about to reset, no point in enabling stuff */
Alexander Duyck59224552011-08-31 00:01:06 +0000886 return true;
Alexander Duyckb9537992010-11-16 19:26:58 -0800887 }
Auke Kok9a799d72007-09-15 14:07:45 -0700888
Alexander Duyckb2d96e02012-02-07 08:14:33 +0000889 netdev_tx_completed_queue(txring_txq(tx_ring),
890 total_packets, total_bytes);
891
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800892#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
Alexander Duyck30065e62011-07-15 03:05:14 +0000893 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
Alexander Duyck7d4987d2011-05-27 05:31:37 +0000894 (ixgbe_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD))) {
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800895 /* Make sure that anybody stopping the queue after this
896 * sees the new next_to_clean.
897 */
898 smp_mb();
Alexander Duyck729739b2012-02-08 07:51:06 +0000899 if (__netif_subqueue_stopped(tx_ring->netdev,
900 tx_ring->queue_index)
901 && !test_bit(__IXGBE_DOWN, &adapter->state)) {
902 netif_wake_subqueue(tx_ring->netdev,
903 tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -0800904 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -0800905 }
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800906 }
Auke Kok9a799d72007-09-15 14:07:45 -0700907
Alexander Duyck59224552011-08-31 00:01:06 +0000908 return !!budget;
Auke Kok9a799d72007-09-15 14:07:45 -0700909}
910
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400911#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800912static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800913 struct ixgbe_ring *tx_ring,
914 int cpu)
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800915{
Don Skidmoreee5f7842009-11-06 12:56:20 +0000916 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckbdda1a62012-02-08 07:50:14 +0000917 u32 txctrl = dca3_get_tag(tx_ring->dev, cpu);
918 u16 reg_offset;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800919
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800920 switch (hw->mac.type) {
921 case ixgbe_mac_82598EB:
Alexander Duyckbdda1a62012-02-08 07:50:14 +0000922 reg_offset = IXGBE_DCA_TXCTRL(tx_ring->reg_idx);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800923 break;
924 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800925 case ixgbe_mac_X540:
Alexander Duyckbdda1a62012-02-08 07:50:14 +0000926 reg_offset = IXGBE_DCA_TXCTRL_82599(tx_ring->reg_idx);
927 txctrl <<= IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599;
928 break;
929 default:
930 /* for unknown hardware do not write register */
931 return;
932 }
933
934 /*
935 * We can enable relaxed ordering for reads, but not writes when
936 * DCA is enabled. This is due to a known issue in some chipsets
937 * which will cause the DCA tag to be cleared.
938 */
939 txctrl |= IXGBE_DCA_TXCTRL_DESC_RRO_EN |
940 IXGBE_DCA_TXCTRL_DATA_RRO_EN |
941 IXGBE_DCA_TXCTRL_DESC_DCA_EN;
942
943 IXGBE_WRITE_REG(hw, reg_offset, txctrl);
944}
945
946static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
947 struct ixgbe_ring *rx_ring,
948 int cpu)
949{
950 struct ixgbe_hw *hw = &adapter->hw;
951 u32 rxctrl = dca3_get_tag(rx_ring->dev, cpu);
952 u8 reg_idx = rx_ring->reg_idx;
953
954
955 switch (hw->mac.type) {
956 case ixgbe_mac_82599EB:
957 case ixgbe_mac_X540:
958 rxctrl <<= IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800959 break;
960 default:
961 break;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800962 }
Alexander Duyckbdda1a62012-02-08 07:50:14 +0000963
964 /*
965 * We can enable relaxed ordering for reads, but not writes when
966 * DCA is enabled. This is due to a known issue in some chipsets
967 * which will cause the DCA tag to be cleared.
968 */
969 rxctrl |= IXGBE_DCA_RXCTRL_DESC_RRO_EN |
970 IXGBE_DCA_RXCTRL_DATA_DCA_EN |
971 IXGBE_DCA_RXCTRL_DESC_DCA_EN;
972
973 IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800974}
975
976static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
977{
978 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000979 struct ixgbe_ring *ring;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800980 int cpu = get_cpu();
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800981
982 if (q_vector->cpu == cpu)
983 goto out_no_update;
984
Alexander Duycka5579282012-02-08 07:50:04 +0000985 ixgbe_for_each_ring(ring, q_vector->tx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000986 ixgbe_update_tx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800987
Alexander Duycka5579282012-02-08 07:50:04 +0000988 ixgbe_for_each_ring(ring, q_vector->rx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +0000989 ixgbe_update_rx_dca(adapter, ring, cpu);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800990
991 q_vector->cpu = cpu;
992out_no_update:
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800993 put_cpu();
994}
995
996static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
997{
998 int i;
999
1000 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
1001 return;
1002
Alexander Duycke35ec122009-05-21 13:07:12 +00001003 /* always use CB2 mode, difference is masked in the CB driver */
1004 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);
1005
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00001006 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001007 adapter->q_vector[i]->cpu = -1;
1008 ixgbe_update_dca(adapter->q_vector[i]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001009 }
1010}
1011
1012static int __ixgbe_notify_dca(struct device *dev, void *data)
1013{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08001014 struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001015 unsigned long event = *(unsigned long *)data;
1016
Don Skidmore2a72c312011-07-20 02:27:05 +00001017 if (!(adapter->flags & IXGBE_FLAG_DCA_CAPABLE))
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001018 return 0;
1019
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001020 switch (event) {
1021 case DCA_PROVIDER_ADD:
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001022 /* if we're already enabled, don't do it again */
1023 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
1024 break;
Denis V. Lunev652f0932008-03-27 14:39:17 +03001025 if (dca_add_requester(dev) == 0) {
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001026 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001027 ixgbe_setup_dca(adapter);
1028 break;
1029 }
1030 /* Fall Through since DCA is disabled. */
1031 case DCA_PROVIDER_REMOVE:
1032 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
1033 dca_remove_requester(dev);
1034 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
1035 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
1036 }
1037 break;
1038 }
1039
Denis V. Lunev652f0932008-03-27 14:39:17 +03001040 return 0;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001041}
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001042
Alexander Duyckbdda1a62012-02-08 07:50:14 +00001043#endif /* CONFIG_IXGBE_DCA */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001044static inline void ixgbe_rx_hash(struct ixgbe_ring *ring,
1045 union ixgbe_adv_rx_desc *rx_desc,
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001046 struct sk_buff *skb)
1047{
Alexander Duyck8a0da212012-01-31 02:59:49 +00001048 if (ring->netdev->features & NETIF_F_RXHASH)
1049 skb->rxhash = le32_to_cpu(rx_desc->wb.lower.hi_dword.rss);
Emil Tantilov67a74ee2011-04-23 04:50:40 +00001050}
1051
Alexander Duyckf8003262012-03-03 02:35:52 +00001052#ifdef IXGBE_FCOE
Auke Kok9a799d72007-09-15 14:07:45 -07001053/**
Alexander Duyckff886df2011-06-11 01:45:13 +00001054 * ixgbe_rx_is_fcoe - check the rx desc for incoming pkt type
Alexander Duyck57efd442012-06-25 21:54:46 +00001055 * @ring: structure containing ring specific data
Alexander Duyckff886df2011-06-11 01:45:13 +00001056 * @rx_desc: advanced rx descriptor
1057 *
1058 * Returns : true if it is FCoE pkt
1059 */
Alexander Duyck57efd442012-06-25 21:54:46 +00001060static inline bool ixgbe_rx_is_fcoe(struct ixgbe_ring *ring,
Alexander Duyckff886df2011-06-11 01:45:13 +00001061 union ixgbe_adv_rx_desc *rx_desc)
1062{
1063 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1064
Alexander Duyck57efd442012-06-25 21:54:46 +00001065 return test_bit(__IXGBE_RX_FCOE, &ring->state) &&
Alexander Duyckff886df2011-06-11 01:45:13 +00001066 ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_ETQF_MASK)) ==
1067 (cpu_to_le16(IXGBE_ETQF_FILTER_FCOE <<
1068 IXGBE_RXDADV_PKTTYPE_ETQF_SHIFT)));
1069}
1070
Alexander Duyckf8003262012-03-03 02:35:52 +00001071#endif /* IXGBE_FCOE */
Alexander Duyckff886df2011-06-11 01:45:13 +00001072/**
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001073 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
Alexander Duyck8a0da212012-01-31 02:59:49 +00001074 * @ring: structure containing ring specific data
1075 * @rx_desc: current Rx descriptor being processed
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001076 * @skb: skb currently being received and modified
1077 **/
Alexander Duyck8a0da212012-01-31 02:59:49 +00001078static inline void ixgbe_rx_checksum(struct ixgbe_ring *ring,
Don Skidmore8bae1b22009-07-23 18:00:39 +00001079 union ixgbe_adv_rx_desc *rx_desc,
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001080 struct sk_buff *skb)
Auke Kok9a799d72007-09-15 14:07:45 -07001081{
Alexander Duyck8a0da212012-01-31 02:59:49 +00001082 skb_checksum_none_assert(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001083
Jesse Brandeburg712744b2008-08-26 04:26:56 -07001084 /* Rx csum disabled */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001085 if (!(ring->netdev->features & NETIF_F_RXCSUM))
Auke Kok9a799d72007-09-15 14:07:45 -07001086 return;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001087
1088 /* if IP and error */
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001089 if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_IPCS) &&
1090 ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_IPE)) {
Alexander Duyck8a0da212012-01-31 02:59:49 +00001091 ring->rx_stats.csum_err++;
Auke Kok9a799d72007-09-15 14:07:45 -07001092 return;
1093 }
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001094
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001095 if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_L4CS))
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001096 return;
1097
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001098 if (ixgbe_test_staterr(rx_desc, IXGBE_RXDADV_ERR_TCPE)) {
Alexander Duyckf8003262012-03-03 02:35:52 +00001099 __le16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
Don Skidmore8bae1b22009-07-23 18:00:39 +00001100
1101 /*
1102 * 82599 errata, UDP frames with a 0 checksum can be marked as
1103 * checksum errors.
1104 */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001105 if ((pkt_info & cpu_to_le16(IXGBE_RXDADV_PKTTYPE_UDP)) &&
1106 test_bit(__IXGBE_RX_CSUM_UDP_ZERO_ERR, &ring->state))
Don Skidmore8bae1b22009-07-23 18:00:39 +00001107 return;
1108
Alexander Duyck8a0da212012-01-31 02:59:49 +00001109 ring->rx_stats.csum_err++;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001110 return;
1111 }
1112
Auke Kok9a799d72007-09-15 14:07:45 -07001113 /* It must be a TCP or UDP packet with a valid checksum */
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001114 skb->ip_summed = CHECKSUM_UNNECESSARY;
Auke Kok9a799d72007-09-15 14:07:45 -07001115}
1116
Alexander Duyck84ea2592010-11-16 19:26:49 -08001117static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001118{
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001119 rx_ring->next_to_use = val;
Alexander Duyckf8003262012-03-03 02:35:52 +00001120
1121 /* update next to alloc since we have filled the ring */
1122 rx_ring->next_to_alloc = val;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001123 /*
1124 * Force memory writes to complete before letting h/w
1125 * know there are new descriptors to fetch. (Only
1126 * applicable for weak-ordered memory model archs,
1127 * such as IA-64).
1128 */
1129 wmb();
Alexander Duyck84ea2592010-11-16 19:26:49 -08001130 writel(val, rx_ring->tail);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001131}
1132
Alexander Duyckf990b792012-01-31 02:59:34 +00001133static bool ixgbe_alloc_mapped_page(struct ixgbe_ring *rx_ring,
1134 struct ixgbe_rx_buffer *bi)
1135{
1136 struct page *page = bi->page;
Alexander Duyckf8003262012-03-03 02:35:52 +00001137 dma_addr_t dma = bi->dma;
Alexander Duyckf990b792012-01-31 02:59:34 +00001138
Alexander Duyckf8003262012-03-03 02:35:52 +00001139 /* since we are recycling buffers we should seldom need to alloc */
1140 if (likely(dma))
Alexander Duyckf990b792012-01-31 02:59:34 +00001141 return true;
1142
Alexander Duyckf8003262012-03-03 02:35:52 +00001143 /* alloc new page for storage */
1144 if (likely(!page)) {
Mel Gorman06140022012-07-31 16:44:24 -07001145 page = __skb_alloc_pages(GFP_ATOMIC | __GFP_COLD | __GFP_COMP,
1146 bi->skb, ixgbe_rx_pg_order(rx_ring));
Alexander Duyckf990b792012-01-31 02:59:34 +00001147 if (unlikely(!page)) {
1148 rx_ring->rx_stats.alloc_rx_page_failed++;
1149 return false;
1150 }
Alexander Duyckf8003262012-03-03 02:35:52 +00001151 bi->page = page;
Alexander Duyckf990b792012-01-31 02:59:34 +00001152 }
1153
Alexander Duyckf8003262012-03-03 02:35:52 +00001154 /* map page for use */
1155 dma = dma_map_page(rx_ring->dev, page, 0,
1156 ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
Alexander Duyckf990b792012-01-31 02:59:34 +00001157
Alexander Duyckf8003262012-03-03 02:35:52 +00001158 /*
1159 * if mapping failed free memory back to system since
1160 * there isn't much point in holding memory we can't use
1161 */
1162 if (dma_mapping_error(rx_ring->dev, dma)) {
Alexander Duyckdd411ec2012-04-06 04:24:50 +00001163 __free_pages(page, ixgbe_rx_pg_order(rx_ring));
Alexander Duyckf8003262012-03-03 02:35:52 +00001164 bi->page = NULL;
1165
Alexander Duyckf990b792012-01-31 02:59:34 +00001166 rx_ring->rx_stats.alloc_rx_page_failed++;
1167 return false;
1168 }
1169
Alexander Duyckf8003262012-03-03 02:35:52 +00001170 bi->dma = dma;
Alexander Duyckafaa9452012-07-20 08:08:12 +00001171 bi->page_offset = 0;
Alexander Duyckf8003262012-03-03 02:35:52 +00001172
Alexander Duyckf990b792012-01-31 02:59:34 +00001173 return true;
1174}
1175
Auke Kok9a799d72007-09-15 14:07:45 -07001176/**
Alexander Duyckf990b792012-01-31 02:59:34 +00001177 * ixgbe_alloc_rx_buffers - Replace used receive buffers
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001178 * @rx_ring: ring to place buffers on
1179 * @cleaned_count: number of buffers to replace
Auke Kok9a799d72007-09-15 14:07:45 -07001180 **/
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001181void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
Auke Kok9a799d72007-09-15 14:07:45 -07001182{
Auke Kok9a799d72007-09-15 14:07:45 -07001183 union ixgbe_adv_rx_desc *rx_desc;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001184 struct ixgbe_rx_buffer *bi;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001185 u16 i = rx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07001186
Alexander Duyckf8003262012-03-03 02:35:52 +00001187 /* nothing to do */
1188 if (!cleaned_count)
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001189 return;
1190
Alexander Duycke4f74022012-01-31 02:59:44 +00001191 rx_desc = IXGBE_RX_DESC(rx_ring, i);
Alexander Duyckf990b792012-01-31 02:59:34 +00001192 bi = &rx_ring->rx_buffer_info[i];
1193 i -= rx_ring->count;
1194
Alexander Duyckf8003262012-03-03 02:35:52 +00001195 do {
1196 if (!ixgbe_alloc_mapped_page(rx_ring, bi))
Alexander Duyckf990b792012-01-31 02:59:34 +00001197 break;
Auke Kok9a799d72007-09-15 14:07:45 -07001198
Alexander Duyckf8003262012-03-03 02:35:52 +00001199 /*
1200 * Refresh the desc even if buffer_addrs didn't change
1201 * because each write-back erases this info.
1202 */
1203 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
Auke Kok9a799d72007-09-15 14:07:45 -07001204
Alexander Duyckf990b792012-01-31 02:59:34 +00001205 rx_desc++;
1206 bi++;
Auke Kok9a799d72007-09-15 14:07:45 -07001207 i++;
Alexander Duyckf990b792012-01-31 02:59:34 +00001208 if (unlikely(!i)) {
Alexander Duycke4f74022012-01-31 02:59:44 +00001209 rx_desc = IXGBE_RX_DESC(rx_ring, 0);
Alexander Duyckf990b792012-01-31 02:59:34 +00001210 bi = rx_ring->rx_buffer_info;
1211 i -= rx_ring->count;
1212 }
1213
1214 /* clear the hdr_addr for the next_to_use descriptor */
1215 rx_desc->read.hdr_addr = 0;
Alexander Duyckf8003262012-03-03 02:35:52 +00001216
1217 cleaned_count--;
1218 } while (cleaned_count);
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001219
Alexander Duyckf990b792012-01-31 02:59:34 +00001220 i += rx_ring->count;
1221
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001222 if (rx_ring->next_to_use != i)
Alexander Duyck84ea2592010-11-16 19:26:49 -08001223 ixgbe_release_rx_desc(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001224}
1225
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001226/**
1227 * ixgbe_get_headlen - determine size of header for RSC/LRO/GRO/FCOE
1228 * @data: pointer to the start of the headers
1229 * @max_len: total length of section to find headers in
1230 *
1231 * This function is meant to determine the length of headers that will
1232 * be recognized by hardware for LRO, GRO, and RSC offloads. The main
1233 * motivation of doing this is to only perform one pull for IPv4 TCP
1234 * packets so that we can do basic things like calculating the gso_size
1235 * based on the average data per packet.
1236 **/
1237static unsigned int ixgbe_get_headlen(unsigned char *data,
1238 unsigned int max_len)
1239{
1240 union {
1241 unsigned char *network;
1242 /* l2 headers */
1243 struct ethhdr *eth;
1244 struct vlan_hdr *vlan;
1245 /* l3 headers */
1246 struct iphdr *ipv4;
Alexander Duycka048b402012-05-24 08:26:29 +00001247 struct ipv6hdr *ipv6;
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001248 } hdr;
1249 __be16 protocol;
1250 u8 nexthdr = 0; /* default to not TCP */
1251 u8 hlen;
1252
1253 /* this should never happen, but better safe than sorry */
1254 if (max_len < ETH_HLEN)
1255 return max_len;
1256
1257 /* initialize network frame pointer */
1258 hdr.network = data;
1259
1260 /* set first protocol and move network header forward */
1261 protocol = hdr.eth->h_proto;
1262 hdr.network += ETH_HLEN;
1263
1264 /* handle any vlan tag if present */
1265 if (protocol == __constant_htons(ETH_P_8021Q)) {
1266 if ((hdr.network - data) > (max_len - VLAN_HLEN))
1267 return max_len;
1268
1269 protocol = hdr.vlan->h_vlan_encapsulated_proto;
1270 hdr.network += VLAN_HLEN;
1271 }
1272
1273 /* handle L3 protocols */
1274 if (protocol == __constant_htons(ETH_P_IP)) {
1275 if ((hdr.network - data) > (max_len - sizeof(struct iphdr)))
1276 return max_len;
1277
1278 /* access ihl as a u8 to avoid unaligned access on ia64 */
1279 hlen = (hdr.network[0] & 0x0F) << 2;
1280
1281 /* verify hlen meets minimum size requirements */
1282 if (hlen < sizeof(struct iphdr))
1283 return hdr.network - data;
1284
1285 /* record next protocol */
1286 nexthdr = hdr.ipv4->protocol;
1287 hdr.network += hlen;
Alexander Duycka048b402012-05-24 08:26:29 +00001288 } else if (protocol == __constant_htons(ETH_P_IPV6)) {
1289 if ((hdr.network - data) > (max_len - sizeof(struct ipv6hdr)))
1290 return max_len;
1291
1292 /* record next protocol */
1293 nexthdr = hdr.ipv6->nexthdr;
1294 hdr.network += sizeof(struct ipv6hdr);
Alexander Duyckf8003262012-03-03 02:35:52 +00001295#ifdef IXGBE_FCOE
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001296 } else if (protocol == __constant_htons(ETH_P_FCOE)) {
1297 if ((hdr.network - data) > (max_len - FCOE_HEADER_LEN))
1298 return max_len;
1299 hdr.network += FCOE_HEADER_LEN;
1300#endif
1301 } else {
1302 return hdr.network - data;
1303 }
1304
Alexander Duycka048b402012-05-24 08:26:29 +00001305 /* finally sort out TCP/UDP */
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001306 if (nexthdr == IPPROTO_TCP) {
1307 if ((hdr.network - data) > (max_len - sizeof(struct tcphdr)))
1308 return max_len;
1309
1310 /* access doff as a u8 to avoid unaligned access on ia64 */
1311 hlen = (hdr.network[12] & 0xF0) >> 2;
1312
1313 /* verify hlen meets minimum size requirements */
1314 if (hlen < sizeof(struct tcphdr))
1315 return hdr.network - data;
1316
1317 hdr.network += hlen;
Alexander Duycka048b402012-05-24 08:26:29 +00001318 } else if (nexthdr == IPPROTO_UDP) {
1319 if ((hdr.network - data) > (max_len - sizeof(struct udphdr)))
1320 return max_len;
1321
1322 hdr.network += sizeof(struct udphdr);
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001323 }
1324
1325 /*
1326 * If everything has gone correctly hdr.network should be the
1327 * data section of the packet and will be the end of the header.
1328 * If not then it probably represents the end of the last recognized
1329 * header.
1330 */
1331 if ((hdr.network - data) < max_len)
1332 return hdr.network - data;
1333 else
1334 return max_len;
1335}
1336
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001337static void ixgbe_set_rsc_gso_size(struct ixgbe_ring *ring,
1338 struct sk_buff *skb)
1339{
Alexander Duyckf8003262012-03-03 02:35:52 +00001340 u16 hdr_len = skb_headlen(skb);
Alexander Duyck1d2024f2012-01-31 02:59:29 +00001341
1342 /* set gso_size to avoid messing up TCP MSS */
1343 skb_shinfo(skb)->gso_size = DIV_ROUND_UP((skb->len - hdr_len),
1344 IXGBE_CB(skb)->append_cnt);
1345}
1346
1347static void ixgbe_update_rsc_stats(struct ixgbe_ring *rx_ring,
1348 struct sk_buff *skb)
1349{
1350 /* if append_cnt is 0 then frame is not RSC */
1351 if (!IXGBE_CB(skb)->append_cnt)
1352 return;
1353
1354 rx_ring->rx_stats.rsc_count += IXGBE_CB(skb)->append_cnt;
1355 rx_ring->rx_stats.rsc_flush++;
1356
1357 ixgbe_set_rsc_gso_size(rx_ring, skb);
1358
1359 /* gso_size is computed using append_cnt so always clear it last */
1360 IXGBE_CB(skb)->append_cnt = 0;
1361}
1362
Alexander Duyck8a0da212012-01-31 02:59:49 +00001363/**
1364 * ixgbe_process_skb_fields - Populate skb header fields from Rx descriptor
1365 * @rx_ring: rx descriptor ring packet is being transacted on
1366 * @rx_desc: pointer to the EOP Rx descriptor
1367 * @skb: pointer to current skb being populated
1368 *
1369 * This function checks the ring, descriptor, and packet information in
1370 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
1371 * other fields within the skb.
1372 **/
1373static void ixgbe_process_skb_fields(struct ixgbe_ring *rx_ring,
1374 union ixgbe_adv_rx_desc *rx_desc,
1375 struct sk_buff *skb)
1376{
John Fastabend43e95f12012-05-15 06:12:17 +00001377 struct net_device *dev = rx_ring->netdev;
1378
Alexander Duyck8a0da212012-01-31 02:59:49 +00001379 ixgbe_update_rsc_stats(rx_ring, skb);
1380
1381 ixgbe_rx_hash(rx_ring, rx_desc, skb);
1382
1383 ixgbe_rx_checksum(rx_ring, rx_desc, skb);
1384
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00001385#ifdef CONFIG_IXGBE_PTP
Jacob Keller1d1a79b2012-05-22 06:18:08 +00001386 ixgbe_ptp_rx_hwtstamp(rx_ring->q_vector, rx_desc, skb);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00001387#endif
1388
John Fastabend43e95f12012-05-15 06:12:17 +00001389 if ((dev->features & NETIF_F_HW_VLAN_RX) &&
1390 ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_VP)) {
Alexander Duyck8a0da212012-01-31 02:59:49 +00001391 u16 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
1392 __vlan_hwaccel_put_tag(skb, vid);
1393 }
1394
1395 skb_record_rx_queue(skb, rx_ring->queue_index);
1396
John Fastabend43e95f12012-05-15 06:12:17 +00001397 skb->protocol = eth_type_trans(skb, dev);
Alexander Duyck8a0da212012-01-31 02:59:49 +00001398}
1399
1400static void ixgbe_rx_skb(struct ixgbe_q_vector *q_vector,
1401 struct sk_buff *skb)
1402{
1403 struct ixgbe_adapter *adapter = q_vector->adapter;
1404
1405 if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
1406 napi_gro_receive(&q_vector->napi, skb);
1407 else
1408 netif_rx(skb);
Alexander Duyckaa801752010-11-16 19:27:02 -08001409}
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001410
Alexander Duyckf8003262012-03-03 02:35:52 +00001411/**
1412 * ixgbe_is_non_eop - process handling of non-EOP buffers
1413 * @rx_ring: Rx ring being processed
1414 * @rx_desc: Rx descriptor for current buffer
1415 * @skb: Current socket buffer containing buffer in progress
1416 *
1417 * This function updates next to clean. If the buffer is an EOP buffer
1418 * this function exits returning false, otherwise it will place the
1419 * sk_buff in the next buffer to be chained and return true indicating
1420 * that this is in fact a non-EOP buffer.
1421 **/
1422static bool ixgbe_is_non_eop(struct ixgbe_ring *rx_ring,
1423 union ixgbe_adv_rx_desc *rx_desc,
1424 struct sk_buff *skb)
1425{
1426 u32 ntc = rx_ring->next_to_clean + 1;
1427
1428 /* fetch, update, and store next to clean */
1429 ntc = (ntc < rx_ring->count) ? ntc : 0;
1430 rx_ring->next_to_clean = ntc;
1431
1432 prefetch(IXGBE_RX_DESC(rx_ring, ntc));
1433
Alexander Duyck5a02cbd2012-07-20 08:08:51 +00001434 /* update RSC append count if present */
1435 if (ring_is_rsc_enabled(rx_ring)) {
1436 __le32 rsc_enabled = rx_desc->wb.lower.lo_dword.data &
1437 cpu_to_le32(IXGBE_RXDADV_RSCCNT_MASK);
1438
1439 if (unlikely(rsc_enabled)) {
1440 u32 rsc_cnt = le32_to_cpu(rsc_enabled);
1441
1442 rsc_cnt >>= IXGBE_RXDADV_RSCCNT_SHIFT;
1443 IXGBE_CB(skb)->append_cnt += rsc_cnt - 1;
1444
1445 /* update ntc based on RSC value */
1446 ntc = le32_to_cpu(rx_desc->wb.upper.status_error);
1447 ntc &= IXGBE_RXDADV_NEXTP_MASK;
1448 ntc >>= IXGBE_RXDADV_NEXTP_SHIFT;
1449 }
1450 }
1451
1452 /* if we are the last buffer then there is nothing else to do */
Alexander Duyckf8003262012-03-03 02:35:52 +00001453 if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
1454 return false;
1455
Alexander Duyckf8003262012-03-03 02:35:52 +00001456 /* place skb in next buffer to be received */
1457 rx_ring->rx_buffer_info[ntc].skb = skb;
1458 rx_ring->rx_stats.non_eop_descs++;
1459
1460 return true;
1461}
1462
1463/**
Alexander Duyck19861ce2012-07-20 08:08:33 +00001464 * ixgbe_pull_tail - ixgbe specific version of skb_pull_tail
1465 * @rx_ring: rx descriptor ring packet is being transacted on
1466 * @skb: pointer to current skb being adjusted
1467 *
1468 * This function is an ixgbe specific version of __pskb_pull_tail. The
1469 * main difference between this version and the original function is that
1470 * this function can make several assumptions about the state of things
1471 * that allow for significant optimizations versus the standard function.
1472 * As a result we can do things like drop a frag and maintain an accurate
1473 * truesize for the skb.
1474 */
1475static void ixgbe_pull_tail(struct ixgbe_ring *rx_ring,
1476 struct sk_buff *skb)
1477{
1478 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
1479 unsigned char *va;
1480 unsigned int pull_len;
1481
1482 /*
1483 * it is valid to use page_address instead of kmap since we are
1484 * working with pages allocated out of the lomem pool per
1485 * alloc_page(GFP_ATOMIC)
1486 */
1487 va = skb_frag_address(frag);
1488
1489 /*
1490 * we need the header to contain the greater of either ETH_HLEN or
1491 * 60 bytes if the skb->len is less than 60 for skb_pad.
1492 */
Alexander Duyckcf3fe7a2012-07-20 08:08:39 +00001493 pull_len = ixgbe_get_headlen(va, IXGBE_RX_HDR_SIZE);
Alexander Duyck19861ce2012-07-20 08:08:33 +00001494
1495 /* align pull length to size of long to optimize memcpy performance */
1496 skb_copy_to_linear_data(skb, va, ALIGN(pull_len, sizeof(long)));
1497
1498 /* update all of the pointers */
1499 skb_frag_size_sub(frag, pull_len);
1500 frag->page_offset += pull_len;
1501 skb->data_len -= pull_len;
1502 skb->tail += pull_len;
Alexander Duyck19861ce2012-07-20 08:08:33 +00001503}
1504
1505/**
Alexander Duyck42073d92012-07-20 08:08:28 +00001506 * ixgbe_dma_sync_frag - perform DMA sync for first frag of SKB
1507 * @rx_ring: rx descriptor ring packet is being transacted on
1508 * @skb: pointer to current skb being updated
1509 *
1510 * This function provides a basic DMA sync up for the first fragment of an
1511 * skb. The reason for doing this is that the first fragment cannot be
1512 * unmapped until we have reached the end of packet descriptor for a buffer
1513 * chain.
1514 */
1515static void ixgbe_dma_sync_frag(struct ixgbe_ring *rx_ring,
1516 struct sk_buff *skb)
1517{
1518 /* if the page was released unmap it, else just sync our portion */
1519 if (unlikely(IXGBE_CB(skb)->page_released)) {
1520 dma_unmap_page(rx_ring->dev, IXGBE_CB(skb)->dma,
1521 ixgbe_rx_pg_size(rx_ring), DMA_FROM_DEVICE);
1522 IXGBE_CB(skb)->page_released = false;
1523 } else {
1524 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
1525
1526 dma_sync_single_range_for_cpu(rx_ring->dev,
1527 IXGBE_CB(skb)->dma,
1528 frag->page_offset,
1529 ixgbe_rx_bufsz(rx_ring),
1530 DMA_FROM_DEVICE);
1531 }
1532 IXGBE_CB(skb)->dma = 0;
1533}
1534
1535/**
Alexander Duyckf8003262012-03-03 02:35:52 +00001536 * ixgbe_cleanup_headers - Correct corrupted or empty headers
1537 * @rx_ring: rx descriptor ring packet is being transacted on
1538 * @rx_desc: pointer to the EOP Rx descriptor
1539 * @skb: pointer to current skb being fixed
1540 *
1541 * Check for corrupted packet headers caused by senders on the local L2
1542 * embedded NIC switch not setting up their Tx Descriptors right. These
1543 * should be very rare.
1544 *
1545 * Also address the case where we are pulling data in on pages only
1546 * and as such no data is present in the skb header.
1547 *
1548 * In addition if skb is not at least 60 bytes we need to pad it so that
1549 * it is large enough to qualify as a valid Ethernet frame.
1550 *
1551 * Returns true if an error was encountered and skb was freed.
1552 **/
1553static bool ixgbe_cleanup_headers(struct ixgbe_ring *rx_ring,
1554 union ixgbe_adv_rx_desc *rx_desc,
1555 struct sk_buff *skb)
1556{
Alexander Duyckf8003262012-03-03 02:35:52 +00001557 struct net_device *netdev = rx_ring->netdev;
Alexander Duyckf8003262012-03-03 02:35:52 +00001558
1559 /* verify that the packet does not have any known errors */
1560 if (unlikely(ixgbe_test_staterr(rx_desc,
1561 IXGBE_RXDADV_ERR_FRAME_ERR_MASK) &&
1562 !(netdev->features & NETIF_F_RXALL))) {
1563 dev_kfree_skb_any(skb);
1564 return true;
1565 }
1566
Alexander Duyck19861ce2012-07-20 08:08:33 +00001567 /* place header in linear portion of buffer */
Alexander Duyckcf3fe7a2012-07-20 08:08:39 +00001568 if (skb_is_nonlinear(skb))
1569 ixgbe_pull_tail(rx_ring, skb);
Alexander Duyckf8003262012-03-03 02:35:52 +00001570
Alexander Duyck57efd442012-06-25 21:54:46 +00001571#ifdef IXGBE_FCOE
1572 /* do not attempt to pad FCoE Frames as this will disrupt DDP */
1573 if (ixgbe_rx_is_fcoe(rx_ring, rx_desc))
1574 return false;
1575
1576#endif
Alexander Duyckf8003262012-03-03 02:35:52 +00001577 /* if skb_pad returns an error the skb was freed */
1578 if (unlikely(skb->len < 60)) {
1579 int pad_len = 60 - skb->len;
1580
1581 if (skb_pad(skb, pad_len))
1582 return true;
1583 __skb_put(skb, pad_len);
1584 }
1585
1586 return false;
1587}
1588
1589/**
Alexander Duyckf8003262012-03-03 02:35:52 +00001590 * ixgbe_reuse_rx_page - page flip buffer and store it back on the ring
1591 * @rx_ring: rx descriptor ring to store buffers on
1592 * @old_buff: donor buffer to have page reused
1593 *
Alexander Duyck0549ae22012-07-20 08:08:18 +00001594 * Synchronizes page for reuse by the adapter
Alexander Duyckf8003262012-03-03 02:35:52 +00001595 **/
1596static void ixgbe_reuse_rx_page(struct ixgbe_ring *rx_ring,
1597 struct ixgbe_rx_buffer *old_buff)
1598{
1599 struct ixgbe_rx_buffer *new_buff;
1600 u16 nta = rx_ring->next_to_alloc;
Alexander Duyckf8003262012-03-03 02:35:52 +00001601
1602 new_buff = &rx_ring->rx_buffer_info[nta];
1603
1604 /* update, and store next to alloc */
1605 nta++;
1606 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
1607
1608 /* transfer page from old buffer to new buffer */
1609 new_buff->page = old_buff->page;
1610 new_buff->dma = old_buff->dma;
Alexander Duyck0549ae22012-07-20 08:08:18 +00001611 new_buff->page_offset = old_buff->page_offset;
Alexander Duyckf8003262012-03-03 02:35:52 +00001612
1613 /* sync the buffer for use by the device */
1614 dma_sync_single_range_for_device(rx_ring->dev, new_buff->dma,
Alexander Duyck0549ae22012-07-20 08:08:18 +00001615 new_buff->page_offset,
1616 ixgbe_rx_bufsz(rx_ring),
Alexander Duyckf8003262012-03-03 02:35:52 +00001617 DMA_FROM_DEVICE);
Alexander Duyckf8003262012-03-03 02:35:52 +00001618}
1619
1620/**
1621 * ixgbe_add_rx_frag - Add contents of Rx buffer to sk_buff
1622 * @rx_ring: rx descriptor ring to transact packets on
1623 * @rx_buffer: buffer containing page to add
1624 * @rx_desc: descriptor containing length of buffer written by hardware
1625 * @skb: sk_buff to place the data into
1626 *
Alexander Duyck0549ae22012-07-20 08:08:18 +00001627 * This function will add the data contained in rx_buffer->page to the skb.
1628 * This is done either through a direct copy if the data in the buffer is
1629 * less than the skb header size, otherwise it will just attach the page as
1630 * a frag to the skb.
1631 *
1632 * The function will then update the page offset if necessary and return
1633 * true if the buffer can be reused by the adapter.
Alexander Duyckf8003262012-03-03 02:35:52 +00001634 **/
Alexander Duyck0549ae22012-07-20 08:08:18 +00001635static bool ixgbe_add_rx_frag(struct ixgbe_ring *rx_ring,
Alexander Duyckf8003262012-03-03 02:35:52 +00001636 struct ixgbe_rx_buffer *rx_buffer,
Alexander Duyck0549ae22012-07-20 08:08:18 +00001637 union ixgbe_adv_rx_desc *rx_desc,
1638 struct sk_buff *skb)
Alexander Duyckf8003262012-03-03 02:35:52 +00001639{
Alexander Duyck0549ae22012-07-20 08:08:18 +00001640 struct page *page = rx_buffer->page;
1641 unsigned int size = le16_to_cpu(rx_desc->wb.upper.length);
Alexander Duyck09816fb2012-07-20 08:08:23 +00001642#if (PAGE_SIZE < 8192)
Alexander Duyck0549ae22012-07-20 08:08:18 +00001643 unsigned int truesize = ixgbe_rx_bufsz(rx_ring);
Alexander Duyck09816fb2012-07-20 08:08:23 +00001644#else
1645 unsigned int truesize = ALIGN(size, L1_CACHE_BYTES);
1646 unsigned int last_offset = ixgbe_rx_pg_size(rx_ring) -
1647 ixgbe_rx_bufsz(rx_ring);
1648#endif
Alexander Duyck0549ae22012-07-20 08:08:18 +00001649
Alexander Duyckcf3fe7a2012-07-20 08:08:39 +00001650 if ((size <= IXGBE_RX_HDR_SIZE) && !skb_is_nonlinear(skb)) {
1651 unsigned char *va = page_address(page) + rx_buffer->page_offset;
1652
1653 memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));
1654
1655 /* we can reuse buffer as-is, just make sure it is local */
1656 if (likely(page_to_nid(page) == numa_node_id()))
1657 return true;
1658
1659 /* this page cannot be reused so discard it */
1660 put_page(page);
1661 return false;
1662 }
1663
Alexander Duyck0549ae22012-07-20 08:08:18 +00001664 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
1665 rx_buffer->page_offset, size, truesize);
1666
Alexander Duyck09816fb2012-07-20 08:08:23 +00001667 /* avoid re-using remote pages */
1668 if (unlikely(page_to_nid(page) != numa_node_id()))
1669 return false;
1670
1671#if (PAGE_SIZE < 8192)
1672 /* if we are only owner of page we can reuse it */
1673 if (unlikely(page_count(page) != 1))
Alexander Duyck0549ae22012-07-20 08:08:18 +00001674 return false;
1675
1676 /* flip page offset to other buffer */
1677 rx_buffer->page_offset ^= truesize;
1678
Alexander Duyck09816fb2012-07-20 08:08:23 +00001679 /*
1680 * since we are the only owner of the page and we need to
1681 * increment it, just set the value to 2 in order to avoid
1682 * an unecessary locked operation
1683 */
1684 atomic_set(&page->_count, 2);
1685#else
1686 /* move offset up to the next cache line */
1687 rx_buffer->page_offset += truesize;
1688
1689 if (rx_buffer->page_offset > last_offset)
1690 return false;
1691
Alexander Duyck0549ae22012-07-20 08:08:18 +00001692 /* bump ref count on page before it is given to the stack */
1693 get_page(page);
Alexander Duyck09816fb2012-07-20 08:08:23 +00001694#endif
Alexander Duyck0549ae22012-07-20 08:08:18 +00001695
1696 return true;
Alexander Duyckf8003262012-03-03 02:35:52 +00001697}
1698
Alexander Duyck18806c92012-07-20 08:08:44 +00001699static struct sk_buff *ixgbe_fetch_rx_buffer(struct ixgbe_ring *rx_ring,
1700 union ixgbe_adv_rx_desc *rx_desc)
1701{
1702 struct ixgbe_rx_buffer *rx_buffer;
1703 struct sk_buff *skb;
1704 struct page *page;
1705
1706 rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
1707 page = rx_buffer->page;
1708 prefetchw(page);
1709
1710 skb = rx_buffer->skb;
1711
1712 if (likely(!skb)) {
1713 void *page_addr = page_address(page) +
1714 rx_buffer->page_offset;
1715
1716 /* prefetch first cache line of first page */
1717 prefetch(page_addr);
1718#if L1_CACHE_BYTES < 128
1719 prefetch(page_addr + L1_CACHE_BYTES);
1720#endif
1721
1722 /* allocate a skb to store the frags */
1723 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
1724 IXGBE_RX_HDR_SIZE);
1725 if (unlikely(!skb)) {
1726 rx_ring->rx_stats.alloc_rx_buff_failed++;
1727 return NULL;
1728 }
1729
1730 /*
1731 * we will be copying header into skb->data in
1732 * pskb_may_pull so it is in our interest to prefetch
1733 * it now to avoid a possible cache miss
1734 */
1735 prefetchw(skb->data);
1736
1737 /*
1738 * Delay unmapping of the first packet. It carries the
1739 * header information, HW may still access the header
1740 * after the writeback. Only unmap it when EOP is
1741 * reached
1742 */
1743 if (likely(ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP)))
1744 goto dma_sync;
1745
1746 IXGBE_CB(skb)->dma = rx_buffer->dma;
1747 } else {
1748 if (ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_EOP))
1749 ixgbe_dma_sync_frag(rx_ring, skb);
1750
1751dma_sync:
1752 /* we are reusing so sync this buffer for CPU use */
1753 dma_sync_single_range_for_cpu(rx_ring->dev,
1754 rx_buffer->dma,
1755 rx_buffer->page_offset,
1756 ixgbe_rx_bufsz(rx_ring),
1757 DMA_FROM_DEVICE);
1758 }
1759
1760 /* pull page into skb */
1761 if (ixgbe_add_rx_frag(rx_ring, rx_buffer, rx_desc, skb)) {
1762 /* hand second half of page back to the ring */
1763 ixgbe_reuse_rx_page(rx_ring, rx_buffer);
1764 } else if (IXGBE_CB(skb)->dma == rx_buffer->dma) {
1765 /* the page has been released from the ring */
1766 IXGBE_CB(skb)->page_released = true;
1767 } else {
1768 /* we are not reusing the buffer so unmap it */
1769 dma_unmap_page(rx_ring->dev, rx_buffer->dma,
1770 ixgbe_rx_pg_size(rx_ring),
1771 DMA_FROM_DEVICE);
1772 }
1773
1774 /* clear contents of buffer_info */
1775 rx_buffer->skb = NULL;
1776 rx_buffer->dma = 0;
1777 rx_buffer->page = NULL;
1778
1779 return skb;
Alexander Duyckf8003262012-03-03 02:35:52 +00001780}
1781
1782/**
1783 * ixgbe_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
1784 * @q_vector: structure containing interrupt and ring information
1785 * @rx_ring: rx descriptor ring to transact packets on
1786 * @budget: Total limit on number of packets to process
1787 *
1788 * This function provides a "bounce buffer" approach to Rx interrupt
1789 * processing. The advantage to this is that on systems that have
1790 * expensive overhead for IOMMU access this provides a means of avoiding
1791 * it by maintaining the mapping of the page to the syste.
1792 *
1793 * Returns true if all work is completed without reaching budget
1794 **/
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001795static bool ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001796 struct ixgbe_ring *rx_ring,
Alexander Duyckf4de00e2012-09-25 00:29:37 +00001797 const int budget)
Auke Kok9a799d72007-09-15 14:07:45 -07001798{
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001799 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Ben Greear3f2d1c02012-03-08 08:28:41 +00001800#ifdef IXGBE_FCOE
Alexander Duyckf8003262012-03-03 02:35:52 +00001801 struct ixgbe_adapter *adapter = q_vector->adapter;
Mark Rustad4ffdf912012-07-18 06:05:50 +00001802 int ddp_bytes;
1803 unsigned int mss = 0;
Yi Zou3d8fd382009-06-08 14:38:44 +00001804#endif /* IXGBE_FCOE */
Alexander Duyckf8003262012-03-03 02:35:52 +00001805 u16 cleaned_count = ixgbe_desc_unused(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07001806
Alexander Duyckf8003262012-03-03 02:35:52 +00001807 do {
Alexander Duyckf8003262012-03-03 02:35:52 +00001808 union ixgbe_adv_rx_desc *rx_desc;
1809 struct sk_buff *skb;
Auke Kok9a799d72007-09-15 14:07:45 -07001810
Alexander Duyckf8003262012-03-03 02:35:52 +00001811 /* return some buffers to hardware, one at a time is too slow */
1812 if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
1813 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
1814 cleaned_count = 0;
1815 }
Auke Kok9a799d72007-09-15 14:07:45 -07001816
Alexander Duyck18806c92012-07-20 08:08:44 +00001817 rx_desc = IXGBE_RX_DESC(rx_ring, rx_ring->next_to_clean);
Auke Kok9a799d72007-09-15 14:07:45 -07001818
Alexander Duyckf8003262012-03-03 02:35:52 +00001819 if (!ixgbe_test_staterr(rx_desc, IXGBE_RXD_STAT_DD))
1820 break;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001821
Alexander Duyckf8003262012-03-03 02:35:52 +00001822 /*
1823 * This memory barrier is needed to keep us from reading
1824 * any other fields out of the rx_desc until we know the
1825 * RXD_STAT_DD bit is set
1826 */
1827 rmb();
Auke Kok9a799d72007-09-15 14:07:45 -07001828
Alexander Duyck18806c92012-07-20 08:08:44 +00001829 /* retrieve a buffer from the ring */
1830 skb = ixgbe_fetch_rx_buffer(rx_ring, rx_desc);
Alexander Duyckf8003262012-03-03 02:35:52 +00001831
Alexander Duyck18806c92012-07-20 08:08:44 +00001832 /* exit if we failed to retrieve a buffer */
1833 if (!skb)
1834 break;
Alexander Duyck4c1975d2012-01-31 02:59:23 +00001835
Auke Kok9a799d72007-09-15 14:07:45 -07001836 cleaned_count++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001837
Alexander Duyckf8003262012-03-03 02:35:52 +00001838 /* place incomplete frames back on ring for completion */
1839 if (ixgbe_is_non_eop(rx_ring, rx_desc, skb))
1840 continue;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001841
Alexander Duyckf8003262012-03-03 02:35:52 +00001842 /* verify the packet layout is correct */
1843 if (ixgbe_cleanup_headers(rx_ring, rx_desc, skb))
1844 continue;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001845
1846 /* probably a little skewed due to removing CRC */
1847 total_rx_bytes += skb->len;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001848
Alexander Duyck8a0da212012-01-31 02:59:49 +00001849 /* populate checksum, timestamp, VLAN, and protocol */
1850 ixgbe_process_skb_fields(rx_ring, rx_desc, skb);
1851
Yi Zou332d4a72009-05-13 13:11:53 +00001852#ifdef IXGBE_FCOE
1853 /* if ddp, not passing to ULD unless for FCP_RSP or error */
Alexander Duyck57efd442012-06-25 21:54:46 +00001854 if (ixgbe_rx_is_fcoe(rx_ring, rx_desc)) {
Alexander Duyckf56e0cb2012-01-31 02:59:39 +00001855 ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
Mark Rustad4ffdf912012-07-18 06:05:50 +00001856 /* include DDPed FCoE data */
1857 if (ddp_bytes > 0) {
1858 if (!mss) {
1859 mss = rx_ring->netdev->mtu -
1860 sizeof(struct fcoe_hdr) -
1861 sizeof(struct fc_frame_header) -
1862 sizeof(struct fcoe_crc_eof);
1863 if (mss > 512)
1864 mss &= ~511;
1865 }
1866 total_rx_bytes += ddp_bytes;
1867 total_rx_packets += DIV_ROUND_UP(ddp_bytes,
1868 mss);
1869 }
David S. Miller823dcd22011-08-20 10:39:12 -07001870 if (!ddp_bytes) {
1871 dev_kfree_skb_any(skb);
Alexander Duyckf8003262012-03-03 02:35:52 +00001872 continue;
David S. Miller823dcd22011-08-20 10:39:12 -07001873 }
Yi Zou3d8fd382009-06-08 14:38:44 +00001874 }
Alexander Duyckf8003262012-03-03 02:35:52 +00001875
Yi Zou332d4a72009-05-13 13:11:53 +00001876#endif /* IXGBE_FCOE */
Alexander Duyck8a0da212012-01-31 02:59:49 +00001877 ixgbe_rx_skb(q_vector, skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001878
Alexander Duyckf8003262012-03-03 02:35:52 +00001879 /* update budget accounting */
Alexander Duyckf4de00e2012-09-25 00:29:37 +00001880 total_rx_packets++;
1881 } while (likely(total_rx_packets < budget));
Auke Kok9a799d72007-09-15 14:07:45 -07001882
Alexander Duyckc267fc12010-11-16 19:27:00 -08001883 u64_stats_update_begin(&rx_ring->syncp);
1884 rx_ring->stats.packets += total_rx_packets;
1885 rx_ring->stats.bytes += total_rx_bytes;
1886 u64_stats_update_end(&rx_ring->syncp);
Alexander Duyckbd198052011-06-11 01:45:08 +00001887 q_vector->rx.total_packets += total_rx_packets;
1888 q_vector->rx.total_bytes += total_rx_bytes;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00001889
Alexander Duyckf8003262012-03-03 02:35:52 +00001890 if (cleaned_count)
1891 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
1892
Alexander Duyckf4de00e2012-09-25 00:29:37 +00001893 return (total_rx_packets < budget);
Auke Kok9a799d72007-09-15 14:07:45 -07001894}
1895
Auke Kok9a799d72007-09-15 14:07:45 -07001896/**
1897 * ixgbe_configure_msix - Configure MSI-X hardware
1898 * @adapter: board private structure
1899 *
1900 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
1901 * interrupts.
1902 **/
1903static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
1904{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001905 struct ixgbe_q_vector *q_vector;
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00001906 int v_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001907 u32 mask;
Auke Kok9a799d72007-09-15 14:07:45 -07001908
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00001909 /* Populate MSIX to EITR Select */
1910 if (adapter->num_vfs > 32) {
1911 u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
1912 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
1913 }
1914
Jesse Brandeburg4df10462009-03-13 22:15:31 +00001915 /*
1916 * Populate the IVAR table and set the ITR values to the
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001917 * corresponding register.
1918 */
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00001919 for (v_idx = 0; v_idx < adapter->num_q_vectors; v_idx++) {
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001920 struct ixgbe_ring *ring;
Alexander Duyck7a921c92009-05-06 10:43:28 +00001921 q_vector = adapter->q_vector[v_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001922
Alexander Duycka5579282012-02-08 07:50:04 +00001923 ixgbe_for_each_ring(ring, q_vector->rx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001924 ixgbe_set_ivar(adapter, 0, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001925
Alexander Duycka5579282012-02-08 07:50:04 +00001926 ixgbe_for_each_ring(ring, q_vector->tx)
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00001927 ixgbe_set_ivar(adapter, 1, ring->reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001928
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001929 if (q_vector->tx.ring && !q_vector->rx.ring) {
1930 /* tx only vector */
1931 if (adapter->tx_itr_setting == 1)
1932 q_vector->itr = IXGBE_10K_ITR;
1933 else
1934 q_vector->itr = adapter->tx_itr_setting;
1935 } else {
1936 /* rx or rx/tx vector */
1937 if (adapter->rx_itr_setting == 1)
1938 q_vector->itr = IXGBE_20K_ITR;
1939 else
1940 q_vector->itr = adapter->rx_itr_setting;
1941 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001942
Alexander Duyckfe49f042009-06-04 16:00:09 +00001943 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07001944 }
1945
Alexander Duyckbd508172010-11-16 19:27:03 -08001946 switch (adapter->hw.mac.type) {
1947 case ixgbe_mac_82598EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001948 ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
Joe Perchese8e9f692010-09-07 21:34:53 +00001949 v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08001950 break;
1951 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001952 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001953 ixgbe_set_ivar(adapter, -1, 1, v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08001954 break;
Alexander Duyckbd508172010-11-16 19:27:03 -08001955 default:
1956 break;
1957 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001958 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);
Auke Kok9a799d72007-09-15 14:07:45 -07001959
Jesse Brandeburg41fb9242008-09-11 19:55:58 -07001960 /* set up to autoclear timer, and the vectors */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001961 mask = IXGBE_EIMS_ENABLE_MASK;
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00001962 mask &= ~(IXGBE_EIMS_OTHER |
1963 IXGBE_EIMS_MAILBOX |
1964 IXGBE_EIMS_LSC);
1965
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001966 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
Auke Kok9a799d72007-09-15 14:07:45 -07001967}
1968
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001969enum latency_range {
1970 lowest_latency = 0,
1971 low_latency = 1,
1972 bulk_latency = 2,
1973 latency_invalid = 255
1974};
1975
1976/**
1977 * ixgbe_update_itr - update the dynamic ITR value based on statistics
Alexander Duyckbd198052011-06-11 01:45:08 +00001978 * @q_vector: structure containing interrupt and ring information
1979 * @ring_container: structure containing ring performance data
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001980 *
1981 * Stores a new ITR value based on packets and byte
1982 * counts during the last interrupt. The advantage of per interrupt
1983 * computation is faster updates and more accurate ITR for the current
1984 * traffic pattern. Constants in this function were computed
1985 * based on theoretical maximum wire speed and thresholds were set based
1986 * on testing data as well as attempting to minimize response time
1987 * while increasing bulk throughput.
1988 * this functionality is controlled by the InterruptThrottleRate module
1989 * parameter (see ixgbe_param.c)
1990 **/
Alexander Duyckbd198052011-06-11 01:45:08 +00001991static void ixgbe_update_itr(struct ixgbe_q_vector *q_vector,
1992 struct ixgbe_ring_container *ring_container)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001993{
Alexander Duyckbd198052011-06-11 01:45:08 +00001994 int bytes = ring_container->total_bytes;
1995 int packets = ring_container->total_packets;
1996 u32 timepassed_us;
Alexander Duyck621bd702012-02-08 07:50:20 +00001997 u64 bytes_perint;
Alexander Duyckbd198052011-06-11 01:45:08 +00001998 u8 itr_setting = ring_container->itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001999
2000 if (packets == 0)
Alexander Duyckbd198052011-06-11 01:45:08 +00002001 return;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002002
2003 /* simple throttlerate management
Alexander Duyck621bd702012-02-08 07:50:20 +00002004 * 0-10MB/s lowest (100000 ints/s)
2005 * 10-20MB/s low (20000 ints/s)
2006 * 20-1249MB/s bulk (8000 ints/s)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002007 */
2008 /* what was last interrupt timeslice? */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002009 timepassed_us = q_vector->itr >> 2;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002010 bytes_perint = bytes / timepassed_us; /* bytes/usec */
2011
2012 switch (itr_setting) {
2013 case lowest_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00002014 if (bytes_perint > 10)
Alexander Duyckbd198052011-06-11 01:45:08 +00002015 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002016 break;
2017 case low_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00002018 if (bytes_perint > 20)
Alexander Duyckbd198052011-06-11 01:45:08 +00002019 itr_setting = bulk_latency;
Alexander Duyck621bd702012-02-08 07:50:20 +00002020 else if (bytes_perint <= 10)
Alexander Duyckbd198052011-06-11 01:45:08 +00002021 itr_setting = lowest_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002022 break;
2023 case bulk_latency:
Alexander Duyck621bd702012-02-08 07:50:20 +00002024 if (bytes_perint <= 20)
Alexander Duyckbd198052011-06-11 01:45:08 +00002025 itr_setting = low_latency;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002026 break;
2027 }
2028
Alexander Duyckbd198052011-06-11 01:45:08 +00002029 /* clear work counters since we have the values we need */
2030 ring_container->total_bytes = 0;
2031 ring_container->total_packets = 0;
2032
2033 /* write updated itr to ring container */
2034 ring_container->itr = itr_setting;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002035}
2036
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002037/**
2038 * ixgbe_write_eitr - write EITR register in hardware specific way
Alexander Duyckfe49f042009-06-04 16:00:09 +00002039 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002040 *
2041 * This function is made to be called by ethtool and by the driver
2042 * when it needs to update EITR registers at runtime. Hardware
2043 * specific quirks/differences are taken care of here.
2044 */
Alexander Duyckfe49f042009-06-04 16:00:09 +00002045void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002046{
Alexander Duyckfe49f042009-06-04 16:00:09 +00002047 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002048 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002049 int v_idx = q_vector->v_idx;
Alexander Duyck5d967eb2012-02-08 07:49:43 +00002050 u32 itr_reg = q_vector->itr & IXGBE_MAX_EITR;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002051
Alexander Duyckbd508172010-11-16 19:27:03 -08002052 switch (adapter->hw.mac.type) {
2053 case ixgbe_mac_82598EB:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002054 /* must write high and low 16 bits to reset counter */
2055 itr_reg |= (itr_reg << 16);
Alexander Duyckbd508172010-11-16 19:27:03 -08002056 break;
2057 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002058 case ixgbe_mac_X540:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002059 /*
2060 * set the WDIS bit to not clear the timer bits and cause an
2061 * immediate assertion of the interrupt
2062 */
2063 itr_reg |= IXGBE_EITR_CNT_WDIS;
Alexander Duyckbd508172010-11-16 19:27:03 -08002064 break;
2065 default:
2066 break;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002067 }
2068 IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
2069}
2070
Alexander Duyckbd198052011-06-11 01:45:08 +00002071static void ixgbe_set_itr(struct ixgbe_q_vector *q_vector)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002072{
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002073 u32 new_itr = q_vector->itr;
Alexander Duyckbd198052011-06-11 01:45:08 +00002074 u8 current_itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002075
Alexander Duyckbd198052011-06-11 01:45:08 +00002076 ixgbe_update_itr(q_vector, &q_vector->tx);
2077 ixgbe_update_itr(q_vector, &q_vector->rx);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002078
Alexander Duyck08c88332011-06-11 01:45:03 +00002079 current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002080
2081 switch (current_itr) {
2082 /* counts and packets in update_itr are dependent on these numbers */
2083 case lowest_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002084 new_itr = IXGBE_100K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002085 break;
2086 case low_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002087 new_itr = IXGBE_20K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002088 break;
2089 case bulk_latency:
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002090 new_itr = IXGBE_8K_ITR;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002091 break;
Alexander Duyckbd198052011-06-11 01:45:08 +00002092 default:
2093 break;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002094 }
2095
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002096 if (new_itr != q_vector->itr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00002097 /* do an exponential smoothing */
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002098 new_itr = (10 * new_itr * q_vector->itr) /
2099 ((9 * new_itr) + q_vector->itr);
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002100
Alexander Duyckbd198052011-06-11 01:45:08 +00002101 /* save the algorithm value here */
Alexander Duyck5d967eb2012-02-08 07:49:43 +00002102 q_vector->itr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002103
2104 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002105 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002106}
2107
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002108/**
Alexander Duyckde88eee2012-02-08 07:49:59 +00002109 * ixgbe_check_overtemp_subtask - check for over temperature
Alexander Duyckf0f97782011-04-22 04:08:09 +00002110 * @adapter: pointer to adapter
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002111 **/
Alexander Duyckf0f97782011-04-22 04:08:09 +00002112static void ixgbe_check_overtemp_subtask(struct ixgbe_adapter *adapter)
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002113{
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002114 struct ixgbe_hw *hw = &adapter->hw;
2115 u32 eicr = adapter->interrupt_event;
2116
Alexander Duyckf0f97782011-04-22 04:08:09 +00002117 if (test_bit(__IXGBE_DOWN, &adapter->state))
Joe Perches7ca647b2010-09-07 21:35:40 +00002118 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002119
Alexander Duyckf0f97782011-04-22 04:08:09 +00002120 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
2121 !(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_EVENT))
2122 return;
2123
2124 adapter->flags2 &= ~IXGBE_FLAG2_TEMP_SENSOR_EVENT;
2125
Joe Perches7ca647b2010-09-07 21:35:40 +00002126 switch (hw->device_id) {
Alexander Duyckf0f97782011-04-22 04:08:09 +00002127 case IXGBE_DEV_ID_82599_T3_LOM:
2128 /*
2129 * Since the warning interrupt is for both ports
2130 * we don't have to check if:
2131 * - This interrupt wasn't for our port.
2132 * - We may have missed the interrupt so always have to
2133 * check if we got a LSC
2134 */
2135 if (!(eicr & IXGBE_EICR_GPI_SDP0) &&
2136 !(eicr & IXGBE_EICR_LSC))
2137 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002138
Alexander Duyckf0f97782011-04-22 04:08:09 +00002139 if (!(eicr & IXGBE_EICR_LSC) && hw->mac.ops.check_link) {
2140 u32 autoneg;
2141 bool link_up = false;
2142
Joe Perches7ca647b2010-09-07 21:35:40 +00002143 hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
2144
Alexander Duyckf0f97782011-04-22 04:08:09 +00002145 if (link_up)
2146 return;
2147 }
2148
2149 /* Check if this is not due to overtemp */
2150 if (hw->phy.ops.check_overtemp(hw) != IXGBE_ERR_OVERTEMP)
2151 return;
2152
2153 break;
Joe Perches7ca647b2010-09-07 21:35:40 +00002154 default:
2155 if (!(eicr & IXGBE_EICR_GPI_SDP0))
2156 return;
2157 break;
2158 }
2159 e_crit(drv,
2160 "Network adapter has been stopped because it has over heated. "
2161 "Restart the computer. If the problem persists, "
2162 "power off the system and replace the adapter\n");
Alexander Duyckf0f97782011-04-22 04:08:09 +00002163
2164 adapter->interrupt_event = 0;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002165}
2166
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002167static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
2168{
2169 struct ixgbe_hw *hw = &adapter->hw;
2170
2171 if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
2172 (eicr & IXGBE_EICR_GPI_SDP1)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002173 e_crit(probe, "Fan has stopped, replace the adapter\n");
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002174 /* write to clear the interrupt */
2175 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
2176 }
2177}
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002178
Jacob Keller4f51bf72011-08-20 04:49:45 +00002179static void ixgbe_check_overtemp_event(struct ixgbe_adapter *adapter, u32 eicr)
2180{
2181 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
2182 return;
2183
2184 switch (adapter->hw.mac.type) {
2185 case ixgbe_mac_82599EB:
2186 /*
2187 * Need to check link state so complete overtemp check
2188 * on service task
2189 */
2190 if (((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC)) &&
2191 (!test_bit(__IXGBE_DOWN, &adapter->state))) {
2192 adapter->interrupt_event = eicr;
2193 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_EVENT;
2194 ixgbe_service_event_schedule(adapter);
2195 return;
2196 }
2197 return;
2198 case ixgbe_mac_X540:
2199 if (!(eicr & IXGBE_EICR_TS))
2200 return;
2201 break;
2202 default:
2203 return;
2204 }
2205
2206 e_crit(drv,
2207 "Network adapter has been stopped because it has over heated. "
2208 "Restart the computer. If the problem persists, "
2209 "power off the system and replace the adapter\n");
2210}
2211
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002212static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
2213{
2214 struct ixgbe_hw *hw = &adapter->hw;
2215
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08002216 if (eicr & IXGBE_EICR_GPI_SDP2) {
2217 /* Clear the interrupt */
2218 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
Alexander Duyck70864002011-04-27 09:13:56 +00002219 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2220 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
2221 ixgbe_service_event_schedule(adapter);
2222 }
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08002223 }
2224
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002225 if (eicr & IXGBE_EICR_GPI_SDP1) {
2226 /* Clear the interrupt */
2227 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
Alexander Duyck70864002011-04-27 09:13:56 +00002228 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2229 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
2230 ixgbe_service_event_schedule(adapter);
2231 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002232 }
2233}
2234
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002235static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
2236{
2237 struct ixgbe_hw *hw = &adapter->hw;
2238
2239 adapter->lsc_int++;
2240 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
2241 adapter->link_check_timeout = jiffies;
2242 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
2243 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
Nelson, Shannon8a0717f2009-11-12 18:47:11 +00002244 IXGBE_WRITE_FLUSH(hw);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00002245 ixgbe_service_event_schedule(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002246 }
2247}
2248
Alexander Duyckfe49f042009-06-04 16:00:09 +00002249static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
2250 u64 qmask)
2251{
2252 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08002253 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002254
Alexander Duyckbd508172010-11-16 19:27:03 -08002255 switch (hw->mac.type) {
2256 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002257 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08002258 IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
2259 break;
2260 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002261 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002262 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08002263 if (mask)
2264 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00002265 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08002266 if (mask)
2267 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
2268 break;
2269 default:
2270 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002271 }
2272 /* skip the flush */
2273}
2274
2275static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002276 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +00002277{
2278 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08002279 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002280
Alexander Duyckbd508172010-11-16 19:27:03 -08002281 switch (hw->mac.type) {
2282 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002283 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08002284 IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
2285 break;
2286 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002287 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00002288 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08002289 if (mask)
2290 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00002291 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08002292 if (mask)
2293 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
2294 break;
2295 default:
2296 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002297 }
2298 /* skip the flush */
2299}
2300
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002301/**
Alexander Duyck2c4af692011-07-15 07:29:55 +00002302 * ixgbe_irq_enable - Enable default interrupt generation settings
2303 * @adapter: board private structure
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002304 **/
Alexander Duyck2c4af692011-07-15 07:29:55 +00002305static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
2306 bool flush)
Auke Kok9a799d72007-09-15 14:07:45 -07002307{
Alexander Duyck2c4af692011-07-15 07:29:55 +00002308 u32 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002309
Alexander Duyck2c4af692011-07-15 07:29:55 +00002310 /* don't reenable LSC while waiting for link */
2311 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
2312 mask &= ~IXGBE_EIMS_LSC;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002313
Alexander Duyck2c4af692011-07-15 07:29:55 +00002314 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
Jacob Keller4f51bf72011-08-20 04:49:45 +00002315 switch (adapter->hw.mac.type) {
2316 case ixgbe_mac_82599EB:
2317 mask |= IXGBE_EIMS_GPI_SDP0;
2318 break;
2319 case ixgbe_mac_X540:
2320 mask |= IXGBE_EIMS_TS;
2321 break;
2322 default:
2323 break;
2324 }
Alexander Duyck2c4af692011-07-15 07:29:55 +00002325 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
2326 mask |= IXGBE_EIMS_GPI_SDP1;
2327 switch (adapter->hw.mac.type) {
2328 case ixgbe_mac_82599EB:
Alexander Duyck2c4af692011-07-15 07:29:55 +00002329 mask |= IXGBE_EIMS_GPI_SDP1;
2330 mask |= IXGBE_EIMS_GPI_SDP2;
Don Skidmore858bc082011-08-04 09:28:30 +00002331 case ixgbe_mac_X540:
2332 mask |= IXGBE_EIMS_ECC;
Alexander Duyck2c4af692011-07-15 07:29:55 +00002333 mask |= IXGBE_EIMS_MAILBOX;
2334 break;
2335 default:
2336 break;
2337 }
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002338
2339#ifdef CONFIG_IXGBE_PTP
2340 if (adapter->hw.mac.type == ixgbe_mac_X540)
2341 mask |= IXGBE_EIMS_TIMESYNC;
2342#endif
2343
Alexander Duyck2c4af692011-07-15 07:29:55 +00002344 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
2345 !(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
2346 mask |= IXGBE_EIMS_FLOW_DIR;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002347
Alexander Duyck2c4af692011-07-15 07:29:55 +00002348 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
2349 if (queues)
2350 ixgbe_irq_enable_queues(adapter, ~0);
2351 if (flush)
2352 IXGBE_WRITE_FLUSH(&adapter->hw);
Auke Kok9a799d72007-09-15 14:07:45 -07002353}
2354
Alexander Duyck2c4af692011-07-15 07:29:55 +00002355static irqreturn_t ixgbe_msix_other(int irq, void *data)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002356{
Alexander Duyck2c4af692011-07-15 07:29:55 +00002357 struct ixgbe_adapter *adapter = data;
2358 struct ixgbe_hw *hw = &adapter->hw;
2359 u32 eicr;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002360
Alexander Duyck2c4af692011-07-15 07:29:55 +00002361 /*
2362 * Workaround for Silicon errata. Use clear-by-write instead
2363 * of clear-by-read. Reading with EICS will return the
2364 * interrupt causes without clearing, which later be done
2365 * with the write to EICR.
2366 */
2367 eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
2368 IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002369
Alexander Duyck2c4af692011-07-15 07:29:55 +00002370 if (eicr & IXGBE_EICR_LSC)
2371 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002372
Alexander Duyck2c4af692011-07-15 07:29:55 +00002373 if (eicr & IXGBE_EICR_MAILBOX)
2374 ixgbe_msg_task(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002375
Alexander Duyck2c4af692011-07-15 07:29:55 +00002376 switch (hw->mac.type) {
2377 case ixgbe_mac_82599EB:
2378 case ixgbe_mac_X540:
2379 if (eicr & IXGBE_EICR_ECC)
2380 e_info(link, "Received unrecoverable ECC Err, please "
2381 "reboot\n");
2382 /* Handle Flow Director Full threshold interrupt */
2383 if (eicr & IXGBE_EICR_FLOW_DIR) {
2384 int reinit_count = 0;
2385 int i;
2386 for (i = 0; i < adapter->num_tx_queues; i++) {
2387 struct ixgbe_ring *ring = adapter->tx_ring[i];
2388 if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
2389 &ring->state))
2390 reinit_count++;
2391 }
2392 if (reinit_count) {
2393 /* no more flow director interrupts until after init */
2394 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_FLOW_DIR);
2395 adapter->flags2 |= IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
2396 ixgbe_service_event_schedule(adapter);
2397 }
2398 }
2399 ixgbe_check_sfp_event(adapter, eicr);
Jacob Keller4f51bf72011-08-20 04:49:45 +00002400 ixgbe_check_overtemp_event(adapter, eicr);
Alexander Duyck2c4af692011-07-15 07:29:55 +00002401 break;
2402 default:
2403 break;
Auke Kok9a799d72007-09-15 14:07:45 -07002404 }
2405
Alexander Duyck2c4af692011-07-15 07:29:55 +00002406 ixgbe_check_fan_failure(adapter, eicr);
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002407
Jacob E Keller681ae1a2012-05-01 05:24:41 +00002408#ifdef CONFIG_IXGBE_PTP
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002409 if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
2410 ixgbe_ptp_check_pps_event(adapter, eicr);
Jacob E Keller681ae1a2012-05-01 05:24:41 +00002411#endif
Auke Kok9a799d72007-09-15 14:07:45 -07002412
Alexander Duyck2c4af692011-07-15 07:29:55 +00002413 /* re-enable the original interrupt state, no lsc, no queues */
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00002414 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyck2c4af692011-07-15 07:29:55 +00002415 ixgbe_irq_enable(adapter, false, false);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002416
Alexander Duyck2c4af692011-07-15 07:29:55 +00002417 return IRQ_HANDLED;
2418}
2419
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002420static irqreturn_t ixgbe_msix_clean_rings(int irq, void *data)
Auke Kok9a799d72007-09-15 14:07:45 -07002421{
2422 struct ixgbe_q_vector *q_vector = data;
2423
Auke Kok9a799d72007-09-15 14:07:45 -07002424 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002425
2426 if (q_vector->rx.ring || q_vector->tx.ring)
2427 napi_schedule(&q_vector->napi);
Auke Kok9a799d72007-09-15 14:07:45 -07002428
2429 return IRQ_HANDLED;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002430}
2431
Auke Kok9a799d72007-09-15 14:07:45 -07002432/**
Alexander Duyckeb01b972012-02-08 07:51:27 +00002433 * ixgbe_poll - NAPI Rx polling callback
2434 * @napi: structure for representing this polling device
2435 * @budget: how many packets driver is allowed to clean
2436 *
2437 * This function is used for legacy and MSI, NAPI mode
2438 **/
Jeff Kirsher8af3c332012-02-18 07:08:14 +00002439int ixgbe_poll(struct napi_struct *napi, int budget)
Alexander Duyckeb01b972012-02-08 07:51:27 +00002440{
2441 struct ixgbe_q_vector *q_vector =
2442 container_of(napi, struct ixgbe_q_vector, napi);
2443 struct ixgbe_adapter *adapter = q_vector->adapter;
2444 struct ixgbe_ring *ring;
2445 int per_ring_budget;
2446 bool clean_complete = true;
2447
2448#ifdef CONFIG_IXGBE_DCA
2449 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2450 ixgbe_update_dca(q_vector);
2451#endif
2452
2453 ixgbe_for_each_ring(ring, q_vector->tx)
2454 clean_complete &= !!ixgbe_clean_tx_irq(q_vector, ring);
2455
2456 /* attempt to distribute budget to each queue fairly, but don't allow
2457 * the budget to go below 1 because we'll exit polling */
2458 if (q_vector->rx.count > 1)
2459 per_ring_budget = max(budget/q_vector->rx.count, 1);
2460 else
2461 per_ring_budget = budget;
2462
2463 ixgbe_for_each_ring(ring, q_vector->rx)
2464 clean_complete &= ixgbe_clean_rx_irq(q_vector, ring,
2465 per_ring_budget);
2466
2467 /* If all work not completed, return budget and keep polling */
2468 if (!clean_complete)
2469 return budget;
2470
2471 /* all work done, exit the polling mode */
2472 napi_complete(napi);
2473 if (adapter->rx_itr_setting & 1)
2474 ixgbe_set_itr(q_vector);
2475 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2476 ixgbe_irq_enable_queues(adapter, ((u64)1 << q_vector->v_idx));
2477
2478 return 0;
2479}
2480
2481/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002482 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
2483 * @adapter: board private structure
2484 *
2485 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
2486 * interrupts from the kernel.
2487 **/
2488static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
2489{
2490 struct net_device *netdev = adapter->netdev;
Alexander Duyck207867f2011-07-15 03:05:37 +00002491 int vector, err;
Joe Perchese8e9f692010-09-07 21:34:53 +00002492 int ri = 0, ti = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002493
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002494 for (vector = 0; vector < adapter->num_q_vectors; vector++) {
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002495 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
Alexander Duyck207867f2011-07-15 03:05:37 +00002496 struct msix_entry *entry = &adapter->msix_entries[vector];
Robert Olssoncb13fc22008-11-25 16:43:52 -08002497
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002498 if (q_vector->tx.ring && q_vector->rx.ring) {
Don Skidmore9fe93af2010-12-03 09:33:54 +00002499 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002500 "%s-%s-%d", netdev->name, "TxRx", ri++);
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002501 ti++;
Alexander Duyck4ff7fb12011-08-31 00:01:11 +00002502 } else if (q_vector->rx.ring) {
2503 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2504 "%s-%s-%d", netdev->name, "rx", ri++);
2505 } else if (q_vector->tx.ring) {
2506 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2507 "%s-%s-%d", netdev->name, "tx", ti++);
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002508 } else {
2509 /* skip this unused q_vector */
2510 continue;
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002511 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002512 err = request_irq(entry->vector, &ixgbe_msix_clean_rings, 0,
2513 q_vector->name, q_vector);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002514 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002515 e_err(probe, "request_irq failed for MSIX interrupt "
Emil Tantilov849c4542010-06-03 16:53:41 +00002516 "Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002517 goto free_queue_irqs;
2518 }
Alexander Duyck207867f2011-07-15 03:05:37 +00002519 /* If Flow Director is enabled, set interrupt affinity */
2520 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
2521 /* assign the mask for this irq */
2522 irq_set_affinity_hint(entry->vector,
Alexander Duyckde88eee2012-02-08 07:49:59 +00002523 &q_vector->affinity_mask);
Alexander Duyck207867f2011-07-15 03:05:37 +00002524 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002525 }
2526
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002527 err = request_irq(adapter->msix_entries[vector].vector,
Alexander Duyck2c4af692011-07-15 07:29:55 +00002528 ixgbe_msix_other, 0, netdev->name, adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002529 if (err) {
Alexander Duyckde88eee2012-02-08 07:49:59 +00002530 e_err(probe, "request_irq for msix_other failed: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002531 goto free_queue_irqs;
2532 }
2533
2534 return 0;
2535
2536free_queue_irqs:
Alexander Duyck207867f2011-07-15 03:05:37 +00002537 while (vector) {
2538 vector--;
2539 irq_set_affinity_hint(adapter->msix_entries[vector].vector,
2540 NULL);
2541 free_irq(adapter->msix_entries[vector].vector,
2542 adapter->q_vector[vector]);
2543 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002544 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
2545 pci_disable_msix(adapter->pdev);
2546 kfree(adapter->msix_entries);
2547 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002548 return err;
2549}
2550
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002551/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002552 * ixgbe_intr - legacy mode Interrupt Handler
Auke Kok9a799d72007-09-15 14:07:45 -07002553 * @irq: interrupt number
2554 * @data: pointer to a network interface device structure
Auke Kok9a799d72007-09-15 14:07:45 -07002555 **/
2556static irqreturn_t ixgbe_intr(int irq, void *data)
2557{
Alexander Duycka65151ba22011-05-27 05:31:32 +00002558 struct ixgbe_adapter *adapter = data;
Auke Kok9a799d72007-09-15 14:07:45 -07002559 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002560 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002561 u32 eicr;
2562
Don Skidmore54037502009-02-21 15:42:56 -08002563 /*
Alexander Duyck24ddd962012-02-10 02:08:32 +00002564 * Workaround for silicon errata #26 on 82598. Mask the interrupt
Don Skidmore54037502009-02-21 15:42:56 -08002565 * before the read of EICR.
2566 */
2567 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);
2568
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002569 /* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
Stephen Hemminger52f33af2011-12-22 16:34:52 +00002570 * therefore no explicit interrupt disable is necessary */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002571 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002572 if (!eicr) {
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002573 /*
2574 * shared interrupt alert!
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002575 * make sure interrupts are enabled because the read will
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002576 * have disabled interrupts due to EIAM
2577 * finish the workaround of silicon errata on 82598. Unmask
2578 * the interrupt that we masked before the EICR read.
2579 */
2580 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2581 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07002582 return IRQ_NONE; /* Not our interrupt */
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002583 }
Auke Kok9a799d72007-09-15 14:07:45 -07002584
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002585 if (eicr & IXGBE_EICR_LSC)
2586 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002587
Alexander Duyckbd508172010-11-16 19:27:03 -08002588 switch (hw->mac.type) {
2589 case ixgbe_mac_82599EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002590 ixgbe_check_sfp_event(adapter, eicr);
Don Skidmore0ccb9742011-08-04 02:07:48 +00002591 /* Fall through */
2592 case ixgbe_mac_X540:
2593 if (eicr & IXGBE_EICR_ECC)
2594 e_info(link, "Received unrecoverable ECC err, please "
2595 "reboot\n");
Jacob Keller4f51bf72011-08-20 04:49:45 +00002596 ixgbe_check_overtemp_event(adapter, eicr);
Alexander Duyckbd508172010-11-16 19:27:03 -08002597 break;
2598 default:
2599 break;
2600 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002601
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002602 ixgbe_check_fan_failure(adapter, eicr);
Jacob E Keller681ae1a2012-05-01 05:24:41 +00002603#ifdef CONFIG_IXGBE_PTP
Jacob Kellerdb0677f2012-08-24 07:46:54 +00002604 if (unlikely(eicr & IXGBE_EICR_TIMESYNC))
2605 ixgbe_ptp_check_pps_event(adapter, eicr);
Jacob E Keller681ae1a2012-05-01 05:24:41 +00002606#endif
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002607
Alexander Duyckb9f6ed22012-02-08 07:49:54 +00002608 /* would disable interrupts here but EIAM disabled it */
2609 napi_schedule(&q_vector->napi);
Auke Kok9a799d72007-09-15 14:07:45 -07002610
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002611 /*
2612 * re-enable link(maybe) and non-queue interrupts, no flush.
2613 * ixgbe_poll will re-enable the queue interrupts
2614 */
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002615 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2616 ixgbe_irq_enable(adapter, false, false);
2617
Auke Kok9a799d72007-09-15 14:07:45 -07002618 return IRQ_HANDLED;
2619}
2620
2621/**
2622 * ixgbe_request_irq - initialize interrupts
2623 * @adapter: board private structure
2624 *
2625 * Attempts to configure interrupts using the best available
2626 * capabilities of the hardware and kernel.
2627 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002628static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002629{
2630 struct net_device *netdev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002631 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07002632
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002633 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002634 err = ixgbe_request_msix_irqs(adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002635 else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED)
Joe Perchesa0607fd2009-11-18 23:29:17 -08002636 err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002637 netdev->name, adapter);
Alexander Duyck4cc6df22011-07-15 03:05:51 +00002638 else
Joe Perchesa0607fd2009-11-18 23:29:17 -08002639 err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
Alexander Duycka65151ba22011-05-27 05:31:32 +00002640 netdev->name, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002641
Alexander Duyckde88eee2012-02-08 07:49:59 +00002642 if (err)
Emil Tantilov396e7992010-07-01 20:05:12 +00002643 e_err(probe, "request_irq failed, Error %d\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07002644
Auke Kok9a799d72007-09-15 14:07:45 -07002645 return err;
2646}
2647
2648static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
2649{
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002650 int vector;
Auke Kok9a799d72007-09-15 14:07:45 -07002651
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002652 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
Alexander Duycka65151ba22011-05-27 05:31:32 +00002653 free_irq(adapter->pdev->irq, adapter);
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002654 return;
Auke Kok9a799d72007-09-15 14:07:45 -07002655 }
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002656
2657 for (vector = 0; vector < adapter->num_q_vectors; vector++) {
2658 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
2659 struct msix_entry *entry = &adapter->msix_entries[vector];
2660
2661 /* free only the irqs that were actually requested */
2662 if (!q_vector->rx.ring && !q_vector->tx.ring)
2663 continue;
2664
2665 /* clear the affinity_mask in the IRQ descriptor */
2666 irq_set_affinity_hint(entry->vector, NULL);
2667
2668 free_irq(entry->vector, q_vector);
2669 }
2670
2671 free_irq(adapter->msix_entries[vector++].vector, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07002672}
2673
2674/**
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002675 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
2676 * @adapter: board private structure
2677 **/
2678static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
2679{
Alexander Duyckbd508172010-11-16 19:27:03 -08002680 switch (adapter->hw.mac.type) {
2681 case ixgbe_mac_82598EB:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002682 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002683 break;
2684 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002685 case ixgbe_mac_X540:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002686 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
2687 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002688 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002689 break;
2690 default:
2691 break;
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002692 }
2693 IXGBE_WRITE_FLUSH(&adapter->hw);
2694 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00002695 int vector;
2696
2697 for (vector = 0; vector < adapter->num_q_vectors; vector++)
2698 synchronize_irq(adapter->msix_entries[vector].vector);
2699
2700 synchronize_irq(adapter->msix_entries[vector++].vector);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002701 } else {
2702 synchronize_irq(adapter->pdev->irq);
2703 }
2704}
2705
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002706/**
Auke Kok9a799d72007-09-15 14:07:45 -07002707 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
2708 *
2709 **/
2710static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
2711{
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002712 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002713
Emil Tantilovd5bf4f62011-08-31 00:01:16 +00002714 /* rx/tx vector */
2715 if (adapter->rx_itr_setting == 1)
2716 q_vector->itr = IXGBE_20K_ITR;
2717 else
2718 q_vector->itr = adapter->rx_itr_setting;
2719
2720 ixgbe_write_eitr(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002721
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002722 ixgbe_set_ivar(adapter, 0, 0, 0);
2723 ixgbe_set_ivar(adapter, 1, 0, 0);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002724
Emil Tantilov396e7992010-07-01 20:05:12 +00002725 e_info(hw, "Legacy interrupt IVAR setup done\n");
Auke Kok9a799d72007-09-15 14:07:45 -07002726}
2727
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002728/**
2729 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
2730 * @adapter: board private structure
2731 * @ring: structure containing ring specific data
2732 *
2733 * Configure the Tx descriptor ring after a reset.
2734 **/
Alexander Duyck84418e32010-08-19 13:40:54 +00002735void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
2736 struct ixgbe_ring *ring)
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002737{
2738 struct ixgbe_hw *hw = &adapter->hw;
2739 u64 tdba = ring->dma;
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002740 int wait_loop = 10;
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002741 u32 txdctl = IXGBE_TXDCTL_ENABLE;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002742 u8 reg_idx = ring->reg_idx;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002743
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002744 /* disable queue to avoid issues while updating state */
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002745 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), 0);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002746 IXGBE_WRITE_FLUSH(hw);
2747
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002748 IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
Joe Perchese8e9f692010-09-07 21:34:53 +00002749 (tdba & DMA_BIT_MASK(32)));
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002750 IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
2751 IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
2752 ring->count * sizeof(union ixgbe_adv_tx_desc));
2753 IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
2754 IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08002755 ring->tail = hw->hw_addr + IXGBE_TDT(reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002756
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002757 /*
2758 * set WTHRESH to encourage burst writeback, it should not be set
2759 * higher than 1 when ITR is 0 as it could cause false TX hangs
2760 *
2761 * In order to avoid issues WTHRESH + PTHRESH should always be equal
2762 * to or less than the number of on chip descriptors, which is
2763 * currently 40.
2764 */
Alexander Duycke954b372012-02-08 07:49:38 +00002765 if (!ring->q_vector || (ring->q_vector->itr < 8))
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002766 txdctl |= (1 << 16); /* WTHRESH = 1 */
2767 else
2768 txdctl |= (8 << 16); /* WTHRESH = 8 */
2769
Alexander Duycke954b372012-02-08 07:49:38 +00002770 /*
2771 * Setting PTHRESH to 32 both improves performance
2772 * and avoids a TX hang with DFP enabled
2773 */
Alexander Duyckb88c6de2011-07-15 03:06:12 +00002774 txdctl |= (1 << 8) | /* HTHRESH = 1 */
2775 32; /* PTHRESH = 32 */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002776
2777 /* reinitialize flowdirector state */
Alexander Duyck39cb6812012-06-06 05:38:20 +00002778 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyckee9e0f02010-11-16 19:27:01 -08002779 ring->atr_sample_rate = adapter->atr_sample_rate;
2780 ring->atr_count = 0;
2781 set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
2782 } else {
2783 ring->atr_sample_rate = 0;
2784 }
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002785
John Fastabendc84d3242010-11-16 19:27:12 -08002786 clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);
2787
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002788 /* enable queue */
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002789 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);
2790
2791 /* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
2792 if (hw->mac.type == ixgbe_mac_82598EB &&
2793 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2794 return;
2795
2796 /* poll to verify queue is enabled */
2797 do {
Don Skidmore032b4322011-03-18 09:32:53 +00002798 usleep_range(1000, 2000);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002799 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
2800 } while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
2801 if (!wait_loop)
2802 e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002803}
2804
Alexander Duyck120ff942010-08-19 13:34:50 +00002805static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
2806{
2807 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck671c0ad2012-05-18 06:34:02 +00002808 u32 rttdcs, mtqc;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002809 u8 tcs = netdev_get_num_tc(adapter->netdev);
Alexander Duyck120ff942010-08-19 13:34:50 +00002810
2811 if (hw->mac.type == ixgbe_mac_82598EB)
2812 return;
2813
2814 /* disable the arbiter while setting MTQC */
2815 rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
2816 rttdcs |= IXGBE_RTTDCS_ARBDIS;
2817 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2818
2819 /* set transmit pool layout */
Alexander Duyck671c0ad2012-05-18 06:34:02 +00002820 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
2821 mtqc = IXGBE_MTQC_VT_ENA;
2822 if (tcs > 4)
2823 mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
2824 else if (tcs > 1)
2825 mtqc |= IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
2826 else if (adapter->ring_feature[RING_F_RSS].indices == 4)
2827 mtqc |= IXGBE_MTQC_32VF;
John Fastabend8b1c0b22011-05-03 02:26:48 +00002828 else
Alexander Duyck671c0ad2012-05-18 06:34:02 +00002829 mtqc |= IXGBE_MTQC_64VF;
2830 } else {
2831 if (tcs > 4)
2832 mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ;
2833 else if (tcs > 1)
2834 mtqc = IXGBE_MTQC_RT_ENA | IXGBE_MTQC_4TC_4TQ;
2835 else
2836 mtqc = IXGBE_MTQC_64Q_1PB;
2837 }
John Fastabend8b1c0b22011-05-03 02:26:48 +00002838
Alexander Duyck671c0ad2012-05-18 06:34:02 +00002839 IXGBE_WRITE_REG(hw, IXGBE_MTQC, mtqc);
John Fastabend8b1c0b22011-05-03 02:26:48 +00002840
Alexander Duyck671c0ad2012-05-18 06:34:02 +00002841 /* Enable Security TX Buffer IFG for multiple pb */
2842 if (tcs) {
2843 u32 sectx = IXGBE_READ_REG(hw, IXGBE_SECTXMINIFG);
2844 sectx |= IXGBE_SECTX_DCB;
2845 IXGBE_WRITE_REG(hw, IXGBE_SECTXMINIFG, sectx);
Alexander Duyck120ff942010-08-19 13:34:50 +00002846 }
2847
2848 /* re-enable the arbiter */
2849 rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
2850 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2851}
2852
Auke Kok9a799d72007-09-15 14:07:45 -07002853/**
Jesse Brandeburg3a581072008-08-26 04:27:08 -07002854 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
Auke Kok9a799d72007-09-15 14:07:45 -07002855 * @adapter: board private structure
2856 *
2857 * Configure the Tx unit of the MAC after a reset.
2858 **/
2859static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
2860{
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002861 struct ixgbe_hw *hw = &adapter->hw;
2862 u32 dmatxctl;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002863 u32 i;
Auke Kok9a799d72007-09-15 14:07:45 -07002864
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002865 ixgbe_setup_mtqc(adapter);
2866
2867 if (hw->mac.type != ixgbe_mac_82598EB) {
2868 /* DMATXCTL.EN must be before Tx queues are enabled */
2869 dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
2870 dmatxctl |= IXGBE_DMATXCTL_TE;
2871 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
2872 }
2873
Auke Kok9a799d72007-09-15 14:07:45 -07002874 /* Setup the HW Tx Head and Tail descriptor pointers */
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002875 for (i = 0; i < adapter->num_tx_queues; i++)
2876 ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07002877}
2878
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +00002879static void ixgbe_enable_rx_drop(struct ixgbe_adapter *adapter,
2880 struct ixgbe_ring *ring)
2881{
2882 struct ixgbe_hw *hw = &adapter->hw;
2883 u8 reg_idx = ring->reg_idx;
2884 u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));
2885
2886 srrctl |= IXGBE_SRRCTL_DROP_EN;
2887
2888 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
2889}
2890
2891static void ixgbe_disable_rx_drop(struct ixgbe_adapter *adapter,
2892 struct ixgbe_ring *ring)
2893{
2894 struct ixgbe_hw *hw = &adapter->hw;
2895 u8 reg_idx = ring->reg_idx;
2896 u32 srrctl = IXGBE_READ_REG(hw, IXGBE_SRRCTL(reg_idx));
2897
2898 srrctl &= ~IXGBE_SRRCTL_DROP_EN;
2899
2900 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
2901}
2902
2903#ifdef CONFIG_IXGBE_DCB
2904void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
2905#else
2906static void ixgbe_set_rx_drop_en(struct ixgbe_adapter *adapter)
2907#endif
2908{
2909 int i;
2910 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
2911
2912 if (adapter->ixgbe_ieee_pfc)
2913 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
2914
2915 /*
2916 * We should set the drop enable bit if:
2917 * SR-IOV is enabled
2918 * or
2919 * Number of Rx queues > 1 and flow control is disabled
2920 *
2921 * This allows us to avoid head of line blocking for security
2922 * and performance reasons.
2923 */
2924 if (adapter->num_vfs || (adapter->num_rx_queues > 1 &&
2925 !(adapter->hw.fc.current_mode & ixgbe_fc_tx_pause) && !pfc_en)) {
2926 for (i = 0; i < adapter->num_rx_queues; i++)
2927 ixgbe_enable_rx_drop(adapter, adapter->rx_ring[i]);
2928 } else {
2929 for (i = 0; i < adapter->num_rx_queues; i++)
2930 ixgbe_disable_rx_drop(adapter, adapter->rx_ring[i]);
2931 }
2932}
2933
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002934#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
Auke Kok9a799d72007-09-15 14:07:45 -07002935
Yi Zoua6616b42009-08-06 13:05:23 +00002936static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002937 struct ixgbe_ring *rx_ring)
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002938{
Alexander Duyck45e9baa2012-05-05 05:30:59 +00002939 struct ixgbe_hw *hw = &adapter->hw;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002940 u32 srrctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002941 u8 reg_idx = rx_ring->reg_idx;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002942
Alexander Duyck45e9baa2012-05-05 05:30:59 +00002943 if (hw->mac.type == ixgbe_mac_82598EB) {
2944 u16 mask = adapter->ring_feature[RING_F_RSS].mask;
2945
2946 /*
2947 * if VMDq is not active we must program one srrctl register
2948 * per RSS queue since we have enabled RDRXCTL.MVMEN
2949 */
2950 reg_idx &= mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08002951 }
2952
Alexander Duyck45e9baa2012-05-05 05:30:59 +00002953 /* configure header buffer length, needed for RSC */
2954 srrctl = IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002955
Alexander Duyck45e9baa2012-05-05 05:30:59 +00002956 /* configure the packet buffer length */
Alexander Duyckf8003262012-03-03 02:35:52 +00002957 srrctl |= ixgbe_rx_bufsz(rx_ring) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
Alexander Duyck45e9baa2012-05-05 05:30:59 +00002958
2959 /* configure descriptor type */
Alexander Duyckf8003262012-03-03 02:35:52 +00002960 srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002961
Alexander Duyck45e9baa2012-05-05 05:30:59 +00002962 IXGBE_WRITE_REG(hw, IXGBE_SRRCTL(reg_idx), srrctl);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002963}
2964
Alexander Duyck05abb122010-08-19 13:35:41 +00002965static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002966{
Alexander Duyck05abb122010-08-19 13:35:41 +00002967 struct ixgbe_hw *hw = &adapter->hw;
2968 static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
Joe Perchese8e9f692010-09-07 21:34:53 +00002969 0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
2970 0x6A3E67EA, 0x14364D17, 0x3BED200D};
Alexander Duyck05abb122010-08-19 13:35:41 +00002971 u32 mrqc = 0, reta = 0;
2972 u32 rxcsum;
2973 int i, j;
Alexander Duyck671c0ad2012-05-18 06:34:02 +00002974 u16 rss_i = adapter->ring_feature[RING_F_RSS].indices;
John Fastabend86b4db32011-04-26 07:26:19 +00002975
Alexander Duyck671c0ad2012-05-18 06:34:02 +00002976 /*
2977 * Program table for at least 2 queues w/ SR-IOV so that VFs can
2978 * make full use of any rings they may have. We will use the
2979 * PSRTYPE register to control how many rings we use within the PF.
2980 */
2981 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) && (rss_i < 2))
2982 rss_i = 2;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002983
Alexander Duyck05abb122010-08-19 13:35:41 +00002984 /* Fill out hash function seeds */
2985 for (i = 0; i < 10; i++)
2986 IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002987
Alexander Duyck05abb122010-08-19 13:35:41 +00002988 /* Fill out redirection table */
2989 for (i = 0, j = 0; i < 128; i++, j++) {
Alexander Duyck671c0ad2012-05-18 06:34:02 +00002990 if (j == rss_i)
Alexander Duyck05abb122010-08-19 13:35:41 +00002991 j = 0;
2992 /* reta = 4-byte sliding window of
2993 * 0x00..(indices-1)(indices-1)00..etc. */
2994 reta = (reta << 8) | (j * 0x11);
2995 if ((i & 3) == 3)
2996 IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
2997 }
2998
2999 /* Disable indicating checksum in descriptor, enables RSS hash */
3000 rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
3001 rxcsum |= IXGBE_RXCSUM_PCSD;
3002 IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
3003
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003004 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00003005 if (adapter->ring_feature[RING_F_RSS].mask)
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003006 mrqc = IXGBE_MRQC_RSSEN;
John Fastabend8b1c0b22011-05-03 02:26:48 +00003007 } else {
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003008 u8 tcs = netdev_get_num_tc(adapter->netdev);
John Fastabend8b1c0b22011-05-03 02:26:48 +00003009
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003010 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3011 if (tcs > 4)
3012 mrqc = IXGBE_MRQC_VMDQRT8TCEN; /* 8 TCs */
3013 else if (tcs > 1)
3014 mrqc = IXGBE_MRQC_VMDQRT4TCEN; /* 4 TCs */
3015 else if (adapter->ring_feature[RING_F_RSS].indices == 4)
3016 mrqc = IXGBE_MRQC_VMDQRSS32EN;
3017 else
3018 mrqc = IXGBE_MRQC_VMDQRSS64EN;
3019 } else {
3020 if (tcs > 4)
3021 mrqc = IXGBE_MRQC_RTRSS8TCEN;
3022 else if (tcs > 1)
John Fastabend8b1c0b22011-05-03 02:26:48 +00003023 mrqc = IXGBE_MRQC_RTRSS4TCEN;
3024 else
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003025 mrqc = IXGBE_MRQC_RSSEN;
John Fastabend8b1c0b22011-05-03 02:26:48 +00003026 }
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003027 }
3028
Alexander Duyck05abb122010-08-19 13:35:41 +00003029 /* Perform hash on these packet types */
Alexander Duyck671c0ad2012-05-18 06:34:02 +00003030 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4 |
3031 IXGBE_MRQC_RSS_FIELD_IPV4_TCP |
3032 IXGBE_MRQC_RSS_FIELD_IPV6 |
3033 IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
Alexander Duyck05abb122010-08-19 13:35:41 +00003034
Alexander Duyckef6afc02012-02-08 07:51:53 +00003035 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV4_UDP)
3036 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4_UDP;
3037 if (adapter->flags2 & IXGBE_FLAG2_RSS_FIELD_IPV6_UDP)
3038 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV6_UDP;
3039
Alexander Duyck05abb122010-08-19 13:35:41 +00003040 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003041}
3042
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003043/**
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003044 * ixgbe_configure_rscctl - enable RSC for the indicated ring
3045 * @adapter: address of board private structure
3046 * @index: index of ring to set
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003047 **/
Don Skidmore082757a2011-07-21 05:55:00 +00003048static void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
Alexander Duyck73670962010-08-19 13:38:34 +00003049 struct ixgbe_ring *ring)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003050{
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003051 struct ixgbe_hw *hw = &adapter->hw;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003052 u32 rscctrl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003053 u8 reg_idx = ring->reg_idx;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003054
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003055 if (!ring_is_rsc_enabled(ring))
Alexander Duyck73670962010-08-19 13:38:34 +00003056 return;
3057
Alexander Duyck73670962010-08-19 13:38:34 +00003058 rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003059 rscctrl |= IXGBE_RSCCTL_RSCEN;
3060 /*
3061 * we must limit the number of descriptors so that the
3062 * total size of max desc * buf_len is not greater
Alexander Duyck642c6802011-11-10 09:09:17 +00003063 * than 65536
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003064 */
Alexander Duyckf8003262012-03-03 02:35:52 +00003065 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
Alexander Duyck73670962010-08-19 13:38:34 +00003066 IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00003067}
3068
Alexander Duyck9e10e042010-08-19 13:40:06 +00003069#define IXGBE_MAX_RX_DESC_POLL 10
3070static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
3071 struct ixgbe_ring *ring)
3072{
3073 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003074 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
3075 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003076 u8 reg_idx = ring->reg_idx;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003077
3078 /* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
3079 if (hw->mac.type == ixgbe_mac_82598EB &&
3080 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3081 return;
3082
3083 do {
Don Skidmore032b4322011-03-18 09:32:53 +00003084 usleep_range(1000, 2000);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003085 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3086 } while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));
3087
3088 if (!wait_loop) {
3089 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
3090 "the polling period\n", reg_idx);
3091 }
3092}
3093
Yi Zou2d39d572011-01-06 14:29:56 +00003094void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
3095 struct ixgbe_ring *ring)
3096{
3097 struct ixgbe_hw *hw = &adapter->hw;
3098 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
3099 u32 rxdctl;
3100 u8 reg_idx = ring->reg_idx;
3101
3102 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3103 rxdctl &= ~IXGBE_RXDCTL_ENABLE;
3104
3105 /* write value back with RXDCTL.ENABLE bit cleared */
3106 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3107
3108 if (hw->mac.type == ixgbe_mac_82598EB &&
3109 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3110 return;
3111
3112 /* the hardware may take up to 100us to really disable the rx queue */
3113 do {
3114 udelay(10);
3115 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3116 } while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));
3117
3118 if (!wait_loop) {
3119 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
3120 "the polling period\n", reg_idx);
3121 }
3122}
3123
Alexander Duyck84418e32010-08-19 13:40:54 +00003124void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
3125 struct ixgbe_ring *ring)
Alexander Duyckacd37172010-08-19 13:36:05 +00003126{
3127 struct ixgbe_hw *hw = &adapter->hw;
3128 u64 rdba = ring->dma;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003129 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003130 u8 reg_idx = ring->reg_idx;
Alexander Duyckacd37172010-08-19 13:36:05 +00003131
Alexander Duyck9e10e042010-08-19 13:40:06 +00003132 /* disable queue to avoid issues while updating state */
3133 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
Yi Zou2d39d572011-01-06 14:29:56 +00003134 ixgbe_disable_rx_queue(adapter, ring);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003135
Alexander Duyckacd37172010-08-19 13:36:05 +00003136 IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
3137 IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
3138 IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
3139 ring->count * sizeof(union ixgbe_adv_rx_desc));
3140 IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
3141 IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08003142 ring->tail = hw->hw_addr + IXGBE_RDT(reg_idx);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003143
3144 ixgbe_configure_srrctl(adapter, ring);
3145 ixgbe_configure_rscctl(adapter, ring);
3146
Greg Rosee9f98072011-01-26 01:06:07 +00003147 /* If operating in IOV mode set RLPML for X540 */
3148 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
3149 hw->mac.type == ixgbe_mac_X540) {
3150 rxdctl &= ~IXGBE_RXDCTL_RLPMLMASK;
3151 rxdctl |= ((ring->netdev->mtu + ETH_HLEN +
3152 ETH_FCS_LEN + VLAN_HLEN) | IXGBE_RXDCTL_RLPML_EN);
3153 }
3154
Alexander Duyck9e10e042010-08-19 13:40:06 +00003155 if (hw->mac.type == ixgbe_mac_82598EB) {
3156 /*
3157 * enable cache line friendly hardware writes:
3158 * PTHRESH=32 descriptors (half the internal cache),
3159 * this also removes ugly rx_no_buffer_count increment
3160 * HTHRESH=4 descriptors (to minimize latency on fetch)
3161 * WTHRESH=8 burst writeback up to two cache lines
3162 */
3163 rxdctl &= ~0x3FFFFF;
3164 rxdctl |= 0x080420;
3165 }
3166
3167 /* enable receive descriptor ring */
3168 rxdctl |= IXGBE_RXDCTL_ENABLE;
3169 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3170
3171 ixgbe_rx_desc_queue_enable(adapter, ring);
Alexander Duyck7d4987d2011-05-27 05:31:37 +00003172 ixgbe_alloc_rx_buffers(ring, ixgbe_desc_unused(ring));
Alexander Duyckacd37172010-08-19 13:36:05 +00003173}
3174
Alexander Duyck48654522010-08-19 13:36:27 +00003175static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
3176{
3177 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00003178 int rss_i = adapter->ring_feature[RING_F_RSS].indices;
Alexander Duyck48654522010-08-19 13:36:27 +00003179 int p;
3180
3181 /* PSRTYPE must be initialized in non 82598 adapters */
3182 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003183 IXGBE_PSRTYPE_UDPHDR |
3184 IXGBE_PSRTYPE_IPV4HDR |
Alexander Duyck48654522010-08-19 13:36:27 +00003185 IXGBE_PSRTYPE_L2HDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003186 IXGBE_PSRTYPE_IPV6HDR;
Alexander Duyck48654522010-08-19 13:36:27 +00003187
3188 if (hw->mac.type == ixgbe_mac_82598EB)
3189 return;
3190
Alexander Duyckfbe7ca72012-07-14 05:42:36 +00003191 if (rss_i > 3)
3192 psrtype |= 2 << 29;
3193 else if (rss_i > 1)
3194 psrtype |= 1 << 29;
Alexander Duyck48654522010-08-19 13:36:27 +00003195
3196 for (p = 0; p < adapter->num_rx_pools; p++)
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003197 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(VMDQ_P(p)),
Alexander Duyck48654522010-08-19 13:36:27 +00003198 psrtype);
3199}
3200
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003201static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
3202{
3203 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003204 u32 reg_offset, vf_shift;
Alexander Duyck435b19f2012-05-18 06:34:08 +00003205 u32 gcr_ext, vmdctl;
Greg Rosede4c7f62011-09-29 05:57:33 +00003206 int i;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003207
3208 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
3209 return;
3210
3211 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
Alexander Duyck435b19f2012-05-18 06:34:08 +00003212 vmdctl |= IXGBE_VMD_CTL_VMDQ_EN;
3213 vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003214 vmdctl |= VMDQ_P(0) << IXGBE_VT_CTL_POOL_SHIFT;
Alexander Duyck435b19f2012-05-18 06:34:08 +00003215 vmdctl |= IXGBE_VT_CTL_REPLEN;
3216 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003217
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003218 vf_shift = VMDQ_P(0) % 32;
3219 reg_offset = (VMDQ_P(0) >= 32) ? 1 : 0;
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003220
3221 /* Enable only the PF's pool for Tx/Rx */
Alexander Duyck435b19f2012-05-18 06:34:08 +00003222 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (~0) << vf_shift);
3223 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), reg_offset - 1);
3224 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (~0) << vf_shift);
3225 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), reg_offset - 1);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003226 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
3227
3228 /* Map PF MAC address in RAR Entry 0 to first pool following VFs */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003229 hw->mac.ops.set_vmdq(hw, 0, VMDQ_P(0));
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003230
3231 /*
3232 * Set up VF register offsets for selected VT Mode,
3233 * i.e. 32 or 64 VFs for SR-IOV
3234 */
Alexander Duyck73079ea2012-07-14 06:48:49 +00003235 switch (adapter->ring_feature[RING_F_VMDQ].mask) {
3236 case IXGBE_82599_VMDQ_8Q_MASK:
3237 gcr_ext = IXGBE_GCR_EXT_VT_MODE_16;
3238 break;
3239 case IXGBE_82599_VMDQ_4Q_MASK:
3240 gcr_ext = IXGBE_GCR_EXT_VT_MODE_32;
3241 break;
3242 default:
3243 gcr_ext = IXGBE_GCR_EXT_VT_MODE_64;
3244 break;
3245 }
3246
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003247 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);
3248
3249 /* enable Tx loopback for VF/PF communication */
3250 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
Alexander Duyck435b19f2012-05-18 06:34:08 +00003251
Greg Rosea985b6c32010-11-18 03:02:52 +00003252 /* Enable MAC Anti-Spoofing */
Alexander Duyck435b19f2012-05-18 06:34:08 +00003253 hw->mac.ops.set_mac_anti_spoofing(hw, (adapter->num_vfs != 0),
Greg Rosea985b6c32010-11-18 03:02:52 +00003254 adapter->num_vfs);
Greg Rosede4c7f62011-09-29 05:57:33 +00003255 /* For VFs that have spoof checking turned off */
3256 for (i = 0; i < adapter->num_vfs; i++) {
3257 if (!adapter->vfinfo[i].spoofchk_enabled)
3258 ixgbe_ndo_set_vf_spoofchk(adapter->netdev, i, false);
3259 }
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003260}
3261
Alexander Duyck477de6e2010-08-19 13:38:11 +00003262static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003263{
Auke Kok9a799d72007-09-15 14:07:45 -07003264 struct ixgbe_hw *hw = &adapter->hw;
3265 struct net_device *netdev = adapter->netdev;
3266 int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003267 struct ixgbe_ring *rx_ring;
3268 int i;
3269 u32 mhadd, hlreg0;
Alexander Duyck48654522010-08-19 13:36:27 +00003270
Alexander Duyck477de6e2010-08-19 13:38:11 +00003271#ifdef IXGBE_FCOE
3272 /* adjust max frame to be able to do baby jumbo for FCoE */
3273 if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
3274 (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
3275 max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3276
3277#endif /* IXGBE_FCOE */
Alexander Duyck872844d2012-08-15 02:10:43 +00003278
3279 /* adjust max frame to be at least the size of a standard frame */
3280 if (max_frame < (ETH_FRAME_LEN + ETH_FCS_LEN))
3281 max_frame = (ETH_FRAME_LEN + ETH_FCS_LEN);
3282
Alexander Duyck477de6e2010-08-19 13:38:11 +00003283 mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
3284 if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
3285 mhadd &= ~IXGBE_MHADD_MFS_MASK;
3286 mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;
3287
3288 IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
Auke Kok9a799d72007-09-15 14:07:45 -07003289 }
3290
Auke Kok9a799d72007-09-15 14:07:45 -07003291 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003292 /* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
3293 hlreg0 |= IXGBE_HLREG0_JUMBOEN;
Auke Kok9a799d72007-09-15 14:07:45 -07003294 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3295
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003296 /*
3297 * Setup the HW Rx Head and Tail Descriptor Pointers and
3298 * the Base and Length of the Rx Descriptor Ring
3299 */
Auke Kok9a799d72007-09-15 14:07:45 -07003300 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003301 rx_ring = adapter->rx_ring[i];
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003302 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
3303 set_ring_rsc_enabled(rx_ring);
3304 else
3305 clear_ring_rsc_enabled(rx_ring);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003306 }
Alexander Duyck477de6e2010-08-19 13:38:11 +00003307}
3308
Alexander Duyck73670962010-08-19 13:38:34 +00003309static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
3310{
3311 struct ixgbe_hw *hw = &adapter->hw;
3312 u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
3313
3314 switch (hw->mac.type) {
3315 case ixgbe_mac_82598EB:
3316 /*
3317 * For VMDq support of different descriptor types or
3318 * buffer sizes through the use of multiple SRRCTL
3319 * registers, RDRXCTL.MVMEN must be set to 1
3320 *
3321 * also, the manual doesn't mention it clearly but DCA hints
3322 * will only use queue 0's tags unless this bit is set. Side
3323 * effects of setting this bit are only that SRRCTL must be
3324 * fully programmed [0..15]
3325 */
3326 rdrxctl |= IXGBE_RDRXCTL_MVMEN;
3327 break;
3328 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003329 case ixgbe_mac_X540:
Alexander Duyck73670962010-08-19 13:38:34 +00003330 /* Disable RSC for ACK packets */
3331 IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
3332 (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
3333 rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
3334 /* hardware requires some bits to be set by default */
3335 rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
3336 rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
3337 break;
3338 default:
3339 /* We should do nothing since we don't know this hardware */
3340 return;
3341 }
3342
3343 IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
3344}
3345
Alexander Duyck477de6e2010-08-19 13:38:11 +00003346/**
3347 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
3348 * @adapter: board private structure
3349 *
3350 * Configure the Rx unit of the MAC after a reset.
3351 **/
3352static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
3353{
3354 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003355 int i;
3356 u32 rxctrl;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003357
3358 /* disable receives while setting up the descriptors */
3359 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3360 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
3361
3362 ixgbe_setup_psrtype(adapter);
Alexander Duyck73670962010-08-19 13:38:34 +00003363 ixgbe_setup_rdrxctl(adapter);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003364
Alexander Duyck9e10e042010-08-19 13:40:06 +00003365 /* Program registers for the distribution of queues */
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003366 ixgbe_setup_mrqc(adapter);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003367
Alexander Duyck477de6e2010-08-19 13:38:11 +00003368 /* set_rx_buffer_len must be called before ring initialization */
3369 ixgbe_set_rx_buffer_len(adapter);
3370
3371 /*
3372 * Setup the HW Rx Head and Tail Descriptor Pointers and
3373 * the Base and Length of the Rx Descriptor Ring
3374 */
Alexander Duyck9e10e042010-08-19 13:40:06 +00003375 for (i = 0; i < adapter->num_rx_queues; i++)
3376 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003377
Alexander Duyck9e10e042010-08-19 13:40:06 +00003378 /* disable drop enable for 82598 parts */
3379 if (hw->mac.type == ixgbe_mac_82598EB)
3380 rxctrl |= IXGBE_RXCTRL_DMBYPS;
3381
3382 /* enable all receives */
3383 rxctrl |= IXGBE_RXCTRL_RXEN;
3384 hw->mac.ops.enable_rx_dma(hw, rxctrl);
Auke Kok9a799d72007-09-15 14:07:45 -07003385}
3386
Jiri Pirko8e586132011-12-08 19:52:37 -05003387static int ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
Auke Kok9a799d72007-09-15 14:07:45 -07003388{
3389 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003390 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003391
3392 /* add VID to filter table */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003393 hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), true);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003394 set_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05003395
3396 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003397}
3398
Jiri Pirko8e586132011-12-08 19:52:37 -05003399static int ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
Auke Kok9a799d72007-09-15 14:07:45 -07003400{
3401 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003402 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003403
Auke Kok9a799d72007-09-15 14:07:45 -07003404 /* remove VID from filter table */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003405 hw->mac.ops.set_vfta(&adapter->hw, vid, VMDQ_P(0), false);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003406 clear_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05003407
3408 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07003409}
3410
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003411/**
3412 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
3413 * @adapter: driver data
3414 */
3415static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
3416{
3417 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003418 u32 vlnctrl;
3419
3420 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3421 vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
3422 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3423}
3424
3425/**
3426 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
3427 * @adapter: driver data
3428 */
3429static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
3430{
3431 struct ixgbe_hw *hw = &adapter->hw;
3432 u32 vlnctrl;
3433
3434 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3435 vlnctrl |= IXGBE_VLNCTRL_VFE;
3436 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
3437 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3438}
3439
3440/**
3441 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
3442 * @adapter: driver data
3443 */
3444static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
3445{
3446 struct ixgbe_hw *hw = &adapter->hw;
3447 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003448 int i, j;
3449
3450 switch (hw->mac.type) {
3451 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003452 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3453 vlnctrl &= ~IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003454 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3455 break;
3456 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003457 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003458 for (i = 0; i < adapter->num_rx_queues; i++) {
3459 j = adapter->rx_ring[i]->reg_idx;
3460 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3461 vlnctrl &= ~IXGBE_RXDCTL_VME;
3462 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3463 }
3464 break;
3465 default:
3466 break;
3467 }
3468}
3469
3470/**
Jesse Grossf62bbb52010-10-20 13:56:10 +00003471 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003472 * @adapter: driver data
3473 */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003474static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003475{
3476 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003477 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003478 int i, j;
3479
3480 switch (hw->mac.type) {
3481 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003482 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3483 vlnctrl |= IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003484 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3485 break;
3486 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003487 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003488 for (i = 0; i < adapter->num_rx_queues; i++) {
3489 j = adapter->rx_ring[i]->reg_idx;
3490 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3491 vlnctrl |= IXGBE_RXDCTL_VME;
3492 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3493 }
3494 break;
3495 default:
3496 break;
3497 }
3498}
3499
Auke Kok9a799d72007-09-15 14:07:45 -07003500static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
3501{
Jesse Grossf62bbb52010-10-20 13:56:10 +00003502 u16 vid;
Auke Kok9a799d72007-09-15 14:07:45 -07003503
Jesse Grossf62bbb52010-10-20 13:56:10 +00003504 ixgbe_vlan_rx_add_vid(adapter->netdev, 0);
3505
3506 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
3507 ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
Auke Kok9a799d72007-09-15 14:07:45 -07003508}
3509
3510/**
Alexander Duyck28500622010-06-15 09:25:48 +00003511 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
3512 * @netdev: network interface device structure
3513 *
3514 * Writes unicast address list to the RAR table.
3515 * Returns: -ENOMEM on failure/insufficient address space
3516 * 0 on no addresses written
3517 * X on writing X addresses to the RAR table
3518 **/
3519static int ixgbe_write_uc_addr_list(struct net_device *netdev)
3520{
3521 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3522 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend95447462012-05-31 12:42:26 +00003523 unsigned int rar_entries = hw->mac.num_rar_entries - 1;
Alexander Duyck28500622010-06-15 09:25:48 +00003524 int count = 0;
3525
John Fastabend95447462012-05-31 12:42:26 +00003526 /* In SR-IOV mode significantly less RAR entries are available */
3527 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3528 rar_entries = IXGBE_MAX_PF_MACVLANS - 1;
3529
Alexander Duyck28500622010-06-15 09:25:48 +00003530 /* return ENOMEM indicating insufficient memory for addresses */
3531 if (netdev_uc_count(netdev) > rar_entries)
3532 return -ENOMEM;
3533
John Fastabend95447462012-05-31 12:42:26 +00003534 if (!netdev_uc_empty(netdev)) {
Alexander Duyck28500622010-06-15 09:25:48 +00003535 struct netdev_hw_addr *ha;
3536 /* return error if we do not support writing to RAR table */
3537 if (!hw->mac.ops.set_rar)
3538 return -ENOMEM;
3539
3540 netdev_for_each_uc_addr(ha, netdev) {
3541 if (!rar_entries)
3542 break;
3543 hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003544 VMDQ_P(0), IXGBE_RAH_AV);
Alexander Duyck28500622010-06-15 09:25:48 +00003545 count++;
3546 }
3547 }
3548 /* write the addresses in reverse order to avoid write combining */
3549 for (; rar_entries > 0 ; rar_entries--)
3550 hw->mac.ops.clear_rar(hw, rar_entries);
3551
3552 return count;
3553}
3554
3555/**
Christopher Leech2c5645c2008-08-26 04:27:02 -07003556 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
Auke Kok9a799d72007-09-15 14:07:45 -07003557 * @netdev: network interface device structure
3558 *
Christopher Leech2c5645c2008-08-26 04:27:02 -07003559 * The set_rx_method entry point is called whenever the unicast/multicast
3560 * address list or the network interface flags are updated. This routine is
3561 * responsible for configuring the hardware for proper unicast, multicast and
3562 * promiscuous mode.
Auke Kok9a799d72007-09-15 14:07:45 -07003563 **/
Greg Rose7f870472010-01-09 02:25:29 +00003564void ixgbe_set_rx_mode(struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07003565{
3566 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3567 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck28500622010-06-15 09:25:48 +00003568 u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
3569 int count;
Auke Kok9a799d72007-09-15 14:07:45 -07003570
3571 /* Check for Promiscuous and All Multicast modes */
3572
3573 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
3574
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003575 /* set all bits that we expect to always be set */
Ben Greear3f2d1c02012-03-08 08:28:41 +00003576 fctrl &= ~IXGBE_FCTRL_SBP; /* disable store-bad-packets */
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003577 fctrl |= IXGBE_FCTRL_BAM;
3578 fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
3579 fctrl |= IXGBE_FCTRL_PMCF;
3580
Alexander Duyck28500622010-06-15 09:25:48 +00003581 /* clear the bits we are changing the status of */
3582 fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3583
Auke Kok9a799d72007-09-15 14:07:45 -07003584 if (netdev->flags & IFF_PROMISC) {
Emil Tantilove433ea12010-05-13 17:33:00 +00003585 hw->addr_ctrl.user_set_promisc = true;
Auke Kok9a799d72007-09-15 14:07:45 -07003586 fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
Alexander Duyck28500622010-06-15 09:25:48 +00003587 vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003588 /* don't hardware filter vlans in promisc mode */
3589 ixgbe_vlan_filter_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003590 } else {
Patrick McHardy746b9f02008-07-16 20:15:45 -07003591 if (netdev->flags & IFF_ALLMULTI) {
3592 fctrl |= IXGBE_FCTRL_MPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003593 vmolr |= IXGBE_VMOLR_MPE;
3594 } else {
3595 /*
3596 * Write addresses to the MTA, if the attempt fails
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003597 * then we should just turn on promiscuous mode so
Alexander Duyck28500622010-06-15 09:25:48 +00003598 * that we can at least receive multicast traffic
3599 */
3600 hw->mac.ops.update_mc_addr_list(hw, netdev);
3601 vmolr |= IXGBE_VMOLR_ROMPE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003602 }
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003603 ixgbe_vlan_filter_enable(adapter);
Emil Tantilove433ea12010-05-13 17:33:00 +00003604 hw->addr_ctrl.user_set_promisc = false;
John Fastabend9dcb3732012-04-15 06:44:25 +00003605 }
3606
3607 /*
3608 * Write addresses to available RAR registers, if there is not
3609 * sufficient space to store all the addresses then enable
3610 * unicast promiscuous mode
3611 */
3612 count = ixgbe_write_uc_addr_list(netdev);
3613 if (count < 0) {
3614 fctrl |= IXGBE_FCTRL_UPE;
3615 vmolr |= IXGBE_VMOLR_ROPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003616 }
3617
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003618 if (adapter->num_vfs)
Alexander Duyck28500622010-06-15 09:25:48 +00003619 ixgbe_restore_vf_multicasts(adapter);
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003620
3621 if (hw->mac.type != ixgbe_mac_82598EB) {
3622 vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(VMDQ_P(0))) &
Alexander Duyck28500622010-06-15 09:25:48 +00003623 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
3624 IXGBE_VMOLR_ROPE);
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00003625 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(VMDQ_P(0)), vmolr);
Auke Kok9a799d72007-09-15 14:07:45 -07003626 }
3627
Ben Greear3f2d1c02012-03-08 08:28:41 +00003628 /* This is useful for sniffing bad packets. */
3629 if (adapter->netdev->features & NETIF_F_RXALL) {
3630 /* UPE and MPE will be handled by normal PROMISC logic
3631 * in e1000e_set_rx_mode */
3632 fctrl |= (IXGBE_FCTRL_SBP | /* Receive bad packets */
3633 IXGBE_FCTRL_BAM | /* RX All Bcast Pkts */
3634 IXGBE_FCTRL_PMCF); /* RX All MAC Ctrl Pkts */
3635
3636 fctrl &= ~(IXGBE_FCTRL_DPF);
3637 /* NOTE: VLAN filtering is disabled by setting PROMISC */
3638 }
3639
Auke Kok9a799d72007-09-15 14:07:45 -07003640 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003641
3642 if (netdev->features & NETIF_F_HW_VLAN_RX)
3643 ixgbe_vlan_strip_enable(adapter);
3644 else
3645 ixgbe_vlan_strip_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003646}
3647
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003648static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
3649{
3650 int q_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003651
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00003652 for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++)
3653 napi_enable(&adapter->q_vector[q_idx]->napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003654}
3655
3656static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
3657{
3658 int q_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003659
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00003660 for (q_idx = 0; q_idx < adapter->num_q_vectors; q_idx++)
3661 napi_disable(&adapter->q_vector[q_idx]->napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003662}
3663
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003664#ifdef CONFIG_IXGBE_DCB
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003665/**
Alexander Duyck2f90b862008-11-20 20:52:10 -08003666 * ixgbe_configure_dcb - Configure DCB hardware
3667 * @adapter: ixgbe adapter struct
3668 *
3669 * This is called by the driver on open to configure the DCB hardware.
3670 * This is also called by the gennetlink interface when reconfiguring
3671 * the DCB state.
3672 */
3673static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
3674{
3675 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend98063072010-10-28 00:59:57 +00003676 int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08003677
Alexander Duyck67ebd792010-08-19 13:34:04 +00003678 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
3679 if (hw->mac.type == ixgbe_mac_82598EB)
3680 netif_set_gso_max_size(adapter->netdev, 65536);
3681 return;
3682 }
3683
3684 if (hw->mac.type == ixgbe_mac_82598EB)
3685 netif_set_gso_max_size(adapter->netdev, 32768);
3686
John Fastabendb1208182011-10-15 05:00:10 +00003687#ifdef IXGBE_FCOE
3688 if (adapter->netdev->features & NETIF_F_FCOE_MTU)
3689 max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
3690#endif
3691
Alexander Duyck01fa7d92010-11-16 19:26:53 -08003692 /* reconfigure the hardware */
John Fastabend6f70f6a2011-04-26 07:26:25 +00003693 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE) {
John Fastabendc27931d2011-02-23 05:58:25 +00003694 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3695 DCB_TX_CONFIG);
3696 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3697 DCB_RX_CONFIG);
3698 ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
John Fastabendb1208182011-10-15 05:00:10 +00003699 } else if (adapter->ixgbe_ieee_ets && adapter->ixgbe_ieee_pfc) {
3700 ixgbe_dcb_hw_ets(&adapter->hw,
3701 adapter->ixgbe_ieee_ets,
3702 max_frame);
3703 ixgbe_dcb_hw_pfc_config(&adapter->hw,
3704 adapter->ixgbe_ieee_pfc->pfc_en,
3705 adapter->ixgbe_ieee_ets->prio_tc);
John Fastabendc27931d2011-02-23 05:58:25 +00003706 }
John Fastabend8187cd42011-02-23 05:58:08 +00003707
3708 /* Enable RSS Hash per TC */
3709 if (hw->mac.type != ixgbe_mac_82598EB) {
Alexander Duyck4ae63732012-06-22 06:46:33 +00003710 u32 msb = 0;
3711 u16 rss_i = adapter->ring_feature[RING_F_RSS].indices - 1;
John Fastabend8187cd42011-02-23 05:58:08 +00003712
Alexander Duyckd411a932012-06-30 00:14:01 +00003713 while (rss_i) {
3714 msb++;
3715 rss_i >>= 1;
John Fastabend8187cd42011-02-23 05:58:08 +00003716 }
Alexander Duyckd411a932012-06-30 00:14:01 +00003717
Alexander Duyck4ae63732012-06-22 06:46:33 +00003718 /* write msb to all 8 TCs in one write */
3719 IXGBE_WRITE_REG(hw, IXGBE_RQTC, msb * 0x11111111);
John Fastabend8187cd42011-02-23 05:58:08 +00003720 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08003721}
John Fastabend9da712d2011-08-23 03:14:22 +00003722#endif
3723
3724/* Additional bittime to account for IXGBE framing */
3725#define IXGBE_ETH_FRAMING 20
3726
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003727/**
John Fastabend9da712d2011-08-23 03:14:22 +00003728 * ixgbe_hpbthresh - calculate high water mark for flow control
3729 *
3730 * @adapter: board private structure to calculate for
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003731 * @pb: packet buffer to calculate
John Fastabend9da712d2011-08-23 03:14:22 +00003732 */
3733static int ixgbe_hpbthresh(struct ixgbe_adapter *adapter, int pb)
3734{
3735 struct ixgbe_hw *hw = &adapter->hw;
3736 struct net_device *dev = adapter->netdev;
3737 int link, tc, kb, marker;
3738 u32 dv_id, rx_pba;
3739
3740 /* Calculate max LAN frame size */
3741 tc = link = dev->mtu + ETH_HLEN + ETH_FCS_LEN + IXGBE_ETH_FRAMING;
3742
3743#ifdef IXGBE_FCOE
3744 /* FCoE traffic class uses FCOE jumbo frames */
Alexander Duyck800bd602012-06-02 00:11:02 +00003745 if ((dev->features & NETIF_F_FCOE_MTU) &&
3746 (tc < IXGBE_FCOE_JUMBO_FRAME_SIZE) &&
3747 (pb == ixgbe_fcoe_get_tc(adapter)))
3748 tc = IXGBE_FCOE_JUMBO_FRAME_SIZE;
Alexander Duyck2f90b862008-11-20 20:52:10 -08003749
3750#endif
John Fastabend9da712d2011-08-23 03:14:22 +00003751 /* Calculate delay value for device */
3752 switch (hw->mac.type) {
3753 case ixgbe_mac_X540:
3754 dv_id = IXGBE_DV_X540(link, tc);
3755 break;
3756 default:
3757 dv_id = IXGBE_DV(link, tc);
3758 break;
3759 }
3760
3761 /* Loopback switch introduces additional latency */
3762 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3763 dv_id += IXGBE_B2BT(tc);
3764
3765 /* Delay value is calculated in bit times convert to KB */
3766 kb = IXGBE_BT2KB(dv_id);
3767 rx_pba = IXGBE_READ_REG(hw, IXGBE_RXPBSIZE(pb)) >> 10;
3768
3769 marker = rx_pba - kb;
3770
3771 /* It is possible that the packet buffer is not large enough
3772 * to provide required headroom. In this case throw an error
3773 * to user and a do the best we can.
3774 */
3775 if (marker < 0) {
3776 e_warn(drv, "Packet Buffer(%i) can not provide enough"
3777 "headroom to support flow control."
3778 "Decrease MTU or number of traffic classes\n", pb);
3779 marker = tc + 1;
3780 }
3781
3782 return marker;
3783}
3784
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003785/**
John Fastabend9da712d2011-08-23 03:14:22 +00003786 * ixgbe_lpbthresh - calculate low water mark for for flow control
3787 *
3788 * @adapter: board private structure to calculate for
Ben Hutchings49ce9c22012-07-10 10:56:00 +00003789 * @pb: packet buffer to calculate
John Fastabend9da712d2011-08-23 03:14:22 +00003790 */
3791static int ixgbe_lpbthresh(struct ixgbe_adapter *adapter)
3792{
3793 struct ixgbe_hw *hw = &adapter->hw;
3794 struct net_device *dev = adapter->netdev;
3795 int tc;
3796 u32 dv_id;
3797
3798 /* Calculate max LAN frame size */
3799 tc = dev->mtu + ETH_HLEN + ETH_FCS_LEN;
3800
3801 /* Calculate delay value for device */
3802 switch (hw->mac.type) {
3803 case ixgbe_mac_X540:
3804 dv_id = IXGBE_LOW_DV_X540(tc);
3805 break;
3806 default:
3807 dv_id = IXGBE_LOW_DV(tc);
3808 break;
3809 }
3810
3811 /* Delay value is calculated in bit times convert to KB */
3812 return IXGBE_BT2KB(dv_id);
3813}
3814
3815/*
3816 * ixgbe_pbthresh_setup - calculate and setup high low water marks
3817 */
3818static void ixgbe_pbthresh_setup(struct ixgbe_adapter *adapter)
3819{
3820 struct ixgbe_hw *hw = &adapter->hw;
3821 int num_tc = netdev_get_num_tc(adapter->netdev);
3822 int i;
3823
3824 if (!num_tc)
3825 num_tc = 1;
3826
3827 hw->fc.low_water = ixgbe_lpbthresh(adapter);
3828
3829 for (i = 0; i < num_tc; i++) {
3830 hw->fc.high_water[i] = ixgbe_hpbthresh(adapter, i);
3831
3832 /* Low water marks must not be larger than high water marks */
3833 if (hw->fc.low_water > hw->fc.high_water[i])
3834 hw->fc.low_water = 0;
3835 }
3836}
John Fastabend80605c652011-05-02 12:34:10 +00003837
3838static void ixgbe_configure_pb(struct ixgbe_adapter *adapter)
3839{
John Fastabend80605c652011-05-02 12:34:10 +00003840 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckf7e10272011-07-21 00:40:35 +00003841 int hdrm;
3842 u8 tc = netdev_get_num_tc(adapter->netdev);
John Fastabend80605c652011-05-02 12:34:10 +00003843
3844 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
3845 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
Alexander Duyckf7e10272011-07-21 00:40:35 +00003846 hdrm = 32 << adapter->fdir_pballoc;
3847 else
3848 hdrm = 0;
John Fastabend80605c652011-05-02 12:34:10 +00003849
Alexander Duyckf7e10272011-07-21 00:40:35 +00003850 hw->mac.ops.set_rxpba(hw, tc, hdrm, PBA_STRATEGY_EQUAL);
John Fastabend9da712d2011-08-23 03:14:22 +00003851 ixgbe_pbthresh_setup(adapter);
John Fastabend80605c652011-05-02 12:34:10 +00003852}
3853
Alexander Duycke4911d52011-05-11 07:18:52 +00003854static void ixgbe_fdir_filter_restore(struct ixgbe_adapter *adapter)
3855{
3856 struct ixgbe_hw *hw = &adapter->hw;
3857 struct hlist_node *node, *node2;
3858 struct ixgbe_fdir_filter *filter;
3859
3860 spin_lock(&adapter->fdir_perfect_lock);
3861
3862 if (!hlist_empty(&adapter->fdir_filter_list))
3863 ixgbe_fdir_set_input_mask_82599(hw, &adapter->fdir_mask);
3864
3865 hlist_for_each_entry_safe(filter, node, node2,
3866 &adapter->fdir_filter_list, fdir_node) {
3867 ixgbe_fdir_write_perfect_filter_82599(hw,
Alexander Duyck1f4d5182011-05-14 01:16:02 +00003868 &filter->filter,
3869 filter->sw_idx,
3870 (filter->action == IXGBE_FDIR_DROP_QUEUE) ?
3871 IXGBE_FDIR_DROP_QUEUE :
3872 adapter->rx_ring[filter->action]->reg_idx);
Alexander Duycke4911d52011-05-11 07:18:52 +00003873 }
3874
3875 spin_unlock(&adapter->fdir_perfect_lock);
3876}
3877
Auke Kok9a799d72007-09-15 14:07:45 -07003878static void ixgbe_configure(struct ixgbe_adapter *adapter)
3879{
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00003880 struct ixgbe_hw *hw = &adapter->hw;
3881
John Fastabend80605c652011-05-02 12:34:10 +00003882 ixgbe_configure_pb(adapter);
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003883#ifdef CONFIG_IXGBE_DCB
Alexander Duyck67ebd792010-08-19 13:34:04 +00003884 ixgbe_configure_dcb(adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -08003885#endif
Alexander Duyckb35d4d42012-05-23 05:39:25 +00003886 /*
3887 * We must restore virtualization before VLANs or else
3888 * the VLVF registers will not be populated
3889 */
3890 ixgbe_configure_virtualization(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003891
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00003892 ixgbe_set_rx_mode(adapter->netdev);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003893 ixgbe_restore_vlan(adapter);
3894
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00003895 switch (hw->mac.type) {
3896 case ixgbe_mac_82599EB:
3897 case ixgbe_mac_X540:
3898 hw->mac.ops.disable_rx_buff(hw);
3899 break;
3900 default:
3901 break;
3902 }
3903
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003904 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00003905 ixgbe_init_fdir_signature_82599(&adapter->hw,
3906 adapter->fdir_pballoc);
Alexander Duycke4911d52011-05-11 07:18:52 +00003907 } else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
3908 ixgbe_init_fdir_perfect_82599(&adapter->hw,
3909 adapter->fdir_pballoc);
3910 ixgbe_fdir_filter_restore(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003911 }
Alexander Duyck4c1d7b42011-07-21 00:40:30 +00003912
Atita Shirwaikard2f5e7f2012-02-18 02:58:58 +00003913 switch (hw->mac.type) {
3914 case ixgbe_mac_82599EB:
3915 case ixgbe_mac_X540:
3916 hw->mac.ops.enable_rx_buff(hw);
3917 break;
3918 default:
3919 break;
3920 }
3921
Alexander Duyck7c8ae652012-05-05 05:32:47 +00003922#ifdef IXGBE_FCOE
3923 /* configure FCoE L2 filters, redirection table, and Rx control */
3924 ixgbe_configure_fcoe(adapter);
3925
3926#endif /* IXGBE_FCOE */
Auke Kok9a799d72007-09-15 14:07:45 -07003927 ixgbe_configure_tx(adapter);
3928 ixgbe_configure_rx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003929}
3930
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003931static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
3932{
3933 switch (hw->phy.type) {
3934 case ixgbe_phy_sfp_avago:
3935 case ixgbe_phy_sfp_ftl:
3936 case ixgbe_phy_sfp_intel:
3937 case ixgbe_phy_sfp_unknown:
Don Skidmoreea0a04d2010-05-18 16:00:13 +00003938 case ixgbe_phy_sfp_passive_tyco:
3939 case ixgbe_phy_sfp_passive_unknown:
3940 case ixgbe_phy_sfp_active_unknown:
3941 case ixgbe_phy_sfp_ftl_active:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003942 return true;
Alexander Duyck8917b442011-07-21 00:40:51 +00003943 case ixgbe_phy_nl:
3944 if (hw->mac.type == ixgbe_mac_82598EB)
3945 return true;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003946 default:
3947 return false;
3948 }
3949}
3950
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003951/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003952 * ixgbe_sfp_link_config - set up SFP+ link
3953 * @adapter: pointer to private adapter struct
3954 **/
3955static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
3956{
Alexander Duyck70864002011-04-27 09:13:56 +00003957 /*
Stephen Hemminger52f33af2011-12-22 16:34:52 +00003958 * We are assuming the worst case scenario here, and that
Alexander Duyck70864002011-04-27 09:13:56 +00003959 * is that an SFP was inserted/removed after the reset
3960 * but before SFP detection was enabled. As such the best
3961 * solution is to just start searching as soon as we start
3962 */
3963 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
3964 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003965
Alexander Duyck70864002011-04-27 09:13:56 +00003966 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003967}
3968
3969/**
3970 * ixgbe_non_sfp_link_config - set up non-SFP+ link
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003971 * @hw: pointer to private hardware struct
3972 *
3973 * Returns 0 on success, negative on failure
3974 **/
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003975static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003976{
3977 u32 autoneg;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003978 bool negotiation, link_up = false;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003979 u32 ret = IXGBE_ERR_LINK_SETUP;
3980
3981 if (hw->mac.ops.check_link)
3982 ret = hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
3983
3984 if (ret)
3985 goto link_cfg_out;
3986
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00003987 autoneg = hw->phy.autoneg_advertised;
3988 if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
Joe Perchese8e9f692010-09-07 21:34:53 +00003989 ret = hw->mac.ops.get_link_capabilities(hw, &autoneg,
3990 &negotiation);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003991 if (ret)
3992 goto link_cfg_out;
3993
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003994 if (hw->mac.ops.setup_link)
3995 ret = hw->mac.ops.setup_link(hw, autoneg, negotiation, link_up);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003996link_cfg_out:
3997 return ret;
3998}
3999
Alexander Duycka34bcff2010-08-19 13:39:20 +00004000static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004001{
Auke Kok9a799d72007-09-15 14:07:45 -07004002 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00004003 u32 gpie = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004004
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004005 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duycka34bcff2010-08-19 13:39:20 +00004006 gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
4007 IXGBE_GPIE_OCD;
4008 gpie |= IXGBE_GPIE_EIAME;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004009 /*
4010 * use EIAM to auto-mask when MSI-X interrupt is asserted
4011 * this saves a register write for every interrupt
4012 */
4013 switch (hw->mac.type) {
4014 case ixgbe_mac_82598EB:
4015 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
4016 break;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004017 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08004018 case ixgbe_mac_X540:
4019 default:
Jesse Brandeburg9b471442009-12-03 11:33:54 +00004020 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
4021 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
4022 break;
4023 }
4024 } else {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004025 /* legacy interrupts, use EIAM to auto-mask when reading EICR,
4026 * specifically only auto mask tx and rx interrupts */
4027 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07004028 }
4029
Alexander Duycka34bcff2010-08-19 13:39:20 +00004030 /* XXX: to interrupt immediately for EICS writes, enable this */
4031 /* gpie |= IXGBE_GPIE_EIMEN; */
4032
4033 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
4034 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
Alexander Duyck73079ea2012-07-14 06:48:49 +00004035
4036 switch (adapter->ring_feature[RING_F_VMDQ].mask) {
4037 case IXGBE_82599_VMDQ_8Q_MASK:
4038 gpie |= IXGBE_GPIE_VTMODE_16;
4039 break;
4040 case IXGBE_82599_VMDQ_4Q_MASK:
4041 gpie |= IXGBE_GPIE_VTMODE_32;
4042 break;
4043 default:
4044 gpie |= IXGBE_GPIE_VTMODE_64;
4045 break;
4046 }
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07004047 }
4048
Alexander Duyck5fdd31f2011-07-21 00:40:45 +00004049 /* Enable Thermal over heat sensor interrupt */
Don Skidmoref3df98e2011-08-17 10:15:21 +00004050 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) {
4051 switch (adapter->hw.mac.type) {
4052 case ixgbe_mac_82599EB:
4053 gpie |= IXGBE_SDP0_GPIEN;
4054 break;
4055 case ixgbe_mac_X540:
4056 gpie |= IXGBE_EIMS_TS;
4057 break;
4058 default:
4059 break;
4060 }
4061 }
Alexander Duyck5fdd31f2011-07-21 00:40:45 +00004062
Alexander Duycka34bcff2010-08-19 13:39:20 +00004063 /* Enable fan failure interrupt */
4064 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07004065 gpie |= IXGBE_SDP1_GPIEN;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07004066
Don Skidmore2698b202011-04-13 07:01:52 +00004067 if (hw->mac.type == ixgbe_mac_82599EB) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004068 gpie |= IXGBE_SDP1_GPIEN;
4069 gpie |= IXGBE_SDP2_GPIEN;
Don Skidmore2698b202011-04-13 07:01:52 +00004070 }
Alexander Duycka34bcff2010-08-19 13:39:20 +00004071
4072 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
4073}
4074
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004075static void ixgbe_up_complete(struct ixgbe_adapter *adapter)
Alexander Duycka34bcff2010-08-19 13:39:20 +00004076{
4077 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00004078 int err;
Alexander Duycka34bcff2010-08-19 13:39:20 +00004079 u32 ctrl_ext;
4080
4081 ixgbe_get_hw_control(adapter);
4082 ixgbe_setup_gpie(adapter);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004083
Auke Kok9a799d72007-09-15 14:07:45 -07004084 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4085 ixgbe_configure_msix(adapter);
4086 else
4087 ixgbe_configure_msi_and_legacy(adapter);
4088
Emil Tantilovec74a472012-09-20 03:33:56 +00004089 /* enable the optics for 82599 SFP+ fiber */
4090 if (hw->mac.ops.enable_tx_laser)
Peter Waskiewicz61fac742010-04-27 00:38:15 +00004091 hw->mac.ops.enable_tx_laser(hw);
4092
Auke Kok9a799d72007-09-15 14:07:45 -07004093 clear_bit(__IXGBE_DOWN, &adapter->state);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004094 ixgbe_napi_enable_all(adapter);
4095
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08004096 if (ixgbe_is_sfp(hw)) {
4097 ixgbe_sfp_link_config(adapter);
4098 } else {
4099 err = ixgbe_non_sfp_link_config(hw);
4100 if (err)
4101 e_err(probe, "link_config FAILED %d\n", err);
4102 }
4103
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004104 /* clear any pending interrupts, may auto mask */
4105 IXGBE_READ_REG(hw, IXGBE_EICR);
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00004106 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07004107
PJ Waskiewicze8e26352009-02-27 15:45:05 +00004108 /*
Don Skidmorebf069c92009-05-07 10:39:54 +00004109 * If this adapter has a fan, check to see if we had a failure
4110 * before we enabled the interrupt.
4111 */
4112 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
4113 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
4114 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00004115 e_crit(drv, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00004116 }
4117
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08004118 /* enable transmits */
Alexander Duyck477de6e2010-08-19 13:38:11 +00004119 netif_tx_start_all_queues(adapter->netdev);
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08004120
Auke Kok9a799d72007-09-15 14:07:45 -07004121 /* bring the link up in the watchdog, this could race with our first
4122 * link up interrupt but shouldn't be a problem */
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07004123 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
4124 adapter->link_check_timeout = jiffies;
Alexander Duyck70864002011-04-27 09:13:56 +00004125 mod_timer(&adapter->service_timer, jiffies);
Greg Rosec9205692010-01-22 22:46:22 +00004126
4127 /* Set PF Reset Done bit so PF/VF Mail Ops can work */
4128 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
4129 ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
4130 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
Auke Kok9a799d72007-09-15 14:07:45 -07004131}
4132
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004133void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
4134{
4135 WARN_ON(in_interrupt());
Alexander Duyck70864002011-04-27 09:13:56 +00004136 /* put off any impending NetWatchDogTimeout */
4137 adapter->netdev->trans_start = jiffies;
4138
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004139 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
Don Skidmore032b4322011-03-18 09:32:53 +00004140 usleep_range(1000, 2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004141 ixgbe_down(adapter);
Greg Rose5809a1a2010-03-24 09:36:08 +00004142 /*
4143 * If SR-IOV enabled then wait a bit before bringing the adapter
4144 * back up to give the VFs time to respond to the reset. The
4145 * two second wait is based upon the watchdog timer cycle in
4146 * the VF driver.
4147 */
4148 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4149 msleep(2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004150 ixgbe_up(adapter);
4151 clear_bit(__IXGBE_RESETTING, &adapter->state);
4152}
4153
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004154void ixgbe_up(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004155{
4156 /* hardware has been reset, we need to reload some things */
4157 ixgbe_configure(adapter);
4158
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004159 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004160}
4161
4162void ixgbe_reset(struct ixgbe_adapter *adapter)
4163{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004164 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore8ca783a2009-05-26 20:40:47 -07004165 int err;
4166
Alexander Duyck70864002011-04-27 09:13:56 +00004167 /* lock SFP init bit to prevent race conditions with the watchdog */
4168 while (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
4169 usleep_range(1000, 2000);
4170
4171 /* clear all SFP and link config related flags while holding SFP_INIT */
4172 adapter->flags2 &= ~(IXGBE_FLAG2_SEARCH_FOR_SFP |
4173 IXGBE_FLAG2_SFP_NEEDS_RESET);
4174 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
4175
Don Skidmore8ca783a2009-05-26 20:40:47 -07004176 err = hw->mac.ops.init_hw(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004177 switch (err) {
4178 case 0:
4179 case IXGBE_ERR_SFP_NOT_PRESENT:
Alexander Duyck70864002011-04-27 09:13:56 +00004180 case IXGBE_ERR_SFP_NOT_SUPPORTED:
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004181 break;
4182 case IXGBE_ERR_MASTER_REQUESTS_PENDING:
Emil Tantilov849c4542010-06-03 16:53:41 +00004183 e_dev_err("master disable timed out\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004184 break;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00004185 case IXGBE_ERR_EEPROM_VERSION:
4186 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00004187 e_dev_warn("This device is a pre-production adapter/LOM. "
Stephen Hemminger52f33af2011-12-22 16:34:52 +00004188 "Please be aware there may be issues associated with "
Emil Tantilov849c4542010-06-03 16:53:41 +00004189 "your hardware. If you are experiencing problems "
4190 "please contact your Intel or hardware "
4191 "representative who provided you with this "
4192 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00004193 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004194 default:
Emil Tantilov849c4542010-06-03 16:53:41 +00004195 e_dev_err("Hardware Error: %d\n", err);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00004196 }
Auke Kok9a799d72007-09-15 14:07:45 -07004197
Alexander Duyck70864002011-04-27 09:13:56 +00004198 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
4199
Auke Kok9a799d72007-09-15 14:07:45 -07004200 /* reprogram the RAR[0] in case user changed it. */
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00004201 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, VMDQ_P(0), IXGBE_RAH_AV);
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00004202
4203 /* update SAN MAC vmdq pool selection */
4204 if (hw->mac.san_mac_rar_index)
4205 hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
Jacob Keller1a71ab22012-08-25 03:54:19 +00004206
4207#ifdef CONFIG_IXGBE_PTP
4208 if (adapter->flags2 & IXGBE_FLAG2_PTP_ENABLED)
4209 ixgbe_ptp_reset(adapter);
4210#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004211}
4212
Auke Kok9a799d72007-09-15 14:07:45 -07004213/**
4214 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07004215 * @rx_ring: ring to free buffers from
4216 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004217static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004218{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004219 struct device *dev = rx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07004220 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004221 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07004222
Alexander Duyck84418e32010-08-19 13:40:54 +00004223 /* ring already cleared, nothing to do */
4224 if (!rx_ring->rx_buffer_info)
4225 return;
Auke Kok9a799d72007-09-15 14:07:45 -07004226
Alexander Duyck84418e32010-08-19 13:40:54 +00004227 /* Free all the Rx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07004228 for (i = 0; i < rx_ring->count; i++) {
Alexander Duyckf8003262012-03-03 02:35:52 +00004229 struct ixgbe_rx_buffer *rx_buffer;
Auke Kok9a799d72007-09-15 14:07:45 -07004230
Alexander Duyckf8003262012-03-03 02:35:52 +00004231 rx_buffer = &rx_ring->rx_buffer_info[i];
4232 if (rx_buffer->skb) {
4233 struct sk_buff *skb = rx_buffer->skb;
4234 if (IXGBE_CB(skb)->page_released) {
4235 dma_unmap_page(dev,
4236 IXGBE_CB(skb)->dma,
4237 ixgbe_rx_bufsz(rx_ring),
4238 DMA_FROM_DEVICE);
4239 IXGBE_CB(skb)->page_released = false;
Alexander Duyck4c1975d2012-01-31 02:59:23 +00004240 }
4241 dev_kfree_skb(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07004242 }
Alexander Duyckf8003262012-03-03 02:35:52 +00004243 rx_buffer->skb = NULL;
4244 if (rx_buffer->dma)
4245 dma_unmap_page(dev, rx_buffer->dma,
4246 ixgbe_rx_pg_size(rx_ring),
4247 DMA_FROM_DEVICE);
4248 rx_buffer->dma = 0;
4249 if (rx_buffer->page)
Alexander Duyckdd411ec2012-04-06 04:24:50 +00004250 __free_pages(rx_buffer->page,
4251 ixgbe_rx_pg_order(rx_ring));
Alexander Duyckf8003262012-03-03 02:35:52 +00004252 rx_buffer->page = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07004253 }
4254
4255 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
4256 memset(rx_ring->rx_buffer_info, 0, size);
4257
4258 /* Zero out the descriptor ring */
4259 memset(rx_ring->desc, 0, rx_ring->size);
4260
Alexander Duyckf8003262012-03-03 02:35:52 +00004261 rx_ring->next_to_alloc = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004262 rx_ring->next_to_clean = 0;
4263 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004264}
4265
4266/**
4267 * ixgbe_clean_tx_ring - Free Tx Buffers
Auke Kok9a799d72007-09-15 14:07:45 -07004268 * @tx_ring: ring to be cleaned
4269 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004270static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004271{
4272 struct ixgbe_tx_buffer *tx_buffer_info;
4273 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004274 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07004275
Alexander Duyck84418e32010-08-19 13:40:54 +00004276 /* ring already cleared, nothing to do */
4277 if (!tx_ring->tx_buffer_info)
4278 return;
Auke Kok9a799d72007-09-15 14:07:45 -07004279
Alexander Duyck84418e32010-08-19 13:40:54 +00004280 /* Free all the Tx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07004281 for (i = 0; i < tx_ring->count; i++) {
4282 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004283 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Auke Kok9a799d72007-09-15 14:07:45 -07004284 }
4285
John Fastabenddad8a3b2012-04-23 12:22:39 +00004286 netdev_tx_reset_queue(txring_txq(tx_ring));
4287
Auke Kok9a799d72007-09-15 14:07:45 -07004288 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
4289 memset(tx_ring->tx_buffer_info, 0, size);
4290
4291 /* Zero out the descriptor ring */
4292 memset(tx_ring->desc, 0, tx_ring->size);
4293
4294 tx_ring->next_to_use = 0;
4295 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004296}
4297
4298/**
Auke Kok9a799d72007-09-15 14:07:45 -07004299 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
4300 * @adapter: board private structure
4301 **/
4302static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
4303{
4304 int i;
4305
4306 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004307 ixgbe_clean_rx_ring(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07004308}
4309
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004310/**
4311 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
4312 * @adapter: board private structure
4313 **/
4314static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
4315{
4316 int i;
4317
4318 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004319 ixgbe_clean_tx_ring(adapter->tx_ring[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004320}
4321
Alexander Duycke4911d52011-05-11 07:18:52 +00004322static void ixgbe_fdir_filter_exit(struct ixgbe_adapter *adapter)
4323{
4324 struct hlist_node *node, *node2;
4325 struct ixgbe_fdir_filter *filter;
4326
4327 spin_lock(&adapter->fdir_perfect_lock);
4328
4329 hlist_for_each_entry_safe(filter, node, node2,
4330 &adapter->fdir_filter_list, fdir_node) {
4331 hlist_del(&filter->fdir_node);
4332 kfree(filter);
4333 }
4334 adapter->fdir_filter_count = 0;
4335
4336 spin_unlock(&adapter->fdir_perfect_lock);
4337}
4338
Auke Kok9a799d72007-09-15 14:07:45 -07004339void ixgbe_down(struct ixgbe_adapter *adapter)
4340{
4341 struct net_device *netdev = adapter->netdev;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004342 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07004343 u32 rxctrl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004344 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07004345
4346 /* signal that we are down to the interrupt handler */
4347 set_bit(__IXGBE_DOWN, &adapter->state);
4348
4349 /* disable receives */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004350 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
4351 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
Auke Kok9a799d72007-09-15 14:07:45 -07004352
Yi Zou2d39d572011-01-06 14:29:56 +00004353 /* disable all enabled rx queues */
4354 for (i = 0; i < adapter->num_rx_queues; i++)
4355 /* this call also flushes the previous write */
4356 ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);
4357
Don Skidmore032b4322011-03-18 09:32:53 +00004358 usleep_range(10000, 20000);
Auke Kok9a799d72007-09-15 14:07:45 -07004359
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004360 netif_tx_stop_all_queues(netdev);
4361
Alexander Duyck70864002011-04-27 09:13:56 +00004362 /* call carrier off first to avoid false dev_watchdog timeouts */
John Fastabendc0dfb902010-04-27 02:13:39 +00004363 netif_carrier_off(netdev);
4364 netif_tx_disable(netdev);
4365
4366 ixgbe_irq_disable(adapter);
4367
4368 ixgbe_napi_disable_all(adapter);
4369
Alexander Duyckd034acf2011-04-27 09:25:34 +00004370 adapter->flags2 &= ~(IXGBE_FLAG2_FDIR_REQUIRES_REINIT |
4371 IXGBE_FLAG2_RESET_REQUESTED);
Alexander Duyck70864002011-04-27 09:13:56 +00004372 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
4373
4374 del_timer_sync(&adapter->service_timer);
4375
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004376 if (adapter->num_vfs) {
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00004377 /* Clear EITR Select mapping */
4378 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
4379
4380 /* Mark all the VFs as inactive */
4381 for (i = 0 ; i < adapter->num_vfs; i++)
Rusty Russell3db1cd52011-12-19 13:56:45 +00004382 adapter->vfinfo[i].clear_to_send = false;
Alexander Duyck8e34d1a2011-07-15 07:29:49 +00004383
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004384 /* ping all the active vfs to let them know we are going down */
Auke Kok9a799d72007-09-15 14:07:45 -07004385 ixgbe_ping_all_vfs(adapter);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07004386
Auke Kok9a799d72007-09-15 14:07:45 -07004387 /* Disable all VFTE/VFRE TX/RX */
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004388 ixgbe_disable_tx_rx(adapter);
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004389 }
4390
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004391 /* disable transmits in the hardware now that interrupts are off */
4392 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004393 u8 reg_idx = adapter->tx_ring[i]->reg_idx;
Alexander Duyck34cecbb2011-04-22 04:08:14 +00004394 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), IXGBE_TXDCTL_SWFLSH);
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004395 }
Alexander Duyck34cecbb2011-04-22 04:08:14 +00004396
4397 /* Disable the Tx DMA engine on 82599 and X540 */
Alexander Duyckbd508172010-11-16 19:27:03 -08004398 switch (hw->mac.type) {
4399 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08004400 case ixgbe_mac_X540:
PJ Waskiewicz88512532009-03-13 22:15:10 +00004401 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
Joe Perchese8e9f692010-09-07 21:34:53 +00004402 (IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
4403 ~IXGBE_DMATXCTL_TE));
Alexander Duyckbd508172010-11-16 19:27:03 -08004404 break;
4405 default:
4406 break;
4407 }
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004408
Paul Larson6f4a0e42008-06-24 17:00:56 -07004409 if (!pci_channel_offline(adapter->pdev))
4410 ixgbe_reset(adapter);
Don Skidmorec6ecf392010-12-03 03:31:51 +00004411
Emil Tantilovec74a472012-09-20 03:33:56 +00004412 /* power down the optics for 82599 SFP+ fiber */
4413 if (hw->mac.ops.disable_tx_laser)
Don Skidmorec6ecf392010-12-03 03:31:51 +00004414 hw->mac.ops.disable_tx_laser(hw);
4415
Auke Kok9a799d72007-09-15 14:07:45 -07004416 ixgbe_clean_all_tx_rings(adapter);
4417 ixgbe_clean_all_rx_rings(adapter);
4418
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004419#ifdef CONFIG_IXGBE_DCA
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004420 /* since we reset the hardware DCA settings were cleared */
Alexander Duycke35ec122009-05-21 13:07:12 +00004421 ixgbe_setup_dca(adapter);
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004422#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004423}
4424
Auke Kok9a799d72007-09-15 14:07:45 -07004425/**
Auke Kok9a799d72007-09-15 14:07:45 -07004426 * ixgbe_tx_timeout - Respond to a Tx Hang
4427 * @netdev: network interface device structure
4428 **/
4429static void ixgbe_tx_timeout(struct net_device *netdev)
4430{
4431 struct ixgbe_adapter *adapter = netdev_priv(netdev);
4432
4433 /* Do the reset outside of interrupt context */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00004434 ixgbe_tx_timeout_reset(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004435}
4436
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004437/**
Auke Kok9a799d72007-09-15 14:07:45 -07004438 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
4439 * @adapter: board private structure to initialize
4440 *
4441 * ixgbe_sw_init initializes the Adapter private data structure.
4442 * Fields are initialized based on PCI device information and
4443 * OS network device settings (MTU size).
4444 **/
4445static int __devinit ixgbe_sw_init(struct ixgbe_adapter *adapter)
4446{
4447 struct ixgbe_hw *hw = &adapter->hw;
4448 struct pci_dev *pdev = adapter->pdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004449 unsigned int rss;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004450#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08004451 int j;
4452 struct tc_configuration *tc;
4453#endif
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004454
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004455 /* PCI config space info */
4456
4457 hw->vendor_id = pdev->vendor;
4458 hw->device_id = pdev->device;
4459 hw->revision_id = pdev->revision;
4460 hw->subsystem_vendor_id = pdev->subsystem_vendor;
4461 hw->subsystem_device_id = pdev->subsystem_device;
4462
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004463 /* Set capability flags */
Jesse Brandeburg3ed69d72012-02-10 10:20:02 +00004464 rss = min_t(int, IXGBE_MAX_RSS_INDICES, num_online_cpus());
Alexander Duyckc0876632012-05-10 00:01:46 +00004465 adapter->ring_feature[RING_F_RSS].limit = rss;
Alexander Duyckbd508172010-11-16 19:27:03 -08004466 switch (hw->mac.type) {
4467 case ixgbe_mac_82598EB:
Don Skidmorebf069c92009-05-07 10:39:54 +00004468 if (hw->device_id == IXGBE_DEV_ID_82598AT)
4469 adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00004470 adapter->max_q_vectors = MAX_Q_VECTORS_82598;
Alexander Duyckbd508172010-11-16 19:27:03 -08004471 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08004472 case ixgbe_mac_X540:
Jacob Keller4f51bf72011-08-20 04:49:45 +00004473 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
4474 case ixgbe_mac_82599EB:
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00004475 adapter->max_q_vectors = MAX_Q_VECTORS_82599;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00004476 adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
4477 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07004478 if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
4479 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Alexander Duyck45b9f502011-01-06 14:29:59 +00004480 /* Flow Director hash filters enabled */
Alexander Duyck45b9f502011-01-06 14:29:59 +00004481 adapter->atr_sample_rate = 20;
Alexander Duyckc0876632012-05-10 00:01:46 +00004482 adapter->ring_feature[RING_F_FDIR].limit =
Joe Perchese8e9f692010-09-07 21:34:53 +00004483 IXGBE_MAX_FDIR_INDICES;
Alexander Duyckc04f6ca2011-05-11 07:18:36 +00004484 adapter->fdir_pballoc = IXGBE_FDIR_PBALLOC_64K;
Yi Zoueacd73f2009-05-13 13:11:06 +00004485#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00004486 adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
4487 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
Yi Zou61a0f422009-12-03 11:32:22 +00004488#ifdef CONFIG_IXGBE_DCB
Yi Zou6ee16522009-08-31 12:34:28 +00004489 /* Default traffic class to use for FCoE */
John Fastabend56075a92010-07-26 20:41:31 +00004490 adapter->fcoe.up = IXGBE_FCOE_DEFTC;
Yi Zou61a0f422009-12-03 11:32:22 +00004491#endif
Yi Zoueacd73f2009-05-13 13:11:06 +00004492#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08004493 break;
4494 default:
4495 break;
Alexander Duyckf8212f92009-04-27 22:42:37 +00004496 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08004497
Alexander Duyck7c8ae652012-05-05 05:32:47 +00004498#ifdef IXGBE_FCOE
4499 /* FCoE support exists, always init the FCoE lock */
4500 spin_lock_init(&adapter->fcoe.lock);
4501
4502#endif
Alexander Duyck1fc5f032011-06-02 04:28:39 +00004503 /* n-tuple support exists, always init our spinlock */
4504 spin_lock_init(&adapter->fdir_perfect_lock);
4505
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08004506#ifdef CONFIG_IXGBE_DCB
John Fastabend4de2a022011-09-27 03:52:01 +00004507 switch (hw->mac.type) {
4508 case ixgbe_mac_X540:
4509 adapter->dcb_cfg.num_tcs.pg_tcs = X540_TRAFFIC_CLASS;
4510 adapter->dcb_cfg.num_tcs.pfc_tcs = X540_TRAFFIC_CLASS;
4511 break;
4512 default:
4513 adapter->dcb_cfg.num_tcs.pg_tcs = MAX_TRAFFIC_CLASS;
4514 adapter->dcb_cfg.num_tcs.pfc_tcs = MAX_TRAFFIC_CLASS;
4515 break;
4516 }
4517
Alexander Duyck2f90b862008-11-20 20:52:10 -08004518 /* Configure DCB traffic classes */
4519 for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
4520 tc = &adapter->dcb_cfg.tc_config[j];
4521 tc->path[DCB_TX_CONFIG].bwg_id = 0;
4522 tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
4523 tc->path[DCB_RX_CONFIG].bwg_id = 0;
4524 tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
4525 tc->dcb_pfc = pfc_disabled;
4526 }
John Fastabend4de2a022011-09-27 03:52:01 +00004527
4528 /* Initialize default user to priority mapping, UPx->TC0 */
4529 tc = &adapter->dcb_cfg.tc_config[0];
4530 tc->path[DCB_TX_CONFIG].up_to_tc_bitmap = 0xFF;
4531 tc->path[DCB_RX_CONFIG].up_to_tc_bitmap = 0xFF;
4532
Alexander Duyck2f90b862008-11-20 20:52:10 -08004533 adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
4534 adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00004535 adapter->dcb_cfg.pfc_mode_enable = false;
Alexander Duyck2f90b862008-11-20 20:52:10 -08004536 adapter->dcb_set_bitmap = 0x00;
John Fastabend30323092011-03-01 05:25:35 +00004537 adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
John Fastabendf525c6d22012-04-18 22:42:27 +00004538 memcpy(&adapter->temp_dcb_cfg, &adapter->dcb_cfg,
4539 sizeof(adapter->temp_dcb_cfg));
Alexander Duyck2f90b862008-11-20 20:52:10 -08004540
4541#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004542
4543 /* default flow control settings */
Don Skidmorecd7664f2009-03-31 21:33:44 +00004544 hw->fc.requested_mode = ixgbe_fc_full;
Don Skidmore71fd5702009-03-31 21:35:05 +00004545 hw->fc.current_mode = ixgbe_fc_full; /* init for ethtool output */
John Fastabend9da712d2011-08-23 03:14:22 +00004546 ixgbe_pbthresh_setup(adapter);
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -07004547 hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
4548 hw->fc.send_xon = true;
Don Skidmore71fd5702009-03-31 21:35:05 +00004549 hw->fc.disable_fc_autoneg = false;
Auke Kok9a799d72007-09-15 14:07:45 -07004550
Alexander Duyck99d74482012-05-09 08:09:25 +00004551#ifdef CONFIG_PCI_IOV
4552 /* assign number of SR-IOV VFs */
4553 if (hw->mac.type != ixgbe_mac_82598EB)
4554 adapter->num_vfs = (max_vfs > 63) ? 0 : max_vfs;
4555
4556#endif
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07004557 /* enable itr by default in dynamic mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004558 adapter->rx_itr_setting = 1;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004559 adapter->tx_itr_setting = 1;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07004560
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07004561 /* set default ring sizes */
4562 adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
4563 adapter->rx_ring_count = IXGBE_DEFAULT_RXD;
4564
Alexander Duyckbd198052011-06-11 01:45:08 +00004565 /* set default work limits */
Alexander Duyck59224552011-08-31 00:01:06 +00004566 adapter->tx_work_limit = IXGBE_DEFAULT_TX_WORK;
Alexander Duyckbd198052011-06-11 01:45:08 +00004567
Auke Kok9a799d72007-09-15 14:07:45 -07004568 /* initialize eeprom parameters */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07004569 if (ixgbe_init_eeprom_params_generic(hw)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004570 e_dev_err("EEPROM initialization failed\n");
Auke Kok9a799d72007-09-15 14:07:45 -07004571 return -EIO;
4572 }
4573
Auke Kok9a799d72007-09-15 14:07:45 -07004574 set_bit(__IXGBE_DOWN, &adapter->state);
4575
4576 return 0;
4577}
4578
4579/**
4580 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004581 * @tx_ring: tx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07004582 *
4583 * Return 0 on success, negative on failure
4584 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004585int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004586{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004587 struct device *dev = tx_ring->dev;
Alexander Duyckde88eee2012-02-08 07:49:59 +00004588 int orig_node = dev_to_node(dev);
4589 int numa_node = -1;
Auke Kok9a799d72007-09-15 14:07:45 -07004590 int size;
4591
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004592 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
Alexander Duyckde88eee2012-02-08 07:49:59 +00004593
4594 if (tx_ring->q_vector)
4595 numa_node = tx_ring->q_vector->numa_node;
4596
4597 tx_ring->tx_buffer_info = vzalloc_node(size, numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004598 if (!tx_ring->tx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00004599 tx_ring->tx_buffer_info = vzalloc(size);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004600 if (!tx_ring->tx_buffer_info)
4601 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004602
4603 /* round up to nearest 4K */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08004604 tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004605 tx_ring->size = ALIGN(tx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07004606
Alexander Duyckde88eee2012-02-08 07:49:59 +00004607 set_dev_node(dev, numa_node);
4608 tx_ring->desc = dma_alloc_coherent(dev,
4609 tx_ring->size,
4610 &tx_ring->dma,
4611 GFP_KERNEL);
4612 set_dev_node(dev, orig_node);
4613 if (!tx_ring->desc)
4614 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
4615 &tx_ring->dma, GFP_KERNEL);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004616 if (!tx_ring->desc)
4617 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004618
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004619 tx_ring->next_to_use = 0;
4620 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004621 return 0;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004622
4623err:
4624 vfree(tx_ring->tx_buffer_info);
4625 tx_ring->tx_buffer_info = NULL;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004626 dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07004627 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07004628}
4629
4630/**
Alexander Duyck69888672008-09-11 20:05:39 -07004631 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
4632 * @adapter: board private structure
4633 *
4634 * If this function returns with an error, then it's possible one or
4635 * more of the rings is populated (while the rest are not). It is the
4636 * callers duty to clean those orphaned rings.
4637 *
4638 * Return 0 on success, negative on failure
4639 **/
4640static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
4641{
4642 int i, err = 0;
4643
4644 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004645 err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07004646 if (!err)
4647 continue;
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004648
Emil Tantilov396e7992010-07-01 20:05:12 +00004649 e_err(probe, "Allocation for Tx Queue %u failed\n", i);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004650 goto err_setup_tx;
Alexander Duyck69888672008-09-11 20:05:39 -07004651 }
4652
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004653 return 0;
4654err_setup_tx:
4655 /* rewind the index freeing the rings as we go */
4656 while (i--)
4657 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07004658 return err;
4659}
4660
4661/**
Auke Kok9a799d72007-09-15 14:07:45 -07004662 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004663 * @rx_ring: rx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07004664 *
4665 * Returns 0 on success, negative on failure
4666 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004667int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004668{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004669 struct device *dev = rx_ring->dev;
Alexander Duyckde88eee2012-02-08 07:49:59 +00004670 int orig_node = dev_to_node(dev);
4671 int numa_node = -1;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004672 int size;
Auke Kok9a799d72007-09-15 14:07:45 -07004673
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004674 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
Alexander Duyckde88eee2012-02-08 07:49:59 +00004675
4676 if (rx_ring->q_vector)
4677 numa_node = rx_ring->q_vector->numa_node;
4678
4679 rx_ring->rx_buffer_info = vzalloc_node(size, numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004680 if (!rx_ring->rx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00004681 rx_ring->rx_buffer_info = vzalloc(size);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004682 if (!rx_ring->rx_buffer_info)
4683 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004684
Auke Kok9a799d72007-09-15 14:07:45 -07004685 /* Round up to nearest 4K */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004686 rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
4687 rx_ring->size = ALIGN(rx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07004688
Alexander Duyckde88eee2012-02-08 07:49:59 +00004689 set_dev_node(dev, numa_node);
4690 rx_ring->desc = dma_alloc_coherent(dev,
4691 rx_ring->size,
4692 &rx_ring->dma,
4693 GFP_KERNEL);
4694 set_dev_node(dev, orig_node);
4695 if (!rx_ring->desc)
4696 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
4697 &rx_ring->dma, GFP_KERNEL);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004698 if (!rx_ring->desc)
4699 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07004700
Jesse Brandeburg3a581072008-08-26 04:27:08 -07004701 rx_ring->next_to_clean = 0;
4702 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004703
4704 return 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004705err:
4706 vfree(rx_ring->rx_buffer_info);
4707 rx_ring->rx_buffer_info = NULL;
4708 dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07004709 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07004710}
4711
4712/**
Alexander Duyck69888672008-09-11 20:05:39 -07004713 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
4714 * @adapter: board private structure
4715 *
4716 * If this function returns with an error, then it's possible one or
4717 * more of the rings is populated (while the rest are not). It is the
4718 * callers duty to clean those orphaned rings.
4719 *
4720 * Return 0 on success, negative on failure
4721 **/
Alexander Duyck69888672008-09-11 20:05:39 -07004722static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
4723{
4724 int i, err = 0;
4725
4726 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004727 err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07004728 if (!err)
4729 continue;
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004730
Emil Tantilov396e7992010-07-01 20:05:12 +00004731 e_err(probe, "Allocation for Rx Queue %u failed\n", i);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004732 goto err_setup_rx;
Alexander Duyck69888672008-09-11 20:05:39 -07004733 }
4734
Alexander Duyck7c8ae652012-05-05 05:32:47 +00004735#ifdef IXGBE_FCOE
4736 err = ixgbe_setup_fcoe_ddp_resources(adapter);
4737 if (!err)
4738#endif
4739 return 0;
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004740err_setup_rx:
4741 /* rewind the index freeing the rings as we go */
4742 while (i--)
4743 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07004744 return err;
4745}
4746
4747/**
Auke Kok9a799d72007-09-15 14:07:45 -07004748 * ixgbe_free_tx_resources - Free Tx Resources per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07004749 * @tx_ring: Tx descriptor ring for a specific queue
4750 *
4751 * Free all transmit software resources
4752 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004753void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004754{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004755 ixgbe_clean_tx_ring(tx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07004756
4757 vfree(tx_ring->tx_buffer_info);
4758 tx_ring->tx_buffer_info = NULL;
4759
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004760 /* if not set, then don't free */
4761 if (!tx_ring->desc)
4762 return;
4763
4764 dma_free_coherent(tx_ring->dev, tx_ring->size,
4765 tx_ring->desc, tx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07004766
4767 tx_ring->desc = NULL;
4768}
4769
4770/**
4771 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
4772 * @adapter: board private structure
4773 *
4774 * Free all transmit software resources
4775 **/
4776static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
4777{
4778 int i;
4779
4780 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004781 if (adapter->tx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004782 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07004783}
4784
4785/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07004786 * ixgbe_free_rx_resources - Free Rx Resources
Auke Kok9a799d72007-09-15 14:07:45 -07004787 * @rx_ring: ring to clean the resources from
4788 *
4789 * Free all receive software resources
4790 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004791void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004792{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004793 ixgbe_clean_rx_ring(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07004794
4795 vfree(rx_ring->rx_buffer_info);
4796 rx_ring->rx_buffer_info = NULL;
4797
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004798 /* if not set, then don't free */
4799 if (!rx_ring->desc)
4800 return;
4801
4802 dma_free_coherent(rx_ring->dev, rx_ring->size,
4803 rx_ring->desc, rx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07004804
4805 rx_ring->desc = NULL;
4806}
4807
4808/**
4809 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
4810 * @adapter: board private structure
4811 *
4812 * Free all receive software resources
4813 **/
4814static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
4815{
4816 int i;
4817
Alexander Duyck7c8ae652012-05-05 05:32:47 +00004818#ifdef IXGBE_FCOE
4819 ixgbe_free_fcoe_ddp_resources(adapter);
4820
4821#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004822 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004823 if (adapter->rx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004824 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07004825}
4826
4827/**
Auke Kok9a799d72007-09-15 14:07:45 -07004828 * ixgbe_change_mtu - Change the Maximum Transfer Unit
4829 * @netdev: network interface device structure
4830 * @new_mtu: new value for maximum frame size
4831 *
4832 * Returns 0 on success, negative on failure
4833 **/
4834static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
4835{
4836 struct ixgbe_adapter *adapter = netdev_priv(netdev);
4837 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
4838
Jesse Brandeburg42c783c2008-09-11 19:56:28 -07004839 /* MTU < 68 is an error and causes problems on some kernels */
Alexander Duyck655309e2012-02-08 07:50:35 +00004840 if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
4841 return -EINVAL;
4842
4843 /*
Alexander Duyck872844d2012-08-15 02:10:43 +00004844 * For 82599EB we cannot allow legacy VFs to enable their receive
4845 * paths when MTU greater than 1500 is configured. So display a
4846 * warning that legacy VFs will be disabled.
Alexander Duyck655309e2012-02-08 07:50:35 +00004847 */
4848 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
4849 (adapter->hw.mac.type == ixgbe_mac_82599EB) &&
4850 (max_frame > MAXIMUM_ETHERNET_VLAN_SIZE))
Alexander Duyck872844d2012-08-15 02:10:43 +00004851 e_warn(probe, "Setting MTU > 1500 will disable legacy VFs\n");
Auke Kok9a799d72007-09-15 14:07:45 -07004852
Emil Tantilov396e7992010-07-01 20:05:12 +00004853 e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
Alexander Duyck655309e2012-02-08 07:50:35 +00004854
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004855 /* must set new MTU before calling down or up */
Auke Kok9a799d72007-09-15 14:07:45 -07004856 netdev->mtu = new_mtu;
4857
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004858 if (netif_running(netdev))
4859 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004860
4861 return 0;
4862}
4863
4864/**
4865 * ixgbe_open - Called when a network interface is made active
4866 * @netdev: network interface device structure
4867 *
4868 * Returns 0 on success, negative value on failure
4869 *
4870 * The open entry point is called when a network interface is made
4871 * active by the system (IFF_UP). At this point all resources needed
4872 * for transmit and receive operations are allocated, the interrupt
4873 * handler is registered with the OS, the watchdog timer is started,
4874 * and the stack is notified that the interface is ready.
4875 **/
4876static int ixgbe_open(struct net_device *netdev)
4877{
4878 struct ixgbe_adapter *adapter = netdev_priv(netdev);
4879 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07004880
Auke Kok4bebfaa2008-02-11 09:26:01 -08004881 /* disallow open during test */
4882 if (test_bit(__IXGBE_TESTING, &adapter->state))
4883 return -EBUSY;
4884
Jesse Brandeburg54386462009-04-17 20:44:27 +00004885 netif_carrier_off(netdev);
4886
Auke Kok9a799d72007-09-15 14:07:45 -07004887 /* allocate transmit descriptors */
4888 err = ixgbe_setup_all_tx_resources(adapter);
4889 if (err)
4890 goto err_setup_tx;
4891
Auke Kok9a799d72007-09-15 14:07:45 -07004892 /* allocate receive descriptors */
4893 err = ixgbe_setup_all_rx_resources(adapter);
4894 if (err)
4895 goto err_setup_rx;
4896
4897 ixgbe_configure(adapter);
4898
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004899 err = ixgbe_request_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004900 if (err)
4901 goto err_req_irq;
4902
Alexander Duyckac802f52012-07-12 05:52:53 +00004903 /* Notify the stack of the actual queue counts. */
4904 err = netif_set_real_num_tx_queues(netdev,
4905 adapter->num_rx_pools > 1 ? 1 :
4906 adapter->num_tx_queues);
4907 if (err)
4908 goto err_set_queues;
4909
4910
4911 err = netif_set_real_num_rx_queues(netdev,
4912 adapter->num_rx_pools > 1 ? 1 :
4913 adapter->num_rx_queues);
4914 if (err)
4915 goto err_set_queues;
4916
Jacob Keller1a71ab22012-08-25 03:54:19 +00004917#ifdef CONFIG_IXGBE_PTP
4918 ixgbe_ptp_init(adapter);
4919#endif /* CONFIG_IXGBE_PTP*/
4920
Alexander Duyckc7ccde02011-07-21 00:40:40 +00004921 ixgbe_up_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004922
4923 return 0;
4924
Alexander Duyckac802f52012-07-12 05:52:53 +00004925err_set_queues:
4926 ixgbe_free_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004927err_req_irq:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00004928 ixgbe_free_all_rx_resources(adapter);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004929err_setup_rx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00004930 ixgbe_free_all_tx_resources(adapter);
Alexander Duyckde3d5b92012-05-18 06:33:47 +00004931err_setup_tx:
Auke Kok9a799d72007-09-15 14:07:45 -07004932 ixgbe_reset(adapter);
4933
4934 return err;
4935}
4936
4937/**
4938 * ixgbe_close - Disables a network interface
4939 * @netdev: network interface device structure
4940 *
4941 * Returns 0, this is not allowed to fail
4942 *
4943 * The close entry point is called when an interface is de-activated
4944 * by the OS. The hardware is still under the drivers control, but
4945 * needs to be disabled. A global MAC reset is issued to stop the
4946 * hardware, and all transmit and receive resources are freed.
4947 **/
4948static int ixgbe_close(struct net_device *netdev)
4949{
4950 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07004951
Jacob Keller1a71ab22012-08-25 03:54:19 +00004952#ifdef CONFIG_IXGBE_PTP
4953 ixgbe_ptp_stop(adapter);
4954#endif
4955
Auke Kok9a799d72007-09-15 14:07:45 -07004956 ixgbe_down(adapter);
4957 ixgbe_free_irq(adapter);
4958
Alexander Duycke4911d52011-05-11 07:18:52 +00004959 ixgbe_fdir_filter_exit(adapter);
4960
Auke Kok9a799d72007-09-15 14:07:45 -07004961 ixgbe_free_all_tx_resources(adapter);
4962 ixgbe_free_all_rx_resources(adapter);
4963
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08004964 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004965
4966 return 0;
4967}
4968
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004969#ifdef CONFIG_PM
4970static int ixgbe_resume(struct pci_dev *pdev)
4971{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08004972 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
4973 struct net_device *netdev = adapter->netdev;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004974 u32 err;
4975
4976 pci_set_power_state(pdev, PCI_D0);
4977 pci_restore_state(pdev);
Don Skidmore656ab812009-12-23 21:19:19 -08004978 /*
4979 * pci_restore_state clears dev->state_saved so call
4980 * pci_save_state to restore it.
4981 */
4982 pci_save_state(pdev);
gouji-new9ce77662009-05-06 10:44:45 +00004983
4984 err = pci_enable_device_mem(pdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004985 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00004986 e_dev_err("Cannot enable PCI device from suspend\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004987 return err;
4988 }
4989 pci_set_master(pdev);
4990
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07004991 pci_wake_from_d3(pdev, false);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004992
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07004993 ixgbe_reset(adapter);
4994
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00004995 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
4996
Alexander Duyckac802f52012-07-12 05:52:53 +00004997 rtnl_lock();
4998 err = ixgbe_init_interrupt_scheme(adapter);
4999 if (!err && netif_running(netdev))
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005000 err = ixgbe_open(netdev);
Alexander Duyckac802f52012-07-12 05:52:53 +00005001
5002 rtnl_unlock();
5003
5004 if (err)
5005 return err;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005006
5007 netif_device_attach(netdev);
5008
5009 return 0;
5010}
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005011#endif /* CONFIG_PM */
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005012
5013static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005014{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005015 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5016 struct net_device *netdev = adapter->netdev;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005017 struct ixgbe_hw *hw = &adapter->hw;
5018 u32 ctrl, fctrl;
5019 u32 wufc = adapter->wol;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005020#ifdef CONFIG_PM
5021 int retval = 0;
5022#endif
5023
5024 netif_device_detach(netdev);
5025
5026 if (netif_running(netdev)) {
Don Skidmoreab6039a2012-03-17 05:51:52 +00005027 rtnl_lock();
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005028 ixgbe_down(adapter);
5029 ixgbe_free_irq(adapter);
5030 ixgbe_free_all_tx_resources(adapter);
5031 ixgbe_free_all_rx_resources(adapter);
Don Skidmoreab6039a2012-03-17 05:51:52 +00005032 rtnl_unlock();
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005033 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005034
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08005035 ixgbe_clear_interrupt_scheme(adapter);
5036
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005037#ifdef CONFIG_PM
5038 retval = pci_save_state(pdev);
5039 if (retval)
5040 return retval;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00005041
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005042#endif
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005043 if (wufc) {
5044 ixgbe_set_rx_mode(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005045
Emil Tantilovec74a472012-09-20 03:33:56 +00005046 /* enable the optics for 82599 SFP+ fiber as we can WoL */
5047 if (hw->mac.ops.enable_tx_laser)
Don Skidmorec509e752012-04-05 08:12:05 +00005048 hw->mac.ops.enable_tx_laser(hw);
5049
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005050 /* turn on all-multi mode if wake on multicast is enabled */
5051 if (wufc & IXGBE_WUFC_MC) {
5052 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5053 fctrl |= IXGBE_FCTRL_MPE;
5054 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
5055 }
5056
5057 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
5058 ctrl |= IXGBE_CTRL_GIO_DIS;
5059 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
5060
5061 IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
5062 } else {
5063 IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
5064 IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
5065 }
5066
Alexander Duyckbd508172010-11-16 19:27:03 -08005067 switch (hw->mac.type) {
5068 case ixgbe_mac_82598EB:
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005069 pci_wake_from_d3(pdev, false);
Alexander Duyckbd508172010-11-16 19:27:03 -08005070 break;
5071 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005072 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005073 pci_wake_from_d3(pdev, !!wufc);
5074 break;
5075 default:
5076 break;
5077 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005078
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005079 *enable_wake = !!wufc;
5080
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005081 ixgbe_release_hw_control(adapter);
5082
5083 pci_disable_device(pdev);
5084
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005085 return 0;
5086}
5087
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005088#ifdef CONFIG_PM
5089static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
5090{
5091 int retval;
5092 bool wake;
5093
5094 retval = __ixgbe_shutdown(pdev, &wake);
5095 if (retval)
5096 return retval;
5097
5098 if (wake) {
5099 pci_prepare_to_sleep(pdev);
5100 } else {
5101 pci_wake_from_d3(pdev, false);
5102 pci_set_power_state(pdev, PCI_D3hot);
5103 }
5104
5105 return 0;
5106}
5107#endif /* CONFIG_PM */
5108
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005109static void ixgbe_shutdown(struct pci_dev *pdev)
5110{
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005111 bool wake;
5112
5113 __ixgbe_shutdown(pdev, &wake);
5114
5115 if (system_state == SYSTEM_POWER_OFF) {
5116 pci_wake_from_d3(pdev, wake);
5117 pci_set_power_state(pdev, PCI_D3hot);
5118 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005119}
5120
5121/**
Auke Kok9a799d72007-09-15 14:07:45 -07005122 * ixgbe_update_stats - Update the board statistics counters.
5123 * @adapter: board private structure
5124 **/
5125void ixgbe_update_stats(struct ixgbe_adapter *adapter)
5126{
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005127 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07005128 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005129 struct ixgbe_hw_stats *hwstats = &adapter->stats;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005130 u64 total_mpc = 0;
5131 u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005132 u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
5133 u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005134 u64 bytes = 0, packets = 0, hw_csum_rx_error = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005135
Don Skidmored08935c2010-06-11 13:20:29 +00005136 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5137 test_bit(__IXGBE_RESETTING, &adapter->state))
5138 return;
5139
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005140 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00005141 u64 rsc_count = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005142 u64 rsc_flush = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005143 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08005144 rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
5145 rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005146 }
5147 adapter->rsc_total_count = rsc_count;
5148 adapter->rsc_total_flush = rsc_flush;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005149 }
5150
Alexander Duyck5b7da512010-11-16 19:26:50 -08005151 for (i = 0; i < adapter->num_rx_queues; i++) {
5152 struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
5153 non_eop_descs += rx_ring->rx_stats.non_eop_descs;
5154 alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
5155 alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005156 hw_csum_rx_error += rx_ring->rx_stats.csum_err;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005157 bytes += rx_ring->stats.bytes;
5158 packets += rx_ring->stats.packets;
5159 }
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005160 adapter->non_eop_descs = non_eop_descs;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005161 adapter->alloc_rx_page_failed = alloc_rx_page_failed;
5162 adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
Alexander Duyck8a0da212012-01-31 02:59:49 +00005163 adapter->hw_csum_rx_error = hw_csum_rx_error;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005164 netdev->stats.rx_bytes = bytes;
5165 netdev->stats.rx_packets = packets;
5166
5167 bytes = 0;
5168 packets = 0;
5169 /* gather some stats to the adapter struct that are per queue */
5170 for (i = 0; i < adapter->num_tx_queues; i++) {
5171 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5172 restart_queue += tx_ring->tx_stats.restart_queue;
5173 tx_busy += tx_ring->tx_stats.tx_busy;
5174 bytes += tx_ring->stats.bytes;
5175 packets += tx_ring->stats.packets;
5176 }
5177 adapter->restart_queue = restart_queue;
5178 adapter->tx_busy = tx_busy;
5179 netdev->stats.tx_bytes = bytes;
5180 netdev->stats.tx_packets = packets;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005181
Joe Perches7ca647b2010-09-07 21:35:40 +00005182 hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005183
5184 /* 8 register reads */
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005185 for (i = 0; i < 8; i++) {
5186 /* for packet buffers not used, the register should read 0 */
5187 mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
5188 missed_rx += mpc;
Joe Perches7ca647b2010-09-07 21:35:40 +00005189 hwstats->mpc[i] += mpc;
5190 total_mpc += hwstats->mpc[i];
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005191 hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
5192 hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005193 switch (hw->mac.type) {
5194 case ixgbe_mac_82598EB:
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005195 hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
5196 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
5197 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
Joe Perches7ca647b2010-09-07 21:35:40 +00005198 hwstats->pxonrxc[i] +=
5199 IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005200 break;
5201 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005202 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005203 hwstats->pxonrxc[i] +=
5204 IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005205 break;
5206 default:
5207 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005208 }
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005209 }
Emil Tantilov1a70db4b2011-07-26 07:51:41 +00005210
5211 /*16 register reads */
5212 for (i = 0; i < 16; i++) {
5213 hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
5214 hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
5215 if ((hw->mac.type == ixgbe_mac_82599EB) ||
5216 (hw->mac.type == ixgbe_mac_X540)) {
5217 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC_L(i));
5218 IXGBE_READ_REG(hw, IXGBE_QBTC_H(i)); /* to clear */
5219 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC_L(i));
5220 IXGBE_READ_REG(hw, IXGBE_QBRC_H(i)); /* to clear */
5221 }
5222 }
5223
Joe Perches7ca647b2010-09-07 21:35:40 +00005224 hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005225 /* work around hardware counting issue */
Joe Perches7ca647b2010-09-07 21:35:40 +00005226 hwstats->gprc -= missed_rx;
Auke Kok9a799d72007-09-15 14:07:45 -07005227
John Fastabendc84d3242010-11-16 19:27:12 -08005228 ixgbe_update_xoff_received(adapter);
5229
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005230 /* 82598 hardware only has a 32 bit counter in the high register */
Alexander Duyckbd508172010-11-16 19:27:03 -08005231 switch (hw->mac.type) {
5232 case ixgbe_mac_82598EB:
5233 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
Alexander Duyckbd508172010-11-16 19:27:03 -08005234 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
5235 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
5236 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
5237 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08005238 case ixgbe_mac_X540:
Emil Tantilov58f6bcf2011-04-21 08:43:43 +00005239 /* OS2BMC stats are X540 only*/
5240 hwstats->o2bgptc += IXGBE_READ_REG(hw, IXGBE_O2BGPTC);
5241 hwstats->o2bspc += IXGBE_READ_REG(hw, IXGBE_O2BSPC);
5242 hwstats->b2ospc += IXGBE_READ_REG(hw, IXGBE_B2OSPC);
5243 hwstats->b2ogprc += IXGBE_READ_REG(hw, IXGBE_B2OGPRC);
5244 case ixgbe_mac_82599EB:
Alexander Duycka4d4f622012-03-28 08:03:32 +00005245 for (i = 0; i < 16; i++)
5246 adapter->hw_rx_no_dma_resources +=
5247 IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
Joe Perches7ca647b2010-09-07 21:35:40 +00005248 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005249 IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005250 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005251 IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005252 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005253 IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005254 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
Joe Perches7ca647b2010-09-07 21:35:40 +00005255 hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
5256 hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
Yi Zou6d455222009-05-13 13:12:16 +00005257#ifdef IXGBE_FCOE
Joe Perches7ca647b2010-09-07 21:35:40 +00005258 hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
5259 hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
5260 hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
5261 hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
5262 hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
5263 hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
Amir Hanania7b859eb2011-08-31 02:07:55 +00005264 /* Add up per cpu counters for total ddp aloc fail */
Alexander Duyck5a1ee272012-05-05 17:14:28 +00005265 if (adapter->fcoe.ddp_pool) {
5266 struct ixgbe_fcoe *fcoe = &adapter->fcoe;
5267 struct ixgbe_fcoe_ddp_pool *ddp_pool;
5268 unsigned int cpu;
5269 u64 noddp = 0, noddp_ext_buff = 0;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005270 for_each_possible_cpu(cpu) {
Alexander Duyck5a1ee272012-05-05 17:14:28 +00005271 ddp_pool = per_cpu_ptr(fcoe->ddp_pool, cpu);
5272 noddp += ddp_pool->noddp;
5273 noddp_ext_buff += ddp_pool->noddp_ext_buff;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005274 }
Alexander Duyck5a1ee272012-05-05 17:14:28 +00005275 hwstats->fcoe_noddp = noddp;
5276 hwstats->fcoe_noddp_ext_buff = noddp_ext_buff;
Amir Hanania7b859eb2011-08-31 02:07:55 +00005277 }
Yi Zou6d455222009-05-13 13:12:16 +00005278#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08005279 break;
5280 default:
5281 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005282 }
Auke Kok9a799d72007-09-15 14:07:45 -07005283 bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005284 hwstats->bprc += bprc;
5285 hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005286 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00005287 hwstats->mprc -= bprc;
5288 hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
5289 hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
5290 hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
5291 hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
5292 hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
5293 hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
5294 hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
5295 hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005296 lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005297 hwstats->lxontxc += lxon;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005298 lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005299 hwstats->lxofftxc += lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005300 hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
5301 hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005302 /*
5303 * 82598 errata - tx of flow control packets is included in tx counters
5304 */
5305 xon_off_tot = lxon + lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005306 hwstats->gptc -= xon_off_tot;
5307 hwstats->mptc -= xon_off_tot;
5308 hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
5309 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5310 hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
5311 hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
5312 hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
5313 hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
5314 hwstats->ptc64 -= xon_off_tot;
5315 hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
5316 hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
5317 hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
5318 hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
5319 hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
5320 hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
Auke Kok9a799d72007-09-15 14:07:45 -07005321
5322 /* Fill out the OS statistics structure */
Joe Perches7ca647b2010-09-07 21:35:40 +00005323 netdev->stats.multicast = hwstats->mprc;
Auke Kok9a799d72007-09-15 14:07:45 -07005324
5325 /* Rx Errors */
Joe Perches7ca647b2010-09-07 21:35:40 +00005326 netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005327 netdev->stats.rx_dropped = 0;
Joe Perches7ca647b2010-09-07 21:35:40 +00005328 netdev->stats.rx_length_errors = hwstats->rlec;
5329 netdev->stats.rx_crc_errors = hwstats->crcerrs;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005330 netdev->stats.rx_missed_errors = total_mpc;
Auke Kok9a799d72007-09-15 14:07:45 -07005331}
5332
5333/**
Alexander Duyckd034acf2011-04-27 09:25:34 +00005334 * ixgbe_fdir_reinit_subtask - worker thread to reinit FDIR filter table
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005335 * @adapter: pointer to the device adapter structure
Auke Kok9a799d72007-09-15 14:07:45 -07005336 **/
Alexander Duyckd034acf2011-04-27 09:25:34 +00005337static void ixgbe_fdir_reinit_subtask(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07005338{
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005339 struct ixgbe_hw *hw = &adapter->hw;
5340 int i;
5341
Alexander Duyckd034acf2011-04-27 09:25:34 +00005342 if (!(adapter->flags2 & IXGBE_FLAG2_FDIR_REQUIRES_REINIT))
5343 return;
5344
5345 adapter->flags2 &= ~IXGBE_FLAG2_FDIR_REQUIRES_REINIT;
5346
5347 /* if interface is down do nothing */
5348 if (test_bit(__IXGBE_DOWN, &adapter->state))
5349 return;
5350
5351 /* do nothing if we are not using signature filters */
5352 if (!(adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE))
5353 return;
5354
5355 adapter->fdir_overflow++;
5356
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005357 if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
5358 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08005359 set_bit(__IXGBE_TX_FDIR_INIT_DONE,
Alexander Duyckf0f97782011-04-22 04:08:09 +00005360 &(adapter->tx_ring[i]->state));
Alexander Duyckd034acf2011-04-27 09:25:34 +00005361 /* re-enable flow director interrupts */
5362 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_FLOW_DIR);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005363 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00005364 e_err(probe, "failed to finish FDIR re-initialization, "
Emil Tantilov849c4542010-06-03 16:53:41 +00005365 "ignored adding FDIR ATR filters\n");
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005366 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005367}
5368
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005369/**
5370 * ixgbe_check_hang_subtask - check for hung queues and dropped interrupts
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005371 * @adapter: pointer to the device adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005372 *
5373 * This function serves two purposes. First it strobes the interrupt lines
Stephen Hemminger52f33af2011-12-22 16:34:52 +00005374 * in order to make certain interrupts are occurring. Secondly it sets the
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005375 * bits needed to check for TX hangs. As a result we should immediately
Stephen Hemminger52f33af2011-12-22 16:34:52 +00005376 * determine if a hang has occurred.
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005377 */
5378static void ixgbe_check_hang_subtask(struct ixgbe_adapter *adapter)
5379{
Auke Kok9a799d72007-09-15 14:07:45 -07005380 struct ixgbe_hw *hw = &adapter->hw;
5381 u64 eics = 0;
5382 int i;
5383
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005384 /* If we're down or resetting, just bail */
5385 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5386 test_bit(__IXGBE_RESETTING, &adapter->state))
5387 return;
Alexander Duyckfe49f042009-06-04 16:00:09 +00005388
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005389 /* Force detection of hung controller */
5390 if (netif_carrier_ok(adapter->netdev)) {
5391 for (i = 0; i < adapter->num_tx_queues; i++)
5392 set_check_for_tx_hang(adapter->tx_ring[i]);
5393 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00005394
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005395 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00005396 /*
5397 * for legacy and MSI interrupts don't set any bits
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005398 * that are enabled for EIAM, because this operation
Alexander Duyckfe49f042009-06-04 16:00:09 +00005399 * would set *both* EIMS and EICS for any bit in EIAM
5400 */
5401 IXGBE_WRITE_REG(hw, IXGBE_EICS,
5402 (IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005403 } else {
5404 /* get one bit for every active tx/rx interrupt vector */
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00005405 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005406 struct ixgbe_q_vector *qv = adapter->q_vector[i];
Alexander Duyckefe3d3c2011-07-15 03:05:21 +00005407 if (qv->rx.ring || qv->tx.ring)
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005408 eics |= ((u64)1 << i);
5409 }
Alexander Duyckfe49f042009-06-04 16:00:09 +00005410 }
5411
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005412 /* Cause software interrupt to ensure rings are cleaned */
Alexander Duyckfe49f042009-06-04 16:00:09 +00005413 ixgbe_irq_rearm_queues(adapter, eics);
5414
Alexander Duyckfe49f042009-06-04 16:00:09 +00005415}
5416
5417/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005418 * ixgbe_watchdog_update_link - update the link status
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005419 * @adapter: pointer to the device adapter structure
5420 * @link_speed: pointer to a u32 to store the link_speed
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005421 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005422static void ixgbe_watchdog_update_link(struct ixgbe_adapter *adapter)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005423{
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005424 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005425 u32 link_speed = adapter->link_speed;
5426 bool link_up = adapter->link_up;
Alexander Duyck041441d2012-04-19 17:48:48 +00005427 bool pfc_en = adapter->dcb_cfg.pfc_mode_enable;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005428
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005429 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
5430 return;
5431
5432 if (hw->mac.ops.check_link) {
5433 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005434 } else {
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005435 /* always assume link is up, if no check link function */
5436 link_speed = IXGBE_LINK_SPEED_10GB_FULL;
5437 link_up = true;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005438 }
Alexander Duyck041441d2012-04-19 17:48:48 +00005439
5440 if (adapter->ixgbe_ieee_pfc)
5441 pfc_en |= !!(adapter->ixgbe_ieee_pfc->pfc_en);
5442
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +00005443 if (link_up && !((adapter->flags & IXGBE_FLAG_DCB_ENABLED) && pfc_en)) {
Alexander Duyck041441d2012-04-19 17:48:48 +00005444 hw->mac.ops.fc_enable(hw);
Alexander Duyck3ebe8fd2012-04-25 04:36:38 +00005445 ixgbe_set_rx_drop_en(adapter);
5446 }
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005447
5448 if (link_up ||
5449 time_after(jiffies, (adapter->link_check_timeout +
5450 IXGBE_TRY_LINK_TIMEOUT))) {
5451 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
5452 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
5453 IXGBE_WRITE_FLUSH(hw);
5454 }
5455
5456 adapter->link_up = link_up;
5457 adapter->link_speed = link_speed;
5458}
5459
Alexander Duyck107d3012012-10-02 00:17:03 +00005460static void ixgbe_update_default_up(struct ixgbe_adapter *adapter)
5461{
5462#ifdef CONFIG_IXGBE_DCB
5463 struct net_device *netdev = adapter->netdev;
5464 struct dcb_app app = {
5465 .selector = IEEE_8021QAZ_APP_SEL_ETHERTYPE,
5466 .protocol = 0,
5467 };
5468 u8 up = 0;
5469
5470 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_IEEE)
5471 up = dcb_ieee_getapp_mask(netdev, &app);
5472
5473 adapter->default_up = (up > 1) ? (ffs(up) - 1) : 0;
5474#endif
5475}
5476
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005477/**
5478 * ixgbe_watchdog_link_is_up - update netif_carrier status and
5479 * print link up message
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005480 * @adapter: pointer to the device adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005481 **/
5482static void ixgbe_watchdog_link_is_up(struct ixgbe_adapter *adapter)
5483{
5484 struct net_device *netdev = adapter->netdev;
5485 struct ixgbe_hw *hw = &adapter->hw;
5486 u32 link_speed = adapter->link_speed;
5487 bool flow_rx, flow_tx;
5488
5489 /* only continue if link was previously down */
5490 if (netif_carrier_ok(netdev))
5491 return;
5492
5493 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
5494
5495 switch (hw->mac.type) {
5496 case ixgbe_mac_82598EB: {
5497 u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5498 u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
5499 flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
5500 flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
5501 }
5502 break;
5503 case ixgbe_mac_X540:
5504 case ixgbe_mac_82599EB: {
5505 u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
5506 u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
5507 flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
5508 flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
5509 }
5510 break;
5511 default:
5512 flow_tx = false;
5513 flow_rx = false;
5514 break;
5515 }
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00005516
5517#ifdef CONFIG_IXGBE_PTP
Jacob Keller1a71ab22012-08-25 03:54:19 +00005518 if (adapter->flags2 & IXGBE_FLAG2_PTP_ENABLED)
5519 ixgbe_ptp_start_cyclecounter(adapter);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00005520#endif
5521
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005522 e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
5523 (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
5524 "10 Gbps" :
5525 (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
5526 "1 Gbps" :
5527 (link_speed == IXGBE_LINK_SPEED_100_FULL ?
5528 "100 Mbps" :
5529 "unknown speed"))),
5530 ((flow_rx && flow_tx) ? "RX/TX" :
5531 (flow_rx ? "RX" :
5532 (flow_tx ? "TX" : "None"))));
5533
5534 netif_carrier_on(netdev);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005535 ixgbe_check_vf_rate_limit(adapter);
Alexander Duyckbefa2af2012-05-05 05:30:38 +00005536
Alexander Duyck107d3012012-10-02 00:17:03 +00005537 /* update the default user priority for VFs */
5538 ixgbe_update_default_up(adapter);
5539
Alexander Duyckbefa2af2012-05-05 05:30:38 +00005540 /* ping all the active vfs to let them know link has changed */
5541 ixgbe_ping_all_vfs(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005542}
5543
5544/**
5545 * ixgbe_watchdog_link_is_down - update netif_carrier status and
5546 * print link down message
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005547 * @adapter: pointer to the adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005548 **/
Alexander Duyck581330b2012-02-08 07:51:47 +00005549static void ixgbe_watchdog_link_is_down(struct ixgbe_adapter *adapter)
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005550{
5551 struct net_device *netdev = adapter->netdev;
5552 struct ixgbe_hw *hw = &adapter->hw;
5553
5554 adapter->link_up = false;
5555 adapter->link_speed = 0;
5556
5557 /* only continue if link was up previously */
5558 if (!netif_carrier_ok(netdev))
5559 return;
5560
5561 /* poll for SFP+ cable when link is down */
5562 if (ixgbe_is_sfp(hw) && hw->mac.type == ixgbe_mac_82598EB)
5563 adapter->flags2 |= IXGBE_FLAG2_SEARCH_FOR_SFP;
5564
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00005565#ifdef CONFIG_IXGBE_PTP
Jacob Keller1a71ab22012-08-25 03:54:19 +00005566 if (adapter->flags2 & IXGBE_FLAG2_PTP_ENABLED)
5567 ixgbe_ptp_start_cyclecounter(adapter);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00005568#endif
5569
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005570 e_info(drv, "NIC Link is Down\n");
5571 netif_carrier_off(netdev);
Alexander Duyckbefa2af2012-05-05 05:30:38 +00005572
5573 /* ping all the active vfs to let them know link has changed */
5574 ixgbe_ping_all_vfs(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005575}
5576
5577/**
5578 * ixgbe_watchdog_flush_tx - flush queues on link down
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005579 * @adapter: pointer to the device adapter structure
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005580 **/
5581static void ixgbe_watchdog_flush_tx(struct ixgbe_adapter *adapter)
5582{
5583 int i;
5584 int some_tx_pending = 0;
5585
5586 if (!netif_carrier_ok(adapter->netdev)) {
5587 for (i = 0; i < adapter->num_tx_queues; i++) {
5588 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5589 if (tx_ring->next_to_use != tx_ring->next_to_clean) {
5590 some_tx_pending = 1;
5591 break;
5592 }
5593 }
5594
5595 if (some_tx_pending) {
5596 /* We've lost link, so the controller stops DMA,
5597 * but we've got queued Tx work that's never going
5598 * to get done, so reset controller to flush Tx.
5599 * (Do the reset outside of interrupt context).
5600 */
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00005601 adapter->flags2 |= IXGBE_FLAG2_RESET_REQUESTED;
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005602 }
5603 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005604}
5605
Greg Rosea985b6c32010-11-18 03:02:52 +00005606static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
5607{
5608 u32 ssvpc;
5609
Greg Rose0584d992012-08-08 00:00:58 +00005610 /* Do not perform spoof check for 82598 or if not in IOV mode */
5611 if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
5612 adapter->num_vfs == 0)
Greg Rosea985b6c32010-11-18 03:02:52 +00005613 return;
5614
5615 ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);
5616
5617 /*
5618 * ssvpc register is cleared on read, if zero then no
5619 * spoofed packets in the last interval.
5620 */
5621 if (!ssvpc)
5622 return;
5623
Emil Tantilovd6ea0752012-08-08 06:28:37 +00005624 e_warn(drv, "%u Spoofed packets detected\n", ssvpc);
Greg Rosea985b6c32010-11-18 03:02:52 +00005625}
5626
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005627/**
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005628 * ixgbe_watchdog_subtask - check and bring link up
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005629 * @adapter: pointer to the device adapter structure
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005630 **/
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005631static void ixgbe_watchdog_subtask(struct ixgbe_adapter *adapter)
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005632{
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005633 /* if interface is down do nothing */
Emil Tantilov7edebf92011-08-27 07:18:37 +00005634 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5635 test_bit(__IXGBE_RESETTING, &adapter->state))
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005636 return;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005637
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005638 ixgbe_watchdog_update_link(adapter);
John Fastabend10eec952010-02-03 14:23:32 +00005639
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005640 if (adapter->link_up)
5641 ixgbe_watchdog_link_is_up(adapter);
5642 else
5643 ixgbe_watchdog_link_is_down(adapter);
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00005644
Greg Rosea985b6c32010-11-18 03:02:52 +00005645 ixgbe_spoof_check(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005646 ixgbe_update_stats(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005647
5648 ixgbe_watchdog_flush_tx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005649}
5650
Alexander Duyck70864002011-04-27 09:13:56 +00005651/**
5652 * ixgbe_sfp_detection_subtask - poll for SFP+ cable
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005653 * @adapter: the ixgbe adapter structure
Alexander Duyck70864002011-04-27 09:13:56 +00005654 **/
5655static void ixgbe_sfp_detection_subtask(struct ixgbe_adapter *adapter)
5656{
5657 struct ixgbe_hw *hw = &adapter->hw;
5658 s32 err;
5659
5660 /* not searching for SFP so there is nothing to do here */
5661 if (!(adapter->flags2 & IXGBE_FLAG2_SEARCH_FOR_SFP) &&
5662 !(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
5663 return;
5664
5665 /* someone else is in init, wait until next service event */
5666 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
5667 return;
5668
5669 err = hw->phy.ops.identify_sfp(hw);
5670 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
5671 goto sfp_out;
5672
5673 if (err == IXGBE_ERR_SFP_NOT_PRESENT) {
5674 /* If no cable is present, then we need to reset
5675 * the next time we find a good cable. */
5676 adapter->flags2 |= IXGBE_FLAG2_SFP_NEEDS_RESET;
5677 }
5678
5679 /* exit on error */
5680 if (err)
5681 goto sfp_out;
5682
5683 /* exit if reset not needed */
5684 if (!(adapter->flags2 & IXGBE_FLAG2_SFP_NEEDS_RESET))
5685 goto sfp_out;
5686
5687 adapter->flags2 &= ~IXGBE_FLAG2_SFP_NEEDS_RESET;
5688
5689 /*
5690 * A module may be identified correctly, but the EEPROM may not have
5691 * support for that module. setup_sfp() will fail in that case, so
5692 * we should not allow that module to load.
5693 */
5694 if (hw->mac.type == ixgbe_mac_82598EB)
5695 err = hw->phy.ops.reset(hw);
5696 else
5697 err = hw->mac.ops.setup_sfp(hw);
5698
5699 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED)
5700 goto sfp_out;
5701
5702 adapter->flags |= IXGBE_FLAG_NEED_LINK_CONFIG;
5703 e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);
5704
5705sfp_out:
5706 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
5707
5708 if ((err == IXGBE_ERR_SFP_NOT_SUPPORTED) &&
5709 (adapter->netdev->reg_state == NETREG_REGISTERED)) {
5710 e_dev_err("failed to initialize because an unsupported "
5711 "SFP+ module type was detected.\n");
5712 e_dev_err("Reload the driver after installing a "
5713 "supported module.\n");
5714 unregister_netdev(adapter->netdev);
5715 }
5716}
5717
5718/**
5719 * ixgbe_sfp_link_config_subtask - set up link SFP after module install
Ben Hutchings49ce9c22012-07-10 10:56:00 +00005720 * @adapter: the ixgbe adapter structure
Alexander Duyck70864002011-04-27 09:13:56 +00005721 **/
5722static void ixgbe_sfp_link_config_subtask(struct ixgbe_adapter *adapter)
5723{
5724 struct ixgbe_hw *hw = &adapter->hw;
5725 u32 autoneg;
5726 bool negotiation;
5727
5728 if (!(adapter->flags & IXGBE_FLAG_NEED_LINK_CONFIG))
5729 return;
5730
5731 /* someone else is in init, wait until next service event */
5732 if (test_and_set_bit(__IXGBE_IN_SFP_INIT, &adapter->state))
5733 return;
5734
5735 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_CONFIG;
5736
5737 autoneg = hw->phy.autoneg_advertised;
5738 if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
5739 hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiation);
Alexander Duyck70864002011-04-27 09:13:56 +00005740 if (hw->mac.ops.setup_link)
5741 hw->mac.ops.setup_link(hw, autoneg, negotiation, true);
5742
5743 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
5744 adapter->link_check_timeout = jiffies;
5745 clear_bit(__IXGBE_IN_SFP_INIT, &adapter->state);
5746}
5747
Greg Rose83c61fa2011-09-07 05:59:35 +00005748#ifdef CONFIG_PCI_IOV
5749static void ixgbe_check_for_bad_vf(struct ixgbe_adapter *adapter)
5750{
5751 int vf;
5752 struct ixgbe_hw *hw = &adapter->hw;
5753 struct net_device *netdev = adapter->netdev;
5754 u32 gpc;
5755 u32 ciaa, ciad;
5756
5757 gpc = IXGBE_READ_REG(hw, IXGBE_TXDGPC);
5758 if (gpc) /* If incrementing then no need for the check below */
5759 return;
5760 /*
5761 * Check to see if a bad DMA write target from an errant or
5762 * malicious VF has caused a PCIe error. If so then we can
5763 * issue a VFLR to the offending VF(s) and then resume without
5764 * requesting a full slot reset.
5765 */
5766
5767 for (vf = 0; vf < adapter->num_vfs; vf++) {
5768 ciaa = (vf << 16) | 0x80000000;
5769 /* 32 bit read so align, we really want status at offset 6 */
5770 ciaa |= PCI_COMMAND;
5771 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
5772 ciad = IXGBE_READ_REG(hw, IXGBE_CIAD_82599);
5773 ciaa &= 0x7FFFFFFF;
5774 /* disable debug mode asap after reading data */
5775 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
5776 /* Get the upper 16 bits which will be the PCI status reg */
5777 ciad >>= 16;
5778 if (ciad & PCI_STATUS_REC_MASTER_ABORT) {
5779 netdev_err(netdev, "VF %d Hung DMA\n", vf);
5780 /* Issue VFLR */
5781 ciaa = (vf << 16) | 0x80000000;
5782 ciaa |= 0xA8;
5783 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
5784 ciad = 0x00008000; /* VFLR */
5785 IXGBE_WRITE_REG(hw, IXGBE_CIAD_82599, ciad);
5786 ciaa &= 0x7FFFFFFF;
5787 IXGBE_WRITE_REG(hw, IXGBE_CIAA_82599, ciaa);
5788 }
5789 }
5790}
5791
5792#endif
Alexander Duyck70864002011-04-27 09:13:56 +00005793/**
5794 * ixgbe_service_timer - Timer Call-back
5795 * @data: pointer to adapter cast into an unsigned long
5796 **/
5797static void ixgbe_service_timer(unsigned long data)
5798{
5799 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
5800 unsigned long next_event_offset;
Greg Rose83c61fa2011-09-07 05:59:35 +00005801 bool ready = true;
Alexander Duyck70864002011-04-27 09:13:56 +00005802
5803 /* poll faster when waiting for link */
5804 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE)
5805 next_event_offset = HZ / 10;
5806 else
5807 next_event_offset = HZ * 2;
5808
Greg Rose83c61fa2011-09-07 05:59:35 +00005809#ifdef CONFIG_PCI_IOV
Alexander Duyck6bb78cf2012-02-08 07:51:22 +00005810 /*
5811 * don't bother with SR-IOV VF DMA hang check if there are
5812 * no VFs or the link is down
5813 */
5814 if (!adapter->num_vfs ||
5815 (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE))
5816 goto normal_timer_service;
5817
5818 /* If we have VFs allocated then we must check for DMA hangs */
5819 ixgbe_check_for_bad_vf(adapter);
5820 next_event_offset = HZ / 50;
5821 adapter->timer_event_accumulator++;
5822
5823 if (adapter->timer_event_accumulator >= 100)
5824 adapter->timer_event_accumulator = 0;
5825 else
5826 ready = false;
5827
5828normal_timer_service:
Greg Rose83c61fa2011-09-07 05:59:35 +00005829#endif
Alexander Duyck70864002011-04-27 09:13:56 +00005830 /* Reset the timer */
5831 mod_timer(&adapter->service_timer, next_event_offset + jiffies);
5832
Greg Rose83c61fa2011-09-07 05:59:35 +00005833 if (ready)
5834 ixgbe_service_event_schedule(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00005835}
5836
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00005837static void ixgbe_reset_subtask(struct ixgbe_adapter *adapter)
5838{
5839 if (!(adapter->flags2 & IXGBE_FLAG2_RESET_REQUESTED))
5840 return;
5841
5842 adapter->flags2 &= ~IXGBE_FLAG2_RESET_REQUESTED;
5843
5844 /* If we're already down or resetting, just bail */
5845 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5846 test_bit(__IXGBE_RESETTING, &adapter->state))
5847 return;
5848
5849 ixgbe_dump(adapter);
5850 netdev_err(adapter->netdev, "Reset adapter\n");
5851 adapter->tx_timeout_count++;
5852
5853 ixgbe_reinit_locked(adapter);
5854}
5855
Alexander Duyck70864002011-04-27 09:13:56 +00005856/**
5857 * ixgbe_service_task - manages and runs subtasks
5858 * @work: pointer to work_struct containing our data
5859 **/
5860static void ixgbe_service_task(struct work_struct *work)
5861{
5862 struct ixgbe_adapter *adapter = container_of(work,
5863 struct ixgbe_adapter,
5864 service_task);
5865
Alexander Duyckc83c6cb2011-04-27 09:21:16 +00005866 ixgbe_reset_subtask(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00005867 ixgbe_sfp_detection_subtask(adapter);
5868 ixgbe_sfp_link_config_subtask(adapter);
Alexander Duyckf0f97782011-04-22 04:08:09 +00005869 ixgbe_check_overtemp_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005870 ixgbe_watchdog_subtask(adapter);
Alexander Duyckd034acf2011-04-27 09:25:34 +00005871 ixgbe_fdir_reinit_subtask(adapter);
Alexander Duyck93c52dd2011-04-22 04:07:54 +00005872 ixgbe_check_hang_subtask(adapter);
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00005873#ifdef CONFIG_IXGBE_PTP
5874 ixgbe_ptp_overflow_check(adapter);
5875#endif
Alexander Duyck70864002011-04-27 09:13:56 +00005876
5877 ixgbe_service_event_complete(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005878}
5879
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00005880static int ixgbe_tso(struct ixgbe_ring *tx_ring,
5881 struct ixgbe_tx_buffer *first,
Alexander Duyck244e27a2012-02-08 07:51:11 +00005882 u8 *hdr_len)
Alexander Duyck897ab152011-05-27 05:31:47 +00005883{
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00005884 struct sk_buff *skb = first->skb;
Alexander Duyck897ab152011-05-27 05:31:47 +00005885 u32 vlan_macip_lens, type_tucmd;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07005886 u32 mss_l4len_idx, l4len;
Auke Kok9a799d72007-09-15 14:07:45 -07005887
Alexander Duyck897ab152011-05-27 05:31:47 +00005888 if (!skb_is_gso(skb))
5889 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005890
Alexander Duyck897ab152011-05-27 05:31:47 +00005891 if (skb_header_cloned(skb)) {
Alexander Duyck244e27a2012-02-08 07:51:11 +00005892 int err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
Alexander Duyck897ab152011-05-27 05:31:47 +00005893 if (err)
5894 return err;
Joe Perches7ca647b2010-09-07 21:35:40 +00005895 }
5896
Alexander Duyck897ab152011-05-27 05:31:47 +00005897 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
5898 type_tucmd = IXGBE_ADVTXD_TUCMD_L4T_TCP;
5899
Alexander Duyck244e27a2012-02-08 07:51:11 +00005900 if (first->protocol == __constant_htons(ETH_P_IP)) {
Alexander Duyck897ab152011-05-27 05:31:47 +00005901 struct iphdr *iph = ip_hdr(skb);
5902 iph->tot_len = 0;
5903 iph->check = 0;
5904 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
5905 iph->daddr, 0,
5906 IPPROTO_TCP,
5907 0);
5908 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
Alexander Duyck244e27a2012-02-08 07:51:11 +00005909 first->tx_flags |= IXGBE_TX_FLAGS_TSO |
5910 IXGBE_TX_FLAGS_CSUM |
5911 IXGBE_TX_FLAGS_IPV4;
Alexander Duyck897ab152011-05-27 05:31:47 +00005912 } else if (skb_is_gso_v6(skb)) {
5913 ipv6_hdr(skb)->payload_len = 0;
5914 tcp_hdr(skb)->check =
5915 ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
5916 &ipv6_hdr(skb)->daddr,
5917 0, IPPROTO_TCP, 0);
Alexander Duyck244e27a2012-02-08 07:51:11 +00005918 first->tx_flags |= IXGBE_TX_FLAGS_TSO |
5919 IXGBE_TX_FLAGS_CSUM;
Alexander Duyck897ab152011-05-27 05:31:47 +00005920 }
5921
Alexander Duyck091a6242012-02-08 07:51:01 +00005922 /* compute header lengths */
Alexander Duyck897ab152011-05-27 05:31:47 +00005923 l4len = tcp_hdrlen(skb);
5924 *hdr_len = skb_transport_offset(skb) + l4len;
5925
Alexander Duyck091a6242012-02-08 07:51:01 +00005926 /* update gso size and bytecount with header size */
5927 first->gso_segs = skb_shinfo(skb)->gso_segs;
5928 first->bytecount += (first->gso_segs - 1) * *hdr_len;
5929
Alexander Duyck897ab152011-05-27 05:31:47 +00005930 /* mss_l4len_id: use 1 as index for TSO */
5931 mss_l4len_idx = l4len << IXGBE_ADVTXD_L4LEN_SHIFT;
5932 mss_l4len_idx |= skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT;
5933 mss_l4len_idx |= 1 << IXGBE_ADVTXD_IDX_SHIFT;
5934
5935 /* vlan_macip_lens: HEADLEN, MACLEN, VLAN tag */
5936 vlan_macip_lens = skb_network_header_len(skb);
5937 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
Alexander Duyck244e27a2012-02-08 07:51:11 +00005938 vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
Alexander Duyck897ab152011-05-27 05:31:47 +00005939
5940 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0, type_tucmd,
Alexander Duyck244e27a2012-02-08 07:51:11 +00005941 mss_l4len_idx);
Alexander Duyck897ab152011-05-27 05:31:47 +00005942
5943 return 1;
Joe Perches7ca647b2010-09-07 21:35:40 +00005944}
5945
Alexander Duyck244e27a2012-02-08 07:51:11 +00005946static void ixgbe_tx_csum(struct ixgbe_ring *tx_ring,
5947 struct ixgbe_tx_buffer *first)
Auke Kok9a799d72007-09-15 14:07:45 -07005948{
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00005949 struct sk_buff *skb = first->skb;
Alexander Duyck897ab152011-05-27 05:31:47 +00005950 u32 vlan_macip_lens = 0;
5951 u32 mss_l4len_idx = 0;
5952 u32 type_tucmd = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005953
Alexander Duyck897ab152011-05-27 05:31:47 +00005954 if (skb->ip_summed != CHECKSUM_PARTIAL) {
Alexander Duyck62748b72012-07-20 08:09:01 +00005955 if (!(first->tx_flags & IXGBE_TX_FLAGS_HW_VLAN)) {
5956 if (unlikely(skb->no_fcs))
5957 first->tx_flags |= IXGBE_TX_FLAGS_NO_IFCS;
5958 if (!(first->tx_flags & IXGBE_TX_FLAGS_TXSW))
5959 return;
5960 }
Alexander Duyck897ab152011-05-27 05:31:47 +00005961 } else {
5962 u8 l4_hdr = 0;
Alexander Duyck244e27a2012-02-08 07:51:11 +00005963 switch (first->protocol) {
Alexander Duyck897ab152011-05-27 05:31:47 +00005964 case __constant_htons(ETH_P_IP):
5965 vlan_macip_lens |= skb_network_header_len(skb);
5966 type_tucmd |= IXGBE_ADVTXD_TUCMD_IPV4;
5967 l4_hdr = ip_hdr(skb)->protocol;
5968 break;
5969 case __constant_htons(ETH_P_IPV6):
5970 vlan_macip_lens |= skb_network_header_len(skb);
5971 l4_hdr = ipv6_hdr(skb)->nexthdr;
5972 break;
5973 default:
5974 if (unlikely(net_ratelimit())) {
5975 dev_warn(tx_ring->dev,
5976 "partial checksum but proto=%x!\n",
Alexander Duyck244e27a2012-02-08 07:51:11 +00005977 first->protocol);
Alexander Duyck897ab152011-05-27 05:31:47 +00005978 }
5979 break;
5980 }
Auke Kok9a799d72007-09-15 14:07:45 -07005981
Alexander Duyck897ab152011-05-27 05:31:47 +00005982 switch (l4_hdr) {
5983 case IPPROTO_TCP:
5984 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
5985 mss_l4len_idx = tcp_hdrlen(skb) <<
5986 IXGBE_ADVTXD_L4LEN_SHIFT;
5987 break;
5988 case IPPROTO_SCTP:
5989 type_tucmd |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
5990 mss_l4len_idx = sizeof(struct sctphdr) <<
5991 IXGBE_ADVTXD_L4LEN_SHIFT;
5992 break;
5993 case IPPROTO_UDP:
5994 mss_l4len_idx = sizeof(struct udphdr) <<
5995 IXGBE_ADVTXD_L4LEN_SHIFT;
5996 break;
5997 default:
5998 if (unlikely(net_ratelimit())) {
5999 dev_warn(tx_ring->dev,
6000 "partial checksum but l4 proto=%x!\n",
Alexander Duyck244e27a2012-02-08 07:51:11 +00006001 l4_hdr);
Alexander Duyck897ab152011-05-27 05:31:47 +00006002 }
6003 break;
6004 }
Alexander Duyck244e27a2012-02-08 07:51:11 +00006005
6006 /* update TX checksum flag */
6007 first->tx_flags |= IXGBE_TX_FLAGS_CSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07006008 }
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006009
Alexander Duyck244e27a2012-02-08 07:51:11 +00006010 /* vlan_macip_lens: MACLEN, VLAN tag */
Alexander Duyck897ab152011-05-27 05:31:47 +00006011 vlan_macip_lens |= skb_network_offset(skb) << IXGBE_ADVTXD_MACLEN_SHIFT;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006012 vlan_macip_lens |= first->tx_flags & IXGBE_TX_FLAGS_VLAN_MASK;
Alexander Duyck897ab152011-05-27 05:31:47 +00006013
6014 ixgbe_tx_ctxtdesc(tx_ring, vlan_macip_lens, 0,
6015 type_tucmd, mss_l4len_idx);
Auke Kok9a799d72007-09-15 14:07:45 -07006016}
6017
Alexander Duyckd3d00232011-07-15 02:31:25 +00006018static __le32 ixgbe_tx_cmd_type(u32 tx_flags)
6019{
6020 /* set type for advanced descriptor with frame checksum insertion */
6021 __le32 cmd_type = cpu_to_le32(IXGBE_ADVTXD_DTYP_DATA |
Alexander Duyckd3d00232011-07-15 02:31:25 +00006022 IXGBE_ADVTXD_DCMD_DEXT);
6023
6024 /* set HW vlan bit if vlan is present */
Alexander Duyck66f32a82011-06-29 05:43:22 +00006025 if (tx_flags & IXGBE_TX_FLAGS_HW_VLAN)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006026 cmd_type |= cpu_to_le32(IXGBE_ADVTXD_DCMD_VLE);
6027
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006028#ifdef CONFIG_IXGBE_PTP
6029 if (tx_flags & IXGBE_TX_FLAGS_TSTAMP)
6030 cmd_type |= cpu_to_le32(IXGBE_ADVTXD_MAC_TSTAMP);
6031#endif
6032
Alexander Duyckd3d00232011-07-15 02:31:25 +00006033 /* set segmentation enable bits for TSO/FSO */
6034#ifdef IXGBE_FCOE
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00006035 if (tx_flags & (IXGBE_TX_FLAGS_TSO | IXGBE_TX_FLAGS_FSO))
Alexander Duyckd3d00232011-07-15 02:31:25 +00006036#else
6037 if (tx_flags & IXGBE_TX_FLAGS_TSO)
6038#endif
6039 cmd_type |= cpu_to_le32(IXGBE_ADVTXD_DCMD_TSE);
6040
Alexander Duyck62748b72012-07-20 08:09:01 +00006041 /* insert frame checksum */
6042 if (!(tx_flags & IXGBE_TX_FLAGS_NO_IFCS))
6043 cmd_type |= cpu_to_le32(IXGBE_ADVTXD_DCMD_IFCS);
6044
Alexander Duyckd3d00232011-07-15 02:31:25 +00006045 return cmd_type;
6046}
6047
Alexander Duyck729739b2012-02-08 07:51:06 +00006048static void ixgbe_tx_olinfo_status(union ixgbe_adv_tx_desc *tx_desc,
6049 u32 tx_flags, unsigned int paylen)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006050{
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00006051 __le32 olinfo_status = cpu_to_le32(paylen << IXGBE_ADVTXD_PAYLEN_SHIFT);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006052
6053 /* enable L4 checksum for TSO and TX checksum offload */
6054 if (tx_flags & IXGBE_TX_FLAGS_CSUM)
6055 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_TXSM);
6056
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00006057 /* enble IPv4 checksum for TSO */
6058 if (tx_flags & IXGBE_TX_FLAGS_IPV4)
6059 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_POPTS_IXSM);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006060
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00006061 /* use index 1 context for TSO/FSO/FCOE */
6062#ifdef IXGBE_FCOE
6063 if (tx_flags & (IXGBE_TX_FLAGS_TSO | IXGBE_TX_FLAGS_FCOE))
6064#else
6065 if (tx_flags & IXGBE_TX_FLAGS_TSO)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006066#endif
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00006067 olinfo_status |= cpu_to_le32(1 << IXGBE_ADVTXD_IDX_SHIFT);
6068
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006069 /*
6070 * Check Context must be set if Tx switch is enabled, which it
6071 * always is for case where virtual functions are running
6072 */
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00006073#ifdef IXGBE_FCOE
6074 if (tx_flags & (IXGBE_TX_FLAGS_TXSW | IXGBE_TX_FLAGS_FCOE))
6075#else
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006076 if (tx_flags & IXGBE_TX_FLAGS_TXSW)
Alexander Duyck93f5b3c2012-02-08 07:50:45 +00006077#endif
Alexander Duyck7f9643f2011-06-29 05:43:27 +00006078 olinfo_status |= cpu_to_le32(IXGBE_ADVTXD_CC);
6079
Alexander Duyck729739b2012-02-08 07:51:06 +00006080 tx_desc->read.olinfo_status = olinfo_status;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006081}
6082
6083#define IXGBE_TXD_CMD (IXGBE_TXD_CMD_EOP | \
6084 IXGBE_TXD_CMD_RS)
6085
6086static void ixgbe_tx_map(struct ixgbe_ring *tx_ring,
Alexander Duyckd3d00232011-07-15 02:31:25 +00006087 struct ixgbe_tx_buffer *first,
Alexander Duyckd3d00232011-07-15 02:31:25 +00006088 const u8 hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07006089{
Alexander Duyckd3d00232011-07-15 02:31:25 +00006090 dma_addr_t dma;
Alexander Duyck729739b2012-02-08 07:51:06 +00006091 struct sk_buff *skb = first->skb;
6092 struct ixgbe_tx_buffer *tx_buffer;
6093 union ixgbe_adv_tx_desc *tx_desc;
6094 struct skb_frag_struct *frag = &skb_shinfo(skb)->frags[0];
Alexander Duyckd3d00232011-07-15 02:31:25 +00006095 unsigned int data_len = skb->data_len;
6096 unsigned int size = skb_headlen(skb);
Alexander Duyck729739b2012-02-08 07:51:06 +00006097 unsigned int paylen = skb->len - hdr_len;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006098 u32 tx_flags = first->tx_flags;
Alexander Duyck729739b2012-02-08 07:51:06 +00006099 __le32 cmd_type;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006100 u16 i = tx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07006101
Alexander Duyck729739b2012-02-08 07:51:06 +00006102 tx_desc = IXGBE_TX_DESC(tx_ring, i);
6103
6104 ixgbe_tx_olinfo_status(tx_desc, tx_flags, paylen);
6105 cmd_type = ixgbe_tx_cmd_type(tx_flags);
6106
Alexander Duyckd3d00232011-07-15 02:31:25 +00006107#ifdef IXGBE_FCOE
6108 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
Alexander Duyck729739b2012-02-08 07:51:06 +00006109 if (data_len < sizeof(struct fcoe_crc_eof)) {
Alexander Duyckd3d00232011-07-15 02:31:25 +00006110 size -= sizeof(struct fcoe_crc_eof) - data_len;
6111 data_len = 0;
Alexander Duyck729739b2012-02-08 07:51:06 +00006112 } else {
6113 data_len -= sizeof(struct fcoe_crc_eof);
Alexander Duyck44df32c2009-03-31 21:34:23 +00006114 }
Auke Kok9a799d72007-09-15 14:07:45 -07006115 }
6116
Alexander Duyckd3d00232011-07-15 02:31:25 +00006117#endif
Alexander Duyck729739b2012-02-08 07:51:06 +00006118 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
6119 if (dma_mapping_error(tx_ring->dev, dma))
Alexander Duyckd3d00232011-07-15 02:31:25 +00006120 goto dma_error;
6121
Alexander Duyck729739b2012-02-08 07:51:06 +00006122 /* record length, and DMA address */
6123 dma_unmap_len_set(first, len, size);
6124 dma_unmap_addr_set(first, dma, dma);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006125
Alexander Duyck729739b2012-02-08 07:51:06 +00006126 tx_desc->read.buffer_addr = cpu_to_le64(dma);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006127
6128 for (;;) {
Alexander Duyck729739b2012-02-08 07:51:06 +00006129 while (unlikely(size > IXGBE_MAX_DATA_PER_TXD)) {
Alexander Duyckd3d00232011-07-15 02:31:25 +00006130 tx_desc->read.cmd_type_len =
6131 cmd_type | cpu_to_le32(IXGBE_MAX_DATA_PER_TXD);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006132
Alexander Duyckd3d00232011-07-15 02:31:25 +00006133 i++;
Alexander Duyck729739b2012-02-08 07:51:06 +00006134 tx_desc++;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006135 if (i == tx_ring->count) {
Alexander Duycke4f74022012-01-31 02:59:44 +00006136 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006137 i = 0;
6138 }
Alexander Duyck729739b2012-02-08 07:51:06 +00006139
6140 dma += IXGBE_MAX_DATA_PER_TXD;
6141 size -= IXGBE_MAX_DATA_PER_TXD;
6142
6143 tx_desc->read.buffer_addr = cpu_to_le64(dma);
6144 tx_desc->read.olinfo_status = 0;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006145 }
6146
Alexander Duyck729739b2012-02-08 07:51:06 +00006147 if (likely(!data_len))
6148 break;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006149
Alexander Duyckd3d00232011-07-15 02:31:25 +00006150 tx_desc->read.cmd_type_len = cmd_type | cpu_to_le32(size);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006151
Alexander Duyck729739b2012-02-08 07:51:06 +00006152 i++;
6153 tx_desc++;
6154 if (i == tx_ring->count) {
6155 tx_desc = IXGBE_TX_DESC(tx_ring, 0);
6156 i = 0;
6157 }
Auke Kok9a799d72007-09-15 14:07:45 -07006158
Alexander Duyckd3d00232011-07-15 02:31:25 +00006159#ifdef IXGBE_FCOE
Eric Dumazet9e903e02011-10-18 21:00:24 +00006160 size = min_t(unsigned int, data_len, skb_frag_size(frag));
Alexander Duyckd3d00232011-07-15 02:31:25 +00006161#else
Eric Dumazet9e903e02011-10-18 21:00:24 +00006162 size = skb_frag_size(frag);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006163#endif
6164 data_len -= size;
Auke Kok9a799d72007-09-15 14:07:45 -07006165
Alexander Duyck729739b2012-02-08 07:51:06 +00006166 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
6167 DMA_TO_DEVICE);
6168 if (dma_mapping_error(tx_ring->dev, dma))
Alexander Duyckd3d00232011-07-15 02:31:25 +00006169 goto dma_error;
Auke Kok9a799d72007-09-15 14:07:45 -07006170
Alexander Duyck729739b2012-02-08 07:51:06 +00006171 tx_buffer = &tx_ring->tx_buffer_info[i];
6172 dma_unmap_len_set(tx_buffer, len, size);
6173 dma_unmap_addr_set(tx_buffer, dma, dma);
6174
6175 tx_desc->read.buffer_addr = cpu_to_le64(dma);
6176 tx_desc->read.olinfo_status = 0;
6177
6178 frag++;
Auke Kok9a799d72007-09-15 14:07:45 -07006179 }
Alexander Duyck44df32c2009-03-31 21:34:23 +00006180
Alexander Duyck729739b2012-02-08 07:51:06 +00006181 /* write last descriptor with RS and EOP bits */
6182 cmd_type |= cpu_to_le32(size) | cpu_to_le32(IXGBE_TXD_CMD);
6183 tx_desc->read.cmd_type_len = cmd_type;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006184
Alexander Duyck091a6242012-02-08 07:51:01 +00006185 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
Alexander Duyckb2d96e02012-02-07 08:14:33 +00006186
Alexander Duyckd3d00232011-07-15 02:31:25 +00006187 /* set the timestamp */
6188 first->time_stamp = jiffies;
Auke Kok9a799d72007-09-15 14:07:45 -07006189
6190 /*
Alexander Duyck729739b2012-02-08 07:51:06 +00006191 * Force memory writes to complete before letting h/w know there
6192 * are new descriptors to fetch. (Only applicable for weak-ordered
6193 * memory model archs, such as IA-64).
6194 *
6195 * We also need this memory barrier to make certain all of the
6196 * status bits have been updated before next_to_watch is written.
Auke Kok9a799d72007-09-15 14:07:45 -07006197 */
6198 wmb();
6199
Alexander Duyckd3d00232011-07-15 02:31:25 +00006200 /* set next_to_watch value indicating a packet is present */
6201 first->next_to_watch = tx_desc;
6202
Alexander Duyck729739b2012-02-08 07:51:06 +00006203 i++;
6204 if (i == tx_ring->count)
6205 i = 0;
6206
6207 tx_ring->next_to_use = i;
6208
Alexander Duyckd3d00232011-07-15 02:31:25 +00006209 /* notify HW of packet */
Alexander Duyck84ea2592010-11-16 19:26:49 -08006210 writel(i, tx_ring->tail);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006211
6212 return;
6213dma_error:
Alexander Duyck729739b2012-02-08 07:51:06 +00006214 dev_err(tx_ring->dev, "TX DMA map failed\n");
Alexander Duyckd3d00232011-07-15 02:31:25 +00006215
6216 /* clear dma mappings for failed tx_buffer_info map */
6217 for (;;) {
Alexander Duyck729739b2012-02-08 07:51:06 +00006218 tx_buffer = &tx_ring->tx_buffer_info[i];
6219 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer);
6220 if (tx_buffer == first)
Alexander Duyckd3d00232011-07-15 02:31:25 +00006221 break;
6222 if (i == 0)
6223 i = tx_ring->count;
6224 i--;
6225 }
6226
Alexander Duyckd3d00232011-07-15 02:31:25 +00006227 tx_ring->next_to_use = i;
Auke Kok9a799d72007-09-15 14:07:45 -07006228}
6229
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006230static void ixgbe_atr(struct ixgbe_ring *ring,
Alexander Duyck244e27a2012-02-08 07:51:11 +00006231 struct ixgbe_tx_buffer *first)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006232{
Alexander Duyck69830522011-01-06 14:29:58 +00006233 struct ixgbe_q_vector *q_vector = ring->q_vector;
6234 union ixgbe_atr_hash_dword input = { .dword = 0 };
6235 union ixgbe_atr_hash_dword common = { .dword = 0 };
6236 union {
6237 unsigned char *network;
6238 struct iphdr *ipv4;
6239 struct ipv6hdr *ipv6;
6240 } hdr;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006241 struct tcphdr *th;
Alexander Duyck905e4a42011-01-06 14:29:57 +00006242 __be16 vlan_id;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006243
Alexander Duyck69830522011-01-06 14:29:58 +00006244 /* if ring doesn't have a interrupt vector, cannot perform ATR */
6245 if (!q_vector)
Guillaume Gaudonvilled3ead242010-06-29 18:29:00 +00006246 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006247
Alexander Duyck69830522011-01-06 14:29:58 +00006248 /* do nothing if sampling is disabled */
6249 if (!ring->atr_sample_rate)
6250 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006251
Alexander Duyck69830522011-01-06 14:29:58 +00006252 ring->atr_count++;
6253
6254 /* snag network header to get L4 type and address */
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006255 hdr.network = skb_network_header(first->skb);
Alexander Duyck69830522011-01-06 14:29:58 +00006256
6257 /* Currently only IPv4/IPv6 with TCP is supported */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006258 if ((first->protocol != __constant_htons(ETH_P_IPV6) ||
Alexander Duyck69830522011-01-06 14:29:58 +00006259 hdr.ipv6->nexthdr != IPPROTO_TCP) &&
Alexander Duyck244e27a2012-02-08 07:51:11 +00006260 (first->protocol != __constant_htons(ETH_P_IP) ||
Alexander Duyck69830522011-01-06 14:29:58 +00006261 hdr.ipv4->protocol != IPPROTO_TCP))
6262 return;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006263
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006264 th = tcp_hdr(first->skb);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006265
Alexander Duyck66f32a82011-06-29 05:43:22 +00006266 /* skip this packet since it is invalid or the socket is closing */
6267 if (!th || th->fin)
Alexander Duyck69830522011-01-06 14:29:58 +00006268 return;
6269
6270 /* sample on all syn packets or once every atr sample count */
6271 if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
6272 return;
6273
6274 /* reset sample count */
6275 ring->atr_count = 0;
6276
Alexander Duyck244e27a2012-02-08 07:51:11 +00006277 vlan_id = htons(first->tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
Alexander Duyck69830522011-01-06 14:29:58 +00006278
6279 /*
6280 * src and dst are inverted, think how the receiver sees them
6281 *
6282 * The input is broken into two sections, a non-compressed section
6283 * containing vm_pool, vlan_id, and flow_type. The rest of the data
6284 * is XORed together and stored in the compressed dword.
6285 */
6286 input.formatted.vlan_id = vlan_id;
6287
6288 /*
6289 * since src port and flex bytes occupy the same word XOR them together
6290 * and write the value to source port portion of compressed dword
6291 */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006292 if (first->tx_flags & (IXGBE_TX_FLAGS_SW_VLAN | IXGBE_TX_FLAGS_HW_VLAN))
Alexander Duyck69830522011-01-06 14:29:58 +00006293 common.port.src ^= th->dest ^ __constant_htons(ETH_P_8021Q);
6294 else
Alexander Duyck244e27a2012-02-08 07:51:11 +00006295 common.port.src ^= th->dest ^ first->protocol;
Alexander Duyck69830522011-01-06 14:29:58 +00006296 common.port.dst ^= th->source;
6297
Alexander Duyck244e27a2012-02-08 07:51:11 +00006298 if (first->protocol == __constant_htons(ETH_P_IP)) {
Alexander Duyck69830522011-01-06 14:29:58 +00006299 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
6300 common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
6301 } else {
6302 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
6303 common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
6304 hdr.ipv6->saddr.s6_addr32[1] ^
6305 hdr.ipv6->saddr.s6_addr32[2] ^
6306 hdr.ipv6->saddr.s6_addr32[3] ^
6307 hdr.ipv6->daddr.s6_addr32[0] ^
6308 hdr.ipv6->daddr.s6_addr32[1] ^
6309 hdr.ipv6->daddr.s6_addr32[2] ^
6310 hdr.ipv6->daddr.s6_addr32[3];
6311 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006312
6313 /* This assumes the Rx queue and Tx queue are bound to the same CPU */
Alexander Duyck69830522011-01-06 14:29:58 +00006314 ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
6315 input, common, ring->queue_index);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006316}
6317
Alexander Duyck63544e92011-05-27 05:31:42 +00006318static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006319{
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006320 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006321 /* Herbert's original patch had:
6322 * smp_mb__after_netif_stop_queue();
6323 * but since that doesn't exist yet, just open code it. */
6324 smp_mb();
6325
6326 /* We need to check again in a case another CPU has just
6327 * made room available. */
Alexander Duyck7d4987d2011-05-27 05:31:37 +00006328 if (likely(ixgbe_desc_unused(tx_ring) < size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006329 return -EBUSY;
6330
6331 /* A reprieve! - use start_queue because it doesn't call schedule */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006332 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -08006333 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006334 return 0;
6335}
6336
Alexander Duyck82d4e462011-06-11 01:44:58 +00006337static inline int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, u16 size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006338{
Alexander Duyck7d4987d2011-05-27 05:31:37 +00006339 if (likely(ixgbe_desc_unused(tx_ring) >= size))
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006340 return 0;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006341 return __ixgbe_maybe_stop_tx(tx_ring, size);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006342}
6343
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006344static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
6345{
6346 struct ixgbe_adapter *adapter = netdev_priv(dev);
Alexander Duyck64407522011-06-11 01:44:53 +00006347 int txq = skb_rx_queue_recorded(skb) ? skb_get_rx_queue(skb) :
6348 smp_processor_id();
John Fastabend56075a92010-07-26 20:41:31 +00006349#ifdef IXGBE_FCOE
Alexander Duyck64407522011-06-11 01:44:53 +00006350 __be16 protocol = vlan_get_protocol(skb);
Hao Zheng5e09a102010-11-11 13:47:59 +00006351
John Fastabende5b64632011-03-08 03:44:52 +00006352 if (((protocol == htons(ETH_P_FCOE)) ||
6353 (protocol == htons(ETH_P_FIP))) &&
6354 (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)) {
Alexander Duyckc0876632012-05-10 00:01:46 +00006355 struct ixgbe_ring_feature *f;
6356
6357 f = &adapter->ring_feature[RING_F_FCOE];
6358
6359 while (txq >= f->indices)
6360 txq -= f->indices;
Alexander Duycke4b317e2012-05-05 05:30:53 +00006361 txq += adapter->ring_feature[RING_F_FCOE].offset;
Alexander Duyckc0876632012-05-10 00:01:46 +00006362
John Fastabende5b64632011-03-08 03:44:52 +00006363 return txq;
John Fastabend56075a92010-07-26 20:41:31 +00006364 }
6365#endif
6366
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006367 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
6368 while (unlikely(txq >= dev->real_num_tx_queues))
6369 txq -= dev->real_num_tx_queues;
Yi Zou5f715822009-12-03 11:32:44 +00006370 return txq;
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006371 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006372
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006373 return skb_tx_hash(dev, skb);
6374}
6375
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006376netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00006377 struct ixgbe_adapter *adapter,
6378 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07006379{
Alexander Duyckd3d00232011-07-15 02:31:25 +00006380 struct ixgbe_tx_buffer *first;
Yi Zou5f715822009-12-03 11:32:44 +00006381 int tso;
Alexander Duyckd3d00232011-07-15 02:31:25 +00006382 u32 tx_flags = 0;
Alexander Duycka535c302011-05-27 05:31:52 +00006383#if PAGE_SIZE > IXGBE_MAX_DATA_PER_TXD
6384 unsigned short f;
6385#endif
Alexander Duycka535c302011-05-27 05:31:52 +00006386 u16 count = TXD_USE_COUNT(skb_headlen(skb));
Alexander Duyck66f32a82011-06-29 05:43:22 +00006387 __be16 protocol = skb->protocol;
Alexander Duyck63544e92011-05-27 05:31:42 +00006388 u8 hdr_len = 0;
Hao Zheng5e09a102010-11-11 13:47:59 +00006389
Alexander Duycka535c302011-05-27 05:31:52 +00006390 /*
6391 * need: 1 descriptor per page * PAGE_SIZE/IXGBE_MAX_DATA_PER_TXD,
Alexander Duyck24ddd962012-02-10 02:08:32 +00006392 * + 1 desc for skb_headlen/IXGBE_MAX_DATA_PER_TXD,
Alexander Duycka535c302011-05-27 05:31:52 +00006393 * + 2 desc gap to keep tail from touching head,
6394 * + 1 desc for context descriptor,
6395 * otherwise try next time
6396 */
6397#if PAGE_SIZE > IXGBE_MAX_DATA_PER_TXD
6398 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
6399 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
6400#else
6401 count += skb_shinfo(skb)->nr_frags;
6402#endif
6403 if (ixgbe_maybe_stop_tx(tx_ring, count + 3)) {
6404 tx_ring->tx_stats.tx_busy++;
6405 return NETDEV_TX_BUSY;
6406 }
6407
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006408 /* record the location of the first descriptor for this packet */
6409 first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
6410 first->skb = skb;
Alexander Duyck091a6242012-02-08 07:51:01 +00006411 first->bytecount = skb->len;
6412 first->gso_segs = 1;
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006413
Alexander Duyck66f32a82011-06-29 05:43:22 +00006414 /* if we have a HW VLAN tag being added default to the HW one */
Jesse Grosseab6d182010-10-20 13:56:03 +00006415 if (vlan_tx_tag_present(skb)) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00006416 tx_flags |= vlan_tx_tag_get(skb) << IXGBE_TX_FLAGS_VLAN_SHIFT;
6417 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
6418 /* else if it is a SW VLAN check the next protocol and store the tag */
6419 } else if (protocol == __constant_htons(ETH_P_8021Q)) {
6420 struct vlan_hdr *vhdr, _vhdr;
6421 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
6422 if (!vhdr)
6423 goto out_drop;
6424
6425 protocol = vhdr->h_vlan_encapsulated_proto;
Alexander Duyck9e0c5642012-02-08 07:49:33 +00006426 tx_flags |= ntohs(vhdr->h_vlan_TCI) <<
6427 IXGBE_TX_FLAGS_VLAN_SHIFT;
Alexander Duyck66f32a82011-06-29 05:43:22 +00006428 tx_flags |= IXGBE_TX_FLAGS_SW_VLAN;
Auke Kok9a799d72007-09-15 14:07:45 -07006429 }
Yi Zoueacd73f2009-05-13 13:11:06 +00006430
Jacob Kelleraa7bd462012-05-04 01:55:23 +00006431 skb_tx_timestamp(skb);
6432
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006433#ifdef CONFIG_IXGBE_PTP
6434 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) {
6435 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
6436 tx_flags |= IXGBE_TX_FLAGS_TSTAMP;
6437 }
6438#endif
6439
Alexander Duyck9e0c5642012-02-08 07:49:33 +00006440#ifdef CONFIG_PCI_IOV
6441 /*
6442 * Use the l2switch_enable flag - would be false if the DMA
6443 * Tx switch had been disabled.
6444 */
6445 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
6446 tx_flags |= IXGBE_TX_FLAGS_TXSW;
6447
6448#endif
John Fastabend32701dc2011-09-27 03:51:56 +00006449 /* DCB maps skb priorities 0-7 onto 3 bit PCP of VLAN tag. */
Alexander Duyck66f32a82011-06-29 05:43:22 +00006450 if ((adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
Alexander Duyck09dca472011-07-20 00:09:10 +00006451 ((tx_flags & (IXGBE_TX_FLAGS_HW_VLAN | IXGBE_TX_FLAGS_SW_VLAN)) ||
6452 (skb->priority != TC_PRIO_CONTROL))) {
Alexander Duyck66f32a82011-06-29 05:43:22 +00006453 tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
John Fastabend32701dc2011-09-27 03:51:56 +00006454 tx_flags |= (skb->priority & 0x7) <<
6455 IXGBE_TX_FLAGS_VLAN_PRIO_SHIFT;
Alexander Duyck66f32a82011-06-29 05:43:22 +00006456 if (tx_flags & IXGBE_TX_FLAGS_SW_VLAN) {
6457 struct vlan_ethhdr *vhdr;
6458 if (skb_header_cloned(skb) &&
6459 pskb_expand_head(skb, 0, 0, GFP_ATOMIC))
6460 goto out_drop;
6461 vhdr = (struct vlan_ethhdr *)skb->data;
6462 vhdr->h_vlan_TCI = htons(tx_flags >>
6463 IXGBE_TX_FLAGS_VLAN_SHIFT);
6464 } else {
6465 tx_flags |= IXGBE_TX_FLAGS_HW_VLAN;
6466 }
6467 }
Alexander Duycka535c302011-05-27 05:31:52 +00006468
Alexander Duyck244e27a2012-02-08 07:51:11 +00006469 /* record initial flags and protocol */
6470 first->tx_flags = tx_flags;
6471 first->protocol = protocol;
6472
Yi Zoueacd73f2009-05-13 13:11:06 +00006473#ifdef IXGBE_FCOE
Alexander Duyck66f32a82011-06-29 05:43:22 +00006474 /* setup tx offload for FCoE */
6475 if ((protocol == __constant_htons(ETH_P_FCOE)) &&
Alexander Duycka58915c2012-05-25 06:38:18 +00006476 (tx_ring->netdev->features & (NETIF_F_FSO | NETIF_F_FCOE_CRC))) {
Alexander Duyck244e27a2012-02-08 07:51:11 +00006477 tso = ixgbe_fso(tx_ring, first, &hdr_len);
Alexander Duyck897ab152011-05-27 05:31:47 +00006478 if (tso < 0)
6479 goto out_drop;
Auke Kok9a799d72007-09-15 14:07:45 -07006480
Alexander Duyck66f32a82011-06-29 05:43:22 +00006481 goto xmit_fcoe;
Alexander Duyck44df32c2009-03-31 21:34:23 +00006482 }
Auke Kok9a799d72007-09-15 14:07:45 -07006483
Auke Kok9a799d72007-09-15 14:07:45 -07006484#endif /* IXGBE_FCOE */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006485 tso = ixgbe_tso(tx_ring, first, &hdr_len);
Alexander Duyck66f32a82011-06-29 05:43:22 +00006486 if (tso < 0)
Auke Kok9a799d72007-09-15 14:07:45 -07006487 goto out_drop;
Alexander Duyck244e27a2012-02-08 07:51:11 +00006488 else if (!tso)
6489 ixgbe_tx_csum(tx_ring, first);
Alexander Duyck66f32a82011-06-29 05:43:22 +00006490
6491 /* add the ATR filter if ATR is on */
6492 if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
Alexander Duyck244e27a2012-02-08 07:51:11 +00006493 ixgbe_atr(tx_ring, first);
Alexander Duyck66f32a82011-06-29 05:43:22 +00006494
6495#ifdef IXGBE_FCOE
6496xmit_fcoe:
6497#endif /* IXGBE_FCOE */
Alexander Duyck244e27a2012-02-08 07:51:11 +00006498 ixgbe_tx_map(tx_ring, first, hdr_len);
Alexander Duyckd3d00232011-07-15 02:31:25 +00006499
6500 ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
Auke Kok9a799d72007-09-15 14:07:45 -07006501
6502 return NETDEV_TX_OK;
Alexander Duyck897ab152011-05-27 05:31:47 +00006503
6504out_drop:
Alexander Duyckfd0db0e2012-02-08 07:50:56 +00006505 dev_kfree_skb_any(first->skb);
6506 first->skb = NULL;
6507
Alexander Duyck897ab152011-05-27 05:31:47 +00006508 return NETDEV_TX_OK;
Auke Kok9a799d72007-09-15 14:07:45 -07006509}
6510
Alexander Duycka50c29d2012-02-08 07:50:40 +00006511static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb,
6512 struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07006513{
6514 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006515 struct ixgbe_ring *tx_ring;
Auke Kok9a799d72007-09-15 14:07:45 -07006516
Alexander Duycka50c29d2012-02-08 07:50:40 +00006517 /*
6518 * The minimum packet size for olinfo paylen is 17 so pad the skb
6519 * in order to meet this minimum size requirement.
6520 */
Stephen Hemmingerf73332f2012-06-21 02:15:10 +00006521 if (unlikely(skb->len < 17)) {
6522 if (skb_pad(skb, 17 - skb->len))
Alexander Duycka50c29d2012-02-08 07:50:40 +00006523 return NETDEV_TX_OK;
6524 skb->len = 17;
Tushar Dave71a49f72012-09-14 04:24:49 +00006525 skb_set_tail_pointer(skb, 17);
Alexander Duycka50c29d2012-02-08 07:50:40 +00006526 }
6527
Auke Kok9a799d72007-09-15 14:07:45 -07006528 tx_ring = adapter->tx_ring[skb->queue_mapping];
6529 return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
6530}
6531
6532/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006533 * ixgbe_set_mac - Change the Ethernet Address of the NIC
Auke Kok9a799d72007-09-15 14:07:45 -07006534 * @netdev: network interface device structure
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006535 * @p: pointer to an address structure
6536 *
Auke Kok9a799d72007-09-15 14:07:45 -07006537 * Returns 0 on success, negative on failure
6538 **/
6539static int ixgbe_set_mac(struct net_device *netdev, void *p)
6540{
Ben Hutchings6b73e102009-04-29 08:08:58 +00006541 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6542 struct ixgbe_hw *hw = &adapter->hw;
6543 struct sockaddr *addr = p;
6544
6545 if (!is_valid_ether_addr(addr->sa_data))
6546 return -EADDRNOTAVAIL;
6547
6548 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
6549 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
6550
Alexander Duyck1d9c0bf2012-05-05 05:32:21 +00006551 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, VMDQ_P(0), IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07006552
6553 return 0;
6554}
6555
Ben Hutchings6b73e102009-04-29 08:08:58 +00006556static int
6557ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
6558{
6559 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6560 struct ixgbe_hw *hw = &adapter->hw;
6561 u16 value;
6562 int rc;
6563
6564 if (prtad != hw->phy.mdio.prtad)
6565 return -EINVAL;
6566 rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
6567 if (!rc)
6568 rc = value;
6569 return rc;
6570}
6571
6572static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
6573 u16 addr, u16 value)
6574{
6575 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6576 struct ixgbe_hw *hw = &adapter->hw;
6577
6578 if (prtad != hw->phy.mdio.prtad)
6579 return -EINVAL;
6580 return hw->phy.ops.write_reg(hw, addr, devad, value);
6581}
6582
6583static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
6584{
6585 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6586
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00006587 switch (cmd) {
6588#ifdef CONFIG_IXGBE_PTP
6589 case SIOCSHWTSTAMP:
6590 return ixgbe_ptp_hwtstamp_ioctl(adapter, req, cmd);
6591#endif
6592 default:
6593 return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
6594 }
Ben Hutchings6b73e102009-04-29 08:08:58 +00006595}
6596
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006597/**
6598 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00006599 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006600 * @netdev: network interface device structure
6601 *
6602 * Returns non-zero on failure
6603 **/
6604static int ixgbe_add_sanmac_netdev(struct net_device *dev)
6605{
6606 int err = 0;
6607 struct ixgbe_adapter *adapter = netdev_priv(dev);
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00006608 struct ixgbe_hw *hw = &adapter->hw;
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006609
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00006610 if (is_valid_ether_addr(hw->mac.san_addr)) {
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006611 rtnl_lock();
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00006612 err = dev_addr_add(dev, hw->mac.san_addr, NETDEV_HW_ADDR_T_SAN);
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006613 rtnl_unlock();
Alexander Duyck7fa7c9d2012-05-05 05:32:52 +00006614
6615 /* update SAN MAC vmdq pool selection */
6616 hw->mac.ops.set_vmdq_san_mac(hw, VMDQ_P(0));
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006617 }
6618 return err;
6619}
6620
6621/**
6622 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00006623 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006624 * @netdev: network interface device structure
6625 *
6626 * Returns non-zero on failure
6627 **/
6628static int ixgbe_del_sanmac_netdev(struct net_device *dev)
6629{
6630 int err = 0;
6631 struct ixgbe_adapter *adapter = netdev_priv(dev);
6632 struct ixgbe_mac_info *mac = &adapter->hw.mac;
6633
6634 if (is_valid_ether_addr(mac->san_addr)) {
6635 rtnl_lock();
6636 err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
6637 rtnl_unlock();
6638 }
6639 return err;
6640}
6641
Auke Kok9a799d72007-09-15 14:07:45 -07006642#ifdef CONFIG_NET_POLL_CONTROLLER
6643/*
6644 * Polling 'interrupt' - used by things like netconsole to send skbs
6645 * without having to re-enable interrupts. It's not called while
6646 * the interrupt routine is executing.
6647 */
6648static void ixgbe_netpoll(struct net_device *netdev)
6649{
6650 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006651 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07006652
Alexander Duyck1a647bd2010-01-13 01:49:13 +00006653 /* if interface is down do nothing */
6654 if (test_bit(__IXGBE_DOWN, &adapter->state))
6655 return;
6656
Auke Kok9a799d72007-09-15 14:07:45 -07006657 adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006658 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duyck49c7ffb2012-05-05 05:30:43 +00006659 for (i = 0; i < adapter->num_q_vectors; i++)
6660 ixgbe_msix_clean_rings(0, adapter->q_vector[i]);
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006661 } else {
6662 ixgbe_intr(adapter->pdev->irq, netdev);
6663 }
Auke Kok9a799d72007-09-15 14:07:45 -07006664 adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
Auke Kok9a799d72007-09-15 14:07:45 -07006665}
Auke Kok9a799d72007-09-15 14:07:45 -07006666
Alexander Duyck581330b2012-02-08 07:51:47 +00006667#endif
Eric Dumazetde1036b2010-10-20 23:00:04 +00006668static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
6669 struct rtnl_link_stats64 *stats)
6670{
6671 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6672 int i;
6673
Eric Dumazet1a515022010-11-16 19:26:42 -08006674 rcu_read_lock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00006675 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08006676 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
Eric Dumazetde1036b2010-10-20 23:00:04 +00006677 u64 bytes, packets;
6678 unsigned int start;
6679
Eric Dumazet1a515022010-11-16 19:26:42 -08006680 if (ring) {
6681 do {
6682 start = u64_stats_fetch_begin_bh(&ring->syncp);
6683 packets = ring->stats.packets;
6684 bytes = ring->stats.bytes;
6685 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
6686 stats->rx_packets += packets;
6687 stats->rx_bytes += bytes;
6688 }
Eric Dumazetde1036b2010-10-20 23:00:04 +00006689 }
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00006690
6691 for (i = 0; i < adapter->num_tx_queues; i++) {
6692 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
6693 u64 bytes, packets;
6694 unsigned int start;
6695
6696 if (ring) {
6697 do {
6698 start = u64_stats_fetch_begin_bh(&ring->syncp);
6699 packets = ring->stats.packets;
6700 bytes = ring->stats.bytes;
6701 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
6702 stats->tx_packets += packets;
6703 stats->tx_bytes += bytes;
6704 }
6705 }
Eric Dumazet1a515022010-11-16 19:26:42 -08006706 rcu_read_unlock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00006707 /* following stats updated by ixgbe_watchdog_task() */
6708 stats->multicast = netdev->stats.multicast;
6709 stats->rx_errors = netdev->stats.rx_errors;
6710 stats->rx_length_errors = netdev->stats.rx_length_errors;
6711 stats->rx_crc_errors = netdev->stats.rx_crc_errors;
6712 stats->rx_missed_errors = netdev->stats.rx_missed_errors;
6713 return stats;
6714}
6715
Jeff Kirsher8af3c332012-02-18 07:08:14 +00006716#ifdef CONFIG_IXGBE_DCB
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006717/**
6718 * ixgbe_validate_rtr - verify 802.1Qp to Rx packet buffer mapping is valid.
6719 * @adapter: pointer to ixgbe_adapter
John Fastabend8b1c0b22011-05-03 02:26:48 +00006720 * @tc: number of traffic classes currently enabled
6721 *
6722 * Configure a valid 802.1Qp to Rx packet buffer mapping ie confirm
6723 * 802.1Q priority maps to a packet buffer that exists.
6724 */
6725static void ixgbe_validate_rtr(struct ixgbe_adapter *adapter, u8 tc)
6726{
6727 struct ixgbe_hw *hw = &adapter->hw;
6728 u32 reg, rsave;
6729 int i;
6730
6731 /* 82598 have a static priority to TC mapping that can not
6732 * be changed so no validation is needed.
6733 */
6734 if (hw->mac.type == ixgbe_mac_82598EB)
6735 return;
6736
6737 reg = IXGBE_READ_REG(hw, IXGBE_RTRUP2TC);
6738 rsave = reg;
6739
6740 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
6741 u8 up2tc = reg >> (i * IXGBE_RTRUP2TC_UP_SHIFT);
6742
6743 /* If up2tc is out of bounds default to zero */
6744 if (up2tc > tc)
6745 reg &= ~(0x7 << IXGBE_RTRUP2TC_UP_SHIFT);
6746 }
6747
6748 if (reg != rsave)
6749 IXGBE_WRITE_REG(hw, IXGBE_RTRUP2TC, reg);
6750
6751 return;
6752}
6753
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006754/**
Alexander Duyck02debdc2012-05-18 06:33:31 +00006755 * ixgbe_set_prio_tc_map - Configure netdev prio tc map
6756 * @adapter: Pointer to adapter struct
6757 *
6758 * Populate the netdev user priority to tc map
6759 */
6760static void ixgbe_set_prio_tc_map(struct ixgbe_adapter *adapter)
6761{
6762 struct net_device *dev = adapter->netdev;
6763 struct ixgbe_dcb_config *dcb_cfg = &adapter->dcb_cfg;
6764 struct ieee_ets *ets = adapter->ixgbe_ieee_ets;
6765 u8 prio;
6766
6767 for (prio = 0; prio < MAX_USER_PRIORITY; prio++) {
6768 u8 tc = 0;
6769
6770 if (adapter->dcbx_cap & DCB_CAP_DCBX_VER_CEE)
6771 tc = ixgbe_dcb_get_tc_from_up(dcb_cfg, 0, prio);
6772 else if (ets)
6773 tc = ets->prio_tc[prio];
6774
6775 netdev_set_prio_tc_map(dev, prio, tc);
6776 }
6777}
6778
6779/**
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006780 * ixgbe_setup_tc - configure net_device for multiple traffic classes
John Fastabend8b1c0b22011-05-03 02:26:48 +00006781 *
6782 * @netdev: net device to configure
6783 * @tc: number of traffic classes to enable
6784 */
6785int ixgbe_setup_tc(struct net_device *dev, u8 tc)
6786{
John Fastabend8b1c0b22011-05-03 02:26:48 +00006787 struct ixgbe_adapter *adapter = netdev_priv(dev);
6788 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend8b1c0b22011-05-03 02:26:48 +00006789
John Fastabend8b1c0b22011-05-03 02:26:48 +00006790 /* Hardware supports up to 8 traffic classes */
John Fastabend4de2a022011-09-27 03:52:01 +00006791 if (tc > adapter->dcb_cfg.num_tcs.pg_tcs ||
Alexander Duyck581330b2012-02-08 07:51:47 +00006792 (hw->mac.type == ixgbe_mac_82598EB &&
6793 tc < MAX_TRAFFIC_CLASS))
John Fastabend8b1c0b22011-05-03 02:26:48 +00006794 return -EINVAL;
6795
6796 /* Hardware has to reinitialize queues and interrupts to
Stephen Hemminger52f33af2011-12-22 16:34:52 +00006797 * match packet buffer alignment. Unfortunately, the
John Fastabend8b1c0b22011-05-03 02:26:48 +00006798 * hardware is not flexible enough to do this dynamically.
6799 */
6800 if (netif_running(dev))
6801 ixgbe_close(dev);
6802 ixgbe_clear_interrupt_scheme(adapter);
6803
John Fastabende7589ea2011-07-18 22:38:36 +00006804 if (tc) {
John Fastabend8b1c0b22011-05-03 02:26:48 +00006805 netdev_set_num_tc(dev, tc);
Alexander Duyck02debdc2012-05-18 06:33:31 +00006806 ixgbe_set_prio_tc_map(adapter);
6807
John Fastabende7589ea2011-07-18 22:38:36 +00006808 adapter->flags |= IXGBE_FLAG_DCB_ENABLED;
John Fastabende7589ea2011-07-18 22:38:36 +00006809
Alexander Duyck943561d2012-05-09 22:14:44 -07006810 if (adapter->hw.mac.type == ixgbe_mac_82598EB) {
6811 adapter->last_lfc_mode = adapter->hw.fc.requested_mode;
John Fastabende7589ea2011-07-18 22:38:36 +00006812 adapter->hw.fc.requested_mode = ixgbe_fc_none;
Alexander Duyck943561d2012-05-09 22:14:44 -07006813 }
John Fastabende7589ea2011-07-18 22:38:36 +00006814 } else {
John Fastabend8b1c0b22011-05-03 02:26:48 +00006815 netdev_reset_tc(dev);
Alexander Duyck02debdc2012-05-18 06:33:31 +00006816
Alexander Duyck943561d2012-05-09 22:14:44 -07006817 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
6818 adapter->hw.fc.requested_mode = adapter->last_lfc_mode;
John Fastabende7589ea2011-07-18 22:38:36 +00006819
6820 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
John Fastabende7589ea2011-07-18 22:38:36 +00006821
6822 adapter->temp_dcb_cfg.pfc_mode_enable = false;
6823 adapter->dcb_cfg.pfc_mode_enable = false;
6824 }
6825
John Fastabend8b1c0b22011-05-03 02:26:48 +00006826 ixgbe_init_interrupt_scheme(adapter);
6827 ixgbe_validate_rtr(adapter, tc);
6828 if (netif_running(dev))
6829 ixgbe_open(dev);
6830
6831 return 0;
6832}
Eric Dumazetde1036b2010-10-20 23:00:04 +00006833
Jeff Kirsher8af3c332012-02-18 07:08:14 +00006834#endif /* CONFIG_IXGBE_DCB */
Don Skidmore082757a2011-07-21 05:55:00 +00006835void ixgbe_do_reset(struct net_device *netdev)
6836{
6837 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6838
6839 if (netif_running(netdev))
6840 ixgbe_reinit_locked(adapter);
6841 else
6842 ixgbe_reset(adapter);
6843}
6844
Michał Mirosławc8f44af2011-11-15 15:29:55 +00006845static netdev_features_t ixgbe_fix_features(struct net_device *netdev,
Alexander Duyck567d2de2012-02-11 07:18:57 +00006846 netdev_features_t features)
Don Skidmore082757a2011-07-21 05:55:00 +00006847{
6848 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6849
Don Skidmore082757a2011-07-21 05:55:00 +00006850 /* If Rx checksum is disabled, then RSC/LRO should also be disabled */
Alexander Duyck567d2de2012-02-11 07:18:57 +00006851 if (!(features & NETIF_F_RXCSUM))
6852 features &= ~NETIF_F_LRO;
Don Skidmore082757a2011-07-21 05:55:00 +00006853
Alexander Duyck567d2de2012-02-11 07:18:57 +00006854 /* Turn off LRO if not RSC capable */
6855 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE))
6856 features &= ~NETIF_F_LRO;
Jacob Keller8e2813f2012-04-21 06:05:40 +00006857
Alexander Duyck567d2de2012-02-11 07:18:57 +00006858 return features;
Don Skidmore082757a2011-07-21 05:55:00 +00006859}
6860
Michał Mirosławc8f44af2011-11-15 15:29:55 +00006861static int ixgbe_set_features(struct net_device *netdev,
Alexander Duyck567d2de2012-02-11 07:18:57 +00006862 netdev_features_t features)
Don Skidmore082757a2011-07-21 05:55:00 +00006863{
6864 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Alexander Duyck567d2de2012-02-11 07:18:57 +00006865 netdev_features_t changed = netdev->features ^ features;
Don Skidmore082757a2011-07-21 05:55:00 +00006866 bool need_reset = false;
6867
Don Skidmore082757a2011-07-21 05:55:00 +00006868 /* Make sure RSC matches LRO, reset if change */
Alexander Duyck567d2de2012-02-11 07:18:57 +00006869 if (!(features & NETIF_F_LRO)) {
6870 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Don Skidmore082757a2011-07-21 05:55:00 +00006871 need_reset = true;
Alexander Duyck567d2de2012-02-11 07:18:57 +00006872 adapter->flags2 &= ~IXGBE_FLAG2_RSC_ENABLED;
6873 } else if ((adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE) &&
6874 !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)) {
6875 if (adapter->rx_itr_setting == 1 ||
6876 adapter->rx_itr_setting > IXGBE_MIN_RSC_ITR) {
6877 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
6878 need_reset = true;
6879 } else if ((changed ^ features) & NETIF_F_LRO) {
6880 e_info(probe, "rx-usecs set too low, "
6881 "disabling RSC\n");
Don Skidmore082757a2011-07-21 05:55:00 +00006882 }
6883 }
6884
6885 /*
6886 * Check if Flow Director n-tuple support was enabled or disabled. If
6887 * the state changed, we need to reset.
6888 */
Alexander Duyck39cb6812012-06-06 05:38:20 +00006889 switch (features & NETIF_F_NTUPLE) {
6890 case NETIF_F_NTUPLE:
Alexander Duyck567d2de2012-02-11 07:18:57 +00006891 /* turn off ATR, enable perfect filters and reset */
Alexander Duyck39cb6812012-06-06 05:38:20 +00006892 if (!(adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
6893 need_reset = true;
6894
Alexander Duyck567d2de2012-02-11 07:18:57 +00006895 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
6896 adapter->flags |= IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
Alexander Duyck39cb6812012-06-06 05:38:20 +00006897 break;
6898 default:
6899 /* turn off perfect filters, enable ATR and reset */
6900 if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
6901 need_reset = true;
6902
6903 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
6904
6905 /* We cannot enable ATR if SR-IOV is enabled */
6906 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
6907 break;
6908
6909 /* We cannot enable ATR if we have 2 or more traffic classes */
6910 if (netdev_get_num_tc(netdev) > 1)
6911 break;
6912
6913 /* We cannot enable ATR if RSS is disabled */
6914 if (adapter->ring_feature[RING_F_RSS].limit <= 1)
6915 break;
6916
6917 /* A sample rate of 0 indicates ATR disabled */
6918 if (!adapter->atr_sample_rate)
6919 break;
6920
6921 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
6922 break;
Don Skidmore082757a2011-07-21 05:55:00 +00006923 }
6924
John Fastabend146d4cc2012-05-15 05:59:26 +00006925 if (features & NETIF_F_HW_VLAN_RX)
6926 ixgbe_vlan_strip_enable(adapter);
6927 else
6928 ixgbe_vlan_strip_disable(adapter);
6929
Ben Greear3f2d1c02012-03-08 08:28:41 +00006930 if (changed & NETIF_F_RXALL)
6931 need_reset = true;
6932
Alexander Duyck567d2de2012-02-11 07:18:57 +00006933 netdev->features = features;
Don Skidmore082757a2011-07-21 05:55:00 +00006934 if (need_reset)
6935 ixgbe_do_reset(netdev);
6936
6937 return 0;
Don Skidmore082757a2011-07-21 05:55:00 +00006938}
6939
stephen hemmingeredc7d572012-10-01 12:32:33 +00006940static int ixgbe_ndo_fdb_add(struct ndmsg *ndm, struct nlattr *tb[],
John Fastabend0f4b0ad2012-04-15 06:44:19 +00006941 struct net_device *dev,
stephen hemminger6b6e2722012-09-17 10:03:26 +00006942 const unsigned char *addr,
John Fastabend0f4b0ad2012-04-15 06:44:19 +00006943 u16 flags)
6944{
6945 struct ixgbe_adapter *adapter = netdev_priv(dev);
John Fastabend95447462012-05-31 12:42:26 +00006946 int err;
6947
6948 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
6949 return -EOPNOTSUPP;
John Fastabend0f4b0ad2012-04-15 06:44:19 +00006950
6951 if (ndm->ndm_state & NUD_PERMANENT) {
6952 pr_info("%s: FDB only supports static addresses\n",
6953 ixgbe_driver_name);
6954 return -EINVAL;
6955 }
6956
John Fastabendb3343a22012-09-18 00:01:12 +00006957 if (is_unicast_ether_addr(addr) || is_link_local(addr)) {
John Fastabend95447462012-05-31 12:42:26 +00006958 u32 rar_uc_entries = IXGBE_MAX_PF_MACVLANS;
6959
6960 if (netdev_uc_count(dev) < rar_uc_entries)
John Fastabend0f4b0ad2012-04-15 06:44:19 +00006961 err = dev_uc_add_excl(dev, addr);
John Fastabend0f4b0ad2012-04-15 06:44:19 +00006962 else
John Fastabend95447462012-05-31 12:42:26 +00006963 err = -ENOMEM;
6964 } else if (is_multicast_ether_addr(addr)) {
6965 err = dev_mc_add_excl(dev, addr);
6966 } else {
6967 err = -EINVAL;
John Fastabend0f4b0ad2012-04-15 06:44:19 +00006968 }
6969
6970 /* Only return duplicate errors if NLM_F_EXCL is set */
6971 if (err == -EEXIST && !(flags & NLM_F_EXCL))
6972 err = 0;
6973
6974 return err;
6975}
6976
6977static int ixgbe_ndo_fdb_del(struct ndmsg *ndm,
6978 struct net_device *dev,
stephen hemminger6b6e2722012-09-17 10:03:26 +00006979 const unsigned char *addr)
John Fastabend0f4b0ad2012-04-15 06:44:19 +00006980{
6981 struct ixgbe_adapter *adapter = netdev_priv(dev);
6982 int err = -EOPNOTSUPP;
6983
6984 if (ndm->ndm_state & NUD_PERMANENT) {
6985 pr_info("%s: FDB only supports static addresses\n",
6986 ixgbe_driver_name);
6987 return -EINVAL;
6988 }
6989
6990 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
6991 if (is_unicast_ether_addr(addr))
6992 err = dev_uc_del(dev, addr);
6993 else if (is_multicast_ether_addr(addr))
6994 err = dev_mc_del(dev, addr);
6995 else
6996 err = -EINVAL;
6997 }
6998
6999 return err;
7000}
7001
7002static int ixgbe_ndo_fdb_dump(struct sk_buff *skb,
7003 struct netlink_callback *cb,
7004 struct net_device *dev,
7005 int idx)
7006{
7007 struct ixgbe_adapter *adapter = netdev_priv(dev);
7008
7009 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7010 idx = ndo_dflt_fdb_dump(skb, cb, dev, idx);
7011
7012 return idx;
7013}
7014
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007015static const struct net_device_ops ixgbe_netdev_ops = {
Joe Perchese8e9f692010-09-07 21:34:53 +00007016 .ndo_open = ixgbe_open,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007017 .ndo_stop = ixgbe_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08007018 .ndo_start_xmit = ixgbe_xmit_frame,
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07007019 .ndo_select_queue = ixgbe_select_queue,
Alexander Duyck581330b2012-02-08 07:51:47 +00007020 .ndo_set_rx_mode = ixgbe_set_rx_mode,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007021 .ndo_validate_addr = eth_validate_addr,
7022 .ndo_set_mac_address = ixgbe_set_mac,
7023 .ndo_change_mtu = ixgbe_change_mtu,
7024 .ndo_tx_timeout = ixgbe_tx_timeout,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007025 .ndo_vlan_rx_add_vid = ixgbe_vlan_rx_add_vid,
7026 .ndo_vlan_rx_kill_vid = ixgbe_vlan_rx_kill_vid,
Ben Hutchings6b73e102009-04-29 08:08:58 +00007027 .ndo_do_ioctl = ixgbe_ioctl,
Greg Rose7f016482010-05-04 22:12:06 +00007028 .ndo_set_vf_mac = ixgbe_ndo_set_vf_mac,
7029 .ndo_set_vf_vlan = ixgbe_ndo_set_vf_vlan,
7030 .ndo_set_vf_tx_rate = ixgbe_ndo_set_vf_bw,
Alexander Duyck581330b2012-02-08 07:51:47 +00007031 .ndo_set_vf_spoofchk = ixgbe_ndo_set_vf_spoofchk,
Greg Rose7f016482010-05-04 22:12:06 +00007032 .ndo_get_vf_config = ixgbe_ndo_get_vf_config,
Eric Dumazetde1036b2010-10-20 23:00:04 +00007033 .ndo_get_stats64 = ixgbe_get_stats64,
Jeff Kirsher8af3c332012-02-18 07:08:14 +00007034#ifdef CONFIG_IXGBE_DCB
John Fastabend24095aa2011-02-23 05:58:03 +00007035 .ndo_setup_tc = ixgbe_setup_tc,
Jeff Kirsher8af3c332012-02-18 07:08:14 +00007036#endif
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007037#ifdef CONFIG_NET_POLL_CONTROLLER
7038 .ndo_poll_controller = ixgbe_netpoll,
7039#endif
Yi Zou332d4a72009-05-13 13:11:53 +00007040#ifdef IXGBE_FCOE
7041 .ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
Yi Zou68a683c2011-02-01 07:22:16 +00007042 .ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
Yi Zou332d4a72009-05-13 13:11:53 +00007043 .ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
Yi Zou8450ff82009-08-31 12:32:14 +00007044 .ndo_fcoe_enable = ixgbe_fcoe_enable,
7045 .ndo_fcoe_disable = ixgbe_fcoe_disable,
Yi Zou61a1fa12009-10-28 18:24:56 +00007046 .ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
Neerav Parikhea818752012-01-04 20:23:40 +00007047 .ndo_fcoe_get_hbainfo = ixgbe_fcoe_get_hbainfo,
Yi Zou332d4a72009-05-13 13:11:53 +00007048#endif /* IXGBE_FCOE */
Don Skidmore082757a2011-07-21 05:55:00 +00007049 .ndo_set_features = ixgbe_set_features,
7050 .ndo_fix_features = ixgbe_fix_features,
John Fastabend0f4b0ad2012-04-15 06:44:19 +00007051 .ndo_fdb_add = ixgbe_ndo_fdb_add,
7052 .ndo_fdb_del = ixgbe_ndo_fdb_del,
7053 .ndo_fdb_dump = ixgbe_ndo_fdb_dump,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007054};
7055
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007056/**
Jacob Keller8e2813f2012-04-21 06:05:40 +00007057 * ixgbe_wol_supported - Check whether device supports WoL
7058 * @hw: hw specific details
7059 * @device_id: the device ID
7060 * @subdev_id: the subsystem device ID
7061 *
7062 * This function is used by probe and ethtool to determine
7063 * which devices have WoL support
7064 *
7065 **/
7066int ixgbe_wol_supported(struct ixgbe_adapter *adapter, u16 device_id,
7067 u16 subdevice_id)
7068{
7069 struct ixgbe_hw *hw = &adapter->hw;
7070 u16 wol_cap = adapter->eeprom_cap & IXGBE_DEVICE_CAPS_WOL_MASK;
7071 int is_wol_supported = 0;
7072
7073 switch (device_id) {
7074 case IXGBE_DEV_ID_82599_SFP:
7075 /* Only these subdevices could supports WOL */
7076 switch (subdevice_id) {
7077 case IXGBE_SUBDEV_ID_82599_560FLR:
7078 /* only support first port */
7079 if (hw->bus.func != 0)
7080 break;
7081 case IXGBE_SUBDEV_ID_82599_SFP:
Don Skidmoreb6dfd932012-07-11 07:17:42 +00007082 case IXGBE_SUBDEV_ID_82599_RNDC:
Emil Tantilovf8a06c22012-08-16 08:13:07 +00007083 case IXGBE_SUBDEV_ID_82599_ECNA_DP:
Jacob Keller8e2813f2012-04-21 06:05:40 +00007084 is_wol_supported = 1;
7085 break;
7086 }
7087 break;
7088 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
7089 /* All except this subdevice support WOL */
7090 if (subdevice_id != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
7091 is_wol_supported = 1;
7092 break;
7093 case IXGBE_DEV_ID_82599_KX4:
7094 is_wol_supported = 1;
7095 break;
7096 case IXGBE_DEV_ID_X540T:
joshua.a.hay@intel.comdf376f02012-09-21 00:08:21 +00007097 case IXGBE_DEV_ID_X540T1:
Jacob Keller8e2813f2012-04-21 06:05:40 +00007098 /* check eeprom to see if enabled wol */
7099 if ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0_1) ||
7100 ((wol_cap == IXGBE_DEVICE_CAPS_WOL_PORT0) &&
7101 (hw->bus.func == 0))) {
7102 is_wol_supported = 1;
7103 }
7104 break;
7105 }
7106
7107 return is_wol_supported;
7108}
7109
7110/**
Auke Kok9a799d72007-09-15 14:07:45 -07007111 * ixgbe_probe - Device Initialization Routine
7112 * @pdev: PCI device information struct
7113 * @ent: entry in ixgbe_pci_tbl
7114 *
7115 * Returns 0 on success, negative on failure
7116 *
7117 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
7118 * The OS initialization, configuring of the adapter private structure,
7119 * and a hardware reset occur.
7120 **/
7121static int __devinit ixgbe_probe(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007122 const struct pci_device_id *ent)
Auke Kok9a799d72007-09-15 14:07:45 -07007123{
7124 struct net_device *netdev;
7125 struct ixgbe_adapter *adapter = NULL;
7126 struct ixgbe_hw *hw;
7127 const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
Auke Kok9a799d72007-09-15 14:07:45 -07007128 static int cards_found;
7129 int i, err, pci_using_dac;
Don Skidmore289700db2010-12-03 03:32:58 +00007130 u8 part_str[IXGBE_PBANUM_LENGTH];
John Fastabendc85a2612010-02-25 23:15:21 +00007131 unsigned int indices = num_possible_cpus();
John Fastabend3f4a6f02012-06-05 05:58:52 +00007132 unsigned int dcb_max = 0;
Yi Zoueacd73f2009-05-13 13:11:06 +00007133#ifdef IXGBE_FCOE
7134 u16 device_caps;
7135#endif
Don Skidmore289700db2010-12-03 03:32:58 +00007136 u32 eec;
Auke Kok9a799d72007-09-15 14:07:45 -07007137
Andy Gospodarekbded64a2010-07-21 06:40:31 +00007138 /* Catch broken hardware that put the wrong VF device ID in
7139 * the PCIe SR-IOV capability.
7140 */
7141 if (pdev->is_virtfn) {
7142 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
7143 pci_name(pdev), pdev->vendor, pdev->device);
7144 return -EINVAL;
7145 }
7146
gouji-new9ce77662009-05-06 10:44:45 +00007147 err = pci_enable_device_mem(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007148 if (err)
7149 return err;
7150
Nick Nunley1b507732010-04-27 13:10:27 +00007151 if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
7152 !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
Auke Kok9a799d72007-09-15 14:07:45 -07007153 pci_using_dac = 1;
7154 } else {
Nick Nunley1b507732010-04-27 13:10:27 +00007155 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007156 if (err) {
Nick Nunley1b507732010-04-27 13:10:27 +00007157 err = dma_set_coherent_mask(&pdev->dev,
7158 DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007159 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007160 dev_err(&pdev->dev,
7161 "No usable DMA configuration, aborting\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007162 goto err_dma;
7163 }
7164 }
7165 pci_using_dac = 0;
7166 }
7167
gouji-new9ce77662009-05-06 10:44:45 +00007168 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007169 IORESOURCE_MEM), ixgbe_driver_name);
Auke Kok9a799d72007-09-15 14:07:45 -07007170 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007171 dev_err(&pdev->dev,
7172 "pci_request_selected_regions failed 0x%x\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07007173 goto err_pci_reg;
7174 }
7175
Frans Pop19d5afd2009-10-02 10:04:12 -07007176 pci_enable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007177
Auke Kok9a799d72007-09-15 14:07:45 -07007178 pci_set_master(pdev);
Wendy Xiongfb3b27b2008-04-23 11:09:24 -07007179 pci_save_state(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007180
John Fastabende901acd2011-04-26 07:26:08 +00007181#ifdef CONFIG_IXGBE_DCB
John Fastabend3f4a6f02012-06-05 05:58:52 +00007182 if (ii->mac == ixgbe_mac_82598EB)
7183 dcb_max = min_t(unsigned int, indices * MAX_TRAFFIC_CLASS,
7184 IXGBE_MAX_RSS_INDICES);
7185 else
7186 dcb_max = min_t(unsigned int, indices * MAX_TRAFFIC_CLASS,
7187 IXGBE_MAX_FDIR_INDICES);
John Fastabende901acd2011-04-26 07:26:08 +00007188#endif
7189
John Fastabendc85a2612010-02-25 23:15:21 +00007190 if (ii->mac == ixgbe_mac_82598EB)
7191 indices = min_t(unsigned int, indices, IXGBE_MAX_RSS_INDICES);
7192 else
7193 indices = min_t(unsigned int, indices, IXGBE_MAX_FDIR_INDICES);
7194
John Fastabende901acd2011-04-26 07:26:08 +00007195#ifdef IXGBE_FCOE
John Fastabendc85a2612010-02-25 23:15:21 +00007196 indices += min_t(unsigned int, num_possible_cpus(),
7197 IXGBE_MAX_FCOE_INDICES);
7198#endif
John Fastabend3f4a6f02012-06-05 05:58:52 +00007199 indices = max_t(unsigned int, dcb_max, indices);
John Fastabendc85a2612010-02-25 23:15:21 +00007200 netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
Auke Kok9a799d72007-09-15 14:07:45 -07007201 if (!netdev) {
7202 err = -ENOMEM;
7203 goto err_alloc_etherdev;
7204 }
7205
Auke Kok9a799d72007-09-15 14:07:45 -07007206 SET_NETDEV_DEV(netdev, &pdev->dev);
7207
Auke Kok9a799d72007-09-15 14:07:45 -07007208 adapter = netdev_priv(netdev);
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007209 pci_set_drvdata(pdev, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007210
7211 adapter->netdev = netdev;
7212 adapter->pdev = pdev;
7213 hw = &adapter->hw;
7214 hw->back = adapter;
stephen hemmingerb3f4d592012-03-13 06:04:20 +00007215 adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
Auke Kok9a799d72007-09-15 14:07:45 -07007216
Jeff Kirsher05857982008-09-11 19:57:00 -07007217 hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
Joe Perchese8e9f692010-09-07 21:34:53 +00007218 pci_resource_len(pdev, 0));
Auke Kok9a799d72007-09-15 14:07:45 -07007219 if (!hw->hw_addr) {
7220 err = -EIO;
7221 goto err_ioremap;
7222 }
7223
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007224 netdev->netdev_ops = &ixgbe_netdev_ops;
Auke Kok9a799d72007-09-15 14:07:45 -07007225 ixgbe_set_ethtool_ops(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007226 netdev->watchdog_timeo = 5 * HZ;
Don Skidmore9fe93af2010-12-03 09:33:54 +00007227 strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
Auke Kok9a799d72007-09-15 14:07:45 -07007228
Auke Kok9a799d72007-09-15 14:07:45 -07007229 adapter->bd_number = cards_found;
7230
Auke Kok9a799d72007-09-15 14:07:45 -07007231 /* Setup hw api */
7232 memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007233 hw->mac.type = ii->mac;
Auke Kok9a799d72007-09-15 14:07:45 -07007234
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007235 /* EEPROM */
7236 memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
7237 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
7238 /* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
7239 if (!(eec & (1 << 8)))
7240 hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;
7241
7242 /* PHY */
7243 memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
Donald Skidmorec4900be2008-11-20 21:11:42 -08007244 hw->phy.sfp_type = ixgbe_sfp_type_unknown;
Ben Hutchings6b73e102009-04-29 08:08:58 +00007245 /* ixgbe_identify_phy_generic will set prtad and mmds properly */
7246 hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
7247 hw->phy.mdio.mmds = 0;
7248 hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
7249 hw->phy.mdio.dev = netdev;
7250 hw->phy.mdio.mdio_read = ixgbe_mdio_read;
7251 hw->phy.mdio.mdio_write = ixgbe_mdio_write;
Donald Skidmorec4900be2008-11-20 21:11:42 -08007252
Don Skidmore8ca783a2009-05-26 20:40:47 -07007253 ii->get_invariants(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07007254
7255 /* setup the private structure */
7256 err = ixgbe_sw_init(adapter);
7257 if (err)
7258 goto err_sw_init;
7259
Don Skidmoree86bff02010-02-11 04:14:08 +00007260 /* Make it possible the adapter to be woken up via WOL */
Don Skidmoreb93a2222010-11-16 19:27:17 -08007261 switch (adapter->hw.mac.type) {
7262 case ixgbe_mac_82599EB:
7263 case ixgbe_mac_X540:
Don Skidmoree86bff02010-02-11 04:14:08 +00007264 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Don Skidmoreb93a2222010-11-16 19:27:17 -08007265 break;
7266 default:
7267 break;
7268 }
Don Skidmoree86bff02010-02-11 04:14:08 +00007269
Don Skidmorebf069c92009-05-07 10:39:54 +00007270 /*
7271 * If there is a fan on this device and it has failed log the
7272 * failure.
7273 */
7274 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
7275 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
7276 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00007277 e_crit(probe, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00007278 }
7279
Peter P Waskiewicz Jr8ef78ad2012-02-01 09:19:21 +00007280 if (allow_unsupported_sfp)
7281 hw->allow_unsupported_sfp = allow_unsupported_sfp;
7282
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007283 /* reset_hw fills in the perm_addr as well */
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007284 hw->phy.reset_if_overtemp = true;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007285 err = hw->mac.ops.reset_hw(hw);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007286 hw->phy.reset_if_overtemp = false;
Don Skidmore8ca783a2009-05-26 20:40:47 -07007287 if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
7288 hw->mac.type == ixgbe_mac_82598EB) {
Don Skidmore8ca783a2009-05-26 20:40:47 -07007289 err = 0;
7290 } else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Alexander Duyck70864002011-04-27 09:13:56 +00007291 e_dev_err("failed to load because an unsupported SFP+ "
Emil Tantilov849c4542010-06-03 16:53:41 +00007292 "module type was detected.\n");
7293 e_dev_err("Reload the driver after installing a supported "
7294 "module.\n");
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007295 goto err_sw_init;
7296 } else if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007297 e_dev_err("HW Init failed: %d\n", err);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007298 goto err_sw_init;
7299 }
7300
Alexander Duyck99d74482012-05-09 08:09:25 +00007301#ifdef CONFIG_PCI_IOV
7302 ixgbe_enable_sriov(adapter, ii);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007303
Alexander Duyck99d74482012-05-09 08:09:25 +00007304#endif
Emil Tantilov396e7992010-07-01 20:05:12 +00007305 netdev->features = NETIF_F_SG |
Joe Perchese8e9f692010-09-07 21:34:53 +00007306 NETIF_F_IP_CSUM |
Don Skidmore082757a2011-07-21 05:55:00 +00007307 NETIF_F_IPV6_CSUM |
Joe Perchese8e9f692010-09-07 21:34:53 +00007308 NETIF_F_HW_VLAN_TX |
7309 NETIF_F_HW_VLAN_RX |
Don Skidmore082757a2011-07-21 05:55:00 +00007310 NETIF_F_HW_VLAN_FILTER |
7311 NETIF_F_TSO |
7312 NETIF_F_TSO6 |
Don Skidmore082757a2011-07-21 05:55:00 +00007313 NETIF_F_RXHASH |
7314 NETIF_F_RXCSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07007315
Don Skidmore082757a2011-07-21 05:55:00 +00007316 netdev->hw_features = netdev->features;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007317
Don Skidmore58be7662011-04-12 09:42:11 +00007318 switch (adapter->hw.mac.type) {
7319 case ixgbe_mac_82599EB:
7320 case ixgbe_mac_X540:
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00007321 netdev->features |= NETIF_F_SCTP_CSUM;
Don Skidmore082757a2011-07-21 05:55:00 +00007322 netdev->hw_features |= NETIF_F_SCTP_CSUM |
7323 NETIF_F_NTUPLE;
Don Skidmore58be7662011-04-12 09:42:11 +00007324 break;
7325 default:
7326 break;
7327 }
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00007328
Ben Greear3f2d1c02012-03-08 08:28:41 +00007329 netdev->hw_features |= NETIF_F_RXALL;
7330
Jeff Kirsherad31c402008-06-05 04:05:30 -07007331 netdev->vlan_features |= NETIF_F_TSO;
7332 netdev->vlan_features |= NETIF_F_TSO6;
Jesse Brandeburg22f32b7a52008-08-26 04:27:18 -07007333 netdev->vlan_features |= NETIF_F_IP_CSUM;
Alexander Duyckcd1da502009-08-25 04:47:50 +00007334 netdev->vlan_features |= NETIF_F_IPV6_CSUM;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007335 netdev->vlan_features |= NETIF_F_SG;
7336
Jiri Pirko01789342011-08-16 06:29:00 +00007337 netdev->priv_flags |= IFF_UNICAST_FLT;
Ben Greearf43f3132012-03-06 09:42:04 +00007338 netdev->priv_flags |= IFF_SUPP_NOFCS;
Jiri Pirko01789342011-08-16 06:29:00 +00007339
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08007340#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08007341 netdev->dcbnl_ops = &dcbnl_ops;
7342#endif
7343
Yi Zoueacd73f2009-05-13 13:11:06 +00007344#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00007345 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
Yi Zoueacd73f2009-05-13 13:11:06 +00007346 if (hw->mac.ops.get_device_caps) {
7347 hw->mac.ops.get_device_caps(hw, &device_caps);
Yi Zou0d551582009-07-22 14:07:12 +00007348 if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
7349 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
Yi Zoueacd73f2009-05-13 13:11:06 +00007350 }
Alexander Duyck7c8ae652012-05-05 05:32:47 +00007351
7352 adapter->ring_feature[RING_F_FCOE].limit = IXGBE_FCRETA_SIZE;
7353
Alexander Duycka58915c2012-05-25 06:38:18 +00007354 netdev->features |= NETIF_F_FSO |
7355 NETIF_F_FCOE_CRC;
7356
Alexander Duyck7c8ae652012-05-05 05:32:47 +00007357 netdev->vlan_features |= NETIF_F_FSO |
7358 NETIF_F_FCOE_CRC |
7359 NETIF_F_FCOE_MTU;
Yi Zou5e09d7f2010-07-19 13:59:52 +00007360 }
Yi Zoueacd73f2009-05-13 13:11:06 +00007361#endif /* IXGBE_FCOE */
Yi Zou7b872a52010-09-22 17:57:58 +00007362 if (pci_using_dac) {
Auke Kok9a799d72007-09-15 14:07:45 -07007363 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00007364 netdev->vlan_features |= NETIF_F_HIGHDMA;
7365 }
Auke Kok9a799d72007-09-15 14:07:45 -07007366
Don Skidmore082757a2011-07-21 05:55:00 +00007367 if (adapter->flags2 & IXGBE_FLAG2_RSC_CAPABLE)
7368 netdev->hw_features |= NETIF_F_LRO;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00007369 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Alexander Duyckf8212f92009-04-27 22:42:37 +00007370 netdev->features |= NETIF_F_LRO;
7371
Auke Kok9a799d72007-09-15 14:07:45 -07007372 /* make sure the EEPROM is good */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007373 if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007374 e_dev_err("The EEPROM Checksum Is Not Valid\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007375 err = -EIO;
Alexander Duyck35937c02012-02-08 07:51:37 +00007376 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07007377 }
7378
7379 memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
7380 memcpy(netdev->perm_addr, hw->mac.perm_addr, netdev->addr_len);
7381
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007382 if (ixgbe_validate_mac_addr(netdev->perm_addr)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007383 e_dev_err("invalid MAC address\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007384 err = -EIO;
Alexander Duyck35937c02012-02-08 07:51:37 +00007385 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07007386 }
7387
Alexander Duyck70864002011-04-27 09:13:56 +00007388 setup_timer(&adapter->service_timer, &ixgbe_service_timer,
Alexander Duyck581330b2012-02-08 07:51:47 +00007389 (unsigned long) adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007390
Alexander Duyck70864002011-04-27 09:13:56 +00007391 INIT_WORK(&adapter->service_task, ixgbe_service_task);
7392 clear_bit(__IXGBE_SERVICE_SCHED, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07007393
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007394 err = ixgbe_init_interrupt_scheme(adapter);
7395 if (err)
7396 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07007397
Jacob Keller8e2813f2012-04-21 06:05:40 +00007398 /* WOL not supported for all devices */
Emil Tantilovc23f5b62011-08-16 07:34:18 +00007399 adapter->wol = 0;
Jacob Keller8e2813f2012-04-21 06:05:40 +00007400 hw->eeprom.ops.read(hw, 0x2c, &adapter->eeprom_cap);
7401 if (ixgbe_wol_supported(adapter, pdev->device, pdev->subsystem_device))
Andy Gospodarek9417c462011-07-16 07:31:33 +00007402 adapter->wol = IXGBE_WUFC_MAG;
Emil Tantilovc23f5b62011-08-16 07:34:18 +00007403
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007404 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
7405
Emil Tantilov15e52092011-09-29 05:01:29 +00007406 /* save off EEPROM version number */
7407 hw->eeprom.ops.read(hw, 0x2e, &adapter->eeprom_verh);
7408 hw->eeprom.ops.read(hw, 0x2d, &adapter->eeprom_verl);
7409
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007410 /* pick up the PCI bus settings for reporting later */
7411 hw->mac.ops.get_bus_info(hw);
7412
Auke Kok9a799d72007-09-15 14:07:45 -07007413 /* print bus type/speed/width info */
Emil Tantilov849c4542010-06-03 16:53:41 +00007414 e_dev_info("(PCI Express:%s:%s) %pM\n",
Don Skidmore67163442011-04-26 08:00:00 +00007415 (hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0GT/s" :
7416 hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5GT/s" :
Joe Perchese8e9f692010-09-07 21:34:53 +00007417 "Unknown"),
7418 (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
7419 hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
7420 hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
7421 "Unknown"),
7422 netdev->dev_addr);
Don Skidmore289700db2010-12-03 03:32:58 +00007423
7424 err = ixgbe_read_pba_string_generic(hw, part_str, IXGBE_PBANUM_LENGTH);
7425 if (err)
Don Skidmore9fe93af2010-12-03 09:33:54 +00007426 strncpy(part_str, "Unknown", IXGBE_PBANUM_LENGTH);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007427 if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
Don Skidmore289700db2010-12-03 03:32:58 +00007428 e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
Emil Tantilov849c4542010-06-03 16:53:41 +00007429 hw->mac.type, hw->phy.type, hw->phy.sfp_type,
Don Skidmore289700db2010-12-03 03:32:58 +00007430 part_str);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007431 else
Don Skidmore289700db2010-12-03 03:32:58 +00007432 e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
7433 hw->mac.type, hw->phy.type, part_str);
Auke Kok9a799d72007-09-15 14:07:45 -07007434
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007435 if (hw->bus.width <= ixgbe_bus_width_pcie_x4) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007436 e_dev_warn("PCI-Express bandwidth available for this card is "
7437 "not sufficient for optimal performance.\n");
7438 e_dev_warn("For optimal performance a x8 PCI-Express slot "
7439 "is required.\n");
Auke Kok0c254d82008-02-11 09:25:56 -08007440 }
7441
Auke Kok9a799d72007-09-15 14:07:45 -07007442 /* reset the hardware with the new settings */
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007443 err = hw->mac.ops.start_hw(hw);
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007444 if (err == IXGBE_ERR_EEPROM_VERSION) {
7445 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00007446 e_dev_warn("This device is a pre-production adapter/LOM. "
7447 "Please be aware there may be issues associated "
7448 "with your hardware. If you are experiencing "
7449 "problems please contact your Intel or hardware "
7450 "representative who provided you with this "
7451 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007452 }
Auke Kok9a799d72007-09-15 14:07:45 -07007453 strcpy(netdev->name, "eth%d");
7454 err = register_netdev(netdev);
7455 if (err)
7456 goto err_register;
7457
Emil Tantilovec74a472012-09-20 03:33:56 +00007458 /* power down the optics for 82599 SFP+ fiber */
7459 if (hw->mac.ops.disable_tx_laser)
Emil Tantilov93d3ce82011-10-19 07:59:55 +00007460 hw->mac.ops.disable_tx_laser(hw);
7461
Jesse Brandeburg54386462009-04-17 20:44:27 +00007462 /* carrier off reporting is important to ethtool even BEFORE open */
7463 netif_carrier_off(netdev);
7464
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007465#ifdef CONFIG_IXGBE_DCA
Denis V. Lunev652f0932008-03-27 14:39:17 +03007466 if (dca_add_requester(&pdev->dev) == 0) {
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007467 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007468 ixgbe_setup_dca(adapter);
7469 }
7470#endif
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007471 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007472 e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007473 for (i = 0; i < adapter->num_vfs; i++)
7474 ixgbe_vf_configuration(pdev, (i | 0x10000000));
7475 }
7476
Jacob Keller2466dd92011-09-08 03:50:54 +00007477 /* firmware requires driver version to be 0xFFFFFFFF
7478 * since os does not support feature
7479 */
Emil Tantilov9612de92011-05-07 07:40:20 +00007480 if (hw->mac.ops.set_fw_drv_ver)
Jacob Keller2466dd92011-09-08 03:50:54 +00007481 hw->mac.ops.set_fw_drv_ver(hw, 0xFF, 0xFF, 0xFF,
7482 0xFF);
Emil Tantilov9612de92011-05-07 07:40:20 +00007483
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007484 /* add san mac addr to netdev */
7485 ixgbe_add_sanmac_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007486
Neerav Parikhea818752012-01-04 20:23:40 +00007487 e_dev_info("%s\n", ixgbe_default_device_descr);
Auke Kok9a799d72007-09-15 14:07:45 -07007488 cards_found++;
Don Skidmore3ca8bc62012-04-12 00:33:31 +00007489
Don Skidmore12109822012-05-04 06:07:08 +00007490#ifdef CONFIG_IXGBE_HWMON
Don Skidmore3ca8bc62012-04-12 00:33:31 +00007491 if (ixgbe_sysfs_init(adapter))
7492 e_err(probe, "failed to allocate sysfs resources\n");
Don Skidmore12109822012-05-04 06:07:08 +00007493#endif /* CONFIG_IXGBE_HWMON */
Don Skidmore3ca8bc62012-04-12 00:33:31 +00007494
Catherine Sullivan00949162012-08-10 01:59:10 +00007495#ifdef CONFIG_DEBUG_FS
7496 ixgbe_dbg_adapter_init(adapter);
7497#endif /* CONFIG_DEBUG_FS */
7498
Auke Kok9a799d72007-09-15 14:07:45 -07007499 return 0;
7500
7501err_register:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007502 ixgbe_release_hw_control(adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +00007503 ixgbe_clear_interrupt_scheme(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007504err_sw_init:
Alexander Duyck99d74482012-05-09 08:09:25 +00007505 ixgbe_disable_sriov(adapter);
Alexander Duyck70864002011-04-27 09:13:56 +00007506 adapter->flags2 &= ~IXGBE_FLAG2_SEARCH_FOR_SFP;
Auke Kok9a799d72007-09-15 14:07:45 -07007507 iounmap(hw->hw_addr);
7508err_ioremap:
7509 free_netdev(netdev);
7510err_alloc_etherdev:
Joe Perchese8e9f692010-09-07 21:34:53 +00007511 pci_release_selected_regions(pdev,
7512 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007513err_pci_reg:
7514err_dma:
7515 pci_disable_device(pdev);
7516 return err;
7517}
7518
7519/**
7520 * ixgbe_remove - Device Removal Routine
7521 * @pdev: PCI device information struct
7522 *
7523 * ixgbe_remove is called by the PCI subsystem to alert the driver
7524 * that it should release a PCI device. The could be caused by a
7525 * Hot-Plug event, or because the driver is going to be removed from
7526 * memory.
7527 **/
7528static void __devexit ixgbe_remove(struct pci_dev *pdev)
7529{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007530 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7531 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007532
Catherine Sullivan00949162012-08-10 01:59:10 +00007533#ifdef CONFIG_DEBUG_FS
7534 ixgbe_dbg_adapter_exit(adapter);
7535#endif /*CONFIG_DEBUG_FS */
7536
Auke Kok9a799d72007-09-15 14:07:45 -07007537 set_bit(__IXGBE_DOWN, &adapter->state);
Alexander Duyck70864002011-04-27 09:13:56 +00007538 cancel_work_sync(&adapter->service_task);
Auke Kok9a799d72007-09-15 14:07:45 -07007539
Jacob Keller3a6a4ed2012-05-01 05:24:58 +00007540
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007541#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007542 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
7543 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
7544 dca_remove_requester(&pdev->dev);
7545 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
7546 }
7547
7548#endif
Don Skidmore12109822012-05-04 06:07:08 +00007549#ifdef CONFIG_IXGBE_HWMON
Don Skidmore3ca8bc62012-04-12 00:33:31 +00007550 ixgbe_sysfs_exit(adapter);
Don Skidmore12109822012-05-04 06:07:08 +00007551#endif /* CONFIG_IXGBE_HWMON */
Don Skidmore3ca8bc62012-04-12 00:33:31 +00007552
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007553 /* remove the added san mac */
7554 ixgbe_del_sanmac_netdev(netdev);
7555
Donald Skidmorec4900be2008-11-20 21:11:42 -08007556 if (netdev->reg_state == NETREG_REGISTERED)
7557 unregister_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007558
Alexander Duyck92971272012-05-23 02:58:40 +00007559 ixgbe_disable_sriov(adapter);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007560
Alexander Duyck7a921c92009-05-06 10:43:28 +00007561 ixgbe_clear_interrupt_scheme(adapter);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007562
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007563 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007564
Alexander Duyck2b1588c2012-03-17 02:39:16 +00007565#ifdef CONFIG_DCB
7566 kfree(adapter->ixgbe_ieee_pfc);
7567 kfree(adapter->ixgbe_ieee_ets);
7568
7569#endif
Auke Kok9a799d72007-09-15 14:07:45 -07007570 iounmap(adapter->hw.hw_addr);
gouji-new9ce77662009-05-06 10:44:45 +00007571 pci_release_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007572 IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007573
Emil Tantilov849c4542010-06-03 16:53:41 +00007574 e_dev_info("complete\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007575
Auke Kok9a799d72007-09-15 14:07:45 -07007576 free_netdev(netdev);
7577
Frans Pop19d5afd2009-10-02 10:04:12 -07007578 pci_disable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007579
Auke Kok9a799d72007-09-15 14:07:45 -07007580 pci_disable_device(pdev);
7581}
7582
7583/**
7584 * ixgbe_io_error_detected - called when PCI error is detected
7585 * @pdev: Pointer to PCI device
7586 * @state: The current pci connection state
7587 *
7588 * This function is called after a PCI bus error affecting
7589 * this device has been detected.
7590 */
7591static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007592 pci_channel_state_t state)
Auke Kok9a799d72007-09-15 14:07:45 -07007593{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007594 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7595 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007596
Greg Rose83c61fa2011-09-07 05:59:35 +00007597#ifdef CONFIG_PCI_IOV
7598 struct pci_dev *bdev, *vfdev;
7599 u32 dw0, dw1, dw2, dw3;
7600 int vf, pos;
7601 u16 req_id, pf_func;
7602
7603 if (adapter->hw.mac.type == ixgbe_mac_82598EB ||
7604 adapter->num_vfs == 0)
7605 goto skip_bad_vf_detection;
7606
7607 bdev = pdev->bus->self;
Yijing Wang62f87c02012-07-24 17:20:03 +08007608 while (bdev && (pci_pcie_type(bdev) != PCI_EXP_TYPE_ROOT_PORT))
Greg Rose83c61fa2011-09-07 05:59:35 +00007609 bdev = bdev->bus->self;
7610
7611 if (!bdev)
7612 goto skip_bad_vf_detection;
7613
7614 pos = pci_find_ext_capability(bdev, PCI_EXT_CAP_ID_ERR);
7615 if (!pos)
7616 goto skip_bad_vf_detection;
7617
7618 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG, &dw0);
7619 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 4, &dw1);
7620 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 8, &dw2);
7621 pci_read_config_dword(bdev, pos + PCI_ERR_HEADER_LOG + 12, &dw3);
7622
7623 req_id = dw1 >> 16;
7624 /* On the 82599 if bit 7 of the requestor ID is set then it's a VF */
7625 if (!(req_id & 0x0080))
7626 goto skip_bad_vf_detection;
7627
7628 pf_func = req_id & 0x01;
7629 if ((pf_func & 1) == (pdev->devfn & 1)) {
7630 unsigned int device_id;
7631
7632 vf = (req_id & 0x7F) >> 1;
7633 e_dev_err("VF %d has caused a PCIe error\n", vf);
7634 e_dev_err("TLP: dw0: %8.8x\tdw1: %8.8x\tdw2: "
7635 "%8.8x\tdw3: %8.8x\n",
7636 dw0, dw1, dw2, dw3);
7637 switch (adapter->hw.mac.type) {
7638 case ixgbe_mac_82599EB:
7639 device_id = IXGBE_82599_VF_DEVICE_ID;
7640 break;
7641 case ixgbe_mac_X540:
7642 device_id = IXGBE_X540_VF_DEVICE_ID;
7643 break;
7644 default:
7645 device_id = 0;
7646 break;
7647 }
7648
7649 /* Find the pci device of the offending VF */
Jon Mason36e90312012-07-19 21:02:09 +00007650 vfdev = pci_get_device(PCI_VENDOR_ID_INTEL, device_id, NULL);
Greg Rose83c61fa2011-09-07 05:59:35 +00007651 while (vfdev) {
7652 if (vfdev->devfn == (req_id & 0xFF))
7653 break;
Jon Mason36e90312012-07-19 21:02:09 +00007654 vfdev = pci_get_device(PCI_VENDOR_ID_INTEL,
Greg Rose83c61fa2011-09-07 05:59:35 +00007655 device_id, vfdev);
7656 }
7657 /*
7658 * There's a slim chance the VF could have been hot plugged,
7659 * so if it is no longer present we don't need to issue the
7660 * VFLR. Just clean up the AER in that case.
7661 */
7662 if (vfdev) {
7663 e_dev_err("Issuing VFLR to VF %d\n", vf);
7664 pci_write_config_dword(vfdev, 0xA8, 0x00008000);
7665 }
7666
7667 pci_cleanup_aer_uncorrect_error_status(pdev);
7668 }
7669
7670 /*
7671 * Even though the error may have occurred on the other port
7672 * we still need to increment the vf error reference count for
7673 * both ports because the I/O resume function will be called
7674 * for both of them.
7675 */
7676 adapter->vferr_refcount++;
7677
7678 return PCI_ERS_RESULT_RECOVERED;
7679
7680skip_bad_vf_detection:
7681#endif /* CONFIG_PCI_IOV */
Auke Kok9a799d72007-09-15 14:07:45 -07007682 netif_device_detach(netdev);
7683
Breno Leitao3044b8d2009-05-06 10:44:26 +00007684 if (state == pci_channel_io_perm_failure)
7685 return PCI_ERS_RESULT_DISCONNECT;
7686
Auke Kok9a799d72007-09-15 14:07:45 -07007687 if (netif_running(netdev))
7688 ixgbe_down(adapter);
7689 pci_disable_device(pdev);
7690
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007691 /* Request a slot reset. */
Auke Kok9a799d72007-09-15 14:07:45 -07007692 return PCI_ERS_RESULT_NEED_RESET;
7693}
7694
7695/**
7696 * ixgbe_io_slot_reset - called after the pci bus has been reset.
7697 * @pdev: Pointer to PCI device
7698 *
7699 * Restart the card from scratch, as if from a cold-boot.
7700 */
7701static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
7702{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007703 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007704 pci_ers_result_t result;
7705 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07007706
gouji-new9ce77662009-05-06 10:44:45 +00007707 if (pci_enable_device_mem(pdev)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007708 e_err(probe, "Cannot re-enable PCI device after reset.\n");
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007709 result = PCI_ERS_RESULT_DISCONNECT;
7710 } else {
7711 pci_set_master(pdev);
7712 pci_restore_state(pdev);
Breno Leitaoc0e1f682009-11-10 08:37:47 +00007713 pci_save_state(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007714
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07007715 pci_wake_from_d3(pdev, false);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007716
7717 ixgbe_reset(adapter);
PJ Waskiewicz88512532009-03-13 22:15:10 +00007718 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007719 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9a799d72007-09-15 14:07:45 -07007720 }
Auke Kok9a799d72007-09-15 14:07:45 -07007721
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007722 err = pci_cleanup_aer_uncorrect_error_status(pdev);
7723 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007724 e_dev_err("pci_cleanup_aer_uncorrect_error_status "
7725 "failed 0x%0x\n", err);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007726 /* non-fatal, continue */
7727 }
Auke Kok9a799d72007-09-15 14:07:45 -07007728
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007729 return result;
Auke Kok9a799d72007-09-15 14:07:45 -07007730}
7731
7732/**
7733 * ixgbe_io_resume - called when traffic can start flowing again.
7734 * @pdev: Pointer to PCI device
7735 *
7736 * This callback is called when the error recovery driver tells us that
7737 * its OK to resume normal operation.
7738 */
7739static void ixgbe_io_resume(struct pci_dev *pdev)
7740{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007741 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7742 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007743
Greg Rose83c61fa2011-09-07 05:59:35 +00007744#ifdef CONFIG_PCI_IOV
7745 if (adapter->vferr_refcount) {
7746 e_info(drv, "Resuming after VF err\n");
7747 adapter->vferr_refcount--;
7748 return;
7749 }
7750
7751#endif
Alexander Duyckc7ccde02011-07-21 00:40:40 +00007752 if (netif_running(netdev))
7753 ixgbe_up(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007754
7755 netif_device_attach(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007756}
7757
Stephen Hemminger3646f0e2012-09-07 09:33:15 -07007758static const struct pci_error_handlers ixgbe_err_handler = {
Auke Kok9a799d72007-09-15 14:07:45 -07007759 .error_detected = ixgbe_io_error_detected,
7760 .slot_reset = ixgbe_io_slot_reset,
7761 .resume = ixgbe_io_resume,
7762};
7763
7764static struct pci_driver ixgbe_driver = {
7765 .name = ixgbe_driver_name,
7766 .id_table = ixgbe_pci_tbl,
7767 .probe = ixgbe_probe,
7768 .remove = __devexit_p(ixgbe_remove),
7769#ifdef CONFIG_PM
7770 .suspend = ixgbe_suspend,
7771 .resume = ixgbe_resume,
7772#endif
7773 .shutdown = ixgbe_shutdown,
7774 .err_handler = &ixgbe_err_handler
7775};
7776
7777/**
7778 * ixgbe_init_module - Driver Registration Routine
7779 *
7780 * ixgbe_init_module is the first routine called when the driver is
7781 * loaded. All it does is register with the PCI subsystem.
7782 **/
7783static int __init ixgbe_init_module(void)
7784{
7785 int ret;
Joe Perchesc7689572010-09-07 21:35:17 +00007786 pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
Emil Tantilov849c4542010-06-03 16:53:41 +00007787 pr_info("%s\n", ixgbe_copyright);
Auke Kok9a799d72007-09-15 14:07:45 -07007788
Catherine Sullivan00949162012-08-10 01:59:10 +00007789#ifdef CONFIG_DEBUG_FS
7790 ixgbe_dbg_init();
7791#endif /* CONFIG_DEBUG_FS */
7792
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007793#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007794 dca_register_notify(&dca_notifier);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007795#endif
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007796
Auke Kok9a799d72007-09-15 14:07:45 -07007797 ret = pci_register_driver(&ixgbe_driver);
7798 return ret;
7799}
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007800
Auke Kok9a799d72007-09-15 14:07:45 -07007801module_init(ixgbe_init_module);
7802
7803/**
7804 * ixgbe_exit_module - Driver Exit Cleanup Routine
7805 *
7806 * ixgbe_exit_module is called just before the driver is removed
7807 * from memory.
7808 **/
7809static void __exit ixgbe_exit_module(void)
7810{
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007811#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007812 dca_unregister_notify(&dca_notifier);
7813#endif
Auke Kok9a799d72007-09-15 14:07:45 -07007814 pci_unregister_driver(&ixgbe_driver);
Catherine Sullivan00949162012-08-10 01:59:10 +00007815
7816#ifdef CONFIG_DEBUG_FS
7817 ixgbe_dbg_exit();
7818#endif /* CONFIG_DEBUG_FS */
7819
Eric Dumazet1a515022010-11-16 19:26:42 -08007820 rcu_barrier(); /* Wait for completion of call_rcu()'s */
Auke Kok9a799d72007-09-15 14:07:45 -07007821}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007822
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007823#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007824static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +00007825 void *p)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007826{
7827 int ret_val;
7828
7829 ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
Joe Perchese8e9f692010-09-07 21:34:53 +00007830 __ixgbe_notify_dca);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007831
7832 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
7833}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007834
Alexander Duyckb4533682009-03-31 21:32:42 +00007835#endif /* CONFIG_IXGBE_DCA */
Emil Tantilov849c4542010-06-03 16:53:41 +00007836
Auke Kok9a799d72007-09-15 14:07:45 -07007837module_exit(ixgbe_exit_module);
7838
7839/* ixgbe_main.c */