blob: a8ae641d0bd1e2506aafb3631e94dce306f7aaac [file] [log] [blame]
Brice Goglin0da34b62006-05-23 06:10:15 -04001/*************************************************************************
2 * myri10ge.c: Myricom Myri-10G Ethernet driver.
3 *
Brice Gogline3fd5532009-01-17 08:27:19 +00004 * Copyright (C) 2005 - 2009 Myricom, Inc.
Brice Goglin0da34b62006-05-23 06:10:15 -04005 * All rights reserved.
6 *
7 * Redistribution and use in source and binary forms, with or without
8 * modification, are permitted provided that the following conditions
9 * are met:
10 * 1. Redistributions of source code must retain the above copyright
11 * notice, this list of conditions and the following disclaimer.
12 * 2. Redistributions in binary form must reproduce the above copyright
13 * notice, this list of conditions and the following disclaimer in the
14 * documentation and/or other materials provided with the distribution.
15 * 3. Neither the name of Myricom, Inc. nor the names of its contributors
16 * may be used to endorse or promote products derived from this software
17 * without specific prior written permission.
18 *
Brice Goglin4a2e6122007-02-27 17:18:40 +010019 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
20 * AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
Brice Goglin0da34b62006-05-23 06:10:15 -040021 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
Brice Goglin4a2e6122007-02-27 17:18:40 +010022 * ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT OWNER OR CONTRIBUTORS BE
23 * LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 * POSSIBILITY OF SUCH DAMAGE.
Brice Goglin0da34b62006-05-23 06:10:15 -040030 *
31 *
32 * If the eeprom on your board is not recent enough, you will need to get a
33 * newer firmware image at:
34 * http://www.myri.com/scs/download-Myri10GE.html
35 *
36 * Contact Information:
37 * <help@myri.com>
38 * Myricom, Inc., 325N Santa Anita Avenue, Arcadia, CA 91006
39 *************************************************************************/
40
Joe Perches78ca90e2010-02-22 16:56:58 +000041#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
42
Brice Goglin0da34b62006-05-23 06:10:15 -040043#include <linux/tcp.h>
44#include <linux/netdevice.h>
45#include <linux/skbuff.h>
46#include <linux/string.h>
47#include <linux/module.h>
48#include <linux/pci.h>
Brice Goglinb10c0662006-06-08 10:25:00 -040049#include <linux/dma-mapping.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040050#include <linux/etherdevice.h>
51#include <linux/if_ether.h>
52#include <linux/if_vlan.h>
Andrew Gallatin1e6e9342007-09-17 11:37:42 -070053#include <linux/inet_lro.h>
Brice Goglin981813d2008-05-09 02:22:16 +020054#include <linux/dca.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040055#include <linux/ip.h>
56#include <linux/inet.h>
57#include <linux/in.h>
58#include <linux/ethtool.h>
59#include <linux/firmware.h>
60#include <linux/delay.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040061#include <linux/timer.h>
62#include <linux/vmalloc.h>
63#include <linux/crc32.h>
64#include <linux/moduleparam.h>
65#include <linux/io.h>
vignesh babu199126a2007-07-09 11:50:22 -070066#include <linux/log2.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090067#include <linux/slab.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040068#include <linux/prefetch.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040069#include <net/checksum.h>
Andrew Gallatin1e6e9342007-09-17 11:37:42 -070070#include <net/ip.h>
71#include <net/tcp.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040072#include <asm/byteorder.h>
73#include <asm/io.h>
Brice Goglin0da34b62006-05-23 06:10:15 -040074#include <asm/processor.h>
75#ifdef CONFIG_MTRR
76#include <asm/mtrr.h>
77#endif
78
79#include "myri10ge_mcp.h"
80#include "myri10ge_mcp_gen_header.h"
81
Brice Goglin2a3f2792010-02-24 12:11:19 +000082#define MYRI10GE_VERSION_STR "1.5.2-1.459"
Brice Goglin0da34b62006-05-23 06:10:15 -040083
84MODULE_DESCRIPTION("Myricom 10G driver (10GbE)");
85MODULE_AUTHOR("Maintainer: help@myri.com");
86MODULE_VERSION(MYRI10GE_VERSION_STR);
87MODULE_LICENSE("Dual BSD/GPL");
88
89#define MYRI10GE_MAX_ETHER_MTU 9014
90
91#define MYRI10GE_ETH_STOPPED 0
92#define MYRI10GE_ETH_STOPPING 1
93#define MYRI10GE_ETH_STARTING 2
94#define MYRI10GE_ETH_RUNNING 3
95#define MYRI10GE_ETH_OPEN_FAILED 4
96
97#define MYRI10GE_EEPROM_STRINGS_SIZE 256
98#define MYRI10GE_MAX_SEND_DESC_TSO ((65536 / 2048) * 2)
Andrew Gallatin1e6e9342007-09-17 11:37:42 -070099#define MYRI10GE_MAX_LRO_DESCRIPTORS 8
100#define MYRI10GE_LRO_MAX_PKTS 64
Brice Goglin0da34b62006-05-23 06:10:15 -0400101
Al Viro40f6cff2006-11-20 13:48:32 -0500102#define MYRI10GE_NO_CONFIRM_DATA htonl(0xffffffff)
Brice Goglin0da34b62006-05-23 06:10:15 -0400103#define MYRI10GE_NO_RESPONSE_RESULT 0xffffffff
104
Brice Goglindd50f332006-12-11 11:25:09 +0100105#define MYRI10GE_ALLOC_ORDER 0
106#define MYRI10GE_ALLOC_SIZE ((1 << MYRI10GE_ALLOC_ORDER) * PAGE_SIZE)
107#define MYRI10GE_MAX_FRAGS_PER_FRAME (MYRI10GE_MAX_ETHER_MTU/MYRI10GE_ALLOC_SIZE + 1)
108
Brice Goglin236bb5e62008-09-28 15:34:21 +0000109#define MYRI10GE_MAX_SLICES 32
110
Brice Goglin0da34b62006-05-23 06:10:15 -0400111struct myri10ge_rx_buffer_state {
Brice Goglindd50f332006-12-11 11:25:09 +0100112 struct page *page;
113 int page_offset;
FUJITA Tomonoric755b4b2010-04-12 14:32:10 +0000114 DEFINE_DMA_UNMAP_ADDR(bus);
115 DEFINE_DMA_UNMAP_LEN(len);
Brice Goglin0da34b62006-05-23 06:10:15 -0400116};
117
118struct myri10ge_tx_buffer_state {
119 struct sk_buff *skb;
120 int last;
FUJITA Tomonoric755b4b2010-04-12 14:32:10 +0000121 DEFINE_DMA_UNMAP_ADDR(bus);
122 DEFINE_DMA_UNMAP_LEN(len);
Brice Goglin0da34b62006-05-23 06:10:15 -0400123};
124
125struct myri10ge_cmd {
126 u32 data0;
127 u32 data1;
128 u32 data2;
129};
130
131struct myri10ge_rx_buf {
132 struct mcp_kreq_ether_recv __iomem *lanai; /* lanai ptr for recv ring */
Brice Goglin0da34b62006-05-23 06:10:15 -0400133 struct mcp_kreq_ether_recv *shadow; /* host shadow of recv ring */
134 struct myri10ge_rx_buffer_state *info;
Brice Goglindd50f332006-12-11 11:25:09 +0100135 struct page *page;
136 dma_addr_t bus;
137 int page_offset;
Brice Goglin0da34b62006-05-23 06:10:15 -0400138 int cnt;
Brice Goglindd50f332006-12-11 11:25:09 +0100139 int fill_cnt;
Brice Goglin0da34b62006-05-23 06:10:15 -0400140 int alloc_fail;
141 int mask; /* number of rx slots -1 */
Brice Goglindd50f332006-12-11 11:25:09 +0100142 int watchdog_needed;
Brice Goglin0da34b62006-05-23 06:10:15 -0400143};
144
145struct myri10ge_tx_buf {
146 struct mcp_kreq_ether_send __iomem *lanai; /* lanai ptr for sendq */
Brice Goglin236bb5e62008-09-28 15:34:21 +0000147 __be32 __iomem *send_go; /* "go" doorbell ptr */
148 __be32 __iomem *send_stop; /* "stop" doorbell ptr */
Brice Goglin0da34b62006-05-23 06:10:15 -0400149 struct mcp_kreq_ether_send *req_list; /* host shadow of sendq */
150 char *req_bytes;
151 struct myri10ge_tx_buffer_state *info;
152 int mask; /* number of transmit slots -1 */
Brice Goglin0da34b62006-05-23 06:10:15 -0400153 int req ____cacheline_aligned; /* transmit slots submitted */
154 int pkt_start; /* packets started */
Brice Goglinb53bef82008-05-09 02:20:03 +0200155 int stop_queue;
156 int linearized;
Brice Goglin0da34b62006-05-23 06:10:15 -0400157 int done ____cacheline_aligned; /* transmit slots completed */
158 int pkt_done; /* packets completed */
Brice Goglinb53bef82008-05-09 02:20:03 +0200159 int wake_queue;
Brice Goglin236bb5e62008-09-28 15:34:21 +0000160 int queue_active;
Brice Goglin0da34b62006-05-23 06:10:15 -0400161};
162
163struct myri10ge_rx_done {
164 struct mcp_slot *entry;
165 dma_addr_t bus;
166 int cnt;
167 int idx;
Andrew Gallatin1e6e9342007-09-17 11:37:42 -0700168 struct net_lro_mgr lro_mgr;
169 struct net_lro_desc lro_desc[MYRI10GE_MAX_LRO_DESCRIPTORS];
Brice Goglin0da34b62006-05-23 06:10:15 -0400170};
171
Brice Goglinb53bef82008-05-09 02:20:03 +0200172struct myri10ge_slice_netstats {
173 unsigned long rx_packets;
174 unsigned long tx_packets;
175 unsigned long rx_bytes;
176 unsigned long tx_bytes;
177 unsigned long rx_dropped;
178 unsigned long tx_dropped;
179};
180
181struct myri10ge_slice_state {
Brice Goglin0da34b62006-05-23 06:10:15 -0400182 struct myri10ge_tx_buf tx; /* transmit ring */
183 struct myri10ge_rx_buf rx_small;
184 struct myri10ge_rx_buf rx_big;
185 struct myri10ge_rx_done rx_done;
Brice Goglinb53bef82008-05-09 02:20:03 +0200186 struct net_device *dev;
187 struct napi_struct napi;
188 struct myri10ge_priv *mgp;
189 struct myri10ge_slice_netstats stats;
190 __be32 __iomem *irq_claim;
191 struct mcp_irq_data *fw_stats;
192 dma_addr_t fw_stats_bus;
193 int watchdog_tx_done;
194 int watchdog_tx_req;
Brice Goglind0234212009-08-07 10:44:22 +0000195 int watchdog_rx_done;
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400196#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +0200197 int cached_dca_tag;
198 int cpu;
199 __be32 __iomem *dca_tag;
200#endif
Brice Goglin0dcffac2008-05-09 02:21:49 +0200201 char irq_desc[32];
Brice Goglinb53bef82008-05-09 02:20:03 +0200202};
203
204struct myri10ge_priv {
Brice Goglin0dcffac2008-05-09 02:21:49 +0200205 struct myri10ge_slice_state *ss;
Brice Goglinb53bef82008-05-09 02:20:03 +0200206 int tx_boundary; /* boundary transmits cannot cross */
Brice Goglin0dcffac2008-05-09 02:21:49 +0200207 int num_slices;
Brice Goglinb53bef82008-05-09 02:20:03 +0200208 int running; /* running? */
Brice Goglin0da34b62006-05-23 06:10:15 -0400209 int small_bytes;
Brice Goglindd50f332006-12-11 11:25:09 +0100210 int big_bytes;
Brice Goglinfa0a90d2008-05-09 02:20:25 +0200211 int max_intr_slots;
Brice Goglin0da34b62006-05-23 06:10:15 -0400212 struct net_device *dev;
Brice Goglin0da34b62006-05-23 06:10:15 -0400213 u8 __iomem *sram;
214 int sram_size;
215 unsigned long board_span;
216 unsigned long iomem_base;
Al Viro40f6cff2006-11-20 13:48:32 -0500217 __be32 __iomem *irq_deassert;
Brice Goglin0da34b62006-05-23 06:10:15 -0400218 char *mac_addr_string;
219 struct mcp_cmd_response *cmd;
220 dma_addr_t cmd_bus;
Brice Goglin0da34b62006-05-23 06:10:15 -0400221 struct pci_dev *pdev;
222 int msi_enabled;
Brice Goglin0dcffac2008-05-09 02:21:49 +0200223 int msix_enabled;
224 struct msix_entry *msix_vectors;
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400225#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +0200226 int dca_enabled;
Andrew Gallatinef09aad2010-09-28 08:13:12 +0000227 int relaxed_order;
Brice Goglin981813d2008-05-09 02:22:16 +0200228#endif
Al Viro66341ff2007-12-22 18:56:43 +0000229 u32 link_state;
Brice Goglin0da34b62006-05-23 06:10:15 -0400230 unsigned int rdma_tags_available;
231 int intr_coal_delay;
Al Viro40f6cff2006-11-20 13:48:32 -0500232 __be32 __iomem *intr_coal_delay_ptr;
Brice Goglin0da34b62006-05-23 06:10:15 -0400233 int mtrr;
Brice Goglin276e26c2007-03-07 20:02:32 +0100234 int wc_enabled;
Brice Goglin0da34b62006-05-23 06:10:15 -0400235 int down_cnt;
236 wait_queue_head_t down_wq;
237 struct work_struct watchdog_work;
238 struct timer_list watchdog_timer;
Brice Goglin0da34b62006-05-23 06:10:15 -0400239 int watchdog_resets;
Brice Goglinb53bef82008-05-09 02:20:03 +0200240 int watchdog_pause;
Brice Goglin0da34b62006-05-23 06:10:15 -0400241 int pause;
Rusty Russell7d351032010-08-11 23:04:31 -0600242 bool fw_name_allocated;
Brice Goglin0da34b62006-05-23 06:10:15 -0400243 char *fw_name;
244 char eeprom_strings[MYRI10GE_EEPROM_STRINGS_SIZE];
Brice Goglinc0bf8802008-05-09 02:18:24 +0200245 char *product_code_string;
Brice Goglin0da34b62006-05-23 06:10:15 -0400246 char fw_version[128];
Brice Goglin9dc6f0e2007-02-21 18:05:17 +0100247 int fw_ver_major;
248 int fw_ver_minor;
249 int fw_ver_tiny;
250 int adopted_rx_filter_bug;
Brice Goglin0da34b62006-05-23 06:10:15 -0400251 u8 mac_addr[6]; /* eeprom mac address */
252 unsigned long serial_number;
253 int vendor_specific_offset;
Brice Goglin85a7ea12006-08-21 17:36:56 -0400254 int fw_multicast_support;
Michał Mirosław04ed3e72011-01-24 15:32:47 -0800255 u32 features;
Brice Goglin4f93fde2007-10-13 12:34:01 +0200256 u32 max_tso6;
Brice Goglin0da34b62006-05-23 06:10:15 -0400257 u32 read_dma;
258 u32 write_dma;
259 u32 read_write_dma;
Brice Goglinc58ac5c2006-08-21 17:36:49 -0400260 u32 link_changes;
261 u32 msg_enable;
Brice Goglin2d90b0a2009-04-16 02:24:59 +0000262 unsigned int board_number;
Brice Goglind0234212009-08-07 10:44:22 +0000263 int rebooted;
Brice Goglin0da34b62006-05-23 06:10:15 -0400264};
265
266static char *myri10ge_fw_unaligned = "myri10ge_ethp_z8e.dat";
267static char *myri10ge_fw_aligned = "myri10ge_eth_z8e.dat";
Brice Goglin0dcffac2008-05-09 02:21:49 +0200268static char *myri10ge_fw_rss_unaligned = "myri10ge_rss_ethp_z8e.dat";
269static char *myri10ge_fw_rss_aligned = "myri10ge_rss_eth_z8e.dat";
Ben Hutchingsb9721d52009-11-07 11:54:44 +0000270MODULE_FIRMWARE("myri10ge_ethp_z8e.dat");
271MODULE_FIRMWARE("myri10ge_eth_z8e.dat");
272MODULE_FIRMWARE("myri10ge_rss_ethp_z8e.dat");
273MODULE_FIRMWARE("myri10ge_rss_eth_z8e.dat");
Brice Goglin0da34b62006-05-23 06:10:15 -0400274
Rusty Russell7d351032010-08-11 23:04:31 -0600275/* Careful: must be accessed under kparam_block_sysfs_write */
Brice Goglin0da34b62006-05-23 06:10:15 -0400276static char *myri10ge_fw_name = NULL;
277module_param(myri10ge_fw_name, charp, S_IRUGO | S_IWUSR);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200278MODULE_PARM_DESC(myri10ge_fw_name, "Firmware image name");
Brice Goglin0da34b62006-05-23 06:10:15 -0400279
Brice Goglin2d90b0a2009-04-16 02:24:59 +0000280#define MYRI10GE_MAX_BOARDS 8
281static char *myri10ge_fw_names[MYRI10GE_MAX_BOARDS] =
Andrew Gallatin7fe624f2009-04-17 15:45:15 -0700282 {[0 ... (MYRI10GE_MAX_BOARDS - 1)] = NULL };
Brice Goglin2d90b0a2009-04-16 02:24:59 +0000283module_param_array_named(myri10ge_fw_names, myri10ge_fw_names, charp, NULL,
284 0444);
285MODULE_PARM_DESC(myri10ge_fw_name, "Firmware image names per board");
286
Brice Goglin0da34b62006-05-23 06:10:15 -0400287static int myri10ge_ecrc_enable = 1;
288module_param(myri10ge_ecrc_enable, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200289MODULE_PARM_DESC(myri10ge_ecrc_enable, "Enable Extended CRC on PCI-E");
Brice Goglin0da34b62006-05-23 06:10:15 -0400290
Brice Goglin0da34b62006-05-23 06:10:15 -0400291static int myri10ge_small_bytes = -1; /* -1 == auto */
292module_param(myri10ge_small_bytes, int, S_IRUGO | S_IWUSR);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200293MODULE_PARM_DESC(myri10ge_small_bytes, "Threshold of small packets");
Brice Goglin0da34b62006-05-23 06:10:15 -0400294
295static int myri10ge_msi = 1; /* enable msi by default */
Brice Goglin3621cec2006-12-18 11:51:22 +0100296module_param(myri10ge_msi, int, S_IRUGO | S_IWUSR);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200297MODULE_PARM_DESC(myri10ge_msi, "Enable Message Signalled Interrupts");
Brice Goglin0da34b62006-05-23 06:10:15 -0400298
Brice Goglinf761fae2007-03-21 19:45:56 +0100299static int myri10ge_intr_coal_delay = 75;
Brice Goglin0da34b62006-05-23 06:10:15 -0400300module_param(myri10ge_intr_coal_delay, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200301MODULE_PARM_DESC(myri10ge_intr_coal_delay, "Interrupt coalescing delay");
Brice Goglin0da34b62006-05-23 06:10:15 -0400302
303static int myri10ge_flow_control = 1;
304module_param(myri10ge_flow_control, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200305MODULE_PARM_DESC(myri10ge_flow_control, "Pause parameter");
Brice Goglin0da34b62006-05-23 06:10:15 -0400306
307static int myri10ge_deassert_wait = 1;
308module_param(myri10ge_deassert_wait, int, S_IRUGO | S_IWUSR);
309MODULE_PARM_DESC(myri10ge_deassert_wait,
Brice Goglind1ce3a02008-05-09 02:16:53 +0200310 "Wait when deasserting legacy interrupts");
Brice Goglin0da34b62006-05-23 06:10:15 -0400311
312static int myri10ge_force_firmware = 0;
313module_param(myri10ge_force_firmware, int, S_IRUGO);
314MODULE_PARM_DESC(myri10ge_force_firmware,
Brice Goglind1ce3a02008-05-09 02:16:53 +0200315 "Force firmware to assume aligned completions");
Brice Goglin0da34b62006-05-23 06:10:15 -0400316
Brice Goglin0da34b62006-05-23 06:10:15 -0400317static int myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
318module_param(myri10ge_initial_mtu, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200319MODULE_PARM_DESC(myri10ge_initial_mtu, "Initial MTU");
Brice Goglin0da34b62006-05-23 06:10:15 -0400320
321static int myri10ge_napi_weight = 64;
322module_param(myri10ge_napi_weight, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200323MODULE_PARM_DESC(myri10ge_napi_weight, "Set NAPI weight");
Brice Goglin0da34b62006-05-23 06:10:15 -0400324
325static int myri10ge_watchdog_timeout = 1;
326module_param(myri10ge_watchdog_timeout, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200327MODULE_PARM_DESC(myri10ge_watchdog_timeout, "Set watchdog timeout");
Brice Goglin0da34b62006-05-23 06:10:15 -0400328
329static int myri10ge_max_irq_loops = 1048576;
330module_param(myri10ge_max_irq_loops, int, S_IRUGO);
331MODULE_PARM_DESC(myri10ge_max_irq_loops,
Brice Goglind1ce3a02008-05-09 02:16:53 +0200332 "Set stuck legacy IRQ detection threshold");
Brice Goglin0da34b62006-05-23 06:10:15 -0400333
Brice Goglinc58ac5c2006-08-21 17:36:49 -0400334#define MYRI10GE_MSG_DEFAULT NETIF_MSG_LINK
335
336static int myri10ge_debug = -1; /* defaults above */
337module_param(myri10ge_debug, int, 0);
338MODULE_PARM_DESC(myri10ge_debug, "Debug level (0=none,...,16=all)");
339
Andrew Gallatin1e6e9342007-09-17 11:37:42 -0700340static int myri10ge_lro_max_pkts = MYRI10GE_LRO_MAX_PKTS;
341module_param(myri10ge_lro_max_pkts, int, S_IRUGO);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200342MODULE_PARM_DESC(myri10ge_lro_max_pkts,
343 "Number of LRO packets to be aggregated");
Andrew Gallatin1e6e9342007-09-17 11:37:42 -0700344
Brice Goglindd50f332006-12-11 11:25:09 +0100345static int myri10ge_fill_thresh = 256;
346module_param(myri10ge_fill_thresh, int, S_IRUGO | S_IWUSR);
Brice Goglind1ce3a02008-05-09 02:16:53 +0200347MODULE_PARM_DESC(myri10ge_fill_thresh, "Number of empty rx slots allowed");
Brice Goglindd50f332006-12-11 11:25:09 +0100348
Brice Goglinf1811372007-06-11 20:26:31 +0200349static int myri10ge_reset_recover = 1;
350
Brice Goglin0dcffac2008-05-09 02:21:49 +0200351static int myri10ge_max_slices = 1;
352module_param(myri10ge_max_slices, int, S_IRUGO);
353MODULE_PARM_DESC(myri10ge_max_slices, "Max tx/rx queues");
354
Brice Goglin4b860ab2009-12-08 20:24:35 -0800355static int myri10ge_rss_hash = MXGEFW_RSS_HASH_TYPE_SRC_DST_PORT;
Brice Goglin0dcffac2008-05-09 02:21:49 +0200356module_param(myri10ge_rss_hash, int, S_IRUGO);
357MODULE_PARM_DESC(myri10ge_rss_hash, "Type of RSS hashing to do");
358
Brice Goglin981813d2008-05-09 02:22:16 +0200359static int myri10ge_dca = 1;
360module_param(myri10ge_dca, int, S_IRUGO);
361MODULE_PARM_DESC(myri10ge_dca, "Enable DCA if possible");
362
Brice Goglin0da34b62006-05-23 06:10:15 -0400363#define MYRI10GE_FW_OFFSET 1024*1024
364#define MYRI10GE_HIGHPART_TO_U32(X) \
365(sizeof (X) == 8) ? ((u32)((u64)(X) >> 32)) : (0)
366#define MYRI10GE_LOWPART_TO_U32(X) ((u32)(X))
367
368#define myri10ge_pio_copy(to,from,size) __iowrite64_copy(to,from,size/8)
369
Brice Goglin2f762162007-05-07 23:50:37 +0200370static void myri10ge_set_multicast_list(struct net_device *dev);
Stephen Hemminger613573252009-08-31 19:50:58 +0000371static netdev_tx_t myri10ge_sw_tso(struct sk_buff *skb,
372 struct net_device *dev);
Brice Goglin2f762162007-05-07 23:50:37 +0200373
Brice Goglin62502232006-12-11 11:24:37 +0100374static inline void put_be32(__be32 val, __be32 __iomem * p)
Al Viro40f6cff2006-11-20 13:48:32 -0500375{
Brice Goglin62502232006-12-11 11:24:37 +0100376 __raw_writel((__force __u32) val, (__force void __iomem *)p);
Al Viro40f6cff2006-11-20 13:48:32 -0500377}
378
stephen hemmingerc5f7ef72011-06-08 14:54:03 +0000379static struct rtnl_link_stats64 *myri10ge_get_stats(struct net_device *dev,
380 struct rtnl_link_stats64 *stats);
Brice Goglin59081822009-04-16 02:23:56 +0000381
Rusty Russell7d351032010-08-11 23:04:31 -0600382static void set_fw_name(struct myri10ge_priv *mgp, char *name, bool allocated)
383{
384 if (mgp->fw_name_allocated)
385 kfree(mgp->fw_name);
386 mgp->fw_name = name;
387 mgp->fw_name_allocated = allocated;
388}
389
Brice Goglin0da34b62006-05-23 06:10:15 -0400390static int
391myri10ge_send_cmd(struct myri10ge_priv *mgp, u32 cmd,
392 struct myri10ge_cmd *data, int atomic)
393{
394 struct mcp_cmd *buf;
395 char buf_bytes[sizeof(*buf) + 8];
396 struct mcp_cmd_response *response = mgp->cmd;
Brice Gogline700f9f2006-08-14 17:52:54 -0400397 char __iomem *cmd_addr = mgp->sram + MXGEFW_ETH_CMD;
Brice Goglin0da34b62006-05-23 06:10:15 -0400398 u32 dma_low, dma_high, result, value;
399 int sleep_total = 0;
400
401 /* ensure buf is aligned to 8 bytes */
402 buf = (struct mcp_cmd *)ALIGN((unsigned long)buf_bytes, 8);
403
404 buf->data0 = htonl(data->data0);
405 buf->data1 = htonl(data->data1);
406 buf->data2 = htonl(data->data2);
407 buf->cmd = htonl(cmd);
408 dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
409 dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
410
411 buf->response_addr.low = htonl(dma_low);
412 buf->response_addr.high = htonl(dma_high);
Al Viro40f6cff2006-11-20 13:48:32 -0500413 response->result = htonl(MYRI10GE_NO_RESPONSE_RESULT);
Brice Goglin0da34b62006-05-23 06:10:15 -0400414 mb();
415 myri10ge_pio_copy(cmd_addr, buf, sizeof(*buf));
416
417 /* wait up to 15ms. Longest command is the DMA benchmark,
418 * which is capped at 5ms, but runs from a timeout handler
419 * that runs every 7.8ms. So a 15ms timeout leaves us with
420 * a 2.2ms margin
421 */
422 if (atomic) {
423 /* if atomic is set, do not sleep,
424 * and try to get the completion quickly
425 * (1ms will be enough for those commands) */
426 for (sleep_total = 0;
Joe Perches8e95a202009-12-03 07:58:21 +0000427 sleep_total < 1000 &&
428 response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
Brice Goglinbd2db0c2008-05-09 02:18:45 +0200429 sleep_total += 10) {
Brice Goglin0da34b62006-05-23 06:10:15 -0400430 udelay(10);
Brice Goglinbd2db0c2008-05-09 02:18:45 +0200431 mb();
432 }
Brice Goglin0da34b62006-05-23 06:10:15 -0400433 } else {
434 /* use msleep for most command */
435 for (sleep_total = 0;
Joe Perches8e95a202009-12-03 07:58:21 +0000436 sleep_total < 15 &&
437 response->result == htonl(MYRI10GE_NO_RESPONSE_RESULT);
Brice Goglin0da34b62006-05-23 06:10:15 -0400438 sleep_total++)
439 msleep(1);
440 }
441
442 result = ntohl(response->result);
443 value = ntohl(response->data);
444 if (result != MYRI10GE_NO_RESPONSE_RESULT) {
445 if (result == 0) {
446 data->data0 = value;
447 return 0;
Brice Goglin85a7ea12006-08-21 17:36:56 -0400448 } else if (result == MXGEFW_CMD_UNKNOWN) {
449 return -ENOSYS;
Brice Goglin5443e9e2007-05-07 23:52:22 +0200450 } else if (result == MXGEFW_CMD_ERROR_UNALIGNED) {
451 return -E2BIG;
Brice Goglin236bb5e62008-09-28 15:34:21 +0000452 } else if (result == MXGEFW_CMD_ERROR_RANGE &&
453 cmd == MXGEFW_CMD_ENABLE_RSS_QUEUES &&
454 (data->
455 data1 & MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES) !=
456 0) {
457 return -ERANGE;
Brice Goglin0da34b62006-05-23 06:10:15 -0400458 } else {
459 dev_err(&mgp->pdev->dev,
460 "command %d failed, result = %d\n",
461 cmd, result);
462 return -ENXIO;
463 }
464 }
465
466 dev_err(&mgp->pdev->dev, "command %d timed out, result = %d\n",
467 cmd, result);
468 return -EAGAIN;
469}
470
471/*
472 * The eeprom strings on the lanaiX have the format
473 * SN=x\0
474 * MAC=x:x:x:x:x:x\0
475 * PT:ddd mmm xx xx:xx:xx xx\0
476 * PV:ddd mmm xx xx:xx:xx xx\0
477 */
478static int myri10ge_read_mac_addr(struct myri10ge_priv *mgp)
479{
480 char *ptr, *limit;
481 int i;
482
483 ptr = mgp->eeprom_strings;
484 limit = mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE;
485
486 while (*ptr != '\0' && ptr < limit) {
487 if (memcmp(ptr, "MAC=", 4) == 0) {
488 ptr += 4;
489 mgp->mac_addr_string = ptr;
490 for (i = 0; i < 6; i++) {
491 if ((ptr + 2) > limit)
492 goto abort;
493 mgp->mac_addr[i] =
494 simple_strtoul(ptr, &ptr, 16);
495 ptr += 1;
496 }
497 }
Brice Goglinc0bf8802008-05-09 02:18:24 +0200498 if (memcmp(ptr, "PC=", 3) == 0) {
499 ptr += 3;
500 mgp->product_code_string = ptr;
501 }
Brice Goglin0da34b62006-05-23 06:10:15 -0400502 if (memcmp((const void *)ptr, "SN=", 3) == 0) {
503 ptr += 3;
504 mgp->serial_number = simple_strtoul(ptr, &ptr, 10);
505 }
506 while (ptr < limit && *ptr++) ;
507 }
508
509 return 0;
510
511abort:
512 dev_err(&mgp->pdev->dev, "failed to parse eeprom_strings\n");
513 return -ENXIO;
514}
515
516/*
517 * Enable or disable periodic RDMAs from the host to make certain
518 * chipsets resend dropped PCIe messages
519 */
520
521static void myri10ge_dummy_rdma(struct myri10ge_priv *mgp, int enable)
522{
523 char __iomem *submit;
Brice Goglinf8fd57c2008-05-09 02:17:37 +0200524 __be32 buf[16] __attribute__ ((__aligned__(8)));
Brice Goglin0da34b62006-05-23 06:10:15 -0400525 u32 dma_low, dma_high;
526 int i;
527
528 /* clear confirmation addr */
529 mgp->cmd->data = 0;
530 mb();
531
532 /* send a rdma command to the PCIe engine, and wait for the
533 * response in the confirmation address. The firmware should
534 * write a -1 there to indicate it is alive and well
535 */
536 dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
537 dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
538
539 buf[0] = htonl(dma_high); /* confirm addr MSW */
540 buf[1] = htonl(dma_low); /* confirm addr LSW */
Al Viro40f6cff2006-11-20 13:48:32 -0500541 buf[2] = MYRI10GE_NO_CONFIRM_DATA; /* confirm data */
Brice Goglin0da34b62006-05-23 06:10:15 -0400542 buf[3] = htonl(dma_high); /* dummy addr MSW */
543 buf[4] = htonl(dma_low); /* dummy addr LSW */
544 buf[5] = htonl(enable); /* enable? */
545
Brice Gogline700f9f2006-08-14 17:52:54 -0400546 submit = mgp->sram + MXGEFW_BOOT_DUMMY_RDMA;
Brice Goglin0da34b62006-05-23 06:10:15 -0400547
548 myri10ge_pio_copy(submit, &buf, sizeof(buf));
549 for (i = 0; mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 20; i++)
550 msleep(1);
551 if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA)
552 dev_err(&mgp->pdev->dev, "dummy rdma %s failed\n",
553 (enable ? "enable" : "disable"));
554}
555
556static int
557myri10ge_validate_firmware(struct myri10ge_priv *mgp,
558 struct mcp_gen_header *hdr)
559{
560 struct device *dev = &mgp->pdev->dev;
Brice Goglin0da34b62006-05-23 06:10:15 -0400561
562 /* check firmware type */
563 if (ntohl(hdr->mcp_type) != MCP_TYPE_ETH) {
564 dev_err(dev, "Bad firmware type: 0x%x\n", ntohl(hdr->mcp_type));
565 return -EINVAL;
566 }
567
568 /* save firmware version for ethtool */
569 strncpy(mgp->fw_version, hdr->version, sizeof(mgp->fw_version));
570
Brice Goglin9dc6f0e2007-02-21 18:05:17 +0100571 sscanf(mgp->fw_version, "%d.%d.%d", &mgp->fw_ver_major,
572 &mgp->fw_ver_minor, &mgp->fw_ver_tiny);
Brice Goglin0da34b62006-05-23 06:10:15 -0400573
Joe Perches8e95a202009-12-03 07:58:21 +0000574 if (!(mgp->fw_ver_major == MXGEFW_VERSION_MAJOR &&
575 mgp->fw_ver_minor == MXGEFW_VERSION_MINOR)) {
Brice Goglin0da34b62006-05-23 06:10:15 -0400576 dev_err(dev, "Found firmware version %s\n", mgp->fw_version);
577 dev_err(dev, "Driver needs %d.%d\n", MXGEFW_VERSION_MAJOR,
578 MXGEFW_VERSION_MINOR);
579 return -EINVAL;
580 }
581 return 0;
582}
583
584static int myri10ge_load_hotplug_firmware(struct myri10ge_priv *mgp, u32 * size)
585{
586 unsigned crc, reread_crc;
587 const struct firmware *fw;
588 struct device *dev = &mgp->pdev->dev;
David Woodhouseb0d31d62008-05-24 00:00:07 +0100589 unsigned char *fw_readback;
Brice Goglin0da34b62006-05-23 06:10:15 -0400590 struct mcp_gen_header *hdr;
591 size_t hdr_offset;
592 int status;
Brice Gogline4543582006-07-30 00:14:09 -0400593 unsigned i;
Brice Goglin0da34b62006-05-23 06:10:15 -0400594
595 if ((status = request_firmware(&fw, mgp->fw_name, dev)) < 0) {
596 dev_err(dev, "Unable to load %s firmware image via hotplug\n",
597 mgp->fw_name);
598 status = -EINVAL;
599 goto abort_with_nothing;
600 }
601
602 /* check size */
603
604 if (fw->size >= mgp->sram_size - MYRI10GE_FW_OFFSET ||
605 fw->size < MCP_HEADER_PTR_OFFSET + 4) {
606 dev_err(dev, "Firmware size invalid:%d\n", (int)fw->size);
607 status = -EINVAL;
608 goto abort_with_fw;
609 }
610
611 /* check id */
Al Viro40f6cff2006-11-20 13:48:32 -0500612 hdr_offset = ntohl(*(__be32 *) (fw->data + MCP_HEADER_PTR_OFFSET));
Brice Goglin0da34b62006-05-23 06:10:15 -0400613 if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > fw->size) {
614 dev_err(dev, "Bad firmware file\n");
615 status = -EINVAL;
616 goto abort_with_fw;
617 }
618 hdr = (void *)(fw->data + hdr_offset);
619
620 status = myri10ge_validate_firmware(mgp, hdr);
621 if (status != 0)
622 goto abort_with_fw;
623
624 crc = crc32(~0, fw->data, fw->size);
Brice Gogline4543582006-07-30 00:14:09 -0400625 for (i = 0; i < fw->size; i += 256) {
626 myri10ge_pio_copy(mgp->sram + MYRI10GE_FW_OFFSET + i,
627 fw->data + i,
628 min(256U, (unsigned)(fw->size - i)));
629 mb();
630 readb(mgp->sram);
Brice Goglinb10c0662006-06-08 10:25:00 -0400631 }
David Woodhouseb0d31d62008-05-24 00:00:07 +0100632 fw_readback = vmalloc(fw->size);
633 if (!fw_readback) {
634 status = -ENOMEM;
635 goto abort_with_fw;
636 }
Brice Goglin0da34b62006-05-23 06:10:15 -0400637 /* corruption checking is good for parity recovery and buggy chipset */
David Woodhouseb0d31d62008-05-24 00:00:07 +0100638 memcpy_fromio(fw_readback, mgp->sram + MYRI10GE_FW_OFFSET, fw->size);
639 reread_crc = crc32(~0, fw_readback, fw->size);
640 vfree(fw_readback);
Brice Goglin0da34b62006-05-23 06:10:15 -0400641 if (crc != reread_crc) {
642 dev_err(dev, "CRC failed(fw-len=%u), got 0x%x (expect 0x%x)\n",
643 (unsigned)fw->size, reread_crc, crc);
644 status = -EIO;
645 goto abort_with_fw;
646 }
647 *size = (u32) fw->size;
648
649abort_with_fw:
650 release_firmware(fw);
651
652abort_with_nothing:
653 return status;
654}
655
656static int myri10ge_adopt_running_firmware(struct myri10ge_priv *mgp)
657{
658 struct mcp_gen_header *hdr;
659 struct device *dev = &mgp->pdev->dev;
660 const size_t bytes = sizeof(struct mcp_gen_header);
661 size_t hdr_offset;
662 int status;
663
664 /* find running firmware header */
Al Viro66341ff2007-12-22 18:56:43 +0000665 hdr_offset = swab32(readl(mgp->sram + MCP_HEADER_PTR_OFFSET));
Brice Goglin0da34b62006-05-23 06:10:15 -0400666
667 if ((hdr_offset & 3) || hdr_offset + sizeof(*hdr) > mgp->sram_size) {
668 dev_err(dev, "Running firmware has bad header offset (%d)\n",
669 (int)hdr_offset);
670 return -EIO;
671 }
672
673 /* copy header of running firmware from SRAM to host memory to
674 * validate firmware */
675 hdr = kmalloc(bytes, GFP_KERNEL);
676 if (hdr == NULL) {
677 dev_err(dev, "could not malloc firmware hdr\n");
678 return -ENOMEM;
679 }
680 memcpy_fromio(hdr, mgp->sram + hdr_offset, bytes);
681 status = myri10ge_validate_firmware(mgp, hdr);
682 kfree(hdr);
Brice Goglin9dc6f0e2007-02-21 18:05:17 +0100683
684 /* check to see if adopted firmware has bug where adopting
685 * it will cause broadcasts to be filtered unless the NIC
686 * is kept in ALLMULTI mode */
687 if (mgp->fw_ver_major == 1 && mgp->fw_ver_minor == 4 &&
688 mgp->fw_ver_tiny >= 4 && mgp->fw_ver_tiny <= 11) {
689 mgp->adopted_rx_filter_bug = 1;
690 dev_warn(dev, "Adopting fw %d.%d.%d: "
691 "working around rx filter bug\n",
692 mgp->fw_ver_major, mgp->fw_ver_minor,
693 mgp->fw_ver_tiny);
694 }
Brice Goglin0da34b62006-05-23 06:10:15 -0400695 return status;
696}
697
Adrian Bunk0178ec32008-05-20 00:53:00 +0300698static int myri10ge_get_firmware_capabilities(struct myri10ge_priv *mgp)
Brice Goglinfa0a90d2008-05-09 02:20:25 +0200699{
700 struct myri10ge_cmd cmd;
701 int status;
702
703 /* probe for IPv6 TSO support */
704 mgp->features = NETIF_F_SG | NETIF_F_HW_CSUM | NETIF_F_TSO;
705 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_TSO6_HDR_SIZE,
706 &cmd, 0);
707 if (status == 0) {
708 mgp->max_tso6 = cmd.data0;
709 mgp->features |= NETIF_F_TSO6;
710 }
711
712 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_RX_RING_SIZE, &cmd, 0);
713 if (status != 0) {
714 dev_err(&mgp->pdev->dev,
715 "failed MXGEFW_CMD_GET_RX_RING_SIZE\n");
716 return -ENXIO;
717 }
718
719 mgp->max_intr_slots = 2 * (cmd.data0 / sizeof(struct mcp_dma_addr));
720
721 return 0;
722}
723
Brice Goglin0dcffac2008-05-09 02:21:49 +0200724static int myri10ge_load_firmware(struct myri10ge_priv *mgp, int adopt)
Brice Goglin0da34b62006-05-23 06:10:15 -0400725{
726 char __iomem *submit;
Brice Goglinf8fd57c2008-05-09 02:17:37 +0200727 __be32 buf[16] __attribute__ ((__aligned__(8)));
Brice Goglin0da34b62006-05-23 06:10:15 -0400728 u32 dma_low, dma_high, size;
729 int status, i;
730
Brice Goglinb10c0662006-06-08 10:25:00 -0400731 size = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -0400732 status = myri10ge_load_hotplug_firmware(mgp, &size);
733 if (status) {
Brice Goglin0dcffac2008-05-09 02:21:49 +0200734 if (!adopt)
735 return status;
Brice Goglin0da34b62006-05-23 06:10:15 -0400736 dev_warn(&mgp->pdev->dev, "hotplug firmware loading failed\n");
737
738 /* Do not attempt to adopt firmware if there
739 * was a bad crc */
740 if (status == -EIO)
741 return status;
742
743 status = myri10ge_adopt_running_firmware(mgp);
744 if (status != 0) {
745 dev_err(&mgp->pdev->dev,
746 "failed to adopt running firmware\n");
747 return status;
748 }
749 dev_info(&mgp->pdev->dev,
750 "Successfully adopted running firmware\n");
Brice Goglinb53bef82008-05-09 02:20:03 +0200751 if (mgp->tx_boundary == 4096) {
Brice Goglin0da34b62006-05-23 06:10:15 -0400752 dev_warn(&mgp->pdev->dev,
753 "Using firmware currently running on NIC"
754 ". For optimal\n");
755 dev_warn(&mgp->pdev->dev,
756 "performance consider loading optimized "
757 "firmware\n");
758 dev_warn(&mgp->pdev->dev, "via hotplug\n");
759 }
760
Rusty Russell7d351032010-08-11 23:04:31 -0600761 set_fw_name(mgp, "adopted", false);
Brice Goglinb53bef82008-05-09 02:20:03 +0200762 mgp->tx_boundary = 2048;
Brice Goglinfa0a90d2008-05-09 02:20:25 +0200763 myri10ge_dummy_rdma(mgp, 1);
764 status = myri10ge_get_firmware_capabilities(mgp);
Brice Goglin0da34b62006-05-23 06:10:15 -0400765 return status;
766 }
767
768 /* clear confirmation addr */
769 mgp->cmd->data = 0;
770 mb();
771
772 /* send a reload command to the bootstrap MCP, and wait for the
773 * response in the confirmation address. The firmware should
774 * write a -1 there to indicate it is alive and well
775 */
776 dma_low = MYRI10GE_LOWPART_TO_U32(mgp->cmd_bus);
777 dma_high = MYRI10GE_HIGHPART_TO_U32(mgp->cmd_bus);
778
779 buf[0] = htonl(dma_high); /* confirm addr MSW */
780 buf[1] = htonl(dma_low); /* confirm addr LSW */
Al Viro40f6cff2006-11-20 13:48:32 -0500781 buf[2] = MYRI10GE_NO_CONFIRM_DATA; /* confirm data */
Brice Goglin0da34b62006-05-23 06:10:15 -0400782
783 /* FIX: All newest firmware should un-protect the bottom of
784 * the sram before handoff. However, the very first interfaces
785 * do not. Therefore the handoff copy must skip the first 8 bytes
786 */
787 buf[3] = htonl(MYRI10GE_FW_OFFSET + 8); /* where the code starts */
788 buf[4] = htonl(size - 8); /* length of code */
789 buf[5] = htonl(8); /* where to copy to */
790 buf[6] = htonl(0); /* where to jump to */
791
Brice Gogline700f9f2006-08-14 17:52:54 -0400792 submit = mgp->sram + MXGEFW_BOOT_HANDOFF;
Brice Goglin0da34b62006-05-23 06:10:15 -0400793
794 myri10ge_pio_copy(submit, &buf, sizeof(buf));
795 mb();
796 msleep(1);
797 mb();
798 i = 0;
Brice Goglind93ca2a2008-05-09 02:17:16 +0200799 while (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA && i < 9) {
800 msleep(1 << i);
Brice Goglin0da34b62006-05-23 06:10:15 -0400801 i++;
802 }
803 if (mgp->cmd->data != MYRI10GE_NO_CONFIRM_DATA) {
804 dev_err(&mgp->pdev->dev, "handoff failed\n");
805 return -ENXIO;
806 }
Brice Goglin9a71db72006-07-21 15:49:32 -0400807 myri10ge_dummy_rdma(mgp, 1);
Brice Goglinfa0a90d2008-05-09 02:20:25 +0200808 status = myri10ge_get_firmware_capabilities(mgp);
Brice Goglin0da34b62006-05-23 06:10:15 -0400809
Brice Goglinfa0a90d2008-05-09 02:20:25 +0200810 return status;
Brice Goglin0da34b62006-05-23 06:10:15 -0400811}
812
813static int myri10ge_update_mac_address(struct myri10ge_priv *mgp, u8 * addr)
814{
815 struct myri10ge_cmd cmd;
816 int status;
817
818 cmd.data0 = ((addr[0] << 24) | (addr[1] << 16)
819 | (addr[2] << 8) | addr[3]);
820
821 cmd.data1 = ((addr[4] << 8) | (addr[5]));
822
823 status = myri10ge_send_cmd(mgp, MXGEFW_SET_MAC_ADDRESS, &cmd, 0);
824 return status;
825}
826
827static int myri10ge_change_pause(struct myri10ge_priv *mgp, int pause)
828{
829 struct myri10ge_cmd cmd;
830 int status, ctl;
831
832 ctl = pause ? MXGEFW_ENABLE_FLOW_CONTROL : MXGEFW_DISABLE_FLOW_CONTROL;
833 status = myri10ge_send_cmd(mgp, ctl, &cmd, 0);
834
835 if (status) {
Joe Perches78ca90e2010-02-22 16:56:58 +0000836 netdev_err(mgp->dev, "Failed to set flow control mode\n");
Brice Goglin0da34b62006-05-23 06:10:15 -0400837 return status;
838 }
839 mgp->pause = pause;
840 return 0;
841}
842
843static void
844myri10ge_change_promisc(struct myri10ge_priv *mgp, int promisc, int atomic)
845{
846 struct myri10ge_cmd cmd;
847 int status, ctl;
848
849 ctl = promisc ? MXGEFW_ENABLE_PROMISC : MXGEFW_DISABLE_PROMISC;
850 status = myri10ge_send_cmd(mgp, ctl, &cmd, atomic);
851 if (status)
Joe Perches78ca90e2010-02-22 16:56:58 +0000852 netdev_err(mgp->dev, "Failed to set promisc mode\n");
Brice Goglin0da34b62006-05-23 06:10:15 -0400853}
854
Brice Goglin0d6ac252007-05-07 23:51:45 +0200855static int myri10ge_dma_test(struct myri10ge_priv *mgp, int test_type)
856{
857 struct myri10ge_cmd cmd;
858 int status;
859 u32 len;
860 struct page *dmatest_page;
861 dma_addr_t dmatest_bus;
862 char *test = " ";
863
864 dmatest_page = alloc_page(GFP_KERNEL);
865 if (!dmatest_page)
866 return -ENOMEM;
867 dmatest_bus = pci_map_page(mgp->pdev, dmatest_page, 0, PAGE_SIZE,
868 DMA_BIDIRECTIONAL);
869
870 /* Run a small DMA test.
871 * The magic multipliers to the length tell the firmware
872 * to do DMA read, write, or read+write tests. The
873 * results are returned in cmd.data0. The upper 16
874 * bits or the return is the number of transfers completed.
875 * The lower 16 bits is the time in 0.5us ticks that the
876 * transfers took to complete.
877 */
878
Brice Goglinb53bef82008-05-09 02:20:03 +0200879 len = mgp->tx_boundary;
Brice Goglin0d6ac252007-05-07 23:51:45 +0200880
881 cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
882 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
883 cmd.data2 = len * 0x10000;
884 status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
885 if (status != 0) {
886 test = "read";
887 goto abort;
888 }
889 mgp->read_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);
890 cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
891 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
892 cmd.data2 = len * 0x1;
893 status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
894 if (status != 0) {
895 test = "write";
896 goto abort;
897 }
898 mgp->write_dma = ((cmd.data0 >> 16) * len * 2) / (cmd.data0 & 0xffff);
899
900 cmd.data0 = MYRI10GE_LOWPART_TO_U32(dmatest_bus);
901 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(dmatest_bus);
902 cmd.data2 = len * 0x10001;
903 status = myri10ge_send_cmd(mgp, test_type, &cmd, 0);
904 if (status != 0) {
905 test = "read/write";
906 goto abort;
907 }
908 mgp->read_write_dma = ((cmd.data0 >> 16) * len * 2 * 2) /
909 (cmd.data0 & 0xffff);
910
911abort:
912 pci_unmap_page(mgp->pdev, dmatest_bus, PAGE_SIZE, DMA_BIDIRECTIONAL);
913 put_page(dmatest_page);
914
915 if (status != 0 && test_type != MXGEFW_CMD_UNALIGNED_TEST)
916 dev_warn(&mgp->pdev->dev, "DMA %s benchmark failed: %d\n",
917 test, status);
918
919 return status;
920}
921
Brice Goglin0da34b62006-05-23 06:10:15 -0400922static int myri10ge_reset(struct myri10ge_priv *mgp)
923{
924 struct myri10ge_cmd cmd;
Brice Goglin0dcffac2008-05-09 02:21:49 +0200925 struct myri10ge_slice_state *ss;
926 int i, status;
Brice Goglin0da34b62006-05-23 06:10:15 -0400927 size_t bytes;
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400928#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +0200929 unsigned long dca_tag_off;
930#endif
Brice Goglin0da34b62006-05-23 06:10:15 -0400931
932 /* try to send a reset command to the card to see if it
933 * is alive */
934 memset(&cmd, 0, sizeof(cmd));
935 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_RESET, &cmd, 0);
936 if (status != 0) {
937 dev_err(&mgp->pdev->dev, "failed reset\n");
938 return -ENXIO;
939 }
Brice Goglin0d6ac252007-05-07 23:51:45 +0200940
941 (void)myri10ge_dma_test(mgp, MXGEFW_DMA_TEST);
Brice Goglin0dcffac2008-05-09 02:21:49 +0200942 /*
943 * Use non-ndis mcp_slot (eg, 4 bytes total,
944 * no toeplitz hash value returned. Older firmware will
945 * not understand this command, but will use the correct
946 * sized mcp_slot, so we ignore error returns
947 */
948 cmd.data0 = MXGEFW_RSS_MCP_SLOT_TYPE_MIN;
949 (void)myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_MCP_SLOT_TYPE, &cmd, 0);
Brice Goglin0da34b62006-05-23 06:10:15 -0400950
951 /* Now exchange information about interrupts */
952
Brice Goglin0dcffac2008-05-09 02:21:49 +0200953 bytes = mgp->max_intr_slots * sizeof(*mgp->ss[0].rx_done.entry);
Brice Goglin0da34b62006-05-23 06:10:15 -0400954 cmd.data0 = (u32) bytes;
955 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_SIZE, &cmd, 0);
Brice Goglin0dcffac2008-05-09 02:21:49 +0200956
957 /*
958 * Even though we already know how many slices are supported
959 * via myri10ge_probe_slices() MXGEFW_CMD_GET_MAX_RSS_QUEUES
960 * has magic side effects, and must be called after a reset.
961 * It must be called prior to calling any RSS related cmds,
962 * including assigning an interrupt queue for anything but
963 * slice 0. It must also be called *after*
964 * MXGEFW_CMD_SET_INTRQ_SIZE, since the intrq size is used by
965 * the firmware to compute offsets.
966 */
967
968 if (mgp->num_slices > 1) {
969
970 /* ask the maximum number of slices it supports */
971 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_RSS_QUEUES,
972 &cmd, 0);
973 if (status != 0) {
974 dev_err(&mgp->pdev->dev,
975 "failed to get number of slices\n");
976 }
977
978 /*
979 * MXGEFW_CMD_ENABLE_RSS_QUEUES must be called prior
980 * to setting up the interrupt queue DMA
981 */
982
983 cmd.data0 = mgp->num_slices;
Brice Goglin236bb5e62008-09-28 15:34:21 +0000984 cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
985 if (mgp->dev->real_num_tx_queues > 1)
986 cmd.data1 |= MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES;
Brice Goglin0dcffac2008-05-09 02:21:49 +0200987 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ENABLE_RSS_QUEUES,
988 &cmd, 0);
Brice Goglin236bb5e62008-09-28 15:34:21 +0000989
990 /* Firmware older than 1.4.32 only supports multiple
991 * RX queues, so if we get an error, first retry using a
992 * single TX queue before giving up */
993 if (status != 0 && mgp->dev->real_num_tx_queues > 1) {
Ben Hutchingsc9920262010-09-27 08:30:34 +0000994 netif_set_real_num_tx_queues(mgp->dev, 1);
Brice Goglin236bb5e62008-09-28 15:34:21 +0000995 cmd.data0 = mgp->num_slices;
996 cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
997 status = myri10ge_send_cmd(mgp,
998 MXGEFW_CMD_ENABLE_RSS_QUEUES,
999 &cmd, 0);
1000 }
1001
Brice Goglin0dcffac2008-05-09 02:21:49 +02001002 if (status != 0) {
1003 dev_err(&mgp->pdev->dev,
1004 "failed to set number of slices\n");
1005
1006 return status;
1007 }
1008 }
1009 for (i = 0; i < mgp->num_slices; i++) {
1010 ss = &mgp->ss[i];
1011 cmd.data0 = MYRI10GE_LOWPART_TO_U32(ss->rx_done.bus);
1012 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(ss->rx_done.bus);
1013 cmd.data2 = i;
1014 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_DMA,
1015 &cmd, 0);
Joe Perches6403eab2011-06-03 11:51:20 +00001016 }
Brice Goglin0da34b62006-05-23 06:10:15 -04001017
1018 status |=
1019 myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_ACK_OFFSET, &cmd, 0);
Brice Goglin0dcffac2008-05-09 02:21:49 +02001020 for (i = 0; i < mgp->num_slices; i++) {
1021 ss = &mgp->ss[i];
1022 ss->irq_claim =
1023 (__iomem __be32 *) (mgp->sram + cmd.data0 + 8 * i);
1024 }
Brice Goglindf30a742006-12-18 11:50:40 +01001025 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_IRQ_DEASSERT_OFFSET,
1026 &cmd, 0);
1027 mgp->irq_deassert = (__iomem __be32 *) (mgp->sram + cmd.data0);
Brice Goglin0da34b62006-05-23 06:10:15 -04001028
Brice Goglin0da34b62006-05-23 06:10:15 -04001029 status |= myri10ge_send_cmd
1030 (mgp, MXGEFW_CMD_GET_INTR_COAL_DELAY_OFFSET, &cmd, 0);
Al Viro40f6cff2006-11-20 13:48:32 -05001031 mgp->intr_coal_delay_ptr = (__iomem __be32 *) (mgp->sram + cmd.data0);
Brice Goglin0da34b62006-05-23 06:10:15 -04001032 if (status != 0) {
1033 dev_err(&mgp->pdev->dev, "failed set interrupt parameters\n");
1034 return status;
1035 }
Al Viro40f6cff2006-11-20 13:48:32 -05001036 put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
Brice Goglin0da34b62006-05-23 06:10:15 -04001037
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001038#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02001039 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_DCA_OFFSET, &cmd, 0);
1040 dca_tag_off = cmd.data0;
1041 for (i = 0; i < mgp->num_slices; i++) {
1042 ss = &mgp->ss[i];
1043 if (status == 0) {
1044 ss->dca_tag = (__iomem __be32 *)
1045 (mgp->sram + dca_tag_off + 4 * i);
1046 } else {
1047 ss->dca_tag = NULL;
1048 }
1049 }
Brice Goglin4ee2ac52008-11-23 15:49:28 -08001050#endif /* CONFIG_MYRI10GE_DCA */
Brice Goglin981813d2008-05-09 02:22:16 +02001051
Brice Goglin0da34b62006-05-23 06:10:15 -04001052 /* reset mcp/driver shared state back to 0 */
Brice Goglin0dcffac2008-05-09 02:21:49 +02001053
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001054 mgp->link_changes = 0;
Brice Goglin0dcffac2008-05-09 02:21:49 +02001055 for (i = 0; i < mgp->num_slices; i++) {
1056 ss = &mgp->ss[i];
1057
1058 memset(ss->rx_done.entry, 0, bytes);
1059 ss->tx.req = 0;
1060 ss->tx.done = 0;
1061 ss->tx.pkt_start = 0;
1062 ss->tx.pkt_done = 0;
1063 ss->rx_big.cnt = 0;
1064 ss->rx_small.cnt = 0;
1065 ss->rx_done.idx = 0;
1066 ss->rx_done.cnt = 0;
1067 ss->tx.wake_queue = 0;
1068 ss->tx.stop_queue = 0;
1069 }
1070
Brice Goglin0da34b62006-05-23 06:10:15 -04001071 status = myri10ge_update_mac_address(mgp, mgp->dev->dev_addr);
Brice Goglin0da34b62006-05-23 06:10:15 -04001072 myri10ge_change_pause(mgp, mgp->pause);
Brice Goglin2f762162007-05-07 23:50:37 +02001073 myri10ge_set_multicast_list(mgp->dev);
Brice Goglin0da34b62006-05-23 06:10:15 -04001074 return status;
1075}
1076
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001077#ifdef CONFIG_MYRI10GE_DCA
Andrew Gallatinef09aad2010-09-28 08:13:12 +00001078static int myri10ge_toggle_relaxed(struct pci_dev *pdev, int on)
1079{
1080 int ret, cap, err;
1081 u16 ctl;
1082
1083 cap = pci_find_capability(pdev, PCI_CAP_ID_EXP);
1084 if (!cap)
1085 return 0;
1086
1087 err = pci_read_config_word(pdev, cap + PCI_EXP_DEVCTL, &ctl);
1088 ret = (ctl & PCI_EXP_DEVCTL_RELAX_EN) >> 4;
1089 if (ret != on) {
1090 ctl &= ~PCI_EXP_DEVCTL_RELAX_EN;
1091 ctl |= (on << 4);
1092 pci_write_config_word(pdev, cap + PCI_EXP_DEVCTL, ctl);
1093 }
1094 return ret;
1095}
1096
Brice Goglin981813d2008-05-09 02:22:16 +02001097static void
1098myri10ge_write_dca(struct myri10ge_slice_state *ss, int cpu, int tag)
1099{
Brice Goglin981813d2008-05-09 02:22:16 +02001100 ss->cached_dca_tag = tag;
1101 put_be32(htonl(tag), ss->dca_tag);
1102}
1103
1104static inline void myri10ge_update_dca(struct myri10ge_slice_state *ss)
1105{
1106 int cpu = get_cpu();
1107 int tag;
1108
1109 if (cpu != ss->cpu) {
Andrew Gallatinef09aad2010-09-28 08:13:12 +00001110 tag = dca3_get_tag(&ss->mgp->pdev->dev, cpu);
Brice Goglin981813d2008-05-09 02:22:16 +02001111 if (ss->cached_dca_tag != tag)
1112 myri10ge_write_dca(ss, cpu, tag);
Andrew Gallatinef09aad2010-09-28 08:13:12 +00001113 ss->cpu = cpu;
Brice Goglin981813d2008-05-09 02:22:16 +02001114 }
1115 put_cpu();
1116}
1117
1118static void myri10ge_setup_dca(struct myri10ge_priv *mgp)
1119{
1120 int err, i;
1121 struct pci_dev *pdev = mgp->pdev;
1122
1123 if (mgp->ss[0].dca_tag == NULL || mgp->dca_enabled)
1124 return;
1125 if (!myri10ge_dca) {
1126 dev_err(&pdev->dev, "dca disabled by administrator\n");
1127 return;
1128 }
1129 err = dca_add_requester(&pdev->dev);
1130 if (err) {
Brice Goglin330554c2008-09-12 19:47:26 +02001131 if (err != -ENODEV)
1132 dev_err(&pdev->dev,
1133 "dca_add_requester() failed, err=%d\n", err);
Brice Goglin981813d2008-05-09 02:22:16 +02001134 return;
1135 }
Andrew Gallatinef09aad2010-09-28 08:13:12 +00001136 mgp->relaxed_order = myri10ge_toggle_relaxed(pdev, 0);
Brice Goglin981813d2008-05-09 02:22:16 +02001137 mgp->dca_enabled = 1;
Andrew Gallatinef09aad2010-09-28 08:13:12 +00001138 for (i = 0; i < mgp->num_slices; i++) {
1139 mgp->ss[i].cpu = -1;
1140 mgp->ss[i].cached_dca_tag = -1;
1141 myri10ge_update_dca(&mgp->ss[i]);
1142 }
Brice Goglin981813d2008-05-09 02:22:16 +02001143}
1144
1145static void myri10ge_teardown_dca(struct myri10ge_priv *mgp)
1146{
1147 struct pci_dev *pdev = mgp->pdev;
1148 int err;
1149
1150 if (!mgp->dca_enabled)
1151 return;
1152 mgp->dca_enabled = 0;
Andrew Gallatinef09aad2010-09-28 08:13:12 +00001153 if (mgp->relaxed_order)
1154 myri10ge_toggle_relaxed(pdev, 1);
Brice Goglin981813d2008-05-09 02:22:16 +02001155 err = dca_remove_requester(&pdev->dev);
1156}
1157
1158static int myri10ge_notify_dca_device(struct device *dev, void *data)
1159{
1160 struct myri10ge_priv *mgp;
1161 unsigned long event;
1162
1163 mgp = dev_get_drvdata(dev);
1164 event = *(unsigned long *)data;
1165
1166 if (event == DCA_PROVIDER_ADD)
1167 myri10ge_setup_dca(mgp);
1168 else if (event == DCA_PROVIDER_REMOVE)
1169 myri10ge_teardown_dca(mgp);
1170 return 0;
1171}
Brice Goglin4ee2ac52008-11-23 15:49:28 -08001172#endif /* CONFIG_MYRI10GE_DCA */
Brice Goglin981813d2008-05-09 02:22:16 +02001173
Brice Goglin0da34b62006-05-23 06:10:15 -04001174static inline void
1175myri10ge_submit_8rx(struct mcp_kreq_ether_recv __iomem * dst,
1176 struct mcp_kreq_ether_recv *src)
1177{
Al Viro40f6cff2006-11-20 13:48:32 -05001178 __be32 low;
Brice Goglin0da34b62006-05-23 06:10:15 -04001179
1180 low = src->addr_low;
Yang Hongyang284901a2009-04-06 19:01:15 -07001181 src->addr_low = htonl(DMA_BIT_MASK(32));
Brice Gogline67bda52006-12-05 17:26:27 +01001182 myri10ge_pio_copy(dst, src, 4 * sizeof(*src));
1183 mb();
1184 myri10ge_pio_copy(dst + 4, src + 4, 4 * sizeof(*src));
Brice Goglin0da34b62006-05-23 06:10:15 -04001185 mb();
1186 src->addr_low = low;
Al Viro40f6cff2006-11-20 13:48:32 -05001187 put_be32(low, &dst->addr_low);
Brice Goglin0da34b62006-05-23 06:10:15 -04001188 mb();
1189}
1190
Al Viro40f6cff2006-11-20 13:48:32 -05001191static inline void myri10ge_vlan_ip_csum(struct sk_buff *skb, __wsum hw_csum)
Brice Goglin0da34b62006-05-23 06:10:15 -04001192{
1193 struct vlan_hdr *vh = (struct vlan_hdr *)(skb->data);
1194
Al Viro40f6cff2006-11-20 13:48:32 -05001195 if ((skb->protocol == htons(ETH_P_8021Q)) &&
Brice Goglin0da34b62006-05-23 06:10:15 -04001196 (vh->h_vlan_encapsulated_proto == htons(ETH_P_IP) ||
1197 vh->h_vlan_encapsulated_proto == htons(ETH_P_IPV6))) {
1198 skb->csum = hw_csum;
Patrick McHardy84fa7932006-08-29 16:44:56 -07001199 skb->ip_summed = CHECKSUM_COMPLETE;
Brice Goglin0da34b62006-05-23 06:10:15 -04001200 }
1201}
1202
Brice Goglindd50f332006-12-11 11:25:09 +01001203static inline void
1204myri10ge_rx_skb_build(struct sk_buff *skb, u8 * va,
1205 struct skb_frag_struct *rx_frags, int len, int hlen)
1206{
1207 struct skb_frag_struct *skb_frags;
1208
1209 skb->len = skb->data_len = len;
1210 skb->truesize = len + sizeof(struct sk_buff);
1211 /* attach the page(s) */
1212
1213 skb_frags = skb_shinfo(skb)->frags;
1214 while (len > 0) {
1215 memcpy(skb_frags, rx_frags, sizeof(*skb_frags));
1216 len -= rx_frags->size;
1217 skb_frags++;
1218 rx_frags++;
1219 skb_shinfo(skb)->nr_frags++;
1220 }
1221
1222 /* pskb_may_pull is not available in irq context, but
1223 * skb_pull() (for ether_pad and eth_type_trans()) requires
1224 * the beginning of the packet in skb_headlen(), move it
1225 * manually */
Arnaldo Carvalho de Melo27d7ff42007-03-31 11:55:19 -03001226 skb_copy_to_linear_data(skb, va, hlen);
Brice Goglindd50f332006-12-11 11:25:09 +01001227 skb_shinfo(skb)->frags[0].page_offset += hlen;
1228 skb_shinfo(skb)->frags[0].size -= hlen;
1229 skb->data_len -= hlen;
1230 skb->tail += hlen;
1231 skb_pull(skb, MXGEFW_PAD);
1232}
1233
1234static void
1235myri10ge_alloc_rx_pages(struct myri10ge_priv *mgp, struct myri10ge_rx_buf *rx,
1236 int bytes, int watchdog)
1237{
1238 struct page *page;
1239 int idx;
Brice Goglin2a3f2792010-02-24 12:11:19 +00001240#if MYRI10GE_ALLOC_SIZE > 4096
1241 int end_offset;
1242#endif
Brice Goglindd50f332006-12-11 11:25:09 +01001243
1244 if (unlikely(rx->watchdog_needed && !watchdog))
1245 return;
1246
1247 /* try to refill entire ring */
1248 while (rx->fill_cnt != (rx->cnt + rx->mask + 1)) {
1249 idx = rx->fill_cnt & rx->mask;
Brice Goglinae8509b2007-04-10 21:21:08 +02001250 if (rx->page_offset + bytes <= MYRI10GE_ALLOC_SIZE) {
Brice Goglindd50f332006-12-11 11:25:09 +01001251 /* we can use part of previous page */
1252 get_page(rx->page);
1253 } else {
1254 /* we need a new page */
1255 page =
1256 alloc_pages(GFP_ATOMIC | __GFP_COMP,
1257 MYRI10GE_ALLOC_ORDER);
1258 if (unlikely(page == NULL)) {
1259 if (rx->fill_cnt - rx->cnt < 16)
1260 rx->watchdog_needed = 1;
1261 return;
1262 }
1263 rx->page = page;
1264 rx->page_offset = 0;
1265 rx->bus = pci_map_page(mgp->pdev, page, 0,
1266 MYRI10GE_ALLOC_SIZE,
1267 PCI_DMA_FROMDEVICE);
1268 }
1269 rx->info[idx].page = rx->page;
1270 rx->info[idx].page_offset = rx->page_offset;
1271 /* note that this is the address of the start of the
1272 * page */
FUJITA Tomonoric755b4b2010-04-12 14:32:10 +00001273 dma_unmap_addr_set(&rx->info[idx], bus, rx->bus);
Brice Goglindd50f332006-12-11 11:25:09 +01001274 rx->shadow[idx].addr_low =
1275 htonl(MYRI10GE_LOWPART_TO_U32(rx->bus) + rx->page_offset);
1276 rx->shadow[idx].addr_high =
1277 htonl(MYRI10GE_HIGHPART_TO_U32(rx->bus));
1278
1279 /* start next packet on a cacheline boundary */
1280 rx->page_offset += SKB_DATA_ALIGN(bytes);
Brice Goglinae8509b2007-04-10 21:21:08 +02001281
1282#if MYRI10GE_ALLOC_SIZE > 4096
1283 /* don't cross a 4KB boundary */
Brice Goglin2a3f2792010-02-24 12:11:19 +00001284 end_offset = rx->page_offset + bytes - 1;
1285 if ((unsigned)(rx->page_offset ^ end_offset) > 4095)
1286 rx->page_offset = end_offset & ~4095;
Brice Goglinae8509b2007-04-10 21:21:08 +02001287#endif
Brice Goglindd50f332006-12-11 11:25:09 +01001288 rx->fill_cnt++;
1289
1290 /* copy 8 descriptors to the firmware at a time */
1291 if ((idx & 7) == 7) {
Brice Gogline454e7e2008-07-21 10:25:50 +02001292 myri10ge_submit_8rx(&rx->lanai[idx - 7],
1293 &rx->shadow[idx - 7]);
Brice Goglindd50f332006-12-11 11:25:09 +01001294 }
1295 }
1296}
1297
1298static inline void
1299myri10ge_unmap_rx_page(struct pci_dev *pdev,
1300 struct myri10ge_rx_buffer_state *info, int bytes)
1301{
1302 /* unmap the recvd page if we're the only or last user of it */
1303 if (bytes >= MYRI10GE_ALLOC_SIZE / 2 ||
1304 (info->page_offset + 2 * bytes) > MYRI10GE_ALLOC_SIZE) {
FUJITA Tomonoric755b4b2010-04-12 14:32:10 +00001305 pci_unmap_page(pdev, (dma_unmap_addr(info, bus)
Brice Goglindd50f332006-12-11 11:25:09 +01001306 & ~(MYRI10GE_ALLOC_SIZE - 1)),
1307 MYRI10GE_ALLOC_SIZE, PCI_DMA_FROMDEVICE);
1308 }
1309}
1310
1311#define MYRI10GE_HLEN 64 /* The number of bytes to copy from a
1312 * page into an skb */
1313
1314static inline int
Stanislaw Gruszkab3cd9652011-03-25 01:21:51 +00001315myri10ge_rx_done(struct myri10ge_slice_state *ss, int len, __wsum csum,
1316 int lro_enabled)
Brice Goglindd50f332006-12-11 11:25:09 +01001317{
Brice Goglinb53bef82008-05-09 02:20:03 +02001318 struct myri10ge_priv *mgp = ss->mgp;
Brice Goglindd50f332006-12-11 11:25:09 +01001319 struct sk_buff *skb;
1320 struct skb_frag_struct rx_frags[MYRI10GE_MAX_FRAGS_PER_FRAME];
Stanislaw Gruszkab3cd9652011-03-25 01:21:51 +00001321 struct myri10ge_rx_buf *rx;
1322 int i, idx, hlen, remainder, bytes;
Brice Goglindd50f332006-12-11 11:25:09 +01001323 struct pci_dev *pdev = mgp->pdev;
1324 struct net_device *dev = mgp->dev;
1325 u8 *va;
1326
Stanislaw Gruszkab3cd9652011-03-25 01:21:51 +00001327 if (len <= mgp->small_bytes) {
1328 rx = &ss->rx_small;
1329 bytes = mgp->small_bytes;
1330 } else {
1331 rx = &ss->rx_big;
1332 bytes = mgp->big_bytes;
1333 }
1334
Brice Goglindd50f332006-12-11 11:25:09 +01001335 len += MXGEFW_PAD;
1336 idx = rx->cnt & rx->mask;
1337 va = page_address(rx->info[idx].page) + rx->info[idx].page_offset;
1338 prefetch(va);
1339 /* Fill skb_frag_struct(s) with data from our receive */
1340 for (i = 0, remainder = len; remainder > 0; i++) {
1341 myri10ge_unmap_rx_page(pdev, &rx->info[idx], bytes);
1342 rx_frags[i].page = rx->info[idx].page;
1343 rx_frags[i].page_offset = rx->info[idx].page_offset;
1344 if (remainder < MYRI10GE_ALLOC_SIZE)
1345 rx_frags[i].size = remainder;
1346 else
1347 rx_frags[i].size = MYRI10GE_ALLOC_SIZE;
1348 rx->cnt++;
1349 idx = rx->cnt & rx->mask;
1350 remainder -= MYRI10GE_ALLOC_SIZE;
1351 }
1352
Stanislaw Gruszkab3cd9652011-03-25 01:21:51 +00001353 if (lro_enabled) {
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07001354 rx_frags[0].page_offset += MXGEFW_PAD;
1355 rx_frags[0].size -= MXGEFW_PAD;
1356 len -= MXGEFW_PAD;
Brice Goglinb53bef82008-05-09 02:20:03 +02001357 lro_receive_frags(&ss->rx_done.lro_mgr, rx_frags,
Brice Goglinb53bef82008-05-09 02:20:03 +02001358 /* opaque, will come back in get_frag_header */
Brice Goglin0dcffac2008-05-09 02:21:49 +02001359 len, len,
Brice Goglinb53bef82008-05-09 02:20:03 +02001360 (void *)(__force unsigned long)csum, csum);
Brice Goglin0dcffac2008-05-09 02:21:49 +02001361
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07001362 return 1;
1363 }
1364
Brice Goglindd50f332006-12-11 11:25:09 +01001365 hlen = MYRI10GE_HLEN > len ? len : MYRI10GE_HLEN;
1366
Brice Gogline636b2e2007-10-13 12:32:21 +02001367 /* allocate an skb to attach the page(s) to. This is done
1368 * after trying LRO, so as to avoid skb allocation overheads */
Brice Goglindd50f332006-12-11 11:25:09 +01001369
1370 skb = netdev_alloc_skb(dev, MYRI10GE_HLEN + 16);
1371 if (unlikely(skb == NULL)) {
Brice Goglind6279c82008-11-20 01:50:04 -08001372 ss->stats.rx_dropped++;
Brice Goglindd50f332006-12-11 11:25:09 +01001373 do {
1374 i--;
1375 put_page(rx_frags[i].page);
1376 } while (i != 0);
1377 return 0;
1378 }
1379
1380 /* Attach the pages to the skb, and trim off any padding */
1381 myri10ge_rx_skb_build(skb, va, rx_frags, len, hlen);
1382 if (skb_shinfo(skb)->frags[0].size <= 0) {
1383 put_page(skb_shinfo(skb)->frags[0].page);
1384 skb_shinfo(skb)->nr_frags = 0;
1385 }
1386 skb->protocol = eth_type_trans(skb, dev);
David S. Miller0c8dfc82009-01-27 16:22:32 -08001387 skb_record_rx_queue(skb, ss - &mgp->ss[0]);
Brice Goglindd50f332006-12-11 11:25:09 +01001388
Michał Mirosław47c2cdf2011-04-15 04:50:50 +00001389 if (dev->features & NETIF_F_RXCSUM) {
Brice Goglindd50f332006-12-11 11:25:09 +01001390 if ((skb->protocol == htons(ETH_P_IP)) ||
1391 (skb->protocol == htons(ETH_P_IPV6))) {
1392 skb->csum = csum;
1393 skb->ip_summed = CHECKSUM_COMPLETE;
1394 } else
1395 myri10ge_vlan_ip_csum(skb, csum);
1396 }
1397 netif_receive_skb(skb);
Brice Goglindd50f332006-12-11 11:25:09 +01001398 return 1;
1399}
1400
Brice Goglinb53bef82008-05-09 02:20:03 +02001401static inline void
1402myri10ge_tx_done(struct myri10ge_slice_state *ss, int mcp_index)
Brice Goglin0da34b62006-05-23 06:10:15 -04001403{
Brice Goglinb53bef82008-05-09 02:20:03 +02001404 struct pci_dev *pdev = ss->mgp->pdev;
1405 struct myri10ge_tx_buf *tx = &ss->tx;
Brice Goglin236bb5e62008-09-28 15:34:21 +00001406 struct netdev_queue *dev_queue;
Brice Goglin0da34b62006-05-23 06:10:15 -04001407 struct sk_buff *skb;
1408 int idx, len;
Brice Goglin0da34b62006-05-23 06:10:15 -04001409
1410 while (tx->pkt_done != mcp_index) {
1411 idx = tx->done & tx->mask;
1412 skb = tx->info[idx].skb;
1413
1414 /* Mark as free */
1415 tx->info[idx].skb = NULL;
1416 if (tx->info[idx].last) {
1417 tx->pkt_done++;
1418 tx->info[idx].last = 0;
1419 }
1420 tx->done++;
FUJITA Tomonoric755b4b2010-04-12 14:32:10 +00001421 len = dma_unmap_len(&tx->info[idx], len);
1422 dma_unmap_len_set(&tx->info[idx], len, 0);
Brice Goglin0da34b62006-05-23 06:10:15 -04001423 if (skb) {
Brice Goglinb53bef82008-05-09 02:20:03 +02001424 ss->stats.tx_bytes += skb->len;
1425 ss->stats.tx_packets++;
Brice Goglin0da34b62006-05-23 06:10:15 -04001426 dev_kfree_skb_irq(skb);
1427 if (len)
1428 pci_unmap_single(pdev,
FUJITA Tomonoric755b4b2010-04-12 14:32:10 +00001429 dma_unmap_addr(&tx->info[idx],
Brice Goglin0da34b62006-05-23 06:10:15 -04001430 bus), len,
1431 PCI_DMA_TODEVICE);
1432 } else {
1433 if (len)
1434 pci_unmap_page(pdev,
FUJITA Tomonoric755b4b2010-04-12 14:32:10 +00001435 dma_unmap_addr(&tx->info[idx],
Brice Goglin0da34b62006-05-23 06:10:15 -04001436 bus), len,
1437 PCI_DMA_TODEVICE);
1438 }
Brice Goglin0da34b62006-05-23 06:10:15 -04001439 }
Brice Goglin236bb5e62008-09-28 15:34:21 +00001440
1441 dev_queue = netdev_get_tx_queue(ss->dev, ss - ss->mgp->ss);
1442 /*
1443 * Make a minimal effort to prevent the NIC from polling an
1444 * idle tx queue. If we can't get the lock we leave the queue
1445 * active. In this case, either a thread was about to start
1446 * using the queue anyway, or we lost a race and the NIC will
1447 * waste some of its resources polling an inactive queue for a
1448 * while.
1449 */
1450
1451 if ((ss->mgp->dev->real_num_tx_queues > 1) &&
1452 __netif_tx_trylock(dev_queue)) {
1453 if (tx->req == tx->done) {
1454 tx->queue_active = 0;
1455 put_be32(htonl(1), tx->send_stop);
Brice Goglin8c2f5fa2008-11-10 13:58:41 +01001456 mb();
Brice Goglin6824a102008-10-30 08:59:33 +01001457 mmiowb();
Brice Goglin236bb5e62008-09-28 15:34:21 +00001458 }
1459 __netif_tx_unlock(dev_queue);
1460 }
1461
Brice Goglin0da34b62006-05-23 06:10:15 -04001462 /* start the queue if we've stopped it */
Joe Perches8e95a202009-12-03 07:58:21 +00001463 if (netif_tx_queue_stopped(dev_queue) &&
Jon Mason3b20b2d2011-06-27 05:05:00 +00001464 tx->req - tx->done < (tx->mask >> 1) &&
1465 ss->mgp->running == MYRI10GE_ETH_RUNNING) {
Brice Goglinb53bef82008-05-09 02:20:03 +02001466 tx->wake_queue++;
Brice Goglin236bb5e62008-09-28 15:34:21 +00001467 netif_tx_wake_queue(dev_queue);
Brice Goglin0da34b62006-05-23 06:10:15 -04001468 }
1469}
1470
Brice Goglinb53bef82008-05-09 02:20:03 +02001471static inline int
1472myri10ge_clean_rx_done(struct myri10ge_slice_state *ss, int budget)
Brice Goglin0da34b62006-05-23 06:10:15 -04001473{
Brice Goglinb53bef82008-05-09 02:20:03 +02001474 struct myri10ge_rx_done *rx_done = &ss->rx_done;
1475 struct myri10ge_priv *mgp = ss->mgp;
Stanislaw Gruszkab3cd9652011-03-25 01:21:51 +00001476
Brice Goglin0da34b62006-05-23 06:10:15 -04001477 unsigned long rx_bytes = 0;
1478 unsigned long rx_packets = 0;
1479 unsigned long rx_ok;
1480
1481 int idx = rx_done->idx;
1482 int cnt = rx_done->cnt;
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001483 int work_done = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -04001484 u16 length;
Al Viro40f6cff2006-11-20 13:48:32 -05001485 __wsum checksum;
Brice Goglin0da34b62006-05-23 06:10:15 -04001486
Stanislaw Gruszkab3cd9652011-03-25 01:21:51 +00001487 /*
1488 * Prevent compiler from generating more than one ->features memory
1489 * access to avoid theoretical race condition with functions that
1490 * change NETIF_F_LRO flag at runtime.
1491 */
1492 bool lro_enabled = ACCESS_ONCE(mgp->dev->features) & NETIF_F_LRO;
1493
Andrew Gallatinc956a242007-10-31 17:40:06 -04001494 while (rx_done->entry[idx].length != 0 && work_done < budget) {
Brice Goglin0da34b62006-05-23 06:10:15 -04001495 length = ntohs(rx_done->entry[idx].length);
1496 rx_done->entry[idx].length = 0;
Al Viro40f6cff2006-11-20 13:48:32 -05001497 checksum = csum_unfold(rx_done->entry[idx].checksum);
Stanislaw Gruszkab3cd9652011-03-25 01:21:51 +00001498 rx_ok = myri10ge_rx_done(ss, length, checksum, lro_enabled);
Brice Goglin0da34b62006-05-23 06:10:15 -04001499 rx_packets += rx_ok;
1500 rx_bytes += rx_ok * (unsigned long)length;
1501 cnt++;
Brice Goglin014377a2008-05-09 02:20:47 +02001502 idx = cnt & (mgp->max_intr_slots - 1);
Andrew Gallatinc956a242007-10-31 17:40:06 -04001503 work_done++;
Brice Goglin0da34b62006-05-23 06:10:15 -04001504 }
1505 rx_done->idx = idx;
1506 rx_done->cnt = cnt;
Brice Goglinb53bef82008-05-09 02:20:03 +02001507 ss->stats.rx_packets += rx_packets;
1508 ss->stats.rx_bytes += rx_bytes;
Brice Goglinc7dab992006-12-11 11:25:42 +01001509
Stanislaw Gruszkab3cd9652011-03-25 01:21:51 +00001510 if (lro_enabled)
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07001511 lro_flush_all(&rx_done->lro_mgr);
1512
Brice Goglinc7dab992006-12-11 11:25:42 +01001513 /* restock receive rings if needed */
Brice Goglinb53bef82008-05-09 02:20:03 +02001514 if (ss->rx_small.fill_cnt - ss->rx_small.cnt < myri10ge_fill_thresh)
1515 myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
Brice Goglinc7dab992006-12-11 11:25:42 +01001516 mgp->small_bytes + MXGEFW_PAD, 0);
Brice Goglinb53bef82008-05-09 02:20:03 +02001517 if (ss->rx_big.fill_cnt - ss->rx_big.cnt < myri10ge_fill_thresh)
1518 myri10ge_alloc_rx_pages(mgp, &ss->rx_big, mgp->big_bytes, 0);
Brice Goglinc7dab992006-12-11 11:25:42 +01001519
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001520 return work_done;
Brice Goglin0da34b62006-05-23 06:10:15 -04001521}
1522
1523static inline void myri10ge_check_statblock(struct myri10ge_priv *mgp)
1524{
Brice Goglin0dcffac2008-05-09 02:21:49 +02001525 struct mcp_irq_data *stats = mgp->ss[0].fw_stats;
Brice Goglin0da34b62006-05-23 06:10:15 -04001526
1527 if (unlikely(stats->stats_updated)) {
Brice Goglin798a95d2007-06-11 20:26:50 +02001528 unsigned link_up = ntohl(stats->link_up);
1529 if (mgp->link_state != link_up) {
1530 mgp->link_state = link_up;
1531
1532 if (mgp->link_state == MXGEFW_LINK_UP) {
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001533 if (netif_msg_link(mgp))
Joe Perches78ca90e2010-02-22 16:56:58 +00001534 netdev_info(mgp->dev, "link up\n");
Brice Goglin0da34b62006-05-23 06:10:15 -04001535 netif_carrier_on(mgp->dev);
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001536 mgp->link_changes++;
Brice Goglin0da34b62006-05-23 06:10:15 -04001537 } else {
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001538 if (netif_msg_link(mgp))
Joe Perches78ca90e2010-02-22 16:56:58 +00001539 netdev_info(mgp->dev, "link %s\n",
1540 link_up == MXGEFW_LINK_MYRINET ?
1541 "mismatch (Myrinet detected)" :
1542 "down");
Brice Goglin0da34b62006-05-23 06:10:15 -04001543 netif_carrier_off(mgp->dev);
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001544 mgp->link_changes++;
Brice Goglin0da34b62006-05-23 06:10:15 -04001545 }
1546 }
1547 if (mgp->rdma_tags_available !=
Brice Goglinb53bef82008-05-09 02:20:03 +02001548 ntohl(stats->rdma_tags_available)) {
Brice Goglin0da34b62006-05-23 06:10:15 -04001549 mgp->rdma_tags_available =
Brice Goglinb53bef82008-05-09 02:20:03 +02001550 ntohl(stats->rdma_tags_available);
Joe Perches78ca90e2010-02-22 16:56:58 +00001551 netdev_warn(mgp->dev, "RDMA timed out! %d tags left\n",
1552 mgp->rdma_tags_available);
Brice Goglin0da34b62006-05-23 06:10:15 -04001553 }
1554 mgp->down_cnt += stats->link_down;
1555 if (stats->link_down)
1556 wake_up(&mgp->down_wq);
1557 }
1558}
1559
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001560static int myri10ge_poll(struct napi_struct *napi, int budget)
Brice Goglin0da34b62006-05-23 06:10:15 -04001561{
Brice Goglinb53bef82008-05-09 02:20:03 +02001562 struct myri10ge_slice_state *ss =
1563 container_of(napi, struct myri10ge_slice_state, napi);
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001564 int work_done;
Brice Goglin0da34b62006-05-23 06:10:15 -04001565
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001566#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02001567 if (ss->mgp->dca_enabled)
1568 myri10ge_update_dca(ss);
1569#endif
1570
Brice Goglin0da34b62006-05-23 06:10:15 -04001571 /* process as many rx events as NAPI will allow */
Brice Goglinb53bef82008-05-09 02:20:03 +02001572 work_done = myri10ge_clean_rx_done(ss, budget);
Brice Goglin0da34b62006-05-23 06:10:15 -04001573
David S. Miller4ec24112008-01-07 20:48:21 -08001574 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08001575 napi_complete(napi);
Brice Goglinb53bef82008-05-09 02:20:03 +02001576 put_be32(htonl(3), ss->irq_claim);
Brice Goglin0da34b62006-05-23 06:10:15 -04001577 }
Stephen Hemmingerbea33482007-10-03 16:41:36 -07001578 return work_done;
Brice Goglin0da34b62006-05-23 06:10:15 -04001579}
1580
David Howells7d12e782006-10-05 14:55:46 +01001581static irqreturn_t myri10ge_intr(int irq, void *arg)
Brice Goglin0da34b62006-05-23 06:10:15 -04001582{
Brice Goglinb53bef82008-05-09 02:20:03 +02001583 struct myri10ge_slice_state *ss = arg;
1584 struct myri10ge_priv *mgp = ss->mgp;
1585 struct mcp_irq_data *stats = ss->fw_stats;
1586 struct myri10ge_tx_buf *tx = &ss->tx;
Brice Goglin0da34b62006-05-23 06:10:15 -04001587 u32 send_done_count;
1588 int i;
1589
Brice Goglin236bb5e62008-09-28 15:34:21 +00001590 /* an interrupt on a non-zero receive-only slice is implicitly
1591 * valid since MSI-X irqs are not shared */
1592 if ((mgp->dev->real_num_tx_queues == 1) && (ss != mgp->ss)) {
Ben Hutchings288379f2009-01-19 16:43:59 -08001593 napi_schedule(&ss->napi);
Eric Dumazet807540b2010-09-23 05:40:09 +00001594 return IRQ_HANDLED;
Brice Goglin0dcffac2008-05-09 02:21:49 +02001595 }
1596
Brice Goglin0da34b62006-05-23 06:10:15 -04001597 /* make sure it is our IRQ, and that the DMA has finished */
1598 if (unlikely(!stats->valid))
Eric Dumazet807540b2010-09-23 05:40:09 +00001599 return IRQ_NONE;
Brice Goglin0da34b62006-05-23 06:10:15 -04001600
1601 /* low bit indicates receives are present, so schedule
1602 * napi poll handler */
1603 if (stats->valid & 1)
Ben Hutchings288379f2009-01-19 16:43:59 -08001604 napi_schedule(&ss->napi);
Brice Goglin0da34b62006-05-23 06:10:15 -04001605
Brice Goglin0dcffac2008-05-09 02:21:49 +02001606 if (!mgp->msi_enabled && !mgp->msix_enabled) {
Al Viro40f6cff2006-11-20 13:48:32 -05001607 put_be32(0, mgp->irq_deassert);
Brice Goglin0da34b62006-05-23 06:10:15 -04001608 if (!myri10ge_deassert_wait)
1609 stats->valid = 0;
1610 mb();
1611 } else
1612 stats->valid = 0;
1613
1614 /* Wait for IRQ line to go low, if using INTx */
1615 i = 0;
1616 while (1) {
1617 i++;
1618 /* check for transmit completes and receives */
1619 send_done_count = ntohl(stats->send_done_count);
1620 if (send_done_count != tx->pkt_done)
Brice Goglinb53bef82008-05-09 02:20:03 +02001621 myri10ge_tx_done(ss, (int)send_done_count);
Brice Goglin0da34b62006-05-23 06:10:15 -04001622 if (unlikely(i > myri10ge_max_irq_loops)) {
Joe Perches78ca90e2010-02-22 16:56:58 +00001623 netdev_err(mgp->dev, "irq stuck?\n");
Brice Goglin0da34b62006-05-23 06:10:15 -04001624 stats->valid = 0;
1625 schedule_work(&mgp->watchdog_work);
1626 }
1627 if (likely(stats->valid == 0))
1628 break;
1629 cpu_relax();
1630 barrier();
1631 }
1632
Brice Goglin236bb5e62008-09-28 15:34:21 +00001633 /* Only slice 0 updates stats */
1634 if (ss == mgp->ss)
1635 myri10ge_check_statblock(mgp);
Brice Goglin0da34b62006-05-23 06:10:15 -04001636
Brice Goglinb53bef82008-05-09 02:20:03 +02001637 put_be32(htonl(3), ss->irq_claim + 1);
Eric Dumazet807540b2010-09-23 05:40:09 +00001638 return IRQ_HANDLED;
Brice Goglin0da34b62006-05-23 06:10:15 -04001639}
1640
1641static int
1642myri10ge_get_settings(struct net_device *netdev, struct ethtool_cmd *cmd)
1643{
Brice Goglinc0bf8802008-05-09 02:18:24 +02001644 struct myri10ge_priv *mgp = netdev_priv(netdev);
1645 char *ptr;
1646 int i;
1647
Brice Goglin0da34b62006-05-23 06:10:15 -04001648 cmd->autoneg = AUTONEG_DISABLE;
David Decotigny70739492011-04-27 18:32:40 +00001649 ethtool_cmd_speed_set(cmd, SPEED_10000);
Brice Goglin0da34b62006-05-23 06:10:15 -04001650 cmd->duplex = DUPLEX_FULL;
Brice Goglinc0bf8802008-05-09 02:18:24 +02001651
1652 /*
1653 * parse the product code to deterimine the interface type
1654 * (CX4, XFP, Quad Ribbon Fiber) by looking at the character
1655 * after the 3rd dash in the driver's cached copy of the
1656 * EEPROM's product code string.
1657 */
1658 ptr = mgp->product_code_string;
1659 if (ptr == NULL) {
Joe Perches78ca90e2010-02-22 16:56:58 +00001660 netdev_err(netdev, "Missing product code\n");
Brice Goglinc0bf8802008-05-09 02:18:24 +02001661 return 0;
1662 }
1663 for (i = 0; i < 3; i++, ptr++) {
1664 ptr = strchr(ptr, '-');
1665 if (ptr == NULL) {
Joe Perches78ca90e2010-02-22 16:56:58 +00001666 netdev_err(netdev, "Invalid product code %s\n",
1667 mgp->product_code_string);
Brice Goglinc0bf8802008-05-09 02:18:24 +02001668 return 0;
1669 }
1670 }
Brice Goglin196f17e2009-10-22 21:43:43 -07001671 if (*ptr == '2')
1672 ptr++;
1673 if (*ptr == 'R' || *ptr == 'Q' || *ptr == 'S') {
1674 /* We've found either an XFP, quad ribbon fiber, or SFP+ */
Brice Goglinc0bf8802008-05-09 02:18:24 +02001675 cmd->port = PORT_FIBRE;
Brice Goglin196f17e2009-10-22 21:43:43 -07001676 cmd->supported |= SUPPORTED_FIBRE;
1677 cmd->advertising |= ADVERTISED_FIBRE;
1678 } else {
1679 cmd->port = PORT_OTHER;
Brice Goglinc0bf8802008-05-09 02:18:24 +02001680 }
Brice Goglin196f17e2009-10-22 21:43:43 -07001681 if (*ptr == 'R' || *ptr == 'S')
1682 cmd->transceiver = XCVR_EXTERNAL;
1683 else
1684 cmd->transceiver = XCVR_INTERNAL;
1685
Brice Goglin0da34b62006-05-23 06:10:15 -04001686 return 0;
1687}
1688
1689static void
1690myri10ge_get_drvinfo(struct net_device *netdev, struct ethtool_drvinfo *info)
1691{
1692 struct myri10ge_priv *mgp = netdev_priv(netdev);
1693
1694 strlcpy(info->driver, "myri10ge", sizeof(info->driver));
1695 strlcpy(info->version, MYRI10GE_VERSION_STR, sizeof(info->version));
1696 strlcpy(info->fw_version, mgp->fw_version, sizeof(info->fw_version));
1697 strlcpy(info->bus_info, pci_name(mgp->pdev), sizeof(info->bus_info));
1698}
1699
1700static int
1701myri10ge_get_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
1702{
1703 struct myri10ge_priv *mgp = netdev_priv(netdev);
Brice Goglin99f5f872008-05-09 02:19:08 +02001704
Brice Goglin0da34b62006-05-23 06:10:15 -04001705 coal->rx_coalesce_usecs = mgp->intr_coal_delay;
1706 return 0;
1707}
1708
1709static int
1710myri10ge_set_coalesce(struct net_device *netdev, struct ethtool_coalesce *coal)
1711{
1712 struct myri10ge_priv *mgp = netdev_priv(netdev);
1713
1714 mgp->intr_coal_delay = coal->rx_coalesce_usecs;
Al Viro40f6cff2006-11-20 13:48:32 -05001715 put_be32(htonl(mgp->intr_coal_delay), mgp->intr_coal_delay_ptr);
Brice Goglin0da34b62006-05-23 06:10:15 -04001716 return 0;
1717}
1718
1719static void
1720myri10ge_get_pauseparam(struct net_device *netdev,
1721 struct ethtool_pauseparam *pause)
1722{
1723 struct myri10ge_priv *mgp = netdev_priv(netdev);
1724
1725 pause->autoneg = 0;
1726 pause->rx_pause = mgp->pause;
1727 pause->tx_pause = mgp->pause;
1728}
1729
1730static int
1731myri10ge_set_pauseparam(struct net_device *netdev,
1732 struct ethtool_pauseparam *pause)
1733{
1734 struct myri10ge_priv *mgp = netdev_priv(netdev);
1735
1736 if (pause->tx_pause != mgp->pause)
1737 return myri10ge_change_pause(mgp, pause->tx_pause);
1738 if (pause->rx_pause != mgp->pause)
Brice Goglin2488f562010-04-07 22:23:45 -07001739 return myri10ge_change_pause(mgp, pause->rx_pause);
Brice Goglin0da34b62006-05-23 06:10:15 -04001740 if (pause->autoneg != 0)
1741 return -EINVAL;
1742 return 0;
1743}
1744
1745static void
1746myri10ge_get_ringparam(struct net_device *netdev,
1747 struct ethtool_ringparam *ring)
1748{
1749 struct myri10ge_priv *mgp = netdev_priv(netdev);
1750
Brice Goglin0dcffac2008-05-09 02:21:49 +02001751 ring->rx_mini_max_pending = mgp->ss[0].rx_small.mask + 1;
1752 ring->rx_max_pending = mgp->ss[0].rx_big.mask + 1;
Brice Goglin0da34b62006-05-23 06:10:15 -04001753 ring->rx_jumbo_max_pending = 0;
Brice Goglin6498be32009-04-16 17:56:57 -07001754 ring->tx_max_pending = mgp->ss[0].tx.mask + 1;
Brice Goglin0da34b62006-05-23 06:10:15 -04001755 ring->rx_mini_pending = ring->rx_mini_max_pending;
1756 ring->rx_pending = ring->rx_max_pending;
1757 ring->rx_jumbo_pending = ring->rx_jumbo_max_pending;
1758 ring->tx_pending = ring->tx_max_pending;
1759}
1760
Brice Goglinb53bef82008-05-09 02:20:03 +02001761static const char myri10ge_gstrings_main_stats[][ETH_GSTRING_LEN] = {
Brice Goglin0da34b62006-05-23 06:10:15 -04001762 "rx_packets", "tx_packets", "rx_bytes", "tx_bytes", "rx_errors",
1763 "tx_errors", "rx_dropped", "tx_dropped", "multicast", "collisions",
1764 "rx_length_errors", "rx_over_errors", "rx_crc_errors",
1765 "rx_frame_errors", "rx_fifo_errors", "rx_missed_errors",
1766 "tx_aborted_errors", "tx_carrier_errors", "tx_fifo_errors",
1767 "tx_heartbeat_errors", "tx_window_errors",
1768 /* device-specific stats */
Brice Goglin0dcffac2008-05-09 02:21:49 +02001769 "tx_boundary", "WC", "irq", "MSI", "MSIX",
Brice Goglin0da34b62006-05-23 06:10:15 -04001770 "read_dma_bw_MBs", "write_dma_bw_MBs", "read_write_dma_bw_MBs",
Brice Goglinb53bef82008-05-09 02:20:03 +02001771 "serial_number", "watchdog_resets",
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001772#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin9a6b3b52008-09-12 19:48:06 +02001773 "dca_capable_firmware", "dca_device_present",
Brice Goglin981813d2008-05-09 02:22:16 +02001774#endif
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001775 "link_changes", "link_up", "dropped_link_overflow",
Brice Goglincee505d2007-05-07 23:49:25 +02001776 "dropped_link_error_or_filtered",
1777 "dropped_pause", "dropped_bad_phy", "dropped_bad_crc32",
1778 "dropped_unicast_filtered", "dropped_multicast_filtered",
Brice Goglin0da34b62006-05-23 06:10:15 -04001779 "dropped_runt", "dropped_overrun", "dropped_no_small_buffer",
Brice Goglinb53bef82008-05-09 02:20:03 +02001780 "dropped_no_big_buffer"
1781};
1782
1783static const char myri10ge_gstrings_slice_stats[][ETH_GSTRING_LEN] = {
1784 "----------- slice ---------",
1785 "tx_pkt_start", "tx_pkt_done", "tx_req", "tx_done",
1786 "rx_small_cnt", "rx_big_cnt",
1787 "wake_queue", "stop_queue", "tx_linearized", "LRO aggregated",
1788 "LRO flushed",
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07001789 "LRO avg aggr", "LRO no_desc"
Brice Goglin0da34b62006-05-23 06:10:15 -04001790};
1791
1792#define MYRI10GE_NET_STATS_LEN 21
Brice Goglinb53bef82008-05-09 02:20:03 +02001793#define MYRI10GE_MAIN_STATS_LEN ARRAY_SIZE(myri10ge_gstrings_main_stats)
1794#define MYRI10GE_SLICE_STATS_LEN ARRAY_SIZE(myri10ge_gstrings_slice_stats)
Brice Goglin0da34b62006-05-23 06:10:15 -04001795
1796static void
1797myri10ge_get_strings(struct net_device *netdev, u32 stringset, u8 * data)
1798{
Brice Goglin0dcffac2008-05-09 02:21:49 +02001799 struct myri10ge_priv *mgp = netdev_priv(netdev);
1800 int i;
1801
Brice Goglin0da34b62006-05-23 06:10:15 -04001802 switch (stringset) {
1803 case ETH_SS_STATS:
Brice Goglinb53bef82008-05-09 02:20:03 +02001804 memcpy(data, *myri10ge_gstrings_main_stats,
1805 sizeof(myri10ge_gstrings_main_stats));
1806 data += sizeof(myri10ge_gstrings_main_stats);
Brice Goglin0dcffac2008-05-09 02:21:49 +02001807 for (i = 0; i < mgp->num_slices; i++) {
1808 memcpy(data, *myri10ge_gstrings_slice_stats,
1809 sizeof(myri10ge_gstrings_slice_stats));
1810 data += sizeof(myri10ge_gstrings_slice_stats);
1811 }
Brice Goglin0da34b62006-05-23 06:10:15 -04001812 break;
1813 }
1814}
1815
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001816static int myri10ge_get_sset_count(struct net_device *netdev, int sset)
Brice Goglin0da34b62006-05-23 06:10:15 -04001817{
Brice Goglin0dcffac2008-05-09 02:21:49 +02001818 struct myri10ge_priv *mgp = netdev_priv(netdev);
1819
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001820 switch (sset) {
1821 case ETH_SS_STATS:
Brice Goglin0dcffac2008-05-09 02:21:49 +02001822 return MYRI10GE_MAIN_STATS_LEN +
1823 mgp->num_slices * MYRI10GE_SLICE_STATS_LEN;
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001824 default:
1825 return -EOPNOTSUPP;
1826 }
Brice Goglin0da34b62006-05-23 06:10:15 -04001827}
1828
1829static void
1830myri10ge_get_ethtool_stats(struct net_device *netdev,
1831 struct ethtool_stats *stats, u64 * data)
1832{
1833 struct myri10ge_priv *mgp = netdev_priv(netdev);
Brice Goglinb53bef82008-05-09 02:20:03 +02001834 struct myri10ge_slice_state *ss;
stephen hemmingerc5f7ef72011-06-08 14:54:03 +00001835 struct rtnl_link_stats64 link_stats;
Brice Goglin0dcffac2008-05-09 02:21:49 +02001836 int slice;
Brice Goglin0da34b62006-05-23 06:10:15 -04001837 int i;
1838
Brice Goglin59081822009-04-16 02:23:56 +00001839 /* force stats update */
Eric Dumazet306ff6e2011-06-19 20:07:46 +00001840 memset(&link_stats, 0, sizeof(link_stats));
stephen hemmingerc5f7ef72011-06-08 14:54:03 +00001841 (void)myri10ge_get_stats(netdev, &link_stats);
Brice Goglin0da34b62006-05-23 06:10:15 -04001842 for (i = 0; i < MYRI10GE_NET_STATS_LEN; i++)
stephen hemmingerc5f7ef72011-06-08 14:54:03 +00001843 data[i] = ((u64 *)&link_stats)[i];
Brice Goglin0da34b62006-05-23 06:10:15 -04001844
Brice Goglinb53bef82008-05-09 02:20:03 +02001845 data[i++] = (unsigned int)mgp->tx_boundary;
Brice Goglin276e26c2007-03-07 20:02:32 +01001846 data[i++] = (unsigned int)mgp->wc_enabled;
Brice Goglin2c1a1082006-07-03 18:16:46 -04001847 data[i++] = (unsigned int)mgp->pdev->irq;
1848 data[i++] = (unsigned int)mgp->msi_enabled;
Brice Goglin0dcffac2008-05-09 02:21:49 +02001849 data[i++] = (unsigned int)mgp->msix_enabled;
Brice Goglin0da34b62006-05-23 06:10:15 -04001850 data[i++] = (unsigned int)mgp->read_dma;
1851 data[i++] = (unsigned int)mgp->write_dma;
1852 data[i++] = (unsigned int)mgp->read_write_dma;
1853 data[i++] = (unsigned int)mgp->serial_number;
Brice Goglin0da34b62006-05-23 06:10:15 -04001854 data[i++] = (unsigned int)mgp->watchdog_resets;
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001855#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02001856 data[i++] = (unsigned int)(mgp->ss[0].dca_tag != NULL);
1857 data[i++] = (unsigned int)(mgp->dca_enabled);
1858#endif
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001859 data[i++] = (unsigned int)mgp->link_changes;
Brice Goglinb53bef82008-05-09 02:20:03 +02001860
1861 /* firmware stats are useful only in the first slice */
Brice Goglin0dcffac2008-05-09 02:21:49 +02001862 ss = &mgp->ss[0];
Brice Goglinb53bef82008-05-09 02:20:03 +02001863 data[i++] = (unsigned int)ntohl(ss->fw_stats->link_up);
1864 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_link_overflow);
Brice Goglin0da34b62006-05-23 06:10:15 -04001865 data[i++] =
Brice Goglinb53bef82008-05-09 02:20:03 +02001866 (unsigned int)ntohl(ss->fw_stats->dropped_link_error_or_filtered);
1867 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_pause);
1868 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_bad_phy);
1869 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_bad_crc32);
1870 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_unicast_filtered);
Brice Goglincee505d2007-05-07 23:49:25 +02001871 data[i++] =
Brice Goglinb53bef82008-05-09 02:20:03 +02001872 (unsigned int)ntohl(ss->fw_stats->dropped_multicast_filtered);
1873 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_runt);
1874 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_overrun);
1875 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_no_small_buffer);
1876 data[i++] = (unsigned int)ntohl(ss->fw_stats->dropped_no_big_buffer);
1877
Brice Goglin0dcffac2008-05-09 02:21:49 +02001878 for (slice = 0; slice < mgp->num_slices; slice++) {
1879 ss = &mgp->ss[slice];
1880 data[i++] = slice;
1881 data[i++] = (unsigned int)ss->tx.pkt_start;
1882 data[i++] = (unsigned int)ss->tx.pkt_done;
1883 data[i++] = (unsigned int)ss->tx.req;
1884 data[i++] = (unsigned int)ss->tx.done;
1885 data[i++] = (unsigned int)ss->rx_small.cnt;
1886 data[i++] = (unsigned int)ss->rx_big.cnt;
1887 data[i++] = (unsigned int)ss->tx.wake_queue;
1888 data[i++] = (unsigned int)ss->tx.stop_queue;
1889 data[i++] = (unsigned int)ss->tx.linearized;
1890 data[i++] = ss->rx_done.lro_mgr.stats.aggregated;
1891 data[i++] = ss->rx_done.lro_mgr.stats.flushed;
1892 if (ss->rx_done.lro_mgr.stats.flushed)
1893 data[i++] = ss->rx_done.lro_mgr.stats.aggregated /
1894 ss->rx_done.lro_mgr.stats.flushed;
1895 else
1896 data[i++] = 0;
1897 data[i++] = ss->rx_done.lro_mgr.stats.no_desc;
1898 }
Brice Goglin0da34b62006-05-23 06:10:15 -04001899}
1900
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001901static void myri10ge_set_msglevel(struct net_device *netdev, u32 value)
1902{
1903 struct myri10ge_priv *mgp = netdev_priv(netdev);
1904 mgp->msg_enable = value;
1905}
1906
1907static u32 myri10ge_get_msglevel(struct net_device *netdev)
1908{
1909 struct myri10ge_priv *mgp = netdev_priv(netdev);
1910 return mgp->msg_enable;
1911}
1912
Jeff Garzik7282d492006-09-13 14:30:00 -04001913static const struct ethtool_ops myri10ge_ethtool_ops = {
Brice Goglin0da34b62006-05-23 06:10:15 -04001914 .get_settings = myri10ge_get_settings,
1915 .get_drvinfo = myri10ge_get_drvinfo,
1916 .get_coalesce = myri10ge_get_coalesce,
1917 .set_coalesce = myri10ge_set_coalesce,
1918 .get_pauseparam = myri10ge_get_pauseparam,
1919 .set_pauseparam = myri10ge_set_pauseparam,
1920 .get_ringparam = myri10ge_get_ringparam,
Brice Goglin6ffdd072007-05-30 21:13:59 +02001921 .get_link = ethtool_op_get_link,
Brice Goglin0da34b62006-05-23 06:10:15 -04001922 .get_strings = myri10ge_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001923 .get_sset_count = myri10ge_get_sset_count,
Brice Goglinc58ac5c2006-08-21 17:36:49 -04001924 .get_ethtool_stats = myri10ge_get_ethtool_stats,
1925 .set_msglevel = myri10ge_set_msglevel,
Brice Goglin3a0c7d22009-05-19 10:15:32 +00001926 .get_msglevel = myri10ge_get_msglevel,
Brice Goglin0da34b62006-05-23 06:10:15 -04001927};
1928
Brice Goglinb53bef82008-05-09 02:20:03 +02001929static int myri10ge_allocate_rings(struct myri10ge_slice_state *ss)
Brice Goglin0da34b62006-05-23 06:10:15 -04001930{
Brice Goglinb53bef82008-05-09 02:20:03 +02001931 struct myri10ge_priv *mgp = ss->mgp;
Brice Goglin0da34b62006-05-23 06:10:15 -04001932 struct myri10ge_cmd cmd;
Brice Goglinb53bef82008-05-09 02:20:03 +02001933 struct net_device *dev = mgp->dev;
Brice Goglin0da34b62006-05-23 06:10:15 -04001934 int tx_ring_size, rx_ring_size;
1935 int tx_ring_entries, rx_ring_entries;
Brice Goglin0dcffac2008-05-09 02:21:49 +02001936 int i, slice, status;
Brice Goglin0da34b62006-05-23 06:10:15 -04001937 size_t bytes;
1938
Brice Goglin0da34b62006-05-23 06:10:15 -04001939 /* get ring sizes */
Brice Goglin0dcffac2008-05-09 02:21:49 +02001940 slice = ss - mgp->ss;
1941 cmd.data0 = slice;
Brice Goglin0da34b62006-05-23 06:10:15 -04001942 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_RING_SIZE, &cmd, 0);
1943 tx_ring_size = cmd.data0;
Brice Goglin0dcffac2008-05-09 02:21:49 +02001944 cmd.data0 = slice;
Brice Goglin0da34b62006-05-23 06:10:15 -04001945 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_RX_RING_SIZE, &cmd, 0);
Brice Goglin355c7262007-03-07 19:59:52 +01001946 if (status != 0)
1947 return status;
Brice Goglin0da34b62006-05-23 06:10:15 -04001948 rx_ring_size = cmd.data0;
1949
1950 tx_ring_entries = tx_ring_size / sizeof(struct mcp_kreq_ether_send);
1951 rx_ring_entries = rx_ring_size / sizeof(struct mcp_dma_addr);
Brice Goglinb53bef82008-05-09 02:20:03 +02001952 ss->tx.mask = tx_ring_entries - 1;
1953 ss->rx_small.mask = ss->rx_big.mask = rx_ring_entries - 1;
Brice Goglin0da34b62006-05-23 06:10:15 -04001954
Brice Goglin355c7262007-03-07 19:59:52 +01001955 status = -ENOMEM;
1956
Brice Goglin0da34b62006-05-23 06:10:15 -04001957 /* allocate the host shadow rings */
1958
1959 bytes = 8 + (MYRI10GE_MAX_SEND_DESC_TSO + 4)
Brice Goglinb53bef82008-05-09 02:20:03 +02001960 * sizeof(*ss->tx.req_list);
1961 ss->tx.req_bytes = kzalloc(bytes, GFP_KERNEL);
1962 if (ss->tx.req_bytes == NULL)
Brice Goglin0da34b62006-05-23 06:10:15 -04001963 goto abort_with_nothing;
1964
1965 /* ensure req_list entries are aligned to 8 bytes */
Brice Goglinb53bef82008-05-09 02:20:03 +02001966 ss->tx.req_list = (struct mcp_kreq_ether_send *)
1967 ALIGN((unsigned long)ss->tx.req_bytes, 8);
Brice Goglin236bb5e62008-09-28 15:34:21 +00001968 ss->tx.queue_active = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -04001969
Brice Goglinb53bef82008-05-09 02:20:03 +02001970 bytes = rx_ring_entries * sizeof(*ss->rx_small.shadow);
1971 ss->rx_small.shadow = kzalloc(bytes, GFP_KERNEL);
1972 if (ss->rx_small.shadow == NULL)
Brice Goglin0da34b62006-05-23 06:10:15 -04001973 goto abort_with_tx_req_bytes;
1974
Brice Goglinb53bef82008-05-09 02:20:03 +02001975 bytes = rx_ring_entries * sizeof(*ss->rx_big.shadow);
1976 ss->rx_big.shadow = kzalloc(bytes, GFP_KERNEL);
1977 if (ss->rx_big.shadow == NULL)
Brice Goglin0da34b62006-05-23 06:10:15 -04001978 goto abort_with_rx_small_shadow;
1979
1980 /* allocate the host info rings */
1981
Brice Goglinb53bef82008-05-09 02:20:03 +02001982 bytes = tx_ring_entries * sizeof(*ss->tx.info);
1983 ss->tx.info = kzalloc(bytes, GFP_KERNEL);
1984 if (ss->tx.info == NULL)
Brice Goglin0da34b62006-05-23 06:10:15 -04001985 goto abort_with_rx_big_shadow;
1986
Brice Goglinb53bef82008-05-09 02:20:03 +02001987 bytes = rx_ring_entries * sizeof(*ss->rx_small.info);
1988 ss->rx_small.info = kzalloc(bytes, GFP_KERNEL);
1989 if (ss->rx_small.info == NULL)
Brice Goglin0da34b62006-05-23 06:10:15 -04001990 goto abort_with_tx_info;
1991
Brice Goglinb53bef82008-05-09 02:20:03 +02001992 bytes = rx_ring_entries * sizeof(*ss->rx_big.info);
1993 ss->rx_big.info = kzalloc(bytes, GFP_KERNEL);
1994 if (ss->rx_big.info == NULL)
Brice Goglin0da34b62006-05-23 06:10:15 -04001995 goto abort_with_rx_small_info;
1996
1997 /* Fill the receive rings */
Brice Goglinb53bef82008-05-09 02:20:03 +02001998 ss->rx_big.cnt = 0;
1999 ss->rx_small.cnt = 0;
2000 ss->rx_big.fill_cnt = 0;
2001 ss->rx_small.fill_cnt = 0;
2002 ss->rx_small.page_offset = MYRI10GE_ALLOC_SIZE;
2003 ss->rx_big.page_offset = MYRI10GE_ALLOC_SIZE;
2004 ss->rx_small.watchdog_needed = 0;
2005 ss->rx_big.watchdog_needed = 0;
2006 myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
Brice Goglinc7dab992006-12-11 11:25:42 +01002007 mgp->small_bytes + MXGEFW_PAD, 0);
Brice Goglin0da34b62006-05-23 06:10:15 -04002008
Brice Goglinb53bef82008-05-09 02:20:03 +02002009 if (ss->rx_small.fill_cnt < ss->rx_small.mask + 1) {
Joe Perches78ca90e2010-02-22 16:56:58 +00002010 netdev_err(dev, "slice-%d: alloced only %d small bufs\n",
2011 slice, ss->rx_small.fill_cnt);
Brice Goglinc7dab992006-12-11 11:25:42 +01002012 goto abort_with_rx_small_ring;
Brice Goglin0da34b62006-05-23 06:10:15 -04002013 }
2014
Brice Goglinb53bef82008-05-09 02:20:03 +02002015 myri10ge_alloc_rx_pages(mgp, &ss->rx_big, mgp->big_bytes, 0);
2016 if (ss->rx_big.fill_cnt < ss->rx_big.mask + 1) {
Joe Perches78ca90e2010-02-22 16:56:58 +00002017 netdev_err(dev, "slice-%d: alloced only %d big bufs\n",
2018 slice, ss->rx_big.fill_cnt);
Brice Goglinc7dab992006-12-11 11:25:42 +01002019 goto abort_with_rx_big_ring;
Brice Goglin0da34b62006-05-23 06:10:15 -04002020 }
2021
2022 return 0;
2023
2024abort_with_rx_big_ring:
Brice Goglinb53bef82008-05-09 02:20:03 +02002025 for (i = ss->rx_big.cnt; i < ss->rx_big.fill_cnt; i++) {
2026 int idx = i & ss->rx_big.mask;
2027 myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_big.info[idx],
Brice Goglinc7dab992006-12-11 11:25:42 +01002028 mgp->big_bytes);
Brice Goglinb53bef82008-05-09 02:20:03 +02002029 put_page(ss->rx_big.info[idx].page);
Brice Goglin0da34b62006-05-23 06:10:15 -04002030 }
2031
2032abort_with_rx_small_ring:
Brice Goglinb53bef82008-05-09 02:20:03 +02002033 for (i = ss->rx_small.cnt; i < ss->rx_small.fill_cnt; i++) {
2034 int idx = i & ss->rx_small.mask;
2035 myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_small.info[idx],
Brice Goglinc7dab992006-12-11 11:25:42 +01002036 mgp->small_bytes + MXGEFW_PAD);
Brice Goglinb53bef82008-05-09 02:20:03 +02002037 put_page(ss->rx_small.info[idx].page);
Brice Goglin0da34b62006-05-23 06:10:15 -04002038 }
Brice Goglinc7dab992006-12-11 11:25:42 +01002039
Brice Goglinb53bef82008-05-09 02:20:03 +02002040 kfree(ss->rx_big.info);
Brice Goglin0da34b62006-05-23 06:10:15 -04002041
2042abort_with_rx_small_info:
Brice Goglinb53bef82008-05-09 02:20:03 +02002043 kfree(ss->rx_small.info);
Brice Goglin0da34b62006-05-23 06:10:15 -04002044
2045abort_with_tx_info:
Brice Goglinb53bef82008-05-09 02:20:03 +02002046 kfree(ss->tx.info);
Brice Goglin0da34b62006-05-23 06:10:15 -04002047
2048abort_with_rx_big_shadow:
Brice Goglinb53bef82008-05-09 02:20:03 +02002049 kfree(ss->rx_big.shadow);
Brice Goglin0da34b62006-05-23 06:10:15 -04002050
2051abort_with_rx_small_shadow:
Brice Goglinb53bef82008-05-09 02:20:03 +02002052 kfree(ss->rx_small.shadow);
Brice Goglin0da34b62006-05-23 06:10:15 -04002053
2054abort_with_tx_req_bytes:
Brice Goglinb53bef82008-05-09 02:20:03 +02002055 kfree(ss->tx.req_bytes);
2056 ss->tx.req_bytes = NULL;
2057 ss->tx.req_list = NULL;
Brice Goglin0da34b62006-05-23 06:10:15 -04002058
2059abort_with_nothing:
2060 return status;
2061}
2062
Brice Goglinb53bef82008-05-09 02:20:03 +02002063static void myri10ge_free_rings(struct myri10ge_slice_state *ss)
Brice Goglin0da34b62006-05-23 06:10:15 -04002064{
Brice Goglinb53bef82008-05-09 02:20:03 +02002065 struct myri10ge_priv *mgp = ss->mgp;
Brice Goglin0da34b62006-05-23 06:10:15 -04002066 struct sk_buff *skb;
2067 struct myri10ge_tx_buf *tx;
2068 int i, len, idx;
2069
Brice Goglin0dcffac2008-05-09 02:21:49 +02002070 /* If not allocated, skip it */
2071 if (ss->tx.req_list == NULL)
2072 return;
2073
Brice Goglinb53bef82008-05-09 02:20:03 +02002074 for (i = ss->rx_big.cnt; i < ss->rx_big.fill_cnt; i++) {
2075 idx = i & ss->rx_big.mask;
2076 if (i == ss->rx_big.fill_cnt - 1)
2077 ss->rx_big.info[idx].page_offset = MYRI10GE_ALLOC_SIZE;
2078 myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_big.info[idx],
Brice Goglinc7dab992006-12-11 11:25:42 +01002079 mgp->big_bytes);
Brice Goglinb53bef82008-05-09 02:20:03 +02002080 put_page(ss->rx_big.info[idx].page);
Brice Goglin0da34b62006-05-23 06:10:15 -04002081 }
2082
Brice Goglinb53bef82008-05-09 02:20:03 +02002083 for (i = ss->rx_small.cnt; i < ss->rx_small.fill_cnt; i++) {
2084 idx = i & ss->rx_small.mask;
2085 if (i == ss->rx_small.fill_cnt - 1)
2086 ss->rx_small.info[idx].page_offset =
Brice Goglinc7dab992006-12-11 11:25:42 +01002087 MYRI10GE_ALLOC_SIZE;
Brice Goglinb53bef82008-05-09 02:20:03 +02002088 myri10ge_unmap_rx_page(mgp->pdev, &ss->rx_small.info[idx],
Brice Goglinc7dab992006-12-11 11:25:42 +01002089 mgp->small_bytes + MXGEFW_PAD);
Brice Goglinb53bef82008-05-09 02:20:03 +02002090 put_page(ss->rx_small.info[idx].page);
Brice Goglin0da34b62006-05-23 06:10:15 -04002091 }
Brice Goglinb53bef82008-05-09 02:20:03 +02002092 tx = &ss->tx;
Brice Goglin0da34b62006-05-23 06:10:15 -04002093 while (tx->done != tx->req) {
2094 idx = tx->done & tx->mask;
2095 skb = tx->info[idx].skb;
2096
2097 /* Mark as free */
2098 tx->info[idx].skb = NULL;
2099 tx->done++;
FUJITA Tomonoric755b4b2010-04-12 14:32:10 +00002100 len = dma_unmap_len(&tx->info[idx], len);
2101 dma_unmap_len_set(&tx->info[idx], len, 0);
Brice Goglin0da34b62006-05-23 06:10:15 -04002102 if (skb) {
Brice Goglinb53bef82008-05-09 02:20:03 +02002103 ss->stats.tx_dropped++;
Brice Goglin0da34b62006-05-23 06:10:15 -04002104 dev_kfree_skb_any(skb);
2105 if (len)
2106 pci_unmap_single(mgp->pdev,
FUJITA Tomonoric755b4b2010-04-12 14:32:10 +00002107 dma_unmap_addr(&tx->info[idx],
Brice Goglin0da34b62006-05-23 06:10:15 -04002108 bus), len,
2109 PCI_DMA_TODEVICE);
2110 } else {
2111 if (len)
2112 pci_unmap_page(mgp->pdev,
FUJITA Tomonoric755b4b2010-04-12 14:32:10 +00002113 dma_unmap_addr(&tx->info[idx],
Brice Goglin0da34b62006-05-23 06:10:15 -04002114 bus), len,
2115 PCI_DMA_TODEVICE);
2116 }
2117 }
Brice Goglinb53bef82008-05-09 02:20:03 +02002118 kfree(ss->rx_big.info);
Brice Goglin0da34b62006-05-23 06:10:15 -04002119
Brice Goglinb53bef82008-05-09 02:20:03 +02002120 kfree(ss->rx_small.info);
Brice Goglin0da34b62006-05-23 06:10:15 -04002121
Brice Goglinb53bef82008-05-09 02:20:03 +02002122 kfree(ss->tx.info);
Brice Goglin0da34b62006-05-23 06:10:15 -04002123
Brice Goglinb53bef82008-05-09 02:20:03 +02002124 kfree(ss->rx_big.shadow);
Brice Goglin0da34b62006-05-23 06:10:15 -04002125
Brice Goglinb53bef82008-05-09 02:20:03 +02002126 kfree(ss->rx_small.shadow);
Brice Goglin0da34b62006-05-23 06:10:15 -04002127
Brice Goglinb53bef82008-05-09 02:20:03 +02002128 kfree(ss->tx.req_bytes);
2129 ss->tx.req_bytes = NULL;
2130 ss->tx.req_list = NULL;
Brice Goglin0da34b62006-05-23 06:10:15 -04002131}
2132
Brice Goglindf30a742006-12-18 11:50:40 +01002133static int myri10ge_request_irq(struct myri10ge_priv *mgp)
2134{
2135 struct pci_dev *pdev = mgp->pdev;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002136 struct myri10ge_slice_state *ss;
2137 struct net_device *netdev = mgp->dev;
2138 int i;
Brice Goglindf30a742006-12-18 11:50:40 +01002139 int status;
2140
Brice Goglin0dcffac2008-05-09 02:21:49 +02002141 mgp->msi_enabled = 0;
2142 mgp->msix_enabled = 0;
2143 status = 0;
Brice Goglindf30a742006-12-18 11:50:40 +01002144 if (myri10ge_msi) {
Brice Goglin0dcffac2008-05-09 02:21:49 +02002145 if (mgp->num_slices > 1) {
2146 status =
2147 pci_enable_msix(pdev, mgp->msix_vectors,
2148 mgp->num_slices);
2149 if (status == 0) {
2150 mgp->msix_enabled = 1;
2151 } else {
2152 dev_err(&pdev->dev,
2153 "Error %d setting up MSI-X\n", status);
2154 return status;
2155 }
2156 }
2157 if (mgp->msix_enabled == 0) {
2158 status = pci_enable_msi(pdev);
2159 if (status != 0) {
2160 dev_err(&pdev->dev,
2161 "Error %d setting up MSI; falling back to xPIC\n",
2162 status);
2163 } else {
2164 mgp->msi_enabled = 1;
2165 }
2166 }
Brice Goglindf30a742006-12-18 11:50:40 +01002167 }
Brice Goglin0dcffac2008-05-09 02:21:49 +02002168 if (mgp->msix_enabled) {
2169 for (i = 0; i < mgp->num_slices; i++) {
2170 ss = &mgp->ss[i];
2171 snprintf(ss->irq_desc, sizeof(ss->irq_desc),
2172 "%s:slice-%d", netdev->name, i);
2173 status = request_irq(mgp->msix_vectors[i].vector,
2174 myri10ge_intr, 0, ss->irq_desc,
2175 ss);
2176 if (status != 0) {
2177 dev_err(&pdev->dev,
2178 "slice %d failed to allocate IRQ\n", i);
2179 i--;
2180 while (i >= 0) {
2181 free_irq(mgp->msix_vectors[i].vector,
2182 &mgp->ss[i]);
2183 i--;
2184 }
2185 pci_disable_msix(pdev);
2186 return status;
2187 }
2188 }
2189 } else {
2190 status = request_irq(pdev->irq, myri10ge_intr, IRQF_SHARED,
2191 mgp->dev->name, &mgp->ss[0]);
2192 if (status != 0) {
2193 dev_err(&pdev->dev, "failed to allocate IRQ\n");
2194 if (mgp->msi_enabled)
2195 pci_disable_msi(pdev);
2196 }
Brice Goglindf30a742006-12-18 11:50:40 +01002197 }
2198 return status;
2199}
2200
2201static void myri10ge_free_irq(struct myri10ge_priv *mgp)
2202{
2203 struct pci_dev *pdev = mgp->pdev;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002204 int i;
Brice Goglindf30a742006-12-18 11:50:40 +01002205
Brice Goglin0dcffac2008-05-09 02:21:49 +02002206 if (mgp->msix_enabled) {
2207 for (i = 0; i < mgp->num_slices; i++)
2208 free_irq(mgp->msix_vectors[i].vector, &mgp->ss[i]);
2209 } else {
2210 free_irq(pdev->irq, &mgp->ss[0]);
2211 }
Brice Goglindf30a742006-12-18 11:50:40 +01002212 if (mgp->msi_enabled)
2213 pci_disable_msi(pdev);
Brice Goglin0dcffac2008-05-09 02:21:49 +02002214 if (mgp->msix_enabled)
2215 pci_disable_msix(pdev);
Brice Goglindf30a742006-12-18 11:50:40 +01002216}
2217
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07002218static int
2219myri10ge_get_frag_header(struct skb_frag_struct *frag, void **mac_hdr,
2220 void **ip_hdr, void **tcpudp_hdr,
2221 u64 * hdr_flags, void *priv)
2222{
2223 struct ethhdr *eh;
2224 struct vlan_ethhdr *veh;
2225 struct iphdr *iph;
2226 u8 *va = page_address(frag->page) + frag->page_offset;
2227 unsigned long ll_hlen;
Al Viro66341ff2007-12-22 18:56:43 +00002228 /* passed opaque through lro_receive_frags() */
2229 __wsum csum = (__force __wsum) (unsigned long)priv;
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07002230
2231 /* find the mac header, aborting if not IPv4 */
2232
2233 eh = (struct ethhdr *)va;
2234 *mac_hdr = eh;
2235 ll_hlen = ETH_HLEN;
2236 if (eh->h_proto != htons(ETH_P_IP)) {
2237 if (eh->h_proto == htons(ETH_P_8021Q)) {
2238 veh = (struct vlan_ethhdr *)va;
2239 if (veh->h_vlan_encapsulated_proto != htons(ETH_P_IP))
2240 return -1;
2241
2242 ll_hlen += VLAN_HLEN;
2243
2244 /*
2245 * HW checksum starts ETH_HLEN bytes into
2246 * frame, so we must subtract off the VLAN
2247 * header's checksum before csum can be used
2248 */
2249 csum = csum_sub(csum, csum_partial(va + ETH_HLEN,
2250 VLAN_HLEN, 0));
2251 } else {
2252 return -1;
2253 }
2254 }
2255 *hdr_flags = LRO_IPV4;
2256
2257 iph = (struct iphdr *)(va + ll_hlen);
2258 *ip_hdr = iph;
2259 if (iph->protocol != IPPROTO_TCP)
2260 return -1;
Paul Gortmaker56f8a752011-06-21 20:33:34 -07002261 if (ip_is_fragment(iph))
Brice Goglinbcb09dc2008-12-09 00:14:27 -08002262 return -1;
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07002263 *hdr_flags |= LRO_TCP;
2264 *tcpudp_hdr = (u8 *) (*ip_hdr) + (iph->ihl << 2);
2265
2266 /* verify the IP checksum */
2267 if (unlikely(ip_fast_csum((u8 *) iph, iph->ihl)))
2268 return -1;
2269
2270 /* verify the checksum */
2271 if (unlikely(csum_tcpudp_magic(iph->saddr, iph->daddr,
2272 ntohs(iph->tot_len) - (iph->ihl << 2),
2273 IPPROTO_TCP, csum)))
2274 return -1;
2275
2276 return 0;
2277}
2278
Brice Goglin77929732008-05-09 02:21:10 +02002279static int myri10ge_get_txrx(struct myri10ge_priv *mgp, int slice)
2280{
2281 struct myri10ge_cmd cmd;
2282 struct myri10ge_slice_state *ss;
2283 int status;
2284
2285 ss = &mgp->ss[slice];
Brice Goglin236bb5e62008-09-28 15:34:21 +00002286 status = 0;
2287 if (slice == 0 || (mgp->dev->real_num_tx_queues > 1)) {
2288 cmd.data0 = slice;
2289 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SEND_OFFSET,
2290 &cmd, 0);
2291 ss->tx.lanai = (struct mcp_kreq_ether_send __iomem *)
2292 (mgp->sram + cmd.data0);
2293 }
Brice Goglin77929732008-05-09 02:21:10 +02002294 cmd.data0 = slice;
2295 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_SMALL_RX_OFFSET,
2296 &cmd, 0);
2297 ss->rx_small.lanai = (struct mcp_kreq_ether_recv __iomem *)
2298 (mgp->sram + cmd.data0);
2299
2300 cmd.data0 = slice;
2301 status |= myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_BIG_RX_OFFSET, &cmd, 0);
2302 ss->rx_big.lanai = (struct mcp_kreq_ether_recv __iomem *)
2303 (mgp->sram + cmd.data0);
2304
Brice Goglin236bb5e62008-09-28 15:34:21 +00002305 ss->tx.send_go = (__iomem __be32 *)
2306 (mgp->sram + MXGEFW_ETH_SEND_GO + 64 * slice);
2307 ss->tx.send_stop = (__iomem __be32 *)
2308 (mgp->sram + MXGEFW_ETH_SEND_STOP + 64 * slice);
Brice Goglin77929732008-05-09 02:21:10 +02002309 return status;
2310
2311}
2312
2313static int myri10ge_set_stats(struct myri10ge_priv *mgp, int slice)
2314{
2315 struct myri10ge_cmd cmd;
2316 struct myri10ge_slice_state *ss;
2317 int status;
2318
2319 ss = &mgp->ss[slice];
2320 cmd.data0 = MYRI10GE_LOWPART_TO_U32(ss->fw_stats_bus);
2321 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(ss->fw_stats_bus);
Brice Goglin236bb5e62008-09-28 15:34:21 +00002322 cmd.data2 = sizeof(struct mcp_irq_data) | (slice << 16);
Brice Goglin77929732008-05-09 02:21:10 +02002323 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_STATS_DMA_V2, &cmd, 0);
2324 if (status == -ENOSYS) {
2325 dma_addr_t bus = ss->fw_stats_bus;
2326 if (slice != 0)
2327 return -EINVAL;
2328 bus += offsetof(struct mcp_irq_data, send_done_count);
2329 cmd.data0 = MYRI10GE_LOWPART_TO_U32(bus);
2330 cmd.data1 = MYRI10GE_HIGHPART_TO_U32(bus);
2331 status = myri10ge_send_cmd(mgp,
2332 MXGEFW_CMD_SET_STATS_DMA_OBSOLETE,
2333 &cmd, 0);
2334 /* Firmware cannot support multicast without STATS_DMA_V2 */
2335 mgp->fw_multicast_support = 0;
2336 } else {
2337 mgp->fw_multicast_support = 1;
2338 }
2339 return 0;
2340}
Brice Goglin77929732008-05-09 02:21:10 +02002341
Brice Goglin0da34b62006-05-23 06:10:15 -04002342static int myri10ge_open(struct net_device *dev)
2343{
Brice Goglin0dcffac2008-05-09 02:21:49 +02002344 struct myri10ge_slice_state *ss;
Brice Goglinb53bef82008-05-09 02:20:03 +02002345 struct myri10ge_priv *mgp = netdev_priv(dev);
Brice Goglin0da34b62006-05-23 06:10:15 -04002346 struct myri10ge_cmd cmd;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002347 int i, status, big_pow2, slice;
2348 u8 *itable;
Andrew Gallatin1e6e9342007-09-17 11:37:42 -07002349 struct net_lro_mgr *lro_mgr;
Brice Goglin0da34b62006-05-23 06:10:15 -04002350
Brice Goglin0da34b62006-05-23 06:10:15 -04002351 if (mgp->running != MYRI10GE_ETH_STOPPED)
2352 return -EBUSY;
2353
2354 mgp->running = MYRI10GE_ETH_STARTING;
2355 status = myri10ge_reset(mgp);
2356 if (status != 0) {
Joe Perches78ca90e2010-02-22 16:56:58 +00002357 netdev_err(dev, "failed reset\n");
Brice Goglindf30a742006-12-18 11:50:40 +01002358 goto abort_with_nothing;
Brice Goglin0da34b62006-05-23 06:10:15 -04002359 }
2360
Brice Goglin0dcffac2008-05-09 02:21:49 +02002361 if (mgp->num_slices > 1) {
2362 cmd.data0 = mgp->num_slices;
Brice Goglin236bb5e62008-09-28 15:34:21 +00002363 cmd.data1 = MXGEFW_SLICE_INTR_MODE_ONE_PER_SLICE;
2364 if (mgp->dev->real_num_tx_queues > 1)
2365 cmd.data1 |= MXGEFW_SLICE_ENABLE_MULTIPLE_TX_QUEUES;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002366 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ENABLE_RSS_QUEUES,
2367 &cmd, 0);
2368 if (status != 0) {
Joe Perches78ca90e2010-02-22 16:56:58 +00002369 netdev_err(dev, "failed to set number of slices\n");
Brice Goglin0dcffac2008-05-09 02:21:49 +02002370 goto abort_with_nothing;
2371 }
2372 /* setup the indirection table */
2373 cmd.data0 = mgp->num_slices;
2374 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_TABLE_SIZE,
2375 &cmd, 0);
2376
2377 status |= myri10ge_send_cmd(mgp,
2378 MXGEFW_CMD_GET_RSS_TABLE_OFFSET,
2379 &cmd, 0);
2380 if (status != 0) {
Joe Perches78ca90e2010-02-22 16:56:58 +00002381 netdev_err(dev, "failed to setup rss tables\n");
Brice Goglin236bb5e62008-09-28 15:34:21 +00002382 goto abort_with_nothing;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002383 }
2384
2385 /* just enable an identity mapping */
2386 itable = mgp->sram + cmd.data0;
2387 for (i = 0; i < mgp->num_slices; i++)
2388 __raw_writeb(i, &itable[i]);
2389
2390 cmd.data0 = 1;
2391 cmd.data1 = myri10ge_rss_hash;
2392 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_RSS_ENABLE,
2393 &cmd, 0);
2394 if (status != 0) {
Joe Perches78ca90e2010-02-22 16:56:58 +00002395 netdev_err(dev, "failed to enable slices\n");
Brice Goglin0dcffac2008-05-09 02:21:49 +02002396 goto abort_with_nothing;
2397 }
2398 }
2399
Brice Goglindf30a742006-12-18 11:50:40 +01002400 status = myri10ge_request_irq(mgp);
2401 if (status != 0)
2402 goto abort_with_nothing;
2403
Brice Goglin0da34b62006-05-23 06:10:15 -04002404 /* decide what small buffer size to use. For good TCP rx
2405 * performance, it is important to not receive 1514 byte
2406 * frames into jumbo buffers, as it confuses the socket buffer
2407 * accounting code, leading to drops and erratic performance.
2408 */
2409
2410 if (dev->mtu <= ETH_DATA_LEN)
Brice Goglinc7dab992006-12-11 11:25:42 +01002411 /* enough for a TCP header */
2412 mgp->small_bytes = (128 > SMP_CACHE_BYTES)
2413 ? (128 - MXGEFW_PAD)
2414 : (SMP_CACHE_BYTES - MXGEFW_PAD);
Brice Goglin0da34b62006-05-23 06:10:15 -04002415 else
Brice Goglinde3c4502006-12-11 11:26:38 +01002416 /* enough for a vlan encapsulated ETH_DATA_LEN frame */
2417 mgp->small_bytes = VLAN_ETH_FRAME_LEN;
Brice Goglin0da34b62006-05-23 06:10:15 -04002418
2419 /* Override the small buffer size? */
2420 if (myri10ge_small_bytes > 0)
2421 mgp->small_bytes = myri10ge_small_bytes;
2422
Brice Goglin0da34b62006-05-23 06:10:15 -04002423 /* Firmware needs the big buff size as a power of 2. Lie and
2424 * tell him the buffer is larger, because we only use 1
2425 * buffer/pkt, and the mtu will prevent overruns.
2426 */
Brice Goglin13348be2006-12-11 11:27:19 +01002427 big_pow2 = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
Brice Goglinc7dab992006-12-11 11:25:42 +01002428 if (big_pow2 < MYRI10GE_ALLOC_SIZE / 2) {
vignesh babu199126a2007-07-09 11:50:22 -07002429 while (!is_power_of_2(big_pow2))
Brice Goglinc7dab992006-12-11 11:25:42 +01002430 big_pow2++;
Brice Goglin13348be2006-12-11 11:27:19 +01002431 mgp->big_bytes = dev->mtu + ETH_HLEN + VLAN_HLEN + MXGEFW_PAD;
Brice Goglinc7dab992006-12-11 11:25:42 +01002432 } else {
2433 big_pow2 = MYRI10GE_ALLOC_SIZE;
2434 mgp->big_bytes = big_pow2;
2435 }
2436
Brice Goglin0dcffac2008-05-09 02:21:49 +02002437 /* setup the per-slice data structures */
2438 for (slice = 0; slice < mgp->num_slices; slice++) {
2439 ss = &mgp->ss[slice];
2440
2441 status = myri10ge_get_txrx(mgp, slice);
2442 if (status != 0) {
Joe Perches78ca90e2010-02-22 16:56:58 +00002443 netdev_err(dev, "failed to get ring sizes or locations\n");
Brice Goglin0dcffac2008-05-09 02:21:49 +02002444 goto abort_with_rings;
2445 }
2446 status = myri10ge_allocate_rings(ss);
2447 if (status != 0)
2448 goto abort_with_rings;
Brice Goglin236bb5e62008-09-28 15:34:21 +00002449
2450 /* only firmware which supports multiple TX queues
2451 * supports setting up the tx stats on non-zero
2452 * slices */
2453 if (slice == 0 || mgp->dev->real_num_tx_queues > 1)
Brice Goglin0dcffac2008-05-09 02:21:49 +02002454 status = myri10ge_set_stats(mgp, slice);
2455 if (status) {
Joe Perches78ca90e2010-02-22 16:56:58 +00002456 netdev_err(dev, "Couldn't set stats DMA\n");
Brice Goglin0dcffac2008-05-09 02:21:49 +02002457 goto abort_with_rings;
2458 }
2459
2460 lro_mgr = &ss->rx_done.lro_mgr;
2461 lro_mgr->dev = dev;
2462 lro_mgr->features = LRO_F_NAPI;
2463 lro_mgr->ip_summed = CHECKSUM_COMPLETE;
2464 lro_mgr->ip_summed_aggr = CHECKSUM_UNNECESSARY;
2465 lro_mgr->max_desc = MYRI10GE_MAX_LRO_DESCRIPTORS;
2466 lro_mgr->lro_arr = ss->rx_done.lro_desc;
2467 lro_mgr->get_frag_header = myri10ge_get_frag_header;
2468 lro_mgr->max_aggr = myri10ge_lro_max_pkts;
Stanislaw Gruszka636d2f62009-04-15 02:26:49 -07002469 lro_mgr->frag_align_pad = 2;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002470 if (lro_mgr->max_aggr > MAX_SKB_FRAGS)
2471 lro_mgr->max_aggr = MAX_SKB_FRAGS;
2472
2473 /* must happen prior to any irq */
2474 napi_enable(&(ss)->napi);
2475 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002476
2477 /* now give firmware buffers sizes, and MTU */
2478 cmd.data0 = dev->mtu + ETH_HLEN + VLAN_HLEN;
2479 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_MTU, &cmd, 0);
2480 cmd.data0 = mgp->small_bytes;
2481 status |=
2482 myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_SMALL_BUFFER_SIZE, &cmd, 0);
2483 cmd.data0 = big_pow2;
2484 status |=
2485 myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_BIG_BUFFER_SIZE, &cmd, 0);
2486 if (status) {
Joe Perches78ca90e2010-02-22 16:56:58 +00002487 netdev_err(dev, "Couldn't set buffer sizes\n");
Brice Goglin0da34b62006-05-23 06:10:15 -04002488 goto abort_with_rings;
2489 }
2490
Brice Goglin0dcffac2008-05-09 02:21:49 +02002491 /*
2492 * Set Linux style TSO mode; this is needed only on newer
2493 * firmware versions. Older versions default to Linux
2494 * style TSO
2495 */
2496 cmd.data0 = 0;
2497 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_TSO_MODE, &cmd, 0);
2498 if (status && status != -ENOSYS) {
Joe Perches78ca90e2010-02-22 16:56:58 +00002499 netdev_err(dev, "Couldn't set TSO mode\n");
Brice Goglin0da34b62006-05-23 06:10:15 -04002500 goto abort_with_rings;
2501 }
2502
Al Viro66341ff2007-12-22 18:56:43 +00002503 mgp->link_state = ~0U;
Brice Goglin0da34b62006-05-23 06:10:15 -04002504 mgp->rdma_tags_available = 15;
2505
Brice Goglin0da34b62006-05-23 06:10:15 -04002506 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_UP, &cmd, 0);
2507 if (status) {
Joe Perches78ca90e2010-02-22 16:56:58 +00002508 netdev_err(dev, "Couldn't bring up link\n");
Brice Goglin0da34b62006-05-23 06:10:15 -04002509 goto abort_with_rings;
2510 }
2511
Brice Goglin0da34b62006-05-23 06:10:15 -04002512 mgp->running = MYRI10GE_ETH_RUNNING;
2513 mgp->watchdog_timer.expires = jiffies + myri10ge_watchdog_timeout * HZ;
2514 add_timer(&mgp->watchdog_timer);
Brice Goglin236bb5e62008-09-28 15:34:21 +00002515 netif_tx_wake_all_queues(dev);
2516
Brice Goglin0da34b62006-05-23 06:10:15 -04002517 return 0;
2518
2519abort_with_rings:
Brice Goglin051d36f2008-10-20 13:54:12 +02002520 while (slice) {
2521 slice--;
2522 napi_disable(&mgp->ss[slice].napi);
2523 }
Brice Goglin0dcffac2008-05-09 02:21:49 +02002524 for (i = 0; i < mgp->num_slices; i++)
2525 myri10ge_free_rings(&mgp->ss[i]);
Brice Goglin0da34b62006-05-23 06:10:15 -04002526
Brice Goglindf30a742006-12-18 11:50:40 +01002527 myri10ge_free_irq(mgp);
2528
Brice Goglin0da34b62006-05-23 06:10:15 -04002529abort_with_nothing:
2530 mgp->running = MYRI10GE_ETH_STOPPED;
2531 return -ENOMEM;
2532}
2533
2534static int myri10ge_close(struct net_device *dev)
2535{
Brice Goglinb53bef82008-05-09 02:20:03 +02002536 struct myri10ge_priv *mgp = netdev_priv(dev);
Brice Goglin0da34b62006-05-23 06:10:15 -04002537 struct myri10ge_cmd cmd;
2538 int status, old_down_cnt;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002539 int i;
Brice Goglin0da34b62006-05-23 06:10:15 -04002540
Brice Goglin0da34b62006-05-23 06:10:15 -04002541 if (mgp->running != MYRI10GE_ETH_RUNNING)
2542 return 0;
2543
Brice Goglin0dcffac2008-05-09 02:21:49 +02002544 if (mgp->ss[0].tx.req_bytes == NULL)
Brice Goglin0da34b62006-05-23 06:10:15 -04002545 return 0;
2546
2547 del_timer_sync(&mgp->watchdog_timer);
2548 mgp->running = MYRI10GE_ETH_STOPPING;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002549 for (i = 0; i < mgp->num_slices; i++) {
2550 napi_disable(&mgp->ss[i].napi);
2551 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002552 netif_carrier_off(dev);
Brice Goglin236bb5e62008-09-28 15:34:21 +00002553
2554 netif_tx_stop_all_queues(dev);
Brice Goglind0234212009-08-07 10:44:22 +00002555 if (mgp->rebooted == 0) {
2556 old_down_cnt = mgp->down_cnt;
2557 mb();
2558 status =
2559 myri10ge_send_cmd(mgp, MXGEFW_CMD_ETHERNET_DOWN, &cmd, 0);
2560 if (status)
Joe Perches78ca90e2010-02-22 16:56:58 +00002561 netdev_err(dev, "Couldn't bring down link\n");
Brice Goglin0da34b62006-05-23 06:10:15 -04002562
Brice Goglind0234212009-08-07 10:44:22 +00002563 wait_event_timeout(mgp->down_wq, old_down_cnt != mgp->down_cnt,
2564 HZ);
2565 if (old_down_cnt == mgp->down_cnt)
Joe Perches78ca90e2010-02-22 16:56:58 +00002566 netdev_err(dev, "never got down irq\n");
Brice Goglind0234212009-08-07 10:44:22 +00002567 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002568 netif_tx_disable(dev);
Brice Goglindf30a742006-12-18 11:50:40 +01002569 myri10ge_free_irq(mgp);
Brice Goglin0dcffac2008-05-09 02:21:49 +02002570 for (i = 0; i < mgp->num_slices; i++)
2571 myri10ge_free_rings(&mgp->ss[i]);
Brice Goglin0da34b62006-05-23 06:10:15 -04002572
2573 mgp->running = MYRI10GE_ETH_STOPPED;
2574 return 0;
2575}
2576
2577/* copy an array of struct mcp_kreq_ether_send's to the mcp. Copy
2578 * backwards one at a time and handle ring wraps */
2579
2580static inline void
2581myri10ge_submit_req_backwards(struct myri10ge_tx_buf *tx,
2582 struct mcp_kreq_ether_send *src, int cnt)
2583{
2584 int idx, starting_slot;
2585 starting_slot = tx->req;
2586 while (cnt > 1) {
2587 cnt--;
2588 idx = (starting_slot + cnt) & tx->mask;
2589 myri10ge_pio_copy(&tx->lanai[idx], &src[cnt], sizeof(*src));
2590 mb();
2591 }
2592}
2593
2594/*
2595 * copy an array of struct mcp_kreq_ether_send's to the mcp. Copy
2596 * at most 32 bytes at a time, so as to avoid involving the software
2597 * pio handler in the nic. We re-write the first segment's flags
2598 * to mark them valid only after writing the entire chain.
2599 */
2600
2601static inline void
2602myri10ge_submit_req(struct myri10ge_tx_buf *tx, struct mcp_kreq_ether_send *src,
2603 int cnt)
2604{
2605 int idx, i;
2606 struct mcp_kreq_ether_send __iomem *dstp, *dst;
2607 struct mcp_kreq_ether_send *srcp;
2608 u8 last_flags;
2609
2610 idx = tx->req & tx->mask;
2611
2612 last_flags = src->flags;
2613 src->flags = 0;
2614 mb();
2615 dst = dstp = &tx->lanai[idx];
2616 srcp = src;
2617
2618 if ((idx + cnt) < tx->mask) {
2619 for (i = 0; i < (cnt - 1); i += 2) {
2620 myri10ge_pio_copy(dstp, srcp, 2 * sizeof(*src));
2621 mb(); /* force write every 32 bytes */
2622 srcp += 2;
2623 dstp += 2;
2624 }
2625 } else {
2626 /* submit all but the first request, and ensure
2627 * that it is submitted below */
2628 myri10ge_submit_req_backwards(tx, src, cnt);
2629 i = 0;
2630 }
2631 if (i < cnt) {
2632 /* submit the first request */
2633 myri10ge_pio_copy(dstp, srcp, sizeof(*src));
2634 mb(); /* barrier before setting valid flag */
2635 }
2636
2637 /* re-write the last 32-bits with the valid flags */
2638 src->flags = last_flags;
Al Viro40f6cff2006-11-20 13:48:32 -05002639 put_be32(*((__be32 *) src + 3), (__be32 __iomem *) dst + 3);
Brice Goglin0da34b62006-05-23 06:10:15 -04002640 tx->req += cnt;
2641 mb();
2642}
2643
Brice Goglin0da34b62006-05-23 06:10:15 -04002644/*
2645 * Transmit a packet. We need to split the packet so that a single
Brice Goglinb53bef82008-05-09 02:20:03 +02002646 * segment does not cross myri10ge->tx_boundary, so this makes segment
Brice Goglin0da34b62006-05-23 06:10:15 -04002647 * counting tricky. So rather than try to count segments up front, we
2648 * just give up if there are too few segments to hold a reasonably
2649 * fragmented packet currently available. If we run
2650 * out of segments while preparing a packet for DMA, we just linearize
2651 * it and try again.
2652 */
2653
Stephen Hemminger613573252009-08-31 19:50:58 +00002654static netdev_tx_t myri10ge_xmit(struct sk_buff *skb,
2655 struct net_device *dev)
Brice Goglin0da34b62006-05-23 06:10:15 -04002656{
2657 struct myri10ge_priv *mgp = netdev_priv(dev);
Brice Goglinb53bef82008-05-09 02:20:03 +02002658 struct myri10ge_slice_state *ss;
Brice Goglin0da34b62006-05-23 06:10:15 -04002659 struct mcp_kreq_ether_send *req;
Brice Goglinb53bef82008-05-09 02:20:03 +02002660 struct myri10ge_tx_buf *tx;
Brice Goglin0da34b62006-05-23 06:10:15 -04002661 struct skb_frag_struct *frag;
Brice Goglin236bb5e62008-09-28 15:34:21 +00002662 struct netdev_queue *netdev_queue;
Brice Goglin0da34b62006-05-23 06:10:15 -04002663 dma_addr_t bus;
Al Viro40f6cff2006-11-20 13:48:32 -05002664 u32 low;
2665 __be32 high_swapped;
Brice Goglin0da34b62006-05-23 06:10:15 -04002666 unsigned int len;
2667 int idx, last_idx, avail, frag_cnt, frag_idx, count, mss, max_segments;
Brice Goglin236bb5e62008-09-28 15:34:21 +00002668 u16 pseudo_hdr_offset, cksum_offset, queue;
Brice Goglin0da34b62006-05-23 06:10:15 -04002669 int cum_len, seglen, boundary, rdma_count;
2670 u8 flags, odd_flag;
2671
Brice Goglin236bb5e62008-09-28 15:34:21 +00002672 queue = skb_get_queue_mapping(skb);
Brice Goglin236bb5e62008-09-28 15:34:21 +00002673 ss = &mgp->ss[queue];
2674 netdev_queue = netdev_get_tx_queue(mgp->dev, queue);
Brice Goglinb53bef82008-05-09 02:20:03 +02002675 tx = &ss->tx;
Brice Goglin236bb5e62008-09-28 15:34:21 +00002676
Brice Goglin0da34b62006-05-23 06:10:15 -04002677again:
2678 req = tx->req_list;
2679 avail = tx->mask - 1 - (tx->req - tx->done);
2680
2681 mss = 0;
2682 max_segments = MXGEFW_MAX_SEND_DESC;
2683
Brice Goglin917690c2007-03-27 21:54:53 +02002684 if (skb_is_gso(skb)) {
Herbert Xu79671682006-06-22 02:40:14 -07002685 mss = skb_shinfo(skb)->gso_size;
Brice Goglin917690c2007-03-27 21:54:53 +02002686 max_segments = MYRI10GE_MAX_SEND_DESC_TSO;
Brice Goglin0da34b62006-05-23 06:10:15 -04002687 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002688
2689 if ((unlikely(avail < max_segments))) {
2690 /* we are out of transmit resources */
Brice Goglinb53bef82008-05-09 02:20:03 +02002691 tx->stop_queue++;
Brice Goglin236bb5e62008-09-28 15:34:21 +00002692 netif_tx_stop_queue(netdev_queue);
Patrick McHardy5b548142009-06-12 06:22:29 +00002693 return NETDEV_TX_BUSY;
Brice Goglin0da34b62006-05-23 06:10:15 -04002694 }
2695
2696 /* Setup checksum offloading, if needed */
2697 cksum_offset = 0;
2698 pseudo_hdr_offset = 0;
2699 odd_flag = 0;
2700 flags = (MXGEFW_FLAGS_NO_TSO | MXGEFW_FLAGS_FIRST);
Patrick McHardy84fa7932006-08-29 16:44:56 -07002701 if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
Michał Mirosław0d0b1672010-12-14 15:24:08 +00002702 cksum_offset = skb_checksum_start_offset(skb);
Al Viroff1dcad2006-11-20 18:07:29 -08002703 pseudo_hdr_offset = cksum_offset + skb->csum_offset;
Brice Goglin0da34b62006-05-23 06:10:15 -04002704 /* If the headers are excessively large, then we must
2705 * fall back to a software checksum */
Brice Goglin4f93fde2007-10-13 12:34:01 +02002706 if (unlikely(!mss && (cksum_offset > 255 ||
2707 pseudo_hdr_offset > 127))) {
Patrick McHardy84fa7932006-08-29 16:44:56 -07002708 if (skb_checksum_help(skb))
Brice Goglin0da34b62006-05-23 06:10:15 -04002709 goto drop;
2710 cksum_offset = 0;
2711 pseudo_hdr_offset = 0;
2712 } else {
Brice Goglin0da34b62006-05-23 06:10:15 -04002713 odd_flag = MXGEFW_FLAGS_ALIGN_ODD;
2714 flags |= MXGEFW_FLAGS_CKSUM;
2715 }
2716 }
2717
2718 cum_len = 0;
2719
Brice Goglin0da34b62006-05-23 06:10:15 -04002720 if (mss) { /* TSO */
2721 /* this removes any CKSUM flag from before */
2722 flags = (MXGEFW_FLAGS_TSO_HDR | MXGEFW_FLAGS_FIRST);
2723
2724 /* negative cum_len signifies to the
2725 * send loop that we are still in the
2726 * header portion of the TSO packet.
Brice Goglin4f93fde2007-10-13 12:34:01 +02002727 * TSO header can be at most 1KB long */
Arnaldo Carvalho de Meloab6a5bb2007-03-18 17:43:48 -07002728 cum_len = -(skb_transport_offset(skb) + tcp_hdrlen(skb));
Brice Goglin0da34b62006-05-23 06:10:15 -04002729
Brice Goglin4f93fde2007-10-13 12:34:01 +02002730 /* for IPv6 TSO, the checksum offset stores the
2731 * TCP header length, to save the firmware from
2732 * the need to parse the headers */
2733 if (skb_is_gso_v6(skb)) {
2734 cksum_offset = tcp_hdrlen(skb);
2735 /* Can only handle headers <= max_tso6 long */
2736 if (unlikely(-cum_len > mgp->max_tso6))
2737 return myri10ge_sw_tso(skb, dev);
2738 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002739 /* for TSO, pseudo_hdr_offset holds mss.
2740 * The firmware figures out where to put
2741 * the checksum by parsing the header. */
Al Viro40f6cff2006-11-20 13:48:32 -05002742 pseudo_hdr_offset = mss;
Brice Goglin0da34b62006-05-23 06:10:15 -04002743 } else
Brice Goglin0da34b62006-05-23 06:10:15 -04002744 /* Mark small packets, and pad out tiny packets */
2745 if (skb->len <= MXGEFW_SEND_SMALL_SIZE) {
2746 flags |= MXGEFW_FLAGS_SMALL;
2747
2748 /* pad frames to at least ETH_ZLEN bytes */
2749 if (unlikely(skb->len < ETH_ZLEN)) {
Herbert Xu5b057c62006-06-23 02:06:41 -07002750 if (skb_padto(skb, ETH_ZLEN)) {
Brice Goglin0da34b62006-05-23 06:10:15 -04002751 /* The packet is gone, so we must
2752 * return 0 */
Brice Goglinb53bef82008-05-09 02:20:03 +02002753 ss->stats.tx_dropped += 1;
Patrick McHardy6ed10652009-06-23 06:03:08 +00002754 return NETDEV_TX_OK;
Brice Goglin0da34b62006-05-23 06:10:15 -04002755 }
2756 /* adjust the len to account for the zero pad
2757 * so that the nic can know how long it is */
2758 skb->len = ETH_ZLEN;
2759 }
2760 }
2761
2762 /* map the skb for DMA */
Eric Dumazete743d312010-04-14 15:59:40 -07002763 len = skb_headlen(skb);
Brice Goglin0da34b62006-05-23 06:10:15 -04002764 idx = tx->req & tx->mask;
2765 tx->info[idx].skb = skb;
2766 bus = pci_map_single(mgp->pdev, skb->data, len, PCI_DMA_TODEVICE);
FUJITA Tomonoric755b4b2010-04-12 14:32:10 +00002767 dma_unmap_addr_set(&tx->info[idx], bus, bus);
2768 dma_unmap_len_set(&tx->info[idx], len, len);
Brice Goglin0da34b62006-05-23 06:10:15 -04002769
2770 frag_cnt = skb_shinfo(skb)->nr_frags;
2771 frag_idx = 0;
2772 count = 0;
2773 rdma_count = 0;
2774
2775 /* "rdma_count" is the number of RDMAs belonging to the
2776 * current packet BEFORE the current send request. For
2777 * non-TSO packets, this is equal to "count".
2778 * For TSO packets, rdma_count needs to be reset
2779 * to 0 after a segment cut.
2780 *
2781 * The rdma_count field of the send request is
2782 * the number of RDMAs of the packet starting at
2783 * that request. For TSO send requests with one ore more cuts
2784 * in the middle, this is the number of RDMAs starting
2785 * after the last cut in the request. All previous
2786 * segments before the last cut implicitly have 1 RDMA.
2787 *
2788 * Since the number of RDMAs is not known beforehand,
2789 * it must be filled-in retroactively - after each
2790 * segmentation cut or at the end of the entire packet.
2791 */
2792
2793 while (1) {
2794 /* Break the SKB or Fragment up into pieces which
Brice Goglinb53bef82008-05-09 02:20:03 +02002795 * do not cross mgp->tx_boundary */
Brice Goglin0da34b62006-05-23 06:10:15 -04002796 low = MYRI10GE_LOWPART_TO_U32(bus);
2797 high_swapped = htonl(MYRI10GE_HIGHPART_TO_U32(bus));
2798 while (len) {
2799 u8 flags_next;
2800 int cum_len_next;
2801
2802 if (unlikely(count == max_segments))
2803 goto abort_linearize;
2804
Brice Goglinb53bef82008-05-09 02:20:03 +02002805 boundary =
2806 (low + mgp->tx_boundary) & ~(mgp->tx_boundary - 1);
Brice Goglin0da34b62006-05-23 06:10:15 -04002807 seglen = boundary - low;
2808 if (seglen > len)
2809 seglen = len;
2810 flags_next = flags & ~MXGEFW_FLAGS_FIRST;
2811 cum_len_next = cum_len + seglen;
Brice Goglin0da34b62006-05-23 06:10:15 -04002812 if (mss) { /* TSO */
2813 (req - rdma_count)->rdma_count = rdma_count + 1;
2814
2815 if (likely(cum_len >= 0)) { /* payload */
2816 int next_is_first, chop;
2817
2818 chop = (cum_len_next > mss);
2819 cum_len_next = cum_len_next % mss;
2820 next_is_first = (cum_len_next == 0);
2821 flags |= chop * MXGEFW_FLAGS_TSO_CHOP;
2822 flags_next |= next_is_first *
2823 MXGEFW_FLAGS_FIRST;
2824 rdma_count |= -(chop | next_is_first);
2825 rdma_count += chop & !next_is_first;
2826 } else if (likely(cum_len_next >= 0)) { /* header ends */
2827 int small;
2828
2829 rdma_count = -1;
2830 cum_len_next = 0;
2831 seglen = -cum_len;
2832 small = (mss <= MXGEFW_SEND_SMALL_SIZE);
2833 flags_next = MXGEFW_FLAGS_TSO_PLD |
2834 MXGEFW_FLAGS_FIRST |
2835 (small * MXGEFW_FLAGS_SMALL);
2836 }
2837 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002838 req->addr_high = high_swapped;
2839 req->addr_low = htonl(low);
Al Viro40f6cff2006-11-20 13:48:32 -05002840 req->pseudo_hdr_offset = htons(pseudo_hdr_offset);
Brice Goglin0da34b62006-05-23 06:10:15 -04002841 req->pad = 0; /* complete solid 16-byte block; does this matter? */
2842 req->rdma_count = 1;
2843 req->length = htons(seglen);
2844 req->cksum_offset = cksum_offset;
2845 req->flags = flags | ((cum_len & 1) * odd_flag);
2846
2847 low += seglen;
2848 len -= seglen;
2849 cum_len = cum_len_next;
2850 flags = flags_next;
2851 req++;
2852 count++;
2853 rdma_count++;
Brice Goglin4f93fde2007-10-13 12:34:01 +02002854 if (cksum_offset != 0 && !(mss && skb_is_gso_v6(skb))) {
2855 if (unlikely(cksum_offset > seglen))
2856 cksum_offset -= seglen;
2857 else
2858 cksum_offset = 0;
2859 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002860 }
2861 if (frag_idx == frag_cnt)
2862 break;
2863
2864 /* map next fragment for DMA */
2865 idx = (count + tx->req) & tx->mask;
2866 frag = &skb_shinfo(skb)->frags[frag_idx];
2867 frag_idx++;
2868 len = frag->size;
2869 bus = pci_map_page(mgp->pdev, frag->page, frag->page_offset,
2870 len, PCI_DMA_TODEVICE);
FUJITA Tomonoric755b4b2010-04-12 14:32:10 +00002871 dma_unmap_addr_set(&tx->info[idx], bus, bus);
2872 dma_unmap_len_set(&tx->info[idx], len, len);
Brice Goglin0da34b62006-05-23 06:10:15 -04002873 }
2874
2875 (req - rdma_count)->rdma_count = rdma_count;
Brice Goglin0da34b62006-05-23 06:10:15 -04002876 if (mss)
2877 do {
2878 req--;
2879 req->flags |= MXGEFW_FLAGS_TSO_LAST;
2880 } while (!(req->flags & (MXGEFW_FLAGS_TSO_CHOP |
2881 MXGEFW_FLAGS_FIRST)));
Brice Goglin0da34b62006-05-23 06:10:15 -04002882 idx = ((count - 1) + tx->req) & tx->mask;
2883 tx->info[idx].last = 1;
Brice Gogline454e7e2008-07-21 10:25:50 +02002884 myri10ge_submit_req(tx, tx->req_list, count);
Brice Goglin236bb5e62008-09-28 15:34:21 +00002885 /* if using multiple tx queues, make sure NIC polls the
2886 * current slice */
2887 if ((mgp->dev->real_num_tx_queues > 1) && tx->queue_active == 0) {
2888 tx->queue_active = 1;
2889 put_be32(htonl(1), tx->send_go);
Brice Goglin8c2f5fa2008-11-10 13:58:41 +01002890 mb();
Brice Goglin6824a102008-10-30 08:59:33 +01002891 mmiowb();
Brice Goglin236bb5e62008-09-28 15:34:21 +00002892 }
Brice Goglin0da34b62006-05-23 06:10:15 -04002893 tx->pkt_start++;
2894 if ((avail - count) < MXGEFW_MAX_SEND_DESC) {
Brice Goglinb53bef82008-05-09 02:20:03 +02002895 tx->stop_queue++;
Brice Goglin236bb5e62008-09-28 15:34:21 +00002896 netif_tx_stop_queue(netdev_queue);
Brice Goglin0da34b62006-05-23 06:10:15 -04002897 }
Patrick McHardy6ed10652009-06-23 06:03:08 +00002898 return NETDEV_TX_OK;
Brice Goglin0da34b62006-05-23 06:10:15 -04002899
2900abort_linearize:
2901 /* Free any DMA resources we've alloced and clear out the skb
2902 * slot so as to not trip up assertions, and to avoid a
2903 * double-free if linearizing fails */
2904
2905 last_idx = (idx + 1) & tx->mask;
2906 idx = tx->req & tx->mask;
2907 tx->info[idx].skb = NULL;
2908 do {
FUJITA Tomonoric755b4b2010-04-12 14:32:10 +00002909 len = dma_unmap_len(&tx->info[idx], len);
Brice Goglin0da34b62006-05-23 06:10:15 -04002910 if (len) {
2911 if (tx->info[idx].skb != NULL)
2912 pci_unmap_single(mgp->pdev,
FUJITA Tomonoric755b4b2010-04-12 14:32:10 +00002913 dma_unmap_addr(&tx->info[idx],
Brice Goglin0da34b62006-05-23 06:10:15 -04002914 bus), len,
2915 PCI_DMA_TODEVICE);
2916 else
2917 pci_unmap_page(mgp->pdev,
FUJITA Tomonoric755b4b2010-04-12 14:32:10 +00002918 dma_unmap_addr(&tx->info[idx],
Brice Goglin0da34b62006-05-23 06:10:15 -04002919 bus), len,
2920 PCI_DMA_TODEVICE);
FUJITA Tomonoric755b4b2010-04-12 14:32:10 +00002921 dma_unmap_len_set(&tx->info[idx], len, 0);
Brice Goglin0da34b62006-05-23 06:10:15 -04002922 tx->info[idx].skb = NULL;
2923 }
2924 idx = (idx + 1) & tx->mask;
2925 } while (idx != last_idx);
Herbert Xu89114af2006-07-08 13:34:32 -07002926 if (skb_is_gso(skb)) {
Joe Perches78ca90e2010-02-22 16:56:58 +00002927 netdev_err(mgp->dev, "TSO but wanted to linearize?!?!?\n");
Brice Goglin0da34b62006-05-23 06:10:15 -04002928 goto drop;
2929 }
2930
Andrew Mortonbec0e852006-06-22 14:47:19 -07002931 if (skb_linearize(skb))
Brice Goglin0da34b62006-05-23 06:10:15 -04002932 goto drop;
2933
Brice Goglinb53bef82008-05-09 02:20:03 +02002934 tx->linearized++;
Brice Goglin0da34b62006-05-23 06:10:15 -04002935 goto again;
2936
2937drop:
2938 dev_kfree_skb_any(skb);
Brice Goglinb53bef82008-05-09 02:20:03 +02002939 ss->stats.tx_dropped += 1;
Patrick McHardy6ed10652009-06-23 06:03:08 +00002940 return NETDEV_TX_OK;
Brice Goglin0da34b62006-05-23 06:10:15 -04002941
2942}
2943
Stephen Hemminger613573252009-08-31 19:50:58 +00002944static netdev_tx_t myri10ge_sw_tso(struct sk_buff *skb,
2945 struct net_device *dev)
Brice Goglin4f93fde2007-10-13 12:34:01 +02002946{
2947 struct sk_buff *segs, *curr;
Brice Goglinb53bef82008-05-09 02:20:03 +02002948 struct myri10ge_priv *mgp = netdev_priv(dev);
Brice Goglind6279c82008-11-20 01:50:04 -08002949 struct myri10ge_slice_state *ss;
Stephen Hemminger613573252009-08-31 19:50:58 +00002950 netdev_tx_t status;
Brice Goglin4f93fde2007-10-13 12:34:01 +02002951
2952 segs = skb_gso_segment(skb, dev->features & ~NETIF_F_TSO6);
Hirofumi Nakagawa801678c2008-04-29 01:03:09 -07002953 if (IS_ERR(segs))
Brice Goglin4f93fde2007-10-13 12:34:01 +02002954 goto drop;
2955
2956 while (segs) {
2957 curr = segs;
2958 segs = segs->next;
2959 curr->next = NULL;
2960 status = myri10ge_xmit(curr, dev);
2961 if (status != 0) {
2962 dev_kfree_skb_any(curr);
2963 if (segs != NULL) {
2964 curr = segs;
2965 segs = segs->next;
2966 curr->next = NULL;
2967 dev_kfree_skb_any(segs);
2968 }
2969 goto drop;
2970 }
2971 }
2972 dev_kfree_skb_any(skb);
Patrick McHardyec634fe2009-07-05 19:23:38 -07002973 return NETDEV_TX_OK;
Brice Goglin4f93fde2007-10-13 12:34:01 +02002974
2975drop:
Brice Goglind6279c82008-11-20 01:50:04 -08002976 ss = &mgp->ss[skb_get_queue_mapping(skb)];
Brice Goglin4f93fde2007-10-13 12:34:01 +02002977 dev_kfree_skb_any(skb);
Brice Goglind6279c82008-11-20 01:50:04 -08002978 ss->stats.tx_dropped += 1;
Patrick McHardyec634fe2009-07-05 19:23:38 -07002979 return NETDEV_TX_OK;
Brice Goglin4f93fde2007-10-13 12:34:01 +02002980}
2981
stephen hemmingerc5f7ef72011-06-08 14:54:03 +00002982static struct rtnl_link_stats64 *myri10ge_get_stats(struct net_device *dev,
2983 struct rtnl_link_stats64 *stats)
Brice Goglin0da34b62006-05-23 06:10:15 -04002984{
Eric Dumazet306ff6e2011-06-19 20:07:46 +00002985 const struct myri10ge_priv *mgp = netdev_priv(dev);
2986 const struct myri10ge_slice_netstats *slice_stats;
Brice Goglin0dcffac2008-05-09 02:21:49 +02002987 int i;
2988
Brice Goglin0dcffac2008-05-09 02:21:49 +02002989 for (i = 0; i < mgp->num_slices; i++) {
2990 slice_stats = &mgp->ss[i].stats;
2991 stats->rx_packets += slice_stats->rx_packets;
2992 stats->tx_packets += slice_stats->tx_packets;
2993 stats->rx_bytes += slice_stats->rx_bytes;
2994 stats->tx_bytes += slice_stats->tx_bytes;
2995 stats->rx_dropped += slice_stats->rx_dropped;
2996 stats->tx_dropped += slice_stats->tx_dropped;
2997 }
2998 return stats;
Brice Goglin0da34b62006-05-23 06:10:15 -04002999}
3000
3001static void myri10ge_set_multicast_list(struct net_device *dev)
3002{
Brice Goglinb53bef82008-05-09 02:20:03 +02003003 struct myri10ge_priv *mgp = netdev_priv(dev);
Brice Goglin85a7ea12006-08-21 17:36:56 -04003004 struct myri10ge_cmd cmd;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003005 struct netdev_hw_addr *ha;
Brice Goglin62502232006-12-11 11:24:37 +01003006 __be32 data[2] = { 0, 0 };
Brice Goglin85a7ea12006-08-21 17:36:56 -04003007 int err;
3008
Brice Goglin0da34b62006-05-23 06:10:15 -04003009 /* can be called from atomic contexts,
3010 * pass 1 to force atomicity in myri10ge_send_cmd() */
Brice Goglin85a7ea12006-08-21 17:36:56 -04003011 myri10ge_change_promisc(mgp, dev->flags & IFF_PROMISC, 1);
3012
3013 /* This firmware is known to not support multicast */
Brice Goglin2f762162007-05-07 23:50:37 +02003014 if (!mgp->fw_multicast_support)
Brice Goglin85a7ea12006-08-21 17:36:56 -04003015 return;
3016
3017 /* Disable multicast filtering */
3018
3019 err = myri10ge_send_cmd(mgp, MXGEFW_ENABLE_ALLMULTI, &cmd, 1);
3020 if (err != 0) {
Joe Perches78ca90e2010-02-22 16:56:58 +00003021 netdev_err(dev, "Failed MXGEFW_ENABLE_ALLMULTI, error status: %d\n",
3022 err);
Brice Goglin85a7ea12006-08-21 17:36:56 -04003023 goto abort;
3024 }
3025
Brice Goglin2f762162007-05-07 23:50:37 +02003026 if ((dev->flags & IFF_ALLMULTI) || mgp->adopted_rx_filter_bug) {
Brice Goglin85a7ea12006-08-21 17:36:56 -04003027 /* request to disable multicast filtering, so quit here */
3028 return;
3029 }
3030
3031 /* Flush the filters */
3032
3033 err = myri10ge_send_cmd(mgp, MXGEFW_LEAVE_ALL_MULTICAST_GROUPS,
3034 &cmd, 1);
3035 if (err != 0) {
Joe Perches78ca90e2010-02-22 16:56:58 +00003036 netdev_err(dev, "Failed MXGEFW_LEAVE_ALL_MULTICAST_GROUPS, error status: %d\n",
3037 err);
Brice Goglin85a7ea12006-08-21 17:36:56 -04003038 goto abort;
3039 }
3040
3041 /* Walk the multicast list, and add each address */
Jiri Pirko22bedad32010-04-01 21:22:57 +00003042 netdev_for_each_mc_addr(ha, dev) {
3043 memcpy(data, &ha->addr, 6);
Al Viro40f6cff2006-11-20 13:48:32 -05003044 cmd.data0 = ntohl(data[0]);
3045 cmd.data1 = ntohl(data[1]);
Brice Goglin85a7ea12006-08-21 17:36:56 -04003046 err = myri10ge_send_cmd(mgp, MXGEFW_JOIN_MULTICAST_GROUP,
3047 &cmd, 1);
3048
3049 if (err != 0) {
Joe Perches78ca90e2010-02-22 16:56:58 +00003050 netdev_err(dev, "Failed MXGEFW_JOIN_MULTICAST_GROUP, error status:%d %pM\n",
Jiri Pirko22bedad32010-04-01 21:22:57 +00003051 err, ha->addr);
Brice Goglin85a7ea12006-08-21 17:36:56 -04003052 goto abort;
3053 }
3054 }
3055 /* Enable multicast filtering */
3056 err = myri10ge_send_cmd(mgp, MXGEFW_DISABLE_ALLMULTI, &cmd, 1);
3057 if (err != 0) {
Joe Perches78ca90e2010-02-22 16:56:58 +00003058 netdev_err(dev, "Failed MXGEFW_DISABLE_ALLMULTI, error status: %d\n",
3059 err);
Brice Goglin85a7ea12006-08-21 17:36:56 -04003060 goto abort;
3061 }
3062
3063 return;
3064
3065abort:
3066 return;
Brice Goglin0da34b62006-05-23 06:10:15 -04003067}
3068
3069static int myri10ge_set_mac_address(struct net_device *dev, void *addr)
3070{
3071 struct sockaddr *sa = addr;
3072 struct myri10ge_priv *mgp = netdev_priv(dev);
3073 int status;
3074
3075 if (!is_valid_ether_addr(sa->sa_data))
3076 return -EADDRNOTAVAIL;
3077
3078 status = myri10ge_update_mac_address(mgp, sa->sa_data);
3079 if (status != 0) {
Joe Perches78ca90e2010-02-22 16:56:58 +00003080 netdev_err(dev, "changing mac address failed with %d\n",
3081 status);
Brice Goglin0da34b62006-05-23 06:10:15 -04003082 return status;
3083 }
3084
3085 /* change the dev structure */
3086 memcpy(dev->dev_addr, sa->sa_data, 6);
3087 return 0;
3088}
3089
Michał Mirosław47c2cdf2011-04-15 04:50:50 +00003090static u32 myri10ge_fix_features(struct net_device *dev, u32 features)
3091{
3092 if (!(features & NETIF_F_RXCSUM))
3093 features &= ~NETIF_F_LRO;
3094
3095 return features;
3096}
3097
Brice Goglin0da34b62006-05-23 06:10:15 -04003098static int myri10ge_change_mtu(struct net_device *dev, int new_mtu)
3099{
3100 struct myri10ge_priv *mgp = netdev_priv(dev);
3101 int error = 0;
3102
3103 if ((new_mtu < 68) || (ETH_HLEN + new_mtu > MYRI10GE_MAX_ETHER_MTU)) {
Joe Perches78ca90e2010-02-22 16:56:58 +00003104 netdev_err(dev, "new mtu (%d) is not valid\n", new_mtu);
Brice Goglin0da34b62006-05-23 06:10:15 -04003105 return -EINVAL;
3106 }
Joe Perches78ca90e2010-02-22 16:56:58 +00003107 netdev_info(dev, "changing mtu from %d to %d\n", dev->mtu, new_mtu);
Brice Goglin0da34b62006-05-23 06:10:15 -04003108 if (mgp->running) {
3109 /* if we change the mtu on an active device, we must
3110 * reset the device so the firmware sees the change */
3111 myri10ge_close(dev);
3112 dev->mtu = new_mtu;
3113 myri10ge_open(dev);
3114 } else
3115 dev->mtu = new_mtu;
3116
3117 return error;
3118}
3119
3120/*
3121 * Enable ECRC to align PCI-E Completion packets on an 8-byte boundary.
3122 * Only do it if the bridge is a root port since we don't want to disturb
3123 * any other device, except if forced with myri10ge_ecrc_enable > 1.
3124 */
3125
Brice Goglin0da34b62006-05-23 06:10:15 -04003126static void myri10ge_enable_ecrc(struct myri10ge_priv *mgp)
3127{
3128 struct pci_dev *bridge = mgp->pdev->bus->self;
3129 struct device *dev = &mgp->pdev->dev;
3130 unsigned cap;
3131 unsigned err_cap;
3132 u16 val;
3133 u8 ext_type;
3134 int ret;
3135
3136 if (!myri10ge_ecrc_enable || !bridge)
3137 return;
3138
3139 /* check that the bridge is a root port */
3140 cap = pci_find_capability(bridge, PCI_CAP_ID_EXP);
3141 pci_read_config_word(bridge, cap + PCI_CAP_FLAGS, &val);
3142 ext_type = (val & PCI_EXP_FLAGS_TYPE) >> 4;
3143 if (ext_type != PCI_EXP_TYPE_ROOT_PORT) {
3144 if (myri10ge_ecrc_enable > 1) {
Brice Goglineca3fd82008-05-09 02:19:29 +02003145 struct pci_dev *prev_bridge, *old_bridge = bridge;
Brice Goglin0da34b62006-05-23 06:10:15 -04003146
3147 /* Walk the hierarchy up to the root port
3148 * where ECRC has to be enabled */
3149 do {
Brice Goglineca3fd82008-05-09 02:19:29 +02003150 prev_bridge = bridge;
Brice Goglin0da34b62006-05-23 06:10:15 -04003151 bridge = bridge->bus->self;
Brice Goglineca3fd82008-05-09 02:19:29 +02003152 if (!bridge || prev_bridge == bridge) {
Brice Goglin0da34b62006-05-23 06:10:15 -04003153 dev_err(dev,
3154 "Failed to find root port"
3155 " to force ECRC\n");
3156 return;
3157 }
3158 cap =
3159 pci_find_capability(bridge, PCI_CAP_ID_EXP);
3160 pci_read_config_word(bridge,
3161 cap + PCI_CAP_FLAGS, &val);
3162 ext_type = (val & PCI_EXP_FLAGS_TYPE) >> 4;
3163 } while (ext_type != PCI_EXP_TYPE_ROOT_PORT);
3164
3165 dev_info(dev,
3166 "Forcing ECRC on non-root port %s"
3167 " (enabling on root port %s)\n",
3168 pci_name(old_bridge), pci_name(bridge));
3169 } else {
3170 dev_err(dev,
3171 "Not enabling ECRC on non-root port %s\n",
3172 pci_name(bridge));
3173 return;
3174 }
3175 }
3176
3177 cap = pci_find_ext_capability(bridge, PCI_EXT_CAP_ID_ERR);
Brice Goglin0da34b62006-05-23 06:10:15 -04003178 if (!cap)
3179 return;
3180
3181 ret = pci_read_config_dword(bridge, cap + PCI_ERR_CAP, &err_cap);
3182 if (ret) {
3183 dev_err(dev, "failed reading ext-conf-space of %s\n",
3184 pci_name(bridge));
3185 dev_err(dev, "\t pci=nommconf in use? "
3186 "or buggy/incomplete/absent ACPI MCFG attr?\n");
3187 return;
3188 }
3189 if (!(err_cap & PCI_ERR_CAP_ECRC_GENC))
3190 return;
3191
3192 err_cap |= PCI_ERR_CAP_ECRC_GENE;
3193 pci_write_config_dword(bridge, cap + PCI_ERR_CAP, err_cap);
3194 dev_info(dev, "Enabled ECRC on upstream bridge %s\n", pci_name(bridge));
Brice Goglin0da34b62006-05-23 06:10:15 -04003195}
3196
3197/*
3198 * The Lanai Z8E PCI-E interface achieves higher Read-DMA throughput
3199 * when the PCI-E Completion packets are aligned on an 8-byte
3200 * boundary. Some PCI-E chip sets always align Completion packets; on
3201 * the ones that do not, the alignment can be enforced by enabling
3202 * ECRC generation (if supported).
3203 *
3204 * When PCI-E Completion packets are not aligned, it is actually more
3205 * efficient to limit Read-DMA transactions to 2KB, rather than 4KB.
3206 *
3207 * If the driver can neither enable ECRC nor verify that it has
3208 * already been enabled, then it must use a firmware image which works
Brice Goglin0dcffac2008-05-09 02:21:49 +02003209 * around unaligned completion packets (myri10ge_rss_ethp_z8e.dat), and it
Brice Goglin0da34b62006-05-23 06:10:15 -04003210 * should also ensure that it never gives the device a Read-DMA which is
Brice Goglinb53bef82008-05-09 02:20:03 +02003211 * larger than 2KB by setting the tx_boundary to 2KB. If ECRC is
Brice Goglin0dcffac2008-05-09 02:21:49 +02003212 * enabled, then the driver should use the aligned (myri10ge_rss_eth_z8e.dat)
Brice Goglinb53bef82008-05-09 02:20:03 +02003213 * firmware image, and set tx_boundary to 4KB.
Brice Goglin0da34b62006-05-23 06:10:15 -04003214 */
3215
Brice Goglin5443e9e2007-05-07 23:52:22 +02003216static void myri10ge_firmware_probe(struct myri10ge_priv *mgp)
Brice Goglin0da34b62006-05-23 06:10:15 -04003217{
Brice Goglin5443e9e2007-05-07 23:52:22 +02003218 struct pci_dev *pdev = mgp->pdev;
3219 struct device *dev = &pdev->dev;
Brice Goglin302d2422007-08-24 08:57:17 +02003220 int status;
Brice Goglin0da34b62006-05-23 06:10:15 -04003221
Brice Goglinb53bef82008-05-09 02:20:03 +02003222 mgp->tx_boundary = 4096;
Brice Goglin5443e9e2007-05-07 23:52:22 +02003223 /*
3224 * Verify the max read request size was set to 4KB
3225 * before trying the test with 4KB.
3226 */
Brice Goglin302d2422007-08-24 08:57:17 +02003227 status = pcie_get_readrq(pdev);
3228 if (status < 0) {
Brice Goglin5443e9e2007-05-07 23:52:22 +02003229 dev_err(dev, "Couldn't read max read req size: %d\n", status);
3230 goto abort;
3231 }
Brice Goglin302d2422007-08-24 08:57:17 +02003232 if (status != 4096) {
3233 dev_warn(dev, "Max Read Request size != 4096 (%d)\n", status);
Brice Goglinb53bef82008-05-09 02:20:03 +02003234 mgp->tx_boundary = 2048;
Brice Goglin5443e9e2007-05-07 23:52:22 +02003235 }
3236 /*
3237 * load the optimized firmware (which assumes aligned PCIe
3238 * completions) in order to see if it works on this host.
3239 */
Rusty Russell7d351032010-08-11 23:04:31 -06003240 set_fw_name(mgp, myri10ge_fw_aligned, false);
Brice Goglin0dcffac2008-05-09 02:21:49 +02003241 status = myri10ge_load_firmware(mgp, 1);
Brice Goglin5443e9e2007-05-07 23:52:22 +02003242 if (status != 0) {
3243 goto abort;
3244 }
3245
3246 /*
3247 * Enable ECRC if possible
3248 */
3249 myri10ge_enable_ecrc(mgp);
3250
3251 /*
3252 * Run a DMA test which watches for unaligned completions and
3253 * aborts on the first one seen.
3254 */
3255
3256 status = myri10ge_dma_test(mgp, MXGEFW_CMD_UNALIGNED_TEST);
3257 if (status == 0)
3258 return; /* keep the aligned firmware */
3259
3260 if (status != -E2BIG)
3261 dev_warn(dev, "DMA test failed: %d\n", status);
3262 if (status == -ENOSYS)
3263 dev_warn(dev, "Falling back to ethp! "
3264 "Please install up to date fw\n");
3265abort:
3266 /* fall back to using the unaligned firmware */
Brice Goglinb53bef82008-05-09 02:20:03 +02003267 mgp->tx_boundary = 2048;
Rusty Russell7d351032010-08-11 23:04:31 -06003268 set_fw_name(mgp, myri10ge_fw_unaligned, false);
Brice Goglin0da34b62006-05-23 06:10:15 -04003269
Brice Goglin5443e9e2007-05-07 23:52:22 +02003270}
3271
3272static void myri10ge_select_firmware(struct myri10ge_priv *mgp)
3273{
Brice Goglin2d90b0a2009-04-16 02:24:59 +00003274 int overridden = 0;
3275
Brice Goglin0da34b62006-05-23 06:10:15 -04003276 if (myri10ge_force_firmware == 0) {
Brice Goglince7f9362006-08-31 01:32:59 -04003277 int link_width, exp_cap;
3278 u16 lnk;
3279
3280 exp_cap = pci_find_capability(mgp->pdev, PCI_CAP_ID_EXP);
3281 pci_read_config_word(mgp->pdev, exp_cap + PCI_EXP_LNKSTA, &lnk);
3282 link_width = (lnk >> 4) & 0x3f;
3283
Brice Goglince7f9362006-08-31 01:32:59 -04003284 /* Check to see if Link is less than 8 or if the
3285 * upstream bridge is known to provide aligned
3286 * completions */
3287 if (link_width < 8) {
3288 dev_info(&mgp->pdev->dev, "PCIE x%d Link\n",
3289 link_width);
Brice Goglinb53bef82008-05-09 02:20:03 +02003290 mgp->tx_boundary = 4096;
Rusty Russell7d351032010-08-11 23:04:31 -06003291 set_fw_name(mgp, myri10ge_fw_aligned, false);
Brice Goglin5443e9e2007-05-07 23:52:22 +02003292 } else {
3293 myri10ge_firmware_probe(mgp);
Brice Goglin0da34b62006-05-23 06:10:15 -04003294 }
3295 } else {
3296 if (myri10ge_force_firmware == 1) {
3297 dev_info(&mgp->pdev->dev,
3298 "Assuming aligned completions (forced)\n");
Brice Goglinb53bef82008-05-09 02:20:03 +02003299 mgp->tx_boundary = 4096;
Rusty Russell7d351032010-08-11 23:04:31 -06003300 set_fw_name(mgp, myri10ge_fw_aligned, false);
Brice Goglin0da34b62006-05-23 06:10:15 -04003301 } else {
3302 dev_info(&mgp->pdev->dev,
3303 "Assuming unaligned completions (forced)\n");
Brice Goglinb53bef82008-05-09 02:20:03 +02003304 mgp->tx_boundary = 2048;
Rusty Russell7d351032010-08-11 23:04:31 -06003305 set_fw_name(mgp, myri10ge_fw_unaligned, false);
Brice Goglin0da34b62006-05-23 06:10:15 -04003306 }
3307 }
Rusty Russell7d351032010-08-11 23:04:31 -06003308
3309 kparam_block_sysfs_write(myri10ge_fw_name);
Brice Goglin0da34b62006-05-23 06:10:15 -04003310 if (myri10ge_fw_name != NULL) {
Rusty Russell7d351032010-08-11 23:04:31 -06003311 char *fw_name = kstrdup(myri10ge_fw_name, GFP_KERNEL);
3312 if (fw_name) {
3313 overridden = 1;
3314 set_fw_name(mgp, fw_name, true);
3315 }
Brice Goglin0da34b62006-05-23 06:10:15 -04003316 }
Rusty Russell7d351032010-08-11 23:04:31 -06003317 kparam_unblock_sysfs_write(myri10ge_fw_name);
3318
Brice Goglin2d90b0a2009-04-16 02:24:59 +00003319 if (mgp->board_number < MYRI10GE_MAX_BOARDS &&
3320 myri10ge_fw_names[mgp->board_number] != NULL &&
3321 strlen(myri10ge_fw_names[mgp->board_number])) {
Rusty Russell7d351032010-08-11 23:04:31 -06003322 set_fw_name(mgp, myri10ge_fw_names[mgp->board_number], false);
Brice Goglin2d90b0a2009-04-16 02:24:59 +00003323 overridden = 1;
3324 }
3325 if (overridden)
3326 dev_info(&mgp->pdev->dev, "overriding firmware to %s\n",
3327 mgp->fw_name);
Brice Goglin0da34b62006-05-23 06:10:15 -04003328}
3329
Brice Goglin0da34b62006-05-23 06:10:15 -04003330#ifdef CONFIG_PM
Brice Goglin0da34b62006-05-23 06:10:15 -04003331static int myri10ge_suspend(struct pci_dev *pdev, pm_message_t state)
3332{
3333 struct myri10ge_priv *mgp;
3334 struct net_device *netdev;
3335
3336 mgp = pci_get_drvdata(pdev);
3337 if (mgp == NULL)
3338 return -EINVAL;
3339 netdev = mgp->dev;
3340
3341 netif_device_detach(netdev);
3342 if (netif_running(netdev)) {
Joe Perches78ca90e2010-02-22 16:56:58 +00003343 netdev_info(netdev, "closing\n");
Brice Goglin0da34b62006-05-23 06:10:15 -04003344 rtnl_lock();
3345 myri10ge_close(netdev);
3346 rtnl_unlock();
3347 }
3348 myri10ge_dummy_rdma(mgp, 0);
Brice Goglin83f6e152006-12-18 11:52:02 +01003349 pci_save_state(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003350 pci_disable_device(pdev);
Brice Goglin1a63e842006-12-18 11:52:34 +01003351
3352 return pci_set_power_state(pdev, pci_choose_state(pdev, state));
Brice Goglin0da34b62006-05-23 06:10:15 -04003353}
3354
3355static int myri10ge_resume(struct pci_dev *pdev)
3356{
3357 struct myri10ge_priv *mgp;
3358 struct net_device *netdev;
3359 int status;
3360 u16 vendor;
3361
3362 mgp = pci_get_drvdata(pdev);
3363 if (mgp == NULL)
3364 return -EINVAL;
3365 netdev = mgp->dev;
3366 pci_set_power_state(pdev, 0); /* zeros conf space as a side effect */
3367 msleep(5); /* give card time to respond */
3368 pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
3369 if (vendor == 0xffff) {
Joe Perches78ca90e2010-02-22 16:56:58 +00003370 netdev_err(mgp->dev, "device disappeared!\n");
Brice Goglin0da34b62006-05-23 06:10:15 -04003371 return -EIO;
3372 }
Brice Goglin83f6e152006-12-18 11:52:02 +01003373
Jon Mason1d3c16a2010-11-30 17:43:26 -06003374 pci_restore_state(pdev);
Brice Goglin4c2248c2006-07-09 21:10:18 -04003375
3376 status = pci_enable_device(pdev);
Brice Goglin1a63e842006-12-18 11:52:34 +01003377 if (status) {
Brice Goglin4c2248c2006-07-09 21:10:18 -04003378 dev_err(&pdev->dev, "failed to enable device\n");
Brice Goglin1a63e842006-12-18 11:52:34 +01003379 return status;
Brice Goglin4c2248c2006-07-09 21:10:18 -04003380 }
3381
Brice Goglin0da34b62006-05-23 06:10:15 -04003382 pci_set_master(pdev);
3383
Brice Goglin0da34b62006-05-23 06:10:15 -04003384 myri10ge_reset(mgp);
Brice Goglin013b68b2006-08-09 00:07:53 -04003385 myri10ge_dummy_rdma(mgp, 1);
Brice Goglin0da34b62006-05-23 06:10:15 -04003386
3387 /* Save configuration space to be restored if the
3388 * nic resets due to a parity error */
Brice Goglin83f6e152006-12-18 11:52:02 +01003389 pci_save_state(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003390
3391 if (netif_running(netdev)) {
3392 rtnl_lock();
Brice Goglindf30a742006-12-18 11:50:40 +01003393 status = myri10ge_open(netdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003394 rtnl_unlock();
Brice Goglindf30a742006-12-18 11:50:40 +01003395 if (status != 0)
3396 goto abort_with_enabled;
3397
Brice Goglin0da34b62006-05-23 06:10:15 -04003398 }
3399 netif_device_attach(netdev);
3400
3401 return 0;
3402
Brice Goglin4c2248c2006-07-09 21:10:18 -04003403abort_with_enabled:
3404 pci_disable_device(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003405 return -EIO;
3406
3407}
Brice Goglin0da34b62006-05-23 06:10:15 -04003408#endif /* CONFIG_PM */
3409
3410static u32 myri10ge_read_reboot(struct myri10ge_priv *mgp)
3411{
3412 struct pci_dev *pdev = mgp->pdev;
3413 int vs = mgp->vendor_specific_offset;
3414 u32 reboot;
3415
3416 /*enter read32 mode */
3417 pci_write_config_byte(pdev, vs + 0x10, 0x3);
3418
3419 /*read REBOOT_STATUS (0xfffffff0) */
3420 pci_write_config_dword(pdev, vs + 0x18, 0xfffffff0);
3421 pci_read_config_dword(pdev, vs + 0x14, &reboot);
3422 return reboot;
3423}
3424
3425/*
3426 * This watchdog is used to check whether the board has suffered
3427 * from a parity error and needs to be recovered.
3428 */
David Howellsc4028952006-11-22 14:57:56 +00003429static void myri10ge_watchdog(struct work_struct *work)
Brice Goglin0da34b62006-05-23 06:10:15 -04003430{
David Howellsc4028952006-11-22 14:57:56 +00003431 struct myri10ge_priv *mgp =
Brice Goglin62502232006-12-11 11:24:37 +01003432 container_of(work, struct myri10ge_priv, watchdog_work);
Brice Goglinb53bef82008-05-09 02:20:03 +02003433 struct myri10ge_tx_buf *tx;
Brice Goglin0da34b62006-05-23 06:10:15 -04003434 u32 reboot;
Brice Goglind0234212009-08-07 10:44:22 +00003435 int status, rebooted;
Brice Goglin0dcffac2008-05-09 02:21:49 +02003436 int i;
Brice Goglin0da34b62006-05-23 06:10:15 -04003437 u16 cmd, vendor;
3438
3439 mgp->watchdog_resets++;
3440 pci_read_config_word(mgp->pdev, PCI_COMMAND, &cmd);
Brice Goglind0234212009-08-07 10:44:22 +00003441 rebooted = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -04003442 if ((cmd & PCI_COMMAND_MASTER) == 0) {
3443 /* Bus master DMA disabled? Check to see
3444 * if the card rebooted due to a parity error
3445 * For now, just report it */
3446 reboot = myri10ge_read_reboot(mgp);
Joe Perches78ca90e2010-02-22 16:56:58 +00003447 netdev_err(mgp->dev, "NIC rebooted (0x%x),%s resetting\n",
3448 reboot,
3449 myri10ge_reset_recover ? "" : " not");
Brice Goglinf1811372007-06-11 20:26:31 +02003450 if (myri10ge_reset_recover == 0)
3451 return;
Brice Goglind0234212009-08-07 10:44:22 +00003452 rtnl_lock();
3453 mgp->rebooted = 1;
3454 rebooted = 1;
3455 myri10ge_close(mgp->dev);
Brice Goglinf1811372007-06-11 20:26:31 +02003456 myri10ge_reset_recover--;
Brice Goglind0234212009-08-07 10:44:22 +00003457 mgp->rebooted = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -04003458 /*
3459 * A rebooted nic will come back with config space as
3460 * it was after power was applied to PCIe bus.
3461 * Attempt to restore config space which was saved
3462 * when the driver was loaded, or the last time the
3463 * nic was resumed from power saving mode.
3464 */
Brice Goglin83f6e152006-12-18 11:52:02 +01003465 pci_restore_state(mgp->pdev);
Brice Goglin7adda302006-12-18 11:50:00 +01003466
3467 /* save state again for accounting reasons */
Brice Goglin83f6e152006-12-18 11:52:02 +01003468 pci_save_state(mgp->pdev);
Brice Goglin7adda302006-12-18 11:50:00 +01003469
Brice Goglin0da34b62006-05-23 06:10:15 -04003470 } else {
3471 /* if we get back -1's from our slot, perhaps somebody
3472 * powered off our card. Don't try to reset it in
3473 * this case */
3474 if (cmd == 0xffff) {
3475 pci_read_config_word(mgp->pdev, PCI_VENDOR_ID, &vendor);
3476 if (vendor == 0xffff) {
Joe Perches78ca90e2010-02-22 16:56:58 +00003477 netdev_err(mgp->dev, "device disappeared!\n");
Brice Goglin0da34b62006-05-23 06:10:15 -04003478 return;
3479 }
3480 }
3481 /* Perhaps it is a software error. Try to reset */
3482
Joe Perches78ca90e2010-02-22 16:56:58 +00003483 netdev_err(mgp->dev, "device timeout, resetting\n");
Brice Goglin0dcffac2008-05-09 02:21:49 +02003484 for (i = 0; i < mgp->num_slices; i++) {
3485 tx = &mgp->ss[i].tx;
Joe Perches78ca90e2010-02-22 16:56:58 +00003486 netdev_err(mgp->dev, "(%d): %d %d %d %d %d %d\n",
3487 i, tx->queue_active, tx->req,
3488 tx->done, tx->pkt_start, tx->pkt_done,
3489 (int)ntohl(mgp->ss[i].fw_stats->
3490 send_done_count));
Brice Goglin0dcffac2008-05-09 02:21:49 +02003491 msleep(2000);
Joe Perches78ca90e2010-02-22 16:56:58 +00003492 netdev_info(mgp->dev, "(%d): %d %d %d %d %d %d\n",
3493 i, tx->queue_active, tx->req,
3494 tx->done, tx->pkt_start, tx->pkt_done,
3495 (int)ntohl(mgp->ss[i].fw_stats->
3496 send_done_count));
Brice Goglin0dcffac2008-05-09 02:21:49 +02003497 }
Brice Goglin0da34b62006-05-23 06:10:15 -04003498 }
Brice Goglin236bb5e62008-09-28 15:34:21 +00003499
Brice Goglind0234212009-08-07 10:44:22 +00003500 if (!rebooted) {
3501 rtnl_lock();
3502 myri10ge_close(mgp->dev);
3503 }
Brice Goglin0dcffac2008-05-09 02:21:49 +02003504 status = myri10ge_load_firmware(mgp, 1);
Brice Goglin0da34b62006-05-23 06:10:15 -04003505 if (status != 0)
Joe Perches78ca90e2010-02-22 16:56:58 +00003506 netdev_err(mgp->dev, "failed to load firmware\n");
Brice Goglin0da34b62006-05-23 06:10:15 -04003507 else
3508 myri10ge_open(mgp->dev);
3509 rtnl_unlock();
3510}
3511
3512/*
3513 * We use our own timer routine rather than relying upon
3514 * netdev->tx_timeout because we have a very large hardware transmit
3515 * queue. Due to the large queue, the netdev->tx_timeout function
3516 * cannot detect a NIC with a parity error in a timely fashion if the
3517 * NIC is lightly loaded.
3518 */
3519static void myri10ge_watchdog_timer(unsigned long arg)
3520{
3521 struct myri10ge_priv *mgp;
Brice Goglinb53bef82008-05-09 02:20:03 +02003522 struct myri10ge_slice_state *ss;
Brice Goglind0234212009-08-07 10:44:22 +00003523 int i, reset_needed, busy_slice_cnt;
Brice Goglin626fda92007-08-09 09:02:14 +02003524 u32 rx_pause_cnt;
Brice Goglind0234212009-08-07 10:44:22 +00003525 u16 cmd;
Brice Goglin0da34b62006-05-23 06:10:15 -04003526
3527 mgp = (struct myri10ge_priv *)arg;
Brice Goglinc7dab992006-12-11 11:25:42 +01003528
Brice Goglin0dcffac2008-05-09 02:21:49 +02003529 rx_pause_cnt = ntohl(mgp->ss[0].fw_stats->dropped_pause);
Brice Goglind0234212009-08-07 10:44:22 +00003530 busy_slice_cnt = 0;
Brice Goglin0dcffac2008-05-09 02:21:49 +02003531 for (i = 0, reset_needed = 0;
3532 i < mgp->num_slices && reset_needed == 0; ++i) {
Brice Goglinc7dab992006-12-11 11:25:42 +01003533
Brice Goglin0dcffac2008-05-09 02:21:49 +02003534 ss = &mgp->ss[i];
3535 if (ss->rx_small.watchdog_needed) {
3536 myri10ge_alloc_rx_pages(mgp, &ss->rx_small,
3537 mgp->small_bytes + MXGEFW_PAD,
3538 1);
3539 if (ss->rx_small.fill_cnt - ss->rx_small.cnt >=
3540 myri10ge_fill_thresh)
3541 ss->rx_small.watchdog_needed = 0;
Brice Goglin626fda92007-08-09 09:02:14 +02003542 }
Brice Goglin0dcffac2008-05-09 02:21:49 +02003543 if (ss->rx_big.watchdog_needed) {
3544 myri10ge_alloc_rx_pages(mgp, &ss->rx_big,
3545 mgp->big_bytes, 1);
3546 if (ss->rx_big.fill_cnt - ss->rx_big.cnt >=
3547 myri10ge_fill_thresh)
3548 ss->rx_big.watchdog_needed = 0;
3549 }
3550
3551 if (ss->tx.req != ss->tx.done &&
3552 ss->tx.done == ss->watchdog_tx_done &&
3553 ss->watchdog_tx_req != ss->watchdog_tx_done) {
3554 /* nic seems like it might be stuck.. */
3555 if (rx_pause_cnt != mgp->watchdog_pause) {
3556 if (net_ratelimit())
Joe Perches78ca90e2010-02-22 16:56:58 +00003557 netdev_err(mgp->dev, "slice %d: TX paused, check link partner\n",
3558 i);
Brice Goglin0dcffac2008-05-09 02:21:49 +02003559 } else {
Joe Perches78ca90e2010-02-22 16:56:58 +00003560 netdev_warn(mgp->dev, "slice %d stuck:", i);
Brice Goglin0dcffac2008-05-09 02:21:49 +02003561 reset_needed = 1;
3562 }
3563 }
Brice Goglind0234212009-08-07 10:44:22 +00003564 if (ss->watchdog_tx_done != ss->tx.done ||
3565 ss->watchdog_rx_done != ss->rx_done.cnt) {
3566 busy_slice_cnt++;
3567 }
Brice Goglin0dcffac2008-05-09 02:21:49 +02003568 ss->watchdog_tx_done = ss->tx.done;
3569 ss->watchdog_tx_req = ss->tx.req;
Brice Goglind0234212009-08-07 10:44:22 +00003570 ss->watchdog_rx_done = ss->rx_done.cnt;
3571 }
3572 /* if we've sent or received no traffic, poll the NIC to
3573 * ensure it is still there. Otherwise, we risk not noticing
3574 * an error in a timely fashion */
3575 if (busy_slice_cnt == 0) {
3576 pci_read_config_word(mgp->pdev, PCI_COMMAND, &cmd);
3577 if ((cmd & PCI_COMMAND_MASTER) == 0) {
3578 reset_needed = 1;
3579 }
Brice Goglin626fda92007-08-09 09:02:14 +02003580 }
Brice Goglin626fda92007-08-09 09:02:14 +02003581 mgp->watchdog_pause = rx_pause_cnt;
Brice Goglin0dcffac2008-05-09 02:21:49 +02003582
3583 if (reset_needed) {
3584 schedule_work(&mgp->watchdog_work);
3585 } else {
3586 /* rearm timer */
3587 mod_timer(&mgp->watchdog_timer,
3588 jiffies + myri10ge_watchdog_timeout * HZ);
3589 }
Brice Goglin0da34b62006-05-23 06:10:15 -04003590}
3591
Brice Goglin77929732008-05-09 02:21:10 +02003592static void myri10ge_free_slices(struct myri10ge_priv *mgp)
3593{
3594 struct myri10ge_slice_state *ss;
3595 struct pci_dev *pdev = mgp->pdev;
3596 size_t bytes;
3597 int i;
3598
3599 if (mgp->ss == NULL)
3600 return;
3601
3602 for (i = 0; i < mgp->num_slices; i++) {
3603 ss = &mgp->ss[i];
3604 if (ss->rx_done.entry != NULL) {
3605 bytes = mgp->max_intr_slots *
3606 sizeof(*ss->rx_done.entry);
3607 dma_free_coherent(&pdev->dev, bytes,
3608 ss->rx_done.entry, ss->rx_done.bus);
3609 ss->rx_done.entry = NULL;
3610 }
3611 if (ss->fw_stats != NULL) {
3612 bytes = sizeof(*ss->fw_stats);
3613 dma_free_coherent(&pdev->dev, bytes,
3614 ss->fw_stats, ss->fw_stats_bus);
3615 ss->fw_stats = NULL;
Stanislaw Gruszkacda65872011-03-23 02:44:30 +00003616 netif_napi_del(&ss->napi);
Brice Goglin77929732008-05-09 02:21:10 +02003617 }
3618 }
3619 kfree(mgp->ss);
3620 mgp->ss = NULL;
3621}
3622
3623static int myri10ge_alloc_slices(struct myri10ge_priv *mgp)
3624{
3625 struct myri10ge_slice_state *ss;
3626 struct pci_dev *pdev = mgp->pdev;
3627 size_t bytes;
3628 int i;
3629
3630 bytes = sizeof(*mgp->ss) * mgp->num_slices;
3631 mgp->ss = kzalloc(bytes, GFP_KERNEL);
3632 if (mgp->ss == NULL) {
3633 return -ENOMEM;
3634 }
3635
3636 for (i = 0; i < mgp->num_slices; i++) {
3637 ss = &mgp->ss[i];
3638 bytes = mgp->max_intr_slots * sizeof(*ss->rx_done.entry);
3639 ss->rx_done.entry = dma_alloc_coherent(&pdev->dev, bytes,
3640 &ss->rx_done.bus,
3641 GFP_KERNEL);
3642 if (ss->rx_done.entry == NULL)
3643 goto abort;
3644 memset(ss->rx_done.entry, 0, bytes);
3645 bytes = sizeof(*ss->fw_stats);
3646 ss->fw_stats = dma_alloc_coherent(&pdev->dev, bytes,
3647 &ss->fw_stats_bus,
3648 GFP_KERNEL);
3649 if (ss->fw_stats == NULL)
3650 goto abort;
3651 ss->mgp = mgp;
3652 ss->dev = mgp->dev;
3653 netif_napi_add(ss->dev, &ss->napi, myri10ge_poll,
3654 myri10ge_napi_weight);
3655 }
3656 return 0;
3657abort:
3658 myri10ge_free_slices(mgp);
3659 return -ENOMEM;
3660}
3661
3662/*
3663 * This function determines the number of slices supported.
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003664 * The number slices is the minimum of the number of CPUS,
Brice Goglin77929732008-05-09 02:21:10 +02003665 * the number of MSI-X irqs supported, the number of slices
3666 * supported by the firmware
3667 */
3668static void myri10ge_probe_slices(struct myri10ge_priv *mgp)
3669{
3670 struct myri10ge_cmd cmd;
3671 struct pci_dev *pdev = mgp->pdev;
3672 char *old_fw;
Rusty Russell7d351032010-08-11 23:04:31 -06003673 bool old_allocated;
Brice Goglin77929732008-05-09 02:21:10 +02003674 int i, status, ncpus, msix_cap;
3675
3676 mgp->num_slices = 1;
3677 msix_cap = pci_find_capability(pdev, PCI_CAP_ID_MSIX);
3678 ncpus = num_online_cpus();
3679
3680 if (myri10ge_max_slices == 1 || msix_cap == 0 ||
3681 (myri10ge_max_slices == -1 && ncpus < 2))
3682 return;
3683
3684 /* try to load the slice aware rss firmware */
3685 old_fw = mgp->fw_name;
Rusty Russell7d351032010-08-11 23:04:31 -06003686 old_allocated = mgp->fw_name_allocated;
3687 /* don't free old_fw if we override it. */
3688 mgp->fw_name_allocated = false;
3689
Brice Goglin13b27382008-08-13 21:05:52 +02003690 if (myri10ge_fw_name != NULL) {
3691 dev_info(&mgp->pdev->dev, "overriding rss firmware to %s\n",
3692 myri10ge_fw_name);
Rusty Russell7d351032010-08-11 23:04:31 -06003693 set_fw_name(mgp, myri10ge_fw_name, false);
Brice Goglin13b27382008-08-13 21:05:52 +02003694 } else if (old_fw == myri10ge_fw_aligned)
Rusty Russell7d351032010-08-11 23:04:31 -06003695 set_fw_name(mgp, myri10ge_fw_rss_aligned, false);
Brice Goglin77929732008-05-09 02:21:10 +02003696 else
Rusty Russell7d351032010-08-11 23:04:31 -06003697 set_fw_name(mgp, myri10ge_fw_rss_unaligned, false);
Brice Goglin77929732008-05-09 02:21:10 +02003698 status = myri10ge_load_firmware(mgp, 0);
3699 if (status != 0) {
3700 dev_info(&pdev->dev, "Rss firmware not found\n");
Rusty Russell7d351032010-08-11 23:04:31 -06003701 if (old_allocated)
3702 kfree(old_fw);
Brice Goglin77929732008-05-09 02:21:10 +02003703 return;
3704 }
3705
3706 /* hit the board with a reset to ensure it is alive */
3707 memset(&cmd, 0, sizeof(cmd));
3708 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_RESET, &cmd, 0);
3709 if (status != 0) {
3710 dev_err(&mgp->pdev->dev, "failed reset\n");
3711 goto abort_with_fw;
Brice Goglin77929732008-05-09 02:21:10 +02003712 }
3713
3714 mgp->max_intr_slots = cmd.data0 / sizeof(struct mcp_slot);
3715
3716 /* tell it the size of the interrupt queues */
3717 cmd.data0 = mgp->max_intr_slots * sizeof(struct mcp_slot);
3718 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_SET_INTRQ_SIZE, &cmd, 0);
3719 if (status != 0) {
3720 dev_err(&mgp->pdev->dev, "failed MXGEFW_CMD_SET_INTRQ_SIZE\n");
3721 goto abort_with_fw;
3722 }
3723
3724 /* ask the maximum number of slices it supports */
3725 status = myri10ge_send_cmd(mgp, MXGEFW_CMD_GET_MAX_RSS_QUEUES, &cmd, 0);
3726 if (status != 0)
3727 goto abort_with_fw;
3728 else
3729 mgp->num_slices = cmd.data0;
3730
3731 /* Only allow multiple slices if MSI-X is usable */
3732 if (!myri10ge_msi) {
3733 goto abort_with_fw;
3734 }
3735
3736 /* if the admin did not specify a limit to how many
3737 * slices we should use, cap it automatically to the
3738 * number of CPUs currently online */
3739 if (myri10ge_max_slices == -1)
3740 myri10ge_max_slices = ncpus;
3741
3742 if (mgp->num_slices > myri10ge_max_slices)
3743 mgp->num_slices = myri10ge_max_slices;
3744
3745 /* Now try to allocate as many MSI-X vectors as we have
3746 * slices. We give up on MSI-X if we can only get a single
3747 * vector. */
3748
Joe Perchesbaeb2ff2010-08-11 07:02:48 +00003749 mgp->msix_vectors = kcalloc(mgp->num_slices, sizeof(*mgp->msix_vectors),
3750 GFP_KERNEL);
Brice Goglin77929732008-05-09 02:21:10 +02003751 if (mgp->msix_vectors == NULL)
3752 goto disable_msix;
3753 for (i = 0; i < mgp->num_slices; i++) {
3754 mgp->msix_vectors[i].entry = i;
3755 }
3756
3757 while (mgp->num_slices > 1) {
3758 /* make sure it is a power of two */
3759 while (!is_power_of_2(mgp->num_slices))
3760 mgp->num_slices--;
3761 if (mgp->num_slices == 1)
3762 goto disable_msix;
3763 status = pci_enable_msix(pdev, mgp->msix_vectors,
3764 mgp->num_slices);
3765 if (status == 0) {
3766 pci_disable_msix(pdev);
Rusty Russell7d351032010-08-11 23:04:31 -06003767 if (old_allocated)
3768 kfree(old_fw);
Brice Goglin77929732008-05-09 02:21:10 +02003769 return;
3770 }
3771 if (status > 0)
3772 mgp->num_slices = status;
3773 else
3774 goto disable_msix;
3775 }
3776
3777disable_msix:
3778 if (mgp->msix_vectors != NULL) {
3779 kfree(mgp->msix_vectors);
3780 mgp->msix_vectors = NULL;
3781 }
3782
3783abort_with_fw:
3784 mgp->num_slices = 1;
Rusty Russell7d351032010-08-11 23:04:31 -06003785 set_fw_name(mgp, old_fw, old_allocated);
Brice Goglin77929732008-05-09 02:21:10 +02003786 myri10ge_load_firmware(mgp, 0);
3787}
Brice Goglin77929732008-05-09 02:21:10 +02003788
Stephen Hemminger81260892008-11-21 17:30:35 -08003789static const struct net_device_ops myri10ge_netdev_ops = {
3790 .ndo_open = myri10ge_open,
3791 .ndo_stop = myri10ge_close,
3792 .ndo_start_xmit = myri10ge_xmit,
stephen hemmingerc5f7ef72011-06-08 14:54:03 +00003793 .ndo_get_stats64 = myri10ge_get_stats,
Stephen Hemminger81260892008-11-21 17:30:35 -08003794 .ndo_validate_addr = eth_validate_addr,
3795 .ndo_change_mtu = myri10ge_change_mtu,
Michał Mirosław47c2cdf2011-04-15 04:50:50 +00003796 .ndo_fix_features = myri10ge_fix_features,
Stephen Hemminger81260892008-11-21 17:30:35 -08003797 .ndo_set_multicast_list = myri10ge_set_multicast_list,
3798 .ndo_set_mac_address = myri10ge_set_mac_address,
3799};
3800
Brice Goglin0da34b62006-05-23 06:10:15 -04003801static int myri10ge_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
3802{
3803 struct net_device *netdev;
3804 struct myri10ge_priv *mgp;
3805 struct device *dev = &pdev->dev;
Brice Goglin0da34b62006-05-23 06:10:15 -04003806 int i;
3807 int status = -ENXIO;
Brice Goglin0da34b62006-05-23 06:10:15 -04003808 int dac_enabled;
Brice Goglin00b5e502008-11-20 01:50:28 -08003809 unsigned hdr_offset, ss_offset;
Brice Goglin2d90b0a2009-04-16 02:24:59 +00003810 static int board_number;
Brice Goglin0da34b62006-05-23 06:10:15 -04003811
Brice Goglin236bb5e62008-09-28 15:34:21 +00003812 netdev = alloc_etherdev_mq(sizeof(*mgp), MYRI10GE_MAX_SLICES);
Brice Goglin0da34b62006-05-23 06:10:15 -04003813 if (netdev == NULL) {
3814 dev_err(dev, "Could not allocate ethernet device\n");
3815 return -ENOMEM;
3816 }
3817
Maik Hampelb245fb62007-06-28 17:07:26 +02003818 SET_NETDEV_DEV(netdev, &pdev->dev);
3819
Brice Goglin0da34b62006-05-23 06:10:15 -04003820 mgp = netdev_priv(netdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003821 mgp->dev = netdev;
3822 mgp->pdev = pdev;
Brice Goglin0da34b62006-05-23 06:10:15 -04003823 mgp->pause = myri10ge_flow_control;
3824 mgp->intr_coal_delay = myri10ge_intr_coal_delay;
Brice Goglinc58ac5c2006-08-21 17:36:49 -04003825 mgp->msg_enable = netif_msg_init(myri10ge_debug, MYRI10GE_MSG_DEFAULT);
Brice Goglin2d90b0a2009-04-16 02:24:59 +00003826 mgp->board_number = board_number;
Brice Goglin0da34b62006-05-23 06:10:15 -04003827 init_waitqueue_head(&mgp->down_wq);
3828
3829 if (pci_enable_device(pdev)) {
3830 dev_err(&pdev->dev, "pci_enable_device call failed\n");
3831 status = -ENODEV;
3832 goto abort_with_netdev;
3833 }
Brice Goglin0da34b62006-05-23 06:10:15 -04003834
3835 /* Find the vendor-specific cap so we can check
3836 * the reboot register later on */
3837 mgp->vendor_specific_offset
3838 = pci_find_capability(pdev, PCI_CAP_ID_VNDR);
3839
3840 /* Set our max read request to 4KB */
Brice Goglin302d2422007-08-24 08:57:17 +02003841 status = pcie_set_readrq(pdev, 4096);
Brice Goglin0da34b62006-05-23 06:10:15 -04003842 if (status != 0) {
3843 dev_err(&pdev->dev, "Error %d writing PCI_EXP_DEVCTL\n",
3844 status);
Brice Gogline3fd5532009-01-17 08:27:19 +00003845 goto abort_with_enabled;
Brice Goglin0da34b62006-05-23 06:10:15 -04003846 }
3847
3848 pci_set_master(pdev);
3849 dac_enabled = 1;
Yang Hongyang6a355282009-04-06 19:01:13 -07003850 status = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
Brice Goglin0da34b62006-05-23 06:10:15 -04003851 if (status != 0) {
3852 dac_enabled = 0;
3853 dev_err(&pdev->dev,
Joe Perches898eb712007-10-18 03:06:30 -07003854 "64-bit pci address mask was refused, "
3855 "trying 32-bit\n");
Yang Hongyang284901a2009-04-06 19:01:15 -07003856 status = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
Brice Goglin0da34b62006-05-23 06:10:15 -04003857 }
3858 if (status != 0) {
3859 dev_err(&pdev->dev, "Error %d setting DMA mask\n", status);
Brice Gogline3fd5532009-01-17 08:27:19 +00003860 goto abort_with_enabled;
Brice Goglin0da34b62006-05-23 06:10:15 -04003861 }
Yang Hongyang6a355282009-04-06 19:01:13 -07003862 (void)pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
Brice Goglinb10c0662006-06-08 10:25:00 -04003863 mgp->cmd = dma_alloc_coherent(&pdev->dev, sizeof(*mgp->cmd),
3864 &mgp->cmd_bus, GFP_KERNEL);
Brice Goglin0da34b62006-05-23 06:10:15 -04003865 if (mgp->cmd == NULL)
Brice Gogline3fd5532009-01-17 08:27:19 +00003866 goto abort_with_enabled;
Brice Goglin0da34b62006-05-23 06:10:15 -04003867
Brice Goglin0da34b62006-05-23 06:10:15 -04003868 mgp->board_span = pci_resource_len(pdev, 0);
3869 mgp->iomem_base = pci_resource_start(pdev, 0);
3870 mgp->mtrr = -1;
Brice Goglin276e26c2007-03-07 20:02:32 +01003871 mgp->wc_enabled = 0;
Brice Goglin0da34b62006-05-23 06:10:15 -04003872#ifdef CONFIG_MTRR
3873 mgp->mtrr = mtrr_add(mgp->iomem_base, mgp->board_span,
3874 MTRR_TYPE_WRCOMB, 1);
Brice Goglin276e26c2007-03-07 20:02:32 +01003875 if (mgp->mtrr >= 0)
3876 mgp->wc_enabled = 1;
Brice Goglin0da34b62006-05-23 06:10:15 -04003877#endif
Brice Goglinc7f80992008-07-21 10:26:25 +02003878 mgp->sram = ioremap_wc(mgp->iomem_base, mgp->board_span);
Brice Goglin0da34b62006-05-23 06:10:15 -04003879 if (mgp->sram == NULL) {
3880 dev_err(&pdev->dev, "ioremap failed for %ld bytes at 0x%lx\n",
3881 mgp->board_span, mgp->iomem_base);
3882 status = -ENXIO;
Brice Goglinc7f80992008-07-21 10:26:25 +02003883 goto abort_with_mtrr;
Brice Goglin0da34b62006-05-23 06:10:15 -04003884 }
Brice Goglin00b5e502008-11-20 01:50:28 -08003885 hdr_offset =
3886 ntohl(__raw_readl(mgp->sram + MCP_HEADER_PTR_OFFSET)) & 0xffffc;
3887 ss_offset = hdr_offset + offsetof(struct mcp_gen_header, string_specs);
3888 mgp->sram_size = ntohl(__raw_readl(mgp->sram + ss_offset));
3889 if (mgp->sram_size > mgp->board_span ||
3890 mgp->sram_size <= MYRI10GE_FW_OFFSET) {
3891 dev_err(&pdev->dev,
3892 "invalid sram_size %dB or board span %ldB\n",
3893 mgp->sram_size, mgp->board_span);
3894 goto abort_with_ioremap;
3895 }
Brice Goglin0da34b62006-05-23 06:10:15 -04003896 memcpy_fromio(mgp->eeprom_strings,
Brice Goglin00b5e502008-11-20 01:50:28 -08003897 mgp->sram + mgp->sram_size, MYRI10GE_EEPROM_STRINGS_SIZE);
Brice Goglin0da34b62006-05-23 06:10:15 -04003898 memset(mgp->eeprom_strings + MYRI10GE_EEPROM_STRINGS_SIZE - 2, 0, 2);
3899 status = myri10ge_read_mac_addr(mgp);
3900 if (status)
3901 goto abort_with_ioremap;
3902
3903 for (i = 0; i < ETH_ALEN; i++)
3904 netdev->dev_addr[i] = mgp->mac_addr[i];
3905
Brice Goglin5443e9e2007-05-07 23:52:22 +02003906 myri10ge_select_firmware(mgp);
3907
Brice Goglin0dcffac2008-05-09 02:21:49 +02003908 status = myri10ge_load_firmware(mgp, 1);
Brice Goglin0da34b62006-05-23 06:10:15 -04003909 if (status != 0) {
3910 dev_err(&pdev->dev, "failed to load firmware\n");
Brice Goglin0dcffac2008-05-09 02:21:49 +02003911 goto abort_with_ioremap;
3912 }
3913 myri10ge_probe_slices(mgp);
3914 status = myri10ge_alloc_slices(mgp);
3915 if (status != 0) {
3916 dev_err(&pdev->dev, "failed to alloc slice state\n");
3917 goto abort_with_firmware;
Brice Goglin0da34b62006-05-23 06:10:15 -04003918 }
Ben Hutchingsc9920262010-09-27 08:30:34 +00003919 netif_set_real_num_tx_queues(netdev, mgp->num_slices);
3920 netif_set_real_num_rx_queues(netdev, mgp->num_slices);
Brice Goglin0da34b62006-05-23 06:10:15 -04003921 status = myri10ge_reset(mgp);
3922 if (status != 0) {
3923 dev_err(&pdev->dev, "failed reset\n");
Brice Goglin0dcffac2008-05-09 02:21:49 +02003924 goto abort_with_slices;
Brice Goglin0da34b62006-05-23 06:10:15 -04003925 }
Jeff Garzik5dd2d332008-10-16 05:09:31 -04003926#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02003927 myri10ge_setup_dca(mgp);
3928#endif
Brice Goglin0da34b62006-05-23 06:10:15 -04003929 pci_set_drvdata(pdev, mgp);
3930 if ((myri10ge_initial_mtu + ETH_HLEN) > MYRI10GE_MAX_ETHER_MTU)
3931 myri10ge_initial_mtu = MYRI10GE_MAX_ETHER_MTU - ETH_HLEN;
3932 if ((myri10ge_initial_mtu + ETH_HLEN) < 68)
3933 myri10ge_initial_mtu = 68;
Stephen Hemminger81260892008-11-21 17:30:35 -08003934
3935 netdev->netdev_ops = &myri10ge_netdev_ops;
Brice Goglin0da34b62006-05-23 06:10:15 -04003936 netdev->mtu = myri10ge_initial_mtu;
Brice Goglin0da34b62006-05-23 06:10:15 -04003937 netdev->base_addr = mgp->iomem_base;
Michał Mirosław47c2cdf2011-04-15 04:50:50 +00003938 netdev->hw_features = mgp->features | NETIF_F_LRO | NETIF_F_RXCSUM;
3939 netdev->features = netdev->hw_features;
Brice Goglin236bb5e62008-09-28 15:34:21 +00003940
Brice Goglin0da34b62006-05-23 06:10:15 -04003941 if (dac_enabled)
3942 netdev->features |= NETIF_F_HIGHDMA;
Brice Goglin0da34b62006-05-23 06:10:15 -04003943
Brice Goglindddc0452009-05-24 05:27:59 +00003944 netdev->vlan_features |= mgp->features;
3945 if (mgp->fw_ver_tiny < 37)
3946 netdev->vlan_features &= ~NETIF_F_TSO6;
3947 if (mgp->fw_ver_tiny < 32)
3948 netdev->vlan_features &= ~NETIF_F_TSO;
3949
Brice Goglin21d05db2007-01-09 21:05:04 +01003950 /* make sure we can get an irq, and that MSI can be
3951 * setup (if available). Also ensure netdev->irq
3952 * is set to correct value if MSI is enabled */
3953 status = myri10ge_request_irq(mgp);
3954 if (status != 0)
3955 goto abort_with_firmware;
3956 netdev->irq = pdev->irq;
3957 myri10ge_free_irq(mgp);
3958
Brice Goglin0da34b62006-05-23 06:10:15 -04003959 /* Save configuration space to be restored if the
3960 * nic resets due to a parity error */
Brice Goglin83f6e152006-12-18 11:52:02 +01003961 pci_save_state(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003962
3963 /* Setup the watchdog timer */
3964 setup_timer(&mgp->watchdog_timer, myri10ge_watchdog_timer,
3965 (unsigned long)mgp);
3966
3967 SET_ETHTOOL_OPS(netdev, &myri10ge_ethtool_ops);
David Howellsc4028952006-11-22 14:57:56 +00003968 INIT_WORK(&mgp->watchdog_work, myri10ge_watchdog);
Brice Goglin0da34b62006-05-23 06:10:15 -04003969 status = register_netdev(netdev);
3970 if (status != 0) {
3971 dev_err(&pdev->dev, "register_netdev failed: %d\n", status);
Brice Goglin7adda302006-12-18 11:50:00 +01003972 goto abort_with_state;
Brice Goglin0da34b62006-05-23 06:10:15 -04003973 }
Brice Goglin0dcffac2008-05-09 02:21:49 +02003974 if (mgp->msix_enabled)
3975 dev_info(dev, "%d MSI-X IRQs, tx bndry %d, fw %s, WC %s\n",
3976 mgp->num_slices, mgp->tx_boundary, mgp->fw_name,
3977 (mgp->wc_enabled ? "Enabled" : "Disabled"));
3978 else
3979 dev_info(dev, "%s IRQ %d, tx bndry %d, fw %s, WC %s\n",
3980 mgp->msi_enabled ? "MSI" : "xPIC",
3981 netdev->irq, mgp->tx_boundary, mgp->fw_name,
3982 (mgp->wc_enabled ? "Enabled" : "Disabled"));
Brice Goglin0da34b62006-05-23 06:10:15 -04003983
Brice Goglin2d90b0a2009-04-16 02:24:59 +00003984 board_number++;
Brice Goglin0da34b62006-05-23 06:10:15 -04003985 return 0;
3986
Brice Goglin7adda302006-12-18 11:50:00 +01003987abort_with_state:
Brice Goglin83f6e152006-12-18 11:52:02 +01003988 pci_restore_state(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04003989
Brice Goglin0dcffac2008-05-09 02:21:49 +02003990abort_with_slices:
3991 myri10ge_free_slices(mgp);
3992
Brice Goglin0da34b62006-05-23 06:10:15 -04003993abort_with_firmware:
3994 myri10ge_dummy_rdma(mgp, 0);
3995
Brice Goglin0da34b62006-05-23 06:10:15 -04003996abort_with_ioremap:
Brice Goglin0f840012009-01-05 18:16:14 -08003997 if (mgp->mac_addr_string != NULL)
3998 dev_err(&pdev->dev,
3999 "myri10ge_probe() failed: MAC=%s, SN=%ld\n",
4000 mgp->mac_addr_string, mgp->serial_number);
Brice Goglin0da34b62006-05-23 06:10:15 -04004001 iounmap(mgp->sram);
4002
Brice Goglinc7f80992008-07-21 10:26:25 +02004003abort_with_mtrr:
Brice Goglin0da34b62006-05-23 06:10:15 -04004004#ifdef CONFIG_MTRR
4005 if (mgp->mtrr >= 0)
4006 mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
4007#endif
Brice Goglinb10c0662006-06-08 10:25:00 -04004008 dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
4009 mgp->cmd, mgp->cmd_bus);
Brice Goglin0da34b62006-05-23 06:10:15 -04004010
Brice Gogline3fd5532009-01-17 08:27:19 +00004011abort_with_enabled:
4012 pci_disable_device(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04004013
Brice Gogline3fd5532009-01-17 08:27:19 +00004014abort_with_netdev:
Rusty Russell7d351032010-08-11 23:04:31 -06004015 set_fw_name(mgp, NULL, false);
Brice Goglin0da34b62006-05-23 06:10:15 -04004016 free_netdev(netdev);
4017 return status;
4018}
4019
4020/*
4021 * myri10ge_remove
4022 *
4023 * Does what is necessary to shutdown one Myrinet device. Called
4024 * once for each Myrinet card by the kernel when a module is
4025 * unloaded.
4026 */
4027static void myri10ge_remove(struct pci_dev *pdev)
4028{
4029 struct myri10ge_priv *mgp;
4030 struct net_device *netdev;
Brice Goglin0da34b62006-05-23 06:10:15 -04004031
4032 mgp = pci_get_drvdata(pdev);
4033 if (mgp == NULL)
4034 return;
4035
Tejun Heo23f333a2010-12-12 16:45:14 +01004036 cancel_work_sync(&mgp->watchdog_work);
Brice Goglin0da34b62006-05-23 06:10:15 -04004037 netdev = mgp->dev;
4038 unregister_netdev(netdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04004039
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004040#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02004041 myri10ge_teardown_dca(mgp);
4042#endif
Brice Goglin0da34b62006-05-23 06:10:15 -04004043 myri10ge_dummy_rdma(mgp, 0);
4044
Brice Goglin7adda302006-12-18 11:50:00 +01004045 /* avoid a memory leak */
Brice Goglin83f6e152006-12-18 11:52:02 +01004046 pci_restore_state(pdev);
Brice Goglin7adda302006-12-18 11:50:00 +01004047
Brice Goglin0da34b62006-05-23 06:10:15 -04004048 iounmap(mgp->sram);
4049
4050#ifdef CONFIG_MTRR
4051 if (mgp->mtrr >= 0)
4052 mtrr_del(mgp->mtrr, mgp->iomem_base, mgp->board_span);
4053#endif
Brice Goglin0dcffac2008-05-09 02:21:49 +02004054 myri10ge_free_slices(mgp);
4055 if (mgp->msix_vectors != NULL)
4056 kfree(mgp->msix_vectors);
Brice Goglinb10c0662006-06-08 10:25:00 -04004057 dma_free_coherent(&pdev->dev, sizeof(*mgp->cmd),
4058 mgp->cmd, mgp->cmd_bus);
Brice Goglin0da34b62006-05-23 06:10:15 -04004059
Rusty Russell7d351032010-08-11 23:04:31 -06004060 set_fw_name(mgp, NULL, false);
Brice Goglin0da34b62006-05-23 06:10:15 -04004061 free_netdev(netdev);
Brice Gogline3fd5532009-01-17 08:27:19 +00004062 pci_disable_device(pdev);
Brice Goglin0da34b62006-05-23 06:10:15 -04004063 pci_set_drvdata(pdev, NULL);
4064}
4065
Brice Goglinb10c0662006-06-08 10:25:00 -04004066#define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E 0x0008
Brice Goglina07bc1f2007-09-14 00:40:14 +02004067#define PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E_9 0x0009
Brice Goglin0da34b62006-05-23 06:10:15 -04004068
Alexey Dobriyana3aa1882010-01-07 11:58:11 +00004069static DEFINE_PCI_DEVICE_TABLE(myri10ge_pci_tbl) = {
Brice Goglinb10c0662006-06-08 10:25:00 -04004070 {PCI_DEVICE(PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E)},
Brice Goglina07bc1f2007-09-14 00:40:14 +02004071 {PCI_DEVICE
4072 (PCI_VENDOR_ID_MYRICOM, PCI_DEVICE_ID_MYRICOM_MYRI10GE_Z8E_9)},
Brice Goglin0da34b62006-05-23 06:10:15 -04004073 {0},
4074};
4075
Brice Goglin97131072009-04-16 02:29:22 +00004076MODULE_DEVICE_TABLE(pci, myri10ge_pci_tbl);
4077
Brice Goglin0da34b62006-05-23 06:10:15 -04004078static struct pci_driver myri10ge_driver = {
4079 .name = "myri10ge",
4080 .probe = myri10ge_probe,
4081 .remove = myri10ge_remove,
4082 .id_table = myri10ge_pci_tbl,
4083#ifdef CONFIG_PM
4084 .suspend = myri10ge_suspend,
4085 .resume = myri10ge_resume,
4086#endif
4087};
4088
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004089#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02004090static int
4091myri10ge_notify_dca(struct notifier_block *nb, unsigned long event, void *p)
4092{
4093 int err = driver_for_each_device(&myri10ge_driver.driver,
4094 NULL, &event,
4095 myri10ge_notify_dca_device);
4096
4097 if (err)
4098 return NOTIFY_BAD;
4099 return NOTIFY_DONE;
4100}
4101
4102static struct notifier_block myri10ge_dca_notifier = {
4103 .notifier_call = myri10ge_notify_dca,
4104 .next = NULL,
4105 .priority = 0,
4106};
Brice Goglin4ee2ac52008-11-23 15:49:28 -08004107#endif /* CONFIG_MYRI10GE_DCA */
Brice Goglin981813d2008-05-09 02:22:16 +02004108
Brice Goglin0da34b62006-05-23 06:10:15 -04004109static __init int myri10ge_init_module(void)
4110{
Joe Perches78ca90e2010-02-22 16:56:58 +00004111 pr_info("Version %s\n", MYRI10GE_VERSION_STR);
Brice Goglin0dcffac2008-05-09 02:21:49 +02004112
Brice Goglin236bb5e62008-09-28 15:34:21 +00004113 if (myri10ge_rss_hash > MXGEFW_RSS_HASH_TYPE_MAX) {
Joe Perches78ca90e2010-02-22 16:56:58 +00004114 pr_err("Illegal rssh hash type %d, defaulting to source port\n",
4115 myri10ge_rss_hash);
Brice Goglin0dcffac2008-05-09 02:21:49 +02004116 myri10ge_rss_hash = MXGEFW_RSS_HASH_TYPE_SRC_PORT;
4117 }
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004118#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02004119 dca_register_notify(&myri10ge_dca_notifier);
4120#endif
Brice Goglin236bb5e62008-09-28 15:34:21 +00004121 if (myri10ge_max_slices > MYRI10GE_MAX_SLICES)
4122 myri10ge_max_slices = MYRI10GE_MAX_SLICES;
Brice Goglin0dcffac2008-05-09 02:21:49 +02004123
Brice Goglin0da34b62006-05-23 06:10:15 -04004124 return pci_register_driver(&myri10ge_driver);
4125}
4126
4127module_init(myri10ge_init_module);
4128
4129static __exit void myri10ge_cleanup_module(void)
4130{
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004131#ifdef CONFIG_MYRI10GE_DCA
Brice Goglin981813d2008-05-09 02:22:16 +02004132 dca_unregister_notify(&myri10ge_dca_notifier);
4133#endif
Brice Goglin0da34b62006-05-23 06:10:15 -04004134 pci_unregister_driver(&myri10ge_driver);
4135}
4136
4137module_exit(myri10ge_cleanup_module);