Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* $Id: init.c,v 1.209 2002/02/09 19:49:31 davem Exp $ |
| 2 | * arch/sparc64/mm/init.c |
| 3 | * |
| 4 | * Copyright (C) 1996-1999 David S. Miller (davem@caip.rutgers.edu) |
| 5 | * Copyright (C) 1997-1999 Jakub Jelinek (jj@sunsite.mff.cuni.cz) |
| 6 | */ |
| 7 | |
David S. Miller | c4bce90 | 2006-02-11 21:57:54 -0800 | [diff] [blame] | 8 | #include <linux/module.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 9 | #include <linux/kernel.h> |
| 10 | #include <linux/sched.h> |
| 11 | #include <linux/string.h> |
| 12 | #include <linux/init.h> |
| 13 | #include <linux/bootmem.h> |
| 14 | #include <linux/mm.h> |
| 15 | #include <linux/hugetlb.h> |
| 16 | #include <linux/slab.h> |
| 17 | #include <linux/initrd.h> |
| 18 | #include <linux/swap.h> |
| 19 | #include <linux/pagemap.h> |
Randy Dunlap | c9cf552 | 2006-06-27 02:53:52 -0700 | [diff] [blame] | 20 | #include <linux/poison.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 21 | #include <linux/fs.h> |
| 22 | #include <linux/seq_file.h> |
Prasanna S Panchamukhi | 05e14cb | 2005-09-06 15:19:30 -0700 | [diff] [blame] | 23 | #include <linux/kprobes.h> |
David S. Miller | 1ac4f5e | 2005-09-21 21:49:32 -0700 | [diff] [blame] | 24 | #include <linux/cache.h> |
David S. Miller | 13edad7 | 2005-09-29 17:58:26 -0700 | [diff] [blame] | 25 | #include <linux/sort.h> |
David S. Miller | 5cbc307 | 2007-05-25 15:49:59 -0700 | [diff] [blame] | 26 | #include <linux/percpu.h> |
David S. Miller | 3b2a7e2 | 2008-02-13 18:13:20 -0800 | [diff] [blame^] | 27 | #include <linux/lmb.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 28 | |
| 29 | #include <asm/head.h> |
| 30 | #include <asm/system.h> |
| 31 | #include <asm/page.h> |
| 32 | #include <asm/pgalloc.h> |
| 33 | #include <asm/pgtable.h> |
| 34 | #include <asm/oplib.h> |
| 35 | #include <asm/iommu.h> |
| 36 | #include <asm/io.h> |
| 37 | #include <asm/uaccess.h> |
| 38 | #include <asm/mmu_context.h> |
| 39 | #include <asm/tlbflush.h> |
| 40 | #include <asm/dma.h> |
| 41 | #include <asm/starfire.h> |
| 42 | #include <asm/tlb.h> |
| 43 | #include <asm/spitfire.h> |
| 44 | #include <asm/sections.h> |
David S. Miller | 517af33 | 2006-02-01 15:55:21 -0800 | [diff] [blame] | 45 | #include <asm/tsb.h> |
David S. Miller | 481295f | 2006-02-07 21:51:08 -0800 | [diff] [blame] | 46 | #include <asm/hypervisor.h> |
David S. Miller | 372b07b | 2006-06-21 15:35:28 -0700 | [diff] [blame] | 47 | #include <asm/prom.h> |
David S. Miller | 22d6a1c | 2007-05-25 00:37:12 -0700 | [diff] [blame] | 48 | #include <asm/sstate.h> |
David S. Miller | 5cbc307 | 2007-05-25 15:49:59 -0700 | [diff] [blame] | 49 | #include <asm/mdesc.h> |
David S. Miller | 3d5ae6b | 2008-03-25 21:51:40 -0700 | [diff] [blame] | 50 | #include <asm/cpudata.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 51 | |
David S. Miller | 9cc3a1a | 2006-02-21 20:51:13 -0800 | [diff] [blame] | 52 | #define MAX_PHYS_ADDRESS (1UL << 42UL) |
| 53 | #define KPTE_BITMAP_CHUNK_SZ (256UL * 1024UL * 1024UL) |
| 54 | #define KPTE_BITMAP_BYTES \ |
| 55 | ((MAX_PHYS_ADDRESS / KPTE_BITMAP_CHUNK_SZ) / 8) |
| 56 | |
| 57 | unsigned long kern_linear_pte_xor[2] __read_mostly; |
| 58 | |
| 59 | /* A bitmap, one bit for every 256MB of physical memory. If the bit |
| 60 | * is clear, we should use a 4MB page (via kern_linear_pte_xor[0]) else |
| 61 | * if set we should use a 256MB page (via kern_linear_pte_xor[1]). |
| 62 | */ |
| 63 | unsigned long kpte_linear_bitmap[KPTE_BITMAP_BYTES / sizeof(unsigned long)]; |
| 64 | |
David S. Miller | d1acb42 | 2007-03-16 17:20:28 -0700 | [diff] [blame] | 65 | #ifndef CONFIG_DEBUG_PAGEALLOC |
David S. Miller | 2d9e276 | 2007-05-29 01:58:31 -0700 | [diff] [blame] | 66 | /* A special kernel TSB for 4MB and 256MB linear mappings. |
| 67 | * Space is allocated for this right after the trap table |
| 68 | * in arch/sparc64/kernel/head.S |
| 69 | */ |
| 70 | extern struct tsb swapper_4m_tsb[KERNEL_TSB4M_NENTRIES]; |
David S. Miller | d1acb42 | 2007-03-16 17:20:28 -0700 | [diff] [blame] | 71 | #endif |
David S. Miller | d7744a0 | 2006-02-21 22:31:11 -0800 | [diff] [blame] | 72 | |
David S. Miller | 13edad7 | 2005-09-29 17:58:26 -0700 | [diff] [blame] | 73 | #define MAX_BANKS 32 |
David S. Miller | 1014757 | 2005-09-28 21:46:43 -0700 | [diff] [blame] | 74 | |
David S. Miller | 13edad7 | 2005-09-29 17:58:26 -0700 | [diff] [blame] | 75 | static struct linux_prom64_registers pavail[MAX_BANKS] __initdata; |
| 76 | static struct linux_prom64_registers pavail_rescan[MAX_BANKS] __initdata; |
| 77 | static int pavail_ents __initdata; |
| 78 | static int pavail_rescan_ents __initdata; |
David S. Miller | 1014757 | 2005-09-28 21:46:43 -0700 | [diff] [blame] | 79 | |
David S. Miller | 13edad7 | 2005-09-29 17:58:26 -0700 | [diff] [blame] | 80 | static int cmp_p64(const void *a, const void *b) |
| 81 | { |
| 82 | const struct linux_prom64_registers *x = a, *y = b; |
| 83 | |
| 84 | if (x->phys_addr > y->phys_addr) |
| 85 | return 1; |
| 86 | if (x->phys_addr < y->phys_addr) |
| 87 | return -1; |
| 88 | return 0; |
| 89 | } |
| 90 | |
| 91 | static void __init read_obp_memory(const char *property, |
| 92 | struct linux_prom64_registers *regs, |
| 93 | int *num_ents) |
| 94 | { |
| 95 | int node = prom_finddevice("/memory"); |
| 96 | int prop_size = prom_getproplen(node, property); |
| 97 | int ents, ret, i; |
| 98 | |
| 99 | ents = prop_size / sizeof(struct linux_prom64_registers); |
| 100 | if (ents > MAX_BANKS) { |
| 101 | prom_printf("The machine has more %s property entries than " |
| 102 | "this kernel can support (%d).\n", |
| 103 | property, MAX_BANKS); |
| 104 | prom_halt(); |
| 105 | } |
| 106 | |
| 107 | ret = prom_getproperty(node, property, (char *) regs, prop_size); |
| 108 | if (ret == -1) { |
| 109 | prom_printf("Couldn't get %s property from /memory.\n"); |
| 110 | prom_halt(); |
| 111 | } |
| 112 | |
David S. Miller | 13edad7 | 2005-09-29 17:58:26 -0700 | [diff] [blame] | 113 | /* Sanitize what we got from the firmware, by page aligning |
| 114 | * everything. |
| 115 | */ |
| 116 | for (i = 0; i < ents; i++) { |
| 117 | unsigned long base, size; |
| 118 | |
| 119 | base = regs[i].phys_addr; |
| 120 | size = regs[i].reg_size; |
| 121 | |
| 122 | size &= PAGE_MASK; |
| 123 | if (base & ~PAGE_MASK) { |
| 124 | unsigned long new_base = PAGE_ALIGN(base); |
| 125 | |
| 126 | size -= new_base - base; |
| 127 | if ((long) size < 0L) |
| 128 | size = 0UL; |
| 129 | base = new_base; |
| 130 | } |
David S. Miller | 0015d3d | 2007-03-15 00:06:34 -0700 | [diff] [blame] | 131 | if (size == 0UL) { |
| 132 | /* If it is empty, simply get rid of it. |
| 133 | * This simplifies the logic of the other |
| 134 | * functions that process these arrays. |
| 135 | */ |
| 136 | memmove(®s[i], ®s[i + 1], |
| 137 | (ents - i - 1) * sizeof(regs[0])); |
| 138 | i--; |
| 139 | ents--; |
| 140 | continue; |
| 141 | } |
David S. Miller | 13edad7 | 2005-09-29 17:58:26 -0700 | [diff] [blame] | 142 | regs[i].phys_addr = base; |
| 143 | regs[i].reg_size = size; |
| 144 | } |
David S. Miller | 486ad10 | 2006-06-22 00:00:00 -0700 | [diff] [blame] | 145 | |
David S. Miller | 486ad10 | 2006-06-22 00:00:00 -0700 | [diff] [blame] | 146 | *num_ents = ents; |
| 147 | |
David S. Miller | c9c1083 | 2005-10-12 12:22:46 -0700 | [diff] [blame] | 148 | sort(regs, ents, sizeof(struct linux_prom64_registers), |
David S. Miller | 13edad7 | 2005-09-29 17:58:26 -0700 | [diff] [blame] | 149 | cmp_p64, NULL); |
| 150 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 151 | |
David S. Miller | 2bdb3cb | 2005-09-22 01:08:57 -0700 | [diff] [blame] | 152 | unsigned long *sparc64_valid_addr_bitmap __read_mostly; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 153 | |
David S. Miller | d111201 | 2006-03-08 02:16:07 -0800 | [diff] [blame] | 154 | /* Kernel physical address base and size in bytes. */ |
David S. Miller | 1ac4f5e | 2005-09-21 21:49:32 -0700 | [diff] [blame] | 155 | unsigned long kern_base __read_mostly; |
| 156 | unsigned long kern_size __read_mostly; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 157 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 158 | /* Initial ramdisk setup */ |
| 159 | extern unsigned long sparc_ramdisk_image64; |
| 160 | extern unsigned int sparc_ramdisk_image; |
| 161 | extern unsigned int sparc_ramdisk_size; |
| 162 | |
David S. Miller | 1ac4f5e | 2005-09-21 21:49:32 -0700 | [diff] [blame] | 163 | struct page *mem_map_zero __read_mostly; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 164 | |
David S. Miller | 0835ae0 | 2005-10-04 15:23:20 -0700 | [diff] [blame] | 165 | unsigned int sparc64_highest_unlocked_tlb_ent __read_mostly; |
| 166 | |
| 167 | unsigned long sparc64_kern_pri_context __read_mostly; |
| 168 | unsigned long sparc64_kern_pri_nuc_bits __read_mostly; |
| 169 | unsigned long sparc64_kern_sec_context __read_mostly; |
| 170 | |
David S. Miller | 6465874 | 2008-03-21 17:01:38 -0700 | [diff] [blame] | 171 | int num_kernel_image_mappings; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 172 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 173 | #ifdef CONFIG_DEBUG_DCFLUSH |
| 174 | atomic_t dcpage_flushes = ATOMIC_INIT(0); |
| 175 | #ifdef CONFIG_SMP |
| 176 | atomic_t dcpage_flushes_xcall = ATOMIC_INIT(0); |
| 177 | #endif |
| 178 | #endif |
| 179 | |
David S. Miller | 7a591cf | 2006-02-26 19:44:50 -0800 | [diff] [blame] | 180 | inline void flush_dcache_page_impl(struct page *page) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 181 | { |
David S. Miller | 7a591cf | 2006-02-26 19:44:50 -0800 | [diff] [blame] | 182 | BUG_ON(tlb_type == hypervisor); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 183 | #ifdef CONFIG_DEBUG_DCFLUSH |
| 184 | atomic_inc(&dcpage_flushes); |
| 185 | #endif |
| 186 | |
| 187 | #ifdef DCACHE_ALIASING_POSSIBLE |
| 188 | __flush_dcache_page(page_address(page), |
| 189 | ((tlb_type == spitfire) && |
| 190 | page_mapping(page) != NULL)); |
| 191 | #else |
| 192 | if (page_mapping(page) != NULL && |
| 193 | tlb_type == spitfire) |
| 194 | __flush_icache_page(__pa(page_address(page))); |
| 195 | #endif |
| 196 | } |
| 197 | |
| 198 | #define PG_dcache_dirty PG_arch_1 |
David S. Miller | 22adb35 | 2007-05-26 01:14:43 -0700 | [diff] [blame] | 199 | #define PG_dcache_cpu_shift 32UL |
| 200 | #define PG_dcache_cpu_mask \ |
| 201 | ((1UL<<ilog2(roundup_pow_of_two(NR_CPUS)))-1UL) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 202 | |
| 203 | #define dcache_dirty_cpu(page) \ |
David S. Miller | 48b0e54 | 2005-07-27 16:08:44 -0700 | [diff] [blame] | 204 | (((page)->flags >> PG_dcache_cpu_shift) & PG_dcache_cpu_mask) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 205 | |
David S. Miller | d979f17 | 2007-10-27 00:13:04 -0700 | [diff] [blame] | 206 | static inline void set_dcache_dirty(struct page *page, int this_cpu) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 207 | { |
| 208 | unsigned long mask = this_cpu; |
David S. Miller | 48b0e54 | 2005-07-27 16:08:44 -0700 | [diff] [blame] | 209 | unsigned long non_cpu_bits; |
| 210 | |
| 211 | non_cpu_bits = ~(PG_dcache_cpu_mask << PG_dcache_cpu_shift); |
| 212 | mask = (mask << PG_dcache_cpu_shift) | (1UL << PG_dcache_dirty); |
| 213 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 214 | __asm__ __volatile__("1:\n\t" |
| 215 | "ldx [%2], %%g7\n\t" |
| 216 | "and %%g7, %1, %%g1\n\t" |
| 217 | "or %%g1, %0, %%g1\n\t" |
| 218 | "casx [%2], %%g7, %%g1\n\t" |
| 219 | "cmp %%g7, %%g1\n\t" |
David S. Miller | b445e26 | 2005-06-27 15:42:04 -0700 | [diff] [blame] | 220 | "membar #StoreLoad | #StoreStore\n\t" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 221 | "bne,pn %%xcc, 1b\n\t" |
David S. Miller | b445e26 | 2005-06-27 15:42:04 -0700 | [diff] [blame] | 222 | " nop" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 223 | : /* no outputs */ |
| 224 | : "r" (mask), "r" (non_cpu_bits), "r" (&page->flags) |
| 225 | : "g1", "g7"); |
| 226 | } |
| 227 | |
David S. Miller | d979f17 | 2007-10-27 00:13:04 -0700 | [diff] [blame] | 228 | static inline void clear_dcache_dirty_cpu(struct page *page, unsigned long cpu) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 229 | { |
| 230 | unsigned long mask = (1UL << PG_dcache_dirty); |
| 231 | |
| 232 | __asm__ __volatile__("! test_and_clear_dcache_dirty\n" |
| 233 | "1:\n\t" |
| 234 | "ldx [%2], %%g7\n\t" |
David S. Miller | 48b0e54 | 2005-07-27 16:08:44 -0700 | [diff] [blame] | 235 | "srlx %%g7, %4, %%g1\n\t" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 236 | "and %%g1, %3, %%g1\n\t" |
| 237 | "cmp %%g1, %0\n\t" |
| 238 | "bne,pn %%icc, 2f\n\t" |
| 239 | " andn %%g7, %1, %%g1\n\t" |
| 240 | "casx [%2], %%g7, %%g1\n\t" |
| 241 | "cmp %%g7, %%g1\n\t" |
David S. Miller | b445e26 | 2005-06-27 15:42:04 -0700 | [diff] [blame] | 242 | "membar #StoreLoad | #StoreStore\n\t" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 243 | "bne,pn %%xcc, 1b\n\t" |
David S. Miller | b445e26 | 2005-06-27 15:42:04 -0700 | [diff] [blame] | 244 | " nop\n" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 245 | "2:" |
| 246 | : /* no outputs */ |
| 247 | : "r" (cpu), "r" (mask), "r" (&page->flags), |
David S. Miller | 48b0e54 | 2005-07-27 16:08:44 -0700 | [diff] [blame] | 248 | "i" (PG_dcache_cpu_mask), |
| 249 | "i" (PG_dcache_cpu_shift) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 250 | : "g1", "g7"); |
| 251 | } |
| 252 | |
David S. Miller | 517af33 | 2006-02-01 15:55:21 -0800 | [diff] [blame] | 253 | static inline void tsb_insert(struct tsb *ent, unsigned long tag, unsigned long pte) |
| 254 | { |
| 255 | unsigned long tsb_addr = (unsigned long) ent; |
| 256 | |
David S. Miller | 3b3ab2e | 2006-02-17 09:54:42 -0800 | [diff] [blame] | 257 | if (tlb_type == cheetah_plus || tlb_type == hypervisor) |
David S. Miller | 517af33 | 2006-02-01 15:55:21 -0800 | [diff] [blame] | 258 | tsb_addr = __pa(tsb_addr); |
| 259 | |
| 260 | __tsb_insert(tsb_addr, tag, pte); |
| 261 | } |
| 262 | |
David S. Miller | c4bce90 | 2006-02-11 21:57:54 -0800 | [diff] [blame] | 263 | unsigned long _PAGE_ALL_SZ_BITS __read_mostly; |
| 264 | unsigned long _PAGE_SZBITS __read_mostly; |
| 265 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 266 | void update_mmu_cache(struct vm_area_struct *vma, unsigned long address, pte_t pte) |
| 267 | { |
David S. Miller | bd40791 | 2006-01-31 18:31:38 -0800 | [diff] [blame] | 268 | struct mm_struct *mm; |
David S. Miller | 74ae998 | 2006-03-05 18:26:24 -0800 | [diff] [blame] | 269 | struct tsb *tsb; |
David S. Miller | 7a1ac52 | 2006-03-16 02:02:32 -0800 | [diff] [blame] | 270 | unsigned long tag, flags; |
David S. Miller | dcc1e8d | 2006-03-22 00:49:59 -0800 | [diff] [blame] | 271 | unsigned long tsb_index, tsb_hash_shift; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 272 | |
David S. Miller | 7a591cf | 2006-02-26 19:44:50 -0800 | [diff] [blame] | 273 | if (tlb_type != hypervisor) { |
| 274 | unsigned long pfn = pte_pfn(pte); |
| 275 | unsigned long pg_flags; |
| 276 | struct page *page; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 277 | |
David S. Miller | 7a591cf | 2006-02-26 19:44:50 -0800 | [diff] [blame] | 278 | if (pfn_valid(pfn) && |
| 279 | (page = pfn_to_page(pfn), page_mapping(page)) && |
| 280 | ((pg_flags = page->flags) & (1UL << PG_dcache_dirty))) { |
| 281 | int cpu = ((pg_flags >> PG_dcache_cpu_shift) & |
| 282 | PG_dcache_cpu_mask); |
| 283 | int this_cpu = get_cpu(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 284 | |
David S. Miller | 7a591cf | 2006-02-26 19:44:50 -0800 | [diff] [blame] | 285 | /* This is just to optimize away some function calls |
| 286 | * in the SMP case. |
| 287 | */ |
| 288 | if (cpu == this_cpu) |
| 289 | flush_dcache_page_impl(page); |
| 290 | else |
| 291 | smp_flush_dcache_page_impl(page, cpu); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 292 | |
David S. Miller | 7a591cf | 2006-02-26 19:44:50 -0800 | [diff] [blame] | 293 | clear_dcache_dirty_cpu(page, cpu); |
| 294 | |
| 295 | put_cpu(); |
| 296 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 297 | } |
David S. Miller | bd40791 | 2006-01-31 18:31:38 -0800 | [diff] [blame] | 298 | |
| 299 | mm = vma->vm_mm; |
David S. Miller | 7a1ac52 | 2006-03-16 02:02:32 -0800 | [diff] [blame] | 300 | |
David S. Miller | dcc1e8d | 2006-03-22 00:49:59 -0800 | [diff] [blame] | 301 | tsb_index = MM_TSB_BASE; |
| 302 | tsb_hash_shift = PAGE_SHIFT; |
| 303 | |
David S. Miller | 7a1ac52 | 2006-03-16 02:02:32 -0800 | [diff] [blame] | 304 | spin_lock_irqsave(&mm->context.lock, flags); |
| 305 | |
David S. Miller | dcc1e8d | 2006-03-22 00:49:59 -0800 | [diff] [blame] | 306 | #ifdef CONFIG_HUGETLB_PAGE |
| 307 | if (mm->context.tsb_block[MM_TSB_HUGE].tsb != NULL) { |
| 308 | if ((tlb_type == hypervisor && |
| 309 | (pte_val(pte) & _PAGE_SZALL_4V) == _PAGE_SZHUGE_4V) || |
| 310 | (tlb_type != hypervisor && |
| 311 | (pte_val(pte) & _PAGE_SZALL_4U) == _PAGE_SZHUGE_4U)) { |
| 312 | tsb_index = MM_TSB_HUGE; |
| 313 | tsb_hash_shift = HPAGE_SHIFT; |
| 314 | } |
| 315 | } |
| 316 | #endif |
| 317 | |
| 318 | tsb = mm->context.tsb_block[tsb_index].tsb; |
| 319 | tsb += ((address >> tsb_hash_shift) & |
| 320 | (mm->context.tsb_block[tsb_index].tsb_nentries - 1UL)); |
David S. Miller | 74ae998 | 2006-03-05 18:26:24 -0800 | [diff] [blame] | 321 | tag = (address >> 22UL); |
| 322 | tsb_insert(tsb, tag, pte_val(pte)); |
David S. Miller | 7a1ac52 | 2006-03-16 02:02:32 -0800 | [diff] [blame] | 323 | |
| 324 | spin_unlock_irqrestore(&mm->context.lock, flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 325 | } |
| 326 | |
| 327 | void flush_dcache_page(struct page *page) |
| 328 | { |
David S. Miller | a9546f5 | 2005-04-17 18:03:09 -0700 | [diff] [blame] | 329 | struct address_space *mapping; |
| 330 | int this_cpu; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 331 | |
David S. Miller | 7a591cf | 2006-02-26 19:44:50 -0800 | [diff] [blame] | 332 | if (tlb_type == hypervisor) |
| 333 | return; |
| 334 | |
David S. Miller | a9546f5 | 2005-04-17 18:03:09 -0700 | [diff] [blame] | 335 | /* Do not bother with the expensive D-cache flush if it |
| 336 | * is merely the zero page. The 'bigcore' testcase in GDB |
| 337 | * causes this case to run millions of times. |
| 338 | */ |
| 339 | if (page == ZERO_PAGE(0)) |
| 340 | return; |
| 341 | |
| 342 | this_cpu = get_cpu(); |
| 343 | |
| 344 | mapping = page_mapping(page); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 345 | if (mapping && !mapping_mapped(mapping)) { |
David S. Miller | a9546f5 | 2005-04-17 18:03:09 -0700 | [diff] [blame] | 346 | int dirty = test_bit(PG_dcache_dirty, &page->flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 347 | if (dirty) { |
David S. Miller | a9546f5 | 2005-04-17 18:03:09 -0700 | [diff] [blame] | 348 | int dirty_cpu = dcache_dirty_cpu(page); |
| 349 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 350 | if (dirty_cpu == this_cpu) |
| 351 | goto out; |
| 352 | smp_flush_dcache_page_impl(page, dirty_cpu); |
| 353 | } |
| 354 | set_dcache_dirty(page, this_cpu); |
| 355 | } else { |
| 356 | /* We could delay the flush for the !page_mapping |
| 357 | * case too. But that case is for exec env/arg |
| 358 | * pages and those are %99 certainly going to get |
| 359 | * faulted into the tlb (and thus flushed) anyways. |
| 360 | */ |
| 361 | flush_dcache_page_impl(page); |
| 362 | } |
| 363 | |
| 364 | out: |
| 365 | put_cpu(); |
| 366 | } |
| 367 | |
Prasanna S Panchamukhi | 05e14cb | 2005-09-06 15:19:30 -0700 | [diff] [blame] | 368 | void __kprobes flush_icache_range(unsigned long start, unsigned long end) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 369 | { |
David S. Miller | a43fe0e | 2006-02-04 03:10:53 -0800 | [diff] [blame] | 370 | /* Cheetah and Hypervisor platform cpus have coherent I-cache. */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 371 | if (tlb_type == spitfire) { |
| 372 | unsigned long kaddr; |
| 373 | |
David S. Miller | a94aa25 | 2007-03-15 15:50:11 -0700 | [diff] [blame] | 374 | /* This code only runs on Spitfire cpus so this is |
| 375 | * why we can assume _PAGE_PADDR_4U. |
| 376 | */ |
| 377 | for (kaddr = start; kaddr < end; kaddr += PAGE_SIZE) { |
| 378 | unsigned long paddr, mask = _PAGE_PADDR_4U; |
| 379 | |
| 380 | if (kaddr >= PAGE_OFFSET) |
| 381 | paddr = kaddr & mask; |
| 382 | else { |
| 383 | pgd_t *pgdp = pgd_offset_k(kaddr); |
| 384 | pud_t *pudp = pud_offset(pgdp, kaddr); |
| 385 | pmd_t *pmdp = pmd_offset(pudp, kaddr); |
| 386 | pte_t *ptep = pte_offset_kernel(pmdp, kaddr); |
| 387 | |
| 388 | paddr = pte_val(*ptep) & mask; |
| 389 | } |
| 390 | __flush_icache_page(paddr); |
| 391 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 392 | } |
| 393 | } |
| 394 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 395 | void show_mem(void) |
| 396 | { |
David S. Miller | 5be4a96 | 2007-03-15 16:00:29 -0700 | [diff] [blame] | 397 | unsigned long total = 0, reserved = 0; |
| 398 | unsigned long shared = 0, cached = 0; |
| 399 | pg_data_t *pgdat; |
| 400 | |
David S. Miller | 28256ca | 2007-03-15 15:56:07 -0700 | [diff] [blame] | 401 | printk(KERN_INFO "Mem-info:\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 402 | show_free_areas(); |
David S. Miller | 28256ca | 2007-03-15 15:56:07 -0700 | [diff] [blame] | 403 | printk(KERN_INFO "Free swap: %6ldkB\n", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 404 | nr_swap_pages << (PAGE_SHIFT-10)); |
David S. Miller | 5be4a96 | 2007-03-15 16:00:29 -0700 | [diff] [blame] | 405 | for_each_online_pgdat(pgdat) { |
| 406 | unsigned long i, flags; |
| 407 | |
| 408 | pgdat_resize_lock(pgdat, &flags); |
| 409 | for (i = 0; i < pgdat->node_spanned_pages; i++) { |
| 410 | struct page *page = pgdat_page_nr(pgdat, i); |
| 411 | total++; |
| 412 | if (PageReserved(page)) |
| 413 | reserved++; |
| 414 | else if (PageSwapCache(page)) |
| 415 | cached++; |
| 416 | else if (page_count(page)) |
| 417 | shared += page_count(page) - 1; |
| 418 | } |
| 419 | pgdat_resize_unlock(pgdat, &flags); |
| 420 | } |
| 421 | |
| 422 | printk(KERN_INFO "%lu pages of RAM\n", total); |
| 423 | printk(KERN_INFO "%lu reserved pages\n", reserved); |
| 424 | printk(KERN_INFO "%lu pages shared\n", shared); |
| 425 | printk(KERN_INFO "%lu pages swap cached\n", cached); |
| 426 | |
| 427 | printk(KERN_INFO "%lu pages dirty\n", |
| 428 | global_page_state(NR_FILE_DIRTY)); |
| 429 | printk(KERN_INFO "%lu pages writeback\n", |
| 430 | global_page_state(NR_WRITEBACK)); |
| 431 | printk(KERN_INFO "%lu pages mapped\n", |
| 432 | global_page_state(NR_FILE_MAPPED)); |
| 433 | printk(KERN_INFO "%lu pages slab\n", |
| 434 | global_page_state(NR_SLAB_RECLAIMABLE) + |
| 435 | global_page_state(NR_SLAB_UNRECLAIMABLE)); |
| 436 | printk(KERN_INFO "%lu pages pagetables\n", |
| 437 | global_page_state(NR_PAGETABLE)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 438 | } |
| 439 | |
| 440 | void mmu_info(struct seq_file *m) |
| 441 | { |
| 442 | if (tlb_type == cheetah) |
| 443 | seq_printf(m, "MMU Type\t: Cheetah\n"); |
| 444 | else if (tlb_type == cheetah_plus) |
| 445 | seq_printf(m, "MMU Type\t: Cheetah+\n"); |
| 446 | else if (tlb_type == spitfire) |
| 447 | seq_printf(m, "MMU Type\t: Spitfire\n"); |
David S. Miller | a43fe0e | 2006-02-04 03:10:53 -0800 | [diff] [blame] | 448 | else if (tlb_type == hypervisor) |
| 449 | seq_printf(m, "MMU Type\t: Hypervisor (sun4v)\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 450 | else |
| 451 | seq_printf(m, "MMU Type\t: ???\n"); |
| 452 | |
| 453 | #ifdef CONFIG_DEBUG_DCFLUSH |
| 454 | seq_printf(m, "DCPageFlushes\t: %d\n", |
| 455 | atomic_read(&dcpage_flushes)); |
| 456 | #ifdef CONFIG_SMP |
| 457 | seq_printf(m, "DCPageFlushesXC\t: %d\n", |
| 458 | atomic_read(&dcpage_flushes_xcall)); |
| 459 | #endif /* CONFIG_SMP */ |
| 460 | #endif /* CONFIG_DEBUG_DCFLUSH */ |
| 461 | } |
| 462 | |
David S. Miller | a94aa25 | 2007-03-15 15:50:11 -0700 | [diff] [blame] | 463 | struct linux_prom_translation { |
| 464 | unsigned long virt; |
| 465 | unsigned long size; |
| 466 | unsigned long data; |
| 467 | }; |
| 468 | |
| 469 | /* Exported for kernel TLB miss handling in ktlb.S */ |
| 470 | struct linux_prom_translation prom_trans[512] __read_mostly; |
| 471 | unsigned int prom_trans_ents __read_mostly; |
| 472 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 473 | /* Exported for SMP bootup purposes. */ |
| 474 | unsigned long kern_locked_tte_data; |
| 475 | |
David S. Miller | 405599b | 2005-09-22 00:12:35 -0700 | [diff] [blame] | 476 | /* The obp translations are saved based on 8k pagesize, since obp can |
| 477 | * use a mixture of pagesizes. Misses to the LOW_OBP_ADDRESS -> |
David S. Miller | 74bf431 | 2006-01-31 18:29:18 -0800 | [diff] [blame] | 478 | * HI_OBP_ADDRESS range are handled in ktlb.S. |
David S. Miller | 405599b | 2005-09-22 00:12:35 -0700 | [diff] [blame] | 479 | */ |
David S. Miller | 5085b4a | 2005-09-22 00:45:41 -0700 | [diff] [blame] | 480 | static inline int in_obp_range(unsigned long vaddr) |
| 481 | { |
| 482 | return (vaddr >= LOW_OBP_ADDRESS && |
| 483 | vaddr < HI_OBP_ADDRESS); |
| 484 | } |
| 485 | |
David S. Miller | c9c1083 | 2005-10-12 12:22:46 -0700 | [diff] [blame] | 486 | static int cmp_ptrans(const void *a, const void *b) |
David S. Miller | 405599b | 2005-09-22 00:12:35 -0700 | [diff] [blame] | 487 | { |
David S. Miller | c9c1083 | 2005-10-12 12:22:46 -0700 | [diff] [blame] | 488 | const struct linux_prom_translation *x = a, *y = b; |
David S. Miller | 405599b | 2005-09-22 00:12:35 -0700 | [diff] [blame] | 489 | |
David S. Miller | c9c1083 | 2005-10-12 12:22:46 -0700 | [diff] [blame] | 490 | if (x->virt > y->virt) |
| 491 | return 1; |
| 492 | if (x->virt < y->virt) |
| 493 | return -1; |
| 494 | return 0; |
David S. Miller | 405599b | 2005-09-22 00:12:35 -0700 | [diff] [blame] | 495 | } |
| 496 | |
David S. Miller | c9c1083 | 2005-10-12 12:22:46 -0700 | [diff] [blame] | 497 | /* Read OBP translations property into 'prom_trans[]'. */ |
David S. Miller | 9ad98c5 | 2005-10-05 15:12:00 -0700 | [diff] [blame] | 498 | static void __init read_obp_translations(void) |
David S. Miller | 405599b | 2005-09-22 00:12:35 -0700 | [diff] [blame] | 499 | { |
David S. Miller | c9c1083 | 2005-10-12 12:22:46 -0700 | [diff] [blame] | 500 | int n, node, ents, first, last, i; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 501 | |
| 502 | node = prom_finddevice("/virtual-memory"); |
| 503 | n = prom_getproplen(node, "translations"); |
David S. Miller | 405599b | 2005-09-22 00:12:35 -0700 | [diff] [blame] | 504 | if (unlikely(n == 0 || n == -1)) { |
David S. Miller | b206fc4 | 2005-09-21 22:31:13 -0700 | [diff] [blame] | 505 | prom_printf("prom_mappings: Couldn't get size.\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 506 | prom_halt(); |
| 507 | } |
David S. Miller | 405599b | 2005-09-22 00:12:35 -0700 | [diff] [blame] | 508 | if (unlikely(n > sizeof(prom_trans))) { |
| 509 | prom_printf("prom_mappings: Size %Zd is too big.\n", n); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 510 | prom_halt(); |
| 511 | } |
David S. Miller | 405599b | 2005-09-22 00:12:35 -0700 | [diff] [blame] | 512 | |
David S. Miller | b206fc4 | 2005-09-21 22:31:13 -0700 | [diff] [blame] | 513 | if ((n = prom_getproperty(node, "translations", |
David S. Miller | 405599b | 2005-09-22 00:12:35 -0700 | [diff] [blame] | 514 | (char *)&prom_trans[0], |
| 515 | sizeof(prom_trans))) == -1) { |
David S. Miller | b206fc4 | 2005-09-21 22:31:13 -0700 | [diff] [blame] | 516 | prom_printf("prom_mappings: Couldn't get property.\n"); |
| 517 | prom_halt(); |
| 518 | } |
David S. Miller | 9ad98c5 | 2005-10-05 15:12:00 -0700 | [diff] [blame] | 519 | |
David S. Miller | b206fc4 | 2005-09-21 22:31:13 -0700 | [diff] [blame] | 520 | n = n / sizeof(struct linux_prom_translation); |
David S. Miller | 9ad98c5 | 2005-10-05 15:12:00 -0700 | [diff] [blame] | 521 | |
David S. Miller | c9c1083 | 2005-10-12 12:22:46 -0700 | [diff] [blame] | 522 | ents = n; |
| 523 | |
| 524 | sort(prom_trans, ents, sizeof(struct linux_prom_translation), |
| 525 | cmp_ptrans, NULL); |
| 526 | |
| 527 | /* Now kick out all the non-OBP entries. */ |
| 528 | for (i = 0; i < ents; i++) { |
| 529 | if (in_obp_range(prom_trans[i].virt)) |
| 530 | break; |
| 531 | } |
| 532 | first = i; |
| 533 | for (; i < ents; i++) { |
| 534 | if (!in_obp_range(prom_trans[i].virt)) |
| 535 | break; |
| 536 | } |
| 537 | last = i; |
| 538 | |
| 539 | for (i = 0; i < (last - first); i++) { |
| 540 | struct linux_prom_translation *src = &prom_trans[i + first]; |
| 541 | struct linux_prom_translation *dest = &prom_trans[i]; |
| 542 | |
| 543 | *dest = *src; |
| 544 | } |
| 545 | for (; i < ents; i++) { |
| 546 | struct linux_prom_translation *dest = &prom_trans[i]; |
| 547 | dest->virt = dest->size = dest->data = 0x0UL; |
| 548 | } |
| 549 | |
| 550 | prom_trans_ents = last - first; |
| 551 | |
| 552 | if (tlb_type == spitfire) { |
| 553 | /* Clear diag TTE bits. */ |
| 554 | for (i = 0; i < prom_trans_ents; i++) |
| 555 | prom_trans[i].data &= ~0x0003fe0000000000UL; |
| 556 | } |
David S. Miller | 405599b | 2005-09-22 00:12:35 -0700 | [diff] [blame] | 557 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 558 | |
David S. Miller | d82ace7 | 2006-02-09 02:52:44 -0800 | [diff] [blame] | 559 | static void __init hypervisor_tlb_lock(unsigned long vaddr, |
| 560 | unsigned long pte, |
| 561 | unsigned long mmu) |
| 562 | { |
David S. Miller | 7db35f3 | 2007-05-29 02:22:14 -0700 | [diff] [blame] | 563 | unsigned long ret = sun4v_mmu_map_perm_addr(vaddr, 0, pte, mmu); |
David S. Miller | d82ace7 | 2006-02-09 02:52:44 -0800 | [diff] [blame] | 564 | |
David S. Miller | 7db35f3 | 2007-05-29 02:22:14 -0700 | [diff] [blame] | 565 | if (ret != 0) { |
David S. Miller | 12e126a | 2006-02-17 14:40:30 -0800 | [diff] [blame] | 566 | prom_printf("hypervisor_tlb_lock[%lx:%lx:%lx:%lx]: " |
David S. Miller | 7db35f3 | 2007-05-29 02:22:14 -0700 | [diff] [blame] | 567 | "errors with %lx\n", vaddr, 0, pte, mmu, ret); |
David S. Miller | 12e126a | 2006-02-17 14:40:30 -0800 | [diff] [blame] | 568 | prom_halt(); |
| 569 | } |
David S. Miller | d82ace7 | 2006-02-09 02:52:44 -0800 | [diff] [blame] | 570 | } |
| 571 | |
David S. Miller | c4bce90 | 2006-02-11 21:57:54 -0800 | [diff] [blame] | 572 | static unsigned long kern_large_tte(unsigned long paddr); |
| 573 | |
David S. Miller | 898cf0e | 2005-09-23 11:59:44 -0700 | [diff] [blame] | 574 | static void __init remap_kernel(void) |
David S. Miller | 405599b | 2005-09-22 00:12:35 -0700 | [diff] [blame] | 575 | { |
| 576 | unsigned long phys_page, tte_vaddr, tte_data; |
David S. Miller | 6465874 | 2008-03-21 17:01:38 -0700 | [diff] [blame] | 577 | int i, tlb_ent = sparc64_highest_locked_tlbent(); |
David S. Miller | 405599b | 2005-09-22 00:12:35 -0700 | [diff] [blame] | 578 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 579 | tte_vaddr = (unsigned long) KERNBASE; |
David S. Miller | bff06d5 | 2005-09-22 20:11:33 -0700 | [diff] [blame] | 580 | phys_page = (prom_boot_mapping_phys_low >> 22UL) << 22UL; |
David S. Miller | c4bce90 | 2006-02-11 21:57:54 -0800 | [diff] [blame] | 581 | tte_data = kern_large_tte(phys_page); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 582 | |
| 583 | kern_locked_tte_data = tte_data; |
| 584 | |
David S. Miller | d82ace7 | 2006-02-09 02:52:44 -0800 | [diff] [blame] | 585 | /* Now lock us into the TLBs via Hypervisor or OBP. */ |
| 586 | if (tlb_type == hypervisor) { |
David S. Miller | 6465874 | 2008-03-21 17:01:38 -0700 | [diff] [blame] | 587 | for (i = 0; i < num_kernel_image_mappings; i++) { |
David S. Miller | d82ace7 | 2006-02-09 02:52:44 -0800 | [diff] [blame] | 588 | hypervisor_tlb_lock(tte_vaddr, tte_data, HV_MMU_DMMU); |
| 589 | hypervisor_tlb_lock(tte_vaddr, tte_data, HV_MMU_IMMU); |
David S. Miller | 6465874 | 2008-03-21 17:01:38 -0700 | [diff] [blame] | 590 | tte_vaddr += 0x400000; |
| 591 | tte_data += 0x400000; |
David S. Miller | d82ace7 | 2006-02-09 02:52:44 -0800 | [diff] [blame] | 592 | } |
| 593 | } else { |
David S. Miller | 6465874 | 2008-03-21 17:01:38 -0700 | [diff] [blame] | 594 | for (i = 0; i < num_kernel_image_mappings; i++) { |
| 595 | prom_dtlb_load(tlb_ent - i, tte_data, tte_vaddr); |
| 596 | prom_itlb_load(tlb_ent - i, tte_data, tte_vaddr); |
| 597 | tte_vaddr += 0x400000; |
| 598 | tte_data += 0x400000; |
David S. Miller | d82ace7 | 2006-02-09 02:52:44 -0800 | [diff] [blame] | 599 | } |
David S. Miller | 6465874 | 2008-03-21 17:01:38 -0700 | [diff] [blame] | 600 | sparc64_highest_unlocked_tlb_ent = tlb_ent - i; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 601 | } |
David S. Miller | 0835ae0 | 2005-10-04 15:23:20 -0700 | [diff] [blame] | 602 | if (tlb_type == cheetah_plus) { |
| 603 | sparc64_kern_pri_context = (CTX_CHEETAH_PLUS_CTX0 | |
| 604 | CTX_CHEETAH_PLUS_NUC); |
| 605 | sparc64_kern_pri_nuc_bits = CTX_CHEETAH_PLUS_NUC; |
| 606 | sparc64_kern_sec_context = CTX_CHEETAH_PLUS_CTX0; |
| 607 | } |
David S. Miller | 405599b | 2005-09-22 00:12:35 -0700 | [diff] [blame] | 608 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 609 | |
David S. Miller | 405599b | 2005-09-22 00:12:35 -0700 | [diff] [blame] | 610 | |
David S. Miller | c9c1083 | 2005-10-12 12:22:46 -0700 | [diff] [blame] | 611 | static void __init inherit_prom_mappings(void) |
David S. Miller | 9ad98c5 | 2005-10-05 15:12:00 -0700 | [diff] [blame] | 612 | { |
| 613 | read_obp_translations(); |
David S. Miller | 405599b | 2005-09-22 00:12:35 -0700 | [diff] [blame] | 614 | |
| 615 | /* Now fixup OBP's idea about where we really are mapped. */ |
David S. Miller | 3c62a2d | 2008-02-17 23:22:50 -0800 | [diff] [blame] | 616 | printk("Remapping the kernel... "); |
David S. Miller | 405599b | 2005-09-22 00:12:35 -0700 | [diff] [blame] | 617 | remap_kernel(); |
David S. Miller | 3c62a2d | 2008-02-17 23:22:50 -0800 | [diff] [blame] | 618 | printk("done.\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 619 | } |
| 620 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 621 | void prom_world(int enter) |
| 622 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 623 | if (!enter) |
| 624 | set_fs((mm_segment_t) { get_thread_current_ds() }); |
| 625 | |
David S. Miller | 3487d1d | 2006-01-31 18:33:25 -0800 | [diff] [blame] | 626 | __asm__ __volatile__("flushw"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 627 | } |
| 628 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 629 | void __flush_dcache_range(unsigned long start, unsigned long end) |
| 630 | { |
| 631 | unsigned long va; |
| 632 | |
| 633 | if (tlb_type == spitfire) { |
| 634 | int n = 0; |
| 635 | |
| 636 | for (va = start; va < end; va += 32) { |
| 637 | spitfire_put_dcache_tag(va & 0x3fe0, 0x0); |
| 638 | if (++n >= 512) |
| 639 | break; |
| 640 | } |
David S. Miller | a43fe0e | 2006-02-04 03:10:53 -0800 | [diff] [blame] | 641 | } else if (tlb_type == cheetah || tlb_type == cheetah_plus) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 642 | start = __pa(start); |
| 643 | end = __pa(end); |
| 644 | for (va = start; va < end; va += 32) |
| 645 | __asm__ __volatile__("stxa %%g0, [%0] %1\n\t" |
| 646 | "membar #Sync" |
| 647 | : /* no outputs */ |
| 648 | : "r" (va), |
| 649 | "i" (ASI_DCACHE_INVALIDATE)); |
| 650 | } |
| 651 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 652 | |
David S. Miller | 85f1e1f | 2007-03-15 17:51:26 -0700 | [diff] [blame] | 653 | /* get_new_mmu_context() uses "cache + 1". */ |
| 654 | DEFINE_SPINLOCK(ctx_alloc_lock); |
| 655 | unsigned long tlb_context_cache = CTX_FIRST_VERSION - 1; |
| 656 | #define MAX_CTX_NR (1UL << CTX_NR_BITS) |
| 657 | #define CTX_BMAP_SLOTS BITS_TO_LONGS(MAX_CTX_NR) |
| 658 | DECLARE_BITMAP(mmu_context_bmap, MAX_CTX_NR); |
| 659 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 660 | /* Caller does TLB context flushing on local CPU if necessary. |
| 661 | * The caller also ensures that CTX_VALID(mm->context) is false. |
| 662 | * |
| 663 | * We must be careful about boundary cases so that we never |
| 664 | * let the user have CTX 0 (nucleus) or we ever use a CTX |
| 665 | * version of zero (and thus NO_CONTEXT would not be caught |
| 666 | * by version mis-match tests in mmu_context.h). |
David S. Miller | a0663a7 | 2006-02-23 14:19:28 -0800 | [diff] [blame] | 667 | * |
| 668 | * Always invoked with interrupts disabled. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 669 | */ |
| 670 | void get_new_mmu_context(struct mm_struct *mm) |
| 671 | { |
| 672 | unsigned long ctx, new_ctx; |
| 673 | unsigned long orig_pgsz_bits; |
David S. Miller | a77754b | 2006-03-06 19:59:50 -0800 | [diff] [blame] | 674 | unsigned long flags; |
David S. Miller | a0663a7 | 2006-02-23 14:19:28 -0800 | [diff] [blame] | 675 | int new_version; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 676 | |
David S. Miller | a77754b | 2006-03-06 19:59:50 -0800 | [diff] [blame] | 677 | spin_lock_irqsave(&ctx_alloc_lock, flags); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 678 | orig_pgsz_bits = (mm->context.sparc64_ctx_val & CTX_PGSZ_MASK); |
| 679 | ctx = (tlb_context_cache + 1) & CTX_NR_MASK; |
| 680 | new_ctx = find_next_zero_bit(mmu_context_bmap, 1 << CTX_NR_BITS, ctx); |
David S. Miller | a0663a7 | 2006-02-23 14:19:28 -0800 | [diff] [blame] | 681 | new_version = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 682 | if (new_ctx >= (1 << CTX_NR_BITS)) { |
| 683 | new_ctx = find_next_zero_bit(mmu_context_bmap, ctx, 1); |
| 684 | if (new_ctx >= ctx) { |
| 685 | int i; |
| 686 | new_ctx = (tlb_context_cache & CTX_VERSION_MASK) + |
| 687 | CTX_FIRST_VERSION; |
| 688 | if (new_ctx == 1) |
| 689 | new_ctx = CTX_FIRST_VERSION; |
| 690 | |
| 691 | /* Don't call memset, for 16 entries that's just |
| 692 | * plain silly... |
| 693 | */ |
| 694 | mmu_context_bmap[0] = 3; |
| 695 | mmu_context_bmap[1] = 0; |
| 696 | mmu_context_bmap[2] = 0; |
| 697 | mmu_context_bmap[3] = 0; |
| 698 | for (i = 4; i < CTX_BMAP_SLOTS; i += 4) { |
| 699 | mmu_context_bmap[i + 0] = 0; |
| 700 | mmu_context_bmap[i + 1] = 0; |
| 701 | mmu_context_bmap[i + 2] = 0; |
| 702 | mmu_context_bmap[i + 3] = 0; |
| 703 | } |
David S. Miller | a0663a7 | 2006-02-23 14:19:28 -0800 | [diff] [blame] | 704 | new_version = 1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 705 | goto out; |
| 706 | } |
| 707 | } |
| 708 | mmu_context_bmap[new_ctx>>6] |= (1UL << (new_ctx & 63)); |
| 709 | new_ctx |= (tlb_context_cache & CTX_VERSION_MASK); |
| 710 | out: |
| 711 | tlb_context_cache = new_ctx; |
| 712 | mm->context.sparc64_ctx_val = new_ctx | orig_pgsz_bits; |
David S. Miller | a77754b | 2006-03-06 19:59:50 -0800 | [diff] [blame] | 713 | spin_unlock_irqrestore(&ctx_alloc_lock, flags); |
David S. Miller | a0663a7 | 2006-02-23 14:19:28 -0800 | [diff] [blame] | 714 | |
| 715 | if (unlikely(new_version)) |
| 716 | smp_new_mmu_context_version(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 717 | } |
| 718 | |
David S. Miller | d111201 | 2006-03-08 02:16:07 -0800 | [diff] [blame] | 719 | /* Find a free area for the bootmem map, avoiding the kernel image |
| 720 | * and the initial ramdisk. |
| 721 | */ |
| 722 | static unsigned long __init choose_bootmap_pfn(unsigned long start_pfn, |
| 723 | unsigned long end_pfn) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 724 | { |
David S. Miller | d111201 | 2006-03-08 02:16:07 -0800 | [diff] [blame] | 725 | unsigned long avoid_start, avoid_end, bootmap_size; |
| 726 | int i; |
| 727 | |
David S. Miller | 3996465 | 2007-03-15 19:36:53 -0700 | [diff] [blame] | 728 | bootmap_size = bootmem_bootmap_pages(end_pfn - start_pfn); |
| 729 | bootmap_size <<= PAGE_SHIFT; |
David S. Miller | d111201 | 2006-03-08 02:16:07 -0800 | [diff] [blame] | 730 | |
| 731 | avoid_start = avoid_end = 0; |
| 732 | #ifdef CONFIG_BLK_DEV_INITRD |
| 733 | avoid_start = initrd_start; |
| 734 | avoid_end = PAGE_ALIGN(initrd_end); |
| 735 | #endif |
| 736 | |
David S. Miller | d111201 | 2006-03-08 02:16:07 -0800 | [diff] [blame] | 737 | for (i = 0; i < pavail_ents; i++) { |
| 738 | unsigned long start, end; |
| 739 | |
| 740 | start = pavail[i].phys_addr; |
| 741 | end = start + pavail[i].reg_size; |
| 742 | |
| 743 | while (start < end) { |
| 744 | if (start >= kern_base && |
| 745 | start < PAGE_ALIGN(kern_base + kern_size)) { |
| 746 | start = PAGE_ALIGN(kern_base + kern_size); |
| 747 | continue; |
| 748 | } |
| 749 | if (start >= avoid_start && start < avoid_end) { |
| 750 | start = avoid_end; |
| 751 | continue; |
| 752 | } |
| 753 | |
| 754 | if ((end - start) < bootmap_size) |
| 755 | break; |
| 756 | |
| 757 | if (start < kern_base && |
| 758 | (start + bootmap_size) > kern_base) { |
| 759 | start = PAGE_ALIGN(kern_base + kern_size); |
| 760 | continue; |
| 761 | } |
| 762 | |
| 763 | if (start < avoid_start && |
| 764 | (start + bootmap_size) > avoid_start) { |
| 765 | start = avoid_end; |
| 766 | continue; |
| 767 | } |
| 768 | |
| 769 | /* OK, it doesn't overlap anything, use it. */ |
David S. Miller | d111201 | 2006-03-08 02:16:07 -0800 | [diff] [blame] | 770 | return start >> PAGE_SHIFT; |
| 771 | } |
| 772 | } |
| 773 | |
| 774 | prom_printf("Cannot find free area for bootmap, aborting.\n"); |
| 775 | prom_halt(); |
| 776 | } |
| 777 | |
David S. Miller | 6fc5bae | 2006-12-28 21:00:23 -0800 | [diff] [blame] | 778 | static void __init trim_pavail(unsigned long *cur_size_p, |
| 779 | unsigned long *end_of_phys_p) |
| 780 | { |
| 781 | unsigned long to_trim = *cur_size_p - cmdline_memory_size; |
| 782 | unsigned long avoid_start, avoid_end; |
| 783 | int i; |
| 784 | |
| 785 | to_trim = PAGE_ALIGN(to_trim); |
| 786 | |
| 787 | avoid_start = avoid_end = 0; |
| 788 | #ifdef CONFIG_BLK_DEV_INITRD |
| 789 | avoid_start = initrd_start; |
| 790 | avoid_end = PAGE_ALIGN(initrd_end); |
| 791 | #endif |
| 792 | |
| 793 | /* Trim some pavail[] entries in order to satisfy the |
| 794 | * requested "mem=xxx" kernel command line specification. |
| 795 | * |
| 796 | * We must not trim off the kernel image area nor the |
| 797 | * initial ramdisk range (if any). Also, we must not trim |
| 798 | * any pavail[] entry down to zero in order to preserve |
| 799 | * the invariant that all pavail[] entries have a non-zero |
| 800 | * size which is assumed by all of the code in here. |
| 801 | */ |
| 802 | for (i = 0; i < pavail_ents; i++) { |
| 803 | unsigned long start, end, kern_end; |
| 804 | unsigned long trim_low, trim_high, n; |
| 805 | |
| 806 | kern_end = PAGE_ALIGN(kern_base + kern_size); |
| 807 | |
| 808 | trim_low = start = pavail[i].phys_addr; |
| 809 | trim_high = end = start + pavail[i].reg_size; |
| 810 | |
| 811 | if (kern_base >= start && |
| 812 | kern_base < end) { |
| 813 | trim_low = kern_base; |
| 814 | if (kern_end >= end) |
| 815 | continue; |
| 816 | } |
| 817 | if (kern_end >= start && |
| 818 | kern_end < end) { |
| 819 | trim_high = kern_end; |
| 820 | } |
| 821 | if (avoid_start && |
| 822 | avoid_start >= start && |
| 823 | avoid_start < end) { |
| 824 | if (trim_low > avoid_start) |
| 825 | trim_low = avoid_start; |
| 826 | if (avoid_end >= end) |
| 827 | continue; |
| 828 | } |
| 829 | if (avoid_end && |
| 830 | avoid_end >= start && |
| 831 | avoid_end < end) { |
| 832 | if (trim_high < avoid_end) |
| 833 | trim_high = avoid_end; |
| 834 | } |
| 835 | |
| 836 | if (trim_high <= trim_low) |
| 837 | continue; |
| 838 | |
| 839 | if (trim_low == start && trim_high == end) { |
| 840 | /* Whole chunk is available for trimming. |
| 841 | * Trim all except one page, in order to keep |
| 842 | * entry non-empty. |
| 843 | */ |
| 844 | n = (end - start) - PAGE_SIZE; |
| 845 | if (n > to_trim) |
| 846 | n = to_trim; |
| 847 | |
| 848 | if (n) { |
| 849 | pavail[i].phys_addr += n; |
| 850 | pavail[i].reg_size -= n; |
| 851 | to_trim -= n; |
| 852 | } |
| 853 | } else { |
| 854 | n = (trim_low - start); |
| 855 | if (n > to_trim) |
| 856 | n = to_trim; |
| 857 | |
| 858 | if (n) { |
| 859 | pavail[i].phys_addr += n; |
| 860 | pavail[i].reg_size -= n; |
| 861 | to_trim -= n; |
| 862 | } |
| 863 | if (to_trim) { |
| 864 | n = end - trim_high; |
| 865 | if (n > to_trim) |
| 866 | n = to_trim; |
| 867 | if (n) { |
| 868 | pavail[i].reg_size -= n; |
| 869 | to_trim -= n; |
| 870 | } |
| 871 | } |
| 872 | } |
| 873 | |
| 874 | if (!to_trim) |
| 875 | break; |
| 876 | } |
| 877 | |
| 878 | /* Recalculate. */ |
| 879 | *cur_size_p = 0UL; |
| 880 | for (i = 0; i < pavail_ents; i++) { |
| 881 | *end_of_phys_p = pavail[i].phys_addr + |
| 882 | pavail[i].reg_size; |
| 883 | *cur_size_p += pavail[i].reg_size; |
| 884 | } |
| 885 | } |
| 886 | |
David S. Miller | 4e82c9a | 2008-02-13 18:00:03 -0800 | [diff] [blame] | 887 | static void __init find_ramdisk(unsigned long phys_base) |
| 888 | { |
| 889 | #ifdef CONFIG_BLK_DEV_INITRD |
| 890 | if (sparc_ramdisk_image || sparc_ramdisk_image64) { |
| 891 | unsigned long ramdisk_image; |
| 892 | |
| 893 | /* Older versions of the bootloader only supported a |
| 894 | * 32-bit physical address for the ramdisk image |
| 895 | * location, stored at sparc_ramdisk_image. Newer |
| 896 | * SILO versions set sparc_ramdisk_image to zero and |
| 897 | * provide a full 64-bit physical address at |
| 898 | * sparc_ramdisk_image64. |
| 899 | */ |
| 900 | ramdisk_image = sparc_ramdisk_image; |
| 901 | if (!ramdisk_image) |
| 902 | ramdisk_image = sparc_ramdisk_image64; |
| 903 | |
| 904 | /* Another bootloader quirk. The bootloader normalizes |
| 905 | * the physical address to KERNBASE, so we have to |
| 906 | * factor that back out and add in the lowest valid |
| 907 | * physical page address to get the true physical address. |
| 908 | */ |
| 909 | ramdisk_image -= KERNBASE; |
| 910 | ramdisk_image += phys_base; |
| 911 | |
| 912 | initrd_start = ramdisk_image; |
| 913 | initrd_end = ramdisk_image + sparc_ramdisk_size; |
David S. Miller | 3b2a7e2 | 2008-02-13 18:13:20 -0800 | [diff] [blame^] | 914 | |
| 915 | lmb_reserve(initrd_start, initrd_end); |
David S. Miller | 4e82c9a | 2008-02-13 18:00:03 -0800 | [diff] [blame] | 916 | } |
| 917 | #endif |
| 918 | } |
| 919 | |
David S. Miller | f1cfdb5 | 2007-03-15 22:52:18 -0700 | [diff] [blame] | 920 | /* About pages_avail, this is the value we will use to calculate |
| 921 | * the zholes_size[] argument given to free_area_init_node(). The |
| 922 | * page allocator uses this to calculate nr_kernel_pages, |
| 923 | * nr_all_pages and zone->present_pages. On NUMA it is used |
| 924 | * to calculate zone->min_unmapped_pages and zone->min_slab_pages. |
| 925 | * |
| 926 | * So this number should really be set to what the page allocator |
| 927 | * actually ends up with. This means: |
| 928 | * 1) It should include bootmem map pages, we'll release those. |
| 929 | * 2) It should not include the kernel image, except for the |
| 930 | * __init sections which we will also release. |
| 931 | * 3) It should include the initrd image, since we'll release |
| 932 | * that too. |
| 933 | */ |
David S. Miller | d111201 | 2006-03-08 02:16:07 -0800 | [diff] [blame] | 934 | static unsigned long __init bootmem_init(unsigned long *pages_avail, |
| 935 | unsigned long phys_base) |
| 936 | { |
| 937 | unsigned long bootmap_size, end_pfn; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 938 | unsigned long end_of_phys_memory = 0UL; |
| 939 | unsigned long bootmap_pfn, bytes_avail, size; |
| 940 | int i; |
| 941 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 942 | bytes_avail = 0UL; |
David S. Miller | 13edad7 | 2005-09-29 17:58:26 -0700 | [diff] [blame] | 943 | for (i = 0; i < pavail_ents; i++) { |
| 944 | end_of_phys_memory = pavail[i].phys_addr + |
| 945 | pavail[i].reg_size; |
| 946 | bytes_avail += pavail[i].reg_size; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 947 | } |
| 948 | |
David S. Miller | 6fc5bae | 2006-12-28 21:00:23 -0800 | [diff] [blame] | 949 | if (cmdline_memory_size && |
| 950 | bytes_avail > cmdline_memory_size) |
| 951 | trim_pavail(&bytes_avail, |
| 952 | &end_of_phys_memory); |
| 953 | |
| 954 | *pages_avail = bytes_avail >> PAGE_SHIFT; |
| 955 | |
| 956 | end_pfn = end_of_phys_memory >> PAGE_SHIFT; |
| 957 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 958 | /* Initialize the boot-time allocator. */ |
| 959 | max_pfn = max_low_pfn = end_pfn; |
David S. Miller | d111201 | 2006-03-08 02:16:07 -0800 | [diff] [blame] | 960 | min_low_pfn = (phys_base >> PAGE_SHIFT); |
| 961 | |
| 962 | bootmap_pfn = choose_bootmap_pfn(min_low_pfn, end_pfn); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 963 | |
David S. Miller | d111201 | 2006-03-08 02:16:07 -0800 | [diff] [blame] | 964 | bootmap_size = init_bootmem_node(NODE_DATA(0), bootmap_pfn, |
David S. Miller | 17b0e19 | 2006-03-08 15:57:03 -0800 | [diff] [blame] | 965 | min_low_pfn, end_pfn); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 966 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 967 | /* Now register the available physical memory with the |
| 968 | * allocator. |
| 969 | */ |
David S. Miller | 0f78e75 | 2008-02-13 01:00:26 -0800 | [diff] [blame] | 970 | for (i = 0; i < pavail_ents; i++) |
David S. Miller | 13edad7 | 2005-09-29 17:58:26 -0700 | [diff] [blame] | 971 | free_bootmem(pavail[i].phys_addr, pavail[i].reg_size); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 972 | |
| 973 | #ifdef CONFIG_BLK_DEV_INITRD |
| 974 | if (initrd_start) { |
| 975 | size = initrd_end - initrd_start; |
| 976 | |
Simon Arlott | e5dd42e | 2007-05-11 13:52:08 -0700 | [diff] [blame] | 977 | /* Reserve the initrd image area. */ |
Bernhard Walle | 72a7fe3 | 2008-02-07 00:15:17 -0800 | [diff] [blame] | 978 | reserve_bootmem(initrd_start, size, BOOTMEM_DEFAULT); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 979 | |
| 980 | initrd_start += PAGE_OFFSET; |
| 981 | initrd_end += PAGE_OFFSET; |
| 982 | } |
| 983 | #endif |
| 984 | /* Reserve the kernel text/data/bss. */ |
Bernhard Walle | 72a7fe3 | 2008-02-07 00:15:17 -0800 | [diff] [blame] | 985 | reserve_bootmem(kern_base, kern_size, BOOTMEM_DEFAULT); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 986 | *pages_avail -= PAGE_ALIGN(kern_size) >> PAGE_SHIFT; |
| 987 | |
David S. Miller | f1cfdb5 | 2007-03-15 22:52:18 -0700 | [diff] [blame] | 988 | /* Add back in the initmem pages. */ |
| 989 | size = ((unsigned long)(__init_end) & PAGE_MASK) - |
| 990 | PAGE_ALIGN((unsigned long)__init_begin); |
| 991 | *pages_avail += size >> PAGE_SHIFT; |
| 992 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 993 | /* Reserve the bootmem map. We do not account for it |
| 994 | * in pages_avail because we will release that memory |
| 995 | * in free_all_bootmem. |
| 996 | */ |
| 997 | size = bootmap_size; |
Bernhard Walle | 72a7fe3 | 2008-02-07 00:15:17 -0800 | [diff] [blame] | 998 | reserve_bootmem((bootmap_pfn << PAGE_SHIFT), size, BOOTMEM_DEFAULT); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 999 | |
David S. Miller | d111201 | 2006-03-08 02:16:07 -0800 | [diff] [blame] | 1000 | for (i = 0; i < pavail_ents; i++) { |
| 1001 | unsigned long start_pfn, end_pfn; |
| 1002 | |
| 1003 | start_pfn = pavail[i].phys_addr >> PAGE_SHIFT; |
| 1004 | end_pfn = (start_pfn + (pavail[i].reg_size >> PAGE_SHIFT)); |
David S. Miller | d111201 | 2006-03-08 02:16:07 -0800 | [diff] [blame] | 1005 | memory_present(0, start_pfn, end_pfn); |
| 1006 | } |
| 1007 | |
| 1008 | sparse_init(); |
| 1009 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1010 | return end_pfn; |
| 1011 | } |
| 1012 | |
David S. Miller | 9cc3a1a | 2006-02-21 20:51:13 -0800 | [diff] [blame] | 1013 | static struct linux_prom64_registers pall[MAX_BANKS] __initdata; |
| 1014 | static int pall_ents __initdata; |
| 1015 | |
David S. Miller | 5642530 | 2005-09-25 16:46:57 -0700 | [diff] [blame] | 1016 | #ifdef CONFIG_DEBUG_PAGEALLOC |
Sam Ravnborg | 896aef4 | 2008-02-24 19:49:52 -0800 | [diff] [blame] | 1017 | static unsigned long __ref kernel_map_range(unsigned long pstart, |
| 1018 | unsigned long pend, pgprot_t prot) |
David S. Miller | 5642530 | 2005-09-25 16:46:57 -0700 | [diff] [blame] | 1019 | { |
| 1020 | unsigned long vstart = PAGE_OFFSET + pstart; |
| 1021 | unsigned long vend = PAGE_OFFSET + pend; |
| 1022 | unsigned long alloc_bytes = 0UL; |
| 1023 | |
| 1024 | if ((vstart & ~PAGE_MASK) || (vend & ~PAGE_MASK)) { |
David S. Miller | 13edad7 | 2005-09-29 17:58:26 -0700 | [diff] [blame] | 1025 | prom_printf("kernel_map: Unaligned physmem[%lx:%lx]\n", |
David S. Miller | 5642530 | 2005-09-25 16:46:57 -0700 | [diff] [blame] | 1026 | vstart, vend); |
| 1027 | prom_halt(); |
| 1028 | } |
| 1029 | |
| 1030 | while (vstart < vend) { |
| 1031 | unsigned long this_end, paddr = __pa(vstart); |
| 1032 | pgd_t *pgd = pgd_offset_k(vstart); |
| 1033 | pud_t *pud; |
| 1034 | pmd_t *pmd; |
| 1035 | pte_t *pte; |
| 1036 | |
| 1037 | pud = pud_offset(pgd, vstart); |
| 1038 | if (pud_none(*pud)) { |
| 1039 | pmd_t *new; |
| 1040 | |
| 1041 | new = __alloc_bootmem(PAGE_SIZE, PAGE_SIZE, PAGE_SIZE); |
| 1042 | alloc_bytes += PAGE_SIZE; |
| 1043 | pud_populate(&init_mm, pud, new); |
| 1044 | } |
| 1045 | |
| 1046 | pmd = pmd_offset(pud, vstart); |
| 1047 | if (!pmd_present(*pmd)) { |
| 1048 | pte_t *new; |
| 1049 | |
| 1050 | new = __alloc_bootmem(PAGE_SIZE, PAGE_SIZE, PAGE_SIZE); |
| 1051 | alloc_bytes += PAGE_SIZE; |
| 1052 | pmd_populate_kernel(&init_mm, pmd, new); |
| 1053 | } |
| 1054 | |
| 1055 | pte = pte_offset_kernel(pmd, vstart); |
| 1056 | this_end = (vstart + PMD_SIZE) & PMD_MASK; |
| 1057 | if (this_end > vend) |
| 1058 | this_end = vend; |
| 1059 | |
| 1060 | while (vstart < this_end) { |
| 1061 | pte_val(*pte) = (paddr | pgprot_val(prot)); |
| 1062 | |
| 1063 | vstart += PAGE_SIZE; |
| 1064 | paddr += PAGE_SIZE; |
| 1065 | pte++; |
| 1066 | } |
| 1067 | } |
| 1068 | |
| 1069 | return alloc_bytes; |
| 1070 | } |
| 1071 | |
David S. Miller | 5642530 | 2005-09-25 16:46:57 -0700 | [diff] [blame] | 1072 | extern unsigned int kvmap_linear_patch[1]; |
David S. Miller | 9cc3a1a | 2006-02-21 20:51:13 -0800 | [diff] [blame] | 1073 | #endif /* CONFIG_DEBUG_PAGEALLOC */ |
| 1074 | |
| 1075 | static void __init mark_kpte_bitmap(unsigned long start, unsigned long end) |
| 1076 | { |
| 1077 | const unsigned long shift_256MB = 28; |
| 1078 | const unsigned long mask_256MB = ((1UL << shift_256MB) - 1UL); |
| 1079 | const unsigned long size_256MB = (1UL << shift_256MB); |
| 1080 | |
| 1081 | while (start < end) { |
| 1082 | long remains; |
| 1083 | |
David S. Miller | f7c0033 | 2006-03-05 22:18:50 -0800 | [diff] [blame] | 1084 | remains = end - start; |
| 1085 | if (remains < size_256MB) |
| 1086 | break; |
| 1087 | |
David S. Miller | 9cc3a1a | 2006-02-21 20:51:13 -0800 | [diff] [blame] | 1088 | if (start & mask_256MB) { |
| 1089 | start = (start + size_256MB) & ~mask_256MB; |
| 1090 | continue; |
| 1091 | } |
| 1092 | |
David S. Miller | 9cc3a1a | 2006-02-21 20:51:13 -0800 | [diff] [blame] | 1093 | while (remains >= size_256MB) { |
| 1094 | unsigned long index = start >> shift_256MB; |
| 1095 | |
| 1096 | __set_bit(index, kpte_linear_bitmap); |
| 1097 | |
| 1098 | start += size_256MB; |
| 1099 | remains -= size_256MB; |
| 1100 | } |
| 1101 | } |
| 1102 | } |
David S. Miller | 5642530 | 2005-09-25 16:46:57 -0700 | [diff] [blame] | 1103 | |
David S. Miller | 8f361453 | 2007-12-13 06:13:38 -0800 | [diff] [blame] | 1104 | static void __init init_kpte_bitmap(void) |
David S. Miller | 5642530 | 2005-09-25 16:46:57 -0700 | [diff] [blame] | 1105 | { |
David S. Miller | 9cc3a1a | 2006-02-21 20:51:13 -0800 | [diff] [blame] | 1106 | unsigned long i; |
David S. Miller | 13edad7 | 2005-09-29 17:58:26 -0700 | [diff] [blame] | 1107 | |
| 1108 | for (i = 0; i < pall_ents; i++) { |
David S. Miller | 5642530 | 2005-09-25 16:46:57 -0700 | [diff] [blame] | 1109 | unsigned long phys_start, phys_end; |
| 1110 | |
David S. Miller | 13edad7 | 2005-09-29 17:58:26 -0700 | [diff] [blame] | 1111 | phys_start = pall[i].phys_addr; |
| 1112 | phys_end = phys_start + pall[i].reg_size; |
David S. Miller | 9cc3a1a | 2006-02-21 20:51:13 -0800 | [diff] [blame] | 1113 | |
| 1114 | mark_kpte_bitmap(phys_start, phys_end); |
David S. Miller | 8f361453 | 2007-12-13 06:13:38 -0800 | [diff] [blame] | 1115 | } |
| 1116 | } |
David S. Miller | 9cc3a1a | 2006-02-21 20:51:13 -0800 | [diff] [blame] | 1117 | |
David S. Miller | 8f361453 | 2007-12-13 06:13:38 -0800 | [diff] [blame] | 1118 | static void __init kernel_physical_mapping_init(void) |
| 1119 | { |
David S. Miller | 9cc3a1a | 2006-02-21 20:51:13 -0800 | [diff] [blame] | 1120 | #ifdef CONFIG_DEBUG_PAGEALLOC |
David S. Miller | 8f361453 | 2007-12-13 06:13:38 -0800 | [diff] [blame] | 1121 | unsigned long i, mem_alloced = 0UL; |
| 1122 | |
| 1123 | for (i = 0; i < pall_ents; i++) { |
| 1124 | unsigned long phys_start, phys_end; |
| 1125 | |
| 1126 | phys_start = pall[i].phys_addr; |
| 1127 | phys_end = phys_start + pall[i].reg_size; |
| 1128 | |
David S. Miller | 5642530 | 2005-09-25 16:46:57 -0700 | [diff] [blame] | 1129 | mem_alloced += kernel_map_range(phys_start, phys_end, |
| 1130 | PAGE_KERNEL); |
David S. Miller | 5642530 | 2005-09-25 16:46:57 -0700 | [diff] [blame] | 1131 | } |
| 1132 | |
| 1133 | printk("Allocated %ld bytes for kernel page tables.\n", |
| 1134 | mem_alloced); |
| 1135 | |
| 1136 | kvmap_linear_patch[0] = 0x01000000; /* nop */ |
| 1137 | flushi(&kvmap_linear_patch[0]); |
| 1138 | |
| 1139 | __flush_tlb_all(); |
David S. Miller | 9cc3a1a | 2006-02-21 20:51:13 -0800 | [diff] [blame] | 1140 | #endif |
David S. Miller | 5642530 | 2005-09-25 16:46:57 -0700 | [diff] [blame] | 1141 | } |
| 1142 | |
David S. Miller | 9cc3a1a | 2006-02-21 20:51:13 -0800 | [diff] [blame] | 1143 | #ifdef CONFIG_DEBUG_PAGEALLOC |
David S. Miller | 5642530 | 2005-09-25 16:46:57 -0700 | [diff] [blame] | 1144 | void kernel_map_pages(struct page *page, int numpages, int enable) |
| 1145 | { |
| 1146 | unsigned long phys_start = page_to_pfn(page) << PAGE_SHIFT; |
| 1147 | unsigned long phys_end = phys_start + (numpages * PAGE_SIZE); |
| 1148 | |
| 1149 | kernel_map_range(phys_start, phys_end, |
| 1150 | (enable ? PAGE_KERNEL : __pgprot(0))); |
| 1151 | |
David S. Miller | 74bf431 | 2006-01-31 18:29:18 -0800 | [diff] [blame] | 1152 | flush_tsb_kernel_range(PAGE_OFFSET + phys_start, |
| 1153 | PAGE_OFFSET + phys_end); |
| 1154 | |
David S. Miller | 5642530 | 2005-09-25 16:46:57 -0700 | [diff] [blame] | 1155 | /* we should perform an IPI and flush all tlbs, |
| 1156 | * but that can deadlock->flush only current cpu. |
| 1157 | */ |
| 1158 | __flush_tlb_kernel_range(PAGE_OFFSET + phys_start, |
| 1159 | PAGE_OFFSET + phys_end); |
| 1160 | } |
| 1161 | #endif |
| 1162 | |
David S. Miller | 1014757 | 2005-09-28 21:46:43 -0700 | [diff] [blame] | 1163 | unsigned long __init find_ecache_flush_span(unsigned long size) |
| 1164 | { |
David S. Miller | 13edad7 | 2005-09-29 17:58:26 -0700 | [diff] [blame] | 1165 | int i; |
David S. Miller | 1014757 | 2005-09-28 21:46:43 -0700 | [diff] [blame] | 1166 | |
David S. Miller | 13edad7 | 2005-09-29 17:58:26 -0700 | [diff] [blame] | 1167 | for (i = 0; i < pavail_ents; i++) { |
| 1168 | if (pavail[i].reg_size >= size) |
| 1169 | return pavail[i].phys_addr; |
David S. Miller | 1014757 | 2005-09-28 21:46:43 -0700 | [diff] [blame] | 1170 | } |
| 1171 | |
| 1172 | return ~0UL; |
| 1173 | } |
| 1174 | |
David S. Miller | 517af33 | 2006-02-01 15:55:21 -0800 | [diff] [blame] | 1175 | static void __init tsb_phys_patch(void) |
| 1176 | { |
David S. Miller | d257d5d | 2006-02-06 23:44:37 -0800 | [diff] [blame] | 1177 | struct tsb_ldquad_phys_patch_entry *pquad; |
David S. Miller | 517af33 | 2006-02-01 15:55:21 -0800 | [diff] [blame] | 1178 | struct tsb_phys_patch_entry *p; |
| 1179 | |
David S. Miller | d257d5d | 2006-02-06 23:44:37 -0800 | [diff] [blame] | 1180 | pquad = &__tsb_ldquad_phys_patch; |
| 1181 | while (pquad < &__tsb_ldquad_phys_patch_end) { |
| 1182 | unsigned long addr = pquad->addr; |
| 1183 | |
| 1184 | if (tlb_type == hypervisor) |
| 1185 | *(unsigned int *) addr = pquad->sun4v_insn; |
| 1186 | else |
| 1187 | *(unsigned int *) addr = pquad->sun4u_insn; |
| 1188 | wmb(); |
| 1189 | __asm__ __volatile__("flush %0" |
| 1190 | : /* no outputs */ |
| 1191 | : "r" (addr)); |
| 1192 | |
| 1193 | pquad++; |
| 1194 | } |
| 1195 | |
David S. Miller | 517af33 | 2006-02-01 15:55:21 -0800 | [diff] [blame] | 1196 | p = &__tsb_phys_patch; |
| 1197 | while (p < &__tsb_phys_patch_end) { |
| 1198 | unsigned long addr = p->addr; |
| 1199 | |
| 1200 | *(unsigned int *) addr = p->insn; |
| 1201 | wmb(); |
| 1202 | __asm__ __volatile__("flush %0" |
| 1203 | : /* no outputs */ |
| 1204 | : "r" (addr)); |
| 1205 | |
| 1206 | p++; |
| 1207 | } |
| 1208 | } |
| 1209 | |
David S. Miller | 490384e | 2006-02-11 14:41:18 -0800 | [diff] [blame] | 1210 | /* Don't mark as init, we give this to the Hypervisor. */ |
David S. Miller | d1acb42 | 2007-03-16 17:20:28 -0700 | [diff] [blame] | 1211 | #ifndef CONFIG_DEBUG_PAGEALLOC |
| 1212 | #define NUM_KTSB_DESCR 2 |
| 1213 | #else |
| 1214 | #define NUM_KTSB_DESCR 1 |
| 1215 | #endif |
| 1216 | static struct hv_tsb_descr ktsb_descr[NUM_KTSB_DESCR]; |
David S. Miller | 490384e | 2006-02-11 14:41:18 -0800 | [diff] [blame] | 1217 | extern struct tsb swapper_tsb[KERNEL_TSB_NENTRIES]; |
| 1218 | |
| 1219 | static void __init sun4v_ktsb_init(void) |
| 1220 | { |
| 1221 | unsigned long ktsb_pa; |
| 1222 | |
David S. Miller | d7744a0 | 2006-02-21 22:31:11 -0800 | [diff] [blame] | 1223 | /* First KTSB for PAGE_SIZE mappings. */ |
David S. Miller | 490384e | 2006-02-11 14:41:18 -0800 | [diff] [blame] | 1224 | ktsb_pa = kern_base + ((unsigned long)&swapper_tsb[0] - KERNBASE); |
| 1225 | |
| 1226 | switch (PAGE_SIZE) { |
| 1227 | case 8 * 1024: |
| 1228 | default: |
| 1229 | ktsb_descr[0].pgsz_idx = HV_PGSZ_IDX_8K; |
| 1230 | ktsb_descr[0].pgsz_mask = HV_PGSZ_MASK_8K; |
| 1231 | break; |
| 1232 | |
| 1233 | case 64 * 1024: |
| 1234 | ktsb_descr[0].pgsz_idx = HV_PGSZ_IDX_64K; |
| 1235 | ktsb_descr[0].pgsz_mask = HV_PGSZ_MASK_64K; |
| 1236 | break; |
| 1237 | |
| 1238 | case 512 * 1024: |
| 1239 | ktsb_descr[0].pgsz_idx = HV_PGSZ_IDX_512K; |
| 1240 | ktsb_descr[0].pgsz_mask = HV_PGSZ_MASK_512K; |
| 1241 | break; |
| 1242 | |
| 1243 | case 4 * 1024 * 1024: |
| 1244 | ktsb_descr[0].pgsz_idx = HV_PGSZ_IDX_4MB; |
| 1245 | ktsb_descr[0].pgsz_mask = HV_PGSZ_MASK_4MB; |
| 1246 | break; |
| 1247 | }; |
| 1248 | |
David S. Miller | 3f19a84 | 2006-02-17 12:03:20 -0800 | [diff] [blame] | 1249 | ktsb_descr[0].assoc = 1; |
David S. Miller | 490384e | 2006-02-11 14:41:18 -0800 | [diff] [blame] | 1250 | ktsb_descr[0].num_ttes = KERNEL_TSB_NENTRIES; |
| 1251 | ktsb_descr[0].ctx_idx = 0; |
| 1252 | ktsb_descr[0].tsb_base = ktsb_pa; |
| 1253 | ktsb_descr[0].resv = 0; |
| 1254 | |
David S. Miller | d1acb42 | 2007-03-16 17:20:28 -0700 | [diff] [blame] | 1255 | #ifndef CONFIG_DEBUG_PAGEALLOC |
David S. Miller | d7744a0 | 2006-02-21 22:31:11 -0800 | [diff] [blame] | 1256 | /* Second KTSB for 4MB/256MB mappings. */ |
| 1257 | ktsb_pa = (kern_base + |
| 1258 | ((unsigned long)&swapper_4m_tsb[0] - KERNBASE)); |
| 1259 | |
| 1260 | ktsb_descr[1].pgsz_idx = HV_PGSZ_IDX_4MB; |
| 1261 | ktsb_descr[1].pgsz_mask = (HV_PGSZ_MASK_4MB | |
| 1262 | HV_PGSZ_MASK_256MB); |
| 1263 | ktsb_descr[1].assoc = 1; |
| 1264 | ktsb_descr[1].num_ttes = KERNEL_TSB4M_NENTRIES; |
| 1265 | ktsb_descr[1].ctx_idx = 0; |
| 1266 | ktsb_descr[1].tsb_base = ktsb_pa; |
| 1267 | ktsb_descr[1].resv = 0; |
David S. Miller | d1acb42 | 2007-03-16 17:20:28 -0700 | [diff] [blame] | 1268 | #endif |
David S. Miller | 490384e | 2006-02-11 14:41:18 -0800 | [diff] [blame] | 1269 | } |
| 1270 | |
| 1271 | void __cpuinit sun4v_ktsb_register(void) |
| 1272 | { |
David S. Miller | 7db35f3 | 2007-05-29 02:22:14 -0700 | [diff] [blame] | 1273 | unsigned long pa, ret; |
David S. Miller | 490384e | 2006-02-11 14:41:18 -0800 | [diff] [blame] | 1274 | |
| 1275 | pa = kern_base + ((unsigned long)&ktsb_descr[0] - KERNBASE); |
| 1276 | |
David S. Miller | 7db35f3 | 2007-05-29 02:22:14 -0700 | [diff] [blame] | 1277 | ret = sun4v_mmu_tsb_ctx0(NUM_KTSB_DESCR, pa); |
| 1278 | if (ret != 0) { |
| 1279 | prom_printf("hypervisor_mmu_tsb_ctx0[%lx]: " |
| 1280 | "errors with %lx\n", pa, ret); |
| 1281 | prom_halt(); |
| 1282 | } |
David S. Miller | 490384e | 2006-02-11 14:41:18 -0800 | [diff] [blame] | 1283 | } |
| 1284 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1285 | /* paging_init() sets up the page tables */ |
| 1286 | |
David S. Miller | 5cbc307 | 2007-05-25 15:49:59 -0700 | [diff] [blame] | 1287 | extern void central_probe(void); |
| 1288 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1289 | static unsigned long last_valid_pfn; |
David S. Miller | 5642530 | 2005-09-25 16:46:57 -0700 | [diff] [blame] | 1290 | pgd_t swapper_pg_dir[2048]; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1291 | |
David S. Miller | c4bce90 | 2006-02-11 21:57:54 -0800 | [diff] [blame] | 1292 | static void sun4u_pgprot_init(void); |
| 1293 | static void sun4v_pgprot_init(void); |
| 1294 | |
travis@sgi.com | 3afc620 | 2008-01-30 23:27:58 +0100 | [diff] [blame] | 1295 | /* Dummy function */ |
| 1296 | void __init setup_per_cpu_areas(void) |
| 1297 | { |
| 1298 | } |
| 1299 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1300 | void __init paging_init(void) |
| 1301 | { |
David S. Miller | d111201 | 2006-03-08 02:16:07 -0800 | [diff] [blame] | 1302 | unsigned long end_pfn, pages_avail, shift, phys_base; |
David S. Miller | 0836a0e | 2005-09-28 21:38:08 -0700 | [diff] [blame] | 1303 | unsigned long real_end, i; |
| 1304 | |
David S. Miller | 22adb35 | 2007-05-26 01:14:43 -0700 | [diff] [blame] | 1305 | /* These build time checkes make sure that the dcache_dirty_cpu() |
| 1306 | * page->flags usage will work. |
| 1307 | * |
| 1308 | * When a page gets marked as dcache-dirty, we store the |
| 1309 | * cpu number starting at bit 32 in the page->flags. Also, |
| 1310 | * functions like clear_dcache_dirty_cpu use the cpu mask |
| 1311 | * in 13-bit signed-immediate instruction fields. |
| 1312 | */ |
| 1313 | BUILD_BUG_ON(FLAGS_RESERVED != 32); |
| 1314 | BUILD_BUG_ON(SECTIONS_WIDTH + NODES_WIDTH + ZONES_WIDTH + |
| 1315 | ilog2(roundup_pow_of_two(NR_CPUS)) > FLAGS_RESERVED); |
| 1316 | BUILD_BUG_ON(NR_CPUS > 4096); |
| 1317 | |
David S. Miller | 481295f | 2006-02-07 21:51:08 -0800 | [diff] [blame] | 1318 | kern_base = (prom_boot_mapping_phys_low >> 22UL) << 22UL; |
| 1319 | kern_size = (unsigned long)&_end - (unsigned long)KERNBASE; |
| 1320 | |
David S. Miller | 22d6a1c | 2007-05-25 00:37:12 -0700 | [diff] [blame] | 1321 | sstate_booting(); |
| 1322 | |
David S. Miller | d7744a0 | 2006-02-21 22:31:11 -0800 | [diff] [blame] | 1323 | /* Invalidate both kernel TSBs. */ |
David S. Miller | 8b23427 | 2006-02-17 18:01:02 -0800 | [diff] [blame] | 1324 | memset(swapper_tsb, 0x40, sizeof(swapper_tsb)); |
David S. Miller | d1acb42 | 2007-03-16 17:20:28 -0700 | [diff] [blame] | 1325 | #ifndef CONFIG_DEBUG_PAGEALLOC |
David S. Miller | d7744a0 | 2006-02-21 22:31:11 -0800 | [diff] [blame] | 1326 | memset(swapper_4m_tsb, 0x40, sizeof(swapper_4m_tsb)); |
David S. Miller | d1acb42 | 2007-03-16 17:20:28 -0700 | [diff] [blame] | 1327 | #endif |
David S. Miller | 8b23427 | 2006-02-17 18:01:02 -0800 | [diff] [blame] | 1328 | |
David S. Miller | c4bce90 | 2006-02-11 21:57:54 -0800 | [diff] [blame] | 1329 | if (tlb_type == hypervisor) |
| 1330 | sun4v_pgprot_init(); |
| 1331 | else |
| 1332 | sun4u_pgprot_init(); |
| 1333 | |
David S. Miller | d257d5d | 2006-02-06 23:44:37 -0800 | [diff] [blame] | 1334 | if (tlb_type == cheetah_plus || |
| 1335 | tlb_type == hypervisor) |
David S. Miller | 517af33 | 2006-02-01 15:55:21 -0800 | [diff] [blame] | 1336 | tsb_phys_patch(); |
| 1337 | |
David S. Miller | 490384e | 2006-02-11 14:41:18 -0800 | [diff] [blame] | 1338 | if (tlb_type == hypervisor) { |
David S. Miller | d257d5d | 2006-02-06 23:44:37 -0800 | [diff] [blame] | 1339 | sun4v_patch_tlb_handlers(); |
David S. Miller | 490384e | 2006-02-11 14:41:18 -0800 | [diff] [blame] | 1340 | sun4v_ktsb_init(); |
| 1341 | } |
David S. Miller | d257d5d | 2006-02-06 23:44:37 -0800 | [diff] [blame] | 1342 | |
David S. Miller | 3b2a7e2 | 2008-02-13 18:13:20 -0800 | [diff] [blame^] | 1343 | lmb_init(); |
| 1344 | |
David S. Miller | 13edad7 | 2005-09-29 17:58:26 -0700 | [diff] [blame] | 1345 | /* Find available physical memory... */ |
| 1346 | read_obp_memory("available", &pavail[0], &pavail_ents); |
David S. Miller | 0836a0e | 2005-09-28 21:38:08 -0700 | [diff] [blame] | 1347 | |
| 1348 | phys_base = 0xffffffffffffffffUL; |
David S. Miller | 3b2a7e2 | 2008-02-13 18:13:20 -0800 | [diff] [blame^] | 1349 | for (i = 0; i < pavail_ents; i++) { |
David S. Miller | 13edad7 | 2005-09-29 17:58:26 -0700 | [diff] [blame] | 1350 | phys_base = min(phys_base, pavail[i].phys_addr); |
David S. Miller | 3b2a7e2 | 2008-02-13 18:13:20 -0800 | [diff] [blame^] | 1351 | lmb_add(pavail[i].phys_addr, pavail[i].reg_size); |
| 1352 | } |
| 1353 | |
| 1354 | lmb_reserve(kern_base, kern_size); |
David S. Miller | 0836a0e | 2005-09-28 21:38:08 -0700 | [diff] [blame] | 1355 | |
David S. Miller | 4e82c9a | 2008-02-13 18:00:03 -0800 | [diff] [blame] | 1356 | find_ramdisk(phys_base); |
| 1357 | |
David S. Miller | 3b2a7e2 | 2008-02-13 18:13:20 -0800 | [diff] [blame^] | 1358 | lmb_analyze(); |
| 1359 | lmb_dump_all(); |
| 1360 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1361 | set_bit(0, mmu_context_bmap); |
| 1362 | |
David S. Miller | 2bdb3cb | 2005-09-22 01:08:57 -0700 | [diff] [blame] | 1363 | shift = kern_base + PAGE_OFFSET - ((unsigned long)KERNBASE); |
| 1364 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1365 | real_end = (unsigned long)_end; |
David S. Miller | 6465874 | 2008-03-21 17:01:38 -0700 | [diff] [blame] | 1366 | num_kernel_image_mappings = DIV_ROUND_UP(real_end - KERNBASE, 1 << 22); |
| 1367 | printk("Kernel: Using %d locked TLB entries for main kernel image.\n", |
| 1368 | num_kernel_image_mappings); |
David S. Miller | 2bdb3cb | 2005-09-22 01:08:57 -0700 | [diff] [blame] | 1369 | |
| 1370 | /* Set kernel pgd to upper alias so physical page computations |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1371 | * work. |
| 1372 | */ |
| 1373 | init_mm.pgd += ((shift) / (sizeof(pgd_t))); |
| 1374 | |
David S. Miller | 5642530 | 2005-09-25 16:46:57 -0700 | [diff] [blame] | 1375 | memset(swapper_low_pmd_dir, 0, sizeof(swapper_low_pmd_dir)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1376 | |
| 1377 | /* Now can init the kernel/bad page tables. */ |
| 1378 | pud_set(pud_offset(&swapper_pg_dir[0], 0), |
David S. Miller | 5642530 | 2005-09-25 16:46:57 -0700 | [diff] [blame] | 1379 | swapper_low_pmd_dir + (shift / sizeof(pgd_t))); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1380 | |
David S. Miller | c9c1083 | 2005-10-12 12:22:46 -0700 | [diff] [blame] | 1381 | inherit_prom_mappings(); |
David S. Miller | 5085b4a | 2005-09-22 00:45:41 -0700 | [diff] [blame] | 1382 | |
David S. Miller | 8f361453 | 2007-12-13 06:13:38 -0800 | [diff] [blame] | 1383 | read_obp_memory("reg", &pall[0], &pall_ents); |
| 1384 | |
| 1385 | init_kpte_bitmap(); |
| 1386 | |
David S. Miller | a8b900d | 2006-01-31 18:33:37 -0800 | [diff] [blame] | 1387 | /* Ok, we can use our TLB miss and window trap handlers safely. */ |
| 1388 | setup_tba(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1389 | |
David S. Miller | c9c1083 | 2005-10-12 12:22:46 -0700 | [diff] [blame] | 1390 | __flush_tlb_all(); |
David S. Miller | 9ad98c5 | 2005-10-05 15:12:00 -0700 | [diff] [blame] | 1391 | |
David S. Miller | 490384e | 2006-02-11 14:41:18 -0800 | [diff] [blame] | 1392 | if (tlb_type == hypervisor) |
| 1393 | sun4v_ktsb_register(); |
| 1394 | |
David S. Miller | 2bdb3cb | 2005-09-22 01:08:57 -0700 | [diff] [blame] | 1395 | /* Setup bootmem... */ |
| 1396 | pages_avail = 0; |
David S. Miller | d111201 | 2006-03-08 02:16:07 -0800 | [diff] [blame] | 1397 | last_valid_pfn = end_pfn = bootmem_init(&pages_avail, phys_base); |
| 1398 | |
David S. Miller | 17b0e19 | 2006-03-08 15:57:03 -0800 | [diff] [blame] | 1399 | max_mapnr = last_valid_pfn; |
David S. Miller | 2bdb3cb | 2005-09-22 01:08:57 -0700 | [diff] [blame] | 1400 | |
David S. Miller | 5642530 | 2005-09-25 16:46:57 -0700 | [diff] [blame] | 1401 | kernel_physical_mapping_init(); |
David S. Miller | 5642530 | 2005-09-25 16:46:57 -0700 | [diff] [blame] | 1402 | |
David S. Miller | 5cbc307 | 2007-05-25 15:49:59 -0700 | [diff] [blame] | 1403 | real_setup_per_cpu_areas(); |
| 1404 | |
David S. Miller | 372b07b | 2006-06-21 15:35:28 -0700 | [diff] [blame] | 1405 | prom_build_devicetree(); |
| 1406 | |
David S. Miller | 5cbc307 | 2007-05-25 15:49:59 -0700 | [diff] [blame] | 1407 | if (tlb_type == hypervisor) |
| 1408 | sun4v_mdesc_init(); |
| 1409 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1410 | { |
| 1411 | unsigned long zones_size[MAX_NR_ZONES]; |
| 1412 | unsigned long zholes_size[MAX_NR_ZONES]; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1413 | int znum; |
| 1414 | |
| 1415 | for (znum = 0; znum < MAX_NR_ZONES; znum++) |
| 1416 | zones_size[znum] = zholes_size[znum] = 0; |
| 1417 | |
David S. Miller | 1b51d3a | 2007-02-12 00:13:31 -0800 | [diff] [blame] | 1418 | zones_size[ZONE_NORMAL] = end_pfn; |
| 1419 | zholes_size[ZONE_NORMAL] = end_pfn - pages_avail; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1420 | |
| 1421 | free_area_init_node(0, &contig_page_data, zones_size, |
David S. Miller | 17b0e19 | 2006-03-08 15:57:03 -0800 | [diff] [blame] | 1422 | __pa(PAGE_OFFSET) >> PAGE_SHIFT, |
| 1423 | zholes_size); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1424 | } |
| 1425 | |
David S. Miller | 3c62a2d | 2008-02-17 23:22:50 -0800 | [diff] [blame] | 1426 | printk("Booting Linux...\n"); |
David S. Miller | 5cbc307 | 2007-05-25 15:49:59 -0700 | [diff] [blame] | 1427 | |
| 1428 | central_probe(); |
| 1429 | cpu_probe(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1430 | } |
| 1431 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1432 | static void __init taint_real_pages(void) |
| 1433 | { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1434 | int i; |
| 1435 | |
David S. Miller | 13edad7 | 2005-09-29 17:58:26 -0700 | [diff] [blame] | 1436 | read_obp_memory("available", &pavail_rescan[0], &pavail_rescan_ents); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1437 | |
David S. Miller | 13edad7 | 2005-09-29 17:58:26 -0700 | [diff] [blame] | 1438 | /* Find changes discovered in the physmem available rescan and |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1439 | * reserve the lost portions in the bootmem maps. |
| 1440 | */ |
David S. Miller | 13edad7 | 2005-09-29 17:58:26 -0700 | [diff] [blame] | 1441 | for (i = 0; i < pavail_ents; i++) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1442 | unsigned long old_start, old_end; |
| 1443 | |
David S. Miller | 13edad7 | 2005-09-29 17:58:26 -0700 | [diff] [blame] | 1444 | old_start = pavail[i].phys_addr; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1445 | old_end = old_start + |
David S. Miller | 13edad7 | 2005-09-29 17:58:26 -0700 | [diff] [blame] | 1446 | pavail[i].reg_size; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1447 | while (old_start < old_end) { |
| 1448 | int n; |
| 1449 | |
David S. Miller | c2a5a46 | 2006-06-22 00:01:56 -0700 | [diff] [blame] | 1450 | for (n = 0; n < pavail_rescan_ents; n++) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1451 | unsigned long new_start, new_end; |
| 1452 | |
David S. Miller | 13edad7 | 2005-09-29 17:58:26 -0700 | [diff] [blame] | 1453 | new_start = pavail_rescan[n].phys_addr; |
| 1454 | new_end = new_start + |
| 1455 | pavail_rescan[n].reg_size; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1456 | |
| 1457 | if (new_start <= old_start && |
| 1458 | new_end >= (old_start + PAGE_SIZE)) { |
David S. Miller | 13edad7 | 2005-09-29 17:58:26 -0700 | [diff] [blame] | 1459 | set_bit(old_start >> 22, |
| 1460 | sparc64_valid_addr_bitmap); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1461 | goto do_next_page; |
| 1462 | } |
| 1463 | } |
Bernhard Walle | 72a7fe3 | 2008-02-07 00:15:17 -0800 | [diff] [blame] | 1464 | reserve_bootmem(old_start, PAGE_SIZE, BOOTMEM_DEFAULT); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1465 | |
| 1466 | do_next_page: |
| 1467 | old_start += PAGE_SIZE; |
| 1468 | } |
| 1469 | } |
| 1470 | } |
| 1471 | |
David S. Miller | c2a5a46 | 2006-06-22 00:01:56 -0700 | [diff] [blame] | 1472 | int __init page_in_phys_avail(unsigned long paddr) |
| 1473 | { |
| 1474 | int i; |
| 1475 | |
| 1476 | paddr &= PAGE_MASK; |
| 1477 | |
| 1478 | for (i = 0; i < pavail_rescan_ents; i++) { |
| 1479 | unsigned long start, end; |
| 1480 | |
| 1481 | start = pavail_rescan[i].phys_addr; |
| 1482 | end = start + pavail_rescan[i].reg_size; |
| 1483 | |
| 1484 | if (paddr >= start && paddr < end) |
| 1485 | return 1; |
| 1486 | } |
| 1487 | if (paddr >= kern_base && paddr < (kern_base + kern_size)) |
| 1488 | return 1; |
| 1489 | #ifdef CONFIG_BLK_DEV_INITRD |
| 1490 | if (paddr >= __pa(initrd_start) && |
| 1491 | paddr < __pa(PAGE_ALIGN(initrd_end))) |
| 1492 | return 1; |
| 1493 | #endif |
| 1494 | |
| 1495 | return 0; |
| 1496 | } |
| 1497 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1498 | void __init mem_init(void) |
| 1499 | { |
| 1500 | unsigned long codepages, datapages, initpages; |
| 1501 | unsigned long addr, last; |
| 1502 | int i; |
| 1503 | |
| 1504 | i = last_valid_pfn >> ((22 - PAGE_SHIFT) + 6); |
| 1505 | i += 1; |
David S. Miller | 2bdb3cb | 2005-09-22 01:08:57 -0700 | [diff] [blame] | 1506 | sparc64_valid_addr_bitmap = (unsigned long *) alloc_bootmem(i << 3); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1507 | if (sparc64_valid_addr_bitmap == NULL) { |
| 1508 | prom_printf("mem_init: Cannot alloc valid_addr_bitmap.\n"); |
| 1509 | prom_halt(); |
| 1510 | } |
| 1511 | memset(sparc64_valid_addr_bitmap, 0, i << 3); |
| 1512 | |
| 1513 | addr = PAGE_OFFSET + kern_base; |
| 1514 | last = PAGE_ALIGN(kern_size) + addr; |
| 1515 | while (addr < last) { |
| 1516 | set_bit(__pa(addr) >> 22, sparc64_valid_addr_bitmap); |
| 1517 | addr += PAGE_SIZE; |
| 1518 | } |
| 1519 | |
| 1520 | taint_real_pages(); |
| 1521 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1522 | high_memory = __va(last_valid_pfn << PAGE_SHIFT); |
| 1523 | |
David S. Miller | f1cfdb5 | 2007-03-15 22:52:18 -0700 | [diff] [blame] | 1524 | /* We subtract one to account for the mem_map_zero page |
| 1525 | * allocated below. |
| 1526 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1527 | totalram_pages = num_physpages = free_all_bootmem() - 1; |
| 1528 | |
| 1529 | /* |
| 1530 | * Set up the zero page, mark it reserved, so that page count |
| 1531 | * is not manipulated when freeing the page from user ptes. |
| 1532 | */ |
| 1533 | mem_map_zero = alloc_pages(GFP_KERNEL|__GFP_ZERO, 0); |
| 1534 | if (mem_map_zero == NULL) { |
| 1535 | prom_printf("paging_init: Cannot alloc zero page.\n"); |
| 1536 | prom_halt(); |
| 1537 | } |
| 1538 | SetPageReserved(mem_map_zero); |
| 1539 | |
| 1540 | codepages = (((unsigned long) _etext) - ((unsigned long) _start)); |
| 1541 | codepages = PAGE_ALIGN(codepages) >> PAGE_SHIFT; |
| 1542 | datapages = (((unsigned long) _edata) - ((unsigned long) _etext)); |
| 1543 | datapages = PAGE_ALIGN(datapages) >> PAGE_SHIFT; |
| 1544 | initpages = (((unsigned long) __init_end) - ((unsigned long) __init_begin)); |
| 1545 | initpages = PAGE_ALIGN(initpages) >> PAGE_SHIFT; |
| 1546 | |
Christoph Lameter | 9617729 | 2007-02-10 01:43:03 -0800 | [diff] [blame] | 1547 | printk("Memory: %luk available (%ldk kernel code, %ldk data, %ldk init) [%016lx,%016lx]\n", |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1548 | nr_free_pages() << (PAGE_SHIFT-10), |
| 1549 | codepages << (PAGE_SHIFT-10), |
| 1550 | datapages << (PAGE_SHIFT-10), |
| 1551 | initpages << (PAGE_SHIFT-10), |
| 1552 | PAGE_OFFSET, (last_valid_pfn << PAGE_SHIFT)); |
| 1553 | |
| 1554 | if (tlb_type == cheetah || tlb_type == cheetah_plus) |
| 1555 | cheetah_ecache_flush_init(); |
| 1556 | } |
| 1557 | |
David S. Miller | 898cf0e | 2005-09-23 11:59:44 -0700 | [diff] [blame] | 1558 | void free_initmem(void) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1559 | { |
| 1560 | unsigned long addr, initend; |
| 1561 | |
| 1562 | /* |
| 1563 | * The init section is aligned to 8k in vmlinux.lds. Page align for >8k pagesizes. |
| 1564 | */ |
| 1565 | addr = PAGE_ALIGN((unsigned long)(__init_begin)); |
| 1566 | initend = (unsigned long)(__init_end) & PAGE_MASK; |
| 1567 | for (; addr < initend; addr += PAGE_SIZE) { |
| 1568 | unsigned long page; |
| 1569 | struct page *p; |
| 1570 | |
| 1571 | page = (addr + |
| 1572 | ((unsigned long) __va(kern_base)) - |
| 1573 | ((unsigned long) KERNBASE)); |
Randy Dunlap | c9cf552 | 2006-06-27 02:53:52 -0700 | [diff] [blame] | 1574 | memset((void *)addr, POISON_FREE_INITMEM, PAGE_SIZE); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1575 | p = virt_to_page(page); |
| 1576 | |
| 1577 | ClearPageReserved(p); |
Nick Piggin | 7835e98 | 2006-03-22 00:08:40 -0800 | [diff] [blame] | 1578 | init_page_count(p); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1579 | __free_page(p); |
| 1580 | num_physpages++; |
| 1581 | totalram_pages++; |
| 1582 | } |
| 1583 | } |
| 1584 | |
| 1585 | #ifdef CONFIG_BLK_DEV_INITRD |
| 1586 | void free_initrd_mem(unsigned long start, unsigned long end) |
| 1587 | { |
| 1588 | if (start < end) |
| 1589 | printk ("Freeing initrd memory: %ldk freed\n", (end - start) >> 10); |
| 1590 | for (; start < end; start += PAGE_SIZE) { |
| 1591 | struct page *p = virt_to_page(start); |
| 1592 | |
| 1593 | ClearPageReserved(p); |
Nick Piggin | 7835e98 | 2006-03-22 00:08:40 -0800 | [diff] [blame] | 1594 | init_page_count(p); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1595 | __free_page(p); |
| 1596 | num_physpages++; |
| 1597 | totalram_pages++; |
| 1598 | } |
| 1599 | } |
| 1600 | #endif |
David S. Miller | c4bce90 | 2006-02-11 21:57:54 -0800 | [diff] [blame] | 1601 | |
David S. Miller | c4bce90 | 2006-02-11 21:57:54 -0800 | [diff] [blame] | 1602 | #define _PAGE_CACHE_4U (_PAGE_CP_4U | _PAGE_CV_4U) |
| 1603 | #define _PAGE_CACHE_4V (_PAGE_CP_4V | _PAGE_CV_4V) |
| 1604 | #define __DIRTY_BITS_4U (_PAGE_MODIFIED_4U | _PAGE_WRITE_4U | _PAGE_W_4U) |
| 1605 | #define __DIRTY_BITS_4V (_PAGE_MODIFIED_4V | _PAGE_WRITE_4V | _PAGE_W_4V) |
| 1606 | #define __ACCESS_BITS_4U (_PAGE_ACCESSED_4U | _PAGE_READ_4U | _PAGE_R) |
| 1607 | #define __ACCESS_BITS_4V (_PAGE_ACCESSED_4V | _PAGE_READ_4V | _PAGE_R) |
| 1608 | |
| 1609 | pgprot_t PAGE_KERNEL __read_mostly; |
| 1610 | EXPORT_SYMBOL(PAGE_KERNEL); |
| 1611 | |
| 1612 | pgprot_t PAGE_KERNEL_LOCKED __read_mostly; |
| 1613 | pgprot_t PAGE_COPY __read_mostly; |
David S. Miller | 0f15952 | 2006-02-18 12:43:16 -0800 | [diff] [blame] | 1614 | |
| 1615 | pgprot_t PAGE_SHARED __read_mostly; |
| 1616 | EXPORT_SYMBOL(PAGE_SHARED); |
| 1617 | |
David S. Miller | c4bce90 | 2006-02-11 21:57:54 -0800 | [diff] [blame] | 1618 | pgprot_t PAGE_EXEC __read_mostly; |
| 1619 | unsigned long pg_iobits __read_mostly; |
| 1620 | |
| 1621 | unsigned long _PAGE_IE __read_mostly; |
David S. Miller | 987c74f | 2006-06-25 01:34:43 -0700 | [diff] [blame] | 1622 | EXPORT_SYMBOL(_PAGE_IE); |
David S. Miller | b2bef44 | 2006-02-23 01:55:55 -0800 | [diff] [blame] | 1623 | |
David S. Miller | c4bce90 | 2006-02-11 21:57:54 -0800 | [diff] [blame] | 1624 | unsigned long _PAGE_E __read_mostly; |
David S. Miller | b2bef44 | 2006-02-23 01:55:55 -0800 | [diff] [blame] | 1625 | EXPORT_SYMBOL(_PAGE_E); |
| 1626 | |
David S. Miller | c4bce90 | 2006-02-11 21:57:54 -0800 | [diff] [blame] | 1627 | unsigned long _PAGE_CACHE __read_mostly; |
David S. Miller | b2bef44 | 2006-02-23 01:55:55 -0800 | [diff] [blame] | 1628 | EXPORT_SYMBOL(_PAGE_CACHE); |
David S. Miller | c4bce90 | 2006-02-11 21:57:54 -0800 | [diff] [blame] | 1629 | |
David Miller | 46644c2 | 2007-10-16 01:24:16 -0700 | [diff] [blame] | 1630 | #ifdef CONFIG_SPARSEMEM_VMEMMAP |
| 1631 | |
| 1632 | #define VMEMMAP_CHUNK_SHIFT 22 |
| 1633 | #define VMEMMAP_CHUNK (1UL << VMEMMAP_CHUNK_SHIFT) |
| 1634 | #define VMEMMAP_CHUNK_MASK ~(VMEMMAP_CHUNK - 1UL) |
| 1635 | #define VMEMMAP_ALIGN(x) (((x)+VMEMMAP_CHUNK-1UL)&VMEMMAP_CHUNK_MASK) |
| 1636 | |
| 1637 | #define VMEMMAP_SIZE ((((1UL << MAX_PHYSADDR_BITS) >> PAGE_SHIFT) * \ |
| 1638 | sizeof(struct page *)) >> VMEMMAP_CHUNK_SHIFT) |
| 1639 | unsigned long vmemmap_table[VMEMMAP_SIZE]; |
| 1640 | |
| 1641 | int __meminit vmemmap_populate(struct page *start, unsigned long nr, int node) |
| 1642 | { |
| 1643 | unsigned long vstart = (unsigned long) start; |
| 1644 | unsigned long vend = (unsigned long) (start + nr); |
| 1645 | unsigned long phys_start = (vstart - VMEMMAP_BASE); |
| 1646 | unsigned long phys_end = (vend - VMEMMAP_BASE); |
| 1647 | unsigned long addr = phys_start & VMEMMAP_CHUNK_MASK; |
| 1648 | unsigned long end = VMEMMAP_ALIGN(phys_end); |
| 1649 | unsigned long pte_base; |
| 1650 | |
| 1651 | pte_base = (_PAGE_VALID | _PAGE_SZ4MB_4U | |
| 1652 | _PAGE_CP_4U | _PAGE_CV_4U | |
| 1653 | _PAGE_P_4U | _PAGE_W_4U); |
| 1654 | if (tlb_type == hypervisor) |
| 1655 | pte_base = (_PAGE_VALID | _PAGE_SZ4MB_4V | |
| 1656 | _PAGE_CP_4V | _PAGE_CV_4V | |
| 1657 | _PAGE_P_4V | _PAGE_W_4V); |
| 1658 | |
| 1659 | for (; addr < end; addr += VMEMMAP_CHUNK) { |
| 1660 | unsigned long *vmem_pp = |
| 1661 | vmemmap_table + (addr >> VMEMMAP_CHUNK_SHIFT); |
| 1662 | void *block; |
| 1663 | |
| 1664 | if (!(*vmem_pp & _PAGE_VALID)) { |
| 1665 | block = vmemmap_alloc_block(1UL << 22, node); |
| 1666 | if (!block) |
| 1667 | return -ENOMEM; |
| 1668 | |
| 1669 | *vmem_pp = pte_base | __pa(block); |
| 1670 | |
| 1671 | printk(KERN_INFO "[%p-%p] page_structs=%lu " |
| 1672 | "node=%d entry=%lu/%lu\n", start, block, nr, |
| 1673 | node, |
| 1674 | addr >> VMEMMAP_CHUNK_SHIFT, |
| 1675 | VMEMMAP_SIZE >> VMEMMAP_CHUNK_SHIFT); |
| 1676 | } |
| 1677 | } |
| 1678 | return 0; |
| 1679 | } |
| 1680 | #endif /* CONFIG_SPARSEMEM_VMEMMAP */ |
| 1681 | |
David S. Miller | c4bce90 | 2006-02-11 21:57:54 -0800 | [diff] [blame] | 1682 | static void prot_init_common(unsigned long page_none, |
| 1683 | unsigned long page_shared, |
| 1684 | unsigned long page_copy, |
| 1685 | unsigned long page_readonly, |
| 1686 | unsigned long page_exec_bit) |
| 1687 | { |
| 1688 | PAGE_COPY = __pgprot(page_copy); |
David S. Miller | 0f15952 | 2006-02-18 12:43:16 -0800 | [diff] [blame] | 1689 | PAGE_SHARED = __pgprot(page_shared); |
David S. Miller | c4bce90 | 2006-02-11 21:57:54 -0800 | [diff] [blame] | 1690 | |
| 1691 | protection_map[0x0] = __pgprot(page_none); |
| 1692 | protection_map[0x1] = __pgprot(page_readonly & ~page_exec_bit); |
| 1693 | protection_map[0x2] = __pgprot(page_copy & ~page_exec_bit); |
| 1694 | protection_map[0x3] = __pgprot(page_copy & ~page_exec_bit); |
| 1695 | protection_map[0x4] = __pgprot(page_readonly); |
| 1696 | protection_map[0x5] = __pgprot(page_readonly); |
| 1697 | protection_map[0x6] = __pgprot(page_copy); |
| 1698 | protection_map[0x7] = __pgprot(page_copy); |
| 1699 | protection_map[0x8] = __pgprot(page_none); |
| 1700 | protection_map[0x9] = __pgprot(page_readonly & ~page_exec_bit); |
| 1701 | protection_map[0xa] = __pgprot(page_shared & ~page_exec_bit); |
| 1702 | protection_map[0xb] = __pgprot(page_shared & ~page_exec_bit); |
| 1703 | protection_map[0xc] = __pgprot(page_readonly); |
| 1704 | protection_map[0xd] = __pgprot(page_readonly); |
| 1705 | protection_map[0xe] = __pgprot(page_shared); |
| 1706 | protection_map[0xf] = __pgprot(page_shared); |
| 1707 | } |
| 1708 | |
| 1709 | static void __init sun4u_pgprot_init(void) |
| 1710 | { |
| 1711 | unsigned long page_none, page_shared, page_copy, page_readonly; |
| 1712 | unsigned long page_exec_bit; |
| 1713 | |
| 1714 | PAGE_KERNEL = __pgprot (_PAGE_PRESENT_4U | _PAGE_VALID | |
| 1715 | _PAGE_CACHE_4U | _PAGE_P_4U | |
| 1716 | __ACCESS_BITS_4U | __DIRTY_BITS_4U | |
| 1717 | _PAGE_EXEC_4U); |
| 1718 | PAGE_KERNEL_LOCKED = __pgprot (_PAGE_PRESENT_4U | _PAGE_VALID | |
| 1719 | _PAGE_CACHE_4U | _PAGE_P_4U | |
| 1720 | __ACCESS_BITS_4U | __DIRTY_BITS_4U | |
| 1721 | _PAGE_EXEC_4U | _PAGE_L_4U); |
| 1722 | PAGE_EXEC = __pgprot(_PAGE_EXEC_4U); |
| 1723 | |
| 1724 | _PAGE_IE = _PAGE_IE_4U; |
| 1725 | _PAGE_E = _PAGE_E_4U; |
| 1726 | _PAGE_CACHE = _PAGE_CACHE_4U; |
| 1727 | |
| 1728 | pg_iobits = (_PAGE_VALID | _PAGE_PRESENT_4U | __DIRTY_BITS_4U | |
| 1729 | __ACCESS_BITS_4U | _PAGE_E_4U); |
| 1730 | |
David S. Miller | d1acb42 | 2007-03-16 17:20:28 -0700 | [diff] [blame] | 1731 | #ifdef CONFIG_DEBUG_PAGEALLOC |
| 1732 | kern_linear_pte_xor[0] = (_PAGE_VALID | _PAGE_SZBITS_4U) ^ |
| 1733 | 0xfffff80000000000; |
| 1734 | #else |
David S. Miller | 9cc3a1a | 2006-02-21 20:51:13 -0800 | [diff] [blame] | 1735 | kern_linear_pte_xor[0] = (_PAGE_VALID | _PAGE_SZ4MB_4U) ^ |
David S. Miller | c4bce90 | 2006-02-11 21:57:54 -0800 | [diff] [blame] | 1736 | 0xfffff80000000000; |
David S. Miller | d1acb42 | 2007-03-16 17:20:28 -0700 | [diff] [blame] | 1737 | #endif |
David S. Miller | 9cc3a1a | 2006-02-21 20:51:13 -0800 | [diff] [blame] | 1738 | kern_linear_pte_xor[0] |= (_PAGE_CP_4U | _PAGE_CV_4U | |
| 1739 | _PAGE_P_4U | _PAGE_W_4U); |
| 1740 | |
| 1741 | /* XXX Should use 256MB on Panther. XXX */ |
| 1742 | kern_linear_pte_xor[1] = kern_linear_pte_xor[0]; |
David S. Miller | c4bce90 | 2006-02-11 21:57:54 -0800 | [diff] [blame] | 1743 | |
| 1744 | _PAGE_SZBITS = _PAGE_SZBITS_4U; |
| 1745 | _PAGE_ALL_SZ_BITS = (_PAGE_SZ4MB_4U | _PAGE_SZ512K_4U | |
| 1746 | _PAGE_SZ64K_4U | _PAGE_SZ8K_4U | |
| 1747 | _PAGE_SZ32MB_4U | _PAGE_SZ256MB_4U); |
| 1748 | |
| 1749 | |
| 1750 | page_none = _PAGE_PRESENT_4U | _PAGE_ACCESSED_4U | _PAGE_CACHE_4U; |
| 1751 | page_shared = (_PAGE_VALID | _PAGE_PRESENT_4U | _PAGE_CACHE_4U | |
| 1752 | __ACCESS_BITS_4U | _PAGE_WRITE_4U | _PAGE_EXEC_4U); |
| 1753 | page_copy = (_PAGE_VALID | _PAGE_PRESENT_4U | _PAGE_CACHE_4U | |
| 1754 | __ACCESS_BITS_4U | _PAGE_EXEC_4U); |
| 1755 | page_readonly = (_PAGE_VALID | _PAGE_PRESENT_4U | _PAGE_CACHE_4U | |
| 1756 | __ACCESS_BITS_4U | _PAGE_EXEC_4U); |
| 1757 | |
| 1758 | page_exec_bit = _PAGE_EXEC_4U; |
| 1759 | |
| 1760 | prot_init_common(page_none, page_shared, page_copy, page_readonly, |
| 1761 | page_exec_bit); |
| 1762 | } |
| 1763 | |
| 1764 | static void __init sun4v_pgprot_init(void) |
| 1765 | { |
| 1766 | unsigned long page_none, page_shared, page_copy, page_readonly; |
| 1767 | unsigned long page_exec_bit; |
| 1768 | |
| 1769 | PAGE_KERNEL = __pgprot (_PAGE_PRESENT_4V | _PAGE_VALID | |
| 1770 | _PAGE_CACHE_4V | _PAGE_P_4V | |
| 1771 | __ACCESS_BITS_4V | __DIRTY_BITS_4V | |
| 1772 | _PAGE_EXEC_4V); |
| 1773 | PAGE_KERNEL_LOCKED = PAGE_KERNEL; |
| 1774 | PAGE_EXEC = __pgprot(_PAGE_EXEC_4V); |
| 1775 | |
| 1776 | _PAGE_IE = _PAGE_IE_4V; |
| 1777 | _PAGE_E = _PAGE_E_4V; |
| 1778 | _PAGE_CACHE = _PAGE_CACHE_4V; |
| 1779 | |
David S. Miller | d1acb42 | 2007-03-16 17:20:28 -0700 | [diff] [blame] | 1780 | #ifdef CONFIG_DEBUG_PAGEALLOC |
| 1781 | kern_linear_pte_xor[0] = (_PAGE_VALID | _PAGE_SZBITS_4V) ^ |
| 1782 | 0xfffff80000000000; |
| 1783 | #else |
David S. Miller | 9cc3a1a | 2006-02-21 20:51:13 -0800 | [diff] [blame] | 1784 | kern_linear_pte_xor[0] = (_PAGE_VALID | _PAGE_SZ4MB_4V) ^ |
David S. Miller | c4bce90 | 2006-02-11 21:57:54 -0800 | [diff] [blame] | 1785 | 0xfffff80000000000; |
David S. Miller | d1acb42 | 2007-03-16 17:20:28 -0700 | [diff] [blame] | 1786 | #endif |
David S. Miller | 9cc3a1a | 2006-02-21 20:51:13 -0800 | [diff] [blame] | 1787 | kern_linear_pte_xor[0] |= (_PAGE_CP_4V | _PAGE_CV_4V | |
| 1788 | _PAGE_P_4V | _PAGE_W_4V); |
| 1789 | |
David S. Miller | d1acb42 | 2007-03-16 17:20:28 -0700 | [diff] [blame] | 1790 | #ifdef CONFIG_DEBUG_PAGEALLOC |
| 1791 | kern_linear_pte_xor[1] = (_PAGE_VALID | _PAGE_SZBITS_4V) ^ |
| 1792 | 0xfffff80000000000; |
| 1793 | #else |
David S. Miller | 9cc3a1a | 2006-02-21 20:51:13 -0800 | [diff] [blame] | 1794 | kern_linear_pte_xor[1] = (_PAGE_VALID | _PAGE_SZ256MB_4V) ^ |
| 1795 | 0xfffff80000000000; |
David S. Miller | d1acb42 | 2007-03-16 17:20:28 -0700 | [diff] [blame] | 1796 | #endif |
David S. Miller | 9cc3a1a | 2006-02-21 20:51:13 -0800 | [diff] [blame] | 1797 | kern_linear_pte_xor[1] |= (_PAGE_CP_4V | _PAGE_CV_4V | |
| 1798 | _PAGE_P_4V | _PAGE_W_4V); |
David S. Miller | c4bce90 | 2006-02-11 21:57:54 -0800 | [diff] [blame] | 1799 | |
| 1800 | pg_iobits = (_PAGE_VALID | _PAGE_PRESENT_4V | __DIRTY_BITS_4V | |
| 1801 | __ACCESS_BITS_4V | _PAGE_E_4V); |
| 1802 | |
| 1803 | _PAGE_SZBITS = _PAGE_SZBITS_4V; |
| 1804 | _PAGE_ALL_SZ_BITS = (_PAGE_SZ16GB_4V | _PAGE_SZ2GB_4V | |
| 1805 | _PAGE_SZ256MB_4V | _PAGE_SZ32MB_4V | |
| 1806 | _PAGE_SZ4MB_4V | _PAGE_SZ512K_4V | |
| 1807 | _PAGE_SZ64K_4V | _PAGE_SZ8K_4V); |
| 1808 | |
| 1809 | page_none = _PAGE_PRESENT_4V | _PAGE_ACCESSED_4V | _PAGE_CACHE_4V; |
| 1810 | page_shared = (_PAGE_VALID | _PAGE_PRESENT_4V | _PAGE_CACHE_4V | |
| 1811 | __ACCESS_BITS_4V | _PAGE_WRITE_4V | _PAGE_EXEC_4V); |
| 1812 | page_copy = (_PAGE_VALID | _PAGE_PRESENT_4V | _PAGE_CACHE_4V | |
| 1813 | __ACCESS_BITS_4V | _PAGE_EXEC_4V); |
| 1814 | page_readonly = (_PAGE_VALID | _PAGE_PRESENT_4V | _PAGE_CACHE_4V | |
| 1815 | __ACCESS_BITS_4V | _PAGE_EXEC_4V); |
| 1816 | |
| 1817 | page_exec_bit = _PAGE_EXEC_4V; |
| 1818 | |
| 1819 | prot_init_common(page_none, page_shared, page_copy, page_readonly, |
| 1820 | page_exec_bit); |
| 1821 | } |
| 1822 | |
| 1823 | unsigned long pte_sz_bits(unsigned long sz) |
| 1824 | { |
| 1825 | if (tlb_type == hypervisor) { |
| 1826 | switch (sz) { |
| 1827 | case 8 * 1024: |
| 1828 | default: |
| 1829 | return _PAGE_SZ8K_4V; |
| 1830 | case 64 * 1024: |
| 1831 | return _PAGE_SZ64K_4V; |
| 1832 | case 512 * 1024: |
| 1833 | return _PAGE_SZ512K_4V; |
| 1834 | case 4 * 1024 * 1024: |
| 1835 | return _PAGE_SZ4MB_4V; |
| 1836 | }; |
| 1837 | } else { |
| 1838 | switch (sz) { |
| 1839 | case 8 * 1024: |
| 1840 | default: |
| 1841 | return _PAGE_SZ8K_4U; |
| 1842 | case 64 * 1024: |
| 1843 | return _PAGE_SZ64K_4U; |
| 1844 | case 512 * 1024: |
| 1845 | return _PAGE_SZ512K_4U; |
| 1846 | case 4 * 1024 * 1024: |
| 1847 | return _PAGE_SZ4MB_4U; |
| 1848 | }; |
| 1849 | } |
| 1850 | } |
| 1851 | |
| 1852 | pte_t mk_pte_io(unsigned long page, pgprot_t prot, int space, unsigned long page_size) |
| 1853 | { |
| 1854 | pte_t pte; |
David S. Miller | cf62715 | 2006-02-12 21:10:07 -0800 | [diff] [blame] | 1855 | |
| 1856 | pte_val(pte) = page | pgprot_val(pgprot_noncached(prot)); |
David S. Miller | c4bce90 | 2006-02-11 21:57:54 -0800 | [diff] [blame] | 1857 | pte_val(pte) |= (((unsigned long)space) << 32); |
| 1858 | pte_val(pte) |= pte_sz_bits(page_size); |
David S. Miller | cf62715 | 2006-02-12 21:10:07 -0800 | [diff] [blame] | 1859 | |
David S. Miller | c4bce90 | 2006-02-11 21:57:54 -0800 | [diff] [blame] | 1860 | return pte; |
| 1861 | } |
| 1862 | |
David S. Miller | c4bce90 | 2006-02-11 21:57:54 -0800 | [diff] [blame] | 1863 | static unsigned long kern_large_tte(unsigned long paddr) |
| 1864 | { |
| 1865 | unsigned long val; |
| 1866 | |
| 1867 | val = (_PAGE_VALID | _PAGE_SZ4MB_4U | |
| 1868 | _PAGE_CP_4U | _PAGE_CV_4U | _PAGE_P_4U | |
| 1869 | _PAGE_EXEC_4U | _PAGE_L_4U | _PAGE_W_4U); |
| 1870 | if (tlb_type == hypervisor) |
| 1871 | val = (_PAGE_VALID | _PAGE_SZ4MB_4V | |
| 1872 | _PAGE_CP_4V | _PAGE_CV_4V | _PAGE_P_4V | |
| 1873 | _PAGE_EXEC_4V | _PAGE_W_4V); |
| 1874 | |
| 1875 | return val | paddr; |
| 1876 | } |
| 1877 | |
David S. Miller | c4bce90 | 2006-02-11 21:57:54 -0800 | [diff] [blame] | 1878 | /* If not locked, zap it. */ |
| 1879 | void __flush_tlb_all(void) |
| 1880 | { |
| 1881 | unsigned long pstate; |
| 1882 | int i; |
| 1883 | |
| 1884 | __asm__ __volatile__("flushw\n\t" |
| 1885 | "rdpr %%pstate, %0\n\t" |
| 1886 | "wrpr %0, %1, %%pstate" |
| 1887 | : "=r" (pstate) |
| 1888 | : "i" (PSTATE_IE)); |
David S. Miller | 8f361453 | 2007-12-13 06:13:38 -0800 | [diff] [blame] | 1889 | if (tlb_type == hypervisor) { |
| 1890 | sun4v_mmu_demap_all(); |
| 1891 | } else if (tlb_type == spitfire) { |
David S. Miller | c4bce90 | 2006-02-11 21:57:54 -0800 | [diff] [blame] | 1892 | for (i = 0; i < 64; i++) { |
| 1893 | /* Spitfire Errata #32 workaround */ |
| 1894 | /* NOTE: Always runs on spitfire, so no |
| 1895 | * cheetah+ page size encodings. |
| 1896 | */ |
| 1897 | __asm__ __volatile__("stxa %0, [%1] %2\n\t" |
| 1898 | "flush %%g6" |
| 1899 | : /* No outputs */ |
| 1900 | : "r" (0), |
| 1901 | "r" (PRIMARY_CONTEXT), "i" (ASI_DMMU)); |
| 1902 | |
| 1903 | if (!(spitfire_get_dtlb_data(i) & _PAGE_L_4U)) { |
| 1904 | __asm__ __volatile__("stxa %%g0, [%0] %1\n\t" |
| 1905 | "membar #Sync" |
| 1906 | : /* no outputs */ |
| 1907 | : "r" (TLB_TAG_ACCESS), "i" (ASI_DMMU)); |
| 1908 | spitfire_put_dtlb_data(i, 0x0UL); |
| 1909 | } |
| 1910 | |
| 1911 | /* Spitfire Errata #32 workaround */ |
| 1912 | /* NOTE: Always runs on spitfire, so no |
| 1913 | * cheetah+ page size encodings. |
| 1914 | */ |
| 1915 | __asm__ __volatile__("stxa %0, [%1] %2\n\t" |
| 1916 | "flush %%g6" |
| 1917 | : /* No outputs */ |
| 1918 | : "r" (0), |
| 1919 | "r" (PRIMARY_CONTEXT), "i" (ASI_DMMU)); |
| 1920 | |
| 1921 | if (!(spitfire_get_itlb_data(i) & _PAGE_L_4U)) { |
| 1922 | __asm__ __volatile__("stxa %%g0, [%0] %1\n\t" |
| 1923 | "membar #Sync" |
| 1924 | : /* no outputs */ |
| 1925 | : "r" (TLB_TAG_ACCESS), "i" (ASI_IMMU)); |
| 1926 | spitfire_put_itlb_data(i, 0x0UL); |
| 1927 | } |
| 1928 | } |
| 1929 | } else if (tlb_type == cheetah || tlb_type == cheetah_plus) { |
| 1930 | cheetah_flush_dtlb_all(); |
| 1931 | cheetah_flush_itlb_all(); |
| 1932 | } |
| 1933 | __asm__ __volatile__("wrpr %0, 0, %%pstate" |
| 1934 | : : "r" (pstate)); |
| 1935 | } |
David S. Miller | 88d7079 | 2006-03-18 19:16:23 -0800 | [diff] [blame] | 1936 | |
| 1937 | #ifdef CONFIG_MEMORY_HOTPLUG |
| 1938 | |
| 1939 | void online_page(struct page *page) |
| 1940 | { |
| 1941 | ClearPageReserved(page); |
Nick Piggin | fcab1e5 | 2006-03-23 07:48:16 +0100 | [diff] [blame] | 1942 | init_page_count(page); |
| 1943 | __free_page(page); |
David S. Miller | 88d7079 | 2006-03-18 19:16:23 -0800 | [diff] [blame] | 1944 | totalram_pages++; |
| 1945 | num_physpages++; |
| 1946 | } |
| 1947 | |
David S. Miller | 88d7079 | 2006-03-18 19:16:23 -0800 | [diff] [blame] | 1948 | #endif /* CONFIG_MEMORY_HOTPLUG */ |