blob: b87945db1021d4e732910a7560def079d999dea0 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
28#include "drmP.h"
29#include "drm.h"
30#include "i915_drm.h"
31#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010032#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070033#include "intel_drv.h"
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070035#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include <linux/pci.h>
Eric Anholt673a3942008-07-30 12:06:12 -070037
Eric Anholte47c68e2008-11-14 13:35:19 -080038static void i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj);
39static void i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj);
40static void i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj);
Eric Anholte47c68e2008-11-14 13:35:19 -080041static int i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj,
42 int write);
43static int i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
44 uint64_t offset,
45 uint64_t size);
46static void i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj);
Eric Anholt673a3942008-07-30 12:06:12 -070047static int i915_gem_object_wait_rendering(struct drm_gem_object *obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -080048static int i915_gem_object_bind_to_gtt(struct drm_gem_object *obj,
49 unsigned alignment);
Jesse Barnesde151cf2008-11-12 10:03:55 -080050static void i915_gem_clear_fence_reg(struct drm_gem_object *obj);
Chris Wilson07f73f62009-09-14 16:50:30 +010051static int i915_gem_evict_something(struct drm_device *dev, int min_size);
Chris Wilsonab5ee572009-09-20 19:25:47 +010052static int i915_gem_evict_from_inactive_list(struct drm_device *dev);
Dave Airlie71acb5e2008-12-30 20:31:46 +100053static int i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
54 struct drm_i915_gem_pwrite *args,
55 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -070056
Chris Wilson31169712009-09-14 16:50:28 +010057static LIST_HEAD(shrink_list);
58static DEFINE_SPINLOCK(shrink_list_lock);
59
Jesse Barnes79e53942008-11-07 14:24:08 -080060int i915_gem_do_init(struct drm_device *dev, unsigned long start,
61 unsigned long end)
62{
63 drm_i915_private_t *dev_priv = dev->dev_private;
64
65 if (start >= end ||
66 (start & (PAGE_SIZE - 1)) != 0 ||
67 (end & (PAGE_SIZE - 1)) != 0) {
68 return -EINVAL;
69 }
70
71 drm_mm_init(&dev_priv->mm.gtt_space, start,
72 end - start);
73
74 dev->gtt_total = (uint32_t) (end - start);
75
76 return 0;
77}
Keith Packard6dbe2772008-10-14 21:41:13 -070078
Eric Anholt673a3942008-07-30 12:06:12 -070079int
80i915_gem_init_ioctl(struct drm_device *dev, void *data,
81 struct drm_file *file_priv)
82{
Eric Anholt673a3942008-07-30 12:06:12 -070083 struct drm_i915_gem_init *args = data;
Jesse Barnes79e53942008-11-07 14:24:08 -080084 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -070085
86 mutex_lock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -080087 ret = i915_gem_do_init(dev, args->gtt_start, args->gtt_end);
Eric Anholt673a3942008-07-30 12:06:12 -070088 mutex_unlock(&dev->struct_mutex);
89
Jesse Barnes79e53942008-11-07 14:24:08 -080090 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -070091}
92
Eric Anholt5a125c32008-10-22 21:40:13 -070093int
94i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
95 struct drm_file *file_priv)
96{
Eric Anholt5a125c32008-10-22 21:40:13 -070097 struct drm_i915_gem_get_aperture *args = data;
Eric Anholt5a125c32008-10-22 21:40:13 -070098
99 if (!(dev->driver->driver_features & DRIVER_GEM))
100 return -ENODEV;
101
102 args->aper_size = dev->gtt_total;
Keith Packard2678d9d2008-11-20 22:54:54 -0800103 args->aper_available_size = (args->aper_size -
104 atomic_read(&dev->pin_memory));
Eric Anholt5a125c32008-10-22 21:40:13 -0700105
106 return 0;
107}
108
Eric Anholt673a3942008-07-30 12:06:12 -0700109
110/**
111 * Creates a new mm object and returns a handle to it.
112 */
113int
114i915_gem_create_ioctl(struct drm_device *dev, void *data,
115 struct drm_file *file_priv)
116{
117 struct drm_i915_gem_create *args = data;
118 struct drm_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300119 int ret;
120 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700121
122 args->size = roundup(args->size, PAGE_SIZE);
123
124 /* Allocate the new object */
Daniel Vetterac52bc52010-04-09 19:05:06 +0000125 obj = i915_gem_alloc_object(dev, args->size);
Eric Anholt673a3942008-07-30 12:06:12 -0700126 if (obj == NULL)
127 return -ENOMEM;
128
129 ret = drm_gem_handle_create(file_priv, obj, &handle);
Luca Barbieribc9025b2010-02-09 05:49:12 +0000130 drm_gem_object_handle_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700131
132 if (ret)
133 return ret;
134
135 args->handle = handle;
136
137 return 0;
138}
139
Eric Anholt40123c12009-03-09 13:42:30 -0700140static inline int
Eric Anholteb014592009-03-10 11:44:52 -0700141fast_shmem_read(struct page **pages,
142 loff_t page_base, int page_offset,
143 char __user *data,
144 int length)
145{
146 char __iomem *vaddr;
Florian Mickler2bc43b52009-04-06 22:55:41 +0200147 int unwritten;
Eric Anholteb014592009-03-10 11:44:52 -0700148
149 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
150 if (vaddr == NULL)
151 return -ENOMEM;
Florian Mickler2bc43b52009-04-06 22:55:41 +0200152 unwritten = __copy_to_user_inatomic(data, vaddr + page_offset, length);
Eric Anholteb014592009-03-10 11:44:52 -0700153 kunmap_atomic(vaddr, KM_USER0);
154
Florian Mickler2bc43b52009-04-06 22:55:41 +0200155 if (unwritten)
156 return -EFAULT;
157
158 return 0;
Eric Anholteb014592009-03-10 11:44:52 -0700159}
160
Eric Anholt280b7132009-03-12 16:56:27 -0700161static int i915_gem_object_needs_bit17_swizzle(struct drm_gem_object *obj)
162{
163 drm_i915_private_t *dev_priv = obj->dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +0100164 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt280b7132009-03-12 16:56:27 -0700165
166 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
167 obj_priv->tiling_mode != I915_TILING_NONE;
168}
169
Eric Anholteb014592009-03-10 11:44:52 -0700170static inline int
Eric Anholt40123c12009-03-09 13:42:30 -0700171slow_shmem_copy(struct page *dst_page,
172 int dst_offset,
173 struct page *src_page,
174 int src_offset,
175 int length)
176{
177 char *dst_vaddr, *src_vaddr;
178
179 dst_vaddr = kmap_atomic(dst_page, KM_USER0);
180 if (dst_vaddr == NULL)
181 return -ENOMEM;
182
183 src_vaddr = kmap_atomic(src_page, KM_USER1);
184 if (src_vaddr == NULL) {
185 kunmap_atomic(dst_vaddr, KM_USER0);
186 return -ENOMEM;
187 }
188
189 memcpy(dst_vaddr + dst_offset, src_vaddr + src_offset, length);
190
191 kunmap_atomic(src_vaddr, KM_USER1);
192 kunmap_atomic(dst_vaddr, KM_USER0);
193
194 return 0;
195}
196
Eric Anholt280b7132009-03-12 16:56:27 -0700197static inline int
198slow_shmem_bit17_copy(struct page *gpu_page,
199 int gpu_offset,
200 struct page *cpu_page,
201 int cpu_offset,
202 int length,
203 int is_read)
204{
205 char *gpu_vaddr, *cpu_vaddr;
206
207 /* Use the unswizzled path if this page isn't affected. */
208 if ((page_to_phys(gpu_page) & (1 << 17)) == 0) {
209 if (is_read)
210 return slow_shmem_copy(cpu_page, cpu_offset,
211 gpu_page, gpu_offset, length);
212 else
213 return slow_shmem_copy(gpu_page, gpu_offset,
214 cpu_page, cpu_offset, length);
215 }
216
217 gpu_vaddr = kmap_atomic(gpu_page, KM_USER0);
218 if (gpu_vaddr == NULL)
219 return -ENOMEM;
220
221 cpu_vaddr = kmap_atomic(cpu_page, KM_USER1);
222 if (cpu_vaddr == NULL) {
223 kunmap_atomic(gpu_vaddr, KM_USER0);
224 return -ENOMEM;
225 }
226
227 /* Copy the data, XORing A6 with A17 (1). The user already knows he's
228 * XORing with the other bits (A9 for Y, A9 and A10 for X)
229 */
230 while (length > 0) {
231 int cacheline_end = ALIGN(gpu_offset + 1, 64);
232 int this_length = min(cacheline_end - gpu_offset, length);
233 int swizzled_gpu_offset = gpu_offset ^ 64;
234
235 if (is_read) {
236 memcpy(cpu_vaddr + cpu_offset,
237 gpu_vaddr + swizzled_gpu_offset,
238 this_length);
239 } else {
240 memcpy(gpu_vaddr + swizzled_gpu_offset,
241 cpu_vaddr + cpu_offset,
242 this_length);
243 }
244 cpu_offset += this_length;
245 gpu_offset += this_length;
246 length -= this_length;
247 }
248
249 kunmap_atomic(cpu_vaddr, KM_USER1);
250 kunmap_atomic(gpu_vaddr, KM_USER0);
251
252 return 0;
253}
254
Eric Anholt673a3942008-07-30 12:06:12 -0700255/**
Eric Anholteb014592009-03-10 11:44:52 -0700256 * This is the fast shmem pread path, which attempts to copy_from_user directly
257 * from the backing pages of the object to the user's address space. On a
258 * fault, it fails so we can fall back to i915_gem_shmem_pwrite_slow().
259 */
260static int
261i915_gem_shmem_pread_fast(struct drm_device *dev, struct drm_gem_object *obj,
262 struct drm_i915_gem_pread *args,
263 struct drm_file *file_priv)
264{
Daniel Vetter23010e42010-03-08 13:35:02 +0100265 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700266 ssize_t remain;
267 loff_t offset, page_base;
268 char __user *user_data;
269 int page_offset, page_length;
270 int ret;
271
272 user_data = (char __user *) (uintptr_t) args->data_ptr;
273 remain = args->size;
274
275 mutex_lock(&dev->struct_mutex);
276
Chris Wilson4bdadb92010-01-27 13:36:32 +0000277 ret = i915_gem_object_get_pages(obj, 0);
Eric Anholteb014592009-03-10 11:44:52 -0700278 if (ret != 0)
279 goto fail_unlock;
280
281 ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
282 args->size);
283 if (ret != 0)
284 goto fail_put_pages;
285
Daniel Vetter23010e42010-03-08 13:35:02 +0100286 obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700287 offset = args->offset;
288
289 while (remain > 0) {
290 /* Operation in this page
291 *
292 * page_base = page offset within aperture
293 * page_offset = offset within page
294 * page_length = bytes to copy for this page
295 */
296 page_base = (offset & ~(PAGE_SIZE-1));
297 page_offset = offset & (PAGE_SIZE-1);
298 page_length = remain;
299 if ((page_offset + remain) > PAGE_SIZE)
300 page_length = PAGE_SIZE - page_offset;
301
302 ret = fast_shmem_read(obj_priv->pages,
303 page_base, page_offset,
304 user_data, page_length);
305 if (ret)
306 goto fail_put_pages;
307
308 remain -= page_length;
309 user_data += page_length;
310 offset += page_length;
311 }
312
313fail_put_pages:
314 i915_gem_object_put_pages(obj);
315fail_unlock:
316 mutex_unlock(&dev->struct_mutex);
317
318 return ret;
319}
320
Chris Wilson07f73f62009-09-14 16:50:30 +0100321static int
322i915_gem_object_get_pages_or_evict(struct drm_gem_object *obj)
323{
324 int ret;
325
Chris Wilson4bdadb92010-01-27 13:36:32 +0000326 ret = i915_gem_object_get_pages(obj, __GFP_NORETRY | __GFP_NOWARN);
Chris Wilson07f73f62009-09-14 16:50:30 +0100327
328 /* If we've insufficient memory to map in the pages, attempt
329 * to make some space by throwing out some old buffers.
330 */
331 if (ret == -ENOMEM) {
332 struct drm_device *dev = obj->dev;
Chris Wilson07f73f62009-09-14 16:50:30 +0100333
334 ret = i915_gem_evict_something(dev, obj->size);
335 if (ret)
336 return ret;
337
Chris Wilson4bdadb92010-01-27 13:36:32 +0000338 ret = i915_gem_object_get_pages(obj, 0);
Chris Wilson07f73f62009-09-14 16:50:30 +0100339 }
340
341 return ret;
342}
343
Eric Anholteb014592009-03-10 11:44:52 -0700344/**
345 * This is the fallback shmem pread path, which allocates temporary storage
346 * in kernel space to copy_to_user into outside of the struct_mutex, so we
347 * can copy out of the object's backing pages while holding the struct mutex
348 * and not take page faults.
349 */
350static int
351i915_gem_shmem_pread_slow(struct drm_device *dev, struct drm_gem_object *obj,
352 struct drm_i915_gem_pread *args,
353 struct drm_file *file_priv)
354{
Daniel Vetter23010e42010-03-08 13:35:02 +0100355 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700356 struct mm_struct *mm = current->mm;
357 struct page **user_pages;
358 ssize_t remain;
359 loff_t offset, pinned_pages, i;
360 loff_t first_data_page, last_data_page, num_pages;
361 int shmem_page_index, shmem_page_offset;
362 int data_page_index, data_page_offset;
363 int page_length;
364 int ret;
365 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700366 int do_bit17_swizzling;
Eric Anholteb014592009-03-10 11:44:52 -0700367
368 remain = args->size;
369
370 /* Pin the user pages containing the data. We can't fault while
371 * holding the struct mutex, yet we want to hold it while
372 * dereferencing the user data.
373 */
374 first_data_page = data_ptr / PAGE_SIZE;
375 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
376 num_pages = last_data_page - first_data_page + 1;
377
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700378 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholteb014592009-03-10 11:44:52 -0700379 if (user_pages == NULL)
380 return -ENOMEM;
381
382 down_read(&mm->mmap_sem);
383 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
Eric Anholte5e9ecd2009-04-07 16:01:22 -0700384 num_pages, 1, 0, user_pages, NULL);
Eric Anholteb014592009-03-10 11:44:52 -0700385 up_read(&mm->mmap_sem);
386 if (pinned_pages < num_pages) {
387 ret = -EFAULT;
388 goto fail_put_user_pages;
389 }
390
Eric Anholt280b7132009-03-12 16:56:27 -0700391 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
392
Eric Anholteb014592009-03-10 11:44:52 -0700393 mutex_lock(&dev->struct_mutex);
394
Chris Wilson07f73f62009-09-14 16:50:30 +0100395 ret = i915_gem_object_get_pages_or_evict(obj);
396 if (ret)
Eric Anholteb014592009-03-10 11:44:52 -0700397 goto fail_unlock;
398
399 ret = i915_gem_object_set_cpu_read_domain_range(obj, args->offset,
400 args->size);
401 if (ret != 0)
402 goto fail_put_pages;
403
Daniel Vetter23010e42010-03-08 13:35:02 +0100404 obj_priv = to_intel_bo(obj);
Eric Anholteb014592009-03-10 11:44:52 -0700405 offset = args->offset;
406
407 while (remain > 0) {
408 /* Operation in this page
409 *
410 * shmem_page_index = page number within shmem file
411 * shmem_page_offset = offset within page in shmem file
412 * data_page_index = page number in get_user_pages return
413 * data_page_offset = offset with data_page_index page.
414 * page_length = bytes to copy for this page
415 */
416 shmem_page_index = offset / PAGE_SIZE;
417 shmem_page_offset = offset & ~PAGE_MASK;
418 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
419 data_page_offset = data_ptr & ~PAGE_MASK;
420
421 page_length = remain;
422 if ((shmem_page_offset + page_length) > PAGE_SIZE)
423 page_length = PAGE_SIZE - shmem_page_offset;
424 if ((data_page_offset + page_length) > PAGE_SIZE)
425 page_length = PAGE_SIZE - data_page_offset;
426
Eric Anholt280b7132009-03-12 16:56:27 -0700427 if (do_bit17_swizzling) {
428 ret = slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
429 shmem_page_offset,
430 user_pages[data_page_index],
431 data_page_offset,
432 page_length,
433 1);
434 } else {
435 ret = slow_shmem_copy(user_pages[data_page_index],
436 data_page_offset,
437 obj_priv->pages[shmem_page_index],
438 shmem_page_offset,
439 page_length);
440 }
Eric Anholteb014592009-03-10 11:44:52 -0700441 if (ret)
442 goto fail_put_pages;
443
444 remain -= page_length;
445 data_ptr += page_length;
446 offset += page_length;
447 }
448
449fail_put_pages:
450 i915_gem_object_put_pages(obj);
451fail_unlock:
452 mutex_unlock(&dev->struct_mutex);
453fail_put_user_pages:
454 for (i = 0; i < pinned_pages; i++) {
455 SetPageDirty(user_pages[i]);
456 page_cache_release(user_pages[i]);
457 }
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700458 drm_free_large(user_pages);
Eric Anholteb014592009-03-10 11:44:52 -0700459
460 return ret;
461}
462
Eric Anholt673a3942008-07-30 12:06:12 -0700463/**
464 * Reads data from the object referenced by handle.
465 *
466 * On error, the contents of *data are undefined.
467 */
468int
469i915_gem_pread_ioctl(struct drm_device *dev, void *data,
470 struct drm_file *file_priv)
471{
472 struct drm_i915_gem_pread *args = data;
473 struct drm_gem_object *obj;
474 struct drm_i915_gem_object *obj_priv;
Eric Anholt673a3942008-07-30 12:06:12 -0700475 int ret;
476
477 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
478 if (obj == NULL)
479 return -EBADF;
Daniel Vetter23010e42010-03-08 13:35:02 +0100480 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700481
482 /* Bounds check source.
483 *
484 * XXX: This could use review for overflow issues...
485 */
486 if (args->offset > obj->size || args->size > obj->size ||
487 args->offset + args->size > obj->size) {
Luca Barbieribc9025b2010-02-09 05:49:12 +0000488 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700489 return -EINVAL;
490 }
491
Eric Anholt280b7132009-03-12 16:56:27 -0700492 if (i915_gem_object_needs_bit17_swizzle(obj)) {
Eric Anholteb014592009-03-10 11:44:52 -0700493 ret = i915_gem_shmem_pread_slow(dev, obj, args, file_priv);
Eric Anholt280b7132009-03-12 16:56:27 -0700494 } else {
495 ret = i915_gem_shmem_pread_fast(dev, obj, args, file_priv);
496 if (ret != 0)
497 ret = i915_gem_shmem_pread_slow(dev, obj, args,
498 file_priv);
499 }
Eric Anholt673a3942008-07-30 12:06:12 -0700500
Luca Barbieribc9025b2010-02-09 05:49:12 +0000501 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700502
Eric Anholteb014592009-03-10 11:44:52 -0700503 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700504}
505
Keith Packard0839ccb2008-10-30 19:38:48 -0700506/* This is the fast write path which cannot handle
507 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700508 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700509
Keith Packard0839ccb2008-10-30 19:38:48 -0700510static inline int
511fast_user_write(struct io_mapping *mapping,
512 loff_t page_base, int page_offset,
513 char __user *user_data,
514 int length)
515{
516 char *vaddr_atomic;
517 unsigned long unwritten;
518
519 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
520 unwritten = __copy_from_user_inatomic_nocache(vaddr_atomic + page_offset,
521 user_data, length);
522 io_mapping_unmap_atomic(vaddr_atomic);
523 if (unwritten)
524 return -EFAULT;
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700525 return 0;
Keith Packard0839ccb2008-10-30 19:38:48 -0700526}
527
528/* Here's the write path which can sleep for
529 * page faults
530 */
531
532static inline int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700533slow_kernel_write(struct io_mapping *mapping,
534 loff_t gtt_base, int gtt_offset,
535 struct page *user_page, int user_offset,
536 int length)
Keith Packard0839ccb2008-10-30 19:38:48 -0700537{
Eric Anholt3de09aa2009-03-09 09:42:23 -0700538 char *src_vaddr, *dst_vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -0700539 unsigned long unwritten;
540
Eric Anholt3de09aa2009-03-09 09:42:23 -0700541 dst_vaddr = io_mapping_map_atomic_wc(mapping, gtt_base);
542 src_vaddr = kmap_atomic(user_page, KM_USER1);
543 unwritten = __copy_from_user_inatomic_nocache(dst_vaddr + gtt_offset,
544 src_vaddr + user_offset,
545 length);
546 kunmap_atomic(src_vaddr, KM_USER1);
547 io_mapping_unmap_atomic(dst_vaddr);
Keith Packard0839ccb2008-10-30 19:38:48 -0700548 if (unwritten)
549 return -EFAULT;
550 return 0;
Linus Torvalds9b7530cc2008-10-20 14:16:43 -0700551}
552
Eric Anholt40123c12009-03-09 13:42:30 -0700553static inline int
554fast_shmem_write(struct page **pages,
555 loff_t page_base, int page_offset,
556 char __user *data,
557 int length)
558{
559 char __iomem *vaddr;
Dave Airlied0088772009-03-28 20:29:48 -0400560 unsigned long unwritten;
Eric Anholt40123c12009-03-09 13:42:30 -0700561
562 vaddr = kmap_atomic(pages[page_base >> PAGE_SHIFT], KM_USER0);
563 if (vaddr == NULL)
564 return -ENOMEM;
Dave Airlied0088772009-03-28 20:29:48 -0400565 unwritten = __copy_from_user_inatomic(vaddr + page_offset, data, length);
Eric Anholt40123c12009-03-09 13:42:30 -0700566 kunmap_atomic(vaddr, KM_USER0);
567
Dave Airlied0088772009-03-28 20:29:48 -0400568 if (unwritten)
569 return -EFAULT;
Eric Anholt40123c12009-03-09 13:42:30 -0700570 return 0;
571}
572
Eric Anholt3de09aa2009-03-09 09:42:23 -0700573/**
574 * This is the fast pwrite path, where we copy the data directly from the
575 * user into the GTT, uncached.
576 */
Eric Anholt673a3942008-07-30 12:06:12 -0700577static int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700578i915_gem_gtt_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
579 struct drm_i915_gem_pwrite *args,
580 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700581{
Daniel Vetter23010e42010-03-08 13:35:02 +0100582 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Keith Packard0839ccb2008-10-30 19:38:48 -0700583 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -0700584 ssize_t remain;
Keith Packard0839ccb2008-10-30 19:38:48 -0700585 loff_t offset, page_base;
Eric Anholt673a3942008-07-30 12:06:12 -0700586 char __user *user_data;
Keith Packard0839ccb2008-10-30 19:38:48 -0700587 int page_offset, page_length;
588 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700589
590 user_data = (char __user *) (uintptr_t) args->data_ptr;
591 remain = args->size;
592 if (!access_ok(VERIFY_READ, user_data, remain))
593 return -EFAULT;
594
595
596 mutex_lock(&dev->struct_mutex);
597 ret = i915_gem_object_pin(obj, 0);
598 if (ret) {
599 mutex_unlock(&dev->struct_mutex);
600 return ret;
601 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -0800602 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
Eric Anholt673a3942008-07-30 12:06:12 -0700603 if (ret)
604 goto fail;
605
Daniel Vetter23010e42010-03-08 13:35:02 +0100606 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700607 offset = obj_priv->gtt_offset + args->offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700608
609 while (remain > 0) {
610 /* Operation in this page
611 *
Keith Packard0839ccb2008-10-30 19:38:48 -0700612 * page_base = page offset within aperture
613 * page_offset = offset within page
614 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -0700615 */
Keith Packard0839ccb2008-10-30 19:38:48 -0700616 page_base = (offset & ~(PAGE_SIZE-1));
617 page_offset = offset & (PAGE_SIZE-1);
618 page_length = remain;
619 if ((page_offset + remain) > PAGE_SIZE)
620 page_length = PAGE_SIZE - page_offset;
Eric Anholt673a3942008-07-30 12:06:12 -0700621
Keith Packard0839ccb2008-10-30 19:38:48 -0700622 ret = fast_user_write (dev_priv->mm.gtt_mapping, page_base,
623 page_offset, user_data, page_length);
Eric Anholt673a3942008-07-30 12:06:12 -0700624
Keith Packard0839ccb2008-10-30 19:38:48 -0700625 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -0700626 * source page isn't available. Return the error and we'll
627 * retry in the slow path.
Keith Packard0839ccb2008-10-30 19:38:48 -0700628 */
Eric Anholt3de09aa2009-03-09 09:42:23 -0700629 if (ret)
630 goto fail;
Eric Anholt673a3942008-07-30 12:06:12 -0700631
Keith Packard0839ccb2008-10-30 19:38:48 -0700632 remain -= page_length;
633 user_data += page_length;
634 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700635 }
Eric Anholt673a3942008-07-30 12:06:12 -0700636
637fail:
638 i915_gem_object_unpin(obj);
639 mutex_unlock(&dev->struct_mutex);
640
641 return ret;
642}
643
Eric Anholt3de09aa2009-03-09 09:42:23 -0700644/**
645 * This is the fallback GTT pwrite path, which uses get_user_pages to pin
646 * the memory and maps it using kmap_atomic for copying.
647 *
648 * This code resulted in x11perf -rgb10text consuming about 10% more CPU
649 * than using i915_gem_gtt_pwrite_fast on a G45 (32-bit).
650 */
Eric Anholt3043c602008-10-02 12:24:47 -0700651static int
Eric Anholt3de09aa2009-03-09 09:42:23 -0700652i915_gem_gtt_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
653 struct drm_i915_gem_pwrite *args,
654 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700655{
Daniel Vetter23010e42010-03-08 13:35:02 +0100656 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700657 drm_i915_private_t *dev_priv = dev->dev_private;
658 ssize_t remain;
659 loff_t gtt_page_base, offset;
660 loff_t first_data_page, last_data_page, num_pages;
661 loff_t pinned_pages, i;
662 struct page **user_pages;
663 struct mm_struct *mm = current->mm;
664 int gtt_page_offset, data_page_offset, data_page_index, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700665 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -0700666 uint64_t data_ptr = args->data_ptr;
667
668 remain = args->size;
669
670 /* Pin the user pages containing the data. We can't fault while
671 * holding the struct mutex, and all of the pwrite implementations
672 * want to hold it while dereferencing the user data.
673 */
674 first_data_page = data_ptr / PAGE_SIZE;
675 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
676 num_pages = last_data_page - first_data_page + 1;
677
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700678 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholt3de09aa2009-03-09 09:42:23 -0700679 if (user_pages == NULL)
680 return -ENOMEM;
681
682 down_read(&mm->mmap_sem);
683 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
684 num_pages, 0, 0, user_pages, NULL);
685 up_read(&mm->mmap_sem);
686 if (pinned_pages < num_pages) {
687 ret = -EFAULT;
688 goto out_unpin_pages;
689 }
690
691 mutex_lock(&dev->struct_mutex);
692 ret = i915_gem_object_pin(obj, 0);
693 if (ret)
694 goto out_unlock;
695
696 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
697 if (ret)
698 goto out_unpin_object;
699
Daniel Vetter23010e42010-03-08 13:35:02 +0100700 obj_priv = to_intel_bo(obj);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700701 offset = obj_priv->gtt_offset + args->offset;
702
703 while (remain > 0) {
704 /* Operation in this page
705 *
706 * gtt_page_base = page offset within aperture
707 * gtt_page_offset = offset within page in aperture
708 * data_page_index = page number in get_user_pages return
709 * data_page_offset = offset with data_page_index page.
710 * page_length = bytes to copy for this page
711 */
712 gtt_page_base = offset & PAGE_MASK;
713 gtt_page_offset = offset & ~PAGE_MASK;
714 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
715 data_page_offset = data_ptr & ~PAGE_MASK;
716
717 page_length = remain;
718 if ((gtt_page_offset + page_length) > PAGE_SIZE)
719 page_length = PAGE_SIZE - gtt_page_offset;
720 if ((data_page_offset + page_length) > PAGE_SIZE)
721 page_length = PAGE_SIZE - data_page_offset;
722
723 ret = slow_kernel_write(dev_priv->mm.gtt_mapping,
724 gtt_page_base, gtt_page_offset,
725 user_pages[data_page_index],
726 data_page_offset,
727 page_length);
728
729 /* If we get a fault while copying data, then (presumably) our
730 * source page isn't available. Return the error and we'll
731 * retry in the slow path.
732 */
733 if (ret)
734 goto out_unpin_object;
735
736 remain -= page_length;
737 offset += page_length;
738 data_ptr += page_length;
739 }
740
741out_unpin_object:
742 i915_gem_object_unpin(obj);
743out_unlock:
744 mutex_unlock(&dev->struct_mutex);
745out_unpin_pages:
746 for (i = 0; i < pinned_pages; i++)
747 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700748 drm_free_large(user_pages);
Eric Anholt3de09aa2009-03-09 09:42:23 -0700749
750 return ret;
751}
752
Eric Anholt40123c12009-03-09 13:42:30 -0700753/**
754 * This is the fast shmem pwrite path, which attempts to directly
755 * copy_from_user into the kmapped pages backing the object.
756 */
Eric Anholt673a3942008-07-30 12:06:12 -0700757static int
Eric Anholt40123c12009-03-09 13:42:30 -0700758i915_gem_shmem_pwrite_fast(struct drm_device *dev, struct drm_gem_object *obj,
759 struct drm_i915_gem_pwrite *args,
760 struct drm_file *file_priv)
Eric Anholt673a3942008-07-30 12:06:12 -0700761{
Daniel Vetter23010e42010-03-08 13:35:02 +0100762 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700763 ssize_t remain;
764 loff_t offset, page_base;
765 char __user *user_data;
766 int page_offset, page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700767 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -0700768
769 user_data = (char __user *) (uintptr_t) args->data_ptr;
770 remain = args->size;
Eric Anholt673a3942008-07-30 12:06:12 -0700771
772 mutex_lock(&dev->struct_mutex);
773
Chris Wilson4bdadb92010-01-27 13:36:32 +0000774 ret = i915_gem_object_get_pages(obj, 0);
Eric Anholt40123c12009-03-09 13:42:30 -0700775 if (ret != 0)
776 goto fail_unlock;
777
Eric Anholte47c68e2008-11-14 13:35:19 -0800778 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Eric Anholt40123c12009-03-09 13:42:30 -0700779 if (ret != 0)
780 goto fail_put_pages;
Eric Anholt673a3942008-07-30 12:06:12 -0700781
Daniel Vetter23010e42010-03-08 13:35:02 +0100782 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700783 offset = args->offset;
Eric Anholt40123c12009-03-09 13:42:30 -0700784 obj_priv->dirty = 1;
Eric Anholt673a3942008-07-30 12:06:12 -0700785
Eric Anholt40123c12009-03-09 13:42:30 -0700786 while (remain > 0) {
787 /* Operation in this page
788 *
789 * page_base = page offset within aperture
790 * page_offset = offset within page
791 * page_length = bytes to copy for this page
792 */
793 page_base = (offset & ~(PAGE_SIZE-1));
794 page_offset = offset & (PAGE_SIZE-1);
795 page_length = remain;
796 if ((page_offset + remain) > PAGE_SIZE)
797 page_length = PAGE_SIZE - page_offset;
798
799 ret = fast_shmem_write(obj_priv->pages,
800 page_base, page_offset,
801 user_data, page_length);
802 if (ret)
803 goto fail_put_pages;
804
805 remain -= page_length;
806 user_data += page_length;
807 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -0700808 }
809
Eric Anholt40123c12009-03-09 13:42:30 -0700810fail_put_pages:
811 i915_gem_object_put_pages(obj);
812fail_unlock:
Eric Anholt673a3942008-07-30 12:06:12 -0700813 mutex_unlock(&dev->struct_mutex);
814
Eric Anholt40123c12009-03-09 13:42:30 -0700815 return ret;
816}
817
818/**
819 * This is the fallback shmem pwrite path, which uses get_user_pages to pin
820 * the memory and maps it using kmap_atomic for copying.
821 *
822 * This avoids taking mmap_sem for faulting on the user's address while the
823 * struct_mutex is held.
824 */
825static int
826i915_gem_shmem_pwrite_slow(struct drm_device *dev, struct drm_gem_object *obj,
827 struct drm_i915_gem_pwrite *args,
828 struct drm_file *file_priv)
829{
Daniel Vetter23010e42010-03-08 13:35:02 +0100830 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700831 struct mm_struct *mm = current->mm;
832 struct page **user_pages;
833 ssize_t remain;
834 loff_t offset, pinned_pages, i;
835 loff_t first_data_page, last_data_page, num_pages;
836 int shmem_page_index, shmem_page_offset;
837 int data_page_index, data_page_offset;
838 int page_length;
839 int ret;
840 uint64_t data_ptr = args->data_ptr;
Eric Anholt280b7132009-03-12 16:56:27 -0700841 int do_bit17_swizzling;
Eric Anholt40123c12009-03-09 13:42:30 -0700842
843 remain = args->size;
844
845 /* Pin the user pages containing the data. We can't fault while
846 * holding the struct mutex, and all of the pwrite implementations
847 * want to hold it while dereferencing the user data.
848 */
849 first_data_page = data_ptr / PAGE_SIZE;
850 last_data_page = (data_ptr + args->size - 1) / PAGE_SIZE;
851 num_pages = last_data_page - first_data_page + 1;
852
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700853 user_pages = drm_calloc_large(num_pages, sizeof(struct page *));
Eric Anholt40123c12009-03-09 13:42:30 -0700854 if (user_pages == NULL)
855 return -ENOMEM;
856
857 down_read(&mm->mmap_sem);
858 pinned_pages = get_user_pages(current, mm, (uintptr_t)args->data_ptr,
859 num_pages, 0, 0, user_pages, NULL);
860 up_read(&mm->mmap_sem);
861 if (pinned_pages < num_pages) {
862 ret = -EFAULT;
863 goto fail_put_user_pages;
864 }
865
Eric Anholt280b7132009-03-12 16:56:27 -0700866 do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
867
Eric Anholt40123c12009-03-09 13:42:30 -0700868 mutex_lock(&dev->struct_mutex);
869
Chris Wilson07f73f62009-09-14 16:50:30 +0100870 ret = i915_gem_object_get_pages_or_evict(obj);
871 if (ret)
Eric Anholt40123c12009-03-09 13:42:30 -0700872 goto fail_unlock;
873
874 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
875 if (ret != 0)
876 goto fail_put_pages;
877
Daniel Vetter23010e42010-03-08 13:35:02 +0100878 obj_priv = to_intel_bo(obj);
Eric Anholt40123c12009-03-09 13:42:30 -0700879 offset = args->offset;
880 obj_priv->dirty = 1;
881
882 while (remain > 0) {
883 /* Operation in this page
884 *
885 * shmem_page_index = page number within shmem file
886 * shmem_page_offset = offset within page in shmem file
887 * data_page_index = page number in get_user_pages return
888 * data_page_offset = offset with data_page_index page.
889 * page_length = bytes to copy for this page
890 */
891 shmem_page_index = offset / PAGE_SIZE;
892 shmem_page_offset = offset & ~PAGE_MASK;
893 data_page_index = data_ptr / PAGE_SIZE - first_data_page;
894 data_page_offset = data_ptr & ~PAGE_MASK;
895
896 page_length = remain;
897 if ((shmem_page_offset + page_length) > PAGE_SIZE)
898 page_length = PAGE_SIZE - shmem_page_offset;
899 if ((data_page_offset + page_length) > PAGE_SIZE)
900 page_length = PAGE_SIZE - data_page_offset;
901
Eric Anholt280b7132009-03-12 16:56:27 -0700902 if (do_bit17_swizzling) {
903 ret = slow_shmem_bit17_copy(obj_priv->pages[shmem_page_index],
904 shmem_page_offset,
905 user_pages[data_page_index],
906 data_page_offset,
907 page_length,
908 0);
909 } else {
910 ret = slow_shmem_copy(obj_priv->pages[shmem_page_index],
911 shmem_page_offset,
912 user_pages[data_page_index],
913 data_page_offset,
914 page_length);
915 }
Eric Anholt40123c12009-03-09 13:42:30 -0700916 if (ret)
917 goto fail_put_pages;
918
919 remain -= page_length;
920 data_ptr += page_length;
921 offset += page_length;
922 }
923
924fail_put_pages:
925 i915_gem_object_put_pages(obj);
926fail_unlock:
927 mutex_unlock(&dev->struct_mutex);
928fail_put_user_pages:
929 for (i = 0; i < pinned_pages; i++)
930 page_cache_release(user_pages[i]);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -0700931 drm_free_large(user_pages);
Eric Anholt40123c12009-03-09 13:42:30 -0700932
933 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -0700934}
935
936/**
937 * Writes data to the object referenced by handle.
938 *
939 * On error, the contents of the buffer that were to be modified are undefined.
940 */
941int
942i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
943 struct drm_file *file_priv)
944{
945 struct drm_i915_gem_pwrite *args = data;
946 struct drm_gem_object *obj;
947 struct drm_i915_gem_object *obj_priv;
948 int ret = 0;
949
950 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
951 if (obj == NULL)
952 return -EBADF;
Daniel Vetter23010e42010-03-08 13:35:02 +0100953 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700954
955 /* Bounds check destination.
956 *
957 * XXX: This could use review for overflow issues...
958 */
959 if (args->offset > obj->size || args->size > obj->size ||
960 args->offset + args->size > obj->size) {
Luca Barbieribc9025b2010-02-09 05:49:12 +0000961 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700962 return -EINVAL;
963 }
964
965 /* We can only do the GTT pwrite on untiled buffers, as otherwise
966 * it would end up going through the fenced access, and we'll get
967 * different detiling behavior between reading and writing.
968 * pread/pwrite currently are reading and writing from the CPU
969 * perspective, requiring manual detiling by the client.
970 */
Dave Airlie71acb5e2008-12-30 20:31:46 +1000971 if (obj_priv->phys_obj)
972 ret = i915_gem_phys_pwrite(dev, obj, args, file_priv);
973 else if (obj_priv->tiling_mode == I915_TILING_NONE &&
Eric Anholt3de09aa2009-03-09 09:42:23 -0700974 dev->gtt_total != 0) {
975 ret = i915_gem_gtt_pwrite_fast(dev, obj, args, file_priv);
976 if (ret == -EFAULT) {
977 ret = i915_gem_gtt_pwrite_slow(dev, obj, args,
978 file_priv);
979 }
Eric Anholt280b7132009-03-12 16:56:27 -0700980 } else if (i915_gem_object_needs_bit17_swizzle(obj)) {
981 ret = i915_gem_shmem_pwrite_slow(dev, obj, args, file_priv);
Eric Anholt40123c12009-03-09 13:42:30 -0700982 } else {
983 ret = i915_gem_shmem_pwrite_fast(dev, obj, args, file_priv);
984 if (ret == -EFAULT) {
985 ret = i915_gem_shmem_pwrite_slow(dev, obj, args,
986 file_priv);
987 }
988 }
Eric Anholt673a3942008-07-30 12:06:12 -0700989
990#if WATCH_PWRITE
991 if (ret)
992 DRM_INFO("pwrite failed %d\n", ret);
993#endif
994
Luca Barbieribc9025b2010-02-09 05:49:12 +0000995 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700996
997 return ret;
998}
999
1000/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001001 * Called when user space prepares to use an object with the CPU, either
1002 * through the mmap ioctl's mapping or a GTT mapping.
Eric Anholt673a3942008-07-30 12:06:12 -07001003 */
1004int
1005i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
1006 struct drm_file *file_priv)
1007{
Eric Anholta09ba7f2009-08-29 12:49:51 -07001008 struct drm_i915_private *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07001009 struct drm_i915_gem_set_domain *args = data;
1010 struct drm_gem_object *obj;
Jesse Barnes652c3932009-08-17 13:31:43 -07001011 struct drm_i915_gem_object *obj_priv;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001012 uint32_t read_domains = args->read_domains;
1013 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001014 int ret;
1015
1016 if (!(dev->driver->driver_features & DRIVER_GEM))
1017 return -ENODEV;
1018
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001019 /* Only handle setting domains to types used by the CPU. */
Chris Wilson21d509e2009-06-06 09:46:02 +01001020 if (write_domain & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001021 return -EINVAL;
1022
Chris Wilson21d509e2009-06-06 09:46:02 +01001023 if (read_domains & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001024 return -EINVAL;
1025
1026 /* Having something in the write domain implies it's in the read
1027 * domain, and only that read domain. Enforce that in the request.
1028 */
1029 if (write_domain != 0 && read_domains != write_domain)
1030 return -EINVAL;
1031
Eric Anholt673a3942008-07-30 12:06:12 -07001032 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1033 if (obj == NULL)
1034 return -EBADF;
Daniel Vetter23010e42010-03-08 13:35:02 +01001035 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001036
1037 mutex_lock(&dev->struct_mutex);
Jesse Barnes652c3932009-08-17 13:31:43 -07001038
1039 intel_mark_busy(dev, obj);
1040
Eric Anholt673a3942008-07-30 12:06:12 -07001041#if WATCH_BUF
Krzysztof Halasacfd43c02009-06-20 00:31:28 +02001042 DRM_INFO("set_domain_ioctl %p(%zd), %08x %08x\n",
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001043 obj, obj->size, read_domains, write_domain);
Eric Anholt673a3942008-07-30 12:06:12 -07001044#endif
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001045 if (read_domains & I915_GEM_DOMAIN_GTT) {
1046 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Eric Anholt02354392008-11-26 13:58:13 -08001047
Eric Anholta09ba7f2009-08-29 12:49:51 -07001048 /* Update the LRU on the fence for the CPU access that's
1049 * about to occur.
1050 */
1051 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001052 struct drm_i915_fence_reg *reg =
1053 &dev_priv->fence_regs[obj_priv->fence_reg];
1054 list_move_tail(&reg->lru_list,
Eric Anholta09ba7f2009-08-29 12:49:51 -07001055 &dev_priv->mm.fence_list);
1056 }
1057
Eric Anholt02354392008-11-26 13:58:13 -08001058 /* Silently promote "you're not bound, there was nothing to do"
1059 * to success, since the client was just asking us to
1060 * make sure everything was done.
1061 */
1062 if (ret == -EINVAL)
1063 ret = 0;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001064 } else {
Eric Anholte47c68e2008-11-14 13:35:19 -08001065 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001066 }
1067
Eric Anholt673a3942008-07-30 12:06:12 -07001068 drm_gem_object_unreference(obj);
1069 mutex_unlock(&dev->struct_mutex);
1070 return ret;
1071}
1072
1073/**
1074 * Called when user space has done writes to this buffer
1075 */
1076int
1077i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
1078 struct drm_file *file_priv)
1079{
1080 struct drm_i915_gem_sw_finish *args = data;
1081 struct drm_gem_object *obj;
1082 struct drm_i915_gem_object *obj_priv;
1083 int ret = 0;
1084
1085 if (!(dev->driver->driver_features & DRIVER_GEM))
1086 return -ENODEV;
1087
1088 mutex_lock(&dev->struct_mutex);
1089 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1090 if (obj == NULL) {
1091 mutex_unlock(&dev->struct_mutex);
1092 return -EBADF;
1093 }
1094
1095#if WATCH_BUF
Krzysztof Halasacfd43c02009-06-20 00:31:28 +02001096 DRM_INFO("%s: sw_finish %d (%p %zd)\n",
Eric Anholt673a3942008-07-30 12:06:12 -07001097 __func__, args->handle, obj, obj->size);
1098#endif
Daniel Vetter23010e42010-03-08 13:35:02 +01001099 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001100
1101 /* Pinned buffers may be scanout, so flush the cache */
Eric Anholte47c68e2008-11-14 13:35:19 -08001102 if (obj_priv->pin_count)
1103 i915_gem_object_flush_cpu_write_domain(obj);
1104
Eric Anholt673a3942008-07-30 12:06:12 -07001105 drm_gem_object_unreference(obj);
1106 mutex_unlock(&dev->struct_mutex);
1107 return ret;
1108}
1109
1110/**
1111 * Maps the contents of an object, returning the address it is mapped
1112 * into.
1113 *
1114 * While the mapping holds a reference on the contents of the object, it doesn't
1115 * imply a ref on the object itself.
1116 */
1117int
1118i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
1119 struct drm_file *file_priv)
1120{
1121 struct drm_i915_gem_mmap *args = data;
1122 struct drm_gem_object *obj;
1123 loff_t offset;
1124 unsigned long addr;
1125
1126 if (!(dev->driver->driver_features & DRIVER_GEM))
1127 return -ENODEV;
1128
1129 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1130 if (obj == NULL)
1131 return -EBADF;
1132
1133 offset = args->offset;
1134
1135 down_write(&current->mm->mmap_sem);
1136 addr = do_mmap(obj->filp, 0, args->size,
1137 PROT_READ | PROT_WRITE, MAP_SHARED,
1138 args->offset);
1139 up_write(&current->mm->mmap_sem);
Luca Barbieribc9025b2010-02-09 05:49:12 +00001140 drm_gem_object_unreference_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001141 if (IS_ERR((void *)addr))
1142 return addr;
1143
1144 args->addr_ptr = (uint64_t) addr;
1145
1146 return 0;
1147}
1148
Jesse Barnesde151cf2008-11-12 10:03:55 -08001149/**
1150 * i915_gem_fault - fault a page into the GTT
1151 * vma: VMA in question
1152 * vmf: fault info
1153 *
1154 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1155 * from userspace. The fault handler takes care of binding the object to
1156 * the GTT (if needed), allocating and programming a fence register (again,
1157 * only if needed based on whether the old reg is still valid or the object
1158 * is tiled) and inserting a new PTE into the faulting process.
1159 *
1160 * Note that the faulting process may involve evicting existing objects
1161 * from the GTT and/or fence registers to make room. So performance may
1162 * suffer if the GTT working set is large or there are few fence registers
1163 * left.
1164 */
1165int i915_gem_fault(struct vm_area_struct *vma, struct vm_fault *vmf)
1166{
1167 struct drm_gem_object *obj = vma->vm_private_data;
1168 struct drm_device *dev = obj->dev;
1169 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001170 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001171 pgoff_t page_offset;
1172 unsigned long pfn;
1173 int ret = 0;
Jesse Barnes0f973f22009-01-26 17:10:45 -08001174 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001175
1176 /* We don't use vmf->pgoff since that has the fake offset */
1177 page_offset = ((unsigned long)vmf->virtual_address - vma->vm_start) >>
1178 PAGE_SHIFT;
1179
1180 /* Now bind it into the GTT if needed */
1181 mutex_lock(&dev->struct_mutex);
1182 if (!obj_priv->gtt_space) {
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001183 ret = i915_gem_object_bind_to_gtt(obj, 0);
Chris Wilsonc7150892009-09-23 00:43:56 +01001184 if (ret)
1185 goto unlock;
Kristian Høgsberg07f4f3e2009-05-27 14:37:28 -04001186
Jesse Barnes14b60392009-05-20 16:47:08 -04001187 list_add_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001188
1189 ret = i915_gem_object_set_to_gtt_domain(obj, write);
Chris Wilsonc7150892009-09-23 00:43:56 +01001190 if (ret)
1191 goto unlock;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001192 }
1193
1194 /* Need a new fence register? */
Eric Anholta09ba7f2009-08-29 12:49:51 -07001195 if (obj_priv->tiling_mode != I915_TILING_NONE) {
Chris Wilson8c4b8c32009-06-17 22:08:52 +01001196 ret = i915_gem_object_get_fence_reg(obj);
Chris Wilsonc7150892009-09-23 00:43:56 +01001197 if (ret)
1198 goto unlock;
Eric Anholtd9ddcb92009-01-27 10:33:49 -08001199 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001200
1201 pfn = ((dev->agp->base + obj_priv->gtt_offset) >> PAGE_SHIFT) +
1202 page_offset;
1203
1204 /* Finally, remap it using the new GTT offset */
1205 ret = vm_insert_pfn(vma, (unsigned long)vmf->virtual_address, pfn);
Chris Wilsonc7150892009-09-23 00:43:56 +01001206unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001207 mutex_unlock(&dev->struct_mutex);
1208
1209 switch (ret) {
Chris Wilsonc7150892009-09-23 00:43:56 +01001210 case 0:
1211 case -ERESTARTSYS:
1212 return VM_FAULT_NOPAGE;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001213 case -ENOMEM:
1214 case -EAGAIN:
1215 return VM_FAULT_OOM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001216 default:
Chris Wilsonc7150892009-09-23 00:43:56 +01001217 return VM_FAULT_SIGBUS;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001218 }
1219}
1220
1221/**
1222 * i915_gem_create_mmap_offset - create a fake mmap offset for an object
1223 * @obj: obj in question
1224 *
1225 * GEM memory mapping works by handing back to userspace a fake mmap offset
1226 * it can use in a subsequent mmap(2) call. The DRM core code then looks
1227 * up the object based on the offset and sets up the various memory mapping
1228 * structures.
1229 *
1230 * This routine allocates and attaches a fake offset for @obj.
1231 */
1232static int
1233i915_gem_create_mmap_offset(struct drm_gem_object *obj)
1234{
1235 struct drm_device *dev = obj->dev;
1236 struct drm_gem_mm *mm = dev->mm_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001237 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001238 struct drm_map_list *list;
Benjamin Herrenschmidtf77d3902009-02-02 16:55:46 +11001239 struct drm_local_map *map;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001240 int ret = 0;
1241
1242 /* Set the object up for mmap'ing */
1243 list = &obj->map_list;
Eric Anholt9a298b22009-03-24 12:23:04 -07001244 list->map = kzalloc(sizeof(struct drm_map_list), GFP_KERNEL);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001245 if (!list->map)
1246 return -ENOMEM;
1247
1248 map = list->map;
1249 map->type = _DRM_GEM;
1250 map->size = obj->size;
1251 map->handle = obj;
1252
1253 /* Get a DRM GEM mmap offset allocated... */
1254 list->file_offset_node = drm_mm_search_free(&mm->offset_manager,
1255 obj->size / PAGE_SIZE, 0, 0);
1256 if (!list->file_offset_node) {
1257 DRM_ERROR("failed to allocate offset for bo %d\n", obj->name);
1258 ret = -ENOMEM;
1259 goto out_free_list;
1260 }
1261
1262 list->file_offset_node = drm_mm_get_block(list->file_offset_node,
1263 obj->size / PAGE_SIZE, 0);
1264 if (!list->file_offset_node) {
1265 ret = -ENOMEM;
1266 goto out_free_list;
1267 }
1268
1269 list->hash.key = list->file_offset_node->start;
1270 if (drm_ht_insert_item(&mm->offset_hash, &list->hash)) {
1271 DRM_ERROR("failed to add to map hash\n");
Chris Wilson5618ca62009-12-02 15:15:30 +00001272 ret = -ENOMEM;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001273 goto out_free_mm;
1274 }
1275
1276 /* By now we should be all set, any drm_mmap request on the offset
1277 * below will get to our mmap & fault handler */
1278 obj_priv->mmap_offset = ((uint64_t) list->hash.key) << PAGE_SHIFT;
1279
1280 return 0;
1281
1282out_free_mm:
1283 drm_mm_put_block(list->file_offset_node);
1284out_free_list:
Eric Anholt9a298b22009-03-24 12:23:04 -07001285 kfree(list->map);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001286
1287 return ret;
1288}
1289
Chris Wilson901782b2009-07-10 08:18:50 +01001290/**
1291 * i915_gem_release_mmap - remove physical page mappings
1292 * @obj: obj in question
1293 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001294 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001295 * relinquish ownership of the pages back to the system.
1296 *
1297 * It is vital that we remove the page mapping if we have mapped a tiled
1298 * object through the GTT and then lose the fence register due to
1299 * resource pressure. Similarly if the object has been moved out of the
1300 * aperture, than pages mapped into userspace must be revoked. Removing the
1301 * mapping will then trigger a page fault on the next user access, allowing
1302 * fixup by i915_gem_fault().
1303 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001304void
Chris Wilson901782b2009-07-10 08:18:50 +01001305i915_gem_release_mmap(struct drm_gem_object *obj)
1306{
1307 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001308 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson901782b2009-07-10 08:18:50 +01001309
1310 if (dev->dev_mapping)
1311 unmap_mapping_range(dev->dev_mapping,
1312 obj_priv->mmap_offset, obj->size, 1);
1313}
1314
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001315static void
1316i915_gem_free_mmap_offset(struct drm_gem_object *obj)
1317{
1318 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001319 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001320 struct drm_gem_mm *mm = dev->mm_private;
1321 struct drm_map_list *list;
1322
1323 list = &obj->map_list;
1324 drm_ht_remove_item(&mm->offset_hash, &list->hash);
1325
1326 if (list->file_offset_node) {
1327 drm_mm_put_block(list->file_offset_node);
1328 list->file_offset_node = NULL;
1329 }
1330
1331 if (list->map) {
Eric Anholt9a298b22009-03-24 12:23:04 -07001332 kfree(list->map);
Jesse Barnesab00b3e2009-02-11 14:01:46 -08001333 list->map = NULL;
1334 }
1335
1336 obj_priv->mmap_offset = 0;
1337}
1338
Jesse Barnesde151cf2008-11-12 10:03:55 -08001339/**
1340 * i915_gem_get_gtt_alignment - return required GTT alignment for an object
1341 * @obj: object to check
1342 *
1343 * Return the required GTT alignment for an object, taking into account
1344 * potential fence register mapping if needed.
1345 */
1346static uint32_t
1347i915_gem_get_gtt_alignment(struct drm_gem_object *obj)
1348{
1349 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001350 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001351 int start, i;
1352
1353 /*
1354 * Minimum alignment is 4k (GTT page size), but might be greater
1355 * if a fence register is needed for the object.
1356 */
1357 if (IS_I965G(dev) || obj_priv->tiling_mode == I915_TILING_NONE)
1358 return 4096;
1359
1360 /*
1361 * Previous chips need to be aligned to the size of the smallest
1362 * fence register that can contain the object.
1363 */
1364 if (IS_I9XX(dev))
1365 start = 1024*1024;
1366 else
1367 start = 512*1024;
1368
1369 for (i = start; i < obj->size; i <<= 1)
1370 ;
1371
1372 return i;
1373}
1374
1375/**
1376 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
1377 * @dev: DRM device
1378 * @data: GTT mapping ioctl data
1379 * @file_priv: GEM object info
1380 *
1381 * Simply returns the fake offset to userspace so it can mmap it.
1382 * The mmap call will end up in drm_gem_mmap(), which will set things
1383 * up so we can get faults in the handler above.
1384 *
1385 * The fault handler will take care of binding the object into the GTT
1386 * (since it may have been evicted to make room for something), allocating
1387 * a fence register, and mapping the appropriate aperture address into
1388 * userspace.
1389 */
1390int
1391i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
1392 struct drm_file *file_priv)
1393{
1394 struct drm_i915_gem_mmap_gtt *args = data;
1395 struct drm_i915_private *dev_priv = dev->dev_private;
1396 struct drm_gem_object *obj;
1397 struct drm_i915_gem_object *obj_priv;
1398 int ret;
1399
1400 if (!(dev->driver->driver_features & DRIVER_GEM))
1401 return -ENODEV;
1402
1403 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
1404 if (obj == NULL)
1405 return -EBADF;
1406
1407 mutex_lock(&dev->struct_mutex);
1408
Daniel Vetter23010e42010-03-08 13:35:02 +01001409 obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001410
Chris Wilsonab182822009-09-22 18:46:17 +01001411 if (obj_priv->madv != I915_MADV_WILLNEED) {
1412 DRM_ERROR("Attempting to mmap a purgeable buffer\n");
1413 drm_gem_object_unreference(obj);
1414 mutex_unlock(&dev->struct_mutex);
1415 return -EINVAL;
1416 }
1417
1418
Jesse Barnesde151cf2008-11-12 10:03:55 -08001419 if (!obj_priv->mmap_offset) {
1420 ret = i915_gem_create_mmap_offset(obj);
Chris Wilson13af1062009-02-11 14:26:31 +00001421 if (ret) {
1422 drm_gem_object_unreference(obj);
1423 mutex_unlock(&dev->struct_mutex);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001424 return ret;
Chris Wilson13af1062009-02-11 14:26:31 +00001425 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001426 }
1427
1428 args->offset = obj_priv->mmap_offset;
1429
Jesse Barnesde151cf2008-11-12 10:03:55 -08001430 /*
1431 * Pull it into the GTT so that we have a page list (makes the
1432 * initial fault faster and any subsequent flushing possible).
1433 */
1434 if (!obj_priv->agp_mem) {
Chris Wilsone67b8ce2009-09-14 16:50:26 +01001435 ret = i915_gem_object_bind_to_gtt(obj, 0);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001436 if (ret) {
1437 drm_gem_object_unreference(obj);
1438 mutex_unlock(&dev->struct_mutex);
1439 return ret;
1440 }
Jesse Barnes14b60392009-05-20 16:47:08 -04001441 list_add_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
Jesse Barnesde151cf2008-11-12 10:03:55 -08001442 }
1443
1444 drm_gem_object_unreference(obj);
1445 mutex_unlock(&dev->struct_mutex);
1446
1447 return 0;
1448}
1449
Ben Gamari6911a9b2009-04-02 11:24:54 -07001450void
Eric Anholt856fa192009-03-19 14:10:50 -07001451i915_gem_object_put_pages(struct drm_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07001452{
Daniel Vetter23010e42010-03-08 13:35:02 +01001453 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001454 int page_count = obj->size / PAGE_SIZE;
1455 int i;
1456
Eric Anholt856fa192009-03-19 14:10:50 -07001457 BUG_ON(obj_priv->pages_refcount == 0);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001458 BUG_ON(obj_priv->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07001459
1460 if (--obj_priv->pages_refcount != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07001461 return;
1462
Eric Anholt280b7132009-03-12 16:56:27 -07001463 if (obj_priv->tiling_mode != I915_TILING_NONE)
1464 i915_gem_object_save_bit_17_swizzle(obj);
1465
Chris Wilson3ef94da2009-09-14 16:50:29 +01001466 if (obj_priv->madv == I915_MADV_DONTNEED)
Chris Wilson13a05fd2009-09-20 23:03:19 +01001467 obj_priv->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01001468
1469 for (i = 0; i < page_count; i++) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01001470 if (obj_priv->dirty)
1471 set_page_dirty(obj_priv->pages[i]);
1472
1473 if (obj_priv->madv == I915_MADV_WILLNEED)
Eric Anholt856fa192009-03-19 14:10:50 -07001474 mark_page_accessed(obj_priv->pages[i]);
Chris Wilson3ef94da2009-09-14 16:50:29 +01001475
1476 page_cache_release(obj_priv->pages[i]);
1477 }
Eric Anholt673a3942008-07-30 12:06:12 -07001478 obj_priv->dirty = 0;
1479
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07001480 drm_free_large(obj_priv->pages);
Eric Anholt856fa192009-03-19 14:10:50 -07001481 obj_priv->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001482}
1483
1484static void
Zou Nan hai852835f2010-05-21 09:08:56 +08001485i915_gem_object_move_to_active(struct drm_gem_object *obj, uint32_t seqno,
1486 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001487{
1488 struct drm_device *dev = obj->dev;
1489 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001490 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Zou Nan hai852835f2010-05-21 09:08:56 +08001491 BUG_ON(ring == NULL);
1492 obj_priv->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001493
1494 /* Add a reference if we're newly entering the active list. */
1495 if (!obj_priv->active) {
1496 drm_gem_object_reference(obj);
1497 obj_priv->active = 1;
1498 }
1499 /* Move from whatever list we were on to the tail of execution. */
Carl Worth5e118f42009-03-20 11:54:25 -07001500 spin_lock(&dev_priv->mm.active_list_lock);
Zou Nan hai852835f2010-05-21 09:08:56 +08001501 list_move_tail(&obj_priv->list, &ring->active_list);
Carl Worth5e118f42009-03-20 11:54:25 -07001502 spin_unlock(&dev_priv->mm.active_list_lock);
Eric Anholtce44b0e2008-11-06 16:00:31 -08001503 obj_priv->last_rendering_seqno = seqno;
Eric Anholt673a3942008-07-30 12:06:12 -07001504}
1505
Eric Anholtce44b0e2008-11-06 16:00:31 -08001506static void
1507i915_gem_object_move_to_flushing(struct drm_gem_object *obj)
1508{
1509 struct drm_device *dev = obj->dev;
1510 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001511 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholtce44b0e2008-11-06 16:00:31 -08001512
1513 BUG_ON(!obj_priv->active);
1514 list_move_tail(&obj_priv->list, &dev_priv->mm.flushing_list);
1515 obj_priv->last_rendering_seqno = 0;
1516}
Eric Anholt673a3942008-07-30 12:06:12 -07001517
Chris Wilson963b4832009-09-20 23:03:54 +01001518/* Immediately discard the backing storage */
1519static void
1520i915_gem_object_truncate(struct drm_gem_object *obj)
1521{
Daniel Vetter23010e42010-03-08 13:35:02 +01001522 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001523 struct inode *inode;
Chris Wilson963b4832009-09-20 23:03:54 +01001524
Chris Wilsonbb6baf72009-09-22 14:24:13 +01001525 inode = obj->filp->f_path.dentry->d_inode;
1526 if (inode->i_op->truncate)
1527 inode->i_op->truncate (inode);
1528
1529 obj_priv->madv = __I915_MADV_PURGED;
Chris Wilson963b4832009-09-20 23:03:54 +01001530}
1531
1532static inline int
1533i915_gem_object_is_purgeable(struct drm_i915_gem_object *obj_priv)
1534{
1535 return obj_priv->madv == I915_MADV_DONTNEED;
1536}
1537
Eric Anholt673a3942008-07-30 12:06:12 -07001538static void
1539i915_gem_object_move_to_inactive(struct drm_gem_object *obj)
1540{
1541 struct drm_device *dev = obj->dev;
1542 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001543 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001544
1545 i915_verify_inactive(dev, __FILE__, __LINE__);
1546 if (obj_priv->pin_count != 0)
1547 list_del_init(&obj_priv->list);
1548 else
1549 list_move_tail(&obj_priv->list, &dev_priv->mm.inactive_list);
1550
Daniel Vetter99fcb762010-02-07 16:20:18 +01001551 BUG_ON(!list_empty(&obj_priv->gpu_write_list));
1552
Eric Anholtce44b0e2008-11-06 16:00:31 -08001553 obj_priv->last_rendering_seqno = 0;
Zou Nan hai852835f2010-05-21 09:08:56 +08001554 obj_priv->ring = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001555 if (obj_priv->active) {
1556 obj_priv->active = 0;
1557 drm_gem_object_unreference(obj);
1558 }
1559 i915_verify_inactive(dev, __FILE__, __LINE__);
1560}
1561
Daniel Vetter63560392010-02-19 11:51:59 +01001562static void
1563i915_gem_process_flushing_list(struct drm_device *dev,
Zou Nan hai852835f2010-05-21 09:08:56 +08001564 uint32_t flush_domains, uint32_t seqno,
1565 struct intel_ring_buffer *ring)
Daniel Vetter63560392010-02-19 11:51:59 +01001566{
1567 drm_i915_private_t *dev_priv = dev->dev_private;
1568 struct drm_i915_gem_object *obj_priv, *next;
1569
1570 list_for_each_entry_safe(obj_priv, next,
1571 &dev_priv->mm.gpu_write_list,
1572 gpu_write_list) {
Daniel Vettera8089e82010-04-09 19:05:09 +00001573 struct drm_gem_object *obj = &obj_priv->base;
Daniel Vetter63560392010-02-19 11:51:59 +01001574
1575 if ((obj->write_domain & flush_domains) ==
Zou Nan hai852835f2010-05-21 09:08:56 +08001576 obj->write_domain &&
1577 obj_priv->ring->ring_flag == ring->ring_flag) {
Daniel Vetter63560392010-02-19 11:51:59 +01001578 uint32_t old_write_domain = obj->write_domain;
1579
1580 obj->write_domain = 0;
1581 list_del_init(&obj_priv->gpu_write_list);
Zou Nan hai852835f2010-05-21 09:08:56 +08001582 i915_gem_object_move_to_active(obj, seqno, ring);
Daniel Vetter63560392010-02-19 11:51:59 +01001583
1584 /* update the fence lru list */
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001585 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
1586 struct drm_i915_fence_reg *reg =
1587 &dev_priv->fence_regs[obj_priv->fence_reg];
1588 list_move_tail(&reg->lru_list,
Daniel Vetter63560392010-02-19 11:51:59 +01001589 &dev_priv->mm.fence_list);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02001590 }
Daniel Vetter63560392010-02-19 11:51:59 +01001591
1592 trace_i915_gem_object_change_domain(obj,
1593 obj->read_domains,
1594 old_write_domain);
1595 }
1596 }
1597}
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001598
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001599uint32_t
Eric Anholtb9624422009-06-03 07:27:35 +00001600i915_add_request(struct drm_device *dev, struct drm_file *file_priv,
Zou Nan hai852835f2010-05-21 09:08:56 +08001601 uint32_t flush_domains, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001602{
1603 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholtb9624422009-06-03 07:27:35 +00001604 struct drm_i915_file_private *i915_file_priv = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07001605 struct drm_i915_gem_request *request;
1606 uint32_t seqno;
1607 int was_empty;
Eric Anholt673a3942008-07-30 12:06:12 -07001608
Eric Anholtb9624422009-06-03 07:27:35 +00001609 if (file_priv != NULL)
1610 i915_file_priv = file_priv->driver_priv;
1611
Eric Anholt9a298b22009-03-24 12:23:04 -07001612 request = kzalloc(sizeof(*request), GFP_KERNEL);
Eric Anholt673a3942008-07-30 12:06:12 -07001613 if (request == NULL)
1614 return 0;
1615
Zou Nan hai852835f2010-05-21 09:08:56 +08001616 seqno = ring->add_request(dev, ring, file_priv, flush_domains);
Eric Anholt673a3942008-07-30 12:06:12 -07001617
1618 request->seqno = seqno;
Zou Nan hai852835f2010-05-21 09:08:56 +08001619 request->ring = ring;
Eric Anholt673a3942008-07-30 12:06:12 -07001620 request->emitted_jiffies = jiffies;
Zou Nan hai852835f2010-05-21 09:08:56 +08001621 was_empty = list_empty(&ring->request_list);
1622 list_add_tail(&request->list, &ring->request_list);
1623
Eric Anholtb9624422009-06-03 07:27:35 +00001624 if (i915_file_priv) {
1625 list_add_tail(&request->client_list,
1626 &i915_file_priv->mm.request_list);
1627 } else {
1628 INIT_LIST_HEAD(&request->client_list);
1629 }
Eric Anholt673a3942008-07-30 12:06:12 -07001630
Eric Anholtce44b0e2008-11-06 16:00:31 -08001631 /* Associate any objects on the flushing list matching the write
1632 * domain we're flushing with our flush.
1633 */
Daniel Vetter63560392010-02-19 11:51:59 +01001634 if (flush_domains != 0)
Zou Nan hai852835f2010-05-21 09:08:56 +08001635 i915_gem_process_flushing_list(dev, flush_domains, seqno, ring);
Eric Anholtce44b0e2008-11-06 16:00:31 -08001636
Ben Gamarif65d9422009-09-14 17:48:44 -04001637 if (!dev_priv->mm.suspended) {
1638 mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
1639 if (was_empty)
1640 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
1641 }
Eric Anholt673a3942008-07-30 12:06:12 -07001642 return seqno;
1643}
1644
1645/**
1646 * Command execution barrier
1647 *
1648 * Ensures that all commands in the ring are finished
1649 * before signalling the CPU
1650 */
Eric Anholt3043c602008-10-02 12:24:47 -07001651static uint32_t
Zou Nan hai852835f2010-05-21 09:08:56 +08001652i915_retire_commands(struct drm_device *dev, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001653{
Eric Anholt673a3942008-07-30 12:06:12 -07001654 uint32_t flush_domains = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001655
1656 /* The sampler always gets flushed on i965 (sigh) */
1657 if (IS_I965G(dev))
1658 flush_domains |= I915_GEM_DOMAIN_SAMPLER;
Zou Nan hai852835f2010-05-21 09:08:56 +08001659
1660 ring->flush(dev, ring,
1661 I915_GEM_DOMAIN_COMMAND, flush_domains);
Eric Anholt673a3942008-07-30 12:06:12 -07001662 return flush_domains;
1663}
1664
1665/**
1666 * Moves buffers associated only with the given active seqno from the active
1667 * to inactive list, potentially freeing them.
1668 */
1669static void
1670i915_gem_retire_request(struct drm_device *dev,
1671 struct drm_i915_gem_request *request)
1672{
1673 drm_i915_private_t *dev_priv = dev->dev_private;
1674
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001675 trace_i915_gem_request_retire(dev, request->seqno);
1676
Eric Anholt673a3942008-07-30 12:06:12 -07001677 /* Move any buffers on the active list that are no longer referenced
1678 * by the ringbuffer to the flushing/inactive lists as appropriate.
1679 */
Carl Worth5e118f42009-03-20 11:54:25 -07001680 spin_lock(&dev_priv->mm.active_list_lock);
Zou Nan hai852835f2010-05-21 09:08:56 +08001681 while (!list_empty(&request->ring->active_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001682 struct drm_gem_object *obj;
1683 struct drm_i915_gem_object *obj_priv;
1684
Zou Nan hai852835f2010-05-21 09:08:56 +08001685 obj_priv = list_first_entry(&request->ring->active_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001686 struct drm_i915_gem_object,
1687 list);
Daniel Vettera8089e82010-04-09 19:05:09 +00001688 obj = &obj_priv->base;
Eric Anholt673a3942008-07-30 12:06:12 -07001689
1690 /* If the seqno being retired doesn't match the oldest in the
1691 * list, then the oldest in the list must still be newer than
1692 * this seqno.
1693 */
1694 if (obj_priv->last_rendering_seqno != request->seqno)
Carl Worth5e118f42009-03-20 11:54:25 -07001695 goto out;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001696
Eric Anholt673a3942008-07-30 12:06:12 -07001697#if WATCH_LRU
1698 DRM_INFO("%s: retire %d moves to inactive list %p\n",
1699 __func__, request->seqno, obj);
1700#endif
1701
Eric Anholtce44b0e2008-11-06 16:00:31 -08001702 if (obj->write_domain != 0)
1703 i915_gem_object_move_to_flushing(obj);
Shaohua Li68c84342009-04-08 10:58:23 +08001704 else {
1705 /* Take a reference on the object so it won't be
1706 * freed while the spinlock is held. The list
1707 * protection for this spinlock is safe when breaking
1708 * the lock like this since the next thing we do
1709 * is just get the head of the list again.
1710 */
1711 drm_gem_object_reference(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001712 i915_gem_object_move_to_inactive(obj);
Shaohua Li68c84342009-04-08 10:58:23 +08001713 spin_unlock(&dev_priv->mm.active_list_lock);
1714 drm_gem_object_unreference(obj);
1715 spin_lock(&dev_priv->mm.active_list_lock);
1716 }
Eric Anholt673a3942008-07-30 12:06:12 -07001717 }
Carl Worth5e118f42009-03-20 11:54:25 -07001718out:
1719 spin_unlock(&dev_priv->mm.active_list_lock);
Eric Anholt673a3942008-07-30 12:06:12 -07001720}
1721
1722/**
1723 * Returns true if seq1 is later than seq2.
1724 */
Ben Gamari22be1722009-09-14 17:48:43 -04001725bool
Eric Anholt673a3942008-07-30 12:06:12 -07001726i915_seqno_passed(uint32_t seq1, uint32_t seq2)
1727{
1728 return (int32_t)(seq1 - seq2) >= 0;
1729}
1730
1731uint32_t
Zou Nan hai852835f2010-05-21 09:08:56 +08001732i915_get_gem_seqno(struct drm_device *dev,
Zou Nan haid1b851f2010-05-21 09:08:57 +08001733 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001734{
Zou Nan hai852835f2010-05-21 09:08:56 +08001735 return ring->get_gem_seqno(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001736}
1737
1738/**
1739 * This function clears the request list as sequence numbers are passed.
1740 */
1741void
Zou Nan hai852835f2010-05-21 09:08:56 +08001742i915_gem_retire_requests(struct drm_device *dev,
1743 struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001744{
1745 drm_i915_private_t *dev_priv = dev->dev_private;
1746 uint32_t seqno;
1747
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001748 if (!ring->status_page.page_addr
Zou Nan hai852835f2010-05-21 09:08:56 +08001749 || list_empty(&ring->request_list))
Karsten Wiese6c0594a2009-02-23 15:07:57 +01001750 return;
1751
Zou Nan hai852835f2010-05-21 09:08:56 +08001752 seqno = i915_get_gem_seqno(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001753
Zou Nan hai852835f2010-05-21 09:08:56 +08001754 while (!list_empty(&ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001755 struct drm_i915_gem_request *request;
1756 uint32_t retiring_seqno;
1757
Zou Nan hai852835f2010-05-21 09:08:56 +08001758 request = list_first_entry(&ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07001759 struct drm_i915_gem_request,
1760 list);
1761 retiring_seqno = request->seqno;
1762
1763 if (i915_seqno_passed(seqno, retiring_seqno) ||
Ben Gamariba1234d2009-09-14 17:48:47 -04001764 atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07001765 i915_gem_retire_request(dev, request);
1766
1767 list_del(&request->list);
Eric Anholtb9624422009-06-03 07:27:35 +00001768 list_del(&request->client_list);
Eric Anholt9a298b22009-03-24 12:23:04 -07001769 kfree(request);
Eric Anholt673a3942008-07-30 12:06:12 -07001770 } else
1771 break;
1772 }
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001773
1774 if (unlikely (dev_priv->trace_irq_seqno &&
1775 i915_seqno_passed(dev_priv->trace_irq_seqno, seqno))) {
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001776
1777 ring->user_irq_put(dev, ring);
Chris Wilson9d34e5d2009-09-24 05:26:06 +01001778 dev_priv->trace_irq_seqno = 0;
1779 }
Eric Anholt673a3942008-07-30 12:06:12 -07001780}
1781
1782void
1783i915_gem_retire_work_handler(struct work_struct *work)
1784{
1785 drm_i915_private_t *dev_priv;
1786 struct drm_device *dev;
1787
1788 dev_priv = container_of(work, drm_i915_private_t,
1789 mm.retire_work.work);
1790 dev = dev_priv->dev;
1791
1792 mutex_lock(&dev->struct_mutex);
Zou Nan hai852835f2010-05-21 09:08:56 +08001793 i915_gem_retire_requests(dev, &dev_priv->render_ring);
1794
Zou Nan haid1b851f2010-05-21 09:08:57 +08001795 if (HAS_BSD(dev))
1796 i915_gem_retire_requests(dev, &dev_priv->bsd_ring);
1797
Keith Packard6dbe2772008-10-14 21:41:13 -07001798 if (!dev_priv->mm.suspended &&
Zou Nan haid1b851f2010-05-21 09:08:57 +08001799 (!list_empty(&dev_priv->render_ring.request_list) ||
1800 (HAS_BSD(dev) &&
1801 !list_empty(&dev_priv->bsd_ring.request_list))))
Eric Anholt9c9fe1f2009-08-03 16:09:16 -07001802 queue_delayed_work(dev_priv->wq, &dev_priv->mm.retire_work, HZ);
Eric Anholt673a3942008-07-30 12:06:12 -07001803 mutex_unlock(&dev->struct_mutex);
1804}
1805
Daniel Vetter5a5a0c62009-09-15 22:57:36 +02001806int
Zou Nan hai852835f2010-05-21 09:08:56 +08001807i915_do_wait_request(struct drm_device *dev, uint32_t seqno,
1808 int interruptible, struct intel_ring_buffer *ring)
Eric Anholt673a3942008-07-30 12:06:12 -07001809{
1810 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001811 u32 ier;
Eric Anholt673a3942008-07-30 12:06:12 -07001812 int ret = 0;
1813
1814 BUG_ON(seqno == 0);
1815
Ben Gamariba1234d2009-09-14 17:48:47 -04001816 if (atomic_read(&dev_priv->mm.wedged))
Ben Gamariffed1d02009-09-14 17:48:41 -04001817 return -EIO;
1818
Zou Nan hai852835f2010-05-21 09:08:56 +08001819 if (!i915_seqno_passed(ring->get_gem_seqno(dev, ring), seqno)) {
Eric Anholtbad720f2009-10-22 16:11:14 -07001820 if (HAS_PCH_SPLIT(dev))
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001821 ier = I915_READ(DEIER) | I915_READ(GTIER);
1822 else
1823 ier = I915_READ(IER);
Jesse Barnes802c7eb2009-05-05 16:03:48 -07001824 if (!ier) {
1825 DRM_ERROR("something (likely vbetool) disabled "
1826 "interrupts, re-enabling\n");
1827 i915_driver_irq_preinstall(dev);
1828 i915_driver_irq_postinstall(dev);
1829 }
1830
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001831 trace_i915_gem_request_wait_begin(dev, seqno);
1832
Zou Nan hai852835f2010-05-21 09:08:56 +08001833 ring->waiting_gem_seqno = seqno;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001834 ring->user_irq_get(dev, ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02001835 if (interruptible)
Zou Nan hai852835f2010-05-21 09:08:56 +08001836 ret = wait_event_interruptible(ring->irq_queue,
1837 i915_seqno_passed(
1838 ring->get_gem_seqno(dev, ring), seqno)
1839 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02001840 else
Zou Nan hai852835f2010-05-21 09:08:56 +08001841 wait_event(ring->irq_queue,
1842 i915_seqno_passed(
1843 ring->get_gem_seqno(dev, ring), seqno)
1844 || atomic_read(&dev_priv->mm.wedged));
Daniel Vetter48764bf2009-09-15 22:57:32 +02001845
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001846 ring->user_irq_put(dev, ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08001847 ring->waiting_gem_seqno = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01001848
1849 trace_i915_gem_request_wait_end(dev, seqno);
Eric Anholt673a3942008-07-30 12:06:12 -07001850 }
Ben Gamariba1234d2009-09-14 17:48:47 -04001851 if (atomic_read(&dev_priv->mm.wedged))
Eric Anholt673a3942008-07-30 12:06:12 -07001852 ret = -EIO;
1853
1854 if (ret && ret != -ERESTARTSYS)
1855 DRM_ERROR("%s returns %d (awaiting %d at %d)\n",
Zou Nan hai852835f2010-05-21 09:08:56 +08001856 __func__, ret, seqno, ring->get_gem_seqno(dev, ring));
Eric Anholt673a3942008-07-30 12:06:12 -07001857
1858 /* Directly dispatch request retiring. While we have the work queue
1859 * to handle this, the waiter on a request often wants an associated
1860 * buffer to have made it to the inactive list, and we would need
1861 * a separate wait queue to handle that.
1862 */
1863 if (ret == 0)
Zou Nan hai852835f2010-05-21 09:08:56 +08001864 i915_gem_retire_requests(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001865
1866 return ret;
1867}
1868
Daniel Vetter48764bf2009-09-15 22:57:32 +02001869/**
1870 * Waits for a sequence number to be signaled, and cleans up the
1871 * request and object lists appropriately for that event.
1872 */
1873static int
Zou Nan hai852835f2010-05-21 09:08:56 +08001874i915_wait_request(struct drm_device *dev, uint32_t seqno,
1875 struct intel_ring_buffer *ring)
Daniel Vetter48764bf2009-09-15 22:57:32 +02001876{
Zou Nan hai852835f2010-05-21 09:08:56 +08001877 return i915_do_wait_request(dev, seqno, 1, ring);
Daniel Vetter48764bf2009-09-15 22:57:32 +02001878}
1879
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001880static void
1881i915_gem_flush(struct drm_device *dev,
1882 uint32_t invalidate_domains,
1883 uint32_t flush_domains)
1884{
1885 drm_i915_private_t *dev_priv = dev->dev_private;
1886 if (flush_domains & I915_GEM_DOMAIN_CPU)
1887 drm_agp_chipset_flush(dev);
1888 dev_priv->render_ring.flush(dev, &dev_priv->render_ring,
1889 invalidate_domains,
1890 flush_domains);
Zou Nan haid1b851f2010-05-21 09:08:57 +08001891
1892 if (HAS_BSD(dev))
1893 dev_priv->bsd_ring.flush(dev, &dev_priv->bsd_ring,
1894 invalidate_domains,
1895 flush_domains);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08001896}
1897
Zou Nan hai852835f2010-05-21 09:08:56 +08001898static void
1899i915_gem_flush_ring(struct drm_device *dev,
1900 uint32_t invalidate_domains,
1901 uint32_t flush_domains,
1902 struct intel_ring_buffer *ring)
1903{
1904 if (flush_domains & I915_GEM_DOMAIN_CPU)
1905 drm_agp_chipset_flush(dev);
1906 ring->flush(dev, ring,
1907 invalidate_domains,
1908 flush_domains);
1909}
1910
Eric Anholt673a3942008-07-30 12:06:12 -07001911/**
1912 * Ensures that all rendering to the object has completed and the object is
1913 * safe to unbind from the GTT or access from the CPU.
1914 */
1915static int
1916i915_gem_object_wait_rendering(struct drm_gem_object *obj)
1917{
1918 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01001919 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001920 int ret;
1921
Eric Anholte47c68e2008-11-14 13:35:19 -08001922 /* This function only exists to support waiting for existing rendering,
1923 * not for emitting required flushes.
Eric Anholt673a3942008-07-30 12:06:12 -07001924 */
Eric Anholte47c68e2008-11-14 13:35:19 -08001925 BUG_ON((obj->write_domain & I915_GEM_GPU_DOMAINS) != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07001926
1927 /* If there is rendering queued on the buffer being evicted, wait for
1928 * it.
1929 */
1930 if (obj_priv->active) {
1931#if WATCH_BUF
1932 DRM_INFO("%s: object %p wait for seqno %08x\n",
1933 __func__, obj, obj_priv->last_rendering_seqno);
1934#endif
Zou Nan hai852835f2010-05-21 09:08:56 +08001935 ret = i915_wait_request(dev,
1936 obj_priv->last_rendering_seqno, obj_priv->ring);
Eric Anholt673a3942008-07-30 12:06:12 -07001937 if (ret != 0)
1938 return ret;
1939 }
1940
1941 return 0;
1942}
1943
1944/**
1945 * Unbinds an object from the GTT aperture.
1946 */
Jesse Barnes0f973f22009-01-26 17:10:45 -08001947int
Eric Anholt673a3942008-07-30 12:06:12 -07001948i915_gem_object_unbind(struct drm_gem_object *obj)
1949{
1950 struct drm_device *dev = obj->dev;
Daniel Vetter4a87b8c2010-02-19 11:51:57 +01001951 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01001952 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001953 int ret = 0;
1954
1955#if WATCH_BUF
1956 DRM_INFO("%s:%d %p\n", __func__, __LINE__, obj);
1957 DRM_INFO("gtt_space %p\n", obj_priv->gtt_space);
1958#endif
1959 if (obj_priv->gtt_space == NULL)
1960 return 0;
1961
1962 if (obj_priv->pin_count != 0) {
1963 DRM_ERROR("Attempting to unbind pinned buffer\n");
1964 return -EINVAL;
1965 }
1966
Eric Anholt5323fd02009-09-09 11:50:45 -07001967 /* blow away mappings if mapped through GTT */
1968 i915_gem_release_mmap(obj);
1969
Eric Anholt673a3942008-07-30 12:06:12 -07001970 /* Move the object to the CPU domain to ensure that
1971 * any possible CPU writes while it's not in the GTT
1972 * are flushed when we go to remap it. This will
1973 * also ensure that all pending GPU writes are finished
1974 * before we unbind.
1975 */
Eric Anholte47c68e2008-11-14 13:35:19 -08001976 ret = i915_gem_object_set_to_cpu_domain(obj, 1);
Eric Anholt673a3942008-07-30 12:06:12 -07001977 if (ret) {
Eric Anholte47c68e2008-11-14 13:35:19 -08001978 if (ret != -ERESTARTSYS)
1979 DRM_ERROR("set_domain failed: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07001980 return ret;
1981 }
1982
Eric Anholt5323fd02009-09-09 11:50:45 -07001983 BUG_ON(obj_priv->active);
1984
Daniel Vetter96b47b62009-12-15 17:50:00 +01001985 /* release the fence reg _after_ flushing */
1986 if (obj_priv->fence_reg != I915_FENCE_REG_NONE)
1987 i915_gem_clear_fence_reg(obj);
1988
Eric Anholt673a3942008-07-30 12:06:12 -07001989 if (obj_priv->agp_mem != NULL) {
1990 drm_unbind_agp(obj_priv->agp_mem);
1991 drm_free_agp(obj_priv->agp_mem, obj->size / PAGE_SIZE);
1992 obj_priv->agp_mem = NULL;
1993 }
1994
Eric Anholt856fa192009-03-19 14:10:50 -07001995 i915_gem_object_put_pages(obj);
Chris Wilsona32808c2009-09-20 21:29:47 +01001996 BUG_ON(obj_priv->pages_refcount);
Eric Anholt673a3942008-07-30 12:06:12 -07001997
1998 if (obj_priv->gtt_space) {
1999 atomic_dec(&dev->gtt_count);
2000 atomic_sub(obj->size, &dev->gtt_memory);
2001
2002 drm_mm_put_block(obj_priv->gtt_space);
2003 obj_priv->gtt_space = NULL;
2004 }
2005
2006 /* Remove ourselves from the LRU list if present. */
Daniel Vetter4a87b8c2010-02-19 11:51:57 +01002007 spin_lock(&dev_priv->mm.active_list_lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002008 if (!list_empty(&obj_priv->list))
2009 list_del_init(&obj_priv->list);
Daniel Vetter4a87b8c2010-02-19 11:51:57 +01002010 spin_unlock(&dev_priv->mm.active_list_lock);
Eric Anholt673a3942008-07-30 12:06:12 -07002011
Chris Wilson963b4832009-09-20 23:03:54 +01002012 if (i915_gem_object_is_purgeable(obj_priv))
2013 i915_gem_object_truncate(obj);
2014
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002015 trace_i915_gem_object_unbind(obj);
2016
Eric Anholt673a3942008-07-30 12:06:12 -07002017 return 0;
2018}
2019
Chris Wilson07f73f62009-09-14 16:50:30 +01002020static struct drm_gem_object *
2021i915_gem_find_inactive_object(struct drm_device *dev, int min_size)
2022{
2023 drm_i915_private_t *dev_priv = dev->dev_private;
2024 struct drm_i915_gem_object *obj_priv;
2025 struct drm_gem_object *best = NULL;
2026 struct drm_gem_object *first = NULL;
2027
2028 /* Try to find the smallest clean object */
2029 list_for_each_entry(obj_priv, &dev_priv->mm.inactive_list, list) {
Daniel Vettera8089e82010-04-09 19:05:09 +00002030 struct drm_gem_object *obj = &obj_priv->base;
Chris Wilson07f73f62009-09-14 16:50:30 +01002031 if (obj->size >= min_size) {
Chris Wilson963b4832009-09-20 23:03:54 +01002032 if ((!obj_priv->dirty ||
2033 i915_gem_object_is_purgeable(obj_priv)) &&
Chris Wilson07f73f62009-09-14 16:50:30 +01002034 (!best || obj->size < best->size)) {
2035 best = obj;
2036 if (best->size == min_size)
2037 return best;
2038 }
2039 if (!first)
2040 first = obj;
2041 }
2042 }
2043
2044 return best ? best : first;
2045}
2046
Eric Anholt673a3942008-07-30 12:06:12 -07002047static int
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002048i915_gpu_idle(struct drm_device *dev)
2049{
2050 drm_i915_private_t *dev_priv = dev->dev_private;
2051 bool lists_empty;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002052 uint32_t seqno1, seqno2;
Zou Nan hai852835f2010-05-21 09:08:56 +08002053 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002054
2055 spin_lock(&dev_priv->mm.active_list_lock);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002056 lists_empty = (list_empty(&dev_priv->mm.flushing_list) &&
2057 list_empty(&dev_priv->render_ring.active_list) &&
2058 (!HAS_BSD(dev) ||
2059 list_empty(&dev_priv->bsd_ring.active_list)));
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002060 spin_unlock(&dev_priv->mm.active_list_lock);
2061
2062 if (lists_empty)
2063 return 0;
2064
2065 /* Flush everything onto the inactive list. */
2066 i915_gem_flush(dev, I915_GEM_GPU_DOMAINS, I915_GEM_GPU_DOMAINS);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002067 seqno1 = i915_add_request(dev, NULL, I915_GEM_GPU_DOMAINS,
Zou Nan hai852835f2010-05-21 09:08:56 +08002068 &dev_priv->render_ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08002069 if (seqno1 == 0)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002070 return -ENOMEM;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002071 ret = i915_wait_request(dev, seqno1, &dev_priv->render_ring);
2072
2073 if (HAS_BSD(dev)) {
2074 seqno2 = i915_add_request(dev, NULL, I915_GEM_GPU_DOMAINS,
2075 &dev_priv->bsd_ring);
2076 if (seqno2 == 0)
2077 return -ENOMEM;
2078
2079 ret = i915_wait_request(dev, seqno2, &dev_priv->bsd_ring);
2080 if (ret)
2081 return ret;
2082 }
2083
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002084
Zou Nan hai852835f2010-05-21 09:08:56 +08002085 return ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002086}
2087
2088static int
Chris Wilson07f73f62009-09-14 16:50:30 +01002089i915_gem_evict_everything(struct drm_device *dev)
2090{
2091 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson07f73f62009-09-14 16:50:30 +01002092 int ret;
2093 bool lists_empty;
2094
Chris Wilson07f73f62009-09-14 16:50:30 +01002095 spin_lock(&dev_priv->mm.active_list_lock);
2096 lists_empty = (list_empty(&dev_priv->mm.inactive_list) &&
2097 list_empty(&dev_priv->mm.flushing_list) &&
Zou Nan haid1b851f2010-05-21 09:08:57 +08002098 list_empty(&dev_priv->render_ring.active_list) &&
2099 (!HAS_BSD(dev)
2100 || list_empty(&dev_priv->bsd_ring.active_list)));
Chris Wilson07f73f62009-09-14 16:50:30 +01002101 spin_unlock(&dev_priv->mm.active_list_lock);
2102
Chris Wilson97311292009-09-21 00:22:34 +01002103 if (lists_empty)
Chris Wilson07f73f62009-09-14 16:50:30 +01002104 return -ENOSPC;
Chris Wilson07f73f62009-09-14 16:50:30 +01002105
2106 /* Flush everything (on to the inactive lists) and evict */
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002107 ret = i915_gpu_idle(dev);
Chris Wilson07f73f62009-09-14 16:50:30 +01002108 if (ret)
2109 return ret;
2110
Daniel Vetter99fcb762010-02-07 16:20:18 +01002111 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
2112
Chris Wilsonab5ee572009-09-20 19:25:47 +01002113 ret = i915_gem_evict_from_inactive_list(dev);
Chris Wilson07f73f62009-09-14 16:50:30 +01002114 if (ret)
2115 return ret;
2116
2117 spin_lock(&dev_priv->mm.active_list_lock);
2118 lists_empty = (list_empty(&dev_priv->mm.inactive_list) &&
2119 list_empty(&dev_priv->mm.flushing_list) &&
Zou Nan haid1b851f2010-05-21 09:08:57 +08002120 list_empty(&dev_priv->render_ring.active_list) &&
2121 (!HAS_BSD(dev)
2122 || list_empty(&dev_priv->bsd_ring.active_list)));
Chris Wilson07f73f62009-09-14 16:50:30 +01002123 spin_unlock(&dev_priv->mm.active_list_lock);
2124 BUG_ON(!lists_empty);
2125
Eric Anholt673a3942008-07-30 12:06:12 -07002126 return 0;
2127}
2128
2129static int
Chris Wilson07f73f62009-09-14 16:50:30 +01002130i915_gem_evict_something(struct drm_device *dev, int min_size)
Eric Anholt673a3942008-07-30 12:06:12 -07002131{
2132 drm_i915_private_t *dev_priv = dev->dev_private;
2133 struct drm_gem_object *obj;
Chris Wilson07f73f62009-09-14 16:50:30 +01002134 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002135
Zou Nan hai852835f2010-05-21 09:08:56 +08002136 struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002137 struct intel_ring_buffer *bsd_ring = &dev_priv->bsd_ring;
Eric Anholt673a3942008-07-30 12:06:12 -07002138 for (;;) {
Zou Nan hai852835f2010-05-21 09:08:56 +08002139 i915_gem_retire_requests(dev, render_ring);
Chris Wilson07f73f62009-09-14 16:50:30 +01002140
Zou Nan haid1b851f2010-05-21 09:08:57 +08002141 if (HAS_BSD(dev))
2142 i915_gem_retire_requests(dev, bsd_ring);
2143
Eric Anholt673a3942008-07-30 12:06:12 -07002144 /* If there's an inactive buffer available now, grab it
2145 * and be done.
2146 */
Chris Wilson07f73f62009-09-14 16:50:30 +01002147 obj = i915_gem_find_inactive_object(dev, min_size);
2148 if (obj) {
2149 struct drm_i915_gem_object *obj_priv;
2150
Eric Anholt673a3942008-07-30 12:06:12 -07002151#if WATCH_LRU
2152 DRM_INFO("%s: evicting %p\n", __func__, obj);
2153#endif
Daniel Vetter23010e42010-03-08 13:35:02 +01002154 obj_priv = to_intel_bo(obj);
Chris Wilson07f73f62009-09-14 16:50:30 +01002155 BUG_ON(obj_priv->pin_count != 0);
Eric Anholt673a3942008-07-30 12:06:12 -07002156 BUG_ON(obj_priv->active);
2157
2158 /* Wait on the rendering and unbind the buffer. */
Chris Wilson07f73f62009-09-14 16:50:30 +01002159 return i915_gem_object_unbind(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002160 }
2161
2162 /* If we didn't get anything, but the ring is still processing
Chris Wilson07f73f62009-09-14 16:50:30 +01002163 * things, wait for the next to finish and hopefully leave us
2164 * a buffer to evict.
Eric Anholt673a3942008-07-30 12:06:12 -07002165 */
Zou Nan hai852835f2010-05-21 09:08:56 +08002166 if (!list_empty(&render_ring->request_list)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002167 struct drm_i915_gem_request *request;
2168
Zou Nan hai852835f2010-05-21 09:08:56 +08002169 request = list_first_entry(&render_ring->request_list,
Eric Anholt673a3942008-07-30 12:06:12 -07002170 struct drm_i915_gem_request,
2171 list);
2172
Zou Nan hai852835f2010-05-21 09:08:56 +08002173 ret = i915_wait_request(dev,
2174 request->seqno, request->ring);
Eric Anholt673a3942008-07-30 12:06:12 -07002175 if (ret)
Chris Wilson07f73f62009-09-14 16:50:30 +01002176 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002177
Chris Wilson07f73f62009-09-14 16:50:30 +01002178 continue;
Eric Anholt673a3942008-07-30 12:06:12 -07002179 }
2180
Zou Nan haid1b851f2010-05-21 09:08:57 +08002181 if (HAS_BSD(dev) && !list_empty(&bsd_ring->request_list)) {
2182 struct drm_i915_gem_request *request;
2183
2184 request = list_first_entry(&bsd_ring->request_list,
2185 struct drm_i915_gem_request,
2186 list);
2187
2188 ret = i915_wait_request(dev,
2189 request->seqno, request->ring);
2190 if (ret)
2191 return ret;
2192
2193 continue;
2194 }
2195
Eric Anholt673a3942008-07-30 12:06:12 -07002196 /* If we didn't have anything on the request list but there
2197 * are buffers awaiting a flush, emit one and try again.
2198 * When we wait on it, those buffers waiting for that flush
2199 * will get moved to inactive.
2200 */
2201 if (!list_empty(&dev_priv->mm.flushing_list)) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002202 struct drm_i915_gem_object *obj_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07002203
Chris Wilson9a1e2582009-09-20 20:16:50 +01002204 /* Find an object that we can immediately reuse */
2205 list_for_each_entry(obj_priv, &dev_priv->mm.flushing_list, list) {
Daniel Vettera8089e82010-04-09 19:05:09 +00002206 obj = &obj_priv->base;
Chris Wilson9a1e2582009-09-20 20:16:50 +01002207 if (obj->size >= min_size)
2208 break;
Eric Anholt673a3942008-07-30 12:06:12 -07002209
Chris Wilson9a1e2582009-09-20 20:16:50 +01002210 obj = NULL;
2211 }
Eric Anholt673a3942008-07-30 12:06:12 -07002212
Chris Wilson9a1e2582009-09-20 20:16:50 +01002213 if (obj != NULL) {
2214 uint32_t seqno;
Chris Wilson07f73f62009-09-14 16:50:30 +01002215
Zou Nan hai852835f2010-05-21 09:08:56 +08002216 i915_gem_flush_ring(dev,
Chris Wilson9a1e2582009-09-20 20:16:50 +01002217 obj->write_domain,
Zou Nan hai852835f2010-05-21 09:08:56 +08002218 obj->write_domain,
2219 obj_priv->ring);
2220 seqno = i915_add_request(dev, NULL,
2221 obj->write_domain,
2222 obj_priv->ring);
Chris Wilson9a1e2582009-09-20 20:16:50 +01002223 if (seqno == 0)
2224 return -ENOMEM;
Chris Wilson9a1e2582009-09-20 20:16:50 +01002225 continue;
2226 }
Eric Anholt673a3942008-07-30 12:06:12 -07002227 }
2228
Chris Wilson07f73f62009-09-14 16:50:30 +01002229 /* If we didn't do any of the above, there's no single buffer
2230 * large enough to swap out for the new one, so just evict
2231 * everything and start again. (This should be rare.)
Eric Anholt673a3942008-07-30 12:06:12 -07002232 */
Chris Wilson97311292009-09-21 00:22:34 +01002233 if (!list_empty (&dev_priv->mm.inactive_list))
Chris Wilsonab5ee572009-09-20 19:25:47 +01002234 return i915_gem_evict_from_inactive_list(dev);
Chris Wilson97311292009-09-21 00:22:34 +01002235 else
Chris Wilson07f73f62009-09-14 16:50:30 +01002236 return i915_gem_evict_everything(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002237 }
Keith Packardac94a962008-11-20 23:30:27 -08002238}
2239
Ben Gamari6911a9b2009-04-02 11:24:54 -07002240int
Chris Wilson4bdadb92010-01-27 13:36:32 +00002241i915_gem_object_get_pages(struct drm_gem_object *obj,
2242 gfp_t gfpmask)
Eric Anholt673a3942008-07-30 12:06:12 -07002243{
Daniel Vetter23010e42010-03-08 13:35:02 +01002244 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002245 int page_count, i;
2246 struct address_space *mapping;
2247 struct inode *inode;
2248 struct page *page;
Eric Anholt673a3942008-07-30 12:06:12 -07002249
Daniel Vetter778c3542010-05-13 11:49:44 +02002250 BUG_ON(obj_priv->pages_refcount
2251 == DRM_I915_GEM_OBJECT_MAX_PAGES_REFCOUNT);
2252
Eric Anholt856fa192009-03-19 14:10:50 -07002253 if (obj_priv->pages_refcount++ != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07002254 return 0;
2255
2256 /* Get the list of pages out of our struct file. They'll be pinned
2257 * at this point until we release them.
2258 */
2259 page_count = obj->size / PAGE_SIZE;
Eric Anholt856fa192009-03-19 14:10:50 -07002260 BUG_ON(obj_priv->pages != NULL);
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07002261 obj_priv->pages = drm_calloc_large(page_count, sizeof(struct page *));
Eric Anholt856fa192009-03-19 14:10:50 -07002262 if (obj_priv->pages == NULL) {
Eric Anholt856fa192009-03-19 14:10:50 -07002263 obj_priv->pages_refcount--;
Eric Anholt673a3942008-07-30 12:06:12 -07002264 return -ENOMEM;
2265 }
2266
2267 inode = obj->filp->f_path.dentry->d_inode;
2268 mapping = inode->i_mapping;
2269 for (i = 0; i < page_count; i++) {
Chris Wilson4bdadb92010-01-27 13:36:32 +00002270 page = read_cache_page_gfp(mapping, i,
2271 mapping_gfp_mask (mapping) |
2272 __GFP_COLD |
2273 gfpmask);
Chris Wilson1f2b1012010-03-12 19:52:55 +00002274 if (IS_ERR(page))
2275 goto err_pages;
2276
Eric Anholt856fa192009-03-19 14:10:50 -07002277 obj_priv->pages[i] = page;
Eric Anholt673a3942008-07-30 12:06:12 -07002278 }
Eric Anholt280b7132009-03-12 16:56:27 -07002279
2280 if (obj_priv->tiling_mode != I915_TILING_NONE)
2281 i915_gem_object_do_bit_17_swizzle(obj);
2282
Eric Anholt673a3942008-07-30 12:06:12 -07002283 return 0;
Chris Wilson1f2b1012010-03-12 19:52:55 +00002284
2285err_pages:
2286 while (i--)
2287 page_cache_release(obj_priv->pages[i]);
2288
2289 drm_free_large(obj_priv->pages);
2290 obj_priv->pages = NULL;
2291 obj_priv->pages_refcount--;
2292 return PTR_ERR(page);
Eric Anholt673a3942008-07-30 12:06:12 -07002293}
2294
Eric Anholt4e901fd2009-10-26 16:44:17 -07002295static void sandybridge_write_fence_reg(struct drm_i915_fence_reg *reg)
2296{
2297 struct drm_gem_object *obj = reg->obj;
2298 struct drm_device *dev = obj->dev;
2299 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002300 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002301 int regnum = obj_priv->fence_reg;
2302 uint64_t val;
2303
2304 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2305 0xfffff000) << 32;
2306 val |= obj_priv->gtt_offset & 0xfffff000;
2307 val |= (uint64_t)((obj_priv->stride / 128) - 1) <<
2308 SANDYBRIDGE_FENCE_PITCH_SHIFT;
2309
2310 if (obj_priv->tiling_mode == I915_TILING_Y)
2311 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2312 val |= I965_FENCE_REG_VALID;
2313
2314 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 + (regnum * 8), val);
2315}
2316
Jesse Barnesde151cf2008-11-12 10:03:55 -08002317static void i965_write_fence_reg(struct drm_i915_fence_reg *reg)
2318{
2319 struct drm_gem_object *obj = reg->obj;
2320 struct drm_device *dev = obj->dev;
2321 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002322 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002323 int regnum = obj_priv->fence_reg;
2324 uint64_t val;
2325
2326 val = (uint64_t)((obj_priv->gtt_offset + obj->size - 4096) &
2327 0xfffff000) << 32;
2328 val |= obj_priv->gtt_offset & 0xfffff000;
2329 val |= ((obj_priv->stride / 128) - 1) << I965_FENCE_PITCH_SHIFT;
2330 if (obj_priv->tiling_mode == I915_TILING_Y)
2331 val |= 1 << I965_FENCE_TILING_Y_SHIFT;
2332 val |= I965_FENCE_REG_VALID;
2333
2334 I915_WRITE64(FENCE_REG_965_0 + (regnum * 8), val);
2335}
2336
2337static void i915_write_fence_reg(struct drm_i915_fence_reg *reg)
2338{
2339 struct drm_gem_object *obj = reg->obj;
2340 struct drm_device *dev = obj->dev;
2341 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002342 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002343 int regnum = obj_priv->fence_reg;
Jesse Barnes0f973f22009-01-26 17:10:45 -08002344 int tile_width;
Eric Anholtdc529a42009-03-10 22:34:49 -07002345 uint32_t fence_reg, val;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002346 uint32_t pitch_val;
2347
2348 if ((obj_priv->gtt_offset & ~I915_FENCE_START_MASK) ||
2349 (obj_priv->gtt_offset & (obj->size - 1))) {
Linus Torvaldsf06da262009-02-09 08:57:29 -08002350 WARN(1, "%s: object 0x%08x not 1M or size (0x%zx) aligned\n",
Jesse Barnes0f973f22009-01-26 17:10:45 -08002351 __func__, obj_priv->gtt_offset, obj->size);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002352 return;
2353 }
2354
Jesse Barnes0f973f22009-01-26 17:10:45 -08002355 if (obj_priv->tiling_mode == I915_TILING_Y &&
2356 HAS_128_BYTE_Y_TILING(dev))
2357 tile_width = 128;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002358 else
Jesse Barnes0f973f22009-01-26 17:10:45 -08002359 tile_width = 512;
2360
2361 /* Note: pitch better be a power of two tile widths */
2362 pitch_val = obj_priv->stride / tile_width;
2363 pitch_val = ffs(pitch_val) - 1;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002364
Daniel Vetterc36a2a62010-04-17 15:12:03 +02002365 if (obj_priv->tiling_mode == I915_TILING_Y &&
2366 HAS_128_BYTE_Y_TILING(dev))
2367 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2368 else
2369 WARN_ON(pitch_val > I915_FENCE_MAX_PITCH_VAL);
2370
Jesse Barnesde151cf2008-11-12 10:03:55 -08002371 val = obj_priv->gtt_offset;
2372 if (obj_priv->tiling_mode == I915_TILING_Y)
2373 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
2374 val |= I915_FENCE_SIZE_BITS(obj->size);
2375 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2376 val |= I830_FENCE_REG_VALID;
2377
Eric Anholtdc529a42009-03-10 22:34:49 -07002378 if (regnum < 8)
2379 fence_reg = FENCE_REG_830_0 + (regnum * 4);
2380 else
2381 fence_reg = FENCE_REG_945_8 + ((regnum - 8) * 4);
2382 I915_WRITE(fence_reg, val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002383}
2384
2385static void i830_write_fence_reg(struct drm_i915_fence_reg *reg)
2386{
2387 struct drm_gem_object *obj = reg->obj;
2388 struct drm_device *dev = obj->dev;
2389 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002390 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002391 int regnum = obj_priv->fence_reg;
2392 uint32_t val;
2393 uint32_t pitch_val;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002394 uint32_t fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002395
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002396 if ((obj_priv->gtt_offset & ~I830_FENCE_START_MASK) ||
Jesse Barnesde151cf2008-11-12 10:03:55 -08002397 (obj_priv->gtt_offset & (obj->size - 1))) {
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002398 WARN(1, "%s: object 0x%08x not 512K or size aligned\n",
Jesse Barnes0f973f22009-01-26 17:10:45 -08002399 __func__, obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002400 return;
2401 }
2402
Eric Anholte76a16d2009-05-26 17:44:56 -07002403 pitch_val = obj_priv->stride / 128;
2404 pitch_val = ffs(pitch_val) - 1;
2405 WARN_ON(pitch_val > I830_FENCE_MAX_PITCH_VAL);
2406
Jesse Barnesde151cf2008-11-12 10:03:55 -08002407 val = obj_priv->gtt_offset;
2408 if (obj_priv->tiling_mode == I915_TILING_Y)
2409 val |= 1 << I830_FENCE_TILING_Y_SHIFT;
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002410 fence_size_bits = I830_FENCE_SIZE_BITS(obj->size);
2411 WARN_ON(fence_size_bits & ~0x00000f00);
2412 val |= fence_size_bits;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002413 val |= pitch_val << I830_FENCE_PITCH_SHIFT;
2414 val |= I830_FENCE_REG_VALID;
2415
2416 I915_WRITE(FENCE_REG_830_0 + (regnum * 4), val);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002417}
2418
Daniel Vetterae3db242010-02-19 11:51:58 +01002419static int i915_find_fence_reg(struct drm_device *dev)
2420{
2421 struct drm_i915_fence_reg *reg = NULL;
2422 struct drm_i915_gem_object *obj_priv = NULL;
2423 struct drm_i915_private *dev_priv = dev->dev_private;
2424 struct drm_gem_object *obj = NULL;
2425 int i, avail, ret;
2426
2427 /* First try to find a free reg */
2428 avail = 0;
2429 for (i = dev_priv->fence_reg_start; i < dev_priv->num_fence_regs; i++) {
2430 reg = &dev_priv->fence_regs[i];
2431 if (!reg->obj)
2432 return i;
2433
Daniel Vetter23010e42010-03-08 13:35:02 +01002434 obj_priv = to_intel_bo(reg->obj);
Daniel Vetterae3db242010-02-19 11:51:58 +01002435 if (!obj_priv->pin_count)
2436 avail++;
2437 }
2438
2439 if (avail == 0)
2440 return -ENOSPC;
2441
2442 /* None available, try to steal one or wait for a user to finish */
2443 i = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002444 list_for_each_entry(reg, &dev_priv->mm.fence_list,
2445 lru_list) {
2446 obj = reg->obj;
2447 obj_priv = to_intel_bo(obj);
Daniel Vetterae3db242010-02-19 11:51:58 +01002448
2449 if (obj_priv->pin_count)
2450 continue;
2451
2452 /* found one! */
2453 i = obj_priv->fence_reg;
2454 break;
2455 }
2456
2457 BUG_ON(i == I915_FENCE_REG_NONE);
2458
2459 /* We only have a reference on obj from the active list. put_fence_reg
2460 * might drop that one, causing a use-after-free in it. So hold a
2461 * private reference to obj like the other callers of put_fence_reg
2462 * (set_tiling ioctl) do. */
2463 drm_gem_object_reference(obj);
2464 ret = i915_gem_object_put_fence_reg(obj);
2465 drm_gem_object_unreference(obj);
2466 if (ret != 0)
2467 return ret;
2468
2469 return i;
2470}
2471
Jesse Barnesde151cf2008-11-12 10:03:55 -08002472/**
2473 * i915_gem_object_get_fence_reg - set up a fence reg for an object
2474 * @obj: object to map through a fence reg
2475 *
2476 * When mapping objects through the GTT, userspace wants to be able to write
2477 * to them without having to worry about swizzling if the object is tiled.
2478 *
2479 * This function walks the fence regs looking for a free one for @obj,
2480 * stealing one if it can't find any.
2481 *
2482 * It then sets up the reg based on the object's properties: address, pitch
2483 * and tiling format.
2484 */
Chris Wilson8c4b8c32009-06-17 22:08:52 +01002485int
2486i915_gem_object_get_fence_reg(struct drm_gem_object *obj)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002487{
2488 struct drm_device *dev = obj->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002489 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002490 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002491 struct drm_i915_fence_reg *reg = NULL;
Daniel Vetterae3db242010-02-19 11:51:58 +01002492 int ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002493
Eric Anholta09ba7f2009-08-29 12:49:51 -07002494 /* Just update our place in the LRU if our fence is getting used. */
2495 if (obj_priv->fence_reg != I915_FENCE_REG_NONE) {
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002496 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
2497 list_move_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002498 return 0;
2499 }
2500
Jesse Barnesde151cf2008-11-12 10:03:55 -08002501 switch (obj_priv->tiling_mode) {
2502 case I915_TILING_NONE:
2503 WARN(1, "allocating a fence for non-tiled object?\n");
2504 break;
2505 case I915_TILING_X:
Jesse Barnes0f973f22009-01-26 17:10:45 -08002506 if (!obj_priv->stride)
2507 return -EINVAL;
2508 WARN((obj_priv->stride & (512 - 1)),
2509 "object 0x%08x is X tiled but has non-512B pitch\n",
2510 obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002511 break;
2512 case I915_TILING_Y:
Jesse Barnes0f973f22009-01-26 17:10:45 -08002513 if (!obj_priv->stride)
2514 return -EINVAL;
2515 WARN((obj_priv->stride & (128 - 1)),
2516 "object 0x%08x is Y tiled but has non-128B pitch\n",
2517 obj_priv->gtt_offset);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002518 break;
2519 }
2520
Daniel Vetterae3db242010-02-19 11:51:58 +01002521 ret = i915_find_fence_reg(dev);
2522 if (ret < 0)
2523 return ret;
Chris Wilsonfc7170b2009-02-11 14:26:46 +00002524
Daniel Vetterae3db242010-02-19 11:51:58 +01002525 obj_priv->fence_reg = ret;
2526 reg = &dev_priv->fence_regs[obj_priv->fence_reg];
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002527 list_add_tail(&reg->lru_list, &dev_priv->mm.fence_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07002528
Jesse Barnesde151cf2008-11-12 10:03:55 -08002529 reg->obj = obj;
2530
Eric Anholt4e901fd2009-10-26 16:44:17 -07002531 if (IS_GEN6(dev))
2532 sandybridge_write_fence_reg(reg);
2533 else if (IS_I965G(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08002534 i965_write_fence_reg(reg);
2535 else if (IS_I9XX(dev))
2536 i915_write_fence_reg(reg);
2537 else
2538 i830_write_fence_reg(reg);
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002539
Daniel Vetterae3db242010-02-19 11:51:58 +01002540 trace_i915_gem_object_get_fence(obj, obj_priv->fence_reg,
2541 obj_priv->tiling_mode);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002542
Eric Anholtd9ddcb92009-01-27 10:33:49 -08002543 return 0;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002544}
2545
2546/**
2547 * i915_gem_clear_fence_reg - clear out fence register info
2548 * @obj: object to clear
2549 *
2550 * Zeroes out the fence register itself and clears out the associated
2551 * data structures in dev_priv and obj_priv.
2552 */
2553static void
2554i915_gem_clear_fence_reg(struct drm_gem_object *obj)
2555{
2556 struct drm_device *dev = obj->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08002557 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002558 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002559 struct drm_i915_fence_reg *reg =
2560 &dev_priv->fence_regs[obj_priv->fence_reg];
Jesse Barnesde151cf2008-11-12 10:03:55 -08002561
Eric Anholt4e901fd2009-10-26 16:44:17 -07002562 if (IS_GEN6(dev)) {
2563 I915_WRITE64(FENCE_REG_SANDYBRIDGE_0 +
2564 (obj_priv->fence_reg * 8), 0);
2565 } else if (IS_I965G(dev)) {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002566 I915_WRITE64(FENCE_REG_965_0 + (obj_priv->fence_reg * 8), 0);
Eric Anholt4e901fd2009-10-26 16:44:17 -07002567 } else {
Eric Anholtdc529a42009-03-10 22:34:49 -07002568 uint32_t fence_reg;
2569
2570 if (obj_priv->fence_reg < 8)
2571 fence_reg = FENCE_REG_830_0 + obj_priv->fence_reg * 4;
2572 else
2573 fence_reg = FENCE_REG_945_8 + (obj_priv->fence_reg -
2574 8) * 4;
2575
2576 I915_WRITE(fence_reg, 0);
2577 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08002578
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002579 reg->obj = NULL;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002580 obj_priv->fence_reg = I915_FENCE_REG_NONE;
Daniel Vetter007cc8a2010-04-28 11:02:31 +02002581 list_del_init(&reg->lru_list);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002582}
2583
Eric Anholt673a3942008-07-30 12:06:12 -07002584/**
Chris Wilson52dc7d32009-06-06 09:46:01 +01002585 * i915_gem_object_put_fence_reg - waits on outstanding fenced access
2586 * to the buffer to finish, and then resets the fence register.
2587 * @obj: tiled object holding a fence register.
2588 *
2589 * Zeroes out the fence register itself and clears out the associated
2590 * data structures in dev_priv and obj_priv.
2591 */
2592int
2593i915_gem_object_put_fence_reg(struct drm_gem_object *obj)
2594{
2595 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01002596 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson52dc7d32009-06-06 09:46:01 +01002597
2598 if (obj_priv->fence_reg == I915_FENCE_REG_NONE)
2599 return 0;
2600
Daniel Vetter10ae9bd2010-02-01 13:59:17 +01002601 /* If we've changed tiling, GTT-mappings of the object
2602 * need to re-fault to ensure that the correct fence register
2603 * setup is in place.
2604 */
2605 i915_gem_release_mmap(obj);
2606
Chris Wilson52dc7d32009-06-06 09:46:01 +01002607 /* On the i915, GPU access to tiled buffers is via a fence,
2608 * therefore we must wait for any outstanding access to complete
2609 * before clearing the fence.
2610 */
2611 if (!IS_I965G(dev)) {
2612 int ret;
2613
2614 i915_gem_object_flush_gpu_write_domain(obj);
Chris Wilson52dc7d32009-06-06 09:46:01 +01002615 ret = i915_gem_object_wait_rendering(obj);
2616 if (ret != 0)
2617 return ret;
2618 }
2619
Daniel Vetter4a726612010-02-01 13:59:16 +01002620 i915_gem_object_flush_gtt_write_domain(obj);
Chris Wilson52dc7d32009-06-06 09:46:01 +01002621 i915_gem_clear_fence_reg (obj);
2622
2623 return 0;
2624}
2625
2626/**
Eric Anholt673a3942008-07-30 12:06:12 -07002627 * Finds free space in the GTT aperture and binds the object there.
2628 */
2629static int
2630i915_gem_object_bind_to_gtt(struct drm_gem_object *obj, unsigned alignment)
2631{
2632 struct drm_device *dev = obj->dev;
2633 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01002634 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002635 struct drm_mm_node *free_space;
Chris Wilson4bdadb92010-01-27 13:36:32 +00002636 gfp_t gfpmask = __GFP_NORETRY | __GFP_NOWARN;
Chris Wilson07f73f62009-09-14 16:50:30 +01002637 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002638
Chris Wilsonbb6baf72009-09-22 14:24:13 +01002639 if (obj_priv->madv != I915_MADV_WILLNEED) {
Chris Wilson3ef94da2009-09-14 16:50:29 +01002640 DRM_ERROR("Attempting to bind a purgeable object\n");
2641 return -EINVAL;
2642 }
2643
Eric Anholt673a3942008-07-30 12:06:12 -07002644 if (alignment == 0)
Jesse Barnes0f973f22009-01-26 17:10:45 -08002645 alignment = i915_gem_get_gtt_alignment(obj);
Daniel Vetter8d7773a2009-03-29 14:09:41 +02002646 if (alignment & (i915_gem_get_gtt_alignment(obj) - 1)) {
Eric Anholt673a3942008-07-30 12:06:12 -07002647 DRM_ERROR("Invalid object alignment requested %u\n", alignment);
2648 return -EINVAL;
2649 }
2650
2651 search_free:
2652 free_space = drm_mm_search_free(&dev_priv->mm.gtt_space,
2653 obj->size, alignment, 0);
2654 if (free_space != NULL) {
2655 obj_priv->gtt_space = drm_mm_get_block(free_space, obj->size,
2656 alignment);
2657 if (obj_priv->gtt_space != NULL) {
2658 obj_priv->gtt_space->private = obj;
2659 obj_priv->gtt_offset = obj_priv->gtt_space->start;
2660 }
2661 }
2662 if (obj_priv->gtt_space == NULL) {
2663 /* If the gtt is empty and we're still having trouble
2664 * fitting our object in, we're out of memory.
2665 */
2666#if WATCH_LRU
2667 DRM_INFO("%s: GTT full, evicting something\n", __func__);
2668#endif
Chris Wilson07f73f62009-09-14 16:50:30 +01002669 ret = i915_gem_evict_something(dev, obj->size);
Chris Wilson97311292009-09-21 00:22:34 +01002670 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07002671 return ret;
Chris Wilson97311292009-09-21 00:22:34 +01002672
Eric Anholt673a3942008-07-30 12:06:12 -07002673 goto search_free;
2674 }
2675
2676#if WATCH_BUF
Krzysztof Halasacfd43c02009-06-20 00:31:28 +02002677 DRM_INFO("Binding object of size %zd at 0x%08x\n",
Eric Anholt673a3942008-07-30 12:06:12 -07002678 obj->size, obj_priv->gtt_offset);
2679#endif
Chris Wilson4bdadb92010-01-27 13:36:32 +00002680 ret = i915_gem_object_get_pages(obj, gfpmask);
Eric Anholt673a3942008-07-30 12:06:12 -07002681 if (ret) {
2682 drm_mm_put_block(obj_priv->gtt_space);
2683 obj_priv->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002684
2685 if (ret == -ENOMEM) {
2686 /* first try to clear up some space from the GTT */
2687 ret = i915_gem_evict_something(dev, obj->size);
2688 if (ret) {
Chris Wilson07f73f62009-09-14 16:50:30 +01002689 /* now try to shrink everyone else */
Chris Wilson4bdadb92010-01-27 13:36:32 +00002690 if (gfpmask) {
2691 gfpmask = 0;
2692 goto search_free;
Chris Wilson07f73f62009-09-14 16:50:30 +01002693 }
2694
2695 return ret;
2696 }
2697
2698 goto search_free;
2699 }
2700
Eric Anholt673a3942008-07-30 12:06:12 -07002701 return ret;
2702 }
2703
Eric Anholt673a3942008-07-30 12:06:12 -07002704 /* Create an AGP memory structure pointing at our pages, and bind it
2705 * into the GTT.
2706 */
2707 obj_priv->agp_mem = drm_agp_bind_pages(dev,
Eric Anholt856fa192009-03-19 14:10:50 -07002708 obj_priv->pages,
Chris Wilson07f73f62009-09-14 16:50:30 +01002709 obj->size >> PAGE_SHIFT,
Keith Packardba1eb1d2008-10-14 19:55:10 -07002710 obj_priv->gtt_offset,
2711 obj_priv->agp_type);
Eric Anholt673a3942008-07-30 12:06:12 -07002712 if (obj_priv->agp_mem == NULL) {
Eric Anholt856fa192009-03-19 14:10:50 -07002713 i915_gem_object_put_pages(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002714 drm_mm_put_block(obj_priv->gtt_space);
2715 obj_priv->gtt_space = NULL;
Chris Wilson07f73f62009-09-14 16:50:30 +01002716
2717 ret = i915_gem_evict_something(dev, obj->size);
Chris Wilson97311292009-09-21 00:22:34 +01002718 if (ret)
Chris Wilson07f73f62009-09-14 16:50:30 +01002719 return ret;
Chris Wilson07f73f62009-09-14 16:50:30 +01002720
2721 goto search_free;
Eric Anholt673a3942008-07-30 12:06:12 -07002722 }
2723 atomic_inc(&dev->gtt_count);
2724 atomic_add(obj->size, &dev->gtt_memory);
2725
2726 /* Assert that the object is not currently in any GPU domain. As it
2727 * wasn't in the GTT, there shouldn't be any way it could have been in
2728 * a GPU cache
2729 */
Chris Wilson21d509e2009-06-06 09:46:02 +01002730 BUG_ON(obj->read_domains & I915_GEM_GPU_DOMAINS);
2731 BUG_ON(obj->write_domain & I915_GEM_GPU_DOMAINS);
Eric Anholt673a3942008-07-30 12:06:12 -07002732
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002733 trace_i915_gem_object_bind(obj, obj_priv->gtt_offset);
2734
Eric Anholt673a3942008-07-30 12:06:12 -07002735 return 0;
2736}
2737
2738void
2739i915_gem_clflush_object(struct drm_gem_object *obj)
2740{
Daniel Vetter23010e42010-03-08 13:35:02 +01002741 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07002742
2743 /* If we don't have a page list set up, then we're not pinned
2744 * to GPU, and we can ignore the cache flush because it'll happen
2745 * again at bind time.
2746 */
Eric Anholt856fa192009-03-19 14:10:50 -07002747 if (obj_priv->pages == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002748 return;
2749
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002750 trace_i915_gem_object_clflush(obj);
Eric Anholtcfa16a02009-05-26 18:46:16 -07002751
Eric Anholt856fa192009-03-19 14:10:50 -07002752 drm_clflush_pages(obj_priv->pages, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07002753}
2754
Eric Anholte47c68e2008-11-14 13:35:19 -08002755/** Flushes any GPU write domain for the object if it's dirty. */
2756static void
2757i915_gem_object_flush_gpu_write_domain(struct drm_gem_object *obj)
2758{
2759 struct drm_device *dev = obj->dev;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002760 uint32_t old_write_domain;
Zou Nan hai852835f2010-05-21 09:08:56 +08002761 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08002762
2763 if ((obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
2764 return;
2765
2766 /* Queue the GPU write cache flushing we need. */
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002767 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002768 i915_gem_flush(dev, 0, obj->write_domain);
Zou Nan hai852835f2010-05-21 09:08:56 +08002769 (void) i915_add_request(dev, NULL, obj->write_domain, obj_priv->ring);
Daniel Vetter99fcb762010-02-07 16:20:18 +01002770 BUG_ON(obj->write_domain);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002771
2772 trace_i915_gem_object_change_domain(obj,
2773 obj->read_domains,
2774 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002775}
2776
2777/** Flushes the GTT write domain for the object if it's dirty. */
2778static void
2779i915_gem_object_flush_gtt_write_domain(struct drm_gem_object *obj)
2780{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002781 uint32_t old_write_domain;
2782
Eric Anholte47c68e2008-11-14 13:35:19 -08002783 if (obj->write_domain != I915_GEM_DOMAIN_GTT)
2784 return;
2785
2786 /* No actual flushing is required for the GTT write domain. Writes
2787 * to it immediately go to main memory as far as we know, so there's
2788 * no chipset flush. It also doesn't land in render cache.
2789 */
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002790 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002791 obj->write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002792
2793 trace_i915_gem_object_change_domain(obj,
2794 obj->read_domains,
2795 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002796}
2797
2798/** Flushes the CPU write domain for the object if it's dirty. */
2799static void
2800i915_gem_object_flush_cpu_write_domain(struct drm_gem_object *obj)
2801{
2802 struct drm_device *dev = obj->dev;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002803 uint32_t old_write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002804
2805 if (obj->write_domain != I915_GEM_DOMAIN_CPU)
2806 return;
2807
2808 i915_gem_clflush_object(obj);
2809 drm_agp_chipset_flush(dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002810 old_write_domain = obj->write_domain;
Eric Anholte47c68e2008-11-14 13:35:19 -08002811 obj->write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002812
2813 trace_i915_gem_object_change_domain(obj,
2814 obj->read_domains,
2815 old_write_domain);
Eric Anholte47c68e2008-11-14 13:35:19 -08002816}
2817
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002818void
2819i915_gem_object_flush_write_domain(struct drm_gem_object *obj)
2820{
2821 switch (obj->write_domain) {
2822 case I915_GEM_DOMAIN_GTT:
2823 i915_gem_object_flush_gtt_write_domain(obj);
2824 break;
2825 case I915_GEM_DOMAIN_CPU:
2826 i915_gem_object_flush_cpu_write_domain(obj);
2827 break;
2828 default:
2829 i915_gem_object_flush_gpu_write_domain(obj);
2830 break;
2831 }
2832}
2833
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002834/**
2835 * Moves a single object to the GTT read, and possibly write domain.
2836 *
2837 * This function returns when the move is complete, including waiting on
2838 * flushes to occur.
2839 */
Jesse Barnes79e53942008-11-07 14:24:08 -08002840int
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002841i915_gem_object_set_to_gtt_domain(struct drm_gem_object *obj, int write)
2842{
Daniel Vetter23010e42010-03-08 13:35:02 +01002843 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002844 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002845 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002846
Eric Anholt02354392008-11-26 13:58:13 -08002847 /* Not valid to be called on unbound objects. */
2848 if (obj_priv->gtt_space == NULL)
2849 return -EINVAL;
2850
Eric Anholte47c68e2008-11-14 13:35:19 -08002851 i915_gem_object_flush_gpu_write_domain(obj);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002852 /* Wait on any GPU rendering and flushing to occur. */
Eric Anholte47c68e2008-11-14 13:35:19 -08002853 ret = i915_gem_object_wait_rendering(obj);
2854 if (ret != 0)
2855 return ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002856
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002857 old_write_domain = obj->write_domain;
2858 old_read_domains = obj->read_domains;
2859
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002860 /* If we're writing through the GTT domain, then CPU and GPU caches
2861 * will need to be invalidated at next use.
2862 */
2863 if (write)
Eric Anholte47c68e2008-11-14 13:35:19 -08002864 obj->read_domains &= I915_GEM_DOMAIN_GTT;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002865
Eric Anholte47c68e2008-11-14 13:35:19 -08002866 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002867
2868 /* It should now be out of any other write domains, and we can update
2869 * the domain values for our changes.
2870 */
2871 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
2872 obj->read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002873 if (write) {
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002874 obj->write_domain = I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08002875 obj_priv->dirty = 1;
2876 }
2877
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002878 trace_i915_gem_object_change_domain(obj,
2879 old_read_domains,
2880 old_write_domain);
2881
Eric Anholte47c68e2008-11-14 13:35:19 -08002882 return 0;
2883}
2884
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002885/*
2886 * Prepare buffer for display plane. Use uninterruptible for possible flush
2887 * wait, as in modesetting process we're not supposed to be interrupted.
2888 */
2889int
2890i915_gem_object_set_to_display_plane(struct drm_gem_object *obj)
2891{
2892 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01002893 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002894 uint32_t old_write_domain, old_read_domains;
2895 int ret;
2896
2897 /* Not valid to be called on unbound objects. */
2898 if (obj_priv->gtt_space == NULL)
2899 return -EINVAL;
2900
2901 i915_gem_object_flush_gpu_write_domain(obj);
2902
2903 /* Wait on any GPU rendering and flushing to occur. */
2904 if (obj_priv->active) {
2905#if WATCH_BUF
2906 DRM_INFO("%s: object %p wait for seqno %08x\n",
2907 __func__, obj, obj_priv->last_rendering_seqno);
2908#endif
Zou Nan hai852835f2010-05-21 09:08:56 +08002909 ret = i915_do_wait_request(dev,
2910 obj_priv->last_rendering_seqno,
2911 0,
2912 obj_priv->ring);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002913 if (ret != 0)
2914 return ret;
2915 }
2916
Chris Wilsonb118c1e2010-05-27 13:18:14 +01002917 i915_gem_object_flush_cpu_write_domain(obj);
2918
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002919 old_write_domain = obj->write_domain;
2920 old_read_domains = obj->read_domains;
2921
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002922 /* It should now be out of any other write domains, and we can update
2923 * the domain values for our changes.
2924 */
2925 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01002926 obj->read_domains = I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08002927 obj->write_domain = I915_GEM_DOMAIN_GTT;
2928 obj_priv->dirty = 1;
2929
2930 trace_i915_gem_object_change_domain(obj,
2931 old_read_domains,
2932 old_write_domain);
2933
2934 return 0;
2935}
2936
Eric Anholte47c68e2008-11-14 13:35:19 -08002937/**
2938 * Moves a single object to the CPU read, and possibly write domain.
2939 *
2940 * This function returns when the move is complete, including waiting on
2941 * flushes to occur.
2942 */
2943static int
2944i915_gem_object_set_to_cpu_domain(struct drm_gem_object *obj, int write)
2945{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002946 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08002947 int ret;
2948
2949 i915_gem_object_flush_gpu_write_domain(obj);
2950 /* Wait on any GPU rendering and flushing to occur. */
2951 ret = i915_gem_object_wait_rendering(obj);
2952 if (ret != 0)
2953 return ret;
2954
2955 i915_gem_object_flush_gtt_write_domain(obj);
2956
2957 /* If we have a partially-valid cache of the object in the CPU,
2958 * finish invalidating it and free the per-page flags.
2959 */
2960 i915_gem_object_set_to_full_cpu_read_domain(obj);
2961
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002962 old_write_domain = obj->write_domain;
2963 old_read_domains = obj->read_domains;
2964
Eric Anholte47c68e2008-11-14 13:35:19 -08002965 /* Flush the CPU cache if it's still invalid. */
2966 if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0) {
2967 i915_gem_clflush_object(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08002968
2969 obj->read_domains |= I915_GEM_DOMAIN_CPU;
2970 }
2971
2972 /* It should now be out of any other write domains, and we can update
2973 * the domain values for our changes.
2974 */
2975 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
2976
2977 /* If we're writing through the CPU, then the GPU read domains will
2978 * need to be invalidated at next use.
2979 */
2980 if (write) {
2981 obj->read_domains &= I915_GEM_DOMAIN_CPU;
2982 obj->write_domain = I915_GEM_DOMAIN_CPU;
2983 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002984
Chris Wilson1c5d22f2009-08-25 11:15:50 +01002985 trace_i915_gem_object_change_domain(obj,
2986 old_read_domains,
2987 old_write_domain);
2988
Eric Anholt2ef7eea2008-11-10 10:53:25 -08002989 return 0;
2990}
2991
Eric Anholt673a3942008-07-30 12:06:12 -07002992/*
2993 * Set the next domain for the specified object. This
2994 * may not actually perform the necessary flushing/invaliding though,
2995 * as that may want to be batched with other set_domain operations
2996 *
2997 * This is (we hope) the only really tricky part of gem. The goal
2998 * is fairly simple -- track which caches hold bits of the object
2999 * and make sure they remain coherent. A few concrete examples may
3000 * help to explain how it works. For shorthand, we use the notation
3001 * (read_domains, write_domain), e.g. (CPU, CPU) to indicate the
3002 * a pair of read and write domain masks.
3003 *
3004 * Case 1: the batch buffer
3005 *
3006 * 1. Allocated
3007 * 2. Written by CPU
3008 * 3. Mapped to GTT
3009 * 4. Read by GPU
3010 * 5. Unmapped from GTT
3011 * 6. Freed
3012 *
3013 * Let's take these a step at a time
3014 *
3015 * 1. Allocated
3016 * Pages allocated from the kernel may still have
3017 * cache contents, so we set them to (CPU, CPU) always.
3018 * 2. Written by CPU (using pwrite)
3019 * The pwrite function calls set_domain (CPU, CPU) and
3020 * this function does nothing (as nothing changes)
3021 * 3. Mapped by GTT
3022 * This function asserts that the object is not
3023 * currently in any GPU-based read or write domains
3024 * 4. Read by GPU
3025 * i915_gem_execbuffer calls set_domain (COMMAND, 0).
3026 * As write_domain is zero, this function adds in the
3027 * current read domains (CPU+COMMAND, 0).
3028 * flush_domains is set to CPU.
3029 * invalidate_domains is set to COMMAND
3030 * clflush is run to get data out of the CPU caches
3031 * then i915_dev_set_domain calls i915_gem_flush to
3032 * emit an MI_FLUSH and drm_agp_chipset_flush
3033 * 5. Unmapped from GTT
3034 * i915_gem_object_unbind calls set_domain (CPU, CPU)
3035 * flush_domains and invalidate_domains end up both zero
3036 * so no flushing/invalidating happens
3037 * 6. Freed
3038 * yay, done
3039 *
3040 * Case 2: The shared render buffer
3041 *
3042 * 1. Allocated
3043 * 2. Mapped to GTT
3044 * 3. Read/written by GPU
3045 * 4. set_domain to (CPU,CPU)
3046 * 5. Read/written by CPU
3047 * 6. Read/written by GPU
3048 *
3049 * 1. Allocated
3050 * Same as last example, (CPU, CPU)
3051 * 2. Mapped to GTT
3052 * Nothing changes (assertions find that it is not in the GPU)
3053 * 3. Read/written by GPU
3054 * execbuffer calls set_domain (RENDER, RENDER)
3055 * flush_domains gets CPU
3056 * invalidate_domains gets GPU
3057 * clflush (obj)
3058 * MI_FLUSH and drm_agp_chipset_flush
3059 * 4. set_domain (CPU, CPU)
3060 * flush_domains gets GPU
3061 * invalidate_domains gets CPU
3062 * wait_rendering (obj) to make sure all drawing is complete.
3063 * This will include an MI_FLUSH to get the data from GPU
3064 * to memory
3065 * clflush (obj) to invalidate the CPU cache
3066 * Another MI_FLUSH in i915_gem_flush (eliminate this somehow?)
3067 * 5. Read/written by CPU
3068 * cache lines are loaded and dirtied
3069 * 6. Read written by GPU
3070 * Same as last GPU access
3071 *
3072 * Case 3: The constant buffer
3073 *
3074 * 1. Allocated
3075 * 2. Written by CPU
3076 * 3. Read by GPU
3077 * 4. Updated (written) by CPU again
3078 * 5. Read by GPU
3079 *
3080 * 1. Allocated
3081 * (CPU, CPU)
3082 * 2. Written by CPU
3083 * (CPU, CPU)
3084 * 3. Read by GPU
3085 * (CPU+RENDER, 0)
3086 * flush_domains = CPU
3087 * invalidate_domains = RENDER
3088 * clflush (obj)
3089 * MI_FLUSH
3090 * drm_agp_chipset_flush
3091 * 4. Updated (written) by CPU again
3092 * (CPU, CPU)
3093 * flush_domains = 0 (no previous write domain)
3094 * invalidate_domains = 0 (no new read domains)
3095 * 5. Read by GPU
3096 * (CPU+RENDER, 0)
3097 * flush_domains = CPU
3098 * invalidate_domains = RENDER
3099 * clflush (obj)
3100 * MI_FLUSH
3101 * drm_agp_chipset_flush
3102 */
Keith Packardc0d90822008-11-20 23:11:08 -08003103static void
Eric Anholt8b0e3782009-02-19 14:40:50 -08003104i915_gem_object_set_to_gpu_domain(struct drm_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07003105{
3106 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01003107 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003108 uint32_t invalidate_domains = 0;
3109 uint32_t flush_domains = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003110 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003111
Eric Anholt8b0e3782009-02-19 14:40:50 -08003112 BUG_ON(obj->pending_read_domains & I915_GEM_DOMAIN_CPU);
3113 BUG_ON(obj->pending_write_domain == I915_GEM_DOMAIN_CPU);
Eric Anholt673a3942008-07-30 12:06:12 -07003114
Jesse Barnes652c3932009-08-17 13:31:43 -07003115 intel_mark_busy(dev, obj);
3116
Eric Anholt673a3942008-07-30 12:06:12 -07003117#if WATCH_BUF
3118 DRM_INFO("%s: object %p read %08x -> %08x write %08x -> %08x\n",
3119 __func__, obj,
Eric Anholt8b0e3782009-02-19 14:40:50 -08003120 obj->read_domains, obj->pending_read_domains,
3121 obj->write_domain, obj->pending_write_domain);
Eric Anholt673a3942008-07-30 12:06:12 -07003122#endif
3123 /*
3124 * If the object isn't moving to a new write domain,
3125 * let the object stay in multiple read domains
3126 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003127 if (obj->pending_write_domain == 0)
3128 obj->pending_read_domains |= obj->read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07003129 else
3130 obj_priv->dirty = 1;
3131
3132 /*
3133 * Flush the current write domain if
3134 * the new read domains don't match. Invalidate
3135 * any read domains which differ from the old
3136 * write domain
3137 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003138 if (obj->write_domain &&
3139 obj->write_domain != obj->pending_read_domains) {
Eric Anholt673a3942008-07-30 12:06:12 -07003140 flush_domains |= obj->write_domain;
Eric Anholt8b0e3782009-02-19 14:40:50 -08003141 invalidate_domains |=
3142 obj->pending_read_domains & ~obj->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07003143 }
3144 /*
3145 * Invalidate any read caches which may have
3146 * stale data. That is, any new read domains.
3147 */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003148 invalidate_domains |= obj->pending_read_domains & ~obj->read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07003149 if ((flush_domains | invalidate_domains) & I915_GEM_DOMAIN_CPU) {
3150#if WATCH_BUF
3151 DRM_INFO("%s: CPU domain flush %08x invalidate %08x\n",
3152 __func__, flush_domains, invalidate_domains);
3153#endif
Eric Anholt673a3942008-07-30 12:06:12 -07003154 i915_gem_clflush_object(obj);
3155 }
3156
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003157 old_read_domains = obj->read_domains;
3158
Eric Anholtefbeed92009-02-19 14:54:51 -08003159 /* The actual obj->write_domain will be updated with
3160 * pending_write_domain after we emit the accumulated flush for all
3161 * of our domain changes in execbuffers (which clears objects'
3162 * write_domains). So if we have a current write domain that we
3163 * aren't changing, set pending_write_domain to that.
3164 */
3165 if (flush_domains == 0 && obj->pending_write_domain == 0)
3166 obj->pending_write_domain = obj->write_domain;
Eric Anholt8b0e3782009-02-19 14:40:50 -08003167 obj->read_domains = obj->pending_read_domains;
Eric Anholt673a3942008-07-30 12:06:12 -07003168
3169 dev->invalidate_domains |= invalidate_domains;
3170 dev->flush_domains |= flush_domains;
3171#if WATCH_BUF
3172 DRM_INFO("%s: read %08x write %08x invalidate %08x flush %08x\n",
3173 __func__,
3174 obj->read_domains, obj->write_domain,
3175 dev->invalidate_domains, dev->flush_domains);
3176#endif
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003177
3178 trace_i915_gem_object_change_domain(obj,
3179 old_read_domains,
3180 obj->write_domain);
Eric Anholt673a3942008-07-30 12:06:12 -07003181}
3182
3183/**
Eric Anholte47c68e2008-11-14 13:35:19 -08003184 * Moves the object from a partially CPU read to a full one.
Eric Anholt673a3942008-07-30 12:06:12 -07003185 *
Eric Anholte47c68e2008-11-14 13:35:19 -08003186 * Note that this only resolves i915_gem_object_set_cpu_read_domain_range(),
3187 * and doesn't handle transitioning from !(read_domains & I915_GEM_DOMAIN_CPU).
3188 */
3189static void
3190i915_gem_object_set_to_full_cpu_read_domain(struct drm_gem_object *obj)
3191{
Daniel Vetter23010e42010-03-08 13:35:02 +01003192 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003193
3194 if (!obj_priv->page_cpu_valid)
3195 return;
3196
3197 /* If we're partially in the CPU read domain, finish moving it in.
3198 */
3199 if (obj->read_domains & I915_GEM_DOMAIN_CPU) {
3200 int i;
3201
3202 for (i = 0; i <= (obj->size - 1) / PAGE_SIZE; i++) {
3203 if (obj_priv->page_cpu_valid[i])
3204 continue;
Eric Anholt856fa192009-03-19 14:10:50 -07003205 drm_clflush_pages(obj_priv->pages + i, 1);
Eric Anholte47c68e2008-11-14 13:35:19 -08003206 }
Eric Anholte47c68e2008-11-14 13:35:19 -08003207 }
3208
3209 /* Free the page_cpu_valid mappings which are now stale, whether
3210 * or not we've got I915_GEM_DOMAIN_CPU.
3211 */
Eric Anholt9a298b22009-03-24 12:23:04 -07003212 kfree(obj_priv->page_cpu_valid);
Eric Anholte47c68e2008-11-14 13:35:19 -08003213 obj_priv->page_cpu_valid = NULL;
3214}
3215
3216/**
3217 * Set the CPU read domain on a range of the object.
3218 *
3219 * The object ends up with I915_GEM_DOMAIN_CPU in its read flags although it's
3220 * not entirely valid. The page_cpu_valid member of the object flags which
3221 * pages have been flushed, and will be respected by
3222 * i915_gem_object_set_to_cpu_domain() if it's called on to get a valid mapping
3223 * of the whole object.
3224 *
3225 * This function returns when the move is complete, including waiting on
3226 * flushes to occur.
Eric Anholt673a3942008-07-30 12:06:12 -07003227 */
3228static int
Eric Anholte47c68e2008-11-14 13:35:19 -08003229i915_gem_object_set_cpu_read_domain_range(struct drm_gem_object *obj,
3230 uint64_t offset, uint64_t size)
Eric Anholt673a3942008-07-30 12:06:12 -07003231{
Daniel Vetter23010e42010-03-08 13:35:02 +01003232 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003233 uint32_t old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003234 int i, ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003235
Eric Anholte47c68e2008-11-14 13:35:19 -08003236 if (offset == 0 && size == obj->size)
3237 return i915_gem_object_set_to_cpu_domain(obj, 0);
3238
3239 i915_gem_object_flush_gpu_write_domain(obj);
3240 /* Wait on any GPU rendering and flushing to occur. */
3241 ret = i915_gem_object_wait_rendering(obj);
3242 if (ret != 0)
3243 return ret;
3244 i915_gem_object_flush_gtt_write_domain(obj);
3245
3246 /* If we're already fully in the CPU read domain, we're done. */
3247 if (obj_priv->page_cpu_valid == NULL &&
3248 (obj->read_domains & I915_GEM_DOMAIN_CPU) != 0)
Eric Anholt673a3942008-07-30 12:06:12 -07003249 return 0;
3250
Eric Anholte47c68e2008-11-14 13:35:19 -08003251 /* Otherwise, create/clear the per-page CPU read domain flag if we're
3252 * newly adding I915_GEM_DOMAIN_CPU
3253 */
Eric Anholt673a3942008-07-30 12:06:12 -07003254 if (obj_priv->page_cpu_valid == NULL) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003255 obj_priv->page_cpu_valid = kzalloc(obj->size / PAGE_SIZE,
3256 GFP_KERNEL);
Eric Anholte47c68e2008-11-14 13:35:19 -08003257 if (obj_priv->page_cpu_valid == NULL)
3258 return -ENOMEM;
3259 } else if ((obj->read_domains & I915_GEM_DOMAIN_CPU) == 0)
3260 memset(obj_priv->page_cpu_valid, 0, obj->size / PAGE_SIZE);
Eric Anholt673a3942008-07-30 12:06:12 -07003261
3262 /* Flush the cache on any pages that are still invalid from the CPU's
3263 * perspective.
3264 */
Eric Anholte47c68e2008-11-14 13:35:19 -08003265 for (i = offset / PAGE_SIZE; i <= (offset + size - 1) / PAGE_SIZE;
3266 i++) {
Eric Anholt673a3942008-07-30 12:06:12 -07003267 if (obj_priv->page_cpu_valid[i])
3268 continue;
3269
Eric Anholt856fa192009-03-19 14:10:50 -07003270 drm_clflush_pages(obj_priv->pages + i, 1);
Eric Anholt673a3942008-07-30 12:06:12 -07003271
3272 obj_priv->page_cpu_valid[i] = 1;
3273 }
3274
Eric Anholte47c68e2008-11-14 13:35:19 -08003275 /* It should now be out of any other write domains, and we can update
3276 * the domain values for our changes.
3277 */
3278 BUG_ON((obj->write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
3279
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003280 old_read_domains = obj->read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003281 obj->read_domains |= I915_GEM_DOMAIN_CPU;
3282
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003283 trace_i915_gem_object_change_domain(obj,
3284 old_read_domains,
3285 obj->write_domain);
3286
Eric Anholt673a3942008-07-30 12:06:12 -07003287 return 0;
3288}
3289
3290/**
Eric Anholt673a3942008-07-30 12:06:12 -07003291 * Pin an object to the GTT and evaluate the relocations landing in it.
3292 */
3293static int
3294i915_gem_object_pin_and_relocate(struct drm_gem_object *obj,
3295 struct drm_file *file_priv,
Jesse Barnes76446ca2009-12-17 22:05:42 -05003296 struct drm_i915_gem_exec_object2 *entry,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003297 struct drm_i915_gem_relocation_entry *relocs)
Eric Anholt673a3942008-07-30 12:06:12 -07003298{
3299 struct drm_device *dev = obj->dev;
Keith Packard0839ccb2008-10-30 19:38:48 -07003300 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01003301 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003302 int i, ret;
Keith Packard0839ccb2008-10-30 19:38:48 -07003303 void __iomem *reloc_page;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003304 bool need_fence;
3305
3306 need_fence = entry->flags & EXEC_OBJECT_NEEDS_FENCE &&
3307 obj_priv->tiling_mode != I915_TILING_NONE;
3308
3309 /* Check fence reg constraints and rebind if necessary */
Chris Wilson808b24d62010-05-27 13:18:15 +01003310 if (need_fence &&
3311 !i915_gem_object_fence_offset_ok(obj,
3312 obj_priv->tiling_mode)) {
3313 ret = i915_gem_object_unbind(obj);
3314 if (ret)
3315 return ret;
3316 }
Eric Anholt673a3942008-07-30 12:06:12 -07003317
3318 /* Choose the GTT offset for our buffer and put it there. */
3319 ret = i915_gem_object_pin(obj, (uint32_t) entry->alignment);
3320 if (ret)
3321 return ret;
3322
Jesse Barnes76446ca2009-12-17 22:05:42 -05003323 /*
3324 * Pre-965 chips need a fence register set up in order to
3325 * properly handle blits to/from tiled surfaces.
3326 */
3327 if (need_fence) {
3328 ret = i915_gem_object_get_fence_reg(obj);
3329 if (ret != 0) {
Jesse Barnes76446ca2009-12-17 22:05:42 -05003330 i915_gem_object_unpin(obj);
3331 return ret;
3332 }
3333 }
3334
Eric Anholt673a3942008-07-30 12:06:12 -07003335 entry->offset = obj_priv->gtt_offset;
3336
Eric Anholt673a3942008-07-30 12:06:12 -07003337 /* Apply the relocations, using the GTT aperture to avoid cache
3338 * flushing requirements.
3339 */
3340 for (i = 0; i < entry->relocation_count; i++) {
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003341 struct drm_i915_gem_relocation_entry *reloc= &relocs[i];
Eric Anholt673a3942008-07-30 12:06:12 -07003342 struct drm_gem_object *target_obj;
3343 struct drm_i915_gem_object *target_obj_priv;
Eric Anholt3043c602008-10-02 12:24:47 -07003344 uint32_t reloc_val, reloc_offset;
3345 uint32_t __iomem *reloc_entry;
Eric Anholt673a3942008-07-30 12:06:12 -07003346
Eric Anholt673a3942008-07-30 12:06:12 -07003347 target_obj = drm_gem_object_lookup(obj->dev, file_priv,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003348 reloc->target_handle);
Eric Anholt673a3942008-07-30 12:06:12 -07003349 if (target_obj == NULL) {
3350 i915_gem_object_unpin(obj);
3351 return -EBADF;
3352 }
Daniel Vetter23010e42010-03-08 13:35:02 +01003353 target_obj_priv = to_intel_bo(target_obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003354
Chris Wilson8542a0b2009-09-09 21:15:15 +01003355#if WATCH_RELOC
3356 DRM_INFO("%s: obj %p offset %08x target %d "
3357 "read %08x write %08x gtt %08x "
3358 "presumed %08x delta %08x\n",
3359 __func__,
3360 obj,
3361 (int) reloc->offset,
3362 (int) reloc->target_handle,
3363 (int) reloc->read_domains,
3364 (int) reloc->write_domain,
3365 (int) target_obj_priv->gtt_offset,
3366 (int) reloc->presumed_offset,
3367 reloc->delta);
3368#endif
3369
Eric Anholt673a3942008-07-30 12:06:12 -07003370 /* The target buffer should have appeared before us in the
3371 * exec_object list, so it should have a GTT space bound by now.
3372 */
3373 if (target_obj_priv->gtt_space == NULL) {
3374 DRM_ERROR("No GTT space found for object %d\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003375 reloc->target_handle);
Eric Anholt673a3942008-07-30 12:06:12 -07003376 drm_gem_object_unreference(target_obj);
3377 i915_gem_object_unpin(obj);
3378 return -EINVAL;
3379 }
3380
Chris Wilson8542a0b2009-09-09 21:15:15 +01003381 /* Validate that the target is in a valid r/w GPU domain */
Daniel Vetter16edd552010-02-19 11:52:02 +01003382 if (reloc->write_domain & (reloc->write_domain - 1)) {
3383 DRM_ERROR("reloc with multiple write domains: "
3384 "obj %p target %d offset %d "
3385 "read %08x write %08x",
3386 obj, reloc->target_handle,
3387 (int) reloc->offset,
3388 reloc->read_domains,
3389 reloc->write_domain);
3390 return -EINVAL;
3391 }
Chris Wilson8542a0b2009-09-09 21:15:15 +01003392 if (reloc->write_domain & I915_GEM_DOMAIN_CPU ||
3393 reloc->read_domains & I915_GEM_DOMAIN_CPU) {
3394 DRM_ERROR("reloc with read/write CPU domains: "
3395 "obj %p target %d offset %d "
3396 "read %08x write %08x",
3397 obj, reloc->target_handle,
3398 (int) reloc->offset,
3399 reloc->read_domains,
3400 reloc->write_domain);
3401 drm_gem_object_unreference(target_obj);
3402 i915_gem_object_unpin(obj);
3403 return -EINVAL;
3404 }
3405 if (reloc->write_domain && target_obj->pending_write_domain &&
3406 reloc->write_domain != target_obj->pending_write_domain) {
3407 DRM_ERROR("Write domain conflict: "
3408 "obj %p target %d offset %d "
3409 "new %08x old %08x\n",
3410 obj, reloc->target_handle,
3411 (int) reloc->offset,
3412 reloc->write_domain,
3413 target_obj->pending_write_domain);
3414 drm_gem_object_unreference(target_obj);
3415 i915_gem_object_unpin(obj);
3416 return -EINVAL;
3417 }
3418
3419 target_obj->pending_read_domains |= reloc->read_domains;
3420 target_obj->pending_write_domain |= reloc->write_domain;
3421
3422 /* If the relocation already has the right value in it, no
3423 * more work needs to be done.
3424 */
3425 if (target_obj_priv->gtt_offset == reloc->presumed_offset) {
3426 drm_gem_object_unreference(target_obj);
3427 continue;
3428 }
3429
3430 /* Check that the relocation address is valid... */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003431 if (reloc->offset > obj->size - 4) {
Eric Anholt673a3942008-07-30 12:06:12 -07003432 DRM_ERROR("Relocation beyond object bounds: "
3433 "obj %p target %d offset %d size %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003434 obj, reloc->target_handle,
3435 (int) reloc->offset, (int) obj->size);
Eric Anholt673a3942008-07-30 12:06:12 -07003436 drm_gem_object_unreference(target_obj);
3437 i915_gem_object_unpin(obj);
3438 return -EINVAL;
3439 }
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003440 if (reloc->offset & 3) {
Eric Anholt673a3942008-07-30 12:06:12 -07003441 DRM_ERROR("Relocation not 4-byte aligned: "
3442 "obj %p target %d offset %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003443 obj, reloc->target_handle,
3444 (int) reloc->offset);
Eric Anholt673a3942008-07-30 12:06:12 -07003445 drm_gem_object_unreference(target_obj);
3446 i915_gem_object_unpin(obj);
3447 return -EINVAL;
3448 }
3449
Chris Wilson8542a0b2009-09-09 21:15:15 +01003450 /* and points to somewhere within the target object. */
Chris Wilsoncd0b9fb2009-09-15 23:23:18 +01003451 if (reloc->delta >= target_obj->size) {
3452 DRM_ERROR("Relocation beyond target object bounds: "
3453 "obj %p target %d delta %d size %d.\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003454 obj, reloc->target_handle,
Chris Wilsoncd0b9fb2009-09-15 23:23:18 +01003455 (int) reloc->delta, (int) target_obj->size);
Chris Wilson491152b2009-02-11 14:26:32 +00003456 drm_gem_object_unreference(target_obj);
3457 i915_gem_object_unpin(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003458 return -EINVAL;
3459 }
3460
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003461 ret = i915_gem_object_set_to_gtt_domain(obj, 1);
3462 if (ret != 0) {
3463 drm_gem_object_unreference(target_obj);
3464 i915_gem_object_unpin(obj);
3465 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -07003466 }
3467
3468 /* Map the page containing the relocation we're going to
3469 * perform.
3470 */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003471 reloc_offset = obj_priv->gtt_offset + reloc->offset;
Keith Packard0839ccb2008-10-30 19:38:48 -07003472 reloc_page = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
3473 (reloc_offset &
3474 ~(PAGE_SIZE - 1)));
Eric Anholt3043c602008-10-02 12:24:47 -07003475 reloc_entry = (uint32_t __iomem *)(reloc_page +
Keith Packard0839ccb2008-10-30 19:38:48 -07003476 (reloc_offset & (PAGE_SIZE - 1)));
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003477 reloc_val = target_obj_priv->gtt_offset + reloc->delta;
Eric Anholt673a3942008-07-30 12:06:12 -07003478
3479#if WATCH_BUF
3480 DRM_INFO("Applied relocation: %p@0x%08x %08x -> %08x\n",
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003481 obj, (unsigned int) reloc->offset,
Eric Anholt673a3942008-07-30 12:06:12 -07003482 readl(reloc_entry), reloc_val);
3483#endif
3484 writel(reloc_val, reloc_entry);
Keith Packard0839ccb2008-10-30 19:38:48 -07003485 io_mapping_unmap_atomic(reloc_page);
Eric Anholt673a3942008-07-30 12:06:12 -07003486
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003487 /* The updated presumed offset for this entry will be
3488 * copied back out to the user.
Eric Anholt673a3942008-07-30 12:06:12 -07003489 */
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003490 reloc->presumed_offset = target_obj_priv->gtt_offset;
Eric Anholt673a3942008-07-30 12:06:12 -07003491
3492 drm_gem_object_unreference(target_obj);
3493 }
3494
Eric Anholt673a3942008-07-30 12:06:12 -07003495#if WATCH_BUF
3496 if (0)
3497 i915_gem_dump_object(obj, 128, __func__, ~0);
3498#endif
3499 return 0;
3500}
3501
Eric Anholt673a3942008-07-30 12:06:12 -07003502/* Throttle our rendering by waiting until the ring has completed our requests
3503 * emitted over 20 msec ago.
3504 *
Eric Anholtb9624422009-06-03 07:27:35 +00003505 * Note that if we were to use the current jiffies each time around the loop,
3506 * we wouldn't escape the function with any frames outstanding if the time to
3507 * render a frame was over 20ms.
3508 *
Eric Anholt673a3942008-07-30 12:06:12 -07003509 * This should get us reasonable parallelism between CPU and GPU but also
3510 * relatively low latency when blocking on a particular request to finish.
3511 */
3512static int
3513i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file_priv)
3514{
3515 struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
3516 int ret = 0;
Eric Anholtb9624422009-06-03 07:27:35 +00003517 unsigned long recent_enough = jiffies - msecs_to_jiffies(20);
Eric Anholt673a3942008-07-30 12:06:12 -07003518
3519 mutex_lock(&dev->struct_mutex);
Eric Anholtb9624422009-06-03 07:27:35 +00003520 while (!list_empty(&i915_file_priv->mm.request_list)) {
3521 struct drm_i915_gem_request *request;
3522
3523 request = list_first_entry(&i915_file_priv->mm.request_list,
3524 struct drm_i915_gem_request,
3525 client_list);
3526
3527 if (time_after_eq(request->emitted_jiffies, recent_enough))
3528 break;
3529
Zou Nan hai852835f2010-05-21 09:08:56 +08003530 ret = i915_wait_request(dev, request->seqno, request->ring);
Eric Anholtb9624422009-06-03 07:27:35 +00003531 if (ret != 0)
3532 break;
3533 }
Eric Anholt673a3942008-07-30 12:06:12 -07003534 mutex_unlock(&dev->struct_mutex);
Eric Anholtb9624422009-06-03 07:27:35 +00003535
Eric Anholt673a3942008-07-30 12:06:12 -07003536 return ret;
3537}
3538
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003539static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003540i915_gem_get_relocs_from_user(struct drm_i915_gem_exec_object2 *exec_list,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003541 uint32_t buffer_count,
3542 struct drm_i915_gem_relocation_entry **relocs)
3543{
3544 uint32_t reloc_count = 0, reloc_index = 0, i;
3545 int ret;
3546
3547 *relocs = NULL;
3548 for (i = 0; i < buffer_count; i++) {
3549 if (reloc_count + exec_list[i].relocation_count < reloc_count)
3550 return -EINVAL;
3551 reloc_count += exec_list[i].relocation_count;
3552 }
3553
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003554 *relocs = drm_calloc_large(reloc_count, sizeof(**relocs));
Jesse Barnes76446ca2009-12-17 22:05:42 -05003555 if (*relocs == NULL) {
3556 DRM_ERROR("failed to alloc relocs, count %d\n", reloc_count);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003557 return -ENOMEM;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003558 }
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003559
3560 for (i = 0; i < buffer_count; i++) {
3561 struct drm_i915_gem_relocation_entry __user *user_relocs;
3562
3563 user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
3564
3565 ret = copy_from_user(&(*relocs)[reloc_index],
3566 user_relocs,
3567 exec_list[i].relocation_count *
3568 sizeof(**relocs));
3569 if (ret != 0) {
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003570 drm_free_large(*relocs);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003571 *relocs = NULL;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003572 return -EFAULT;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003573 }
3574
3575 reloc_index += exec_list[i].relocation_count;
3576 }
3577
Florian Mickler2bc43b52009-04-06 22:55:41 +02003578 return 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003579}
3580
3581static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003582i915_gem_put_relocs_to_user(struct drm_i915_gem_exec_object2 *exec_list,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003583 uint32_t buffer_count,
3584 struct drm_i915_gem_relocation_entry *relocs)
3585{
3586 uint32_t reloc_count = 0, i;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003587 int ret = 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003588
Chris Wilson93533c22010-01-31 10:40:48 +00003589 if (relocs == NULL)
3590 return 0;
3591
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003592 for (i = 0; i < buffer_count; i++) {
3593 struct drm_i915_gem_relocation_entry __user *user_relocs;
Florian Mickler2bc43b52009-04-06 22:55:41 +02003594 int unwritten;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003595
3596 user_relocs = (void __user *)(uintptr_t)exec_list[i].relocs_ptr;
3597
Florian Mickler2bc43b52009-04-06 22:55:41 +02003598 unwritten = copy_to_user(user_relocs,
3599 &relocs[reloc_count],
3600 exec_list[i].relocation_count *
3601 sizeof(*relocs));
3602
3603 if (unwritten) {
3604 ret = -EFAULT;
3605 goto err;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003606 }
3607
3608 reloc_count += exec_list[i].relocation_count;
3609 }
3610
Florian Mickler2bc43b52009-04-06 22:55:41 +02003611err:
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07003612 drm_free_large(relocs);
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003613
3614 return ret;
3615}
3616
Chris Wilson83d60792009-06-06 09:45:57 +01003617static int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003618i915_gem_check_execbuffer (struct drm_i915_gem_execbuffer2 *exec,
Chris Wilson83d60792009-06-06 09:45:57 +01003619 uint64_t exec_offset)
3620{
3621 uint32_t exec_start, exec_len;
3622
3623 exec_start = (uint32_t) exec_offset + exec->batch_start_offset;
3624 exec_len = (uint32_t) exec->batch_len;
3625
3626 if ((exec_start | exec_len) & 0x7)
3627 return -EINVAL;
3628
3629 if (!exec_start)
3630 return -EINVAL;
3631
3632 return 0;
3633}
3634
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003635static int
3636i915_gem_wait_for_pending_flip(struct drm_device *dev,
3637 struct drm_gem_object **object_list,
3638 int count)
3639{
3640 drm_i915_private_t *dev_priv = dev->dev_private;
3641 struct drm_i915_gem_object *obj_priv;
3642 DEFINE_WAIT(wait);
3643 int i, ret = 0;
3644
3645 for (;;) {
3646 prepare_to_wait(&dev_priv->pending_flip_queue,
3647 &wait, TASK_INTERRUPTIBLE);
3648 for (i = 0; i < count; i++) {
Daniel Vetter23010e42010-03-08 13:35:02 +01003649 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003650 if (atomic_read(&obj_priv->pending_flip) > 0)
3651 break;
3652 }
3653 if (i == count)
3654 break;
3655
3656 if (!signal_pending(current)) {
3657 mutex_unlock(&dev->struct_mutex);
3658 schedule();
3659 mutex_lock(&dev->struct_mutex);
3660 continue;
3661 }
3662 ret = -ERESTARTSYS;
3663 break;
3664 }
3665 finish_wait(&dev_priv->pending_flip_queue, &wait);
3666
3667 return ret;
3668}
3669
Eric Anholt673a3942008-07-30 12:06:12 -07003670int
Jesse Barnes76446ca2009-12-17 22:05:42 -05003671i915_gem_do_execbuffer(struct drm_device *dev, void *data,
3672 struct drm_file *file_priv,
3673 struct drm_i915_gem_execbuffer2 *args,
3674 struct drm_i915_gem_exec_object2 *exec_list)
Eric Anholt673a3942008-07-30 12:06:12 -07003675{
3676 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07003677 struct drm_gem_object **object_list = NULL;
3678 struct drm_gem_object *batch_obj;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003679 struct drm_i915_gem_object *obj_priv;
Eric Anholt201361a2009-03-11 12:30:04 -07003680 struct drm_clip_rect *cliprects = NULL;
Chris Wilson93533c22010-01-31 10:40:48 +00003681 struct drm_i915_gem_relocation_entry *relocs = NULL;
Jesse Barnes76446ca2009-12-17 22:05:42 -05003682 int ret = 0, ret2, i, pinned = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003683 uint64_t exec_offset;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003684 uint32_t seqno, flush_domains, reloc_index;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003685 int pin_tries, flips;
Eric Anholt673a3942008-07-30 12:06:12 -07003686
Zou Nan hai852835f2010-05-21 09:08:56 +08003687 struct intel_ring_buffer *ring = NULL;
3688
Eric Anholt673a3942008-07-30 12:06:12 -07003689#if WATCH_EXEC
3690 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
3691 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
3692#endif
Zou Nan haid1b851f2010-05-21 09:08:57 +08003693 if (args->flags & I915_EXEC_BSD) {
3694 if (!HAS_BSD(dev)) {
3695 DRM_ERROR("execbuf with wrong flag\n");
3696 return -EINVAL;
3697 }
3698 ring = &dev_priv->bsd_ring;
3699 } else {
3700 ring = &dev_priv->render_ring;
3701 }
3702
Eric Anholt673a3942008-07-30 12:06:12 -07003703
Eric Anholt4f481ed2008-09-10 14:22:49 -07003704 if (args->buffer_count < 1) {
3705 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
3706 return -EINVAL;
3707 }
Eric Anholtc8e0f932009-11-22 03:49:37 +01003708 object_list = drm_malloc_ab(sizeof(*object_list), args->buffer_count);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003709 if (object_list == NULL) {
3710 DRM_ERROR("Failed to allocate object list for %d buffers\n",
Eric Anholt673a3942008-07-30 12:06:12 -07003711 args->buffer_count);
3712 ret = -ENOMEM;
3713 goto pre_mutex_err;
3714 }
Eric Anholt673a3942008-07-30 12:06:12 -07003715
Eric Anholt201361a2009-03-11 12:30:04 -07003716 if (args->num_cliprects != 0) {
Eric Anholt9a298b22009-03-24 12:23:04 -07003717 cliprects = kcalloc(args->num_cliprects, sizeof(*cliprects),
3718 GFP_KERNEL);
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003719 if (cliprects == NULL) {
3720 ret = -ENOMEM;
Eric Anholt201361a2009-03-11 12:30:04 -07003721 goto pre_mutex_err;
Owain Ainswortha40e8d32010-02-09 14:25:55 +00003722 }
Eric Anholt201361a2009-03-11 12:30:04 -07003723
3724 ret = copy_from_user(cliprects,
3725 (struct drm_clip_rect __user *)
3726 (uintptr_t) args->cliprects_ptr,
3727 sizeof(*cliprects) * args->num_cliprects);
3728 if (ret != 0) {
3729 DRM_ERROR("copy %d cliprects failed: %d\n",
3730 args->num_cliprects, ret);
3731 goto pre_mutex_err;
3732 }
3733 }
3734
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003735 ret = i915_gem_get_relocs_from_user(exec_list, args->buffer_count,
3736 &relocs);
3737 if (ret != 0)
3738 goto pre_mutex_err;
3739
Eric Anholt673a3942008-07-30 12:06:12 -07003740 mutex_lock(&dev->struct_mutex);
3741
3742 i915_verify_inactive(dev, __FILE__, __LINE__);
3743
Ben Gamariba1234d2009-09-14 17:48:47 -04003744 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07003745 mutex_unlock(&dev->struct_mutex);
Chris Wilsona198bc82009-02-06 16:55:20 +00003746 ret = -EIO;
3747 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003748 }
3749
3750 if (dev_priv->mm.suspended) {
Eric Anholt673a3942008-07-30 12:06:12 -07003751 mutex_unlock(&dev->struct_mutex);
Chris Wilsona198bc82009-02-06 16:55:20 +00003752 ret = -EBUSY;
3753 goto pre_mutex_err;
Eric Anholt673a3942008-07-30 12:06:12 -07003754 }
3755
Keith Packardac94a962008-11-20 23:30:27 -08003756 /* Look up object handles */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003757 flips = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003758 for (i = 0; i < args->buffer_count; i++) {
3759 object_list[i] = drm_gem_object_lookup(dev, file_priv,
3760 exec_list[i].handle);
3761 if (object_list[i] == NULL) {
3762 DRM_ERROR("Invalid object handle %d at index %d\n",
3763 exec_list[i].handle, i);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003764 /* prevent error path from reading uninitialized data */
3765 args->buffer_count = i + 1;
Eric Anholt673a3942008-07-30 12:06:12 -07003766 ret = -EBADF;
3767 goto err;
3768 }
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003769
Daniel Vetter23010e42010-03-08 13:35:02 +01003770 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003771 if (obj_priv->in_execbuffer) {
3772 DRM_ERROR("Object %p appears more than once in object list\n",
3773 object_list[i]);
Chris Wilson0ce907f2010-01-23 20:26:35 +00003774 /* prevent error path from reading uninitialized data */
3775 args->buffer_count = i + 1;
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003776 ret = -EBADF;
3777 goto err;
3778 }
3779 obj_priv->in_execbuffer = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05003780 flips += atomic_read(&obj_priv->pending_flip);
3781 }
3782
3783 if (flips > 0) {
3784 ret = i915_gem_wait_for_pending_flip(dev, object_list,
3785 args->buffer_count);
3786 if (ret)
3787 goto err;
Keith Packardac94a962008-11-20 23:30:27 -08003788 }
Eric Anholt673a3942008-07-30 12:06:12 -07003789
Keith Packardac94a962008-11-20 23:30:27 -08003790 /* Pin and relocate */
3791 for (pin_tries = 0; ; pin_tries++) {
3792 ret = 0;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003793 reloc_index = 0;
3794
Keith Packardac94a962008-11-20 23:30:27 -08003795 for (i = 0; i < args->buffer_count; i++) {
3796 object_list[i]->pending_read_domains = 0;
3797 object_list[i]->pending_write_domain = 0;
3798 ret = i915_gem_object_pin_and_relocate(object_list[i],
3799 file_priv,
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003800 &exec_list[i],
3801 &relocs[reloc_index]);
Keith Packardac94a962008-11-20 23:30:27 -08003802 if (ret)
3803 break;
3804 pinned = i + 1;
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003805 reloc_index += exec_list[i].relocation_count;
Keith Packardac94a962008-11-20 23:30:27 -08003806 }
3807 /* success */
3808 if (ret == 0)
3809 break;
3810
3811 /* error other than GTT full, or we've already tried again */
Chris Wilson2939e1f2009-06-06 09:46:03 +01003812 if (ret != -ENOSPC || pin_tries >= 1) {
Chris Wilson07f73f62009-09-14 16:50:30 +01003813 if (ret != -ERESTARTSYS) {
3814 unsigned long long total_size = 0;
Chris Wilson3d1cc472010-05-27 13:18:19 +01003815 int num_fences = 0;
3816 for (i = 0; i < args->buffer_count; i++) {
3817 obj_priv = object_list[i]->driver_private;
3818
Chris Wilson07f73f62009-09-14 16:50:30 +01003819 total_size += object_list[i]->size;
Chris Wilson3d1cc472010-05-27 13:18:19 +01003820 num_fences +=
3821 exec_list[i].flags & EXEC_OBJECT_NEEDS_FENCE &&
3822 obj_priv->tiling_mode != I915_TILING_NONE;
3823 }
3824 DRM_ERROR("Failed to pin buffer %d of %d, total %llu bytes, %d fences: %d\n",
Chris Wilson07f73f62009-09-14 16:50:30 +01003825 pinned+1, args->buffer_count,
Chris Wilson3d1cc472010-05-27 13:18:19 +01003826 total_size, num_fences,
3827 ret);
Chris Wilson07f73f62009-09-14 16:50:30 +01003828 DRM_ERROR("%d objects [%d pinned], "
3829 "%d object bytes [%d pinned], "
3830 "%d/%d gtt bytes\n",
3831 atomic_read(&dev->object_count),
3832 atomic_read(&dev->pin_count),
3833 atomic_read(&dev->object_memory),
3834 atomic_read(&dev->pin_memory),
3835 atomic_read(&dev->gtt_memory),
3836 dev->gtt_total);
3837 }
Eric Anholt673a3942008-07-30 12:06:12 -07003838 goto err;
3839 }
Keith Packardac94a962008-11-20 23:30:27 -08003840
3841 /* unpin all of our buffers */
3842 for (i = 0; i < pinned; i++)
3843 i915_gem_object_unpin(object_list[i]);
Eric Anholtb1177632008-12-10 10:09:41 -08003844 pinned = 0;
Keith Packardac94a962008-11-20 23:30:27 -08003845
3846 /* evict everyone we can from the aperture */
3847 ret = i915_gem_evict_everything(dev);
Chris Wilson07f73f62009-09-14 16:50:30 +01003848 if (ret && ret != -ENOSPC)
Keith Packardac94a962008-11-20 23:30:27 -08003849 goto err;
Eric Anholt673a3942008-07-30 12:06:12 -07003850 }
3851
3852 /* Set the pending read domains for the batch buffer to COMMAND */
3853 batch_obj = object_list[args->buffer_count-1];
Chris Wilson5f26a2c2009-06-06 09:45:58 +01003854 if (batch_obj->pending_write_domain) {
3855 DRM_ERROR("Attempting to use self-modifying batch buffer\n");
3856 ret = -EINVAL;
3857 goto err;
3858 }
3859 batch_obj->pending_read_domains |= I915_GEM_DOMAIN_COMMAND;
Eric Anholt673a3942008-07-30 12:06:12 -07003860
Chris Wilson83d60792009-06-06 09:45:57 +01003861 /* Sanity check the batch buffer, prior to moving objects */
3862 exec_offset = exec_list[args->buffer_count - 1].offset;
3863 ret = i915_gem_check_execbuffer (args, exec_offset);
3864 if (ret != 0) {
3865 DRM_ERROR("execbuf with invalid offset/length\n");
3866 goto err;
3867 }
3868
Eric Anholt673a3942008-07-30 12:06:12 -07003869 i915_verify_inactive(dev, __FILE__, __LINE__);
3870
Keith Packard646f0f62008-11-20 23:23:03 -08003871 /* Zero the global flush/invalidate flags. These
3872 * will be modified as new domains are computed
3873 * for each object
3874 */
3875 dev->invalidate_domains = 0;
3876 dev->flush_domains = 0;
3877
Eric Anholt673a3942008-07-30 12:06:12 -07003878 for (i = 0; i < args->buffer_count; i++) {
3879 struct drm_gem_object *obj = object_list[i];
Eric Anholt673a3942008-07-30 12:06:12 -07003880
Keith Packard646f0f62008-11-20 23:23:03 -08003881 /* Compute new gpu domains and update invalidate/flush */
Eric Anholt8b0e3782009-02-19 14:40:50 -08003882 i915_gem_object_set_to_gpu_domain(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003883 }
3884
3885 i915_verify_inactive(dev, __FILE__, __LINE__);
3886
Keith Packard646f0f62008-11-20 23:23:03 -08003887 if (dev->invalidate_domains | dev->flush_domains) {
3888#if WATCH_EXEC
3889 DRM_INFO("%s: invalidate_domains %08x flush_domains %08x\n",
3890 __func__,
3891 dev->invalidate_domains,
3892 dev->flush_domains);
3893#endif
3894 i915_gem_flush(dev,
3895 dev->invalidate_domains,
3896 dev->flush_domains);
Zou Nan hai852835f2010-05-21 09:08:56 +08003897 if (dev->flush_domains & I915_GEM_GPU_DOMAINS) {
Eric Anholtb9624422009-06-03 07:27:35 +00003898 (void)i915_add_request(dev, file_priv,
Zou Nan hai852835f2010-05-21 09:08:56 +08003899 dev->flush_domains,
3900 &dev_priv->render_ring);
3901
Zou Nan haid1b851f2010-05-21 09:08:57 +08003902 if (HAS_BSD(dev))
3903 (void)i915_add_request(dev, file_priv,
3904 dev->flush_domains,
3905 &dev_priv->bsd_ring);
Zou Nan hai852835f2010-05-21 09:08:56 +08003906 }
Keith Packard646f0f62008-11-20 23:23:03 -08003907 }
Eric Anholt673a3942008-07-30 12:06:12 -07003908
Eric Anholtefbeed92009-02-19 14:54:51 -08003909 for (i = 0; i < args->buffer_count; i++) {
3910 struct drm_gem_object *obj = object_list[i];
Daniel Vetter23010e42010-03-08 13:35:02 +01003911 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003912 uint32_t old_write_domain = obj->write_domain;
Eric Anholtefbeed92009-02-19 14:54:51 -08003913
3914 obj->write_domain = obj->pending_write_domain;
Daniel Vetter99fcb762010-02-07 16:20:18 +01003915 if (obj->write_domain)
3916 list_move_tail(&obj_priv->gpu_write_list,
3917 &dev_priv->mm.gpu_write_list);
3918 else
3919 list_del_init(&obj_priv->gpu_write_list);
3920
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003921 trace_i915_gem_object_change_domain(obj,
3922 obj->read_domains,
3923 old_write_domain);
Eric Anholtefbeed92009-02-19 14:54:51 -08003924 }
3925
Eric Anholt673a3942008-07-30 12:06:12 -07003926 i915_verify_inactive(dev, __FILE__, __LINE__);
3927
3928#if WATCH_COHERENCY
3929 for (i = 0; i < args->buffer_count; i++) {
3930 i915_gem_object_check_coherency(object_list[i],
3931 exec_list[i].handle);
3932 }
3933#endif
3934
Eric Anholt673a3942008-07-30 12:06:12 -07003935#if WATCH_EXEC
Ben Gamari6911a9b2009-04-02 11:24:54 -07003936 i915_gem_dump_object(batch_obj,
Eric Anholt673a3942008-07-30 12:06:12 -07003937 args->batch_len,
3938 __func__,
3939 ~0);
3940#endif
3941
Eric Anholt673a3942008-07-30 12:06:12 -07003942 /* Exec the batchbuffer */
Zou Nan hai852835f2010-05-21 09:08:56 +08003943 ret = ring->dispatch_gem_execbuffer(dev, ring, args,
3944 cliprects, exec_offset);
Eric Anholt673a3942008-07-30 12:06:12 -07003945 if (ret) {
3946 DRM_ERROR("dispatch failed %d\n", ret);
3947 goto err;
3948 }
3949
3950 /*
3951 * Ensure that the commands in the batch buffer are
3952 * finished before the interrupt fires
3953 */
Zou Nan hai852835f2010-05-21 09:08:56 +08003954 flush_domains = i915_retire_commands(dev, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07003955
3956 i915_verify_inactive(dev, __FILE__, __LINE__);
3957
3958 /*
3959 * Get a seqno representing the execution of the current buffer,
3960 * which we can wait on. We would like to mitigate these interrupts,
3961 * likely by only creating seqnos occasionally (so that we have
3962 * *some* interrupts representing completion of buffers that we can
3963 * wait on when trying to clear up gtt space).
3964 */
Zou Nan hai852835f2010-05-21 09:08:56 +08003965 seqno = i915_add_request(dev, file_priv, flush_domains, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07003966 BUG_ON(seqno == 0);
Eric Anholt673a3942008-07-30 12:06:12 -07003967 for (i = 0; i < args->buffer_count; i++) {
3968 struct drm_gem_object *obj = object_list[i];
Zou Nan hai852835f2010-05-21 09:08:56 +08003969 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07003970
Zou Nan hai852835f2010-05-21 09:08:56 +08003971 i915_gem_object_move_to_active(obj, seqno, ring);
Eric Anholt673a3942008-07-30 12:06:12 -07003972#if WATCH_LRU
3973 DRM_INFO("%s: move to exec list %p\n", __func__, obj);
3974#endif
3975 }
3976#if WATCH_LRU
3977 i915_dump_lru(dev, __func__);
3978#endif
3979
3980 i915_verify_inactive(dev, __FILE__, __LINE__);
3981
Eric Anholt673a3942008-07-30 12:06:12 -07003982err:
Julia Lawallaad87df2008-12-21 16:28:47 +01003983 for (i = 0; i < pinned; i++)
3984 i915_gem_object_unpin(object_list[i]);
Eric Anholt673a3942008-07-30 12:06:12 -07003985
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003986 for (i = 0; i < args->buffer_count; i++) {
3987 if (object_list[i]) {
Daniel Vetter23010e42010-03-08 13:35:02 +01003988 obj_priv = to_intel_bo(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003989 obj_priv->in_execbuffer = false;
3990 }
Julia Lawallaad87df2008-12-21 16:28:47 +01003991 drm_gem_object_unreference(object_list[i]);
Kristian Høgsbergb70d11d2009-03-03 14:45:57 -05003992 }
Julia Lawallaad87df2008-12-21 16:28:47 +01003993
Eric Anholt673a3942008-07-30 12:06:12 -07003994 mutex_unlock(&dev->struct_mutex);
3995
Chris Wilson93533c22010-01-31 10:40:48 +00003996pre_mutex_err:
Eric Anholt40a5f0d2009-03-12 11:23:52 -07003997 /* Copy the updated relocations out regardless of current error
3998 * state. Failure to update the relocs would mean that the next
3999 * time userland calls execbuf, it would do so with presumed offset
4000 * state that didn't match the actual object state.
4001 */
4002 ret2 = i915_gem_put_relocs_to_user(exec_list, args->buffer_count,
4003 relocs);
4004 if (ret2 != 0) {
4005 DRM_ERROR("Failed to copy relocations back out: %d\n", ret2);
4006
4007 if (ret == 0)
4008 ret = ret2;
4009 }
4010
Jesse Barnes8e7d2b22009-05-08 16:13:25 -07004011 drm_free_large(object_list);
Eric Anholt9a298b22009-03-24 12:23:04 -07004012 kfree(cliprects);
Eric Anholt673a3942008-07-30 12:06:12 -07004013
4014 return ret;
4015}
4016
Jesse Barnes76446ca2009-12-17 22:05:42 -05004017/*
4018 * Legacy execbuffer just creates an exec2 list from the original exec object
4019 * list array and passes it to the real function.
4020 */
4021int
4022i915_gem_execbuffer(struct drm_device *dev, void *data,
4023 struct drm_file *file_priv)
4024{
4025 struct drm_i915_gem_execbuffer *args = data;
4026 struct drm_i915_gem_execbuffer2 exec2;
4027 struct drm_i915_gem_exec_object *exec_list = NULL;
4028 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
4029 int ret, i;
4030
4031#if WATCH_EXEC
4032 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
4033 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
4034#endif
4035
4036 if (args->buffer_count < 1) {
4037 DRM_ERROR("execbuf with %d buffers\n", args->buffer_count);
4038 return -EINVAL;
4039 }
4040
4041 /* Copy in the exec list from userland */
4042 exec_list = drm_malloc_ab(sizeof(*exec_list), args->buffer_count);
4043 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
4044 if (exec_list == NULL || exec2_list == NULL) {
4045 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
4046 args->buffer_count);
4047 drm_free_large(exec_list);
4048 drm_free_large(exec2_list);
4049 return -ENOMEM;
4050 }
4051 ret = copy_from_user(exec_list,
4052 (struct drm_i915_relocation_entry __user *)
4053 (uintptr_t) args->buffers_ptr,
4054 sizeof(*exec_list) * args->buffer_count);
4055 if (ret != 0) {
4056 DRM_ERROR("copy %d exec entries failed %d\n",
4057 args->buffer_count, ret);
4058 drm_free_large(exec_list);
4059 drm_free_large(exec2_list);
4060 return -EFAULT;
4061 }
4062
4063 for (i = 0; i < args->buffer_count; i++) {
4064 exec2_list[i].handle = exec_list[i].handle;
4065 exec2_list[i].relocation_count = exec_list[i].relocation_count;
4066 exec2_list[i].relocs_ptr = exec_list[i].relocs_ptr;
4067 exec2_list[i].alignment = exec_list[i].alignment;
4068 exec2_list[i].offset = exec_list[i].offset;
4069 if (!IS_I965G(dev))
4070 exec2_list[i].flags = EXEC_OBJECT_NEEDS_FENCE;
4071 else
4072 exec2_list[i].flags = 0;
4073 }
4074
4075 exec2.buffers_ptr = args->buffers_ptr;
4076 exec2.buffer_count = args->buffer_count;
4077 exec2.batch_start_offset = args->batch_start_offset;
4078 exec2.batch_len = args->batch_len;
4079 exec2.DR1 = args->DR1;
4080 exec2.DR4 = args->DR4;
4081 exec2.num_cliprects = args->num_cliprects;
4082 exec2.cliprects_ptr = args->cliprects_ptr;
Zou Nan hai852835f2010-05-21 09:08:56 +08004083 exec2.flags = I915_EXEC_RENDER;
Jesse Barnes76446ca2009-12-17 22:05:42 -05004084
4085 ret = i915_gem_do_execbuffer(dev, data, file_priv, &exec2, exec2_list);
4086 if (!ret) {
4087 /* Copy the new buffer offsets back to the user's exec list. */
4088 for (i = 0; i < args->buffer_count; i++)
4089 exec_list[i].offset = exec2_list[i].offset;
4090 /* ... and back out to userspace */
4091 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
4092 (uintptr_t) args->buffers_ptr,
4093 exec_list,
4094 sizeof(*exec_list) * args->buffer_count);
4095 if (ret) {
4096 ret = -EFAULT;
4097 DRM_ERROR("failed to copy %d exec entries "
4098 "back to user (%d)\n",
4099 args->buffer_count, ret);
4100 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004101 }
4102
4103 drm_free_large(exec_list);
4104 drm_free_large(exec2_list);
4105 return ret;
4106}
4107
4108int
4109i915_gem_execbuffer2(struct drm_device *dev, void *data,
4110 struct drm_file *file_priv)
4111{
4112 struct drm_i915_gem_execbuffer2 *args = data;
4113 struct drm_i915_gem_exec_object2 *exec2_list = NULL;
4114 int ret;
4115
4116#if WATCH_EXEC
4117 DRM_INFO("buffers_ptr %d buffer_count %d len %08x\n",
4118 (int) args->buffers_ptr, args->buffer_count, args->batch_len);
4119#endif
4120
4121 if (args->buffer_count < 1) {
4122 DRM_ERROR("execbuf2 with %d buffers\n", args->buffer_count);
4123 return -EINVAL;
4124 }
4125
4126 exec2_list = drm_malloc_ab(sizeof(*exec2_list), args->buffer_count);
4127 if (exec2_list == NULL) {
4128 DRM_ERROR("Failed to allocate exec list for %d buffers\n",
4129 args->buffer_count);
4130 return -ENOMEM;
4131 }
4132 ret = copy_from_user(exec2_list,
4133 (struct drm_i915_relocation_entry __user *)
4134 (uintptr_t) args->buffers_ptr,
4135 sizeof(*exec2_list) * args->buffer_count);
4136 if (ret != 0) {
4137 DRM_ERROR("copy %d exec entries failed %d\n",
4138 args->buffer_count, ret);
4139 drm_free_large(exec2_list);
4140 return -EFAULT;
4141 }
4142
4143 ret = i915_gem_do_execbuffer(dev, data, file_priv, args, exec2_list);
4144 if (!ret) {
4145 /* Copy the new buffer offsets back to the user's exec list. */
4146 ret = copy_to_user((struct drm_i915_relocation_entry __user *)
4147 (uintptr_t) args->buffers_ptr,
4148 exec2_list,
4149 sizeof(*exec2_list) * args->buffer_count);
4150 if (ret) {
4151 ret = -EFAULT;
4152 DRM_ERROR("failed to copy %d exec entries "
4153 "back to user (%d)\n",
4154 args->buffer_count, ret);
4155 }
4156 }
4157
4158 drm_free_large(exec2_list);
4159 return ret;
4160}
4161
Eric Anholt673a3942008-07-30 12:06:12 -07004162int
4163i915_gem_object_pin(struct drm_gem_object *obj, uint32_t alignment)
4164{
4165 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01004166 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004167 int ret;
4168
Daniel Vetter778c3542010-05-13 11:49:44 +02004169 BUG_ON(obj_priv->pin_count == DRM_I915_GEM_OBJECT_MAX_PIN_COUNT);
4170
Eric Anholt673a3942008-07-30 12:06:12 -07004171 i915_verify_inactive(dev, __FILE__, __LINE__);
Chris Wilsonac0c6b52010-05-27 13:18:18 +01004172
4173 if (obj_priv->gtt_space != NULL) {
4174 if (alignment == 0)
4175 alignment = i915_gem_get_gtt_alignment(obj);
4176 if (obj_priv->gtt_offset & (alignment - 1)) {
4177 ret = i915_gem_object_unbind(obj);
4178 if (ret)
4179 return ret;
4180 }
4181 }
4182
Eric Anholt673a3942008-07-30 12:06:12 -07004183 if (obj_priv->gtt_space == NULL) {
4184 ret = i915_gem_object_bind_to_gtt(obj, alignment);
Chris Wilson97311292009-09-21 00:22:34 +01004185 if (ret)
Eric Anholt673a3942008-07-30 12:06:12 -07004186 return ret;
Chris Wilson22c344e2009-02-11 14:26:45 +00004187 }
Jesse Barnes76446ca2009-12-17 22:05:42 -05004188
Eric Anholt673a3942008-07-30 12:06:12 -07004189 obj_priv->pin_count++;
4190
4191 /* If the object is not active and not pending a flush,
4192 * remove it from the inactive list
4193 */
4194 if (obj_priv->pin_count == 1) {
4195 atomic_inc(&dev->pin_count);
4196 atomic_add(obj->size, &dev->pin_memory);
4197 if (!obj_priv->active &&
Chris Wilson21d509e2009-06-06 09:46:02 +01004198 (obj->write_domain & I915_GEM_GPU_DOMAINS) == 0 &&
Eric Anholt673a3942008-07-30 12:06:12 -07004199 !list_empty(&obj_priv->list))
4200 list_del_init(&obj_priv->list);
4201 }
4202 i915_verify_inactive(dev, __FILE__, __LINE__);
4203
4204 return 0;
4205}
4206
4207void
4208i915_gem_object_unpin(struct drm_gem_object *obj)
4209{
4210 struct drm_device *dev = obj->dev;
4211 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter23010e42010-03-08 13:35:02 +01004212 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004213
4214 i915_verify_inactive(dev, __FILE__, __LINE__);
4215 obj_priv->pin_count--;
4216 BUG_ON(obj_priv->pin_count < 0);
4217 BUG_ON(obj_priv->gtt_space == NULL);
4218
4219 /* If the object is no longer pinned, and is
4220 * neither active nor being flushed, then stick it on
4221 * the inactive list
4222 */
4223 if (obj_priv->pin_count == 0) {
4224 if (!obj_priv->active &&
Chris Wilson21d509e2009-06-06 09:46:02 +01004225 (obj->write_domain & I915_GEM_GPU_DOMAINS) == 0)
Eric Anholt673a3942008-07-30 12:06:12 -07004226 list_move_tail(&obj_priv->list,
4227 &dev_priv->mm.inactive_list);
4228 atomic_dec(&dev->pin_count);
4229 atomic_sub(obj->size, &dev->pin_memory);
4230 }
4231 i915_verify_inactive(dev, __FILE__, __LINE__);
4232}
4233
4234int
4235i915_gem_pin_ioctl(struct drm_device *dev, void *data,
4236 struct drm_file *file_priv)
4237{
4238 struct drm_i915_gem_pin *args = data;
4239 struct drm_gem_object *obj;
4240 struct drm_i915_gem_object *obj_priv;
4241 int ret;
4242
4243 mutex_lock(&dev->struct_mutex);
4244
4245 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4246 if (obj == NULL) {
4247 DRM_ERROR("Bad handle in i915_gem_pin_ioctl(): %d\n",
4248 args->handle);
4249 mutex_unlock(&dev->struct_mutex);
4250 return -EBADF;
4251 }
Daniel Vetter23010e42010-03-08 13:35:02 +01004252 obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004253
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004254 if (obj_priv->madv != I915_MADV_WILLNEED) {
4255 DRM_ERROR("Attempting to pin a purgeable buffer\n");
Chris Wilson3ef94da2009-09-14 16:50:29 +01004256 drm_gem_object_unreference(obj);
4257 mutex_unlock(&dev->struct_mutex);
4258 return -EINVAL;
4259 }
4260
Jesse Barnes79e53942008-11-07 14:24:08 -08004261 if (obj_priv->pin_filp != NULL && obj_priv->pin_filp != file_priv) {
4262 DRM_ERROR("Already pinned in i915_gem_pin_ioctl(): %d\n",
4263 args->handle);
Chris Wilson96dec612009-02-08 19:08:04 +00004264 drm_gem_object_unreference(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004265 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08004266 return -EINVAL;
4267 }
4268
4269 obj_priv->user_pin_count++;
4270 obj_priv->pin_filp = file_priv;
4271 if (obj_priv->user_pin_count == 1) {
4272 ret = i915_gem_object_pin(obj, args->alignment);
4273 if (ret != 0) {
4274 drm_gem_object_unreference(obj);
4275 mutex_unlock(&dev->struct_mutex);
4276 return ret;
4277 }
Eric Anholt673a3942008-07-30 12:06:12 -07004278 }
4279
4280 /* XXX - flush the CPU caches for pinned objects
4281 * as the X server doesn't manage domains yet
4282 */
Eric Anholte47c68e2008-11-14 13:35:19 -08004283 i915_gem_object_flush_cpu_write_domain(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004284 args->offset = obj_priv->gtt_offset;
4285 drm_gem_object_unreference(obj);
4286 mutex_unlock(&dev->struct_mutex);
4287
4288 return 0;
4289}
4290
4291int
4292i915_gem_unpin_ioctl(struct drm_device *dev, void *data,
4293 struct drm_file *file_priv)
4294{
4295 struct drm_i915_gem_pin *args = data;
4296 struct drm_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08004297 struct drm_i915_gem_object *obj_priv;
Eric Anholt673a3942008-07-30 12:06:12 -07004298
4299 mutex_lock(&dev->struct_mutex);
4300
4301 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4302 if (obj == NULL) {
4303 DRM_ERROR("Bad handle in i915_gem_unpin_ioctl(): %d\n",
4304 args->handle);
4305 mutex_unlock(&dev->struct_mutex);
4306 return -EBADF;
4307 }
4308
Daniel Vetter23010e42010-03-08 13:35:02 +01004309 obj_priv = to_intel_bo(obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08004310 if (obj_priv->pin_filp != file_priv) {
4311 DRM_ERROR("Not pinned by caller in i915_gem_pin_ioctl(): %d\n",
4312 args->handle);
4313 drm_gem_object_unreference(obj);
4314 mutex_unlock(&dev->struct_mutex);
4315 return -EINVAL;
4316 }
4317 obj_priv->user_pin_count--;
4318 if (obj_priv->user_pin_count == 0) {
4319 obj_priv->pin_filp = NULL;
4320 i915_gem_object_unpin(obj);
4321 }
Eric Anholt673a3942008-07-30 12:06:12 -07004322
4323 drm_gem_object_unreference(obj);
4324 mutex_unlock(&dev->struct_mutex);
4325 return 0;
4326}
4327
4328int
4329i915_gem_busy_ioctl(struct drm_device *dev, void *data,
4330 struct drm_file *file_priv)
4331{
4332 struct drm_i915_gem_busy *args = data;
4333 struct drm_gem_object *obj;
4334 struct drm_i915_gem_object *obj_priv;
Zou Nan hai852835f2010-05-21 09:08:56 +08004335 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07004336
Eric Anholt673a3942008-07-30 12:06:12 -07004337 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4338 if (obj == NULL) {
4339 DRM_ERROR("Bad handle in i915_gem_busy_ioctl(): %d\n",
4340 args->handle);
Eric Anholt673a3942008-07-30 12:06:12 -07004341 return -EBADF;
4342 }
4343
Chris Wilsonb1ce7862009-06-06 09:46:00 +01004344 mutex_lock(&dev->struct_mutex);
Eric Anholtf21289b2009-02-18 09:44:56 -08004345 /* Update the active list for the hardware's current position.
4346 * Otherwise this only updates on a delayed timer or when irqs are
4347 * actually unmasked, and our working set ends up being larger than
4348 * required.
4349 */
Zou Nan hai852835f2010-05-21 09:08:56 +08004350 i915_gem_retire_requests(dev, &dev_priv->render_ring);
Eric Anholtf21289b2009-02-18 09:44:56 -08004351
Zou Nan haid1b851f2010-05-21 09:08:57 +08004352 if (HAS_BSD(dev))
4353 i915_gem_retire_requests(dev, &dev_priv->bsd_ring);
4354
Daniel Vetter23010e42010-03-08 13:35:02 +01004355 obj_priv = to_intel_bo(obj);
Eric Anholtc4de0a52008-12-14 19:05:04 -08004356 /* Don't count being on the flushing list against the object being
4357 * done. Otherwise, a buffer left on the flushing list but not getting
4358 * flushed (because nobody's flushing that domain) won't ever return
4359 * unbusy and get reused by libdrm's bo cache. The other expected
4360 * consumer of this interface, OpenGL's occlusion queries, also specs
4361 * that the objects get unbusy "eventually" without any interference.
4362 */
4363 args->busy = obj_priv->active && obj_priv->last_rendering_seqno != 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004364
4365 drm_gem_object_unreference(obj);
4366 mutex_unlock(&dev->struct_mutex);
4367 return 0;
4368}
4369
4370int
4371i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4372 struct drm_file *file_priv)
4373{
4374 return i915_gem_ring_throttle(dev, file_priv);
4375}
4376
Chris Wilson3ef94da2009-09-14 16:50:29 +01004377int
4378i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4379 struct drm_file *file_priv)
4380{
4381 struct drm_i915_gem_madvise *args = data;
4382 struct drm_gem_object *obj;
4383 struct drm_i915_gem_object *obj_priv;
4384
4385 switch (args->madv) {
4386 case I915_MADV_DONTNEED:
4387 case I915_MADV_WILLNEED:
4388 break;
4389 default:
4390 return -EINVAL;
4391 }
4392
4393 obj = drm_gem_object_lookup(dev, file_priv, args->handle);
4394 if (obj == NULL) {
4395 DRM_ERROR("Bad handle in i915_gem_madvise_ioctl(): %d\n",
4396 args->handle);
4397 return -EBADF;
4398 }
4399
4400 mutex_lock(&dev->struct_mutex);
Daniel Vetter23010e42010-03-08 13:35:02 +01004401 obj_priv = to_intel_bo(obj);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004402
4403 if (obj_priv->pin_count) {
4404 drm_gem_object_unreference(obj);
4405 mutex_unlock(&dev->struct_mutex);
4406
4407 DRM_ERROR("Attempted i915_gem_madvise_ioctl() on a pinned object\n");
4408 return -EINVAL;
4409 }
4410
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004411 if (obj_priv->madv != __I915_MADV_PURGED)
4412 obj_priv->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004413
Chris Wilson2d7ef392009-09-20 23:13:10 +01004414 /* if the object is no longer bound, discard its backing storage */
4415 if (i915_gem_object_is_purgeable(obj_priv) &&
4416 obj_priv->gtt_space == NULL)
4417 i915_gem_object_truncate(obj);
4418
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004419 args->retained = obj_priv->madv != __I915_MADV_PURGED;
4420
Chris Wilson3ef94da2009-09-14 16:50:29 +01004421 drm_gem_object_unreference(obj);
4422 mutex_unlock(&dev->struct_mutex);
4423
4424 return 0;
4425}
4426
Daniel Vetterac52bc52010-04-09 19:05:06 +00004427struct drm_gem_object * i915_gem_alloc_object(struct drm_device *dev,
4428 size_t size)
4429{
Daniel Vetterc397b902010-04-09 19:05:07 +00004430 struct drm_i915_gem_object *obj;
4431
4432 obj = kzalloc(sizeof(*obj), GFP_KERNEL);
4433 if (obj == NULL)
4434 return NULL;
4435
4436 if (drm_gem_object_init(dev, &obj->base, size) != 0) {
4437 kfree(obj);
4438 return NULL;
4439 }
4440
4441 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4442 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4443
4444 obj->agp_type = AGP_USER_MEMORY;
Daniel Vetter62b8b212010-04-09 19:05:08 +00004445 obj->base.driver_private = NULL;
Daniel Vetterc397b902010-04-09 19:05:07 +00004446 obj->fence_reg = I915_FENCE_REG_NONE;
4447 INIT_LIST_HEAD(&obj->list);
4448 INIT_LIST_HEAD(&obj->gpu_write_list);
Daniel Vetterc397b902010-04-09 19:05:07 +00004449 obj->madv = I915_MADV_WILLNEED;
4450
4451 trace_i915_gem_object_create(&obj->base);
4452
4453 return &obj->base;
Daniel Vetterac52bc52010-04-09 19:05:06 +00004454}
4455
Eric Anholt673a3942008-07-30 12:06:12 -07004456int i915_gem_init_object(struct drm_gem_object *obj)
4457{
Daniel Vetterc397b902010-04-09 19:05:07 +00004458 BUG();
Jesse Barnesde151cf2008-11-12 10:03:55 -08004459
Eric Anholt673a3942008-07-30 12:06:12 -07004460 return 0;
4461}
4462
4463void i915_gem_free_object(struct drm_gem_object *obj)
4464{
Jesse Barnesde151cf2008-11-12 10:03:55 -08004465 struct drm_device *dev = obj->dev;
Daniel Vetter23010e42010-03-08 13:35:02 +01004466 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07004467
Chris Wilson1c5d22f2009-08-25 11:15:50 +01004468 trace_i915_gem_object_destroy(obj);
4469
Eric Anholt673a3942008-07-30 12:06:12 -07004470 while (obj_priv->pin_count > 0)
4471 i915_gem_object_unpin(obj);
4472
Dave Airlie71acb5e2008-12-30 20:31:46 +10004473 if (obj_priv->phys_obj)
4474 i915_gem_detach_phys_object(dev, obj);
4475
Eric Anholt673a3942008-07-30 12:06:12 -07004476 i915_gem_object_unbind(obj);
4477
Chris Wilson7e616152009-09-10 08:53:04 +01004478 if (obj_priv->mmap_offset)
4479 i915_gem_free_mmap_offset(obj);
Jesse Barnesde151cf2008-11-12 10:03:55 -08004480
Daniel Vetterc397b902010-04-09 19:05:07 +00004481 drm_gem_object_release(obj);
4482
Eric Anholt9a298b22009-03-24 12:23:04 -07004483 kfree(obj_priv->page_cpu_valid);
Eric Anholt280b7132009-03-12 16:56:27 -07004484 kfree(obj_priv->bit_17);
Daniel Vetterc397b902010-04-09 19:05:07 +00004485 kfree(obj_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004486}
4487
Chris Wilsonab5ee572009-09-20 19:25:47 +01004488/** Unbinds all inactive objects. */
Eric Anholt673a3942008-07-30 12:06:12 -07004489static int
Chris Wilsonab5ee572009-09-20 19:25:47 +01004490i915_gem_evict_from_inactive_list(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004491{
Chris Wilsonab5ee572009-09-20 19:25:47 +01004492 drm_i915_private_t *dev_priv = dev->dev_private;
Eric Anholt673a3942008-07-30 12:06:12 -07004493
Chris Wilsonab5ee572009-09-20 19:25:47 +01004494 while (!list_empty(&dev_priv->mm.inactive_list)) {
4495 struct drm_gem_object *obj;
4496 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004497
Daniel Vettera8089e82010-04-09 19:05:09 +00004498 obj = &list_first_entry(&dev_priv->mm.inactive_list,
4499 struct drm_i915_gem_object,
4500 list)->base;
Eric Anholt673a3942008-07-30 12:06:12 -07004501
4502 ret = i915_gem_object_unbind(obj);
4503 if (ret != 0) {
Chris Wilsonab5ee572009-09-20 19:25:47 +01004504 DRM_ERROR("Error unbinding object: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004505 return ret;
4506 }
4507 }
4508
Eric Anholt673a3942008-07-30 12:06:12 -07004509 return 0;
4510}
4511
Jesse Barnes5669fca2009-02-17 15:13:31 -08004512int
Eric Anholt673a3942008-07-30 12:06:12 -07004513i915_gem_idle(struct drm_device *dev)
4514{
4515 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilson29105cc2010-01-07 10:39:13 +00004516 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004517
Keith Packard6dbe2772008-10-14 21:41:13 -07004518 mutex_lock(&dev->struct_mutex);
4519
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004520 if (dev_priv->mm.suspended ||
Zou Nan haid1b851f2010-05-21 09:08:57 +08004521 (dev_priv->render_ring.gem_object == NULL) ||
4522 (HAS_BSD(dev) &&
4523 dev_priv->bsd_ring.gem_object == NULL)) {
Keith Packard6dbe2772008-10-14 21:41:13 -07004524 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004525 return 0;
Keith Packard6dbe2772008-10-14 21:41:13 -07004526 }
Eric Anholt673a3942008-07-30 12:06:12 -07004527
Chris Wilson29105cc2010-01-07 10:39:13 +00004528 ret = i915_gpu_idle(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004529 if (ret) {
4530 mutex_unlock(&dev->struct_mutex);
Eric Anholt673a3942008-07-30 12:06:12 -07004531 return ret;
Keith Packard6dbe2772008-10-14 21:41:13 -07004532 }
Eric Anholt673a3942008-07-30 12:06:12 -07004533
Chris Wilson29105cc2010-01-07 10:39:13 +00004534 /* Under UMS, be paranoid and evict. */
4535 if (!drm_core_check_feature(dev, DRIVER_MODESET)) {
4536 ret = i915_gem_evict_from_inactive_list(dev);
4537 if (ret) {
4538 mutex_unlock(&dev->struct_mutex);
4539 return ret;
4540 }
4541 }
4542
4543 /* Hack! Don't let anybody do execbuf while we don't control the chip.
4544 * We need to replace this with a semaphore, or something.
4545 * And not confound mm.suspended!
4546 */
4547 dev_priv->mm.suspended = 1;
4548 del_timer(&dev_priv->hangcheck_timer);
4549
4550 i915_kernel_lost_context(dev);
Keith Packard6dbe2772008-10-14 21:41:13 -07004551 i915_gem_cleanup_ringbuffer(dev);
Chris Wilson29105cc2010-01-07 10:39:13 +00004552
Keith Packard6dbe2772008-10-14 21:41:13 -07004553 mutex_unlock(&dev->struct_mutex);
4554
Chris Wilson29105cc2010-01-07 10:39:13 +00004555 /* Cancel the retire work handler, which should be idle now. */
4556 cancel_delayed_work_sync(&dev_priv->mm.retire_work);
4557
Eric Anholt673a3942008-07-30 12:06:12 -07004558 return 0;
4559}
4560
Jesse Barnese552eb72010-04-21 11:39:23 -07004561/*
4562 * 965+ support PIPE_CONTROL commands, which provide finer grained control
4563 * over cache flushing.
4564 */
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004565static int
Jesse Barnese552eb72010-04-21 11:39:23 -07004566i915_gem_init_pipe_control(struct drm_device *dev)
4567{
4568 drm_i915_private_t *dev_priv = dev->dev_private;
4569 struct drm_gem_object *obj;
4570 struct drm_i915_gem_object *obj_priv;
4571 int ret;
4572
Eric Anholt34dc4d42010-05-07 14:30:03 -07004573 obj = i915_gem_alloc_object(dev, 4096);
Jesse Barnese552eb72010-04-21 11:39:23 -07004574 if (obj == NULL) {
4575 DRM_ERROR("Failed to allocate seqno page\n");
4576 ret = -ENOMEM;
4577 goto err;
4578 }
4579 obj_priv = to_intel_bo(obj);
4580 obj_priv->agp_type = AGP_USER_CACHED_MEMORY;
4581
4582 ret = i915_gem_object_pin(obj, 4096);
4583 if (ret)
4584 goto err_unref;
4585
4586 dev_priv->seqno_gfx_addr = obj_priv->gtt_offset;
4587 dev_priv->seqno_page = kmap(obj_priv->pages[0]);
4588 if (dev_priv->seqno_page == NULL)
4589 goto err_unpin;
4590
4591 dev_priv->seqno_obj = obj;
4592 memset(dev_priv->seqno_page, 0, PAGE_SIZE);
4593
4594 return 0;
4595
4596err_unpin:
4597 i915_gem_object_unpin(obj);
4598err_unref:
4599 drm_gem_object_unreference(obj);
4600err:
4601 return ret;
4602}
4603
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004604
4605static void
Jesse Barnese552eb72010-04-21 11:39:23 -07004606i915_gem_cleanup_pipe_control(struct drm_device *dev)
4607{
4608 drm_i915_private_t *dev_priv = dev->dev_private;
4609 struct drm_gem_object *obj;
4610 struct drm_i915_gem_object *obj_priv;
4611
4612 obj = dev_priv->seqno_obj;
4613 obj_priv = to_intel_bo(obj);
4614 kunmap(obj_priv->pages[0]);
4615 i915_gem_object_unpin(obj);
4616 drm_gem_object_unreference(obj);
4617 dev_priv->seqno_obj = NULL;
4618
4619 dev_priv->seqno_page = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07004620}
4621
Eric Anholt673a3942008-07-30 12:06:12 -07004622int
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004623i915_gem_init_ringbuffer(struct drm_device *dev)
4624{
4625 drm_i915_private_t *dev_priv = dev->dev_private;
4626 int ret;
4627 dev_priv->render_ring = render_ring;
4628 if (!I915_NEED_GFX_HWS(dev)) {
4629 dev_priv->render_ring.status_page.page_addr
4630 = dev_priv->status_page_dmah->vaddr;
4631 memset(dev_priv->render_ring.status_page.page_addr,
4632 0, PAGE_SIZE);
4633 }
4634 if (HAS_PIPE_CONTROL(dev)) {
4635 ret = i915_gem_init_pipe_control(dev);
4636 if (ret)
4637 return ret;
4638 }
4639 ret = intel_init_ring_buffer(dev, &dev_priv->render_ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004640 if (!ret && HAS_BSD(dev)) {
4641 dev_priv->bsd_ring = bsd_ring;
4642 ret = intel_init_ring_buffer(dev, &dev_priv->bsd_ring);
4643 }
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004644 return ret;
4645}
4646
4647void
4648i915_gem_cleanup_ringbuffer(struct drm_device *dev)
4649{
4650 drm_i915_private_t *dev_priv = dev->dev_private;
4651
4652 intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004653 if (HAS_BSD(dev))
4654 intel_cleanup_ring_buffer(dev, &dev_priv->bsd_ring);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004655 if (HAS_PIPE_CONTROL(dev))
4656 i915_gem_cleanup_pipe_control(dev);
4657}
4658
4659int
Eric Anholt673a3942008-07-30 12:06:12 -07004660i915_gem_entervt_ioctl(struct drm_device *dev, void *data,
4661 struct drm_file *file_priv)
4662{
4663 drm_i915_private_t *dev_priv = dev->dev_private;
4664 int ret;
4665
Jesse Barnes79e53942008-11-07 14:24:08 -08004666 if (drm_core_check_feature(dev, DRIVER_MODESET))
4667 return 0;
4668
Ben Gamariba1234d2009-09-14 17:48:47 -04004669 if (atomic_read(&dev_priv->mm.wedged)) {
Eric Anholt673a3942008-07-30 12:06:12 -07004670 DRM_ERROR("Reenabling wedged hardware, good luck\n");
Ben Gamariba1234d2009-09-14 17:48:47 -04004671 atomic_set(&dev_priv->mm.wedged, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07004672 }
4673
Eric Anholt673a3942008-07-30 12:06:12 -07004674 mutex_lock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004675 dev_priv->mm.suspended = 0;
4676
4677 ret = i915_gem_init_ringbuffer(dev);
Wu Fengguangd816f6ac2009-04-18 10:43:32 +08004678 if (ret != 0) {
4679 mutex_unlock(&dev->struct_mutex);
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004680 return ret;
Wu Fengguangd816f6ac2009-04-18 10:43:32 +08004681 }
Eric Anholt9bb2d6f2008-12-23 18:42:32 -08004682
Carl Worth5e118f42009-03-20 11:54:25 -07004683 spin_lock(&dev_priv->mm.active_list_lock);
Zou Nan hai852835f2010-05-21 09:08:56 +08004684 BUG_ON(!list_empty(&dev_priv->render_ring.active_list));
Zou Nan haid1b851f2010-05-21 09:08:57 +08004685 BUG_ON(HAS_BSD(dev) && !list_empty(&dev_priv->bsd_ring.active_list));
Carl Worth5e118f42009-03-20 11:54:25 -07004686 spin_unlock(&dev_priv->mm.active_list_lock);
4687
Eric Anholt673a3942008-07-30 12:06:12 -07004688 BUG_ON(!list_empty(&dev_priv->mm.flushing_list));
4689 BUG_ON(!list_empty(&dev_priv->mm.inactive_list));
Zou Nan hai852835f2010-05-21 09:08:56 +08004690 BUG_ON(!list_empty(&dev_priv->render_ring.request_list));
Zou Nan haid1b851f2010-05-21 09:08:57 +08004691 BUG_ON(HAS_BSD(dev) && !list_empty(&dev_priv->bsd_ring.request_list));
Eric Anholt673a3942008-07-30 12:06:12 -07004692 mutex_unlock(&dev->struct_mutex);
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004693
4694 drm_irq_install(dev);
4695
Eric Anholt673a3942008-07-30 12:06:12 -07004696 return 0;
4697}
4698
4699int
4700i915_gem_leavevt_ioctl(struct drm_device *dev, void *data,
4701 struct drm_file *file_priv)
4702{
Jesse Barnes79e53942008-11-07 14:24:08 -08004703 if (drm_core_check_feature(dev, DRIVER_MODESET))
4704 return 0;
4705
Kristian Høgsbergdbb19d32008-08-20 11:04:27 -04004706 drm_irq_uninstall(dev);
Linus Torvaldse6890f62009-09-08 17:09:24 -07004707 return i915_gem_idle(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07004708}
4709
4710void
4711i915_gem_lastclose(struct drm_device *dev)
4712{
4713 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004714
Eric Anholte806b492009-01-22 09:56:58 -08004715 if (drm_core_check_feature(dev, DRIVER_MODESET))
4716 return;
4717
Keith Packard6dbe2772008-10-14 21:41:13 -07004718 ret = i915_gem_idle(dev);
4719 if (ret)
4720 DRM_ERROR("failed to idle hardware: %d\n", ret);
Eric Anholt673a3942008-07-30 12:06:12 -07004721}
4722
4723void
4724i915_gem_load(struct drm_device *dev)
4725{
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004726 int i;
Eric Anholt673a3942008-07-30 12:06:12 -07004727 drm_i915_private_t *dev_priv = dev->dev_private;
4728
Carl Worth5e118f42009-03-20 11:54:25 -07004729 spin_lock_init(&dev_priv->mm.active_list_lock);
Eric Anholt673a3942008-07-30 12:06:12 -07004730 INIT_LIST_HEAD(&dev_priv->mm.flushing_list);
Daniel Vetter99fcb762010-02-07 16:20:18 +01004731 INIT_LIST_HEAD(&dev_priv->mm.gpu_write_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004732 INIT_LIST_HEAD(&dev_priv->mm.inactive_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004733 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Zou Nan hai852835f2010-05-21 09:08:56 +08004734 INIT_LIST_HEAD(&dev_priv->render_ring.active_list);
4735 INIT_LIST_HEAD(&dev_priv->render_ring.request_list);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004736 if (HAS_BSD(dev)) {
4737 INIT_LIST_HEAD(&dev_priv->bsd_ring.active_list);
4738 INIT_LIST_HEAD(&dev_priv->bsd_ring.request_list);
4739 }
Daniel Vetter007cc8a2010-04-28 11:02:31 +02004740 for (i = 0; i < 16; i++)
4741 INIT_LIST_HEAD(&dev_priv->fence_regs[i].lru_list);
Eric Anholt673a3942008-07-30 12:06:12 -07004742 INIT_DELAYED_WORK(&dev_priv->mm.retire_work,
4743 i915_gem_retire_work_handler);
Chris Wilson31169712009-09-14 16:50:28 +01004744 spin_lock(&shrink_list_lock);
4745 list_add(&dev_priv->mm.shrink_list, &shrink_list);
4746 spin_unlock(&shrink_list_lock);
4747
Jesse Barnesde151cf2008-11-12 10:03:55 -08004748 /* Old X drivers will take 0-2 for front, back, depth buffers */
Eric Anholtb397c832010-01-26 09:43:10 -08004749 if (!drm_core_check_feature(dev, DRIVER_MODESET))
4750 dev_priv->fence_reg_start = 3;
Jesse Barnesde151cf2008-11-12 10:03:55 -08004751
Jesse Barnes0f973f22009-01-26 17:10:45 -08004752 if (IS_I965G(dev) || IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
Jesse Barnesde151cf2008-11-12 10:03:55 -08004753 dev_priv->num_fence_regs = 16;
4754 else
4755 dev_priv->num_fence_regs = 8;
4756
Grégoire Henryb5aa8a02009-06-23 15:41:02 +02004757 /* Initialize fence registers to zero */
4758 if (IS_I965G(dev)) {
4759 for (i = 0; i < 16; i++)
4760 I915_WRITE64(FENCE_REG_965_0 + (i * 8), 0);
4761 } else {
4762 for (i = 0; i < 8; i++)
4763 I915_WRITE(FENCE_REG_830_0 + (i * 4), 0);
4764 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
4765 for (i = 0; i < 8; i++)
4766 I915_WRITE(FENCE_REG_945_8 + (i * 4), 0);
4767 }
Eric Anholt673a3942008-07-30 12:06:12 -07004768 i915_gem_detect_bit_6_swizzle(dev);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004769 init_waitqueue_head(&dev_priv->pending_flip_queue);
Eric Anholt673a3942008-07-30 12:06:12 -07004770}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004771
4772/*
4773 * Create a physically contiguous memory object for this object
4774 * e.g. for cursor + overlay regs
4775 */
4776int i915_gem_init_phys_object(struct drm_device *dev,
4777 int id, int size)
4778{
4779 drm_i915_private_t *dev_priv = dev->dev_private;
4780 struct drm_i915_gem_phys_object *phys_obj;
4781 int ret;
4782
4783 if (dev_priv->mm.phys_objs[id - 1] || !size)
4784 return 0;
4785
Eric Anholt9a298b22009-03-24 12:23:04 -07004786 phys_obj = kzalloc(sizeof(struct drm_i915_gem_phys_object), GFP_KERNEL);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004787 if (!phys_obj)
4788 return -ENOMEM;
4789
4790 phys_obj->id = id;
4791
Zhenyu Wange6be8d92010-01-05 11:25:05 +08004792 phys_obj->handle = drm_pci_alloc(dev, size, 0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004793 if (!phys_obj->handle) {
4794 ret = -ENOMEM;
4795 goto kfree_obj;
4796 }
4797#ifdef CONFIG_X86
4798 set_memory_wc((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4799#endif
4800
4801 dev_priv->mm.phys_objs[id - 1] = phys_obj;
4802
4803 return 0;
4804kfree_obj:
Eric Anholt9a298b22009-03-24 12:23:04 -07004805 kfree(phys_obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004806 return ret;
4807}
4808
4809void i915_gem_free_phys_object(struct drm_device *dev, int id)
4810{
4811 drm_i915_private_t *dev_priv = dev->dev_private;
4812 struct drm_i915_gem_phys_object *phys_obj;
4813
4814 if (!dev_priv->mm.phys_objs[id - 1])
4815 return;
4816
4817 phys_obj = dev_priv->mm.phys_objs[id - 1];
4818 if (phys_obj->cur_obj) {
4819 i915_gem_detach_phys_object(dev, phys_obj->cur_obj);
4820 }
4821
4822#ifdef CONFIG_X86
4823 set_memory_wb((unsigned long)phys_obj->handle->vaddr, phys_obj->handle->size / PAGE_SIZE);
4824#endif
4825 drm_pci_free(dev, phys_obj->handle);
4826 kfree(phys_obj);
4827 dev_priv->mm.phys_objs[id - 1] = NULL;
4828}
4829
4830void i915_gem_free_all_phys_object(struct drm_device *dev)
4831{
4832 int i;
4833
Dave Airlie260883c2009-01-22 17:58:49 +10004834 for (i = I915_GEM_PHYS_CURSOR_0; i <= I915_MAX_PHYS_OBJECT; i++)
Dave Airlie71acb5e2008-12-30 20:31:46 +10004835 i915_gem_free_phys_object(dev, i);
4836}
4837
4838void i915_gem_detach_phys_object(struct drm_device *dev,
4839 struct drm_gem_object *obj)
4840{
4841 struct drm_i915_gem_object *obj_priv;
4842 int i;
4843 int ret;
4844 int page_count;
4845
Daniel Vetter23010e42010-03-08 13:35:02 +01004846 obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004847 if (!obj_priv->phys_obj)
4848 return;
4849
Chris Wilson4bdadb92010-01-27 13:36:32 +00004850 ret = i915_gem_object_get_pages(obj, 0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004851 if (ret)
4852 goto out;
4853
4854 page_count = obj->size / PAGE_SIZE;
4855
4856 for (i = 0; i < page_count; i++) {
Eric Anholt856fa192009-03-19 14:10:50 -07004857 char *dst = kmap_atomic(obj_priv->pages[i], KM_USER0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004858 char *src = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4859
4860 memcpy(dst, src, PAGE_SIZE);
4861 kunmap_atomic(dst, KM_USER0);
4862 }
Eric Anholt856fa192009-03-19 14:10:50 -07004863 drm_clflush_pages(obj_priv->pages, page_count);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004864 drm_agp_chipset_flush(dev);
Chris Wilsond78b47b2009-06-17 21:52:49 +01004865
4866 i915_gem_object_put_pages(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004867out:
4868 obj_priv->phys_obj->cur_obj = NULL;
4869 obj_priv->phys_obj = NULL;
4870}
4871
4872int
4873i915_gem_attach_phys_object(struct drm_device *dev,
4874 struct drm_gem_object *obj, int id)
4875{
4876 drm_i915_private_t *dev_priv = dev->dev_private;
4877 struct drm_i915_gem_object *obj_priv;
4878 int ret = 0;
4879 int page_count;
4880 int i;
4881
4882 if (id > I915_MAX_PHYS_OBJECT)
4883 return -EINVAL;
4884
Daniel Vetter23010e42010-03-08 13:35:02 +01004885 obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004886
4887 if (obj_priv->phys_obj) {
4888 if (obj_priv->phys_obj->id == id)
4889 return 0;
4890 i915_gem_detach_phys_object(dev, obj);
4891 }
4892
4893
4894 /* create a new object */
4895 if (!dev_priv->mm.phys_objs[id - 1]) {
4896 ret = i915_gem_init_phys_object(dev, id,
4897 obj->size);
4898 if (ret) {
Linus Torvaldsaeb565d2009-01-26 10:01:53 -08004899 DRM_ERROR("failed to init phys object %d size: %zu\n", id, obj->size);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004900 goto out;
4901 }
4902 }
4903
4904 /* bind to the object */
4905 obj_priv->phys_obj = dev_priv->mm.phys_objs[id - 1];
4906 obj_priv->phys_obj->cur_obj = obj;
4907
Chris Wilson4bdadb92010-01-27 13:36:32 +00004908 ret = i915_gem_object_get_pages(obj, 0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004909 if (ret) {
4910 DRM_ERROR("failed to get page list\n");
4911 goto out;
4912 }
4913
4914 page_count = obj->size / PAGE_SIZE;
4915
4916 for (i = 0; i < page_count; i++) {
Eric Anholt856fa192009-03-19 14:10:50 -07004917 char *src = kmap_atomic(obj_priv->pages[i], KM_USER0);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004918 char *dst = obj_priv->phys_obj->handle->vaddr + (i * PAGE_SIZE);
4919
4920 memcpy(dst, src, PAGE_SIZE);
4921 kunmap_atomic(src, KM_USER0);
4922 }
4923
Chris Wilsond78b47b2009-06-17 21:52:49 +01004924 i915_gem_object_put_pages(obj);
4925
Dave Airlie71acb5e2008-12-30 20:31:46 +10004926 return 0;
4927out:
4928 return ret;
4929}
4930
4931static int
4932i915_gem_phys_pwrite(struct drm_device *dev, struct drm_gem_object *obj,
4933 struct drm_i915_gem_pwrite *args,
4934 struct drm_file *file_priv)
4935{
Daniel Vetter23010e42010-03-08 13:35:02 +01004936 struct drm_i915_gem_object *obj_priv = to_intel_bo(obj);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004937 void *obj_addr;
4938 int ret;
4939 char __user *user_data;
4940
4941 user_data = (char __user *) (uintptr_t) args->data_ptr;
4942 obj_addr = obj_priv->phys_obj->handle->vaddr + args->offset;
4943
Zhao Yakui44d98a62009-10-09 11:39:40 +08004944 DRM_DEBUG_DRIVER("obj_addr %p, %lld\n", obj_addr, args->size);
Dave Airlie71acb5e2008-12-30 20:31:46 +10004945 ret = copy_from_user(obj_addr, user_data, args->size);
4946 if (ret)
4947 return -EFAULT;
4948
4949 drm_agp_chipset_flush(dev);
4950 return 0;
4951}
Eric Anholtb9624422009-06-03 07:27:35 +00004952
4953void i915_gem_release(struct drm_device * dev, struct drm_file *file_priv)
4954{
4955 struct drm_i915_file_private *i915_file_priv = file_priv->driver_priv;
4956
4957 /* Clean up our request list when the client is going away, so that
4958 * later retire_requests won't dereference our soon-to-be-gone
4959 * file_priv.
4960 */
4961 mutex_lock(&dev->struct_mutex);
4962 while (!list_empty(&i915_file_priv->mm.request_list))
4963 list_del_init(i915_file_priv->mm.request_list.next);
4964 mutex_unlock(&dev->struct_mutex);
4965}
Chris Wilson31169712009-09-14 16:50:28 +01004966
Chris Wilson31169712009-09-14 16:50:28 +01004967static int
Chris Wilson1637ef42010-04-20 17:10:35 +01004968i915_gpu_is_active(struct drm_device *dev)
4969{
4970 drm_i915_private_t *dev_priv = dev->dev_private;
4971 int lists_empty;
4972
4973 spin_lock(&dev_priv->mm.active_list_lock);
4974 lists_empty = list_empty(&dev_priv->mm.flushing_list) &&
Zou Nan hai852835f2010-05-21 09:08:56 +08004975 list_empty(&dev_priv->render_ring.active_list);
Zou Nan haid1b851f2010-05-21 09:08:57 +08004976 if (HAS_BSD(dev))
4977 lists_empty &= list_empty(&dev_priv->bsd_ring.active_list);
Chris Wilson1637ef42010-04-20 17:10:35 +01004978 spin_unlock(&dev_priv->mm.active_list_lock);
4979
4980 return !lists_empty;
4981}
4982
4983static int
Chris Wilson31169712009-09-14 16:50:28 +01004984i915_gem_shrink(int nr_to_scan, gfp_t gfp_mask)
4985{
4986 drm_i915_private_t *dev_priv, *next_dev;
4987 struct drm_i915_gem_object *obj_priv, *next_obj;
4988 int cnt = 0;
4989 int would_deadlock = 1;
4990
4991 /* "fast-path" to count number of available objects */
4992 if (nr_to_scan == 0) {
4993 spin_lock(&shrink_list_lock);
4994 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
4995 struct drm_device *dev = dev_priv->dev;
4996
4997 if (mutex_trylock(&dev->struct_mutex)) {
4998 list_for_each_entry(obj_priv,
4999 &dev_priv->mm.inactive_list,
5000 list)
5001 cnt++;
5002 mutex_unlock(&dev->struct_mutex);
5003 }
5004 }
5005 spin_unlock(&shrink_list_lock);
5006
5007 return (cnt / 100) * sysctl_vfs_cache_pressure;
5008 }
5009
5010 spin_lock(&shrink_list_lock);
5011
Chris Wilson1637ef42010-04-20 17:10:35 +01005012rescan:
Chris Wilson31169712009-09-14 16:50:28 +01005013 /* first scan for clean buffers */
5014 list_for_each_entry_safe(dev_priv, next_dev,
5015 &shrink_list, mm.shrink_list) {
5016 struct drm_device *dev = dev_priv->dev;
5017
5018 if (! mutex_trylock(&dev->struct_mutex))
5019 continue;
5020
5021 spin_unlock(&shrink_list_lock);
Zou Nan hai852835f2010-05-21 09:08:56 +08005022 i915_gem_retire_requests(dev, &dev_priv->render_ring);
Chris Wilson31169712009-09-14 16:50:28 +01005023
Zou Nan haid1b851f2010-05-21 09:08:57 +08005024 if (HAS_BSD(dev))
5025 i915_gem_retire_requests(dev, &dev_priv->bsd_ring);
5026
Chris Wilson31169712009-09-14 16:50:28 +01005027 list_for_each_entry_safe(obj_priv, next_obj,
5028 &dev_priv->mm.inactive_list,
5029 list) {
5030 if (i915_gem_object_is_purgeable(obj_priv)) {
Daniel Vettera8089e82010-04-09 19:05:09 +00005031 i915_gem_object_unbind(&obj_priv->base);
Chris Wilson31169712009-09-14 16:50:28 +01005032 if (--nr_to_scan <= 0)
5033 break;
5034 }
5035 }
5036
5037 spin_lock(&shrink_list_lock);
5038 mutex_unlock(&dev->struct_mutex);
5039
Chris Wilson963b4832009-09-20 23:03:54 +01005040 would_deadlock = 0;
5041
Chris Wilson31169712009-09-14 16:50:28 +01005042 if (nr_to_scan <= 0)
5043 break;
5044 }
5045
5046 /* second pass, evict/count anything still on the inactive list */
5047 list_for_each_entry_safe(dev_priv, next_dev,
5048 &shrink_list, mm.shrink_list) {
5049 struct drm_device *dev = dev_priv->dev;
5050
5051 if (! mutex_trylock(&dev->struct_mutex))
5052 continue;
5053
5054 spin_unlock(&shrink_list_lock);
5055
5056 list_for_each_entry_safe(obj_priv, next_obj,
5057 &dev_priv->mm.inactive_list,
5058 list) {
5059 if (nr_to_scan > 0) {
Daniel Vettera8089e82010-04-09 19:05:09 +00005060 i915_gem_object_unbind(&obj_priv->base);
Chris Wilson31169712009-09-14 16:50:28 +01005061 nr_to_scan--;
5062 } else
5063 cnt++;
5064 }
5065
5066 spin_lock(&shrink_list_lock);
5067 mutex_unlock(&dev->struct_mutex);
5068
5069 would_deadlock = 0;
5070 }
5071
Chris Wilson1637ef42010-04-20 17:10:35 +01005072 if (nr_to_scan) {
5073 int active = 0;
5074
5075 /*
5076 * We are desperate for pages, so as a last resort, wait
5077 * for the GPU to finish and discard whatever we can.
5078 * This has a dramatic impact to reduce the number of
5079 * OOM-killer events whilst running the GPU aggressively.
5080 */
5081 list_for_each_entry(dev_priv, &shrink_list, mm.shrink_list) {
5082 struct drm_device *dev = dev_priv->dev;
5083
5084 if (!mutex_trylock(&dev->struct_mutex))
5085 continue;
5086
5087 spin_unlock(&shrink_list_lock);
5088
5089 if (i915_gpu_is_active(dev)) {
5090 i915_gpu_idle(dev);
5091 active++;
5092 }
5093
5094 spin_lock(&shrink_list_lock);
5095 mutex_unlock(&dev->struct_mutex);
5096 }
5097
5098 if (active)
5099 goto rescan;
5100 }
5101
Chris Wilson31169712009-09-14 16:50:28 +01005102 spin_unlock(&shrink_list_lock);
5103
5104 if (would_deadlock)
5105 return -1;
5106 else if (cnt > 0)
5107 return (cnt / 100) * sysctl_vfs_cache_pressure;
5108 else
5109 return 0;
5110}
5111
5112static struct shrinker shrinker = {
5113 .shrink = i915_gem_shrink,
5114 .seeks = DEFAULT_SEEKS,
5115};
5116
5117__init void
5118i915_gem_shrinker_init(void)
5119{
5120 register_shrinker(&shrinker);
5121}
5122
5123__exit void
5124i915_gem_shrinker_exit(void)
5125{
5126 unregister_shrinker(&shrinker);
5127}