blob: 520b31228a6f748151fd64bcb5b3318c340253a8 [file] [log] [blame]
Philipp Zabelfcbc51e2013-04-08 18:04:38 +02001/*
2 * i.MX drm driver - Television Encoder (TVEv2)
3 *
4 * Copyright (C) 2013 Philipp Zabel, Pengutronix
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version 2
9 * of the License, or (at your option) any later version.
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
Philipp Zabelfcbc51e2013-04-08 18:04:38 +020014 */
15
16#include <linux/clk.h>
17#include <linux/clk-provider.h>
Russell King17b50012013-11-03 11:23:34 +000018#include <linux/component.h>
Philipp Zabelfcbc51e2013-04-08 18:04:38 +020019#include <linux/module.h>
Wolfram Sang687b81d2013-07-11 12:56:15 +010020#include <linux/i2c.h>
Philipp Zabelfcbc51e2013-04-08 18:04:38 +020021#include <linux/regmap.h>
22#include <linux/regulator/consumer.h>
23#include <linux/spinlock.h>
24#include <linux/videodev2.h>
25#include <drm/drmP.h>
Liu Ying255c35f2016-07-08 17:40:56 +080026#include <drm/drm_atomic_helper.h>
Philipp Zabelfcbc51e2013-04-08 18:04:38 +020027#include <drm/drm_fb_helper.h>
28#include <drm/drm_crtc_helper.h>
Philipp Zabel39b90042013-09-30 16:13:39 +020029#include <video/imx-ipu-v3.h>
Philipp Zabelfcbc51e2013-04-08 18:04:38 +020030
31#include "imx-drm.h"
32
33#define TVE_COM_CONF_REG 0x00
34#define TVE_TVDAC0_CONT_REG 0x28
35#define TVE_TVDAC1_CONT_REG 0x2c
36#define TVE_TVDAC2_CONT_REG 0x30
37#define TVE_CD_CONT_REG 0x34
38#define TVE_INT_CONT_REG 0x64
39#define TVE_STAT_REG 0x68
40#define TVE_TST_MODE_REG 0x6c
41#define TVE_MV_CONT_REG 0xdc
42
43/* TVE_COM_CONF_REG */
44#define TVE_SYNC_CH_2_EN BIT(22)
45#define TVE_SYNC_CH_1_EN BIT(21)
46#define TVE_SYNC_CH_0_EN BIT(20)
47#define TVE_TV_OUT_MODE_MASK (0x7 << 12)
48#define TVE_TV_OUT_DISABLE (0x0 << 12)
49#define TVE_TV_OUT_CVBS_0 (0x1 << 12)
50#define TVE_TV_OUT_CVBS_2 (0x2 << 12)
51#define TVE_TV_OUT_CVBS_0_2 (0x3 << 12)
52#define TVE_TV_OUT_SVIDEO_0_1 (0x4 << 12)
53#define TVE_TV_OUT_SVIDEO_0_1_CVBS2_2 (0x5 << 12)
54#define TVE_TV_OUT_YPBPR (0x6 << 12)
55#define TVE_TV_OUT_RGB (0x7 << 12)
56#define TVE_TV_STAND_MASK (0xf << 8)
57#define TVE_TV_STAND_HD_1080P30 (0xc << 8)
58#define TVE_P2I_CONV_EN BIT(7)
59#define TVE_INP_VIDEO_FORM BIT(6)
60#define TVE_INP_YCBCR_422 (0x0 << 6)
61#define TVE_INP_YCBCR_444 (0x1 << 6)
62#define TVE_DATA_SOURCE_MASK (0x3 << 4)
63#define TVE_DATA_SOURCE_BUS1 (0x0 << 4)
64#define TVE_DATA_SOURCE_BUS2 (0x1 << 4)
65#define TVE_DATA_SOURCE_EXT (0x2 << 4)
66#define TVE_DATA_SOURCE_TESTGEN (0x3 << 4)
67#define TVE_IPU_CLK_EN_OFS 3
68#define TVE_IPU_CLK_EN BIT(3)
69#define TVE_DAC_SAMP_RATE_OFS 1
70#define TVE_DAC_SAMP_RATE_WIDTH 2
71#define TVE_DAC_SAMP_RATE_MASK (0x3 << 1)
72#define TVE_DAC_FULL_RATE (0x0 << 1)
73#define TVE_DAC_DIV2_RATE (0x1 << 1)
74#define TVE_DAC_DIV4_RATE (0x2 << 1)
75#define TVE_EN BIT(0)
76
77/* TVE_TVDACx_CONT_REG */
78#define TVE_TVDAC_GAIN_MASK (0x3f << 0)
79
80/* TVE_CD_CONT_REG */
81#define TVE_CD_CH_2_SM_EN BIT(22)
82#define TVE_CD_CH_1_SM_EN BIT(21)
83#define TVE_CD_CH_0_SM_EN BIT(20)
84#define TVE_CD_CH_2_LM_EN BIT(18)
85#define TVE_CD_CH_1_LM_EN BIT(17)
86#define TVE_CD_CH_0_LM_EN BIT(16)
87#define TVE_CD_CH_2_REF_LVL BIT(10)
88#define TVE_CD_CH_1_REF_LVL BIT(9)
89#define TVE_CD_CH_0_REF_LVL BIT(8)
90#define TVE_CD_EN BIT(0)
91
92/* TVE_INT_CONT_REG */
93#define TVE_FRAME_END_IEN BIT(13)
94#define TVE_CD_MON_END_IEN BIT(2)
95#define TVE_CD_SM_IEN BIT(1)
96#define TVE_CD_LM_IEN BIT(0)
97
98/* TVE_TST_MODE_REG */
99#define TVE_TVDAC_TEST_MODE_MASK (0x7 << 0)
100
101#define con_to_tve(x) container_of(x, struct imx_tve, connector)
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200102
103enum {
104 TVE_MODE_TVOUT,
105 TVE_MODE_VGA,
106};
107
108struct imx_tve {
109 struct drm_connector connector;
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200110 struct drm_encoder encoder;
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200111 struct device *dev;
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200112 spinlock_t lock; /* register lock */
113 bool enabled;
114 int mode;
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200115 int di_hsync_pin;
116 int di_vsync_pin;
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200117
118 struct regmap *regmap;
119 struct regulator *dac_reg;
120 struct i2c_adapter *ddc;
121 struct clk *clk;
122 struct clk *di_sel_clk;
123 struct clk_hw clk_hw_di;
124 struct clk *di_clk;
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200125};
126
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200127static inline struct imx_tve *enc_to_tve(struct drm_encoder *e)
128{
129 return container_of(e, struct imx_tve, encoder);
130}
131
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200132static void tve_lock(void *__tve)
Fabio Estevam5d78bf82013-07-16 02:16:14 -0300133__acquires(&tve->lock)
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200134{
135 struct imx_tve *tve = __tve;
Quentin Lambert63bc51642014-08-04 21:07:07 +0200136
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200137 spin_lock(&tve->lock);
138}
139
140static void tve_unlock(void *__tve)
Fabio Estevam5d78bf82013-07-16 02:16:14 -0300141__releases(&tve->lock)
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200142{
143 struct imx_tve *tve = __tve;
Quentin Lambert63bc51642014-08-04 21:07:07 +0200144
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200145 spin_unlock(&tve->lock);
146}
147
148static void tve_enable(struct imx_tve *tve)
149{
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200150 int ret;
151
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200152 if (!tve->enabled) {
Valentina Manea89bc5be2013-10-25 11:52:20 +0300153 tve->enabled = true;
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200154 clk_prepare_enable(tve->clk);
155 ret = regmap_update_bits(tve->regmap, TVE_COM_CONF_REG,
Liu Yingf6e396e2016-07-08 17:41:01 +0800156 TVE_EN, TVE_EN);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200157 }
158
159 /* clear interrupt status register */
160 regmap_write(tve->regmap, TVE_STAT_REG, 0xffffffff);
161
162 /* cable detection irq disabled in VGA mode, enabled in TVOUT mode */
163 if (tve->mode == TVE_MODE_VGA)
164 regmap_write(tve->regmap, TVE_INT_CONT_REG, 0);
165 else
166 regmap_write(tve->regmap, TVE_INT_CONT_REG,
Andreas Werner89911e52013-08-11 17:20:23 +0200167 TVE_CD_SM_IEN |
168 TVE_CD_LM_IEN |
169 TVE_CD_MON_END_IEN);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200170}
171
172static void tve_disable(struct imx_tve *tve)
173{
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200174 int ret;
175
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200176 if (tve->enabled) {
Valentina Manea89bc5be2013-10-25 11:52:20 +0300177 tve->enabled = false;
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200178 ret = regmap_update_bits(tve->regmap, TVE_COM_CONF_REG,
Liu Yingf6e396e2016-07-08 17:41:01 +0800179 TVE_EN, 0);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200180 clk_disable_unprepare(tve->clk);
181 }
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200182}
183
184static int tve_setup_tvout(struct imx_tve *tve)
185{
186 return -ENOTSUPP;
187}
188
189static int tve_setup_vga(struct imx_tve *tve)
190{
191 unsigned int mask;
192 unsigned int val;
193 int ret;
194
195 /* set gain to (1 + 10/128) to provide 0.7V peak-to-peak amplitude */
196 ret = regmap_update_bits(tve->regmap, TVE_TVDAC0_CONT_REG,
197 TVE_TVDAC_GAIN_MASK, 0x0a);
Fabio Estevamf555e7e2015-01-20 20:44:07 -0200198 if (ret)
199 return ret;
200
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200201 ret = regmap_update_bits(tve->regmap, TVE_TVDAC1_CONT_REG,
202 TVE_TVDAC_GAIN_MASK, 0x0a);
Fabio Estevamf555e7e2015-01-20 20:44:07 -0200203 if (ret)
204 return ret;
205
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200206 ret = regmap_update_bits(tve->regmap, TVE_TVDAC2_CONT_REG,
207 TVE_TVDAC_GAIN_MASK, 0x0a);
Fabio Estevamf555e7e2015-01-20 20:44:07 -0200208 if (ret)
209 return ret;
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200210
211 /* set configuration register */
212 mask = TVE_DATA_SOURCE_MASK | TVE_INP_VIDEO_FORM;
213 val = TVE_DATA_SOURCE_BUS2 | TVE_INP_YCBCR_444;
214 mask |= TVE_TV_STAND_MASK | TVE_P2I_CONV_EN;
215 val |= TVE_TV_STAND_HD_1080P30 | 0;
216 mask |= TVE_TV_OUT_MODE_MASK | TVE_SYNC_CH_0_EN;
217 val |= TVE_TV_OUT_RGB | TVE_SYNC_CH_0_EN;
218 ret = regmap_update_bits(tve->regmap, TVE_COM_CONF_REG, mask, val);
Fabio Estevamf555e7e2015-01-20 20:44:07 -0200219 if (ret)
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200220 return ret;
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200221
222 /* set test mode (as documented) */
Fabio Estevamf555e7e2015-01-20 20:44:07 -0200223 return regmap_update_bits(tve->regmap, TVE_TST_MODE_REG,
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200224 TVE_TVDAC_TEST_MODE_MASK, 1);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200225}
226
227static enum drm_connector_status imx_tve_connector_detect(
228 struct drm_connector *connector, bool force)
229{
230 return connector_status_connected;
231}
232
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200233static int imx_tve_connector_get_modes(struct drm_connector *connector)
234{
235 struct imx_tve *tve = con_to_tve(connector);
236 struct edid *edid;
237 int ret = 0;
238
239 if (!tve->ddc)
240 return 0;
241
242 edid = drm_get_edid(connector, tve->ddc);
243 if (edid) {
244 drm_mode_connector_update_edid_property(connector, edid);
245 ret = drm_add_edid_modes(connector, edid);
246 kfree(edid);
247 }
248
249 return ret;
250}
251
252static int imx_tve_connector_mode_valid(struct drm_connector *connector,
253 struct drm_display_mode *mode)
254{
255 struct imx_tve *tve = con_to_tve(connector);
256 unsigned long rate;
Russell Kingbaa68c42013-11-09 11:20:55 +0000257
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200258 /* pixel clock with 2x oversampling */
259 rate = clk_round_rate(tve->clk, 2000UL * mode->clock) / 2000;
260 if (rate == mode->clock)
261 return MODE_OK;
262
263 /* pixel clock without oversampling */
264 rate = clk_round_rate(tve->clk, 1000UL * mode->clock) / 1000;
265 if (rate == mode->clock)
266 return MODE_OK;
267
268 dev_warn(tve->dev, "ignoring mode %dx%d\n",
269 mode->hdisplay, mode->vdisplay);
270
271 return MODE_BAD;
272}
273
274static struct drm_encoder *imx_tve_connector_best_encoder(
275 struct drm_connector *connector)
276{
277 struct imx_tve *tve = con_to_tve(connector);
278
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200279 return &tve->encoder;
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200280}
281
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200282static void imx_tve_encoder_mode_set(struct drm_encoder *encoder,
Steve Longerbeameb10d632014-12-18 18:00:24 -0800283 struct drm_display_mode *orig_mode,
284 struct drm_display_mode *mode)
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200285{
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200286 struct imx_tve *tve = enc_to_tve(encoder);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200287 unsigned long rounded_rate;
288 unsigned long rate;
289 int div = 1;
290 int ret;
291
292 /*
293 * FIXME
294 * we should try 4k * mode->clock first,
295 * and enable 4x oversampling for lower resolutions
296 */
297 rate = 2000UL * mode->clock;
298 clk_set_rate(tve->clk, rate);
299 rounded_rate = clk_get_rate(tve->clk);
300 if (rounded_rate >= rate)
301 div = 2;
302 clk_set_rate(tve->di_clk, rounded_rate / div);
303
304 ret = clk_set_parent(tve->di_sel_clk, tve->di_clk);
305 if (ret < 0) {
306 dev_err(tve->dev, "failed to set di_sel parent to tve_di: %d\n",
307 ret);
308 }
309
Liu Yingf6e396e2016-07-08 17:41:01 +0800310 regmap_update_bits(tve->regmap, TVE_COM_CONF_REG,
311 TVE_IPU_CLK_EN, TVE_IPU_CLK_EN);
312
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200313 if (tve->mode == TVE_MODE_VGA)
Fabio Estevamf555e7e2015-01-20 20:44:07 -0200314 ret = tve_setup_vga(tve);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200315 else
Fabio Estevamf555e7e2015-01-20 20:44:07 -0200316 ret = tve_setup_tvout(tve);
317 if (ret)
318 dev_err(tve->dev, "failed to set configuration: %d\n", ret);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200319}
320
Liu Yingf6e396e2016-07-08 17:41:01 +0800321static void imx_tve_encoder_enable(struct drm_encoder *encoder)
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200322{
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200323 struct imx_tve *tve = enc_to_tve(encoder);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200324
325 tve_enable(tve);
326}
327
328static void imx_tve_encoder_disable(struct drm_encoder *encoder)
329{
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200330 struct imx_tve *tve = enc_to_tve(encoder);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200331
332 tve_disable(tve);
333}
334
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200335static int imx_tve_atomic_check(struct drm_encoder *encoder,
336 struct drm_crtc_state *crtc_state,
337 struct drm_connector_state *conn_state)
338{
339 struct imx_crtc_state *imx_crtc_state = to_imx_crtc_state(crtc_state);
340 struct imx_tve *tve = enc_to_tve(encoder);
341
342 imx_crtc_state->bus_format = MEDIA_BUS_FMT_GBR888_1X24;
343 imx_crtc_state->di_hsync_pin = tve->di_hsync_pin;
344 imx_crtc_state->di_vsync_pin = tve->di_vsync_pin;
345
346 return 0;
347}
348
Ville Syrjälä7ae847d2015-12-15 12:21:09 +0100349static const struct drm_connector_funcs imx_tve_connector_funcs = {
Liu Yingf6e396e2016-07-08 17:41:01 +0800350 .dpms = drm_atomic_helper_connector_dpms,
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200351 .fill_modes = drm_helper_probe_single_connector_modes,
352 .detect = imx_tve_connector_detect,
Russell King1b3f7672013-11-03 13:30:48 +0000353 .destroy = imx_drm_connector_destroy,
Liu Ying255c35f2016-07-08 17:40:56 +0800354 .reset = drm_atomic_helper_connector_reset,
355 .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
356 .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200357};
358
Ville Syrjälä7ae847d2015-12-15 12:21:09 +0100359static const struct drm_connector_helper_funcs imx_tve_connector_helper_funcs = {
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200360 .get_modes = imx_tve_connector_get_modes,
361 .best_encoder = imx_tve_connector_best_encoder,
362 .mode_valid = imx_tve_connector_mode_valid,
363};
364
Ville Syrjälä7ae847d2015-12-15 12:21:09 +0100365static const struct drm_encoder_funcs imx_tve_encoder_funcs = {
Russell King1b3f7672013-11-03 13:30:48 +0000366 .destroy = imx_drm_encoder_destroy,
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200367};
368
Ville Syrjälä7ae847d2015-12-15 12:21:09 +0100369static const struct drm_encoder_helper_funcs imx_tve_encoder_helper_funcs = {
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200370 .mode_set = imx_tve_encoder_mode_set,
Liu Yingf6e396e2016-07-08 17:41:01 +0800371 .enable = imx_tve_encoder_enable,
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200372 .disable = imx_tve_encoder_disable,
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200373 .atomic_check = imx_tve_atomic_check,
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200374};
375
376static irqreturn_t imx_tve_irq_handler(int irq, void *data)
377{
378 struct imx_tve *tve = data;
379 unsigned int val;
380
381 regmap_read(tve->regmap, TVE_STAT_REG, &val);
382
383 /* clear interrupt status register */
384 regmap_write(tve->regmap, TVE_STAT_REG, 0xffffffff);
385
386 return IRQ_HANDLED;
387}
388
389static unsigned long clk_tve_di_recalc_rate(struct clk_hw *hw,
390 unsigned long parent_rate)
391{
392 struct imx_tve *tve = container_of(hw, struct imx_tve, clk_hw_di);
393 unsigned int val;
394 int ret;
395
396 ret = regmap_read(tve->regmap, TVE_COM_CONF_REG, &val);
397 if (ret < 0)
398 return 0;
399
400 switch (val & TVE_DAC_SAMP_RATE_MASK) {
401 case TVE_DAC_DIV4_RATE:
402 return parent_rate / 4;
403 case TVE_DAC_DIV2_RATE:
404 return parent_rate / 2;
405 case TVE_DAC_FULL_RATE:
406 default:
407 return parent_rate;
408 }
409
410 return 0;
411}
412
413static long clk_tve_di_round_rate(struct clk_hw *hw, unsigned long rate,
414 unsigned long *prate)
415{
416 unsigned long div;
417
418 div = *prate / rate;
419 if (div >= 4)
420 return *prate / 4;
421 else if (div >= 2)
422 return *prate / 2;
Catalina Mocanu7557b6e2014-09-24 14:27:36 -0700423 return *prate;
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200424}
425
426static int clk_tve_di_set_rate(struct clk_hw *hw, unsigned long rate,
427 unsigned long parent_rate)
428{
429 struct imx_tve *tve = container_of(hw, struct imx_tve, clk_hw_di);
430 unsigned long div;
431 u32 val;
432 int ret;
433
434 div = parent_rate / rate;
435 if (div >= 4)
436 val = TVE_DAC_DIV4_RATE;
437 else if (div >= 2)
438 val = TVE_DAC_DIV2_RATE;
439 else
440 val = TVE_DAC_FULL_RATE;
441
Andreas Werner89911e52013-08-11 17:20:23 +0200442 ret = regmap_update_bits(tve->regmap, TVE_COM_CONF_REG,
443 TVE_DAC_SAMP_RATE_MASK, val);
444
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200445 if (ret < 0) {
446 dev_err(tve->dev, "failed to set divider: %d\n", ret);
447 return ret;
448 }
449
450 return 0;
451}
452
453static struct clk_ops clk_tve_di_ops = {
454 .round_rate = clk_tve_di_round_rate,
455 .set_rate = clk_tve_di_set_rate,
456 .recalc_rate = clk_tve_di_recalc_rate,
457};
458
459static int tve_clk_init(struct imx_tve *tve, void __iomem *base)
460{
461 const char *tve_di_parent[1];
462 struct clk_init_data init = {
463 .name = "tve_di",
464 .ops = &clk_tve_di_ops,
465 .num_parents = 1,
466 .flags = 0,
467 };
468
469 tve_di_parent[0] = __clk_get_name(tve->clk);
470 init.parent_names = (const char **)&tve_di_parent;
471
472 tve->clk_hw_di.init = &init;
473 tve->di_clk = clk_register(tve->dev, &tve->clk_hw_di);
474 if (IS_ERR(tve->di_clk)) {
475 dev_err(tve->dev, "failed to register TVE output clock: %ld\n",
476 PTR_ERR(tve->di_clk));
477 return PTR_ERR(tve->di_clk);
478 }
479
480 return 0;
481}
482
Russell King1b3f7672013-11-03 13:30:48 +0000483static int imx_tve_register(struct drm_device *drm, struct imx_tve *tve)
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200484{
Russell Kingf2d66aa2013-11-03 15:52:16 +0000485 int encoder_type;
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200486 int ret;
487
Russell Kingf2d66aa2013-11-03 15:52:16 +0000488 encoder_type = tve->mode == TVE_MODE_VGA ?
489 DRM_MODE_ENCODER_DAC : DRM_MODE_ENCODER_TVDAC;
490
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200491 ret = imx_drm_encoder_parse_of(drm, &tve->encoder, tve->dev->of_node);
Russell King1b3f7672013-11-03 13:30:48 +0000492 if (ret)
493 return ret;
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200494
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200495 drm_encoder_helper_add(&tve->encoder, &imx_tve_encoder_helper_funcs);
496 drm_encoder_init(drm, &tve->encoder, &imx_tve_encoder_funcs,
Ville Syrjälä13a3d912015-12-09 16:20:18 +0200497 encoder_type, NULL);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200498
499 drm_connector_helper_add(&tve->connector,
500 &imx_tve_connector_helper_funcs);
Russell King1b3f7672013-11-03 13:30:48 +0000501 drm_connector_init(drm, &tve->connector, &imx_tve_connector_funcs,
502 DRM_MODE_CONNECTOR_VGA);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200503
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200504 drm_mode_connector_attach_encoder(&tve->connector, &tve->encoder);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200505
506 return 0;
507}
508
509static bool imx_tve_readable_reg(struct device *dev, unsigned int reg)
510{
511 return (reg % 4 == 0) && (reg <= 0xdc);
512}
513
514static struct regmap_config tve_regmap_config = {
515 .reg_bits = 32,
516 .val_bits = 32,
517 .reg_stride = 4,
518
519 .readable_reg = imx_tve_readable_reg,
520
521 .lock = tve_lock,
522 .unlock = tve_unlock,
523
524 .max_register = 0xdc,
525};
526
Aybuke Ozdemir8684ba72014-09-27 16:16:02 +0300527static const char * const imx_tve_modes[] = {
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200528 [TVE_MODE_TVOUT] = "tvout",
529 [TVE_MODE_VGA] = "vga",
530};
531
Liu Ying7fc6cb22013-12-24 10:17:44 +0800532static const int of_get_tve_mode(struct device_node *np)
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200533{
534 const char *bm;
535 int ret, i;
536
537 ret = of_property_read_string(np, "fsl,tve-mode", &bm);
538 if (ret < 0)
539 return ret;
540
541 for (i = 0; i < ARRAY_SIZE(imx_tve_modes); i++)
542 if (!strcasecmp(bm, imx_tve_modes[i]))
543 return i;
544
545 return -EINVAL;
546}
547
Russell King17b50012013-11-03 11:23:34 +0000548static int imx_tve_bind(struct device *dev, struct device *master, void *data)
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200549{
Russell King17b50012013-11-03 11:23:34 +0000550 struct platform_device *pdev = to_platform_device(dev);
Russell King1b3f7672013-11-03 13:30:48 +0000551 struct drm_device *drm = data;
Russell King17b50012013-11-03 11:23:34 +0000552 struct device_node *np = dev->of_node;
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200553 struct device_node *ddc_node;
554 struct imx_tve *tve;
555 struct resource *res;
556 void __iomem *base;
557 unsigned int val;
558 int irq;
559 int ret;
560
Russell King17b50012013-11-03 11:23:34 +0000561 tve = devm_kzalloc(dev, sizeof(*tve), GFP_KERNEL);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200562 if (!tve)
563 return -ENOMEM;
564
Russell King17b50012013-11-03 11:23:34 +0000565 tve->dev = dev;
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200566 spin_lock_init(&tve->lock);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200567
Shawn Guoa3fe9642014-04-10 14:19:05 +0800568 ddc_node = of_parse_phandle(np, "ddc-i2c-bus", 0);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200569 if (ddc_node) {
570 tve->ddc = of_find_i2c_adapter_by_node(ddc_node);
571 of_node_put(ddc_node);
572 }
573
574 tve->mode = of_get_tve_mode(np);
575 if (tve->mode != TVE_MODE_VGA) {
Russell King17b50012013-11-03 11:23:34 +0000576 dev_err(dev, "only VGA mode supported, currently\n");
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200577 return -EINVAL;
578 }
579
580 if (tve->mode == TVE_MODE_VGA) {
Andreas Werner89911e52013-08-11 17:20:23 +0200581 ret = of_property_read_u32(np, "fsl,hsync-pin",
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200582 &tve->di_hsync_pin);
Andreas Werner89911e52013-08-11 17:20:23 +0200583
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200584 if (ret < 0) {
Russell King17b50012013-11-03 11:23:34 +0000585 dev_err(dev, "failed to get vsync pin\n");
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200586 return ret;
587 }
588
Andreas Werner89911e52013-08-11 17:20:23 +0200589 ret |= of_property_read_u32(np, "fsl,vsync-pin",
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200590 &tve->di_vsync_pin);
Andreas Werner89911e52013-08-11 17:20:23 +0200591
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200592 if (ret < 0) {
Russell King17b50012013-11-03 11:23:34 +0000593 dev_err(dev, "failed to get vsync pin\n");
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200594 return ret;
595 }
596 }
597
598 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Russell King17b50012013-11-03 11:23:34 +0000599 base = devm_ioremap_resource(dev, res);
Laurent Navet9b43b562013-05-02 13:41:41 +0200600 if (IS_ERR(base))
601 return PTR_ERR(base);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200602
603 tve_regmap_config.lock_arg = tve;
Russell King17b50012013-11-03 11:23:34 +0000604 tve->regmap = devm_regmap_init_mmio_clk(dev, "tve", base,
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200605 &tve_regmap_config);
606 if (IS_ERR(tve->regmap)) {
Russell King17b50012013-11-03 11:23:34 +0000607 dev_err(dev, "failed to init regmap: %ld\n",
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200608 PTR_ERR(tve->regmap));
609 return PTR_ERR(tve->regmap);
610 }
611
612 irq = platform_get_irq(pdev, 0);
613 if (irq < 0) {
Russell King17b50012013-11-03 11:23:34 +0000614 dev_err(dev, "failed to get irq\n");
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200615 return irq;
616 }
617
Russell King17b50012013-11-03 11:23:34 +0000618 ret = devm_request_threaded_irq(dev, irq, NULL,
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200619 imx_tve_irq_handler, IRQF_ONESHOT,
620 "imx-tve", tve);
621 if (ret < 0) {
Russell King17b50012013-11-03 11:23:34 +0000622 dev_err(dev, "failed to request irq: %d\n", ret);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200623 return ret;
624 }
625
Russell King17b50012013-11-03 11:23:34 +0000626 tve->dac_reg = devm_regulator_get(dev, "dac");
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200627 if (!IS_ERR(tve->dac_reg)) {
628 regulator_set_voltage(tve->dac_reg, 2750000, 2750000);
Fabio Estevamc7b0cf32013-05-21 11:24:44 -0300629 ret = regulator_enable(tve->dac_reg);
630 if (ret)
631 return ret;
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200632 }
633
Russell King17b50012013-11-03 11:23:34 +0000634 tve->clk = devm_clk_get(dev, "tve");
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200635 if (IS_ERR(tve->clk)) {
Russell King17b50012013-11-03 11:23:34 +0000636 dev_err(dev, "failed to get high speed tve clock: %ld\n",
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200637 PTR_ERR(tve->clk));
638 return PTR_ERR(tve->clk);
639 }
640
641 /* this is the IPU DI clock input selector, can be parented to tve_di */
Russell King17b50012013-11-03 11:23:34 +0000642 tve->di_sel_clk = devm_clk_get(dev, "di_sel");
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200643 if (IS_ERR(tve->di_sel_clk)) {
Russell King17b50012013-11-03 11:23:34 +0000644 dev_err(dev, "failed to get ipu di mux clock: %ld\n",
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200645 PTR_ERR(tve->di_sel_clk));
646 return PTR_ERR(tve->di_sel_clk);
647 }
648
649 ret = tve_clk_init(tve, base);
650 if (ret < 0)
651 return ret;
652
653 ret = regmap_read(tve->regmap, TVE_COM_CONF_REG, &val);
654 if (ret < 0) {
Rene Kolarikf582d9a2014-10-09 20:29:32 +0200655 dev_err(dev, "failed to read configuration register: %d\n",
656 ret);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200657 return ret;
658 }
659 if (val != 0x00100000) {
Russell King17b50012013-11-03 11:23:34 +0000660 dev_err(dev, "configuration register default value indicates this is not a TVEv2\n");
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200661 return -ENODEV;
Joe Perchesa22526e2013-10-10 16:07:59 -0700662 }
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200663
664 /* disable cable detection for VGA mode */
665 ret = regmap_write(tve->regmap, TVE_CD_CONT_REG, 0);
Fabio Estevamf555e7e2015-01-20 20:44:07 -0200666 if (ret)
667 return ret;
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200668
Russell King1b3f7672013-11-03 13:30:48 +0000669 ret = imx_tve_register(drm, tve);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200670 if (ret)
671 return ret;
672
Russell King17b50012013-11-03 11:23:34 +0000673 dev_set_drvdata(dev, tve);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200674
675 return 0;
676}
677
Russell King17b50012013-11-03 11:23:34 +0000678static void imx_tve_unbind(struct device *dev, struct device *master,
679 void *data)
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200680{
Russell King17b50012013-11-03 11:23:34 +0000681 struct imx_tve *tve = dev_get_drvdata(dev);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200682
Russell King1b3f7672013-11-03 13:30:48 +0000683 tve->connector.funcs->destroy(&tve->connector);
Philipp Zabel49f98bc2016-07-06 14:49:24 +0200684 tve->encoder.funcs->destroy(&tve->encoder);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200685
686 if (!IS_ERR(tve->dac_reg))
687 regulator_disable(tve->dac_reg);
Russell King17b50012013-11-03 11:23:34 +0000688}
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200689
Russell King17b50012013-11-03 11:23:34 +0000690static const struct component_ops imx_tve_ops = {
691 .bind = imx_tve_bind,
692 .unbind = imx_tve_unbind,
693};
694
695static int imx_tve_probe(struct platform_device *pdev)
696{
697 return component_add(&pdev->dev, &imx_tve_ops);
698}
699
700static int imx_tve_remove(struct platform_device *pdev)
701{
702 component_del(&pdev->dev, &imx_tve_ops);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200703 return 0;
704}
705
706static const struct of_device_id imx_tve_dt_ids[] = {
707 { .compatible = "fsl,imx53-tve", },
708 { /* sentinel */ }
709};
Luis de Bethencourt5e4789d2015-11-30 15:02:44 +0000710MODULE_DEVICE_TABLE(of, imx_tve_dt_ids);
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200711
712static struct platform_driver imx_tve_driver = {
713 .probe = imx_tve_probe,
714 .remove = imx_tve_remove,
715 .driver = {
716 .of_match_table = imx_tve_dt_ids,
717 .name = "imx-tve",
Philipp Zabelfcbc51e2013-04-08 18:04:38 +0200718 },
719};
720
721module_platform_driver(imx_tve_driver);
722
723MODULE_DESCRIPTION("i.MX Television Encoder driver");
724MODULE_AUTHOR("Philipp Zabel, Pengutronix");
725MODULE_LICENSE("GPL");
Fabio Estevam52db752c2013-08-18 21:40:04 -0300726MODULE_ALIAS("platform:imx-tve");