Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 1 | /* |
Rob Herring | 520f7bd | 2012-12-27 13:10:24 -0600 | [diff] [blame] | 2 | * include/linux/irqchip/arm-gic.h |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 3 | * |
| 4 | * Copyright (C) 2002 ARM Limited, All Rights Reserved. |
| 5 | * |
| 6 | * This program is free software; you can redistribute it and/or modify |
| 7 | * it under the terms of the GNU General Public License version 2 as |
| 8 | * published by the Free Software Foundation. |
| 9 | */ |
Rob Herring | 520f7bd | 2012-12-27 13:10:24 -0600 | [diff] [blame] | 10 | #ifndef __LINUX_IRQCHIP_ARM_GIC_H |
| 11 | #define __LINUX_IRQCHIP_ARM_GIC_H |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 12 | |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 13 | #define GIC_CPU_CTRL 0x00 |
| 14 | #define GIC_CPU_PRIMASK 0x04 |
| 15 | #define GIC_CPU_BINPOINT 0x08 |
| 16 | #define GIC_CPU_INTACK 0x0c |
| 17 | #define GIC_CPU_EOI 0x10 |
| 18 | #define GIC_CPU_RUNNINGPRI 0x14 |
| 19 | #define GIC_CPU_HIGHPRI 0x18 |
Christoffer Dall | 0307e17 | 2013-09-23 14:55:56 -0700 | [diff] [blame] | 20 | #define GIC_CPU_ALIAS_BINPOINT 0x1c |
| 21 | #define GIC_CPU_ACTIVEPRIO 0xd0 |
| 22 | #define GIC_CPU_IDENT 0xfc |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 23 | |
Feng Kan | e5f8153 | 2014-07-30 14:56:58 -0700 | [diff] [blame] | 24 | #define GICC_ENABLE 0x1 |
| 25 | #define GICC_INT_PRI_THRESHOLD 0xf0 |
Haojian Zhuang | b8802f7 | 2014-05-11 16:05:58 +0800 | [diff] [blame] | 26 | #define GICC_IAR_INT_ID_MASK 0x3ff |
Feng Kan | e5f8153 | 2014-07-30 14:56:58 -0700 | [diff] [blame] | 27 | #define GICC_INT_SPURIOUS 1023 |
Feng Kan | 3228950 | 2014-07-30 14:56:59 -0700 | [diff] [blame] | 28 | #define GICC_DIS_BYPASS_MASK 0x1e0 |
Haojian Zhuang | b8802f7 | 2014-05-11 16:05:58 +0800 | [diff] [blame] | 29 | |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 30 | #define GIC_DIST_CTRL 0x000 |
| 31 | #define GIC_DIST_CTR 0x004 |
Christoffer Dall | 7c7945a | 2013-01-23 13:18:03 -0500 | [diff] [blame] | 32 | #define GIC_DIST_IGROUP 0x080 |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 33 | #define GIC_DIST_ENABLE_SET 0x100 |
| 34 | #define GIC_DIST_ENABLE_CLEAR 0x180 |
| 35 | #define GIC_DIST_PENDING_SET 0x200 |
| 36 | #define GIC_DIST_PENDING_CLEAR 0x280 |
Christoffer Dall | 7c7945a | 2013-01-23 13:18:03 -0500 | [diff] [blame] | 37 | #define GIC_DIST_ACTIVE_SET 0x300 |
| 38 | #define GIC_DIST_ACTIVE_CLEAR 0x380 |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 39 | #define GIC_DIST_PRI 0x400 |
| 40 | #define GIC_DIST_TARGET 0x800 |
| 41 | #define GIC_DIST_CONFIG 0xc00 |
| 42 | #define GIC_DIST_SOFTINT 0xf00 |
Nicolas Pitre | 1a6b69b | 2012-04-12 01:40:31 -0400 | [diff] [blame] | 43 | #define GIC_DIST_SGI_PENDING_CLEAR 0xf10 |
| 44 | #define GIC_DIST_SGI_PENDING_SET 0xf20 |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 45 | |
Feng Kan | e5f8153 | 2014-07-30 14:56:58 -0700 | [diff] [blame] | 46 | #define GICD_ENABLE 0x1 |
| 47 | #define GICD_DISABLE 0x0 |
| 48 | #define GICD_INT_ACTLOW_LVLTRIG 0x0 |
| 49 | #define GICD_INT_EN_CLR_X32 0xffffffff |
| 50 | #define GICD_INT_EN_SET_SGI 0x0000ffff |
| 51 | #define GICD_INT_EN_CLR_PPI 0xffff0000 |
| 52 | #define GICD_INT_DEF_PRI 0xa0 |
| 53 | #define GICD_INT_DEF_PRI_X4 ((GICD_INT_DEF_PRI << 24) |\ |
| 54 | (GICD_INT_DEF_PRI << 16) |\ |
| 55 | (GICD_INT_DEF_PRI << 8) |\ |
| 56 | GICD_INT_DEF_PRI) |
| 57 | |
Marc Zyngier | fdf77a7 | 2013-01-21 19:36:11 -0500 | [diff] [blame] | 58 | #define GICH_HCR 0x0 |
| 59 | #define GICH_VTR 0x4 |
| 60 | #define GICH_VMCR 0x8 |
| 61 | #define GICH_MISR 0x10 |
| 62 | #define GICH_EISR0 0x20 |
| 63 | #define GICH_EISR1 0x24 |
| 64 | #define GICH_ELRSR0 0x30 |
| 65 | #define GICH_ELRSR1 0x34 |
| 66 | #define GICH_APR 0xf0 |
| 67 | #define GICH_LR0 0x100 |
| 68 | |
| 69 | #define GICH_HCR_EN (1 << 0) |
| 70 | #define GICH_HCR_UIE (1 << 1) |
| 71 | |
| 72 | #define GICH_LR_VIRTUALID (0x3ff << 0) |
| 73 | #define GICH_LR_PHYSID_CPUID_SHIFT (10) |
| 74 | #define GICH_LR_PHYSID_CPUID (7 << GICH_LR_PHYSID_CPUID_SHIFT) |
| 75 | #define GICH_LR_STATE (3 << 28) |
| 76 | #define GICH_LR_PENDING_BIT (1 << 28) |
| 77 | #define GICH_LR_ACTIVE_BIT (1 << 29) |
| 78 | #define GICH_LR_EOI (1 << 19) |
| 79 | |
Christoffer Dall | 0307e17 | 2013-09-23 14:55:56 -0700 | [diff] [blame] | 80 | #define GICH_VMCR_CTRL_SHIFT 0 |
| 81 | #define GICH_VMCR_CTRL_MASK (0x21f << GICH_VMCR_CTRL_SHIFT) |
| 82 | #define GICH_VMCR_PRIMASK_SHIFT 27 |
| 83 | #define GICH_VMCR_PRIMASK_MASK (0x1f << GICH_VMCR_PRIMASK_SHIFT) |
| 84 | #define GICH_VMCR_BINPOINT_SHIFT 21 |
| 85 | #define GICH_VMCR_BINPOINT_MASK (0x7 << GICH_VMCR_BINPOINT_SHIFT) |
| 86 | #define GICH_VMCR_ALIAS_BINPOINT_SHIFT 18 |
| 87 | #define GICH_VMCR_ALIAS_BINPOINT_MASK (0x7 << GICH_VMCR_ALIAS_BINPOINT_SHIFT) |
| 88 | |
Marc Zyngier | fdf77a7 | 2013-01-21 19:36:11 -0500 | [diff] [blame] | 89 | #define GICH_MISR_EOI (1 << 0) |
| 90 | #define GICH_MISR_U (1 << 1) |
| 91 | |
Marc Zyngier | a96ab03 | 2013-01-24 13:39:43 +0000 | [diff] [blame] | 92 | #ifndef __ASSEMBLY__ |
| 93 | |
Jason Cooper | df870c7 | 2014-11-27 18:27:49 +0000 | [diff] [blame] | 94 | #include <linux/irqdomain.h> |
| 95 | |
Rob Herring | 4294f8b | 2011-09-28 21:25:31 -0500 | [diff] [blame] | 96 | struct device_node; |
| 97 | |
Santosh Shilimkar | d7ed36a | 2011-03-02 08:03:22 +0100 | [diff] [blame] | 98 | extern struct irq_chip gic_arch_extn; |
Russell King | ff2e27a | 2010-12-04 16:13:29 +0000 | [diff] [blame] | 99 | |
Marc Zyngier | 49869be | 2015-03-11 15:45:34 +0000 | [diff] [blame] | 100 | void gic_set_irqchip_flags(unsigned long flags); |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 101 | void gic_init_bases(unsigned int, int, void __iomem *, void __iomem *, |
Grant Likely | 7529495 | 2012-02-14 14:06:57 -0700 | [diff] [blame] | 102 | u32 offset, struct device_node *); |
Catalin Marinas | b3a1bde | 2007-02-14 19:14:56 +0100 | [diff] [blame] | 103 | void gic_cascade_irq(unsigned int gic_nr, unsigned int irq); |
Nicolas Pitre | 10d9eb8 | 2013-03-19 23:59:04 -0400 | [diff] [blame] | 104 | void gic_cpu_if_down(void); |
Changhwan Youn | e807acb | 2011-07-16 10:49:47 +0900 | [diff] [blame] | 105 | |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 106 | static inline void gic_init(unsigned int nr, int start, |
| 107 | void __iomem *dist , void __iomem *cpu) |
| 108 | { |
Grant Likely | 7529495 | 2012-02-14 14:06:57 -0700 | [diff] [blame] | 109 | gic_init_bases(nr, start, dist, cpu, 0, NULL); |
Marc Zyngier | db0d4db | 2011-11-12 16:09:49 +0000 | [diff] [blame] | 110 | } |
| 111 | |
Suravee Suthikulpanit | 853a33c | 2014-11-25 18:47:22 +0000 | [diff] [blame] | 112 | int gicv2m_of_init(struct device_node *node, struct irq_domain *parent); |
| 113 | |
Nicolas Pitre | 14d2ca6 | 2012-11-28 18:48:19 -0500 | [diff] [blame] | 114 | void gic_send_sgi(unsigned int cpu_id, unsigned int irq); |
Nicolas Pitre | ed96762 | 2012-07-05 21:33:26 -0400 | [diff] [blame] | 115 | int gic_get_cpu_id(unsigned int cpu); |
Nicolas Pitre | 1a6b69b | 2012-04-12 01:40:31 -0400 | [diff] [blame] | 116 | void gic_migrate_target(unsigned int new_cpu_id); |
Nicolas Pitre | eeb4465 | 2012-11-28 18:17:25 -0500 | [diff] [blame] | 117 | unsigned long gic_get_sgir_physaddr(void); |
Nicolas Pitre | 1a6b69b | 2012-04-12 01:40:31 -0400 | [diff] [blame] | 118 | |
Marc Zyngier | a96ab03 | 2013-01-24 13:39:43 +0000 | [diff] [blame] | 119 | #endif /* __ASSEMBLY */ |
Russell King | f27ecac | 2005-08-18 21:31:00 +0100 | [diff] [blame] | 120 | #endif |