blob: 36ec4ae746345aaa9b79698546c3568976e0b2c3 [file] [log] [blame]
Russell Kingf27ecac2005-08-18 21:31:00 +01001/*
Rob Herring520f7bd2012-12-27 13:10:24 -06002 * include/linux/irqchip/arm-gic.h
Russell Kingf27ecac2005-08-18 21:31:00 +01003 *
4 * Copyright (C) 2002 ARM Limited, All Rights Reserved.
5 *
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
9 */
Rob Herring520f7bd2012-12-27 13:10:24 -060010#ifndef __LINUX_IRQCHIP_ARM_GIC_H
11#define __LINUX_IRQCHIP_ARM_GIC_H
Russell Kingf27ecac2005-08-18 21:31:00 +010012
Russell Kingf27ecac2005-08-18 21:31:00 +010013#define GIC_CPU_CTRL 0x00
14#define GIC_CPU_PRIMASK 0x04
15#define GIC_CPU_BINPOINT 0x08
16#define GIC_CPU_INTACK 0x0c
17#define GIC_CPU_EOI 0x10
18#define GIC_CPU_RUNNINGPRI 0x14
19#define GIC_CPU_HIGHPRI 0x18
Christoffer Dall0307e172013-09-23 14:55:56 -070020#define GIC_CPU_ALIAS_BINPOINT 0x1c
21#define GIC_CPU_ACTIVEPRIO 0xd0
22#define GIC_CPU_IDENT 0xfc
Russell Kingf27ecac2005-08-18 21:31:00 +010023
Feng Kane5f81532014-07-30 14:56:58 -070024#define GICC_ENABLE 0x1
25#define GICC_INT_PRI_THRESHOLD 0xf0
Haojian Zhuangb8802f72014-05-11 16:05:58 +080026#define GICC_IAR_INT_ID_MASK 0x3ff
Feng Kane5f81532014-07-30 14:56:58 -070027#define GICC_INT_SPURIOUS 1023
Feng Kan32289502014-07-30 14:56:59 -070028#define GICC_DIS_BYPASS_MASK 0x1e0
Haojian Zhuangb8802f72014-05-11 16:05:58 +080029
Russell Kingf27ecac2005-08-18 21:31:00 +010030#define GIC_DIST_CTRL 0x000
31#define GIC_DIST_CTR 0x004
Christoffer Dall7c7945a2013-01-23 13:18:03 -050032#define GIC_DIST_IGROUP 0x080
Russell Kingf27ecac2005-08-18 21:31:00 +010033#define GIC_DIST_ENABLE_SET 0x100
34#define GIC_DIST_ENABLE_CLEAR 0x180
35#define GIC_DIST_PENDING_SET 0x200
36#define GIC_DIST_PENDING_CLEAR 0x280
Christoffer Dall7c7945a2013-01-23 13:18:03 -050037#define GIC_DIST_ACTIVE_SET 0x300
38#define GIC_DIST_ACTIVE_CLEAR 0x380
Russell Kingf27ecac2005-08-18 21:31:00 +010039#define GIC_DIST_PRI 0x400
40#define GIC_DIST_TARGET 0x800
41#define GIC_DIST_CONFIG 0xc00
42#define GIC_DIST_SOFTINT 0xf00
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -040043#define GIC_DIST_SGI_PENDING_CLEAR 0xf10
44#define GIC_DIST_SGI_PENDING_SET 0xf20
Russell Kingf27ecac2005-08-18 21:31:00 +010045
Feng Kane5f81532014-07-30 14:56:58 -070046#define GICD_ENABLE 0x1
47#define GICD_DISABLE 0x0
48#define GICD_INT_ACTLOW_LVLTRIG 0x0
49#define GICD_INT_EN_CLR_X32 0xffffffff
50#define GICD_INT_EN_SET_SGI 0x0000ffff
51#define GICD_INT_EN_CLR_PPI 0xffff0000
52#define GICD_INT_DEF_PRI 0xa0
53#define GICD_INT_DEF_PRI_X4 ((GICD_INT_DEF_PRI << 24) |\
54 (GICD_INT_DEF_PRI << 16) |\
55 (GICD_INT_DEF_PRI << 8) |\
56 GICD_INT_DEF_PRI)
57
Marc Zyngierfdf77a72013-01-21 19:36:11 -050058#define GICH_HCR 0x0
59#define GICH_VTR 0x4
60#define GICH_VMCR 0x8
61#define GICH_MISR 0x10
62#define GICH_EISR0 0x20
63#define GICH_EISR1 0x24
64#define GICH_ELRSR0 0x30
65#define GICH_ELRSR1 0x34
66#define GICH_APR 0xf0
67#define GICH_LR0 0x100
68
69#define GICH_HCR_EN (1 << 0)
70#define GICH_HCR_UIE (1 << 1)
71
72#define GICH_LR_VIRTUALID (0x3ff << 0)
73#define GICH_LR_PHYSID_CPUID_SHIFT (10)
74#define GICH_LR_PHYSID_CPUID (7 << GICH_LR_PHYSID_CPUID_SHIFT)
75#define GICH_LR_STATE (3 << 28)
76#define GICH_LR_PENDING_BIT (1 << 28)
77#define GICH_LR_ACTIVE_BIT (1 << 29)
78#define GICH_LR_EOI (1 << 19)
79
Christoffer Dall0307e172013-09-23 14:55:56 -070080#define GICH_VMCR_CTRL_SHIFT 0
81#define GICH_VMCR_CTRL_MASK (0x21f << GICH_VMCR_CTRL_SHIFT)
82#define GICH_VMCR_PRIMASK_SHIFT 27
83#define GICH_VMCR_PRIMASK_MASK (0x1f << GICH_VMCR_PRIMASK_SHIFT)
84#define GICH_VMCR_BINPOINT_SHIFT 21
85#define GICH_VMCR_BINPOINT_MASK (0x7 << GICH_VMCR_BINPOINT_SHIFT)
86#define GICH_VMCR_ALIAS_BINPOINT_SHIFT 18
87#define GICH_VMCR_ALIAS_BINPOINT_MASK (0x7 << GICH_VMCR_ALIAS_BINPOINT_SHIFT)
88
Marc Zyngierfdf77a72013-01-21 19:36:11 -050089#define GICH_MISR_EOI (1 << 0)
90#define GICH_MISR_U (1 << 1)
91
Marc Zyngiera96ab032013-01-24 13:39:43 +000092#ifndef __ASSEMBLY__
93
Jason Cooperdf870c72014-11-27 18:27:49 +000094#include <linux/irqdomain.h>
95
Rob Herring4294f8b2011-09-28 21:25:31 -050096struct device_node;
97
Santosh Shilimkard7ed36a2011-03-02 08:03:22 +010098extern struct irq_chip gic_arch_extn;
Russell Kingff2e27a2010-12-04 16:13:29 +000099
Marc Zyngier49869be2015-03-11 15:45:34 +0000100void gic_set_irqchip_flags(unsigned long flags);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000101void gic_init_bases(unsigned int, int, void __iomem *, void __iomem *,
Grant Likely75294952012-02-14 14:06:57 -0700102 u32 offset, struct device_node *);
Catalin Marinasb3a1bde2007-02-14 19:14:56 +0100103void gic_cascade_irq(unsigned int gic_nr, unsigned int irq);
Nicolas Pitre10d9eb82013-03-19 23:59:04 -0400104void gic_cpu_if_down(void);
Changhwan Youne807acb2011-07-16 10:49:47 +0900105
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000106static inline void gic_init(unsigned int nr, int start,
107 void __iomem *dist , void __iomem *cpu)
108{
Grant Likely75294952012-02-14 14:06:57 -0700109 gic_init_bases(nr, start, dist, cpu, 0, NULL);
Marc Zyngierdb0d4db2011-11-12 16:09:49 +0000110}
111
Suravee Suthikulpanit853a33c2014-11-25 18:47:22 +0000112int gicv2m_of_init(struct device_node *node, struct irq_domain *parent);
113
Nicolas Pitre14d2ca62012-11-28 18:48:19 -0500114void gic_send_sgi(unsigned int cpu_id, unsigned int irq);
Nicolas Pitreed967622012-07-05 21:33:26 -0400115int gic_get_cpu_id(unsigned int cpu);
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400116void gic_migrate_target(unsigned int new_cpu_id);
Nicolas Pitreeeb44652012-11-28 18:17:25 -0500117unsigned long gic_get_sgir_physaddr(void);
Nicolas Pitre1a6b69b2012-04-12 01:40:31 -0400118
Marc Zyngiera96ab032013-01-24 13:39:43 +0000119#endif /* __ASSEMBLY */
Russell Kingf27ecac2005-08-18 21:31:00 +0100120#endif