blob: 028ac1f71b51a9490f8a3fe0ab889f81b0ca5e62 [file] [log] [blame]
Jon Loeligerb809b3e2006-06-17 17:52:48 -05001/*
John Rigby5b70a092008-10-07 13:00:18 -06002 * MPC83xx/85xx/86xx PCI/PCIE support routing.
Jon Loeligerb809b3e2006-06-17 17:52:48 -05003 *
Scott Wood07e4f802012-07-10 19:26:47 -05004 * Copyright 2007-2012 Freescale Semiconductor, Inc.
Anton Vorontsov598804c2009-01-09 00:55:39 +03005 * Copyright 2008-2009 MontaVista Software, Inc.
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +08006 *
Jon Loeligerb809b3e2006-06-17 17:52:48 -05007 * Initial author: Xianghua Xiao <x.xiao@freescale.com>
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +08008 * Recode: ZHANG WEI <wei.zhang@freescale.com>
9 * Rewrite the routing for Frescale PCI and PCI Express
10 * Roy Zang <tie-fei.zang@freescale.com>
Anton Vorontsov598804c2009-01-09 00:55:39 +030011 * MPC83xx PCI-Express support:
12 * Tony Li <tony.li@freescale.com>
13 * Anton Vorontsov <avorontsov@ru.mvista.com>
Jon Loeligerb809b3e2006-06-17 17:52:48 -050014 *
15 * This program is free software; you can redistribute it and/or modify it
16 * under the terms of the GNU General Public License as published by the
17 * Free Software Foundation; either version 2 of the License, or (at your
18 * option) any later version.
19 */
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080020#include <linux/kernel.h>
Jon Loeligerb809b3e2006-06-17 17:52:48 -050021#include <linux/pci.h>
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080022#include <linux/delay.h>
23#include <linux/string.h>
24#include <linux/init.h>
25#include <linux/bootmem.h>
Yinghai Lu95f72d12010-07-12 14:36:09 +100026#include <linux/memblock.h>
Kumar Gala54c18192009-05-08 15:05:23 -050027#include <linux/log2.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090028#include <linux/slab.h>
Jon Loeligerb809b3e2006-06-17 17:52:48 -050029
Jon Loeligerb809b3e2006-06-17 17:52:48 -050030#include <asm/io.h>
31#include <asm/prom.h>
Jon Loeligerb809b3e2006-06-17 17:52:48 -050032#include <asm/pci-bridge.h>
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +080033#include <asm/machdep.h>
Jon Loeligerb809b3e2006-06-17 17:52:48 -050034#include <sysdev/fsl_soc.h>
Roy Zang55c44992007-07-10 18:44:34 +080035#include <sysdev/fsl_pci.h>
Jon Loeligerb809b3e2006-06-17 17:52:48 -050036
Kumar Galab8f44ec2010-08-05 02:45:08 -050037static int fsl_pcie_bus_fixup, is_mpc83xx_pci;
Anton Vorontsov598804c2009-01-09 00:55:39 +030038
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -080039static void quirk_fsl_pcie_header(struct pci_dev *dev)
Anton Vorontsov598804c2009-01-09 00:55:39 +030040{
Minghuan Lian59c58c32012-09-24 13:50:52 +080041 u8 hdr_type;
Kumar Gala470788d2011-05-19 19:56:50 -050042
Anton Vorontsov598804c2009-01-09 00:55:39 +030043 /* if we aren't a PCIe don't bother */
44 if (!pci_find_capability(dev, PCI_CAP_ID_EXP))
45 return;
46
Kumar Gala470788d2011-05-19 19:56:50 -050047 /* if we aren't in host mode don't bother */
Minghuan Lian59c58c32012-09-24 13:50:52 +080048 pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type);
49 if ((hdr_type & 0x7f) != PCI_HEADER_TYPE_BRIDGE)
Kumar Gala470788d2011-05-19 19:56:50 -050050 return;
51
Anton Vorontsov598804c2009-01-09 00:55:39 +030052 dev->class = PCI_CLASS_BRIDGE_PCI << 8;
53 fsl_pcie_bus_fixup = 1;
54 return;
55}
56
Rojhalat Ibrahim50d8f872013-04-08 10:15:28 +020057static int fsl_indirect_read_config(struct pci_bus *, unsigned int,
58 int, int, u32 *);
59
60static int fsl_pcie_check_link(struct pci_controller *hose)
Anton Vorontsov598804c2009-01-09 00:55:39 +030061{
Rojhalat Ibrahim50d8f872013-04-08 10:15:28 +020062 u32 val = 0;
Anton Vorontsov598804c2009-01-09 00:55:39 +030063
Kumar Gala34642bb2013-03-13 14:07:15 -050064 if (hose->indirect_type & PPC_INDIRECT_TYPE_FSL_CFG_REG_LINK) {
Rojhalat Ibrahim50d8f872013-04-08 10:15:28 +020065 if (hose->ops->read == fsl_indirect_read_config) {
66 struct pci_bus bus;
67 bus.number = 0;
68 bus.sysdata = hose;
69 bus.ops = hose->ops;
70 indirect_read_config(&bus, 0, PCIE_LTSSM, 4, &val);
71 } else
72 early_read_config_dword(hose, 0, 0, PCIE_LTSSM, &val);
Kumar Gala34642bb2013-03-13 14:07:15 -050073 if (val < PCIE_LTSSM_L0)
74 return 1;
75 } else {
76 struct ccsr_pci __iomem *pci = hose->private_data;
77 /* for PCIe IP rev 3.0 or greater use CSR0 for link state */
78 val = (in_be32(&pci->pex_csr0) & PEX_CSR0_LTSSM_MASK)
79 >> PEX_CSR0_LTSSM_SHIFT;
80 if (val != PEX_CSR0_LTSSM_L0)
81 return 1;
Roy ZANGcc6ea0d2012-09-21 04:12:52 +000082 }
Roy ZANGcc6ea0d2012-09-21 04:12:52 +000083
Anton Vorontsov598804c2009-01-09 00:55:39 +030084 return 0;
85}
86
Rojhalat Ibrahim50d8f872013-04-08 10:15:28 +020087static int fsl_indirect_read_config(struct pci_bus *bus, unsigned int devfn,
88 int offset, int len, u32 *val)
89{
90 struct pci_controller *hose = pci_bus_to_host(bus);
91
92 if (fsl_pcie_check_link(hose))
93 hose->indirect_type |= PPC_INDIRECT_TYPE_NO_PCIE_LINK;
94 else
95 hose->indirect_type &= ~PPC_INDIRECT_TYPE_NO_PCIE_LINK;
96
97 return indirect_read_config(bus, devfn, offset, len, val);
98}
99
100static struct pci_ops fsl_indirect_pci_ops =
101{
102 .read = fsl_indirect_read_config,
103 .write = indirect_write_config,
104};
105
106static void __init fsl_setup_indirect_pci(struct pci_controller* hose,
107 resource_size_t cfg_addr,
108 resource_size_t cfg_data, u32 flags)
109{
110 setup_indirect_pci(hose, cfg_addr, cfg_data, flags);
111 hose->ops = &fsl_indirect_pci_ops;
112}
113
Kumar Gala5753c082009-10-16 18:31:48 -0500114#if defined(CONFIG_FSL_SOC_BOOKE) || defined(CONFIG_PPC_86xx)
Kumar Gala96ea3b42011-11-30 23:38:18 -0600115
116#define MAX_PHYS_ADDR_BITS 40
117static u64 pci64_dma_offset = 1ull << MAX_PHYS_ADDR_BITS;
118
119static int fsl_pci_dma_set_mask(struct device *dev, u64 dma_mask)
120{
121 if (!dev->dma_mask || !dma_supported(dev, dma_mask))
122 return -EIO;
123
124 /*
125 * Fixup PCI devices that are able to DMA to above the physical
126 * address width of the SoC such that we can address any internal
127 * SoC address from across PCI if needed
128 */
129 if ((dev->bus == &pci_bus_type) &&
130 dma_mask >= DMA_BIT_MASK(MAX_PHYS_ADDR_BITS)) {
131 set_dma_ops(dev, &dma_direct_ops);
132 set_dma_offset(dev, pci64_dma_offset);
133 }
134
135 *dev->dma_mask = dma_mask;
136 return 0;
137}
138
Jia Hongtaoa393d892012-11-08 10:11:07 +0800139static int setup_one_atmu(struct ccsr_pci __iomem *pci,
Trent Piephoa097a782009-01-06 22:37:53 -0600140 unsigned int index, const struct resource *res,
141 resource_size_t offset)
142{
143 resource_size_t pci_addr = res->start - offset;
144 resource_size_t phys_addr = res->start;
Joe Perches28f65c112011-06-09 09:13:32 -0700145 resource_size_t size = resource_size(res);
Trent Piephoa097a782009-01-06 22:37:53 -0600146 u32 flags = 0x80044000; /* enable & mem R/W */
147 unsigned int i;
148
149 pr_debug("PCI MEM resource start 0x%016llx, size 0x%016llx.\n",
150 (u64)res->start, (u64)size);
151
Trent Piepho565f3762008-12-17 11:43:26 -0800152 if (res->flags & IORESOURCE_PREFETCH)
153 flags |= 0x10000000; /* enable relaxed ordering */
154
Trent Piephoa097a782009-01-06 22:37:53 -0600155 for (i = 0; size > 0; i++) {
Roy Zang2b4a8bd2013-03-29 21:06:17 +0800156 unsigned int bits = min(ilog2(size),
Trent Piephoa097a782009-01-06 22:37:53 -0600157 __ffs(pci_addr | phys_addr));
158
159 if (index + i >= 5)
160 return -1;
161
162 out_be32(&pci->pow[index + i].potar, pci_addr >> 12);
163 out_be32(&pci->pow[index + i].potear, (u64)pci_addr >> 44);
164 out_be32(&pci->pow[index + i].powbar, phys_addr >> 12);
165 out_be32(&pci->pow[index + i].powar, flags | (bits - 1));
166
167 pci_addr += (resource_size_t)1U << bits;
168 phys_addr += (resource_size_t)1U << bits;
169 size -= (resource_size_t)1U << bits;
170 }
171
172 return i;
173}
174
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800175/* atmu setup for fsl pci/pcie controller */
Kumar Gala34642bb2013-03-13 14:07:15 -0500176static void setup_pci_atmu(struct pci_controller *hose)
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500177{
Kumar Gala34642bb2013-03-13 14:07:15 -0500178 struct ccsr_pci __iomem *pci = hose->private_data;
Prabhakar Kushwahaf4154e12011-02-24 15:05:04 +0530179 int i, j, n, mem_log, win_idx = 3, start_idx = 1, end_idx = 4;
Kumar Gala54c18192009-05-08 15:05:23 -0500180 u64 mem, sz, paddr_hi = 0;
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +1000181 u64 offset = 0, paddr_lo = ULLONG_MAX;
Kumar Gala54c18192009-05-08 15:05:23 -0500182 u32 pcicsrbar = 0, pcicsrbar_sz;
183 u32 piwar = PIWAR_EN | PIWAR_PF | PIWAR_TGI_LOCAL |
184 PIWAR_READ_SNOOP | PIWAR_WRITE_SNOOP;
Grant Likelyc22618a2012-11-14 22:37:12 +0000185 const char *name = hose->dn->full_name;
Timur Tabi446bc1f2011-12-13 14:51:59 -0600186 const u64 *reg;
187 int len;
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500188
Roy Zang9e678862012-09-03 17:22:10 +0800189 if (early_find_capability(hose, 0, 0, PCI_CAP_ID_EXP)) {
190 if (in_be32(&pci->block_rev1) >= PCIE_IP_REV_2_2) {
191 win_idx = 2;
192 start_idx = 0;
193 end_idx = 3;
194 }
195 }
196
Trent Piephoa097a782009-01-06 22:37:53 -0600197 /* Disable all windows (except powar0 since it's ignored) */
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800198 for(i = 1; i < 5; i++)
199 out_be32(&pci->pow[i].powar, 0);
Prabhakar Kushwahaf4154e12011-02-24 15:05:04 +0530200 for (i = start_idx; i < end_idx; i++)
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800201 out_be32(&pci->piw[i].piwar, 0);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500202
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800203 /* Setup outbound MEM window */
Trent Piephoa097a782009-01-06 22:37:53 -0600204 for(i = 0, j = 1; i < 3; i++) {
205 if (!(hose->mem_resources[i].flags & IORESOURCE_MEM))
206 continue;
207
Kumar Gala54c18192009-05-08 15:05:23 -0500208 paddr_lo = min(paddr_lo, (u64)hose->mem_resources[i].start);
209 paddr_hi = max(paddr_hi, (u64)hose->mem_resources[i].end);
210
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +1000211 /* We assume all memory resources have the same offset */
212 offset = hose->mem_offset[i];
213 n = setup_one_atmu(pci, j, &hose->mem_resources[i], offset);
Trent Piephoa097a782009-01-06 22:37:53 -0600214
215 if (n < 0 || j >= 5) {
216 pr_err("Ran out of outbound PCI ATMUs for resource %d!\n", i);
217 hose->mem_resources[i].flags |= IORESOURCE_DISABLED;
218 } else
219 j += n;
220 }
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500221
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800222 /* Setup outbound IO window */
Trent Piephoa097a782009-01-06 22:37:53 -0600223 if (hose->io_resource.flags & IORESOURCE_IO) {
224 if (j >= 5) {
225 pr_err("Ran out of outbound PCI ATMUs for IO resource\n");
226 } else {
227 pr_debug("PCI IO resource start 0x%016llx, size 0x%016llx, "
228 "phy base 0x%016llx.\n",
Joe Perches28f65c112011-06-09 09:13:32 -0700229 (u64)hose->io_resource.start,
230 (u64)resource_size(&hose->io_resource),
231 (u64)hose->io_base_phys);
Trent Piephoa097a782009-01-06 22:37:53 -0600232 out_be32(&pci->pow[j].potar, (hose->io_resource.start >> 12));
233 out_be32(&pci->pow[j].potear, 0);
234 out_be32(&pci->pow[j].powbar, (hose->io_base_phys >> 12));
235 /* Enable, IO R/W */
236 out_be32(&pci->pow[j].powar, 0x80088000
Roy Zang2b4a8bd2013-03-29 21:06:17 +0800237 | (ilog2(hose->io_resource.end
Trent Piephoa097a782009-01-06 22:37:53 -0600238 - hose->io_resource.start + 1) - 1));
239 }
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800240 }
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500241
Kumar Gala54c18192009-05-08 15:05:23 -0500242 /* convert to pci address space */
Benjamin Herrenschmidt3fd47f02013-05-06 13:40:40 +1000243 paddr_hi -= offset;
244 paddr_lo -= offset;
Trent Piephoa097a782009-01-06 22:37:53 -0600245
Kumar Gala54c18192009-05-08 15:05:23 -0500246 if (paddr_hi == paddr_lo) {
247 pr_err("%s: No outbound window space\n", name);
Kevin Hao04aa99c2013-04-13 15:14:41 +0800248 return;
Kumar Gala54c18192009-05-08 15:05:23 -0500249 }
250
251 if (paddr_lo == 0) {
252 pr_err("%s: No space for inbound window\n", name);
Kevin Hao04aa99c2013-04-13 15:14:41 +0800253 return;
Kumar Gala54c18192009-05-08 15:05:23 -0500254 }
255
256 /* setup PCSRBAR/PEXCSRBAR */
257 early_write_config_dword(hose, 0, 0, PCI_BASE_ADDRESS_0, 0xffffffff);
258 early_read_config_dword(hose, 0, 0, PCI_BASE_ADDRESS_0, &pcicsrbar_sz);
259 pcicsrbar_sz = ~pcicsrbar_sz + 1;
260
261 if (paddr_hi < (0x100000000ull - pcicsrbar_sz) ||
262 (paddr_lo > 0x100000000ull))
263 pcicsrbar = 0x100000000ull - pcicsrbar_sz;
264 else
265 pcicsrbar = (paddr_lo - pcicsrbar_sz) & -pcicsrbar_sz;
266 early_write_config_dword(hose, 0, 0, PCI_BASE_ADDRESS_0, pcicsrbar);
267
268 paddr_lo = min(paddr_lo, (u64)pcicsrbar);
269
270 pr_info("%s: PCICSRBAR @ 0x%x\n", name, pcicsrbar);
271
272 /* Setup inbound mem window */
Yinghai Lu95f72d12010-07-12 14:36:09 +1000273 mem = memblock_end_of_DRAM();
Timur Tabi446bc1f2011-12-13 14:51:59 -0600274
275 /*
276 * The msi-address-64 property, if it exists, indicates the physical
277 * address of the MSIIR register. Normally, this register is located
278 * inside CCSR, so the ATMU that covers all of CCSR is used. But if
279 * this property exists, then we normally need to create a new ATMU
280 * for it. For now, however, we cheat. The only entity that creates
281 * this property is the Freescale hypervisor, and the address is
282 * specified in the partition configuration. Typically, the address
283 * is located in the page immediately after the end of DDR. If so, we
284 * can avoid allocating a new ATMU by extending the DDR ATMU by one
285 * page.
286 */
287 reg = of_get_property(hose->dn, "msi-address-64", &len);
288 if (reg && (len == sizeof(u64))) {
289 u64 address = be64_to_cpup(reg);
290
291 if ((address >= mem) && (address < (mem + PAGE_SIZE))) {
292 pr_info("%s: extending DDR ATMU to cover MSIIR", name);
293 mem += PAGE_SIZE;
294 } else {
295 /* TODO: Create a new ATMU for MSIIR */
296 pr_warn("%s: msi-address-64 address of %llx is "
297 "unsupported\n", name, address);
298 }
299 }
300
Kumar Gala54c18192009-05-08 15:05:23 -0500301 sz = min(mem, paddr_lo);
Roy Zang2b4a8bd2013-03-29 21:06:17 +0800302 mem_log = ilog2(sz);
Kumar Gala54c18192009-05-08 15:05:23 -0500303
304 /* PCIe can overmap inbound & outbound since RX & TX are separated */
305 if (early_find_capability(hose, 0, 0, PCI_CAP_ID_EXP)) {
306 /* Size window to exact size if power-of-two or one size up */
307 if ((1ull << mem_log) != mem) {
308 if ((1ull << mem_log) > mem)
309 pr_info("%s: Setting PCI inbound window "
310 "greater than memory size\n", name);
311 mem_log++;
312 }
313
Prabhakar Kushwahaf4154e12011-02-24 15:05:04 +0530314 piwar |= ((mem_log - 1) & PIWAR_SZ_MASK);
Kumar Gala54c18192009-05-08 15:05:23 -0500315
316 /* Setup inbound memory window */
317 out_be32(&pci->piw[win_idx].pitar, 0x00000000);
318 out_be32(&pci->piw[win_idx].piwbar, 0x00000000);
319 out_be32(&pci->piw[win_idx].piwar, piwar);
320 win_idx--;
321
322 hose->dma_window_base_cur = 0x00000000;
323 hose->dma_window_size = (resource_size_t)sz;
Kumar Gala96ea3b42011-11-30 23:38:18 -0600324
325 /*
326 * if we have >4G of memory setup second PCI inbound window to
327 * let devices that are 64-bit address capable to work w/o
328 * SWIOTLB and access the full range of memory
329 */
330 if (sz != mem) {
Roy Zang2b4a8bd2013-03-29 21:06:17 +0800331 mem_log = ilog2(mem);
Kumar Gala96ea3b42011-11-30 23:38:18 -0600332
333 /* Size window up if we dont fit in exact power-of-2 */
334 if ((1ull << mem_log) != mem)
335 mem_log++;
336
337 piwar = (piwar & ~PIWAR_SZ_MASK) | (mem_log - 1);
338
339 /* Setup inbound memory window */
340 out_be32(&pci->piw[win_idx].pitar, 0x00000000);
341 out_be32(&pci->piw[win_idx].piwbear,
342 pci64_dma_offset >> 44);
343 out_be32(&pci->piw[win_idx].piwbar,
344 pci64_dma_offset >> 12);
345 out_be32(&pci->piw[win_idx].piwar, piwar);
346
347 /*
348 * install our own dma_set_mask handler to fixup dma_ops
349 * and dma_offset
350 */
351 ppc_md.dma_set_mask = fsl_pci_dma_set_mask;
352
353 pr_info("%s: Setup 64-bit PCI DMA window\n", name);
354 }
Kumar Gala54c18192009-05-08 15:05:23 -0500355 } else {
356 u64 paddr = 0;
357
358 /* Setup inbound memory window */
359 out_be32(&pci->piw[win_idx].pitar, paddr >> 12);
360 out_be32(&pci->piw[win_idx].piwbar, paddr >> 12);
361 out_be32(&pci->piw[win_idx].piwar, (piwar | (mem_log - 1)));
362 win_idx--;
363
364 paddr += 1ull << mem_log;
365 sz -= 1ull << mem_log;
366
367 if (sz) {
Roy Zang2b4a8bd2013-03-29 21:06:17 +0800368 mem_log = ilog2(sz);
Kumar Gala54c18192009-05-08 15:05:23 -0500369 piwar |= (mem_log - 1);
370
371 out_be32(&pci->piw[win_idx].pitar, paddr >> 12);
372 out_be32(&pci->piw[win_idx].piwbar, paddr >> 12);
373 out_be32(&pci->piw[win_idx].piwar, piwar);
374 win_idx--;
375
376 paddr += 1ull << mem_log;
377 }
378
379 hose->dma_window_base_cur = 0x00000000;
380 hose->dma_window_size = (resource_size_t)paddr;
381 }
382
383 if (hose->dma_window_size < mem) {
384#ifndef CONFIG_SWIOTLB
385 pr_err("%s: ERROR: Memory size exceeds PCI ATMU ability to "
386 "map - enable CONFIG_SWIOTLB to avoid dma errors.\n",
387 name);
388#endif
389 /* adjusting outbound windows could reclaim space in mem map */
390 if (paddr_hi < 0xffffffffull)
391 pr_warning("%s: WARNING: Outbound window cfg leaves "
392 "gaps in memory map. Adjusting the memory map "
393 "could reduce unnecessary bounce buffering.\n",
394 name);
395
396 pr_info("%s: DMA window size is 0x%llx\n", name,
397 (u64)hose->dma_window_size);
398 }
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500399}
400
Anton Vorontsovc9dadff2008-12-29 19:40:32 +0300401static void __init setup_pci_cmd(struct pci_controller *hose)
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500402{
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500403 u16 cmd;
Kumar Galaeb12af42007-07-20 16:29:09 -0500404 int cap_x;
405
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500406 early_read_config_word(hose, 0, 0, PCI_COMMAND, &cmd);
407 cmd |= PCI_COMMAND_SERR | PCI_COMMAND_MASTER | PCI_COMMAND_MEMORY
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800408 | PCI_COMMAND_IO;
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500409 early_write_config_word(hose, 0, 0, PCI_COMMAND, cmd);
Kumar Galaeb12af42007-07-20 16:29:09 -0500410
411 cap_x = early_find_capability(hose, 0, 0, PCI_CAP_ID_PCIX);
412 if (cap_x) {
413 int pci_x_cmd = cap_x + PCI_X_CMD;
414 cmd = PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ
415 | PCI_X_CMD_ERO | PCI_X_CMD_DPERR_E;
416 early_write_config_word(hose, 0, 0, pci_x_cmd, cmd);
417 } else {
418 early_write_config_byte(hose, 0, 0, PCI_LATENCY_TIMER, 0x80);
419 }
Kumar Gala9ad494f2006-06-28 00:37:45 -0500420}
421
Kumar Gala6c0a11c2007-07-19 15:29:53 -0500422void fsl_pcibios_fixup_bus(struct pci_bus *bus)
423{
Kumar Gala8206a112009-04-30 03:10:08 +0000424 struct pci_controller *hose = pci_bus_to_host(bus);
Benjamin Herrenschmidt13635df2012-02-14 18:22:20 +0000425 int i, is_pcie = 0, no_link;
Kumar Gala6c0a11c2007-07-19 15:29:53 -0500426
Benjamin Herrenschmidt13635df2012-02-14 18:22:20 +0000427 /* The root complex bridge comes up with bogus resources,
428 * we copy the PHB ones in.
429 *
430 * With the current generic PCI code, the PHB bus no longer
431 * has bus->resource[0..4] set, so things are a bit more
432 * tricky.
433 */
434
435 if (fsl_pcie_bus_fixup)
436 is_pcie = early_find_capability(hose, 0, 0, PCI_CAP_ID_EXP);
437 no_link = !!(hose->indirect_type & PPC_INDIRECT_TYPE_NO_PCIE_LINK);
438
439 if (bus->parent == hose->bus && (is_pcie || no_link)) {
440 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; ++i) {
Kumar Gala72b122c2008-01-14 17:02:19 -0600441 struct resource *res = bus->resource[i];
Benjamin Herrenschmidt13635df2012-02-14 18:22:20 +0000442 struct resource *par;
443
444 if (!res)
445 continue;
446 if (i == 0)
447 par = &hose->io_resource;
448 else if (i < 4)
449 par = &hose->mem_resources[i-1];
450 else par = NULL;
451
452 res->start = par ? par->start : 0;
453 res->end = par ? par->end : 0;
454 res->flags = par ? par->flags : 0;
Kumar Gala6c0a11c2007-07-19 15:29:53 -0500455 }
456 }
457}
458
Varun Sethi52c5aff2013-01-14 16:58:00 +0530459int __init fsl_add_bridge(struct platform_device *pdev, int is_primary)
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500460{
461 int len;
462 struct pci_controller *hose;
463 struct resource rsrc;
Jeremy Kerr8efca492006-07-12 15:39:42 +1000464 const int *bus_range;
Minghuan Lian59c58c32012-09-24 13:50:52 +0800465 u8 hdr_type, progif;
Varun Sethi52c5aff2013-01-14 16:58:00 +0530466 struct device_node *dev;
Kumar Gala34642bb2013-03-13 14:07:15 -0500467 struct ccsr_pci __iomem *pci;
Varun Sethi52c5aff2013-01-14 16:58:00 +0530468
469 dev = pdev->dev.of_node;
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500470
Prabhakar Kushwahaef1fd2d2011-03-31 12:31:09 +0530471 if (!of_device_is_available(dev)) {
472 pr_warning("%s: disabled\n", dev->full_name);
473 return -ENODEV;
474 }
475
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800476 pr_debug("Adding PCI host bridge %s\n", dev->full_name);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500477
478 /* Fetch host bridge registers address */
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800479 if (of_address_to_resource(dev, 0, &rsrc)) {
480 printk(KERN_WARNING "Can't get pci register base!");
481 return -ENOMEM;
482 }
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500483
484 /* Get bus range if any */
Stephen Rothwelle2eb6392007-04-03 22:26:41 +1000485 bus_range = of_get_property(dev, "bus-range", &len);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500486 if (bus_range == NULL || len < 2 * sizeof(int))
487 printk(KERN_WARNING "Can't get bus-range for %s, assume"
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800488 " bus 0\n", dev->full_name);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500489
Rob Herring0e47ff12011-07-12 09:25:51 -0500490 pci_add_flags(PCI_REASSIGN_ALL_BUS);
Kumar Galadbf84712007-06-27 01:56:50 -0500491 hose = pcibios_alloc_controller(dev);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500492 if (!hose)
493 return -ENOMEM;
Kumar Galadbf84712007-06-27 01:56:50 -0500494
Varun Sethi52c5aff2013-01-14 16:58:00 +0530495 /* set platform device as the parent */
496 hose->parent = &pdev->dev;
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500497 hose->first_busno = bus_range ? bus_range[0] : 0x0;
Zhang Weibf7c0362007-05-22 11:38:26 +0800498 hose->last_busno = bus_range ? bus_range[1] : 0xff;
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500499
Kumar Gala34642bb2013-03-13 14:07:15 -0500500 pr_debug("PCI memory map start 0x%016llx, size 0x%016llx\n",
501 (u64)rsrc.start, (u64)resource_size(&rsrc));
502
503 pci = hose->private_data = ioremap(rsrc.start, resource_size(&rsrc));
504 if (!hose->private_data)
505 goto no_bridge;
506
Rojhalat Ibrahim50d8f872013-04-08 10:15:28 +0200507 fsl_setup_indirect_pci(hose, rsrc.start, rsrc.start + 0x4,
508 PPC_INDIRECT_TYPE_BIG_ENDIAN);
Prabhakar Kushwaha08871c02011-05-23 15:53:25 +0530509
Kumar Gala34642bb2013-03-13 14:07:15 -0500510 if (in_be32(&pci->block_rev1) < PCIE_IP_REV_3_0)
511 hose->indirect_type |= PPC_INDIRECT_TYPE_FSL_CFG_REG_LINK;
512
Minghuan Lian59c58c32012-09-24 13:50:52 +0800513 if (early_find_capability(hose, 0, 0, PCI_CAP_ID_EXP)) {
514 /* For PCIE read HEADER_TYPE to identify controler mode */
515 early_read_config_byte(hose, 0, 0, PCI_HEADER_TYPE, &hdr_type);
516 if ((hdr_type & 0x7f) != PCI_HEADER_TYPE_BRIDGE)
517 goto no_bridge;
518
519 } else {
520 /* For PCI read PROG to identify controller mode */
521 early_read_config_byte(hose, 0, 0, PCI_CLASS_PROG, &progif);
522 if ((progif & 1) == 1)
523 goto no_bridge;
Prabhakar Kushwaha08871c02011-05-23 15:53:25 +0530524 }
525
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800526 setup_pci_cmd(hose);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500527
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800528 /* check PCI express link status */
Kumar Gala957ecff2007-07-11 13:31:58 -0500529 if (early_find_capability(hose, 0, 0, PCI_CAP_ID_EXP)) {
Kumar Gala7659c032007-07-25 00:29:53 -0500530 hose->indirect_type |= PPC_INDIRECT_TYPE_EXT_REG |
Kumar Gala957ecff2007-07-11 13:31:58 -0500531 PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS;
Kumar Gala34642bb2013-03-13 14:07:15 -0500532 if (fsl_pcie_check_link(hose))
Kumar Gala957ecff2007-07-11 13:31:58 -0500533 hose->indirect_type |= PPC_INDIRECT_TYPE_NO_PCIE_LINK;
534 }
Zhang Weie4725c22007-06-25 15:21:10 -0500535
joe@perches.comdf3c9012007-11-20 12:47:55 +1100536 printk(KERN_INFO "Found FSL PCI host bridge at 0x%016llx. "
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800537 "Firmware bus number: %d->%d\n",
538 (unsigned long long)rsrc.start, hose->first_busno,
539 hose->last_busno);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500540
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800541 pr_debug(" ->Hose at 0x%p, cfg_addr=0x%p,cfg_data=0x%p\n",
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500542 hose, hose->cfg_addr, hose->cfg_data);
543
544 /* Interpret the "ranges" property */
545 /* This also maps the I/O region and sets isa_io/mem_base */
Zang Roy-r619119ac4dd32007-07-10 18:46:35 +0800546 pci_process_bridge_OF_ranges(hose, dev, is_primary);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500547
548 /* Setup PEX window registers */
Kumar Gala34642bb2013-03-13 14:07:15 -0500549 setup_pci_atmu(hose);
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500550
551 return 0;
Minghuan Lian59c58c32012-09-24 13:50:52 +0800552
553no_bridge:
Kumar Gala34642bb2013-03-13 14:07:15 -0500554 iounmap(hose->private_data);
Minghuan Lian59c58c32012-09-24 13:50:52 +0800555 /* unmap cfg_data & cfg_addr separately if not on same page */
556 if (((unsigned long)hose->cfg_data & PAGE_MASK) !=
557 ((unsigned long)hose->cfg_addr & PAGE_MASK))
558 iounmap(hose->cfg_data);
559 iounmap(hose->cfg_addr);
560 pcibios_free_controller(hose);
561 return -ENODEV;
Jon Loeligerb809b3e2006-06-17 17:52:48 -0500562}
Kumar Gala5753c082009-10-16 18:31:48 -0500563#endif /* CONFIG_FSL_SOC_BOOKE || CONFIG_PPC_86xx */
John Rigby76fe1ff2008-06-26 11:07:57 -0600564
Kumar Gala470788d2011-05-19 19:56:50 -0500565DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, quirk_fsl_pcie_header);
Anton Vorontsov598804c2009-01-09 00:55:39 +0300566
Kumar Gala470788d2011-05-19 19:56:50 -0500567#if defined(CONFIG_PPC_83xx) || defined(CONFIG_PPC_MPC512x)
Anton Vorontsov598804c2009-01-09 00:55:39 +0300568struct mpc83xx_pcie_priv {
569 void __iomem *cfg_type0;
570 void __iomem *cfg_type1;
571 u32 dev_base;
572};
573
Kumar Galab8f44ec2010-08-05 02:45:08 -0500574struct pex_inbound_window {
575 u32 ar;
576 u32 tar;
577 u32 barl;
578 u32 barh;
579};
580
Anton Vorontsov598804c2009-01-09 00:55:39 +0300581/*
582 * With the convention of u-boot, the PCIE outbound window 0 serves
583 * as configuration transactions outbound.
584 */
585#define PEX_OUTWIN0_BAR 0xCA4
586#define PEX_OUTWIN0_TAL 0xCA8
587#define PEX_OUTWIN0_TAH 0xCAC
Kumar Galab8f44ec2010-08-05 02:45:08 -0500588#define PEX_RC_INWIN_BASE 0xE60
589#define PEX_RCIWARn_EN 0x1
Anton Vorontsov598804c2009-01-09 00:55:39 +0300590
591static int mpc83xx_pcie_exclude_device(struct pci_bus *bus, unsigned int devfn)
592{
Kumar Gala8206a112009-04-30 03:10:08 +0000593 struct pci_controller *hose = pci_bus_to_host(bus);
Anton Vorontsov598804c2009-01-09 00:55:39 +0300594
595 if (hose->indirect_type & PPC_INDIRECT_TYPE_NO_PCIE_LINK)
596 return PCIBIOS_DEVICE_NOT_FOUND;
597 /*
598 * Workaround for the HW bug: for Type 0 configure transactions the
599 * PCI-E controller does not check the device number bits and just
600 * assumes that the device number bits are 0.
601 */
602 if (bus->number == hose->first_busno ||
603 bus->primary == hose->first_busno) {
604 if (devfn & 0xf8)
605 return PCIBIOS_DEVICE_NOT_FOUND;
606 }
607
608 if (ppc_md.pci_exclude_device) {
609 if (ppc_md.pci_exclude_device(hose, bus->number, devfn))
610 return PCIBIOS_DEVICE_NOT_FOUND;
611 }
612
613 return PCIBIOS_SUCCESSFUL;
614}
615
616static void __iomem *mpc83xx_pcie_remap_cfg(struct pci_bus *bus,
617 unsigned int devfn, int offset)
618{
Kumar Gala8206a112009-04-30 03:10:08 +0000619 struct pci_controller *hose = pci_bus_to_host(bus);
Anton Vorontsov598804c2009-01-09 00:55:39 +0300620 struct mpc83xx_pcie_priv *pcie = hose->dn->data;
Anton Vorontsovf93611f2009-12-08 01:54:35 +0300621 u32 dev_base = bus->number << 24 | devfn << 16;
Anton Vorontsov598804c2009-01-09 00:55:39 +0300622 int ret;
623
624 ret = mpc83xx_pcie_exclude_device(bus, devfn);
625 if (ret)
626 return NULL;
627
628 offset &= 0xfff;
629
630 /* Type 0 */
631 if (bus->number == hose->first_busno)
632 return pcie->cfg_type0 + offset;
633
634 if (pcie->dev_base == dev_base)
635 goto mapped;
636
637 out_le32(pcie->cfg_type0 + PEX_OUTWIN0_TAL, dev_base);
638
639 pcie->dev_base = dev_base;
640mapped:
641 return pcie->cfg_type1 + offset;
642}
643
644static int mpc83xx_pcie_read_config(struct pci_bus *bus, unsigned int devfn,
645 int offset, int len, u32 *val)
646{
647 void __iomem *cfg_addr;
648
649 cfg_addr = mpc83xx_pcie_remap_cfg(bus, devfn, offset);
650 if (!cfg_addr)
651 return PCIBIOS_DEVICE_NOT_FOUND;
652
653 switch (len) {
654 case 1:
655 *val = in_8(cfg_addr);
656 break;
657 case 2:
658 *val = in_le16(cfg_addr);
659 break;
660 default:
661 *val = in_le32(cfg_addr);
662 break;
663 }
664
665 return PCIBIOS_SUCCESSFUL;
666}
667
668static int mpc83xx_pcie_write_config(struct pci_bus *bus, unsigned int devfn,
669 int offset, int len, u32 val)
670{
Anton Vorontsovf93611f2009-12-08 01:54:35 +0300671 struct pci_controller *hose = pci_bus_to_host(bus);
Anton Vorontsov598804c2009-01-09 00:55:39 +0300672 void __iomem *cfg_addr;
673
674 cfg_addr = mpc83xx_pcie_remap_cfg(bus, devfn, offset);
675 if (!cfg_addr)
676 return PCIBIOS_DEVICE_NOT_FOUND;
677
Anton Vorontsovf93611f2009-12-08 01:54:35 +0300678 /* PPC_INDIRECT_TYPE_SURPRESS_PRIMARY_BUS */
679 if (offset == PCI_PRIMARY_BUS && bus->number == hose->first_busno)
680 val &= 0xffffff00;
681
Anton Vorontsov598804c2009-01-09 00:55:39 +0300682 switch (len) {
683 case 1:
684 out_8(cfg_addr, val);
685 break;
686 case 2:
687 out_le16(cfg_addr, val);
688 break;
689 default:
690 out_le32(cfg_addr, val);
691 break;
692 }
693
694 return PCIBIOS_SUCCESSFUL;
695}
696
697static struct pci_ops mpc83xx_pcie_ops = {
698 .read = mpc83xx_pcie_read_config,
699 .write = mpc83xx_pcie_write_config,
700};
701
702static int __init mpc83xx_pcie_setup(struct pci_controller *hose,
703 struct resource *reg)
704{
705 struct mpc83xx_pcie_priv *pcie;
706 u32 cfg_bar;
707 int ret = -ENOMEM;
708
709 pcie = zalloc_maybe_bootmem(sizeof(*pcie), GFP_KERNEL);
710 if (!pcie)
711 return ret;
712
713 pcie->cfg_type0 = ioremap(reg->start, resource_size(reg));
714 if (!pcie->cfg_type0)
715 goto err0;
716
717 cfg_bar = in_le32(pcie->cfg_type0 + PEX_OUTWIN0_BAR);
718 if (!cfg_bar) {
719 /* PCI-E isn't configured. */
720 ret = -ENODEV;
721 goto err1;
722 }
723
724 pcie->cfg_type1 = ioremap(cfg_bar, 0x1000);
725 if (!pcie->cfg_type1)
726 goto err1;
727
728 WARN_ON(hose->dn->data);
729 hose->dn->data = pcie;
730 hose->ops = &mpc83xx_pcie_ops;
Kumar Gala34642bb2013-03-13 14:07:15 -0500731 hose->indirect_type |= PPC_INDIRECT_TYPE_FSL_CFG_REG_LINK;
Anton Vorontsov598804c2009-01-09 00:55:39 +0300732
733 out_le32(pcie->cfg_type0 + PEX_OUTWIN0_TAH, 0);
734 out_le32(pcie->cfg_type0 + PEX_OUTWIN0_TAL, 0);
735
Kumar Gala34642bb2013-03-13 14:07:15 -0500736 if (fsl_pcie_check_link(hose))
Anton Vorontsov598804c2009-01-09 00:55:39 +0300737 hose->indirect_type |= PPC_INDIRECT_TYPE_NO_PCIE_LINK;
738
739 return 0;
740err1:
741 iounmap(pcie->cfg_type0);
742err0:
743 kfree(pcie);
744 return ret;
745
746}
747
John Rigby76fe1ff2008-06-26 11:07:57 -0600748int __init mpc83xx_add_bridge(struct device_node *dev)
749{
Anton Vorontsov598804c2009-01-09 00:55:39 +0300750 int ret;
John Rigby76fe1ff2008-06-26 11:07:57 -0600751 int len;
752 struct pci_controller *hose;
John Rigby5b70a092008-10-07 13:00:18 -0600753 struct resource rsrc_reg;
754 struct resource rsrc_cfg;
John Rigby76fe1ff2008-06-26 11:07:57 -0600755 const int *bus_range;
John Rigby5b70a092008-10-07 13:00:18 -0600756 int primary;
John Rigby76fe1ff2008-06-26 11:07:57 -0600757
Kumar Galab8f44ec2010-08-05 02:45:08 -0500758 is_mpc83xx_pci = 1;
759
Anton Vorontsov598804c2009-01-09 00:55:39 +0300760 if (!of_device_is_available(dev)) {
761 pr_warning("%s: disabled by the firmware.\n",
762 dev->full_name);
763 return -ENODEV;
764 }
John Rigby76fe1ff2008-06-26 11:07:57 -0600765 pr_debug("Adding PCI host bridge %s\n", dev->full_name);
766
767 /* Fetch host bridge registers address */
John Rigby5b70a092008-10-07 13:00:18 -0600768 if (of_address_to_resource(dev, 0, &rsrc_reg)) {
769 printk(KERN_WARNING "Can't get pci register base!\n");
770 return -ENOMEM;
771 }
772
773 memset(&rsrc_cfg, 0, sizeof(rsrc_cfg));
774
775 if (of_address_to_resource(dev, 1, &rsrc_cfg)) {
776 printk(KERN_WARNING
777 "No pci config register base in dev tree, "
778 "using default\n");
779 /*
780 * MPC83xx supports up to two host controllers
781 * one at 0x8500 has config space registers at 0x8300
782 * one at 0x8600 has config space registers at 0x8380
783 */
784 if ((rsrc_reg.start & 0xfffff) == 0x8500)
785 rsrc_cfg.start = (rsrc_reg.start & 0xfff00000) + 0x8300;
786 else if ((rsrc_reg.start & 0xfffff) == 0x8600)
787 rsrc_cfg.start = (rsrc_reg.start & 0xfff00000) + 0x8380;
788 }
789 /*
790 * Controller at offset 0x8500 is primary
791 */
792 if ((rsrc_reg.start & 0xfffff) == 0x8500)
793 primary = 1;
794 else
795 primary = 0;
John Rigby76fe1ff2008-06-26 11:07:57 -0600796
797 /* Get bus range if any */
798 bus_range = of_get_property(dev, "bus-range", &len);
799 if (bus_range == NULL || len < 2 * sizeof(int)) {
800 printk(KERN_WARNING "Can't get bus-range for %s, assume"
801 " bus 0\n", dev->full_name);
802 }
803
Rob Herring0e47ff12011-07-12 09:25:51 -0500804 pci_add_flags(PCI_REASSIGN_ALL_BUS);
John Rigby76fe1ff2008-06-26 11:07:57 -0600805 hose = pcibios_alloc_controller(dev);
806 if (!hose)
807 return -ENOMEM;
808
809 hose->first_busno = bus_range ? bus_range[0] : 0;
810 hose->last_busno = bus_range ? bus_range[1] : 0xff;
811
Anton Vorontsov598804c2009-01-09 00:55:39 +0300812 if (of_device_is_compatible(dev, "fsl,mpc8314-pcie")) {
813 ret = mpc83xx_pcie_setup(hose, &rsrc_reg);
814 if (ret)
815 goto err0;
816 } else {
Rojhalat Ibrahim50d8f872013-04-08 10:15:28 +0200817 fsl_setup_indirect_pci(hose, rsrc_cfg.start,
818 rsrc_cfg.start + 4, 0);
Anton Vorontsov598804c2009-01-09 00:55:39 +0300819 }
John Rigby76fe1ff2008-06-26 11:07:57 -0600820
John Rigby35225802008-10-07 15:13:18 -0600821 printk(KERN_INFO "Found FSL PCI host bridge at 0x%016llx. "
John Rigby76fe1ff2008-06-26 11:07:57 -0600822 "Firmware bus number: %d->%d\n",
John Rigby5b70a092008-10-07 13:00:18 -0600823 (unsigned long long)rsrc_reg.start, hose->first_busno,
John Rigby76fe1ff2008-06-26 11:07:57 -0600824 hose->last_busno);
825
826 pr_debug(" ->Hose at 0x%p, cfg_addr=0x%p,cfg_data=0x%p\n",
827 hose, hose->cfg_addr, hose->cfg_data);
828
829 /* Interpret the "ranges" property */
830 /* This also maps the I/O region and sets isa_io/mem_base */
831 pci_process_bridge_OF_ranges(hose, dev, primary);
832
833 return 0;
Anton Vorontsov598804c2009-01-09 00:55:39 +0300834err0:
835 pcibios_free_controller(hose);
836 return ret;
John Rigby76fe1ff2008-06-26 11:07:57 -0600837}
838#endif /* CONFIG_PPC_83xx */
Kumar Galab8f44ec2010-08-05 02:45:08 -0500839
840u64 fsl_pci_immrbar_base(struct pci_controller *hose)
841{
842#ifdef CONFIG_PPC_83xx
843 if (is_mpc83xx_pci) {
844 struct mpc83xx_pcie_priv *pcie = hose->dn->data;
845 struct pex_inbound_window *in;
846 int i;
847
848 /* Walk the Root Complex Inbound windows to match IMMR base */
849 in = pcie->cfg_type0 + PEX_RC_INWIN_BASE;
850 for (i = 0; i < 4; i++) {
851 /* not enabled, skip */
852 if (!in_le32(&in[i].ar) & PEX_RCIWARn_EN)
853 continue;
854
855 if (get_immrbase() == in_le32(&in[i].tar))
856 return (u64)in_le32(&in[i].barh) << 32 |
857 in_le32(&in[i].barl);
858 }
859
860 printk(KERN_WARNING "could not find PCI BAR matching IMMR\n");
861 }
862#endif
863
864#if defined(CONFIG_FSL_SOC_BOOKE) || defined(CONFIG_PPC_86xx)
865 if (!is_mpc83xx_pci) {
866 u32 base;
867
868 pci_bus_read_config_dword(hose->bus,
869 PCI_DEVFN(0, 0), PCI_BASE_ADDRESS_0, &base);
870 return base;
871 }
872#endif
873
874 return 0;
875}
Scott Wood07e4f802012-07-10 19:26:47 -0500876
877#if defined(CONFIG_FSL_SOC_BOOKE) || defined(CONFIG_PPC_86xx)
878static const struct of_device_id pci_ids[] = {
879 { .compatible = "fsl,mpc8540-pci", },
880 { .compatible = "fsl,mpc8548-pcie", },
881 { .compatible = "fsl,mpc8610-pci", },
882 { .compatible = "fsl,mpc8641-pcie", },
Timur Tabi14bdc912013-01-17 16:34:32 -0600883 { .compatible = "fsl,qoriq-pcie-v2.1", },
Scott Wood07e4f802012-07-10 19:26:47 -0500884 { .compatible = "fsl,qoriq-pcie-v2.2", },
Timur Tabi14bdc912013-01-17 16:34:32 -0600885 { .compatible = "fsl,qoriq-pcie-v2.3", },
886 { .compatible = "fsl,qoriq-pcie-v2.4", },
Roy ZANGcc6ea0d2012-09-21 04:12:52 +0000887 { .compatible = "fsl,qoriq-pcie-v3.0", },
Timur Tabi14bdc912013-01-17 16:34:32 -0600888
889 /*
890 * The following entries are for compatibility with older device
891 * trees.
892 */
893 { .compatible = "fsl,p1022-pcie", },
894 { .compatible = "fsl,p4080-pcie", },
895
Scott Wood07e4f802012-07-10 19:26:47 -0500896 {},
897};
898
899struct device_node *fsl_pci_primary;
900
Jia Hongtao905e75c2012-08-28 15:44:08 +0800901void fsl_pci_assign_primary(void)
902{
903 struct device_node *np;
904
905 /* Callers can specify the primary bus using other means. */
906 if (fsl_pci_primary)
907 return;
908
909 /* If a PCI host bridge contains an ISA node, it's primary. */
910 np = of_find_node_by_type(NULL, "isa");
911 while ((fsl_pci_primary = of_get_parent(np))) {
912 of_node_put(np);
913 np = fsl_pci_primary;
914
915 if (of_match_node(pci_ids, np) && of_device_is_available(np))
916 return;
917 }
918
919 /*
920 * If there's no PCI host bridge with ISA, arbitrarily
921 * designate one as primary. This can go away once
922 * various bugs with primary-less systems are fixed.
923 */
924 for_each_matching_node(np, pci_ids) {
925 if (of_device_is_available(np)) {
926 fsl_pci_primary = np;
927 of_node_put(np);
928 return;
929 }
930 }
931}
932
Greg Kroah-Hartmancad5cef2012-12-21 14:04:10 -0800933static int fsl_pci_probe(struct platform_device *pdev)
Scott Wood07e4f802012-07-10 19:26:47 -0500934{
Jia Hongtaoc9f11c32012-08-03 18:14:09 +0800935 int ret;
Scott Wood07e4f802012-07-10 19:26:47 -0500936 struct device_node *node;
Jia Hongtao4d56dec2012-09-18 17:57:48 +0800937#ifdef CONFIG_SWIOTLB
Scott Wood07e4f802012-07-10 19:26:47 -0500938 struct pci_controller *hose;
Jia Hongtao4d56dec2012-09-18 17:57:48 +0800939#endif
Scott Wood07e4f802012-07-10 19:26:47 -0500940
Jia Hongtao905e75c2012-08-28 15:44:08 +0800941 node = pdev->dev.of_node;
Varun Sethi52c5aff2013-01-14 16:58:00 +0530942 ret = fsl_add_bridge(pdev, fsl_pci_primary == node);
Scott Wood07e4f802012-07-10 19:26:47 -0500943
944#ifdef CONFIG_SWIOTLB
Jia Hongtao905e75c2012-08-28 15:44:08 +0800945 if (ret == 0) {
946 hose = pci_find_hose_for_OF_device(pdev->dev.of_node);
947
948 /*
949 * if we couldn't map all of DRAM via the dma windows
950 * we need SWIOTLB to handle buffers located outside of
951 * dma capable memory region
952 */
953 if (memblock_end_of_DRAM() - 1 > hose->dma_window_base_cur +
954 hose->dma_window_size)
955 ppc_swiotlb_enable = 1;
956 }
Scott Wood07e4f802012-07-10 19:26:47 -0500957#endif
Jia Hongtao905e75c2012-08-28 15:44:08 +0800958
959 mpc85xx_pci_err_probe(pdev);
960
961 return 0;
Scott Wood07e4f802012-07-10 19:26:47 -0500962}
Jia Hongtao905e75c2012-08-28 15:44:08 +0800963
Jia Hongtaoa393d892012-11-08 10:11:07 +0800964#ifdef CONFIG_PM
965static int fsl_pci_resume(struct device *dev)
966{
967 struct pci_controller *hose;
968 struct resource pci_rsrc;
969
970 hose = pci_find_hose_for_OF_device(dev->of_node);
971 if (!hose)
972 return -ENODEV;
973
974 if (of_address_to_resource(dev->of_node, 0, &pci_rsrc)) {
975 dev_err(dev, "Get pci register base failed.");
976 return -ENODEV;
977 }
978
Michael Neulingd5bbe652013-04-14 19:42:01 +0000979 setup_pci_atmu(hose);
Jia Hongtaoa393d892012-11-08 10:11:07 +0800980
981 return 0;
982}
983
984static const struct dev_pm_ops pci_pm_ops = {
985 .resume = fsl_pci_resume,
986};
987
988#define PCI_PM_OPS (&pci_pm_ops)
989
990#else
991
992#define PCI_PM_OPS NULL
993
994#endif
995
Jia Hongtao905e75c2012-08-28 15:44:08 +0800996static struct platform_driver fsl_pci_driver = {
997 .driver = {
998 .name = "fsl-pci",
Jia Hongtaoa393d892012-11-08 10:11:07 +0800999 .pm = PCI_PM_OPS,
Jia Hongtao905e75c2012-08-28 15:44:08 +08001000 .of_match_table = pci_ids,
1001 },
1002 .probe = fsl_pci_probe,
1003};
1004
1005static int __init fsl_pci_init(void)
1006{
1007 return platform_driver_register(&fsl_pci_driver);
1008}
1009arch_initcall(fsl_pci_init);
Scott Wood07e4f802012-07-10 19:26:47 -05001010#endif