blob: 33728b7af4267b26902781ef2691a064536c49dd [file] [log] [blame]
John Crispin171bb2f2011-03-30 09:27:47 +02001/*
2 * This program is free software; you can redistribute it and/or modify it
3 * under the terms of the GNU General Public License version 2 as published
4 * by the Free Software Foundation.
5 *
John Crispin97b92102016-05-05 09:57:56 +02006 * Copyright (C) 2010 John Crispin <john@phrozen.org>
John Crispin171bb2f2011-03-30 09:27:47 +02007 * Copyright (C) 2010 Thomas Langer <thomas.langer@lantiq.com>
8 */
9
10#include <linux/interrupt.h>
11#include <linux/ioport.h>
John Crispin3645da02012-04-17 10:18:32 +020012#include <linux/sched.h>
13#include <linux/irqdomain.h>
14#include <linux/of_platform.h>
15#include <linux/of_address.h>
16#include <linux/of_irq.h>
John Crispin171bb2f2011-03-30 09:27:47 +020017
18#include <asm/bootinfo.h>
19#include <asm/irq_cpu.h>
20
21#include <lantiq_soc.h>
22#include <irq.h>
23
John Crispin3645da02012-04-17 10:18:32 +020024/* register definitions - internal irqs */
John Crispin171bb2f2011-03-30 09:27:47 +020025#define LTQ_ICU_IM0_ISR 0x0000
26#define LTQ_ICU_IM0_IER 0x0008
27#define LTQ_ICU_IM0_IOSR 0x0010
28#define LTQ_ICU_IM0_IRSR 0x0018
29#define LTQ_ICU_IM0_IMR 0x0020
30#define LTQ_ICU_IM1_ISR 0x0028
31#define LTQ_ICU_OFFSET (LTQ_ICU_IM1_ISR - LTQ_ICU_IM0_ISR)
32
John Crispin3645da02012-04-17 10:18:32 +020033/* register definitions - external irqs */
John Crispin171bb2f2011-03-30 09:27:47 +020034#define LTQ_EIU_EXIN_C 0x0000
35#define LTQ_EIU_EXIN_INIC 0x0004
John Crispin26365622013-01-19 08:54:27 +000036#define LTQ_EIU_EXIN_INC 0x0008
John Crispin171bb2f2011-03-30 09:27:47 +020037#define LTQ_EIU_EXIN_INEN 0x000C
38
John Crispin26365622013-01-19 08:54:27 +000039/* number of external interrupts */
John Crispin171bb2f2011-03-30 09:27:47 +020040#define MAX_EIU 6
41
John Crispin59c11572012-05-02 12:27:37 +020042/* the performance counter */
43#define LTQ_PERF_IRQ (INT_NUM_IM4_IRL0 + 31)
44
John Crispin3645da02012-04-17 10:18:32 +020045/*
46 * irqs generated by devices attached to the EBU need to be acked in
John Crispin171bb2f2011-03-30 09:27:47 +020047 * a special manner
48 */
49#define LTQ_ICU_EBU_IRQ 22
50
John Crispin61fa9692012-08-16 11:39:57 +000051#define ltq_icu_w32(m, x, y) ltq_w32((x), ltq_icu_membase[m] + (y))
52#define ltq_icu_r32(m, x) ltq_r32(ltq_icu_membase[m] + (x))
John Crispin171bb2f2011-03-30 09:27:47 +020053
54#define ltq_eiu_w32(x, y) ltq_w32((x), ltq_eiu_membase + (y))
55#define ltq_eiu_r32(x) ltq_r32(ltq_eiu_membase + (x))
56
John Crispina8d096e2012-04-30 11:33:05 +020057/* our 2 ipi interrupts for VSMP */
58#define MIPS_CPU_IPI_RESCHED_IRQ 0
59#define MIPS_CPU_IPI_CALL_IRQ 1
60
John Crispin3645da02012-04-17 10:18:32 +020061/* we have a cascade of 8 irqs */
62#define MIPS_CPU_IRQ_CASCADE 8
63
Ralf Baechleb6336482014-05-23 16:29:44 +020064#ifdef CONFIG_MIPS_MT_SMP
John Crispina8d096e2012-04-30 11:33:05 +020065int gic_present;
66#endif
67
John Crispin3645da02012-04-17 10:18:32 +020068static int exin_avail;
John Crispinfe46e502016-06-09 17:09:51 +020069static u32 ltq_eiu_irq[MAX_EIU];
John Crispin61fa9692012-08-16 11:39:57 +000070static void __iomem *ltq_icu_membase[MAX_IM];
John Crispin171bb2f2011-03-30 09:27:47 +020071static void __iomem *ltq_eiu_membase;
John Crispinc2c9c782012-08-16 08:09:20 +000072static struct irq_domain *ltq_domain;
Andrew Brestickera669efc2014-09-18 14:47:12 -070073static int ltq_perfcount_irq;
John Crispin171bb2f2011-03-30 09:27:47 +020074
John Crispin26365622013-01-19 08:54:27 +000075int ltq_eiu_get_irq(int exin)
76{
77 if (exin < exin_avail)
John Crispinfe46e502016-06-09 17:09:51 +020078 return ltq_eiu_irq[exin];
John Crispin26365622013-01-19 08:54:27 +000079 return -1;
80}
81
John Crispin171bb2f2011-03-30 09:27:47 +020082void ltq_disable_irq(struct irq_data *d)
83{
84 u32 ier = LTQ_ICU_IM0_IER;
John Crispin3645da02012-04-17 10:18:32 +020085 int offset = d->hwirq - MIPS_CPU_IRQ_CASCADE;
John Crispin61fa9692012-08-16 11:39:57 +000086 int im = offset / INT_NUM_IM_OFFSET;
John Crispin171bb2f2011-03-30 09:27:47 +020087
John Crispin3645da02012-04-17 10:18:32 +020088 offset %= INT_NUM_IM_OFFSET;
John Crispin61fa9692012-08-16 11:39:57 +000089 ltq_icu_w32(im, ltq_icu_r32(im, ier) & ~BIT(offset), ier);
John Crispin171bb2f2011-03-30 09:27:47 +020090}
91
92void ltq_mask_and_ack_irq(struct irq_data *d)
93{
94 u32 ier = LTQ_ICU_IM0_IER;
95 u32 isr = LTQ_ICU_IM0_ISR;
John Crispin3645da02012-04-17 10:18:32 +020096 int offset = d->hwirq - MIPS_CPU_IRQ_CASCADE;
John Crispin61fa9692012-08-16 11:39:57 +000097 int im = offset / INT_NUM_IM_OFFSET;
John Crispin171bb2f2011-03-30 09:27:47 +020098
John Crispin3645da02012-04-17 10:18:32 +020099 offset %= INT_NUM_IM_OFFSET;
John Crispin61fa9692012-08-16 11:39:57 +0000100 ltq_icu_w32(im, ltq_icu_r32(im, ier) & ~BIT(offset), ier);
101 ltq_icu_w32(im, BIT(offset), isr);
John Crispin171bb2f2011-03-30 09:27:47 +0200102}
103
104static void ltq_ack_irq(struct irq_data *d)
105{
106 u32 isr = LTQ_ICU_IM0_ISR;
John Crispin3645da02012-04-17 10:18:32 +0200107 int offset = d->hwirq - MIPS_CPU_IRQ_CASCADE;
John Crispin61fa9692012-08-16 11:39:57 +0000108 int im = offset / INT_NUM_IM_OFFSET;
John Crispin171bb2f2011-03-30 09:27:47 +0200109
John Crispin3645da02012-04-17 10:18:32 +0200110 offset %= INT_NUM_IM_OFFSET;
John Crispin61fa9692012-08-16 11:39:57 +0000111 ltq_icu_w32(im, BIT(offset), isr);
John Crispin171bb2f2011-03-30 09:27:47 +0200112}
113
114void ltq_enable_irq(struct irq_data *d)
115{
116 u32 ier = LTQ_ICU_IM0_IER;
John Crispin3645da02012-04-17 10:18:32 +0200117 int offset = d->hwirq - MIPS_CPU_IRQ_CASCADE;
John Crispin61fa9692012-08-16 11:39:57 +0000118 int im = offset / INT_NUM_IM_OFFSET;
John Crispin171bb2f2011-03-30 09:27:47 +0200119
John Crispin3645da02012-04-17 10:18:32 +0200120 offset %= INT_NUM_IM_OFFSET;
John Crispin61fa9692012-08-16 11:39:57 +0000121 ltq_icu_w32(im, ltq_icu_r32(im, ier) | BIT(offset), ier);
John Crispin171bb2f2011-03-30 09:27:47 +0200122}
123
John Crispin26365622013-01-19 08:54:27 +0000124static int ltq_eiu_settype(struct irq_data *d, unsigned int type)
125{
126 int i;
127
John Crispinf97e5e82016-06-09 17:09:52 +0200128 for (i = 0; i < exin_avail; i++) {
John Crispinfe46e502016-06-09 17:09:51 +0200129 if (d->hwirq == ltq_eiu_irq[i]) {
John Crispin26365622013-01-19 08:54:27 +0000130 int val = 0;
131 int edge = 0;
132
133 switch (type) {
134 case IRQF_TRIGGER_NONE:
135 break;
136 case IRQF_TRIGGER_RISING:
137 val = 1;
138 edge = 1;
139 break;
140 case IRQF_TRIGGER_FALLING:
141 val = 2;
142 edge = 1;
143 break;
144 case IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING:
145 val = 3;
146 edge = 1;
147 break;
148 case IRQF_TRIGGER_HIGH:
149 val = 5;
150 break;
151 case IRQF_TRIGGER_LOW:
152 val = 6;
153 break;
154 default:
155 pr_err("invalid type %d for irq %ld\n",
156 type, d->hwirq);
157 return -EINVAL;
158 }
159
160 if (edge)
161 irq_set_handler(d->hwirq, handle_edge_irq);
162
163 ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_C) |
164 (val << (i * 4)), LTQ_EIU_EXIN_C);
165 }
166 }
167
168 return 0;
169}
170
John Crispin171bb2f2011-03-30 09:27:47 +0200171static unsigned int ltq_startup_eiu_irq(struct irq_data *d)
172{
173 int i;
John Crispin171bb2f2011-03-30 09:27:47 +0200174
175 ltq_enable_irq(d);
John Crispinf97e5e82016-06-09 17:09:52 +0200176 for (i = 0; i < exin_avail; i++) {
John Crispinfe46e502016-06-09 17:09:51 +0200177 if (d->hwirq == ltq_eiu_irq[i]) {
John Crispin26365622013-01-19 08:54:27 +0000178 /* by default we are low level triggered */
179 ltq_eiu_settype(d, IRQF_TRIGGER_LOW);
John Crispin171bb2f2011-03-30 09:27:47 +0200180 /* clear all pending */
John Crispin26365622013-01-19 08:54:27 +0000181 ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_INC) & ~BIT(i),
182 LTQ_EIU_EXIN_INC);
John Crispin171bb2f2011-03-30 09:27:47 +0200183 /* enable */
John Crispin3645da02012-04-17 10:18:32 +0200184 ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_INEN) | BIT(i),
John Crispin171bb2f2011-03-30 09:27:47 +0200185 LTQ_EIU_EXIN_INEN);
186 break;
187 }
188 }
189
190 return 0;
191}
192
193static void ltq_shutdown_eiu_irq(struct irq_data *d)
194{
195 int i;
John Crispin171bb2f2011-03-30 09:27:47 +0200196
197 ltq_disable_irq(d);
John Crispinf97e5e82016-06-09 17:09:52 +0200198 for (i = 0; i < exin_avail; i++) {
John Crispinfe46e502016-06-09 17:09:51 +0200199 if (d->hwirq == ltq_eiu_irq[i]) {
John Crispin171bb2f2011-03-30 09:27:47 +0200200 /* disable */
John Crispin3645da02012-04-17 10:18:32 +0200201 ltq_eiu_w32(ltq_eiu_r32(LTQ_EIU_EXIN_INEN) & ~BIT(i),
John Crispin171bb2f2011-03-30 09:27:47 +0200202 LTQ_EIU_EXIN_INEN);
203 break;
204 }
205 }
206}
207
208static struct irq_chip ltq_irq_type = {
Sudip Mukherjee891ab062016-06-16 21:46:08 +0100209 .name = "icu",
John Crispin171bb2f2011-03-30 09:27:47 +0200210 .irq_enable = ltq_enable_irq,
211 .irq_disable = ltq_disable_irq,
212 .irq_unmask = ltq_enable_irq,
213 .irq_ack = ltq_ack_irq,
214 .irq_mask = ltq_disable_irq,
215 .irq_mask_ack = ltq_mask_and_ack_irq,
216};
217
218static struct irq_chip ltq_eiu_type = {
Sudip Mukherjee891ab062016-06-16 21:46:08 +0100219 .name = "eiu",
John Crispin171bb2f2011-03-30 09:27:47 +0200220 .irq_startup = ltq_startup_eiu_irq,
221 .irq_shutdown = ltq_shutdown_eiu_irq,
222 .irq_enable = ltq_enable_irq,
223 .irq_disable = ltq_disable_irq,
224 .irq_unmask = ltq_enable_irq,
225 .irq_ack = ltq_ack_irq,
226 .irq_mask = ltq_disable_irq,
227 .irq_mask_ack = ltq_mask_and_ack_irq,
John Crispin26365622013-01-19 08:54:27 +0000228 .irq_set_type = ltq_eiu_settype,
John Crispin171bb2f2011-03-30 09:27:47 +0200229};
230
231static void ltq_hw_irqdispatch(int module)
232{
233 u32 irq;
234
John Crispin61fa9692012-08-16 11:39:57 +0000235 irq = ltq_icu_r32(module, LTQ_ICU_IM0_IOSR);
John Crispin171bb2f2011-03-30 09:27:47 +0200236 if (irq == 0)
237 return;
238
John Crispin3645da02012-04-17 10:18:32 +0200239 /*
240 * silicon bug causes only the msb set to 1 to be valid. all
John Crispin171bb2f2011-03-30 09:27:47 +0200241 * other bits might be bogus
242 */
243 irq = __fls(irq);
John Crispin3645da02012-04-17 10:18:32 +0200244 do_IRQ((int)irq + MIPS_CPU_IRQ_CASCADE + (INT_NUM_IM_OFFSET * module));
John Crispin171bb2f2011-03-30 09:27:47 +0200245
246 /* if this is a EBU irq, we need to ack it or get a deadlock */
John Crispin3645da02012-04-17 10:18:32 +0200247 if ((irq == LTQ_ICU_EBU_IRQ) && (module == 0) && LTQ_EBU_PCC_ISTAT)
John Crispin171bb2f2011-03-30 09:27:47 +0200248 ltq_ebu_w32(ltq_ebu_r32(LTQ_EBU_PCC_ISTAT) | 0x10,
249 LTQ_EBU_PCC_ISTAT);
250}
251
252#define DEFINE_HWx_IRQDISPATCH(x) \
253 static void ltq_hw ## x ## _irqdispatch(void) \
254 { \
255 ltq_hw_irqdispatch(x); \
256 }
257DEFINE_HWx_IRQDISPATCH(0)
258DEFINE_HWx_IRQDISPATCH(1)
259DEFINE_HWx_IRQDISPATCH(2)
260DEFINE_HWx_IRQDISPATCH(3)
261DEFINE_HWx_IRQDISPATCH(4)
262
John Crispinc2c9c782012-08-16 08:09:20 +0000263#if MIPS_CPU_TIMER_IRQ == 7
John Crispin171bb2f2011-03-30 09:27:47 +0200264static void ltq_hw5_irqdispatch(void)
265{
266 do_IRQ(MIPS_CPU_TIMER_IRQ);
267}
John Crispinc2c9c782012-08-16 08:09:20 +0000268#else
269DEFINE_HWx_IRQDISPATCH(5)
270#endif
John Crispin171bb2f2011-03-30 09:27:47 +0200271
Felix Fietkau6c356ed2017-01-19 12:28:22 +0100272static void ltq_hw_irq_handler(struct irq_desc *desc)
273{
274 ltq_hw_irqdispatch(irq_desc_get_irq(desc) - 2);
275}
276
John Crispin171bb2f2011-03-30 09:27:47 +0200277asmlinkage void plat_irq_dispatch(void)
278{
279 unsigned int pending = read_c0_status() & read_c0_cause() & ST0_IM;
Felix Fietkau6c356ed2017-01-19 12:28:22 +0100280 int irq;
John Crispin171bb2f2011-03-30 09:27:47 +0200281
Felix Fietkau6c356ed2017-01-19 12:28:22 +0100282 if (!pending) {
283 spurious_interrupt();
284 return;
John Crispin171bb2f2011-03-30 09:27:47 +0200285 }
John Crispin171bb2f2011-03-30 09:27:47 +0200286
Felix Fietkau6c356ed2017-01-19 12:28:22 +0100287 pending >>= CAUSEB_IP;
288 while (pending) {
289 irq = fls(pending) - 1;
290 do_IRQ(MIPS_CPU_IRQ_BASE + irq);
291 pending &= ~BIT(irq);
292 }
John Crispin171bb2f2011-03-30 09:27:47 +0200293}
294
John Crispin3645da02012-04-17 10:18:32 +0200295static int icu_map(struct irq_domain *d, unsigned int irq, irq_hw_number_t hw)
296{
297 struct irq_chip *chip = &ltq_irq_type;
298 int i;
299
John Crispin9c1628b2012-08-16 08:09:21 +0000300 if (hw < MIPS_CPU_IRQ_CASCADE)
301 return 0;
302
John Crispin3645da02012-04-17 10:18:32 +0200303 for (i = 0; i < exin_avail; i++)
John Crispinfe46e502016-06-09 17:09:51 +0200304 if (hw == ltq_eiu_irq[i])
John Crispin3645da02012-04-17 10:18:32 +0200305 chip = &ltq_eiu_type;
306
Hauke Mehrtens7bf0d5e2016-06-06 23:28:33 +0200307 irq_set_chip_and_handler(irq, chip, handle_level_irq);
John Crispin3645da02012-04-17 10:18:32 +0200308
309 return 0;
310}
311
312static const struct irq_domain_ops irq_domain_ops = {
313 .xlate = irq_domain_xlate_onetwocell,
314 .map = icu_map,
315};
316
John Crispin3645da02012-04-17 10:18:32 +0200317int __init icu_of_init(struct device_node *node, struct device_node *parent)
John Crispin171bb2f2011-03-30 09:27:47 +0200318{
John Crispin3645da02012-04-17 10:18:32 +0200319 struct device_node *eiu_node;
320 struct resource res;
John Crispin26365622013-01-19 08:54:27 +0000321 int i, ret;
John Crispin171bb2f2011-03-30 09:27:47 +0200322
John Crispin61fa9692012-08-16 11:39:57 +0000323 for (i = 0; i < MAX_IM; i++) {
324 if (of_address_to_resource(node, i, &res))
325 panic("Failed to get icu memory range");
John Crispin171bb2f2011-03-30 09:27:47 +0200326
Hauke Mehrtens6e807852015-10-28 23:37:44 +0100327 if (!request_mem_region(res.start, resource_size(&res),
328 res.name))
John Crispin61fa9692012-08-16 11:39:57 +0000329 pr_err("Failed to request icu memory");
John Crispin171bb2f2011-03-30 09:27:47 +0200330
John Crispin61fa9692012-08-16 11:39:57 +0000331 ltq_icu_membase[i] = ioremap_nocache(res.start,
332 resource_size(&res));
333 if (!ltq_icu_membase[i])
334 panic("Failed to remap icu memory");
335 }
John Crispin171bb2f2011-03-30 09:27:47 +0200336
John Crispin16f70b52012-05-02 12:27:36 +0200337 /* turn off all irqs by default */
John Crispin61fa9692012-08-16 11:39:57 +0000338 for (i = 0; i < MAX_IM; i++) {
John Crispin16f70b52012-05-02 12:27:36 +0200339 /* make sure all irqs are turned off by default */
John Crispin61fa9692012-08-16 11:39:57 +0000340 ltq_icu_w32(i, 0, LTQ_ICU_IM0_IER);
John Crispin16f70b52012-05-02 12:27:36 +0200341 /* clear all possibly pending interrupts */
John Crispin61fa9692012-08-16 11:39:57 +0000342 ltq_icu_w32(i, ~0, LTQ_ICU_IM0_ISR);
John Crispin16f70b52012-05-02 12:27:36 +0200343 }
John Crispin171bb2f2011-03-30 09:27:47 +0200344
345 mips_cpu_irq_init();
346
John Crispin61fa9692012-08-16 11:39:57 +0000347 for (i = 0; i < MAX_IM; i++)
Felix Fietkau6c356ed2017-01-19 12:28:22 +0100348 irq_set_chained_handler(i + 2, ltq_hw_irq_handler);
John Crispin171bb2f2011-03-30 09:27:47 +0200349
350 if (cpu_has_vint) {
351 pr_info("Setting up vectored interrupts\n");
352 set_vi_handler(2, ltq_hw0_irqdispatch);
353 set_vi_handler(3, ltq_hw1_irqdispatch);
354 set_vi_handler(4, ltq_hw2_irqdispatch);
355 set_vi_handler(5, ltq_hw3_irqdispatch);
356 set_vi_handler(6, ltq_hw4_irqdispatch);
357 set_vi_handler(7, ltq_hw5_irqdispatch);
358 }
359
John Crispinc2c9c782012-08-16 08:09:20 +0000360 ltq_domain = irq_domain_add_linear(node,
John Crispin61fa9692012-08-16 11:39:57 +0000361 (MAX_IM * INT_NUM_IM_OFFSET) + MIPS_CPU_IRQ_CASCADE,
John Crispin3645da02012-04-17 10:18:32 +0200362 &irq_domain_ops, 0);
John Crispin171bb2f2011-03-30 09:27:47 +0200363
Ralf Baechleb6336482014-05-23 16:29:44 +0200364#ifndef CONFIG_MIPS_MT_SMP
John Crispin171bb2f2011-03-30 09:27:47 +0200365 set_c0_status(IE_IRQ0 | IE_IRQ1 | IE_IRQ2 |
366 IE_IRQ3 | IE_IRQ4 | IE_IRQ5);
367#else
368 set_c0_status(IE_SW0 | IE_SW1 | IE_IRQ0 | IE_IRQ1 |
369 IE_IRQ2 | IE_IRQ3 | IE_IRQ4 | IE_IRQ5);
370#endif
John Crispin59c11572012-05-02 12:27:37 +0200371
372 /* tell oprofile which irq to use */
Andrew Brestickera669efc2014-09-18 14:47:12 -0700373 ltq_perfcount_irq = irq_create_mapping(ltq_domain, LTQ_PERF_IRQ);
John Crispinc2c9c782012-08-16 08:09:20 +0000374
375 /*
376 * if the timer irq is not one of the mips irqs we need to
377 * create a mapping
378 */
379 if (MIPS_CPU_TIMER_IRQ != 7)
380 irq_create_mapping(ltq_domain, MIPS_CPU_TIMER_IRQ);
381
John Crispind32caf92014-09-11 19:25:25 +0200382 /* the external interrupts are optional and xway only */
383 eiu_node = of_find_compatible_node(NULL, NULL, "lantiq,eiu-xway");
384 if (eiu_node && !of_address_to_resource(eiu_node, 0, &res)) {
385 /* find out how many external irq sources we have */
John Crispinfe46e502016-06-09 17:09:51 +0200386 exin_avail = of_property_count_u32_elems(eiu_node,
387 "lantiq,eiu-irqs");
John Crispind32caf92014-09-11 19:25:25 +0200388
389 if (exin_avail > MAX_EIU)
390 exin_avail = MAX_EIU;
391
John Crispinfe46e502016-06-09 17:09:51 +0200392 ret = of_property_read_u32_array(eiu_node, "lantiq,eiu-irqs",
John Crispind32caf92014-09-11 19:25:25 +0200393 ltq_eiu_irq, exin_avail);
John Crispinfe46e502016-06-09 17:09:51 +0200394 if (ret)
John Crispind32caf92014-09-11 19:25:25 +0200395 panic("failed to load external irq resources");
396
Hauke Mehrtens6e807852015-10-28 23:37:44 +0100397 if (!request_mem_region(res.start, resource_size(&res),
398 res.name))
John Crispind32caf92014-09-11 19:25:25 +0200399 pr_err("Failed to request eiu memory");
400
401 ltq_eiu_membase = ioremap_nocache(res.start,
402 resource_size(&res));
403 if (!ltq_eiu_membase)
404 panic("Failed to remap eiu memory");
405 }
406
John Crispin3645da02012-04-17 10:18:32 +0200407 return 0;
John Crispin171bb2f2011-03-30 09:27:47 +0200408}
409
Andrew Brestickera669efc2014-09-18 14:47:12 -0700410int get_c0_perfcount_int(void)
411{
412 return ltq_perfcount_irq;
413}
Felix Fietkau0cb09852015-07-23 18:59:52 +0200414EXPORT_SYMBOL_GPL(get_c0_perfcount_int);
Andrew Brestickera669efc2014-09-18 14:47:12 -0700415
Paul Gortmaker078a55f2013-06-18 13:38:59 +0000416unsigned int get_c0_compare_int(void)
John Crispin171bb2f2011-03-30 09:27:47 +0200417{
John Crispinc2c9c782012-08-16 08:09:20 +0000418 return MIPS_CPU_TIMER_IRQ;
John Crispin171bb2f2011-03-30 09:27:47 +0200419}
John Crispin3645da02012-04-17 10:18:32 +0200420
421static struct of_device_id __initdata of_irq_ids[] = {
422 { .compatible = "lantiq,icu", .data = icu_of_init },
423 {},
424};
425
426void __init arch_init_irq(void)
427{
428 of_irq_init(of_irq_ids);
429}