blob: 2e2c6a370f52b95b5213d4c65a3d991c9aa81a4d [file] [log] [blame]
Jesse Barnes79e53942008-11-07 14:24:08 -08001/*
2 * Copyright © 2006-2007 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 */
26
Daniel Vetter618563e2012-04-01 13:38:50 +020027#include <linux/dmi.h>
Jesse Barnesc1c7af62009-09-10 15:28:03 -070028#include <linux/module.h>
29#include <linux/input.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080030#include <linux/i2c.h>
Shaohua Li7662c8b2009-06-26 11:23:55 +080031#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Jesse Barnes9cce37f2010-08-13 15:11:26 -070033#include <linux/vgaarb.h>
Wu Fengguange0dac652011-09-05 14:25:34 +080034#include <drm/drm_edid.h>
David Howells760285e2012-10-02 18:01:07 +010035#include <drm/drmP.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080036#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/i915_drm.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "i915_drv.h"
Jesse Barnese5510fa2010-07-01 16:48:37 -070039#include "i915_trace.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_dp_helper.h>
41#include <drm/drm_crtc_helper.h>
Keith Packardc0f372b32011-11-16 22:24:52 -080042#include <linux/dma_remapping.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043
Akshay Joshi0206e352011-08-16 15:34:10 -040044bool intel_pipe_has_type(struct drm_crtc *crtc, int type);
Daniel Vetter3dec0092010-08-20 21:40:52 +020045static void intel_increase_pllclock(struct drm_crtc *crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +010046static void intel_crtc_update_cursor(struct drm_crtc *crtc, bool on);
Jesse Barnes79e53942008-11-07 14:24:08 -080047
48typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040049 int min, max;
Jesse Barnes79e53942008-11-07 14:24:08 -080050} intel_range_t;
51
52typedef struct {
Akshay Joshi0206e352011-08-16 15:34:10 -040053 int dot_limit;
54 int p2_slow, p2_fast;
Jesse Barnes79e53942008-11-07 14:24:08 -080055} intel_p2_t;
56
57#define INTEL_P2_NUM 2
Ma Lingd4906092009-03-18 20:13:27 +080058typedef struct intel_limit intel_limit_t;
59struct intel_limit {
Akshay Joshi0206e352011-08-16 15:34:10 -040060 intel_range_t dot, vco, n, m, m1, m2, p, p1;
61 intel_p2_t p2;
Ville Syrjäläf4808ab2013-02-28 19:19:44 +020062 /**
63 * find_pll() - Find the best values for the PLL
64 * @limit: limits for the PLL
65 * @crtc: current CRTC
66 * @target: target frequency in kHz
67 * @refclk: reference clock frequency in kHz
68 * @match_clock: if provided, @best_clock P divider must
69 * match the P divider from @match_clock
70 * used for LVDS downclocking
71 * @best_clock: best PLL values found
72 *
73 * Returns true on success, false on failure.
74 */
75 bool (*find_pll)(const intel_limit_t *limit,
76 struct drm_crtc *crtc,
77 int target, int refclk,
78 intel_clock_t *match_clock,
79 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080080};
Jesse Barnes79e53942008-11-07 14:24:08 -080081
Jesse Barnes2377b742010-07-07 14:06:43 -070082/* FDI */
83#define IRONLAKE_FDI_FREQ 2700000 /* in kHz for mode->clock */
84
Daniel Vetterd2acd212012-10-20 20:57:43 +020085int
86intel_pch_rawclk(struct drm_device *dev)
87{
88 struct drm_i915_private *dev_priv = dev->dev_private;
89
90 WARN_ON(!HAS_PCH_SPLIT(dev));
91
92 return I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK;
93}
94
Ma Lingd4906092009-03-18 20:13:27 +080095static bool
96intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -080097 int target, int refclk, intel_clock_t *match_clock,
98 intel_clock_t *best_clock);
Ma Lingd4906092009-03-18 20:13:27 +080099static bool
100intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800101 int target, int refclk, intel_clock_t *match_clock,
102 intel_clock_t *best_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800103
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700104static bool
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700105intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
106 int target, int refclk, intel_clock_t *match_clock,
107 intel_clock_t *best_clock);
108
Chris Wilson021357a2010-09-07 20:54:59 +0100109static inline u32 /* units of 100MHz */
110intel_fdi_link_freq(struct drm_device *dev)
111{
Chris Wilson8b99e682010-10-13 09:59:17 +0100112 if (IS_GEN5(dev)) {
113 struct drm_i915_private *dev_priv = dev->dev_private;
114 return (I915_READ(FDI_PLL_BIOS_0) & FDI_PLL_FB_CLOCK_MASK) + 2;
115 } else
116 return 27;
Chris Wilson021357a2010-09-07 20:54:59 +0100117}
118
Keith Packarde4b36692009-06-05 19:22:17 -0700119static const intel_limit_t intel_limits_i8xx_dvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400120 .dot = { .min = 25000, .max = 350000 },
121 .vco = { .min = 930000, .max = 1400000 },
122 .n = { .min = 3, .max = 16 },
123 .m = { .min = 96, .max = 140 },
124 .m1 = { .min = 18, .max = 26 },
125 .m2 = { .min = 6, .max = 16 },
126 .p = { .min = 4, .max = 128 },
127 .p1 = { .min = 2, .max = 33 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700128 .p2 = { .dot_limit = 165000,
129 .p2_slow = 4, .p2_fast = 2 },
Ma Lingd4906092009-03-18 20:13:27 +0800130 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700131};
132
133static const intel_limit_t intel_limits_i8xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400134 .dot = { .min = 25000, .max = 350000 },
135 .vco = { .min = 930000, .max = 1400000 },
136 .n = { .min = 3, .max = 16 },
137 .m = { .min = 96, .max = 140 },
138 .m1 = { .min = 18, .max = 26 },
139 .m2 = { .min = 6, .max = 16 },
140 .p = { .min = 4, .max = 128 },
141 .p1 = { .min = 1, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700142 .p2 = { .dot_limit = 165000,
143 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800144 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700145};
Eric Anholt273e27c2011-03-30 13:01:10 -0700146
Keith Packarde4b36692009-06-05 19:22:17 -0700147static const intel_limit_t intel_limits_i9xx_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400148 .dot = { .min = 20000, .max = 400000 },
149 .vco = { .min = 1400000, .max = 2800000 },
150 .n = { .min = 1, .max = 6 },
151 .m = { .min = 70, .max = 120 },
Patrik Jakobsson4f7dfb62013-02-13 22:20:22 +0100152 .m1 = { .min = 8, .max = 18 },
153 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400154 .p = { .min = 5, .max = 80 },
155 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700156 .p2 = { .dot_limit = 200000,
157 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800158 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700159};
160
161static const intel_limit_t intel_limits_i9xx_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400162 .dot = { .min = 20000, .max = 400000 },
163 .vco = { .min = 1400000, .max = 2800000 },
164 .n = { .min = 1, .max = 6 },
165 .m = { .min = 70, .max = 120 },
Patrik Jakobsson53a7d2d2013-02-13 22:20:21 +0100166 .m1 = { .min = 8, .max = 18 },
167 .m2 = { .min = 3, .max = 7 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400168 .p = { .min = 7, .max = 98 },
169 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700170 .p2 = { .dot_limit = 112000,
171 .p2_slow = 14, .p2_fast = 7 },
Ma Lingd4906092009-03-18 20:13:27 +0800172 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700173};
174
Eric Anholt273e27c2011-03-30 13:01:10 -0700175
Keith Packarde4b36692009-06-05 19:22:17 -0700176static const intel_limit_t intel_limits_g4x_sdvo = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700177 .dot = { .min = 25000, .max = 270000 },
178 .vco = { .min = 1750000, .max = 3500000},
179 .n = { .min = 1, .max = 4 },
180 .m = { .min = 104, .max = 138 },
181 .m1 = { .min = 17, .max = 23 },
182 .m2 = { .min = 5, .max = 11 },
183 .p = { .min = 10, .max = 30 },
184 .p1 = { .min = 1, .max = 3},
185 .p2 = { .dot_limit = 270000,
186 .p2_slow = 10,
187 .p2_fast = 10
Ma Ling044c7c42009-03-18 20:13:23 +0800188 },
Ma Lingd4906092009-03-18 20:13:27 +0800189 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700190};
191
192static const intel_limit_t intel_limits_g4x_hdmi = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700193 .dot = { .min = 22000, .max = 400000 },
194 .vco = { .min = 1750000, .max = 3500000},
195 .n = { .min = 1, .max = 4 },
196 .m = { .min = 104, .max = 138 },
197 .m1 = { .min = 16, .max = 23 },
198 .m2 = { .min = 5, .max = 11 },
199 .p = { .min = 5, .max = 80 },
200 .p1 = { .min = 1, .max = 8},
201 .p2 = { .dot_limit = 165000,
202 .p2_slow = 10, .p2_fast = 5 },
Ma Lingd4906092009-03-18 20:13:27 +0800203 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700204};
205
206static const intel_limit_t intel_limits_g4x_single_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700207 .dot = { .min = 20000, .max = 115000 },
208 .vco = { .min = 1750000, .max = 3500000 },
209 .n = { .min = 1, .max = 3 },
210 .m = { .min = 104, .max = 138 },
211 .m1 = { .min = 17, .max = 23 },
212 .m2 = { .min = 5, .max = 11 },
213 .p = { .min = 28, .max = 112 },
214 .p1 = { .min = 2, .max = 8 },
215 .p2 = { .dot_limit = 0,
216 .p2_slow = 14, .p2_fast = 14
Ma Ling044c7c42009-03-18 20:13:23 +0800217 },
Ma Lingd4906092009-03-18 20:13:27 +0800218 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700219};
220
221static const intel_limit_t intel_limits_g4x_dual_channel_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700222 .dot = { .min = 80000, .max = 224000 },
223 .vco = { .min = 1750000, .max = 3500000 },
224 .n = { .min = 1, .max = 3 },
225 .m = { .min = 104, .max = 138 },
226 .m1 = { .min = 17, .max = 23 },
227 .m2 = { .min = 5, .max = 11 },
228 .p = { .min = 14, .max = 42 },
229 .p1 = { .min = 2, .max = 6 },
230 .p2 = { .dot_limit = 0,
231 .p2_slow = 7, .p2_fast = 7
Ma Ling044c7c42009-03-18 20:13:23 +0800232 },
Ma Lingd4906092009-03-18 20:13:27 +0800233 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700234};
235
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500236static const intel_limit_t intel_limits_pineview_sdvo = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400237 .dot = { .min = 20000, .max = 400000},
238 .vco = { .min = 1700000, .max = 3500000 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700239 /* Pineview's Ncounter is a ring counter */
Akshay Joshi0206e352011-08-16 15:34:10 -0400240 .n = { .min = 3, .max = 6 },
241 .m = { .min = 2, .max = 256 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700242 /* Pineview only has one combined m divider, which we treat as m2. */
Akshay Joshi0206e352011-08-16 15:34:10 -0400243 .m1 = { .min = 0, .max = 0 },
244 .m2 = { .min = 0, .max = 254 },
245 .p = { .min = 5, .max = 80 },
246 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700247 .p2 = { .dot_limit = 200000,
248 .p2_slow = 10, .p2_fast = 5 },
Shaohua Li61157072009-04-03 15:24:43 +0800249 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700250};
251
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500252static const intel_limit_t intel_limits_pineview_lvds = {
Akshay Joshi0206e352011-08-16 15:34:10 -0400253 .dot = { .min = 20000, .max = 400000 },
254 .vco = { .min = 1700000, .max = 3500000 },
255 .n = { .min = 3, .max = 6 },
256 .m = { .min = 2, .max = 256 },
257 .m1 = { .min = 0, .max = 0 },
258 .m2 = { .min = 0, .max = 254 },
259 .p = { .min = 7, .max = 112 },
260 .p1 = { .min = 1, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700261 .p2 = { .dot_limit = 112000,
262 .p2_slow = 14, .p2_fast = 14 },
Shaohua Li61157072009-04-03 15:24:43 +0800263 .find_pll = intel_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700264};
265
Eric Anholt273e27c2011-03-30 13:01:10 -0700266/* Ironlake / Sandybridge
267 *
268 * We calculate clock using (register_value + 2) for N/M1/M2, so here
269 * the range value for them is (actual_value - 2).
270 */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800271static const intel_limit_t intel_limits_ironlake_dac = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700272 .dot = { .min = 25000, .max = 350000 },
273 .vco = { .min = 1760000, .max = 3510000 },
274 .n = { .min = 1, .max = 5 },
275 .m = { .min = 79, .max = 127 },
276 .m1 = { .min = 12, .max = 22 },
277 .m2 = { .min = 5, .max = 9 },
278 .p = { .min = 5, .max = 80 },
279 .p1 = { .min = 1, .max = 8 },
280 .p2 = { .dot_limit = 225000,
281 .p2_slow = 10, .p2_fast = 5 },
Zhao Yakui45476682009-12-31 16:06:04 +0800282 .find_pll = intel_g4x_find_best_PLL,
Keith Packarde4b36692009-06-05 19:22:17 -0700283};
284
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800285static const intel_limit_t intel_limits_ironlake_single_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700286 .dot = { .min = 25000, .max = 350000 },
287 .vco = { .min = 1760000, .max = 3510000 },
288 .n = { .min = 1, .max = 3 },
289 .m = { .min = 79, .max = 118 },
290 .m1 = { .min = 12, .max = 22 },
291 .m2 = { .min = 5, .max = 9 },
292 .p = { .min = 28, .max = 112 },
293 .p1 = { .min = 2, .max = 8 },
294 .p2 = { .dot_limit = 225000,
295 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800296 .find_pll = intel_g4x_find_best_PLL,
297};
298
299static const intel_limit_t intel_limits_ironlake_dual_lvds = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700300 .dot = { .min = 25000, .max = 350000 },
301 .vco = { .min = 1760000, .max = 3510000 },
302 .n = { .min = 1, .max = 3 },
303 .m = { .min = 79, .max = 127 },
304 .m1 = { .min = 12, .max = 22 },
305 .m2 = { .min = 5, .max = 9 },
306 .p = { .min = 14, .max = 56 },
307 .p1 = { .min = 2, .max = 8 },
308 .p2 = { .dot_limit = 225000,
309 .p2_slow = 7, .p2_fast = 7 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800310 .find_pll = intel_g4x_find_best_PLL,
311};
312
Eric Anholt273e27c2011-03-30 13:01:10 -0700313/* LVDS 100mhz refclk limits. */
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800314static const intel_limit_t intel_limits_ironlake_single_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700315 .dot = { .min = 25000, .max = 350000 },
316 .vco = { .min = 1760000, .max = 3510000 },
317 .n = { .min = 1, .max = 2 },
318 .m = { .min = 79, .max = 126 },
319 .m1 = { .min = 12, .max = 22 },
320 .m2 = { .min = 5, .max = 9 },
321 .p = { .min = 28, .max = 112 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400322 .p1 = { .min = 2, .max = 8 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700323 .p2 = { .dot_limit = 225000,
324 .p2_slow = 14, .p2_fast = 14 },
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800325 .find_pll = intel_g4x_find_best_PLL,
326};
327
328static const intel_limit_t intel_limits_ironlake_dual_lvds_100m = {
Eric Anholt273e27c2011-03-30 13:01:10 -0700329 .dot = { .min = 25000, .max = 350000 },
330 .vco = { .min = 1760000, .max = 3510000 },
331 .n = { .min = 1, .max = 3 },
332 .m = { .min = 79, .max = 126 },
333 .m1 = { .min = 12, .max = 22 },
334 .m2 = { .min = 5, .max = 9 },
335 .p = { .min = 14, .max = 42 },
Akshay Joshi0206e352011-08-16 15:34:10 -0400336 .p1 = { .min = 2, .max = 6 },
Eric Anholt273e27c2011-03-30 13:01:10 -0700337 .p2 = { .dot_limit = 225000,
338 .p2_slow = 7, .p2_fast = 7 },
Zhao Yakui45476682009-12-31 16:06:04 +0800339 .find_pll = intel_g4x_find_best_PLL,
340};
341
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700342static const intel_limit_t intel_limits_vlv_dac = {
343 .dot = { .min = 25000, .max = 270000 },
344 .vco = { .min = 4000000, .max = 6000000 },
345 .n = { .min = 1, .max = 7 },
346 .m = { .min = 22, .max = 450 }, /* guess */
347 .m1 = { .min = 2, .max = 3 },
348 .m2 = { .min = 11, .max = 156 },
349 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200350 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700351 .p2 = { .dot_limit = 270000,
352 .p2_slow = 2, .p2_fast = 20 },
353 .find_pll = intel_vlv_find_best_pll,
354};
355
356static const intel_limit_t intel_limits_vlv_hdmi = {
Daniel Vetter75e53982013-04-18 21:10:43 +0200357 .dot = { .min = 25000, .max = 270000 },
358 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700359 .n = { .min = 1, .max = 7 },
360 .m = { .min = 60, .max = 300 }, /* guess */
361 .m1 = { .min = 2, .max = 3 },
362 .m2 = { .min = 11, .max = 156 },
363 .p = { .min = 10, .max = 30 },
364 .p1 = { .min = 2, .max = 3 },
365 .p2 = { .dot_limit = 270000,
366 .p2_slow = 2, .p2_fast = 20 },
367 .find_pll = intel_vlv_find_best_pll,
368};
369
370static const intel_limit_t intel_limits_vlv_dp = {
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530371 .dot = { .min = 25000, .max = 270000 },
372 .vco = { .min = 4000000, .max = 6000000 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700373 .n = { .min = 1, .max = 7 },
Vijay Purushothaman74a4dd22012-09-27 19:13:04 +0530374 .m = { .min = 22, .max = 450 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700375 .m1 = { .min = 2, .max = 3 },
376 .m2 = { .min = 11, .max = 156 },
377 .p = { .min = 10, .max = 30 },
Daniel Vetter75e53982013-04-18 21:10:43 +0200378 .p1 = { .min = 1, .max = 3 },
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700379 .p2 = { .dot_limit = 270000,
380 .p2_slow = 2, .p2_fast = 20 },
381 .find_pll = intel_vlv_find_best_pll,
382};
383
Chris Wilson1b894b52010-12-14 20:04:54 +0000384static const intel_limit_t *intel_ironlake_limit(struct drm_crtc *crtc,
385 int refclk)
Zhenyu Wang2c072452009-06-05 15:38:42 +0800386{
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800387 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800388 const intel_limit_t *limit;
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800389
390 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100391 if (intel_is_dual_link_lvds(dev)) {
Chris Wilson1b894b52010-12-14 20:04:54 +0000392 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800393 limit = &intel_limits_ironlake_dual_lvds_100m;
394 else
395 limit = &intel_limits_ironlake_dual_lvds;
396 } else {
Chris Wilson1b894b52010-12-14 20:04:54 +0000397 if (refclk == 100000)
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800398 limit = &intel_limits_ironlake_single_lvds_100m;
399 else
400 limit = &intel_limits_ironlake_single_lvds;
401 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200402 } else
Zhenyu Wangb91ad0e2010-02-05 09:14:17 +0800403 limit = &intel_limits_ironlake_dac;
Zhenyu Wang2c072452009-06-05 15:38:42 +0800404
405 return limit;
406}
407
Ma Ling044c7c42009-03-18 20:13:23 +0800408static const intel_limit_t *intel_g4x_limit(struct drm_crtc *crtc)
409{
410 struct drm_device *dev = crtc->dev;
Ma Ling044c7c42009-03-18 20:13:23 +0800411 const intel_limit_t *limit;
412
413 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100414 if (intel_is_dual_link_lvds(dev))
Keith Packarde4b36692009-06-05 19:22:17 -0700415 limit = &intel_limits_g4x_dual_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800416 else
Keith Packarde4b36692009-06-05 19:22:17 -0700417 limit = &intel_limits_g4x_single_channel_lvds;
Ma Ling044c7c42009-03-18 20:13:23 +0800418 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI) ||
419 intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700420 limit = &intel_limits_g4x_hdmi;
Ma Ling044c7c42009-03-18 20:13:23 +0800421 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO)) {
Keith Packarde4b36692009-06-05 19:22:17 -0700422 limit = &intel_limits_g4x_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800423 } else /* The option is for other outputs */
Keith Packarde4b36692009-06-05 19:22:17 -0700424 limit = &intel_limits_i9xx_sdvo;
Ma Ling044c7c42009-03-18 20:13:23 +0800425
426 return limit;
427}
428
Chris Wilson1b894b52010-12-14 20:04:54 +0000429static const intel_limit_t *intel_limit(struct drm_crtc *crtc, int refclk)
Jesse Barnes79e53942008-11-07 14:24:08 -0800430{
431 struct drm_device *dev = crtc->dev;
432 const intel_limit_t *limit;
433
Eric Anholtbad720f2009-10-22 16:11:14 -0700434 if (HAS_PCH_SPLIT(dev))
Chris Wilson1b894b52010-12-14 20:04:54 +0000435 limit = intel_ironlake_limit(crtc, refclk);
Zhenyu Wang2c072452009-06-05 15:38:42 +0800436 else if (IS_G4X(dev)) {
Ma Ling044c7c42009-03-18 20:13:23 +0800437 limit = intel_g4x_limit(crtc);
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500438 } else if (IS_PINEVIEW(dev)) {
Shaohua Li21778322009-02-23 15:19:16 +0800439 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500440 limit = &intel_limits_pineview_lvds;
Shaohua Li21778322009-02-23 15:19:16 +0800441 else
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500442 limit = &intel_limits_pineview_sdvo;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700443 } else if (IS_VALLEYVIEW(dev)) {
444 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG))
445 limit = &intel_limits_vlv_dac;
446 else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_HDMI))
447 limit = &intel_limits_vlv_hdmi;
448 else
449 limit = &intel_limits_vlv_dp;
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100450 } else if (!IS_GEN2(dev)) {
451 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
452 limit = &intel_limits_i9xx_lvds;
453 else
454 limit = &intel_limits_i9xx_sdvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800455 } else {
456 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS))
Keith Packarde4b36692009-06-05 19:22:17 -0700457 limit = &intel_limits_i8xx_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -0800458 else
Keith Packarde4b36692009-06-05 19:22:17 -0700459 limit = &intel_limits_i8xx_dvo;
Jesse Barnes79e53942008-11-07 14:24:08 -0800460 }
461 return limit;
462}
463
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500464/* m1 is reserved as 0 in Pineview, n is a ring counter */
465static void pineview_clock(int refclk, intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800466{
Shaohua Li21778322009-02-23 15:19:16 +0800467 clock->m = clock->m2 + 2;
468 clock->p = clock->p1 * clock->p2;
469 clock->vco = refclk * clock->m / clock->n;
470 clock->dot = clock->vco / clock->p;
471}
472
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200473static uint32_t i9xx_dpll_compute_m(struct dpll *dpll)
474{
475 return 5 * (dpll->m1 + 2) + (dpll->m2 + 2);
476}
477
Shaohua Li21778322009-02-23 15:19:16 +0800478static void intel_clock(struct drm_device *dev, int refclk, intel_clock_t *clock)
479{
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500480 if (IS_PINEVIEW(dev)) {
481 pineview_clock(refclk, clock);
Shaohua Li21778322009-02-23 15:19:16 +0800482 return;
483 }
Daniel Vetter7429e9d2013-04-20 17:19:46 +0200484 clock->m = i9xx_dpll_compute_m(clock);
Jesse Barnes79e53942008-11-07 14:24:08 -0800485 clock->p = clock->p1 * clock->p2;
486 clock->vco = refclk * clock->m / (clock->n + 2);
487 clock->dot = clock->vco / clock->p;
488}
489
Jesse Barnes79e53942008-11-07 14:24:08 -0800490/**
491 * Returns whether any output on the specified pipe is of the specified type
492 */
Chris Wilson4ef69c72010-09-09 15:14:28 +0100493bool intel_pipe_has_type(struct drm_crtc *crtc, int type)
Jesse Barnes79e53942008-11-07 14:24:08 -0800494{
Chris Wilson4ef69c72010-09-09 15:14:28 +0100495 struct drm_device *dev = crtc->dev;
Chris Wilson4ef69c72010-09-09 15:14:28 +0100496 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -0800497
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200498 for_each_encoder_on_crtc(dev, crtc, encoder)
499 if (encoder->type == type)
Chris Wilson4ef69c72010-09-09 15:14:28 +0100500 return true;
501
502 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -0800503}
504
Jesse Barnes7c04d1d2009-02-23 15:36:40 -0800505#define INTELPllInvalid(s) do { /* DRM_DEBUG(s); */ return false; } while (0)
Jesse Barnes79e53942008-11-07 14:24:08 -0800506/**
507 * Returns whether the given set of divisors are valid for a given refclk with
508 * the given connectors.
509 */
510
Chris Wilson1b894b52010-12-14 20:04:54 +0000511static bool intel_PLL_is_valid(struct drm_device *dev,
512 const intel_limit_t *limit,
513 const intel_clock_t *clock)
Jesse Barnes79e53942008-11-07 14:24:08 -0800514{
Jesse Barnes79e53942008-11-07 14:24:08 -0800515 if (clock->p1 < limit->p1.min || limit->p1.max < clock->p1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400516 INTELPllInvalid("p1 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800517 if (clock->p < limit->p.min || limit->p.max < clock->p)
Akshay Joshi0206e352011-08-16 15:34:10 -0400518 INTELPllInvalid("p out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800519 if (clock->m2 < limit->m2.min || limit->m2.max < clock->m2)
Akshay Joshi0206e352011-08-16 15:34:10 -0400520 INTELPllInvalid("m2 out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800521 if (clock->m1 < limit->m1.min || limit->m1.max < clock->m1)
Akshay Joshi0206e352011-08-16 15:34:10 -0400522 INTELPllInvalid("m1 out of range\n");
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500523 if (clock->m1 <= clock->m2 && !IS_PINEVIEW(dev))
Akshay Joshi0206e352011-08-16 15:34:10 -0400524 INTELPllInvalid("m1 <= m2\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800525 if (clock->m < limit->m.min || limit->m.max < clock->m)
Akshay Joshi0206e352011-08-16 15:34:10 -0400526 INTELPllInvalid("m out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800527 if (clock->n < limit->n.min || limit->n.max < clock->n)
Akshay Joshi0206e352011-08-16 15:34:10 -0400528 INTELPllInvalid("n out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800529 if (clock->vco < limit->vco.min || limit->vco.max < clock->vco)
Akshay Joshi0206e352011-08-16 15:34:10 -0400530 INTELPllInvalid("vco out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800531 /* XXX: We may need to be checking "Dot clock" depending on the multiplier,
532 * connector, etc., rather than just a single range.
533 */
534 if (clock->dot < limit->dot.min || limit->dot.max < clock->dot)
Akshay Joshi0206e352011-08-16 15:34:10 -0400535 INTELPllInvalid("dot out of range\n");
Jesse Barnes79e53942008-11-07 14:24:08 -0800536
537 return true;
538}
539
Ma Lingd4906092009-03-18 20:13:27 +0800540static bool
541intel_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800542 int target, int refclk, intel_clock_t *match_clock,
543 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800544
Jesse Barnes79e53942008-11-07 14:24:08 -0800545{
546 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -0800547 intel_clock_t clock;
Jesse Barnes79e53942008-11-07 14:24:08 -0800548 int err = target;
549
Daniel Vettera210b022012-11-26 17:22:08 +0100550 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800551 /*
Daniel Vettera210b022012-11-26 17:22:08 +0100552 * For LVDS just rely on its current settings for dual-channel.
553 * We haven't figured out how to reliably set up different
554 * single/dual channel state, if we even can.
Jesse Barnes79e53942008-11-07 14:24:08 -0800555 */
Daniel Vetter1974cad2012-11-26 17:22:09 +0100556 if (intel_is_dual_link_lvds(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -0800557 clock.p2 = limit->p2.p2_fast;
558 else
559 clock.p2 = limit->p2.p2_slow;
560 } else {
561 if (target < limit->p2.dot_limit)
562 clock.p2 = limit->p2.p2_slow;
563 else
564 clock.p2 = limit->p2.p2_fast;
565 }
566
Akshay Joshi0206e352011-08-16 15:34:10 -0400567 memset(best_clock, 0, sizeof(*best_clock));
Jesse Barnes79e53942008-11-07 14:24:08 -0800568
Zhao Yakui42158662009-11-20 11:24:18 +0800569 for (clock.m1 = limit->m1.min; clock.m1 <= limit->m1.max;
570 clock.m1++) {
571 for (clock.m2 = limit->m2.min;
572 clock.m2 <= limit->m2.max; clock.m2++) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500573 /* m1 is always 0 in Pineview */
574 if (clock.m2 >= clock.m1 && !IS_PINEVIEW(dev))
Zhao Yakui42158662009-11-20 11:24:18 +0800575 break;
576 for (clock.n = limit->n.min;
577 clock.n <= limit->n.max; clock.n++) {
578 for (clock.p1 = limit->p1.min;
579 clock.p1 <= limit->p1.max; clock.p1++) {
Jesse Barnes79e53942008-11-07 14:24:08 -0800580 int this_err;
581
Shaohua Li21778322009-02-23 15:19:16 +0800582 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000583 if (!intel_PLL_is_valid(dev, limit,
584 &clock))
Jesse Barnes79e53942008-11-07 14:24:08 -0800585 continue;
Sean Paulcec2f352012-01-10 15:09:36 -0800586 if (match_clock &&
587 clock.p != match_clock->p)
588 continue;
Jesse Barnes79e53942008-11-07 14:24:08 -0800589
590 this_err = abs(clock.dot - target);
591 if (this_err < err) {
592 *best_clock = clock;
593 err = this_err;
594 }
595 }
596 }
597 }
598 }
599
600 return (err != target);
601}
602
Ma Lingd4906092009-03-18 20:13:27 +0800603static bool
604intel_g4x_find_best_PLL(const intel_limit_t *limit, struct drm_crtc *crtc,
Sean Paulcec2f352012-01-10 15:09:36 -0800605 int target, int refclk, intel_clock_t *match_clock,
606 intel_clock_t *best_clock)
Ma Lingd4906092009-03-18 20:13:27 +0800607{
608 struct drm_device *dev = crtc->dev;
Ma Lingd4906092009-03-18 20:13:27 +0800609 intel_clock_t clock;
610 int max_n;
611 bool found;
Adam Jackson6ba770d2010-07-02 16:43:30 -0400612 /* approximately equals target * 0.00585 */
613 int err_most = (target >> 8) + (target >> 9);
Ma Lingd4906092009-03-18 20:13:27 +0800614 found = false;
615
616 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
Daniel Vetter1974cad2012-11-26 17:22:09 +0100617 if (intel_is_dual_link_lvds(dev))
Ma Lingd4906092009-03-18 20:13:27 +0800618 clock.p2 = limit->p2.p2_fast;
619 else
620 clock.p2 = limit->p2.p2_slow;
621 } else {
622 if (target < limit->p2.dot_limit)
623 clock.p2 = limit->p2.p2_slow;
624 else
625 clock.p2 = limit->p2.p2_fast;
626 }
627
628 memset(best_clock, 0, sizeof(*best_clock));
629 max_n = limit->n.max;
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200630 /* based on hardware requirement, prefer smaller n to precision */
Ma Lingd4906092009-03-18 20:13:27 +0800631 for (clock.n = limit->n.min; clock.n <= max_n; clock.n++) {
Gilles Espinassef77f13e2010-03-29 15:41:47 +0200632 /* based on hardware requirement, prefere larger m1,m2 */
Ma Lingd4906092009-03-18 20:13:27 +0800633 for (clock.m1 = limit->m1.max;
634 clock.m1 >= limit->m1.min; clock.m1--) {
635 for (clock.m2 = limit->m2.max;
636 clock.m2 >= limit->m2.min; clock.m2--) {
637 for (clock.p1 = limit->p1.max;
638 clock.p1 >= limit->p1.min; clock.p1--) {
639 int this_err;
640
Shaohua Li21778322009-02-23 15:19:16 +0800641 intel_clock(dev, refclk, &clock);
Chris Wilson1b894b52010-12-14 20:04:54 +0000642 if (!intel_PLL_is_valid(dev, limit,
643 &clock))
Ma Lingd4906092009-03-18 20:13:27 +0800644 continue;
Chris Wilson1b894b52010-12-14 20:04:54 +0000645
646 this_err = abs(clock.dot - target);
Ma Lingd4906092009-03-18 20:13:27 +0800647 if (this_err < err_most) {
648 *best_clock = clock;
649 err_most = this_err;
650 max_n = clock.n;
651 found = true;
652 }
653 }
654 }
655 }
656 }
Zhenyu Wang2c072452009-06-05 15:38:42 +0800657 return found;
658}
Ma Lingd4906092009-03-18 20:13:27 +0800659
Zhenyu Wang2c072452009-06-05 15:38:42 +0800660static bool
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700661intel_vlv_find_best_pll(const intel_limit_t *limit, struct drm_crtc *crtc,
662 int target, int refclk, intel_clock_t *match_clock,
663 intel_clock_t *best_clock)
664{
665 u32 p1, p2, m1, m2, vco, bestn, bestm1, bestm2, bestp1, bestp2;
666 u32 m, n, fastclk;
667 u32 updrate, minupdate, fracbits, p;
668 unsigned long bestppm, ppm, absppm;
669 int dotclk, flag;
670
Alan Coxaf447bd2012-07-25 13:49:18 +0100671 flag = 0;
Jesse Barnesa0c4da242012-06-15 11:55:13 -0700672 dotclk = target * 1000;
673 bestppm = 1000000;
674 ppm = absppm = 0;
675 fastclk = dotclk / (2*100);
676 updrate = 0;
677 minupdate = 19200;
678 fracbits = 1;
679 n = p = p1 = p2 = m = m1 = m2 = vco = bestn = 0;
680 bestm1 = bestm2 = bestp1 = bestp2 = 0;
681
682 /* based on hardware requirement, prefer smaller n to precision */
683 for (n = limit->n.min; n <= ((refclk) / minupdate); n++) {
684 updrate = refclk / n;
685 for (p1 = limit->p1.max; p1 > limit->p1.min; p1--) {
686 for (p2 = limit->p2.p2_fast+1; p2 > 0; p2--) {
687 if (p2 > 10)
688 p2 = p2 - 1;
689 p = p1 * p2;
690 /* based on hardware requirement, prefer bigger m1,m2 values */
691 for (m1 = limit->m1.min; m1 <= limit->m1.max; m1++) {
692 m2 = (((2*(fastclk * p * n / m1 )) +
693 refclk) / (2*refclk));
694 m = m1 * m2;
695 vco = updrate * m;
696 if (vco >= limit->vco.min && vco < limit->vco.max) {
697 ppm = 1000000 * ((vco / p) - fastclk) / fastclk;
698 absppm = (ppm > 0) ? ppm : (-ppm);
699 if (absppm < 100 && ((p1 * p2) > (bestp1 * bestp2))) {
700 bestppm = 0;
701 flag = 1;
702 }
703 if (absppm < bestppm - 10) {
704 bestppm = absppm;
705 flag = 1;
706 }
707 if (flag) {
708 bestn = n;
709 bestm1 = m1;
710 bestm2 = m2;
711 bestp1 = p1;
712 bestp2 = p2;
713 flag = 0;
714 }
715 }
716 }
717 }
718 }
719 }
720 best_clock->n = bestn;
721 best_clock->m1 = bestm1;
722 best_clock->m2 = bestm2;
723 best_clock->p1 = bestp1;
724 best_clock->p2 = bestp2;
725
726 return true;
727}
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700728
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200729enum transcoder intel_pipe_to_cpu_transcoder(struct drm_i915_private *dev_priv,
730 enum pipe pipe)
731{
732 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
733 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
734
Daniel Vetter3b117c82013-04-17 20:15:07 +0200735 return intel_crtc->config.cpu_transcoder;
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200736}
737
Paulo Zanonia928d532012-05-04 17:18:15 -0300738static void ironlake_wait_for_vblank(struct drm_device *dev, int pipe)
739{
740 struct drm_i915_private *dev_priv = dev->dev_private;
741 u32 frame, frame_reg = PIPEFRAME(pipe);
742
743 frame = I915_READ(frame_reg);
744
745 if (wait_for(I915_READ_NOTRACE(frame_reg) != frame, 50))
746 DRM_DEBUG_KMS("vblank wait timed out\n");
747}
748
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700749/**
750 * intel_wait_for_vblank - wait for vblank on a given pipe
751 * @dev: drm device
752 * @pipe: pipe to wait for
753 *
754 * Wait for vblank to occur on a given pipe. Needed for various bits of
755 * mode setting code.
756 */
757void intel_wait_for_vblank(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -0800758{
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700759 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800760 int pipestat_reg = PIPESTAT(pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700761
Paulo Zanonia928d532012-05-04 17:18:15 -0300762 if (INTEL_INFO(dev)->gen >= 5) {
763 ironlake_wait_for_vblank(dev, pipe);
764 return;
765 }
766
Chris Wilson300387c2010-09-05 20:25:43 +0100767 /* Clear existing vblank status. Note this will clear any other
768 * sticky status fields as well.
769 *
770 * This races with i915_driver_irq_handler() with the result
771 * that either function could miss a vblank event. Here it is not
772 * fatal, as we will either wait upon the next vblank interrupt or
773 * timeout. Generally speaking intel_wait_for_vblank() is only
774 * called during modeset at which time the GPU should be idle and
775 * should *not* be performing page flips and thus not waiting on
776 * vblanks...
777 * Currently, the result of us stealing a vblank from the irq
778 * handler is that a single frame will be skipped during swapbuffers.
779 */
780 I915_WRITE(pipestat_reg,
781 I915_READ(pipestat_reg) | PIPE_VBLANK_INTERRUPT_STATUS);
782
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700783 /* Wait for vblank interrupt bit to set */
Chris Wilson481b6af2010-08-23 17:43:35 +0100784 if (wait_for(I915_READ(pipestat_reg) &
785 PIPE_VBLANK_INTERRUPT_STATUS,
786 50))
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700787 DRM_DEBUG_KMS("vblank wait timed out\n");
788}
789
Keith Packardab7ad7f2010-10-03 00:33:06 -0700790/*
791 * intel_wait_for_pipe_off - wait for pipe to turn off
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700792 * @dev: drm device
793 * @pipe: pipe to wait for
794 *
795 * After disabling a pipe, we can't wait for vblank in the usual way,
796 * spinning on the vblank interrupt status bit, since we won't actually
797 * see an interrupt when the pipe is disabled.
798 *
Keith Packardab7ad7f2010-10-03 00:33:06 -0700799 * On Gen4 and above:
800 * wait for the pipe register state bit to turn off
801 *
802 * Otherwise:
803 * wait for the display line value to settle (it usually
804 * ends up stopping at the start of the next frame).
Chris Wilson58e10eb2010-10-03 10:56:11 +0100805 *
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700806 */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100807void intel_wait_for_pipe_off(struct drm_device *dev, int pipe)
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700808{
809 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200810 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
811 pipe);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700812
Keith Packardab7ad7f2010-10-03 00:33:06 -0700813 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200814 int reg = PIPECONF(cpu_transcoder);
Jesse Barnes9d0498a2010-08-18 13:20:54 -0700815
Keith Packardab7ad7f2010-10-03 00:33:06 -0700816 /* Wait for the Pipe State to go off */
Chris Wilson58e10eb2010-10-03 10:56:11 +0100817 if (wait_for((I915_READ(reg) & I965_PIPECONF_ACTIVE) == 0,
818 100))
Daniel Vetter284637d2012-07-09 09:51:57 +0200819 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700820 } else {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300821 u32 last_line, line_mask;
Chris Wilson58e10eb2010-10-03 10:56:11 +0100822 int reg = PIPEDSL(pipe);
Keith Packardab7ad7f2010-10-03 00:33:06 -0700823 unsigned long timeout = jiffies + msecs_to_jiffies(100);
824
Paulo Zanoni837ba002012-05-04 17:18:14 -0300825 if (IS_GEN2(dev))
826 line_mask = DSL_LINEMASK_GEN2;
827 else
828 line_mask = DSL_LINEMASK_GEN3;
829
Keith Packardab7ad7f2010-10-03 00:33:06 -0700830 /* Wait for the display line to settle */
831 do {
Paulo Zanoni837ba002012-05-04 17:18:14 -0300832 last_line = I915_READ(reg) & line_mask;
Keith Packardab7ad7f2010-10-03 00:33:06 -0700833 mdelay(5);
Paulo Zanoni837ba002012-05-04 17:18:14 -0300834 } while (((I915_READ(reg) & line_mask) != last_line) &&
Keith Packardab7ad7f2010-10-03 00:33:06 -0700835 time_after(timeout, jiffies));
836 if (time_after(jiffies, timeout))
Daniel Vetter284637d2012-07-09 09:51:57 +0200837 WARN(1, "pipe_off wait timed out\n");
Keith Packardab7ad7f2010-10-03 00:33:06 -0700838 }
Jesse Barnes79e53942008-11-07 14:24:08 -0800839}
840
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000841/*
842 * ibx_digital_port_connected - is the specified port connected?
843 * @dev_priv: i915 private structure
844 * @port: the port to test
845 *
846 * Returns true if @port is connected, false otherwise.
847 */
848bool ibx_digital_port_connected(struct drm_i915_private *dev_priv,
849 struct intel_digital_port *port)
850{
851 u32 bit;
852
Damien Lespiauc36346e2012-12-13 16:09:03 +0000853 if (HAS_PCH_IBX(dev_priv->dev)) {
854 switch(port->port) {
855 case PORT_B:
856 bit = SDE_PORTB_HOTPLUG;
857 break;
858 case PORT_C:
859 bit = SDE_PORTC_HOTPLUG;
860 break;
861 case PORT_D:
862 bit = SDE_PORTD_HOTPLUG;
863 break;
864 default:
865 return true;
866 }
867 } else {
868 switch(port->port) {
869 case PORT_B:
870 bit = SDE_PORTB_HOTPLUG_CPT;
871 break;
872 case PORT_C:
873 bit = SDE_PORTC_HOTPLUG_CPT;
874 break;
875 case PORT_D:
876 bit = SDE_PORTD_HOTPLUG_CPT;
877 break;
878 default:
879 return true;
880 }
Damien Lespiaub0ea7d32012-12-13 16:09:00 +0000881 }
882
883 return I915_READ(SDEISR) & bit;
884}
885
Jesse Barnesb24e7172011-01-04 15:09:30 -0800886static const char *state_string(bool enabled)
887{
888 return enabled ? "on" : "off";
889}
890
891/* Only for pre-ILK configs */
892static void assert_pll(struct drm_i915_private *dev_priv,
893 enum pipe pipe, bool state)
894{
895 int reg;
896 u32 val;
897 bool cur_state;
898
899 reg = DPLL(pipe);
900 val = I915_READ(reg);
901 cur_state = !!(val & DPLL_VCO_ENABLE);
902 WARN(cur_state != state,
903 "PLL state assertion failure (expected %s, current %s)\n",
904 state_string(state), state_string(cur_state));
905}
906#define assert_pll_enabled(d, p) assert_pll(d, p, true)
907#define assert_pll_disabled(d, p) assert_pll(d, p, false)
908
Jesse Barnes040484a2011-01-03 12:14:26 -0800909/* For ILK+ */
910static void assert_pch_pll(struct drm_i915_private *dev_priv,
Chris Wilson92b27b02012-05-20 18:10:50 +0100911 struct intel_pch_pll *pll,
912 struct intel_crtc *crtc,
913 bool state)
Jesse Barnes040484a2011-01-03 12:14:26 -0800914{
Jesse Barnes040484a2011-01-03 12:14:26 -0800915 u32 val;
916 bool cur_state;
917
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -0300918 if (HAS_PCH_LPT(dev_priv->dev)) {
919 DRM_DEBUG_DRIVER("LPT detected: skipping PCH PLL test\n");
920 return;
921 }
922
Chris Wilson92b27b02012-05-20 18:10:50 +0100923 if (WARN (!pll,
924 "asserting PCH PLL %s with no PLL\n", state_string(state)))
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100925 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +0100926
Chris Wilson92b27b02012-05-20 18:10:50 +0100927 val = I915_READ(pll->pll_reg);
928 cur_state = !!(val & DPLL_VCO_ENABLE);
929 WARN(cur_state != state,
930 "PCH PLL state for reg %x assertion failure (expected %s, current %s), val=%08x\n",
931 pll->pll_reg, state_string(state), state_string(cur_state), val);
932
933 /* Make sure the selected PLL is correctly attached to the transcoder */
934 if (crtc && HAS_PCH_CPT(dev_priv->dev)) {
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700935 u32 pch_dpll;
936
937 pch_dpll = I915_READ(PCH_DPLL_SEL);
Chris Wilson92b27b02012-05-20 18:10:50 +0100938 cur_state = pll->pll_reg == _PCH_DPLL_B;
939 if (!WARN(((pch_dpll >> (4 * crtc->pipe)) & 1) != cur_state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300940 "PLL[%d] not attached to this transcoder %c: %08x\n",
941 cur_state, pipe_name(crtc->pipe), pch_dpll)) {
Chris Wilson92b27b02012-05-20 18:10:50 +0100942 cur_state = !!(val >> (4*crtc->pipe + 3));
943 WARN(cur_state != state,
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300944 "PLL[%d] not %s on this transcoder %c: %08x\n",
Chris Wilson92b27b02012-05-20 18:10:50 +0100945 pll->pll_reg == _PCH_DPLL_B,
946 state_string(state),
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +0300947 pipe_name(crtc->pipe),
Chris Wilson92b27b02012-05-20 18:10:50 +0100948 val);
949 }
Jesse Barnesd3ccbe82011-10-12 09:27:42 -0700950 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800951}
Chris Wilson92b27b02012-05-20 18:10:50 +0100952#define assert_pch_pll_enabled(d, p, c) assert_pch_pll(d, p, c, true)
953#define assert_pch_pll_disabled(d, p, c) assert_pch_pll(d, p, c, false)
Jesse Barnes040484a2011-01-03 12:14:26 -0800954
955static void assert_fdi_tx(struct drm_i915_private *dev_priv,
956 enum pipe pipe, bool state)
957{
958 int reg;
959 u32 val;
960 bool cur_state;
Paulo Zanoniad80a812012-10-24 16:06:19 -0200961 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
962 pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -0800963
Paulo Zanoniaffa9352012-11-23 15:30:39 -0200964 if (HAS_DDI(dev_priv->dev)) {
965 /* DDI does not have a specific FDI_TX register */
Paulo Zanoniad80a812012-10-24 16:06:19 -0200966 reg = TRANS_DDI_FUNC_CTL(cpu_transcoder);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300967 val = I915_READ(reg);
Paulo Zanoniad80a812012-10-24 16:06:19 -0200968 cur_state = !!(val & TRANS_DDI_FUNC_ENABLE);
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -0300969 } else {
970 reg = FDI_TX_CTL(pipe);
971 val = I915_READ(reg);
972 cur_state = !!(val & FDI_TX_ENABLE);
973 }
Jesse Barnes040484a2011-01-03 12:14:26 -0800974 WARN(cur_state != state,
975 "FDI TX state assertion failure (expected %s, current %s)\n",
976 state_string(state), state_string(cur_state));
977}
978#define assert_fdi_tx_enabled(d, p) assert_fdi_tx(d, p, true)
979#define assert_fdi_tx_disabled(d, p) assert_fdi_tx(d, p, false)
980
981static void assert_fdi_rx(struct drm_i915_private *dev_priv,
982 enum pipe pipe, bool state)
983{
984 int reg;
985 u32 val;
986 bool cur_state;
987
Paulo Zanonid63fa0d2012-11-20 13:27:35 -0200988 reg = FDI_RX_CTL(pipe);
989 val = I915_READ(reg);
990 cur_state = !!(val & FDI_RX_ENABLE);
Jesse Barnes040484a2011-01-03 12:14:26 -0800991 WARN(cur_state != state,
992 "FDI RX state assertion failure (expected %s, current %s)\n",
993 state_string(state), state_string(cur_state));
994}
995#define assert_fdi_rx_enabled(d, p) assert_fdi_rx(d, p, true)
996#define assert_fdi_rx_disabled(d, p) assert_fdi_rx(d, p, false)
997
998static void assert_fdi_tx_pll_enabled(struct drm_i915_private *dev_priv,
999 enum pipe pipe)
1000{
1001 int reg;
1002 u32 val;
1003
1004 /* ILK FDI PLL is always enabled */
1005 if (dev_priv->info->gen == 5)
1006 return;
1007
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001008 /* On Haswell, DDI ports are responsible for the FDI PLL setup */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02001009 if (HAS_DDI(dev_priv->dev))
Eugeni Dodonovbf507ef2012-05-09 15:37:18 -03001010 return;
1011
Jesse Barnes040484a2011-01-03 12:14:26 -08001012 reg = FDI_TX_CTL(pipe);
1013 val = I915_READ(reg);
1014 WARN(!(val & FDI_TX_PLL_ENABLE), "FDI TX PLL assertion failure, should be active but is disabled\n");
1015}
1016
1017static void assert_fdi_rx_pll_enabled(struct drm_i915_private *dev_priv,
1018 enum pipe pipe)
1019{
1020 int reg;
1021 u32 val;
1022
1023 reg = FDI_RX_CTL(pipe);
1024 val = I915_READ(reg);
1025 WARN(!(val & FDI_RX_PLL_ENABLE), "FDI RX PLL assertion failure, should be active but is disabled\n");
1026}
1027
Jesse Barnesea0760c2011-01-04 15:09:32 -08001028static void assert_panel_unlocked(struct drm_i915_private *dev_priv,
1029 enum pipe pipe)
1030{
1031 int pp_reg, lvds_reg;
1032 u32 val;
1033 enum pipe panel_pipe = PIPE_A;
Thomas Jarosch0de3b482011-08-25 15:37:45 +02001034 bool locked = true;
Jesse Barnesea0760c2011-01-04 15:09:32 -08001035
1036 if (HAS_PCH_SPLIT(dev_priv->dev)) {
1037 pp_reg = PCH_PP_CONTROL;
1038 lvds_reg = PCH_LVDS;
1039 } else {
1040 pp_reg = PP_CONTROL;
1041 lvds_reg = LVDS;
1042 }
1043
1044 val = I915_READ(pp_reg);
1045 if (!(val & PANEL_POWER_ON) ||
1046 ((val & PANEL_UNLOCK_REGS) == PANEL_UNLOCK_REGS))
1047 locked = false;
1048
1049 if (I915_READ(lvds_reg) & LVDS_PIPEB_SELECT)
1050 panel_pipe = PIPE_B;
1051
1052 WARN(panel_pipe == pipe && locked,
1053 "panel assertion failure, pipe %c regs locked\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001054 pipe_name(pipe));
Jesse Barnesea0760c2011-01-04 15:09:32 -08001055}
1056
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001057void assert_pipe(struct drm_i915_private *dev_priv,
1058 enum pipe pipe, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001059{
1060 int reg;
1061 u32 val;
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001062 bool cur_state;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001063 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1064 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001065
Daniel Vetter8e636782012-01-22 01:36:48 +01001066 /* if we need the pipe A quirk it must be always on */
1067 if (pipe == PIPE_A && dev_priv->quirks & QUIRK_PIPEA_FORCE)
1068 state = true;
1069
Paulo Zanonib97186f2013-05-03 12:15:36 -03001070 if (!intel_display_power_enabled(dev_priv->dev,
1071 POWER_DOMAIN_TRANSCODER(cpu_transcoder))) {
Paulo Zanoni69310162013-01-29 16:35:19 -02001072 cur_state = false;
1073 } else {
1074 reg = PIPECONF(cpu_transcoder);
1075 val = I915_READ(reg);
1076 cur_state = !!(val & PIPECONF_ENABLE);
1077 }
1078
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001079 WARN(cur_state != state,
1080 "pipe %c assertion failure (expected %s, current %s)\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001081 pipe_name(pipe), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001082}
1083
Chris Wilson931872f2012-01-16 23:01:13 +00001084static void assert_plane(struct drm_i915_private *dev_priv,
1085 enum plane plane, bool state)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001086{
1087 int reg;
1088 u32 val;
Chris Wilson931872f2012-01-16 23:01:13 +00001089 bool cur_state;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001090
1091 reg = DSPCNTR(plane);
1092 val = I915_READ(reg);
Chris Wilson931872f2012-01-16 23:01:13 +00001093 cur_state = !!(val & DISPLAY_PLANE_ENABLE);
1094 WARN(cur_state != state,
1095 "plane %c assertion failure (expected %s, current %s)\n",
1096 plane_name(plane), state_string(state), state_string(cur_state));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001097}
1098
Chris Wilson931872f2012-01-16 23:01:13 +00001099#define assert_plane_enabled(d, p) assert_plane(d, p, true)
1100#define assert_plane_disabled(d, p) assert_plane(d, p, false)
1101
Jesse Barnesb24e7172011-01-04 15:09:30 -08001102static void assert_planes_disabled(struct drm_i915_private *dev_priv,
1103 enum pipe pipe)
1104{
1105 int reg, i;
1106 u32 val;
1107 int cur_pipe;
1108
Jesse Barnes19ec1352011-02-02 12:28:02 -08001109 /* Planes are fixed to pipes on ILK+ */
Jesse Barnesda6ecc52013-03-08 10:46:00 -08001110 if (HAS_PCH_SPLIT(dev_priv->dev) || IS_VALLEYVIEW(dev_priv->dev)) {
Adam Jackson28c057942011-10-07 14:38:42 -04001111 reg = DSPCNTR(pipe);
1112 val = I915_READ(reg);
1113 WARN((val & DISPLAY_PLANE_ENABLE),
1114 "plane %c assertion failure, should be disabled but not\n",
1115 plane_name(pipe));
Jesse Barnes19ec1352011-02-02 12:28:02 -08001116 return;
Adam Jackson28c057942011-10-07 14:38:42 -04001117 }
Jesse Barnes19ec1352011-02-02 12:28:02 -08001118
Jesse Barnesb24e7172011-01-04 15:09:30 -08001119 /* Need to check both planes against the pipe */
1120 for (i = 0; i < 2; i++) {
1121 reg = DSPCNTR(i);
1122 val = I915_READ(reg);
1123 cur_pipe = (val & DISPPLANE_SEL_PIPE_MASK) >>
1124 DISPPLANE_SEL_PIPE_SHIFT;
1125 WARN((val & DISPLAY_PLANE_ENABLE) && pipe == cur_pipe,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001126 "plane %c assertion failure, should be off on pipe %c but is still active\n",
1127 plane_name(i), pipe_name(pipe));
Jesse Barnesb24e7172011-01-04 15:09:30 -08001128 }
1129}
1130
Jesse Barnes19332d72013-03-28 09:55:38 -07001131static void assert_sprites_disabled(struct drm_i915_private *dev_priv,
1132 enum pipe pipe)
1133{
1134 int reg, i;
1135 u32 val;
1136
1137 if (!IS_VALLEYVIEW(dev_priv->dev))
1138 return;
1139
1140 /* Need to check both planes against the pipe */
1141 for (i = 0; i < dev_priv->num_plane; i++) {
1142 reg = SPCNTR(pipe, i);
1143 val = I915_READ(reg);
1144 WARN((val & SP_ENABLE),
Ville Syrjälä06da8da2013-04-17 17:48:51 +03001145 "sprite %c assertion failure, should be off on pipe %c but is still active\n",
1146 sprite_name(pipe, i), pipe_name(pipe));
Jesse Barnes19332d72013-03-28 09:55:38 -07001147 }
1148}
1149
Jesse Barnes92f25842011-01-04 15:09:34 -08001150static void assert_pch_refclk_enabled(struct drm_i915_private *dev_priv)
1151{
1152 u32 val;
1153 bool enabled;
1154
Eugeni Dodonov9d82aa12012-05-09 15:37:17 -03001155 if (HAS_PCH_LPT(dev_priv->dev)) {
1156 DRM_DEBUG_DRIVER("LPT does not has PCH refclk, skipping check\n");
1157 return;
1158 }
1159
Jesse Barnes92f25842011-01-04 15:09:34 -08001160 val = I915_READ(PCH_DREF_CONTROL);
1161 enabled = !!(val & (DREF_SSC_SOURCE_MASK | DREF_NONSPREAD_SOURCE_MASK |
1162 DREF_SUPERSPREAD_SOURCE_MASK));
1163 WARN(!enabled, "PCH refclk assertion failure, should be active but is disabled\n");
1164}
1165
Daniel Vetterab9412b2013-05-03 11:49:46 +02001166static void assert_pch_transcoder_disabled(struct drm_i915_private *dev_priv,
1167 enum pipe pipe)
Jesse Barnes92f25842011-01-04 15:09:34 -08001168{
1169 int reg;
1170 u32 val;
1171 bool enabled;
1172
Daniel Vetterab9412b2013-05-03 11:49:46 +02001173 reg = PCH_TRANSCONF(pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001174 val = I915_READ(reg);
1175 enabled = !!(val & TRANS_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001176 WARN(enabled,
1177 "transcoder assertion failed, should be off on pipe %c but is still active\n",
1178 pipe_name(pipe));
Jesse Barnes92f25842011-01-04 15:09:34 -08001179}
1180
Keith Packard4e634382011-08-06 10:39:45 -07001181static bool dp_pipe_enabled(struct drm_i915_private *dev_priv,
1182 enum pipe pipe, u32 port_sel, u32 val)
Keith Packardf0575e92011-07-25 22:12:43 -07001183{
1184 if ((val & DP_PORT_EN) == 0)
1185 return false;
1186
1187 if (HAS_PCH_CPT(dev_priv->dev)) {
1188 u32 trans_dp_ctl_reg = TRANS_DP_CTL(pipe);
1189 u32 trans_dp_ctl = I915_READ(trans_dp_ctl_reg);
1190 if ((trans_dp_ctl & TRANS_DP_PORT_SEL_MASK) != port_sel)
1191 return false;
1192 } else {
1193 if ((val & DP_PIPE_MASK) != (pipe << 30))
1194 return false;
1195 }
1196 return true;
1197}
1198
Keith Packard1519b992011-08-06 10:35:34 -07001199static bool hdmi_pipe_enabled(struct drm_i915_private *dev_priv,
1200 enum pipe pipe, u32 val)
1201{
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001202 if ((val & SDVO_ENABLE) == 0)
Keith Packard1519b992011-08-06 10:35:34 -07001203 return false;
1204
1205 if (HAS_PCH_CPT(dev_priv->dev)) {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001206 if ((val & SDVO_PIPE_SEL_MASK_CPT) != SDVO_PIPE_SEL_CPT(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001207 return false;
1208 } else {
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001209 if ((val & SDVO_PIPE_SEL_MASK) != SDVO_PIPE_SEL(pipe))
Keith Packard1519b992011-08-06 10:35:34 -07001210 return false;
1211 }
1212 return true;
1213}
1214
1215static bool lvds_pipe_enabled(struct drm_i915_private *dev_priv,
1216 enum pipe pipe, u32 val)
1217{
1218 if ((val & LVDS_PORT_EN) == 0)
1219 return false;
1220
1221 if (HAS_PCH_CPT(dev_priv->dev)) {
1222 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1223 return false;
1224 } else {
1225 if ((val & LVDS_PIPE_MASK) != LVDS_PIPE(pipe))
1226 return false;
1227 }
1228 return true;
1229}
1230
1231static bool adpa_pipe_enabled(struct drm_i915_private *dev_priv,
1232 enum pipe pipe, u32 val)
1233{
1234 if ((val & ADPA_DAC_ENABLE) == 0)
1235 return false;
1236 if (HAS_PCH_CPT(dev_priv->dev)) {
1237 if ((val & PORT_TRANS_SEL_MASK) != PORT_TRANS_SEL_CPT(pipe))
1238 return false;
1239 } else {
1240 if ((val & ADPA_PIPE_SELECT_MASK) != ADPA_PIPE_SELECT(pipe))
1241 return false;
1242 }
1243 return true;
1244}
1245
Jesse Barnes291906f2011-02-02 12:28:03 -08001246static void assert_pch_dp_disabled(struct drm_i915_private *dev_priv,
Keith Packardf0575e92011-07-25 22:12:43 -07001247 enum pipe pipe, int reg, u32 port_sel)
Jesse Barnes291906f2011-02-02 12:28:03 -08001248{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001249 u32 val = I915_READ(reg);
Keith Packard4e634382011-08-06 10:39:45 -07001250 WARN(dp_pipe_enabled(dev_priv, pipe, port_sel, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001251 "PCH DP (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001252 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001253
Daniel Vetter75c5da22012-09-10 21:58:29 +02001254 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & DP_PORT_EN) == 0
1255 && (val & DP_PIPEB_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001256 "IBX PCH dp port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001257}
1258
1259static void assert_pch_hdmi_disabled(struct drm_i915_private *dev_priv,
1260 enum pipe pipe, int reg)
1261{
Jesse Barnes47a05ec2011-02-07 13:46:40 -08001262 u32 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001263 WARN(hdmi_pipe_enabled(dev_priv, pipe, val),
Adam Jackson23c99e72011-10-07 14:38:43 -04001264 "PCH HDMI (0x%08x) enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001265 reg, pipe_name(pipe));
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001266
Paulo Zanonidc0fa712013-02-19 16:21:46 -03001267 WARN(HAS_PCH_IBX(dev_priv->dev) && (val & SDVO_ENABLE) == 0
Daniel Vetter75c5da22012-09-10 21:58:29 +02001268 && (val & SDVO_PIPE_B_SELECT),
Daniel Vetterde9a35a2012-06-05 11:03:40 +02001269 "IBX PCH hdmi port still using transcoder B\n");
Jesse Barnes291906f2011-02-02 12:28:03 -08001270}
1271
1272static void assert_pch_ports_disabled(struct drm_i915_private *dev_priv,
1273 enum pipe pipe)
1274{
1275 int reg;
1276 u32 val;
Jesse Barnes291906f2011-02-02 12:28:03 -08001277
Keith Packardf0575e92011-07-25 22:12:43 -07001278 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_B, TRANS_DP_PORT_SEL_B);
1279 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_C, TRANS_DP_PORT_SEL_C);
1280 assert_pch_dp_disabled(dev_priv, pipe, PCH_DP_D, TRANS_DP_PORT_SEL_D);
Jesse Barnes291906f2011-02-02 12:28:03 -08001281
1282 reg = PCH_ADPA;
1283 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001284 WARN(adpa_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001285 "PCH VGA enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001286 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001287
1288 reg = PCH_LVDS;
1289 val = I915_READ(reg);
Xu, Anhuab70ad582012-08-13 03:08:33 +00001290 WARN(lvds_pipe_enabled(dev_priv, pipe, val),
Jesse Barnes291906f2011-02-02 12:28:03 -08001291 "PCH LVDS enabled on transcoder %c, should be disabled\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001292 pipe_name(pipe));
Jesse Barnes291906f2011-02-02 12:28:03 -08001293
Paulo Zanonie2debe92013-02-18 19:00:27 -03001294 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIB);
1295 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMIC);
1296 assert_pch_hdmi_disabled(dev_priv, pipe, PCH_HDMID);
Jesse Barnes291906f2011-02-02 12:28:03 -08001297}
1298
Jesse Barnesb24e7172011-01-04 15:09:30 -08001299/**
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001300 * intel_enable_pll - enable a PLL
1301 * @dev_priv: i915 private structure
1302 * @pipe: pipe PLL to enable
1303 *
1304 * Enable @pipe's PLL so we can start pumping pixels from a plane. Check to
1305 * make sure the PLL reg is writable first though, since the panel write
1306 * protect mechanism may be enabled.
1307 *
1308 * Note! This is for pre-ILK only.
Thomas Richter7434a252012-07-18 19:22:30 +02001309 *
1310 * Unfortunately needed by dvo_ns2501 since the dvo depends on it running.
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001311 */
1312static void intel_enable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1313{
1314 int reg;
1315 u32 val;
1316
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001317 assert_pipe_disabled(dev_priv, pipe);
1318
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001319 /* No really, not for ILK+ */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001320 BUG_ON(!IS_VALLEYVIEW(dev_priv->dev) && dev_priv->info->gen >= 5);
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001321
1322 /* PLL is protected by panel, make sure we can write it */
1323 if (IS_MOBILE(dev_priv->dev) && !IS_I830(dev_priv->dev))
1324 assert_panel_unlocked(dev_priv, pipe);
1325
1326 reg = DPLL(pipe);
1327 val = I915_READ(reg);
1328 val |= DPLL_VCO_ENABLE;
1329
1330 /* We do this three times for luck */
1331 I915_WRITE(reg, val);
1332 POSTING_READ(reg);
1333 udelay(150); /* wait for warmup */
1334 I915_WRITE(reg, val);
1335 POSTING_READ(reg);
1336 udelay(150); /* wait for warmup */
1337 I915_WRITE(reg, val);
1338 POSTING_READ(reg);
1339 udelay(150); /* wait for warmup */
1340}
1341
1342/**
1343 * intel_disable_pll - disable a PLL
1344 * @dev_priv: i915 private structure
1345 * @pipe: pipe PLL to disable
1346 *
1347 * Disable the PLL for @pipe, making sure the pipe is off first.
1348 *
1349 * Note! This is for pre-ILK only.
1350 */
1351static void intel_disable_pll(struct drm_i915_private *dev_priv, enum pipe pipe)
1352{
1353 int reg;
1354 u32 val;
1355
1356 /* Don't disable pipe A or pipe A PLLs if needed */
1357 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1358 return;
1359
1360 /* Make sure the pipe isn't still relying on us */
1361 assert_pipe_disabled(dev_priv, pipe);
1362
1363 reg = DPLL(pipe);
1364 val = I915_READ(reg);
1365 val &= ~DPLL_VCO_ENABLE;
1366 I915_WRITE(reg, val);
1367 POSTING_READ(reg);
1368}
1369
Jesse Barnes89b667f2013-04-18 14:51:36 -07001370void vlv_wait_port_ready(struct drm_i915_private *dev_priv, int port)
1371{
1372 u32 port_mask;
1373
1374 if (!port)
1375 port_mask = DPLL_PORTB_READY_MASK;
1376 else
1377 port_mask = DPLL_PORTC_READY_MASK;
1378
1379 if (wait_for((I915_READ(DPLL(0)) & port_mask) == 0, 1000))
1380 WARN(1, "timed out waiting for port %c ready: 0x%08x\n",
1381 'B' + port, I915_READ(DPLL(0)));
1382}
1383
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08001384/**
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001385 * ironlake_enable_pch_pll - enable PCH PLL
Jesse Barnes92f25842011-01-04 15:09:34 -08001386 * @dev_priv: i915 private structure
1387 * @pipe: pipe PLL to enable
1388 *
1389 * The PCH PLL needs to be enabled before the PCH transcoder, since it
1390 * drives the transcoder clock.
1391 */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02001392static void ironlake_enable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001393{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001394 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
Chris Wilson48da64a2012-05-13 20:16:12 +01001395 struct intel_pch_pll *pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001396 int reg;
1397 u32 val;
1398
Chris Wilson48da64a2012-05-13 20:16:12 +01001399 /* PCH PLLs only available on ILK, SNB and IVB */
Jesse Barnes92f25842011-01-04 15:09:34 -08001400 BUG_ON(dev_priv->info->gen < 5);
Chris Wilson48da64a2012-05-13 20:16:12 +01001401 pll = intel_crtc->pch_pll;
1402 if (pll == NULL)
1403 return;
1404
1405 if (WARN_ON(pll->refcount == 0))
1406 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001407
1408 DRM_DEBUG_KMS("enable PCH PLL %x (active %d, on? %d)for crtc %d\n",
1409 pll->pll_reg, pll->active, pll->on,
1410 intel_crtc->base.base.id);
Jesse Barnes92f25842011-01-04 15:09:34 -08001411
1412 /* PCH refclock must be enabled first */
1413 assert_pch_refclk_enabled(dev_priv);
1414
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001415 if (pll->active++ && pll->on) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001416 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001417 return;
1418 }
1419
1420 DRM_DEBUG_KMS("enabling PCH PLL %x\n", pll->pll_reg);
1421
1422 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001423 val = I915_READ(reg);
1424 val |= DPLL_VCO_ENABLE;
1425 I915_WRITE(reg, val);
1426 POSTING_READ(reg);
1427 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001428
1429 pll->on = true;
Jesse Barnes92f25842011-01-04 15:09:34 -08001430}
1431
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001432static void intel_disable_pch_pll(struct intel_crtc *intel_crtc)
Jesse Barnes92f25842011-01-04 15:09:34 -08001433{
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001434 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
1435 struct intel_pch_pll *pll = intel_crtc->pch_pll;
Jesse Barnes92f25842011-01-04 15:09:34 -08001436 int reg;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001437 u32 val;
Jesse Barnes4c609cb2011-09-02 12:52:11 -07001438
Jesse Barnes92f25842011-01-04 15:09:34 -08001439 /* PCH only available on ILK+ */
1440 BUG_ON(dev_priv->info->gen < 5);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001441 if (pll == NULL)
1442 return;
1443
Chris Wilson48da64a2012-05-13 20:16:12 +01001444 if (WARN_ON(pll->refcount == 0))
1445 return;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001446
1447 DRM_DEBUG_KMS("disable PCH PLL %x (active %d, on? %d) for crtc %d\n",
1448 pll->pll_reg, pll->active, pll->on,
1449 intel_crtc->base.base.id);
1450
Chris Wilson48da64a2012-05-13 20:16:12 +01001451 if (WARN_ON(pll->active == 0)) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001452 assert_pch_pll_disabled(dev_priv, pll, NULL);
Chris Wilson48da64a2012-05-13 20:16:12 +01001453 return;
1454 }
1455
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001456 if (--pll->active) {
Chris Wilson92b27b02012-05-20 18:10:50 +01001457 assert_pch_pll_enabled(dev_priv, pll, NULL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001458 return;
1459 }
1460
1461 DRM_DEBUG_KMS("disabling PCH PLL %x\n", pll->pll_reg);
Jesse Barnes92f25842011-01-04 15:09:34 -08001462
1463 /* Make sure transcoder isn't still depending on us */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001464 assert_pch_transcoder_disabled(dev_priv, intel_crtc->pipe);
Jesse Barnes92f25842011-01-04 15:09:34 -08001465
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001466 reg = pll->pll_reg;
Jesse Barnes92f25842011-01-04 15:09:34 -08001467 val = I915_READ(reg);
1468 val &= ~DPLL_VCO_ENABLE;
1469 I915_WRITE(reg, val);
1470 POSTING_READ(reg);
1471 udelay(200);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001472
1473 pll->on = false;
Jesse Barnes92f25842011-01-04 15:09:34 -08001474}
1475
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001476static void ironlake_enable_pch_transcoder(struct drm_i915_private *dev_priv,
1477 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001478{
Daniel Vetter23670b322012-11-01 09:15:30 +01001479 struct drm_device *dev = dev_priv->dev;
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001480 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetter23670b322012-11-01 09:15:30 +01001481 uint32_t reg, val, pipeconf_val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001482
1483 /* PCH only available on ILK+ */
1484 BUG_ON(dev_priv->info->gen < 5);
1485
1486 /* Make sure PCH DPLL is enabled */
Chris Wilson92b27b02012-05-20 18:10:50 +01001487 assert_pch_pll_enabled(dev_priv,
1488 to_intel_crtc(crtc)->pch_pll,
1489 to_intel_crtc(crtc));
Jesse Barnes040484a2011-01-03 12:14:26 -08001490
1491 /* FDI must be feeding us bits for PCH ports */
1492 assert_fdi_tx_enabled(dev_priv, pipe);
1493 assert_fdi_rx_enabled(dev_priv, pipe);
1494
Daniel Vetter23670b322012-11-01 09:15:30 +01001495 if (HAS_PCH_CPT(dev)) {
1496 /* Workaround: Set the timing override bit before enabling the
1497 * pch transcoder. */
1498 reg = TRANS_CHICKEN2(pipe);
1499 val = I915_READ(reg);
1500 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
1501 I915_WRITE(reg, val);
Eugeni Dodonov59c859d2012-05-09 15:37:19 -03001502 }
Daniel Vetter23670b322012-11-01 09:15:30 +01001503
Daniel Vetterab9412b2013-05-03 11:49:46 +02001504 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001505 val = I915_READ(reg);
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001506 pipeconf_val = I915_READ(PIPECONF(pipe));
Jesse Barnese9bcff52011-06-24 12:19:20 -07001507
1508 if (HAS_PCH_IBX(dev_priv->dev)) {
1509 /*
1510 * make the BPC in transcoder be consistent with
1511 * that in pipeconf reg.
1512 */
Daniel Vetterdfd07d72012-12-17 11:21:38 +01001513 val &= ~PIPECONF_BPC_MASK;
1514 val |= pipeconf_val & PIPECONF_BPC_MASK;
Jesse Barnese9bcff52011-06-24 12:19:20 -07001515 }
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001516
1517 val &= ~TRANS_INTERLACE_MASK;
1518 if ((pipeconf_val & PIPECONF_INTERLACE_MASK) == PIPECONF_INTERLACED_ILK)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02001519 if (HAS_PCH_IBX(dev_priv->dev) &&
1520 intel_pipe_has_type(crtc, INTEL_OUTPUT_SDVO))
1521 val |= TRANS_LEGACY_INTERLACED_ILK;
1522 else
1523 val |= TRANS_INTERLACED;
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02001524 else
1525 val |= TRANS_PROGRESSIVE;
1526
Jesse Barnes040484a2011-01-03 12:14:26 -08001527 I915_WRITE(reg, val | TRANS_ENABLE);
1528 if (wait_for(I915_READ(reg) & TRANS_STATE_ENABLE, 100))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001529 DRM_ERROR("failed to enable transcoder %c\n", pipe_name(pipe));
Jesse Barnes040484a2011-01-03 12:14:26 -08001530}
1531
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001532static void lpt_enable_pch_transcoder(struct drm_i915_private *dev_priv,
Paulo Zanoni937bb612012-10-31 18:12:47 -02001533 enum transcoder cpu_transcoder)
Jesse Barnes040484a2011-01-03 12:14:26 -08001534{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001535 u32 val, pipeconf_val;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001536
1537 /* PCH only available on ILK+ */
1538 BUG_ON(dev_priv->info->gen < 5);
1539
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001540 /* FDI must be feeding us bits for PCH ports */
Daniel Vetter1a240d42012-11-29 22:18:51 +01001541 assert_fdi_tx_enabled(dev_priv, (enum pipe) cpu_transcoder);
Paulo Zanoni937bb612012-10-31 18:12:47 -02001542 assert_fdi_rx_enabled(dev_priv, TRANSCODER_A);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001543
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001544 /* Workaround: set timing override bit. */
1545 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001546 val |= TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001547 I915_WRITE(_TRANSA_CHICKEN2, val);
1548
Paulo Zanoni25f3ef12012-10-31 18:12:49 -02001549 val = TRANS_ENABLE;
Paulo Zanoni937bb612012-10-31 18:12:47 -02001550 pipeconf_val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001551
Paulo Zanoni9a76b1c2012-10-31 18:12:48 -02001552 if ((pipeconf_val & PIPECONF_INTERLACE_MASK_HSW) ==
1553 PIPECONF_INTERLACED_ILK)
Paulo Zanonia35f2672012-10-31 18:12:45 -02001554 val |= TRANS_INTERLACED;
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001555 else
1556 val |= TRANS_PROGRESSIVE;
1557
Daniel Vetterab9412b2013-05-03 11:49:46 +02001558 I915_WRITE(LPT_TRANSCONF, val);
1559 if (wait_for(I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE, 100))
Paulo Zanoni937bb612012-10-31 18:12:47 -02001560 DRM_ERROR("Failed to enable PCH transcoder\n");
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001561}
1562
Paulo Zanonib8a4f402012-10-31 18:12:42 -02001563static void ironlake_disable_pch_transcoder(struct drm_i915_private *dev_priv,
1564 enum pipe pipe)
Jesse Barnes040484a2011-01-03 12:14:26 -08001565{
Daniel Vetter23670b322012-11-01 09:15:30 +01001566 struct drm_device *dev = dev_priv->dev;
1567 uint32_t reg, val;
Jesse Barnes040484a2011-01-03 12:14:26 -08001568
1569 /* FDI relies on the transcoder */
1570 assert_fdi_tx_disabled(dev_priv, pipe);
1571 assert_fdi_rx_disabled(dev_priv, pipe);
1572
Jesse Barnes291906f2011-02-02 12:28:03 -08001573 /* Ports must be off as well */
1574 assert_pch_ports_disabled(dev_priv, pipe);
1575
Daniel Vetterab9412b2013-05-03 11:49:46 +02001576 reg = PCH_TRANSCONF(pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001577 val = I915_READ(reg);
1578 val &= ~TRANS_ENABLE;
1579 I915_WRITE(reg, val);
1580 /* wait for PCH transcoder off, transcoder state */
1581 if (wait_for((I915_READ(reg) & TRANS_STATE_ENABLE) == 0, 50))
Ville Syrjälä4bb6f1f2013-04-17 17:48:50 +03001582 DRM_ERROR("failed to disable transcoder %c\n", pipe_name(pipe));
Daniel Vetter23670b322012-11-01 09:15:30 +01001583
1584 if (!HAS_PCH_IBX(dev)) {
1585 /* Workaround: Clear the timing override chicken bit again. */
1586 reg = TRANS_CHICKEN2(pipe);
1587 val = I915_READ(reg);
1588 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
1589 I915_WRITE(reg, val);
1590 }
Jesse Barnes040484a2011-01-03 12:14:26 -08001591}
1592
Paulo Zanoniab4d9662012-10-31 18:12:55 -02001593static void lpt_disable_pch_transcoder(struct drm_i915_private *dev_priv)
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001594{
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001595 u32 val;
1596
Daniel Vetterab9412b2013-05-03 11:49:46 +02001597 val = I915_READ(LPT_TRANSCONF);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001598 val &= ~TRANS_ENABLE;
Daniel Vetterab9412b2013-05-03 11:49:46 +02001599 I915_WRITE(LPT_TRANSCONF, val);
Paulo Zanoni8fb033d2012-10-31 18:12:43 -02001600 /* wait for PCH transcoder off, transcoder state */
Daniel Vetterab9412b2013-05-03 11:49:46 +02001601 if (wait_for((I915_READ(LPT_TRANSCONF) & TRANS_STATE_ENABLE) == 0, 50))
Paulo Zanoni8a52fd92012-10-31 18:12:51 -02001602 DRM_ERROR("Failed to disable PCH transcoder\n");
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001603
1604 /* Workaround: clear timing override bit. */
1605 val = I915_READ(_TRANSA_CHICKEN2);
Daniel Vetter23670b322012-11-01 09:15:30 +01001606 val &= ~TRANS_CHICKEN2_TIMING_OVERRIDE;
Paulo Zanoni223a6fd2012-10-31 18:12:52 -02001607 I915_WRITE(_TRANSA_CHICKEN2, val);
Jesse Barnes92f25842011-01-04 15:09:34 -08001608}
1609
1610/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001611 * intel_enable_pipe - enable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001612 * @dev_priv: i915 private structure
1613 * @pipe: pipe to enable
Jesse Barnes040484a2011-01-03 12:14:26 -08001614 * @pch_port: on ILK+, is this pipe driving a PCH port or not
Jesse Barnesb24e7172011-01-04 15:09:30 -08001615 *
1616 * Enable @pipe, making sure that various hardware specific requirements
1617 * are met, if applicable, e.g. PLL enabled, LVDS pairs enabled, etc.
1618 *
1619 * @pipe should be %PIPE_A or %PIPE_B.
1620 *
1621 * Will wait until the pipe is actually running (i.e. first vblank) before
1622 * returning.
1623 */
Jesse Barnes040484a2011-01-03 12:14:26 -08001624static void intel_enable_pipe(struct drm_i915_private *dev_priv, enum pipe pipe,
1625 bool pch_port)
Jesse Barnesb24e7172011-01-04 15:09:30 -08001626{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001627 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1628 pipe);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001629 enum pipe pch_transcoder;
Jesse Barnesb24e7172011-01-04 15:09:30 -08001630 int reg;
1631 u32 val;
1632
Daniel Vetter58c6eaa2013-04-11 16:29:09 +02001633 assert_planes_disabled(dev_priv, pipe);
1634 assert_sprites_disabled(dev_priv, pipe);
1635
Paulo Zanoni681e5812012-12-06 11:12:38 -02001636 if (HAS_PCH_LPT(dev_priv->dev))
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001637 pch_transcoder = TRANSCODER_A;
1638 else
1639 pch_transcoder = pipe;
1640
Jesse Barnesb24e7172011-01-04 15:09:30 -08001641 /*
1642 * A pipe without a PLL won't actually be able to drive bits from
1643 * a plane. On ILK+ the pipe PLLs are integrated, so we don't
1644 * need the check.
1645 */
1646 if (!HAS_PCH_SPLIT(dev_priv->dev))
1647 assert_pll_enabled(dev_priv, pipe);
Jesse Barnes040484a2011-01-03 12:14:26 -08001648 else {
1649 if (pch_port) {
1650 /* if driving the PCH, we need FDI enabled */
Paulo Zanonicc391bb2012-11-20 13:27:37 -02001651 assert_fdi_rx_pll_enabled(dev_priv, pch_transcoder);
Daniel Vetter1a240d42012-11-29 22:18:51 +01001652 assert_fdi_tx_pll_enabled(dev_priv,
1653 (enum pipe) cpu_transcoder);
Jesse Barnes040484a2011-01-03 12:14:26 -08001654 }
1655 /* FIXME: assert CPU port conditions for SNB+ */
1656 }
Jesse Barnesb24e7172011-01-04 15:09:30 -08001657
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001658 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001659 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001660 if (val & PIPECONF_ENABLE)
1661 return;
1662
1663 I915_WRITE(reg, val | PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001664 intel_wait_for_vblank(dev_priv->dev, pipe);
1665}
1666
1667/**
Chris Wilson309cfea2011-01-28 13:54:53 +00001668 * intel_disable_pipe - disable a pipe, asserting requirements
Jesse Barnesb24e7172011-01-04 15:09:30 -08001669 * @dev_priv: i915 private structure
1670 * @pipe: pipe to disable
1671 *
1672 * Disable @pipe, making sure that various hardware specific requirements
1673 * are met, if applicable, e.g. plane disabled, panel fitter off, etc.
1674 *
1675 * @pipe should be %PIPE_A or %PIPE_B.
1676 *
1677 * Will wait until the pipe has shut down before returning.
1678 */
1679static void intel_disable_pipe(struct drm_i915_private *dev_priv,
1680 enum pipe pipe)
1681{
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001682 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
1683 pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001684 int reg;
1685 u32 val;
1686
1687 /*
1688 * Make sure planes won't keep trying to pump pixels to us,
1689 * or we might hang the display.
1690 */
1691 assert_planes_disabled(dev_priv, pipe);
Jesse Barnes19332d72013-03-28 09:55:38 -07001692 assert_sprites_disabled(dev_priv, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001693
1694 /* Don't disable pipe A or pipe A PLLs if needed */
1695 if (pipe == PIPE_A && (dev_priv->quirks & QUIRK_PIPEA_FORCE))
1696 return;
1697
Paulo Zanoni702e7a52012-10-23 18:29:59 -02001698 reg = PIPECONF(cpu_transcoder);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001699 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001700 if ((val & PIPECONF_ENABLE) == 0)
1701 return;
1702
1703 I915_WRITE(reg, val & ~PIPECONF_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001704 intel_wait_for_pipe_off(dev_priv->dev, pipe);
1705}
1706
Keith Packardd74362c2011-07-28 14:47:14 -07001707/*
1708 * Plane regs are double buffered, going from enabled->disabled needs a
1709 * trigger in order to latch. The display address reg provides this.
1710 */
Eugeni Dodonov6f1d69b2012-04-18 15:29:25 -03001711void intel_flush_display_plane(struct drm_i915_private *dev_priv,
Keith Packardd74362c2011-07-28 14:47:14 -07001712 enum plane plane)
1713{
Damien Lespiau14f86142012-10-29 15:24:49 +00001714 if (dev_priv->info->gen >= 4)
1715 I915_WRITE(DSPSURF(plane), I915_READ(DSPSURF(plane)));
1716 else
1717 I915_WRITE(DSPADDR(plane), I915_READ(DSPADDR(plane)));
Keith Packardd74362c2011-07-28 14:47:14 -07001718}
1719
Jesse Barnesb24e7172011-01-04 15:09:30 -08001720/**
1721 * intel_enable_plane - enable a display plane on a given pipe
1722 * @dev_priv: i915 private structure
1723 * @plane: plane to enable
1724 * @pipe: pipe being fed
1725 *
1726 * Enable @plane on @pipe, making sure that @pipe is running first.
1727 */
1728static void intel_enable_plane(struct drm_i915_private *dev_priv,
1729 enum plane plane, enum pipe pipe)
1730{
1731 int reg;
1732 u32 val;
1733
1734 /* If the pipe isn't enabled, we can't pump pixels and may hang */
1735 assert_pipe_enabled(dev_priv, pipe);
1736
1737 reg = DSPCNTR(plane);
1738 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001739 if (val & DISPLAY_PLANE_ENABLE)
1740 return;
1741
1742 I915_WRITE(reg, val | DISPLAY_PLANE_ENABLE);
Keith Packardd74362c2011-07-28 14:47:14 -07001743 intel_flush_display_plane(dev_priv, plane);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001744 intel_wait_for_vblank(dev_priv->dev, pipe);
1745}
1746
Jesse Barnesb24e7172011-01-04 15:09:30 -08001747/**
1748 * intel_disable_plane - disable a display plane
1749 * @dev_priv: i915 private structure
1750 * @plane: plane to disable
1751 * @pipe: pipe consuming the data
1752 *
1753 * Disable @plane; should be an independent operation.
1754 */
1755static void intel_disable_plane(struct drm_i915_private *dev_priv,
1756 enum plane plane, enum pipe pipe)
1757{
1758 int reg;
1759 u32 val;
1760
1761 reg = DSPCNTR(plane);
1762 val = I915_READ(reg);
Chris Wilson00d70b12011-03-17 07:18:29 +00001763 if ((val & DISPLAY_PLANE_ENABLE) == 0)
1764 return;
1765
1766 I915_WRITE(reg, val & ~DISPLAY_PLANE_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08001767 intel_flush_display_plane(dev_priv, plane);
1768 intel_wait_for_vblank(dev_priv->dev, pipe);
1769}
1770
Chris Wilson693db182013-03-05 14:52:39 +00001771static bool need_vtd_wa(struct drm_device *dev)
1772{
1773#ifdef CONFIG_INTEL_IOMMU
1774 if (INTEL_INFO(dev)->gen >= 6 && intel_iommu_gfx_mapped)
1775 return true;
1776#endif
1777 return false;
1778}
1779
Chris Wilson127bd2a2010-07-23 23:32:05 +01001780int
Chris Wilson48b956c2010-09-14 12:50:34 +01001781intel_pin_and_fence_fb_obj(struct drm_device *dev,
Chris Wilson05394f32010-11-08 19:18:58 +00001782 struct drm_i915_gem_object *obj,
Chris Wilson919926a2010-11-12 13:42:53 +00001783 struct intel_ring_buffer *pipelined)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001784{
Chris Wilsonce453d82011-02-21 14:43:56 +00001785 struct drm_i915_private *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001786 u32 alignment;
1787 int ret;
1788
Chris Wilson05394f32010-11-08 19:18:58 +00001789 switch (obj->tiling_mode) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001790 case I915_TILING_NONE:
Chris Wilson534843d2010-07-05 18:01:46 +01001791 if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
1792 alignment = 128 * 1024;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001793 else if (INTEL_INFO(dev)->gen >= 4)
Chris Wilson534843d2010-07-05 18:01:46 +01001794 alignment = 4 * 1024;
1795 else
1796 alignment = 64 * 1024;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001797 break;
1798 case I915_TILING_X:
1799 /* pin() will align the object as required by fence */
1800 alignment = 0;
1801 break;
1802 case I915_TILING_Y:
Daniel Vetter8bb6e952013-04-06 23:54:56 +02001803 /* Despite that we check this in framebuffer_init userspace can
1804 * screw us over and change the tiling after the fact. Only
1805 * pinned buffers can't change their tiling. */
1806 DRM_DEBUG_DRIVER("Y tiled not allowed for scan out buffers\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001807 return -EINVAL;
1808 default:
1809 BUG();
1810 }
1811
Chris Wilson693db182013-03-05 14:52:39 +00001812 /* Note that the w/a also requires 64 PTE of padding following the
1813 * bo. We currently fill all unused PTE with the shadow page and so
1814 * we should always have valid PTE following the scanout preventing
1815 * the VT-d warning.
1816 */
1817 if (need_vtd_wa(dev) && alignment < 256 * 1024)
1818 alignment = 256 * 1024;
1819
Chris Wilsonce453d82011-02-21 14:43:56 +00001820 dev_priv->mm.interruptible = false;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01001821 ret = i915_gem_object_pin_to_display_plane(obj, alignment, pipelined);
Chris Wilson48b956c2010-09-14 12:50:34 +01001822 if (ret)
Chris Wilsonce453d82011-02-21 14:43:56 +00001823 goto err_interruptible;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001824
1825 /* Install a fence for tiled scan-out. Pre-i965 always needs a
1826 * fence, whereas 965+ only requires a fence if using
1827 * framebuffer compression. For simplicity, we always install
1828 * a fence as the cost is not that onerous.
1829 */
Chris Wilson06d98132012-04-17 15:31:24 +01001830 ret = i915_gem_object_get_fence(obj);
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001831 if (ret)
1832 goto err_unpin;
Chris Wilson1690e1e2011-12-14 13:57:08 +01001833
Chris Wilson9a5a53b2012-03-22 15:10:00 +00001834 i915_gem_object_pin_fence(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001835
Chris Wilsonce453d82011-02-21 14:43:56 +00001836 dev_priv->mm.interruptible = true;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001837 return 0;
Chris Wilson48b956c2010-09-14 12:50:34 +01001838
1839err_unpin:
1840 i915_gem_object_unpin(obj);
Chris Wilsonce453d82011-02-21 14:43:56 +00001841err_interruptible:
1842 dev_priv->mm.interruptible = true;
Chris Wilson48b956c2010-09-14 12:50:34 +01001843 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001844}
1845
Chris Wilson1690e1e2011-12-14 13:57:08 +01001846void intel_unpin_fb_obj(struct drm_i915_gem_object *obj)
1847{
1848 i915_gem_object_unpin_fence(obj);
1849 i915_gem_object_unpin(obj);
1850}
1851
Daniel Vetterc2c75132012-07-05 12:17:30 +02001852/* Computes the linear offset to the base tile and adjusts x, y. bytes per pixel
1853 * is assumed to be a power-of-two. */
Chris Wilsonbc752862013-02-21 20:04:31 +00001854unsigned long intel_gen4_compute_page_offset(int *x, int *y,
1855 unsigned int tiling_mode,
1856 unsigned int cpp,
1857 unsigned int pitch)
Daniel Vetterc2c75132012-07-05 12:17:30 +02001858{
Chris Wilsonbc752862013-02-21 20:04:31 +00001859 if (tiling_mode != I915_TILING_NONE) {
1860 unsigned int tile_rows, tiles;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001861
Chris Wilsonbc752862013-02-21 20:04:31 +00001862 tile_rows = *y / 8;
1863 *y %= 8;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001864
Chris Wilsonbc752862013-02-21 20:04:31 +00001865 tiles = *x / (512/cpp);
1866 *x %= 512/cpp;
1867
1868 return tile_rows * pitch * 8 + tiles * 4096;
1869 } else {
1870 unsigned int offset;
1871
1872 offset = *y * pitch + *x * cpp;
1873 *y = 0;
1874 *x = (offset & 4095) / cpp;
1875 return offset & -4096;
1876 }
Daniel Vetterc2c75132012-07-05 12:17:30 +02001877}
1878
Jesse Barnes17638cd2011-06-24 12:19:23 -07001879static int i9xx_update_plane(struct drm_crtc *crtc, struct drm_framebuffer *fb,
1880 int x, int y)
Jesse Barnes81255562010-08-02 12:07:50 -07001881{
1882 struct drm_device *dev = crtc->dev;
1883 struct drm_i915_private *dev_priv = dev->dev_private;
1884 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1885 struct intel_framebuffer *intel_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00001886 struct drm_i915_gem_object *obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001887 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001888 unsigned long linear_offset;
Jesse Barnes81255562010-08-02 12:07:50 -07001889 u32 dspcntr;
Chris Wilson5eddb702010-09-11 13:48:45 +01001890 u32 reg;
Jesse Barnes81255562010-08-02 12:07:50 -07001891
1892 switch (plane) {
1893 case 0:
1894 case 1:
1895 break;
1896 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001897 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes81255562010-08-02 12:07:50 -07001898 return -EINVAL;
1899 }
1900
1901 intel_fb = to_intel_framebuffer(fb);
1902 obj = intel_fb->obj;
Jesse Barnes81255562010-08-02 12:07:50 -07001903
Chris Wilson5eddb702010-09-11 13:48:45 +01001904 reg = DSPCNTR(plane);
1905 dspcntr = I915_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001906 /* Mask out pixel format bits in case we change it */
1907 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001908 switch (fb->pixel_format) {
1909 case DRM_FORMAT_C8:
Jesse Barnes81255562010-08-02 12:07:50 -07001910 dspcntr |= DISPPLANE_8BPP;
1911 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001912 case DRM_FORMAT_XRGB1555:
1913 case DRM_FORMAT_ARGB1555:
1914 dspcntr |= DISPPLANE_BGRX555;
Jesse Barnes81255562010-08-02 12:07:50 -07001915 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02001916 case DRM_FORMAT_RGB565:
1917 dspcntr |= DISPPLANE_BGRX565;
1918 break;
1919 case DRM_FORMAT_XRGB8888:
1920 case DRM_FORMAT_ARGB8888:
1921 dspcntr |= DISPPLANE_BGRX888;
1922 break;
1923 case DRM_FORMAT_XBGR8888:
1924 case DRM_FORMAT_ABGR8888:
1925 dspcntr |= DISPPLANE_RGBX888;
1926 break;
1927 case DRM_FORMAT_XRGB2101010:
1928 case DRM_FORMAT_ARGB2101010:
1929 dspcntr |= DISPPLANE_BGRX101010;
1930 break;
1931 case DRM_FORMAT_XBGR2101010:
1932 case DRM_FORMAT_ABGR2101010:
1933 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes81255562010-08-02 12:07:50 -07001934 break;
1935 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01001936 BUG();
Jesse Barnes81255562010-08-02 12:07:50 -07001937 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02001938
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001939 if (INTEL_INFO(dev)->gen >= 4) {
Chris Wilson05394f32010-11-08 19:18:58 +00001940 if (obj->tiling_mode != I915_TILING_NONE)
Jesse Barnes81255562010-08-02 12:07:50 -07001941 dspcntr |= DISPPLANE_TILED;
1942 else
1943 dspcntr &= ~DISPPLANE_TILED;
1944 }
1945
Chris Wilson5eddb702010-09-11 13:48:45 +01001946 I915_WRITE(reg, dspcntr);
Jesse Barnes81255562010-08-02 12:07:50 -07001947
Daniel Vettere506a0c2012-07-05 12:17:29 +02001948 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Jesse Barnes81255562010-08-02 12:07:50 -07001949
Daniel Vetterc2c75132012-07-05 12:17:30 +02001950 if (INTEL_INFO(dev)->gen >= 4) {
1951 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00001952 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
1953 fb->bits_per_pixel / 8,
1954 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02001955 linear_offset -= intel_crtc->dspaddr_offset;
1956 } else {
Daniel Vettere506a0c2012-07-05 12:17:29 +02001957 intel_crtc->dspaddr_offset = linear_offset;
Daniel Vetterc2c75132012-07-05 12:17:30 +02001958 }
Daniel Vettere506a0c2012-07-05 12:17:29 +02001959
1960 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
1961 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02001962 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001963 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetterc2c75132012-07-05 12:17:30 +02001964 I915_MODIFY_DISPBASE(DSPSURF(plane),
1965 obj->gtt_offset + intel_crtc->dspaddr_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001966 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
Daniel Vettere506a0c2012-07-05 12:17:29 +02001967 I915_WRITE(DSPLINOFF(plane), linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001968 } else
Daniel Vettere506a0c2012-07-05 12:17:29 +02001969 I915_WRITE(DSPADDR(plane), obj->gtt_offset + linear_offset);
Chris Wilson5eddb702010-09-11 13:48:45 +01001970 POSTING_READ(reg);
Jesse Barnes81255562010-08-02 12:07:50 -07001971
Jesse Barnes17638cd2011-06-24 12:19:23 -07001972 return 0;
1973}
1974
1975static int ironlake_update_plane(struct drm_crtc *crtc,
1976 struct drm_framebuffer *fb, int x, int y)
1977{
1978 struct drm_device *dev = crtc->dev;
1979 struct drm_i915_private *dev_priv = dev->dev_private;
1980 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1981 struct intel_framebuffer *intel_fb;
1982 struct drm_i915_gem_object *obj;
1983 int plane = intel_crtc->plane;
Daniel Vettere506a0c2012-07-05 12:17:29 +02001984 unsigned long linear_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07001985 u32 dspcntr;
1986 u32 reg;
1987
1988 switch (plane) {
1989 case 0:
1990 case 1:
Jesse Barnes27f82272011-09-02 12:54:37 -07001991 case 2:
Jesse Barnes17638cd2011-06-24 12:19:23 -07001992 break;
1993 default:
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03001994 DRM_ERROR("Can't update plane %c in SAREA\n", plane_name(plane));
Jesse Barnes17638cd2011-06-24 12:19:23 -07001995 return -EINVAL;
1996 }
1997
1998 intel_fb = to_intel_framebuffer(fb);
1999 obj = intel_fb->obj;
2000
2001 reg = DSPCNTR(plane);
2002 dspcntr = I915_READ(reg);
2003 /* Mask out pixel format bits in case we change it */
2004 dspcntr &= ~DISPPLANE_PIXFORMAT_MASK;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002005 switch (fb->pixel_format) {
2006 case DRM_FORMAT_C8:
Jesse Barnes17638cd2011-06-24 12:19:23 -07002007 dspcntr |= DISPPLANE_8BPP;
2008 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002009 case DRM_FORMAT_RGB565:
2010 dspcntr |= DISPPLANE_BGRX565;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002011 break;
Ville Syrjälä57779d02012-10-31 17:50:14 +02002012 case DRM_FORMAT_XRGB8888:
2013 case DRM_FORMAT_ARGB8888:
2014 dspcntr |= DISPPLANE_BGRX888;
2015 break;
2016 case DRM_FORMAT_XBGR8888:
2017 case DRM_FORMAT_ABGR8888:
2018 dspcntr |= DISPPLANE_RGBX888;
2019 break;
2020 case DRM_FORMAT_XRGB2101010:
2021 case DRM_FORMAT_ARGB2101010:
2022 dspcntr |= DISPPLANE_BGRX101010;
2023 break;
2024 case DRM_FORMAT_XBGR2101010:
2025 case DRM_FORMAT_ABGR2101010:
2026 dspcntr |= DISPPLANE_RGBX101010;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002027 break;
2028 default:
Daniel Vetterbaba1332013-03-27 00:45:00 +01002029 BUG();
Jesse Barnes17638cd2011-06-24 12:19:23 -07002030 }
2031
2032 if (obj->tiling_mode != I915_TILING_NONE)
2033 dspcntr |= DISPPLANE_TILED;
2034 else
2035 dspcntr &= ~DISPPLANE_TILED;
2036
2037 /* must disable */
2038 dspcntr |= DISPPLANE_TRICKLE_FEED_DISABLE;
2039
2040 I915_WRITE(reg, dspcntr);
2041
Daniel Vettere506a0c2012-07-05 12:17:29 +02002042 linear_offset = y * fb->pitches[0] + x * (fb->bits_per_pixel / 8);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002043 intel_crtc->dspaddr_offset =
Chris Wilsonbc752862013-02-21 20:04:31 +00002044 intel_gen4_compute_page_offset(&x, &y, obj->tiling_mode,
2045 fb->bits_per_pixel / 8,
2046 fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002047 linear_offset -= intel_crtc->dspaddr_offset;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002048
Daniel Vettere506a0c2012-07-05 12:17:29 +02002049 DRM_DEBUG_KMS("Writing base %08X %08lX %d %d %d\n",
2050 obj->gtt_offset, linear_offset, x, y, fb->pitches[0]);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002051 I915_WRITE(DSPSTRIDE(plane), fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02002052 I915_MODIFY_DISPBASE(DSPSURF(plane),
2053 obj->gtt_offset + intel_crtc->dspaddr_offset);
Damien Lespiaubc1c91e2012-10-29 12:14:21 +00002054 if (IS_HASWELL(dev)) {
2055 I915_WRITE(DSPOFFSET(plane), (y << 16) | x);
2056 } else {
2057 I915_WRITE(DSPTILEOFF(plane), (y << 16) | x);
2058 I915_WRITE(DSPLINOFF(plane), linear_offset);
2059 }
Jesse Barnes17638cd2011-06-24 12:19:23 -07002060 POSTING_READ(reg);
2061
2062 return 0;
2063}
2064
2065/* Assume fb object is pinned & idle & fenced and just update base pointers */
2066static int
2067intel_pipe_set_base_atomic(struct drm_crtc *crtc, struct drm_framebuffer *fb,
2068 int x, int y, enum mode_set_atomic state)
2069{
2070 struct drm_device *dev = crtc->dev;
2071 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes17638cd2011-06-24 12:19:23 -07002072
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002073 if (dev_priv->display.disable_fbc)
2074 dev_priv->display.disable_fbc(dev);
Daniel Vetter3dec0092010-08-20 21:40:52 +02002075 intel_increase_pllclock(crtc);
Jesse Barnes81255562010-08-02 12:07:50 -07002076
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002077 return dev_priv->display.update_plane(crtc, fb, x, y);
Jesse Barnes81255562010-08-02 12:07:50 -07002078}
2079
Ville Syrjälä96a02912013-02-18 19:08:49 +02002080void intel_display_handle_reset(struct drm_device *dev)
2081{
2082 struct drm_i915_private *dev_priv = dev->dev_private;
2083 struct drm_crtc *crtc;
2084
2085 /*
2086 * Flips in the rings have been nuked by the reset,
2087 * so complete all pending flips so that user space
2088 * will get its events and not get stuck.
2089 *
2090 * Also update the base address of all primary
2091 * planes to the the last fb to make sure we're
2092 * showing the correct fb after a reset.
2093 *
2094 * Need to make two loops over the crtcs so that we
2095 * don't try to grab a crtc mutex before the
2096 * pending_flip_queue really got woken up.
2097 */
2098
2099 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2100 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2101 enum plane plane = intel_crtc->plane;
2102
2103 intel_prepare_page_flip(dev, plane);
2104 intel_finish_page_flip_plane(dev, plane);
2105 }
2106
2107 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
2108 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2109
2110 mutex_lock(&crtc->mutex);
2111 if (intel_crtc->active)
2112 dev_priv->display.update_plane(crtc, crtc->fb,
2113 crtc->x, crtc->y);
2114 mutex_unlock(&crtc->mutex);
2115 }
2116}
2117
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002118static int
Chris Wilson14667a42012-04-03 17:58:35 +01002119intel_finish_fb(struct drm_framebuffer *old_fb)
2120{
2121 struct drm_i915_gem_object *obj = to_intel_framebuffer(old_fb)->obj;
2122 struct drm_i915_private *dev_priv = obj->base.dev->dev_private;
2123 bool was_interruptible = dev_priv->mm.interruptible;
2124 int ret;
2125
Chris Wilson14667a42012-04-03 17:58:35 +01002126 /* Big Hammer, we also need to ensure that any pending
2127 * MI_WAIT_FOR_EVENT inside a user batch buffer on the
2128 * current scanout is retired before unpinning the old
2129 * framebuffer.
2130 *
2131 * This should only fail upon a hung GPU, in which case we
2132 * can safely continue.
2133 */
2134 dev_priv->mm.interruptible = false;
2135 ret = i915_gem_object_finish_gpu(obj);
2136 dev_priv->mm.interruptible = was_interruptible;
2137
2138 return ret;
2139}
2140
Ville Syrjälä198598d2012-10-31 17:50:24 +02002141static void intel_crtc_update_sarea_pos(struct drm_crtc *crtc, int x, int y)
2142{
2143 struct drm_device *dev = crtc->dev;
2144 struct drm_i915_master_private *master_priv;
2145 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2146
2147 if (!dev->primary->master)
2148 return;
2149
2150 master_priv = dev->primary->master->driver_priv;
2151 if (!master_priv->sarea_priv)
2152 return;
2153
2154 switch (intel_crtc->pipe) {
2155 case 0:
2156 master_priv->sarea_priv->pipeA_x = x;
2157 master_priv->sarea_priv->pipeA_y = y;
2158 break;
2159 case 1:
2160 master_priv->sarea_priv->pipeB_x = x;
2161 master_priv->sarea_priv->pipeB_y = y;
2162 break;
2163 default:
2164 break;
2165 }
2166}
2167
Chris Wilson14667a42012-04-03 17:58:35 +01002168static int
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002169intel_pipe_set_base(struct drm_crtc *crtc, int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002170 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08002171{
2172 struct drm_device *dev = crtc->dev;
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002173 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08002174 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter94352cf2012-07-05 22:51:56 +02002175 struct drm_framebuffer *old_fb;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002176 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002177
2178 /* no fb bound */
Daniel Vetter94352cf2012-07-05 22:51:56 +02002179 if (!fb) {
Jesse Barnesa5071c22011-07-19 15:38:56 -07002180 DRM_ERROR("No FB bound\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002181 return 0;
2182 }
2183
Ben Widawsky7eb552a2013-03-13 14:05:41 -07002184 if (intel_crtc->plane > INTEL_INFO(dev)->num_pipes) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03002185 DRM_ERROR("no plane for crtc: plane %c, num_pipes %d\n",
2186 plane_name(intel_crtc->plane),
2187 INTEL_INFO(dev)->num_pipes);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002188 return -EINVAL;
Jesse Barnes79e53942008-11-07 14:24:08 -08002189 }
2190
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002191 mutex_lock(&dev->struct_mutex);
Chris Wilson265db952010-09-20 15:41:01 +01002192 ret = intel_pin_and_fence_fb_obj(dev,
Daniel Vetter94352cf2012-07-05 22:51:56 +02002193 to_intel_framebuffer(fb)->obj,
Chris Wilson919926a2010-11-12 13:42:53 +00002194 NULL);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002195 if (ret != 0) {
2196 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002197 DRM_ERROR("pin & fence failed\n");
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002198 return ret;
2199 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002200
Daniel Vetter94352cf2012-07-05 22:51:56 +02002201 ret = dev_priv->display.update_plane(crtc, fb, x, y);
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002202 if (ret) {
Daniel Vetter94352cf2012-07-05 22:51:56 +02002203 intel_unpin_fb_obj(to_intel_framebuffer(fb)->obj);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002204 mutex_unlock(&dev->struct_mutex);
Jesse Barnesa5071c22011-07-19 15:38:56 -07002205 DRM_ERROR("failed to update base address\n");
Chris Wilson4e6cfef2010-08-08 13:20:19 +01002206 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08002207 }
Kristian Høgsberg3c4fdcf2008-12-17 22:14:46 -05002208
Daniel Vetter94352cf2012-07-05 22:51:56 +02002209 old_fb = crtc->fb;
2210 crtc->fb = fb;
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02002211 crtc->x = x;
2212 crtc->y = y;
Daniel Vetter94352cf2012-07-05 22:51:56 +02002213
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002214 if (old_fb) {
2215 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson1690e1e2011-12-14 13:57:08 +01002216 intel_unpin_fb_obj(to_intel_framebuffer(old_fb)->obj);
Chris Wilsonb7f1de22010-12-14 16:09:31 +00002217 }
Jesse Barnes652c3932009-08-17 13:31:43 -07002218
Chris Wilson6b8e6ed2012-04-17 15:08:19 +01002219 intel_update_fbc(dev);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002220 mutex_unlock(&dev->struct_mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08002221
Ville Syrjälä198598d2012-10-31 17:50:24 +02002222 intel_crtc_update_sarea_pos(crtc, x, y);
Chris Wilson5c3b82e2009-02-11 13:25:09 +00002223
2224 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08002225}
2226
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002227static void intel_fdi_normal_train(struct drm_crtc *crtc)
2228{
2229 struct drm_device *dev = crtc->dev;
2230 struct drm_i915_private *dev_priv = dev->dev_private;
2231 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2232 int pipe = intel_crtc->pipe;
2233 u32 reg, temp;
2234
2235 /* enable normal train */
2236 reg = FDI_TX_CTL(pipe);
2237 temp = I915_READ(reg);
Keith Packard61e499b2011-05-17 16:13:52 -07002238 if (IS_IVYBRIDGE(dev)) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002239 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2240 temp |= FDI_LINK_TRAIN_NONE_IVB | FDI_TX_ENHANCE_FRAME_ENABLE;
Keith Packard61e499b2011-05-17 16:13:52 -07002241 } else {
2242 temp &= ~FDI_LINK_TRAIN_NONE;
2243 temp |= FDI_LINK_TRAIN_NONE | FDI_TX_ENHANCE_FRAME_ENABLE;
Jesse Barnes357555c2011-04-28 15:09:55 -07002244 }
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002245 I915_WRITE(reg, temp);
2246
2247 reg = FDI_RX_CTL(pipe);
2248 temp = I915_READ(reg);
2249 if (HAS_PCH_CPT(dev)) {
2250 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2251 temp |= FDI_LINK_TRAIN_NORMAL_CPT;
2252 } else {
2253 temp &= ~FDI_LINK_TRAIN_NONE;
2254 temp |= FDI_LINK_TRAIN_NONE;
2255 }
2256 I915_WRITE(reg, temp | FDI_RX_ENHANCE_FRAME_ENABLE);
2257
2258 /* wait one idle pattern time */
2259 POSTING_READ(reg);
2260 udelay(1000);
Jesse Barnes357555c2011-04-28 15:09:55 -07002261
2262 /* IVB wants error correction enabled */
2263 if (IS_IVYBRIDGE(dev))
2264 I915_WRITE(reg, I915_READ(reg) | FDI_FS_ERRC_ENABLE |
2265 FDI_FE_ERRC_ENABLE);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002266}
2267
Daniel Vetter1e833f42013-02-19 22:31:57 +01002268static bool pipe_has_enabled_pch(struct intel_crtc *intel_crtc)
2269{
2270 return intel_crtc->base.enabled && intel_crtc->config.has_pch_encoder;
2271}
2272
Daniel Vetter01a415f2012-10-27 15:58:40 +02002273static void ivb_modeset_global_resources(struct drm_device *dev)
2274{
2275 struct drm_i915_private *dev_priv = dev->dev_private;
2276 struct intel_crtc *pipe_B_crtc =
2277 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
2278 struct intel_crtc *pipe_C_crtc =
2279 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_C]);
2280 uint32_t temp;
2281
Daniel Vetter1e833f42013-02-19 22:31:57 +01002282 /*
2283 * When everything is off disable fdi C so that we could enable fdi B
2284 * with all lanes. Note that we don't care about enabled pipes without
2285 * an enabled pch encoder.
2286 */
2287 if (!pipe_has_enabled_pch(pipe_B_crtc) &&
2288 !pipe_has_enabled_pch(pipe_C_crtc)) {
Daniel Vetter01a415f2012-10-27 15:58:40 +02002289 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
2290 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
2291
2292 temp = I915_READ(SOUTH_CHICKEN1);
2293 temp &= ~FDI_BC_BIFURCATION_SELECT;
2294 DRM_DEBUG_KMS("disabling fdi C rx\n");
2295 I915_WRITE(SOUTH_CHICKEN1, temp);
2296 }
2297}
2298
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002299/* The FDI link training functions for ILK/Ibexpeak. */
2300static void ironlake_fdi_link_train(struct drm_crtc *crtc)
2301{
2302 struct drm_device *dev = crtc->dev;
2303 struct drm_i915_private *dev_priv = dev->dev_private;
2304 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2305 int pipe = intel_crtc->pipe;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002306 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01002307 u32 reg, temp, tries;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002308
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002309 /* FDI needs bits from pipe & plane first */
2310 assert_pipe_enabled(dev_priv, pipe);
2311 assert_plane_enabled(dev_priv, plane);
2312
Adam Jacksone1a44742010-06-25 15:32:14 -04002313 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2314 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002315 reg = FDI_RX_IMR(pipe);
2316 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002317 temp &= ~FDI_RX_SYMBOL_LOCK;
2318 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002319 I915_WRITE(reg, temp);
2320 I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002321 udelay(150);
2322
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002323 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002324 reg = FDI_TX_CTL(pipe);
2325 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002326 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2327 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002328 temp &= ~FDI_LINK_TRAIN_NONE;
2329 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002330 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002331
Chris Wilson5eddb702010-09-11 13:48:45 +01002332 reg = FDI_RX_CTL(pipe);
2333 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002334 temp &= ~FDI_LINK_TRAIN_NONE;
2335 temp |= FDI_LINK_TRAIN_PATTERN_1;
Chris Wilson5eddb702010-09-11 13:48:45 +01002336 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2337
2338 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002339 udelay(150);
2340
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002341 /* Ironlake workaround, enable clock pointer after FDI enable*/
Daniel Vetter8f5718a2012-10-31 22:52:28 +01002342 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
2343 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR |
2344 FDI_RX_PHASE_SYNC_POINTER_EN);
Jesse Barnes5b2adf82010-10-07 16:01:15 -07002345
Chris Wilson5eddb702010-09-11 13:48:45 +01002346 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002347 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002348 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002349 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2350
2351 if ((temp & FDI_RX_BIT_LOCK)) {
2352 DRM_DEBUG_KMS("FDI train 1 done.\n");
Chris Wilson5eddb702010-09-11 13:48:45 +01002353 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002354 break;
2355 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002356 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002357 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002358 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002359
2360 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002361 reg = FDI_TX_CTL(pipe);
2362 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002363 temp &= ~FDI_LINK_TRAIN_NONE;
2364 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002365 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002366
Chris Wilson5eddb702010-09-11 13:48:45 +01002367 reg = FDI_RX_CTL(pipe);
2368 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002369 temp &= ~FDI_LINK_TRAIN_NONE;
2370 temp |= FDI_LINK_TRAIN_PATTERN_2;
Chris Wilson5eddb702010-09-11 13:48:45 +01002371 I915_WRITE(reg, temp);
2372
2373 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002374 udelay(150);
2375
Chris Wilson5eddb702010-09-11 13:48:45 +01002376 reg = FDI_RX_IIR(pipe);
Adam Jacksone1a44742010-06-25 15:32:14 -04002377 for (tries = 0; tries < 5; tries++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002378 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002379 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2380
2381 if (temp & FDI_RX_SYMBOL_LOCK) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002382 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002383 DRM_DEBUG_KMS("FDI train 2 done.\n");
2384 break;
2385 }
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002386 }
Adam Jacksone1a44742010-06-25 15:32:14 -04002387 if (tries == 5)
Chris Wilson5eddb702010-09-11 13:48:45 +01002388 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002389
2390 DRM_DEBUG_KMS("FDI train done\n");
Jesse Barnes5c5313c2010-10-07 16:01:11 -07002391
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002392}
2393
Akshay Joshi0206e352011-08-16 15:34:10 -04002394static const int snb_b_fdi_train_param[] = {
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002395 FDI_LINK_TRAIN_400MV_0DB_SNB_B,
2396 FDI_LINK_TRAIN_400MV_6DB_SNB_B,
2397 FDI_LINK_TRAIN_600MV_3_5DB_SNB_B,
2398 FDI_LINK_TRAIN_800MV_0DB_SNB_B,
2399};
2400
2401/* The FDI link training functions for SNB/Cougarpoint. */
2402static void gen6_fdi_link_train(struct drm_crtc *crtc)
2403{
2404 struct drm_device *dev = crtc->dev;
2405 struct drm_i915_private *dev_priv = dev->dev_private;
2406 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2407 int pipe = intel_crtc->pipe;
Sean Paulfa37d392012-03-02 12:53:39 -05002408 u32 reg, temp, i, retry;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002409
Adam Jacksone1a44742010-06-25 15:32:14 -04002410 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2411 for train result */
Chris Wilson5eddb702010-09-11 13:48:45 +01002412 reg = FDI_RX_IMR(pipe);
2413 temp = I915_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002414 temp &= ~FDI_RX_SYMBOL_LOCK;
2415 temp &= ~FDI_RX_BIT_LOCK;
Chris Wilson5eddb702010-09-11 13:48:45 +01002416 I915_WRITE(reg, temp);
2417
2418 POSTING_READ(reg);
Adam Jacksone1a44742010-06-25 15:32:14 -04002419 udelay(150);
2420
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002421 /* enable CPU FDI TX and PCH FDI RX */
Chris Wilson5eddb702010-09-11 13:48:45 +01002422 reg = FDI_TX_CTL(pipe);
2423 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002424 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2425 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002426 temp &= ~FDI_LINK_TRAIN_NONE;
2427 temp |= FDI_LINK_TRAIN_PATTERN_1;
2428 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2429 /* SNB-B */
2430 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Chris Wilson5eddb702010-09-11 13:48:45 +01002431 I915_WRITE(reg, temp | FDI_TX_ENABLE);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002432
Daniel Vetterd74cf322012-10-26 10:58:13 +02002433 I915_WRITE(FDI_RX_MISC(pipe),
2434 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2435
Chris Wilson5eddb702010-09-11 13:48:45 +01002436 reg = FDI_RX_CTL(pipe);
2437 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002438 if (HAS_PCH_CPT(dev)) {
2439 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2440 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2441 } else {
2442 temp &= ~FDI_LINK_TRAIN_NONE;
2443 temp |= FDI_LINK_TRAIN_PATTERN_1;
2444 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002445 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2446
2447 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002448 udelay(150);
2449
Akshay Joshi0206e352011-08-16 15:34:10 -04002450 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002451 reg = FDI_TX_CTL(pipe);
2452 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002453 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2454 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002455 I915_WRITE(reg, temp);
2456
2457 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002458 udelay(500);
2459
Sean Paulfa37d392012-03-02 12:53:39 -05002460 for (retry = 0; retry < 5; retry++) {
2461 reg = FDI_RX_IIR(pipe);
2462 temp = I915_READ(reg);
2463 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2464 if (temp & FDI_RX_BIT_LOCK) {
2465 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
2466 DRM_DEBUG_KMS("FDI train 1 done.\n");
2467 break;
2468 }
2469 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002470 }
Sean Paulfa37d392012-03-02 12:53:39 -05002471 if (retry < 5)
2472 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002473 }
2474 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002475 DRM_ERROR("FDI train 1 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002476
2477 /* Train 2 */
Chris Wilson5eddb702010-09-11 13:48:45 +01002478 reg = FDI_TX_CTL(pipe);
2479 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002480 temp &= ~FDI_LINK_TRAIN_NONE;
2481 temp |= FDI_LINK_TRAIN_PATTERN_2;
2482 if (IS_GEN6(dev)) {
2483 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2484 /* SNB-B */
2485 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2486 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002487 I915_WRITE(reg, temp);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002488
Chris Wilson5eddb702010-09-11 13:48:45 +01002489 reg = FDI_RX_CTL(pipe);
2490 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002491 if (HAS_PCH_CPT(dev)) {
2492 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2493 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2494 } else {
2495 temp &= ~FDI_LINK_TRAIN_NONE;
2496 temp |= FDI_LINK_TRAIN_PATTERN_2;
2497 }
Chris Wilson5eddb702010-09-11 13:48:45 +01002498 I915_WRITE(reg, temp);
2499
2500 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002501 udelay(150);
2502
Akshay Joshi0206e352011-08-16 15:34:10 -04002503 for (i = 0; i < 4; i++) {
Chris Wilson5eddb702010-09-11 13:48:45 +01002504 reg = FDI_TX_CTL(pipe);
2505 temp = I915_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002506 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2507 temp |= snb_b_fdi_train_param[i];
Chris Wilson5eddb702010-09-11 13:48:45 +01002508 I915_WRITE(reg, temp);
2509
2510 POSTING_READ(reg);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002511 udelay(500);
2512
Sean Paulfa37d392012-03-02 12:53:39 -05002513 for (retry = 0; retry < 5; retry++) {
2514 reg = FDI_RX_IIR(pipe);
2515 temp = I915_READ(reg);
2516 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2517 if (temp & FDI_RX_SYMBOL_LOCK) {
2518 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
2519 DRM_DEBUG_KMS("FDI train 2 done.\n");
2520 break;
2521 }
2522 udelay(50);
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002523 }
Sean Paulfa37d392012-03-02 12:53:39 -05002524 if (retry < 5)
2525 break;
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002526 }
2527 if (i == 4)
Chris Wilson5eddb702010-09-11 13:48:45 +01002528 DRM_ERROR("FDI train 2 fail!\n");
Zhenyu Wang8db9d772010-04-07 16:15:54 +08002529
2530 DRM_DEBUG_KMS("FDI train done.\n");
2531}
2532
Jesse Barnes357555c2011-04-28 15:09:55 -07002533/* Manual link training for Ivy Bridge A0 parts */
2534static void ivb_manual_fdi_link_train(struct drm_crtc *crtc)
2535{
2536 struct drm_device *dev = crtc->dev;
2537 struct drm_i915_private *dev_priv = dev->dev_private;
2538 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2539 int pipe = intel_crtc->pipe;
2540 u32 reg, temp, i;
2541
2542 /* Train 1: umask FDI RX Interrupt symbol_lock and bit_lock bit
2543 for train result */
2544 reg = FDI_RX_IMR(pipe);
2545 temp = I915_READ(reg);
2546 temp &= ~FDI_RX_SYMBOL_LOCK;
2547 temp &= ~FDI_RX_BIT_LOCK;
2548 I915_WRITE(reg, temp);
2549
2550 POSTING_READ(reg);
2551 udelay(150);
2552
Daniel Vetter01a415f2012-10-27 15:58:40 +02002553 DRM_DEBUG_KMS("FDI_RX_IIR before link train 0x%x\n",
2554 I915_READ(FDI_RX_IIR(pipe)));
2555
Jesse Barnes357555c2011-04-28 15:09:55 -07002556 /* enable CPU FDI TX and PCH FDI RX */
2557 reg = FDI_TX_CTL(pipe);
2558 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002559 temp &= ~FDI_DP_PORT_WIDTH_MASK;
2560 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Jesse Barnes357555c2011-04-28 15:09:55 -07002561 temp &= ~(FDI_LINK_TRAIN_AUTO | FDI_LINK_TRAIN_NONE_IVB);
2562 temp |= FDI_LINK_TRAIN_PATTERN_1_IVB;
2563 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2564 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002565 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002566 I915_WRITE(reg, temp | FDI_TX_ENABLE);
2567
Daniel Vetterd74cf322012-10-26 10:58:13 +02002568 I915_WRITE(FDI_RX_MISC(pipe),
2569 FDI_RX_TP1_TO_TP2_48 | FDI_RX_FDI_DELAY_90);
2570
Jesse Barnes357555c2011-04-28 15:09:55 -07002571 reg = FDI_RX_CTL(pipe);
2572 temp = I915_READ(reg);
2573 temp &= ~FDI_LINK_TRAIN_AUTO;
2574 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2575 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07002576 temp |= FDI_COMPOSITE_SYNC;
Jesse Barnes357555c2011-04-28 15:09:55 -07002577 I915_WRITE(reg, temp | FDI_RX_ENABLE);
2578
2579 POSTING_READ(reg);
2580 udelay(150);
2581
Akshay Joshi0206e352011-08-16 15:34:10 -04002582 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002583 reg = FDI_TX_CTL(pipe);
2584 temp = I915_READ(reg);
2585 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2586 temp |= snb_b_fdi_train_param[i];
2587 I915_WRITE(reg, temp);
2588
2589 POSTING_READ(reg);
2590 udelay(500);
2591
2592 reg = FDI_RX_IIR(pipe);
2593 temp = I915_READ(reg);
2594 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2595
2596 if (temp & FDI_RX_BIT_LOCK ||
2597 (I915_READ(reg) & FDI_RX_BIT_LOCK)) {
2598 I915_WRITE(reg, temp | FDI_RX_BIT_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002599 DRM_DEBUG_KMS("FDI train 1 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002600 break;
2601 }
2602 }
2603 if (i == 4)
2604 DRM_ERROR("FDI train 1 fail!\n");
2605
2606 /* Train 2 */
2607 reg = FDI_TX_CTL(pipe);
2608 temp = I915_READ(reg);
2609 temp &= ~FDI_LINK_TRAIN_NONE_IVB;
2610 temp |= FDI_LINK_TRAIN_PATTERN_2_IVB;
2611 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2612 temp |= FDI_LINK_TRAIN_400MV_0DB_SNB_B;
2613 I915_WRITE(reg, temp);
2614
2615 reg = FDI_RX_CTL(pipe);
2616 temp = I915_READ(reg);
2617 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2618 temp |= FDI_LINK_TRAIN_PATTERN_2_CPT;
2619 I915_WRITE(reg, temp);
2620
2621 POSTING_READ(reg);
2622 udelay(150);
2623
Akshay Joshi0206e352011-08-16 15:34:10 -04002624 for (i = 0; i < 4; i++) {
Jesse Barnes357555c2011-04-28 15:09:55 -07002625 reg = FDI_TX_CTL(pipe);
2626 temp = I915_READ(reg);
2627 temp &= ~FDI_LINK_TRAIN_VOL_EMP_MASK;
2628 temp |= snb_b_fdi_train_param[i];
2629 I915_WRITE(reg, temp);
2630
2631 POSTING_READ(reg);
2632 udelay(500);
2633
2634 reg = FDI_RX_IIR(pipe);
2635 temp = I915_READ(reg);
2636 DRM_DEBUG_KMS("FDI_RX_IIR 0x%x\n", temp);
2637
2638 if (temp & FDI_RX_SYMBOL_LOCK) {
2639 I915_WRITE(reg, temp | FDI_RX_SYMBOL_LOCK);
Daniel Vetter01a415f2012-10-27 15:58:40 +02002640 DRM_DEBUG_KMS("FDI train 2 done, level %i.\n", i);
Jesse Barnes357555c2011-04-28 15:09:55 -07002641 break;
2642 }
2643 }
2644 if (i == 4)
2645 DRM_ERROR("FDI train 2 fail!\n");
2646
2647 DRM_DEBUG_KMS("FDI train done.\n");
2648}
2649
Daniel Vetter88cefb62012-08-12 19:27:14 +02002650static void ironlake_fdi_pll_enable(struct intel_crtc *intel_crtc)
Jesse Barnes0e23b992010-09-10 11:10:00 -07002651{
Daniel Vetter88cefb62012-08-12 19:27:14 +02002652 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002653 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002654 int pipe = intel_crtc->pipe;
Chris Wilson5eddb702010-09-11 13:48:45 +01002655 u32 reg, temp;
Jesse Barnes0e23b992010-09-10 11:10:00 -07002656
Jesse Barnesc64e3112010-09-10 11:27:03 -07002657
Jesse Barnes0e23b992010-09-10 11:10:00 -07002658 /* enable PCH FDI RX PLL, wait warmup plus DMI latency */
Chris Wilson5eddb702010-09-11 13:48:45 +01002659 reg = FDI_RX_CTL(pipe);
2660 temp = I915_READ(reg);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02002661 temp &= ~(FDI_DP_PORT_WIDTH_MASK | (0x7 << 16));
2662 temp |= FDI_DP_PORT_WIDTH(intel_crtc->config.fdi_lanes);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002663 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Chris Wilson5eddb702010-09-11 13:48:45 +01002664 I915_WRITE(reg, temp | FDI_RX_PLL_ENABLE);
2665
2666 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002667 udelay(200);
2668
2669 /* Switch from Rawclk to PCDclk */
Chris Wilson5eddb702010-09-11 13:48:45 +01002670 temp = I915_READ(reg);
2671 I915_WRITE(reg, temp | FDI_PCDCLK);
2672
2673 POSTING_READ(reg);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002674 udelay(200);
2675
Paulo Zanoni20749732012-11-23 15:30:38 -02002676 /* Enable CPU FDI TX PLL, always on for Ironlake */
2677 reg = FDI_TX_CTL(pipe);
2678 temp = I915_READ(reg);
2679 if ((temp & FDI_TX_PLL_ENABLE) == 0) {
2680 I915_WRITE(reg, temp | FDI_TX_PLL_ENABLE);
Chris Wilson5eddb702010-09-11 13:48:45 +01002681
Paulo Zanoni20749732012-11-23 15:30:38 -02002682 POSTING_READ(reg);
2683 udelay(100);
Jesse Barnes0e23b992010-09-10 11:10:00 -07002684 }
2685}
2686
Daniel Vetter88cefb62012-08-12 19:27:14 +02002687static void ironlake_fdi_pll_disable(struct intel_crtc *intel_crtc)
2688{
2689 struct drm_device *dev = intel_crtc->base.dev;
2690 struct drm_i915_private *dev_priv = dev->dev_private;
2691 int pipe = intel_crtc->pipe;
2692 u32 reg, temp;
2693
2694 /* Switch from PCDclk to Rawclk */
2695 reg = FDI_RX_CTL(pipe);
2696 temp = I915_READ(reg);
2697 I915_WRITE(reg, temp & ~FDI_PCDCLK);
2698
2699 /* Disable CPU FDI TX PLL */
2700 reg = FDI_TX_CTL(pipe);
2701 temp = I915_READ(reg);
2702 I915_WRITE(reg, temp & ~FDI_TX_PLL_ENABLE);
2703
2704 POSTING_READ(reg);
2705 udelay(100);
2706
2707 reg = FDI_RX_CTL(pipe);
2708 temp = I915_READ(reg);
2709 I915_WRITE(reg, temp & ~FDI_RX_PLL_ENABLE);
2710
2711 /* Wait for the clocks to turn off. */
2712 POSTING_READ(reg);
2713 udelay(100);
2714}
2715
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002716static void ironlake_fdi_disable(struct drm_crtc *crtc)
2717{
2718 struct drm_device *dev = crtc->dev;
2719 struct drm_i915_private *dev_priv = dev->dev_private;
2720 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2721 int pipe = intel_crtc->pipe;
2722 u32 reg, temp;
2723
2724 /* disable CPU FDI tx and PCH FDI rx */
2725 reg = FDI_TX_CTL(pipe);
2726 temp = I915_READ(reg);
2727 I915_WRITE(reg, temp & ~FDI_TX_ENABLE);
2728 POSTING_READ(reg);
2729
2730 reg = FDI_RX_CTL(pipe);
2731 temp = I915_READ(reg);
2732 temp &= ~(0x7 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002733 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002734 I915_WRITE(reg, temp & ~FDI_RX_ENABLE);
2735
2736 POSTING_READ(reg);
2737 udelay(100);
2738
2739 /* Ironlake workaround, disable clock pointer after downing FDI */
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002740 if (HAS_PCH_IBX(dev)) {
2741 I915_WRITE(FDI_RX_CHICKEN(pipe), FDI_RX_PHASE_SYNC_POINTER_OVR);
Jesse Barnes6f06ce12011-01-04 15:09:38 -08002742 }
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002743
2744 /* still set train pattern 1 */
2745 reg = FDI_TX_CTL(pipe);
2746 temp = I915_READ(reg);
2747 temp &= ~FDI_LINK_TRAIN_NONE;
2748 temp |= FDI_LINK_TRAIN_PATTERN_1;
2749 I915_WRITE(reg, temp);
2750
2751 reg = FDI_RX_CTL(pipe);
2752 temp = I915_READ(reg);
2753 if (HAS_PCH_CPT(dev)) {
2754 temp &= ~FDI_LINK_TRAIN_PATTERN_MASK_CPT;
2755 temp |= FDI_LINK_TRAIN_PATTERN_1_CPT;
2756 } else {
2757 temp &= ~FDI_LINK_TRAIN_NONE;
2758 temp |= FDI_LINK_TRAIN_PATTERN_1;
2759 }
2760 /* BPC in FDI rx is consistent with that in PIPECONF */
2761 temp &= ~(0x07 << 16);
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002762 temp |= (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) << 11;
Jesse Barnes0fc932b2011-01-04 15:09:37 -08002763 I915_WRITE(reg, temp);
2764
2765 POSTING_READ(reg);
2766 udelay(100);
2767}
2768
Chris Wilson5bb61642012-09-27 21:25:58 +01002769static bool intel_crtc_has_pending_flip(struct drm_crtc *crtc)
2770{
2771 struct drm_device *dev = crtc->dev;
2772 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä10d83732013-01-29 18:13:34 +02002773 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson5bb61642012-09-27 21:25:58 +01002774 unsigned long flags;
2775 bool pending;
2776
Ville Syrjälä10d83732013-01-29 18:13:34 +02002777 if (i915_reset_in_progress(&dev_priv->gpu_error) ||
2778 intel_crtc->reset_counter != atomic_read(&dev_priv->gpu_error.reset_counter))
Chris Wilson5bb61642012-09-27 21:25:58 +01002779 return false;
2780
2781 spin_lock_irqsave(&dev->event_lock, flags);
2782 pending = to_intel_crtc(crtc)->unpin_work != NULL;
2783 spin_unlock_irqrestore(&dev->event_lock, flags);
2784
2785 return pending;
2786}
2787
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002788static void intel_crtc_wait_for_pending_flips(struct drm_crtc *crtc)
2789{
Chris Wilson0f911282012-04-17 10:05:38 +01002790 struct drm_device *dev = crtc->dev;
Chris Wilson5bb61642012-09-27 21:25:58 +01002791 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002792
2793 if (crtc->fb == NULL)
2794 return;
2795
Daniel Vetter2c10d572012-12-20 21:24:07 +01002796 WARN_ON(waitqueue_active(&dev_priv->pending_flip_queue));
2797
Chris Wilson5bb61642012-09-27 21:25:58 +01002798 wait_event(dev_priv->pending_flip_queue,
2799 !intel_crtc_has_pending_flip(crtc));
2800
Chris Wilson0f911282012-04-17 10:05:38 +01002801 mutex_lock(&dev->struct_mutex);
2802 intel_finish_fb(crtc->fb);
2803 mutex_unlock(&dev->struct_mutex);
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01002804}
2805
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002806/* Program iCLKIP clock to the desired frequency */
2807static void lpt_program_iclkip(struct drm_crtc *crtc)
2808{
2809 struct drm_device *dev = crtc->dev;
2810 struct drm_i915_private *dev_priv = dev->dev_private;
2811 u32 divsel, phaseinc, auxdiv, phasedir = 0;
2812 u32 temp;
2813
Daniel Vetter09153002012-12-12 14:06:44 +01002814 mutex_lock(&dev_priv->dpio_lock);
2815
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002816 /* It is necessary to ungate the pixclk gate prior to programming
2817 * the divisors, and gate it back when it is done.
2818 */
2819 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_GATE);
2820
2821 /* Disable SSCCTL */
2822 intel_sbi_write(dev_priv, SBI_SSCCTL6,
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002823 intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK) |
2824 SBI_SSCCTL_DISABLE,
2825 SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002826
2827 /* 20MHz is a corner case which is out of range for the 7-bit divisor */
2828 if (crtc->mode.clock == 20000) {
2829 auxdiv = 1;
2830 divsel = 0x41;
2831 phaseinc = 0x20;
2832 } else {
2833 /* The iCLK virtual clock root frequency is in MHz,
2834 * but the crtc->mode.clock in in KHz. To get the divisors,
2835 * it is necessary to divide one by another, so we
2836 * convert the virtual clock precision to KHz here for higher
2837 * precision.
2838 */
2839 u32 iclk_virtual_root_freq = 172800 * 1000;
2840 u32 iclk_pi_range = 64;
2841 u32 desired_divisor, msb_divisor_value, pi_value;
2842
2843 desired_divisor = (iclk_virtual_root_freq / crtc->mode.clock);
2844 msb_divisor_value = desired_divisor / iclk_pi_range;
2845 pi_value = desired_divisor % iclk_pi_range;
2846
2847 auxdiv = 0;
2848 divsel = msb_divisor_value - 2;
2849 phaseinc = pi_value;
2850 }
2851
2852 /* This should not happen with any sane values */
2853 WARN_ON(SBI_SSCDIVINTPHASE_DIVSEL(divsel) &
2854 ~SBI_SSCDIVINTPHASE_DIVSEL_MASK);
2855 WARN_ON(SBI_SSCDIVINTPHASE_DIR(phasedir) &
2856 ~SBI_SSCDIVINTPHASE_INCVAL_MASK);
2857
2858 DRM_DEBUG_KMS("iCLKIP clock: found settings for %dKHz refresh rate: auxdiv=%x, divsel=%x, phasedir=%x, phaseinc=%x\n",
2859 crtc->mode.clock,
2860 auxdiv,
2861 divsel,
2862 phasedir,
2863 phaseinc);
2864
2865 /* Program SSCDIVINTPHASE6 */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002866 temp = intel_sbi_read(dev_priv, SBI_SSCDIVINTPHASE6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002867 temp &= ~SBI_SSCDIVINTPHASE_DIVSEL_MASK;
2868 temp |= SBI_SSCDIVINTPHASE_DIVSEL(divsel);
2869 temp &= ~SBI_SSCDIVINTPHASE_INCVAL_MASK;
2870 temp |= SBI_SSCDIVINTPHASE_INCVAL(phaseinc);
2871 temp |= SBI_SSCDIVINTPHASE_DIR(phasedir);
2872 temp |= SBI_SSCDIVINTPHASE_PROPAGATE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002873 intel_sbi_write(dev_priv, SBI_SSCDIVINTPHASE6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002874
2875 /* Program SSCAUXDIV */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002876 temp = intel_sbi_read(dev_priv, SBI_SSCAUXDIV6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002877 temp &= ~SBI_SSCAUXDIV_FINALDIV2SEL(1);
2878 temp |= SBI_SSCAUXDIV_FINALDIV2SEL(auxdiv);
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002879 intel_sbi_write(dev_priv, SBI_SSCAUXDIV6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002880
2881 /* Enable modulator and associated divider */
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002882 temp = intel_sbi_read(dev_priv, SBI_SSCCTL6, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002883 temp &= ~SBI_SSCCTL_DISABLE;
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02002884 intel_sbi_write(dev_priv, SBI_SSCCTL6, temp, SBI_ICLK);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002885
2886 /* Wait for initialization time */
2887 udelay(24);
2888
2889 I915_WRITE(PIXCLK_GATE, PIXCLK_GATE_UNGATE);
Daniel Vetter09153002012-12-12 14:06:44 +01002890
2891 mutex_unlock(&dev_priv->dpio_lock);
Eugeni Dodonove615efe2012-05-09 15:37:26 -03002892}
2893
Daniel Vetter275f01b22013-05-03 11:49:47 +02002894static void ironlake_pch_transcoder_set_timings(struct intel_crtc *crtc,
2895 enum pipe pch_transcoder)
2896{
2897 struct drm_device *dev = crtc->base.dev;
2898 struct drm_i915_private *dev_priv = dev->dev_private;
2899 enum transcoder cpu_transcoder = crtc->config.cpu_transcoder;
2900
2901 I915_WRITE(PCH_TRANS_HTOTAL(pch_transcoder),
2902 I915_READ(HTOTAL(cpu_transcoder)));
2903 I915_WRITE(PCH_TRANS_HBLANK(pch_transcoder),
2904 I915_READ(HBLANK(cpu_transcoder)));
2905 I915_WRITE(PCH_TRANS_HSYNC(pch_transcoder),
2906 I915_READ(HSYNC(cpu_transcoder)));
2907
2908 I915_WRITE(PCH_TRANS_VTOTAL(pch_transcoder),
2909 I915_READ(VTOTAL(cpu_transcoder)));
2910 I915_WRITE(PCH_TRANS_VBLANK(pch_transcoder),
2911 I915_READ(VBLANK(cpu_transcoder)));
2912 I915_WRITE(PCH_TRANS_VSYNC(pch_transcoder),
2913 I915_READ(VSYNC(cpu_transcoder)));
2914 I915_WRITE(PCH_TRANS_VSYNCSHIFT(pch_transcoder),
2915 I915_READ(VSYNCSHIFT(cpu_transcoder)));
2916}
2917
Jesse Barnesf67a5592011-01-05 10:31:48 -08002918/*
2919 * Enable PCH resources required for PCH ports:
2920 * - PCH PLLs
2921 * - FDI training & RX/TX
2922 * - update transcoder timings
2923 * - DP transcoding bits
2924 * - transcoder
2925 */
2926static void ironlake_pch_enable(struct drm_crtc *crtc)
Jesse Barnes79e53942008-11-07 14:24:08 -08002927{
2928 struct drm_device *dev = crtc->dev;
Zhenyu Wang2c072452009-06-05 15:38:42 +08002929 struct drm_i915_private *dev_priv = dev->dev_private;
2930 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
2931 int pipe = intel_crtc->pipe;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002932 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07002933
Daniel Vetterab9412b2013-05-03 11:49:46 +02002934 assert_pch_transcoder_disabled(dev_priv, pipe);
Chris Wilsone7e164d2012-05-11 09:21:25 +01002935
Daniel Vettercd986ab2012-10-26 10:58:12 +02002936 /* Write the TU size bits before fdi link training, so that error
2937 * detection works. */
2938 I915_WRITE(FDI_RX_TUSIZE1(pipe),
2939 I915_READ(PIPE_DATA_M1(pipe)) & TU_SIZE_MASK);
2940
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002941 /* For PCH output, training FDI link */
Jesse Barnes674cf962011-04-28 14:27:04 -07002942 dev_priv->display.fdi_link_train(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07002943
Daniel Vetter572deb32012-10-27 18:46:14 +02002944 /* XXX: pch pll's can be enabled any time before we enable the PCH
2945 * transcoder, and we actually should do this to not upset any PCH
2946 * transcoder that already use the clock when we share it.
2947 *
2948 * Note that enable_pch_pll tries to do the right thing, but get_pch_pll
2949 * unconditionally resets the pll - we need that to have the right LVDS
2950 * enable sequence. */
Paulo Zanonib6b4e182012-10-31 18:12:38 -02002951 ironlake_enable_pch_pll(intel_crtc);
Chris Wilson6f13b7b2012-05-13 09:54:09 +01002952
Paulo Zanoni303b81e2012-10-31 18:12:23 -02002953 if (HAS_PCH_CPT(dev)) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002954 u32 sel;
Jesse Barnes4b645f12011-10-12 09:51:31 -07002955
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002956 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002957 switch (pipe) {
2958 default:
2959 case 0:
2960 temp |= TRANSA_DPLL_ENABLE;
2961 sel = TRANSA_DPLLB_SEL;
2962 break;
2963 case 1:
2964 temp |= TRANSB_DPLL_ENABLE;
2965 sel = TRANSB_DPLLB_SEL;
2966 break;
2967 case 2:
2968 temp |= TRANSC_DPLL_ENABLE;
2969 sel = TRANSC_DPLLB_SEL;
2970 break;
Jesse Barnesd64311a2011-10-12 15:01:33 -07002971 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002972 if (intel_crtc->pch_pll->pll_reg == _PCH_DPLL_B)
2973 temp |= sel;
2974 else
2975 temp &= ~sel;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002976 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002977 }
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002978
Jesse Barnesd9b6cb52011-01-04 15:09:35 -08002979 /* set transcoder timing, panel must allow it */
2980 assert_panel_unlocked(dev_priv, pipe);
Daniel Vetter275f01b22013-05-03 11:49:47 +02002981 ironlake_pch_transcoder_set_timings(intel_crtc, pipe);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002982
Paulo Zanoni303b81e2012-10-31 18:12:23 -02002983 intel_fdi_normal_train(crtc);
Zhenyu Wang5e84e1a2010-10-28 16:38:08 +08002984
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002985 /* For PCH DP, enable TRANS_DP_CTL */
2986 if (HAS_PCH_CPT(dev) &&
Keith Packard417e8222011-11-01 19:54:11 -07002987 (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT) ||
2988 intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP))) {
Daniel Vetterdfd07d72012-12-17 11:21:38 +01002989 u32 bpc = (I915_READ(PIPECONF(pipe)) & PIPECONF_BPC_MASK) >> 5;
Chris Wilson5eddb702010-09-11 13:48:45 +01002990 reg = TRANS_DP_CTL(pipe);
2991 temp = I915_READ(reg);
2992 temp &= ~(TRANS_DP_PORT_SEL_MASK |
Eric Anholt220cad32010-11-18 09:32:58 +08002993 TRANS_DP_SYNC_MASK |
2994 TRANS_DP_BPC_MASK);
Chris Wilson5eddb702010-09-11 13:48:45 +01002995 temp |= (TRANS_DP_OUTPUT_ENABLE |
2996 TRANS_DP_ENH_FRAMING);
Jesse Barnes9325c9f2011-06-24 12:19:21 -07002997 temp |= bpc << 9; /* same format but at 11:9 */
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07002998
2999 if (crtc->mode.flags & DRM_MODE_FLAG_PHSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003000 temp |= TRANS_DP_HSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003001 if (crtc->mode.flags & DRM_MODE_FLAG_PVSYNC)
Chris Wilson5eddb702010-09-11 13:48:45 +01003002 temp |= TRANS_DP_VSYNC_ACTIVE_HIGH;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003003
3004 switch (intel_trans_dp_port_sel(crtc)) {
3005 case PCH_DP_B:
Chris Wilson5eddb702010-09-11 13:48:45 +01003006 temp |= TRANS_DP_PORT_SEL_B;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003007 break;
3008 case PCH_DP_C:
Chris Wilson5eddb702010-09-11 13:48:45 +01003009 temp |= TRANS_DP_PORT_SEL_C;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003010 break;
3011 case PCH_DP_D:
Chris Wilson5eddb702010-09-11 13:48:45 +01003012 temp |= TRANS_DP_PORT_SEL_D;
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003013 break;
3014 default:
Daniel Vettere95d41e2012-10-26 10:58:16 +02003015 BUG();
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003016 }
3017
Chris Wilson5eddb702010-09-11 13:48:45 +01003018 I915_WRITE(reg, temp);
Jesse Barnesc98e9dc2010-09-10 10:57:18 -07003019 }
3020
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003021 ironlake_enable_pch_transcoder(dev_priv, pipe);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003022}
3023
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003024static void lpt_pch_enable(struct drm_crtc *crtc)
3025{
3026 struct drm_device *dev = crtc->dev;
3027 struct drm_i915_private *dev_priv = dev->dev_private;
3028 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02003029 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003030
Daniel Vetterab9412b2013-05-03 11:49:46 +02003031 assert_pch_transcoder_disabled(dev_priv, TRANSCODER_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003032
Paulo Zanoni8c52b5e2012-10-31 18:12:24 -02003033 lpt_program_iclkip(crtc);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003034
Paulo Zanoni0540e482012-10-31 18:12:40 -02003035 /* Set transcoder timing. */
Daniel Vetter275f01b22013-05-03 11:49:47 +02003036 ironlake_pch_transcoder_set_timings(intel_crtc, PIPE_A);
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003037
Paulo Zanoni937bb612012-10-31 18:12:47 -02003038 lpt_enable_pch_transcoder(dev_priv, cpu_transcoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003039}
3040
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003041static void intel_put_pch_pll(struct intel_crtc *intel_crtc)
3042{
3043 struct intel_pch_pll *pll = intel_crtc->pch_pll;
3044
3045 if (pll == NULL)
3046 return;
3047
3048 if (pll->refcount == 0) {
3049 WARN(1, "bad PCH PLL refcount\n");
3050 return;
3051 }
3052
3053 --pll->refcount;
3054 intel_crtc->pch_pll = NULL;
3055}
3056
3057static struct intel_pch_pll *intel_get_pch_pll(struct intel_crtc *intel_crtc, u32 dpll, u32 fp)
3058{
3059 struct drm_i915_private *dev_priv = intel_crtc->base.dev->dev_private;
3060 struct intel_pch_pll *pll;
3061 int i;
3062
3063 pll = intel_crtc->pch_pll;
3064 if (pll) {
3065 DRM_DEBUG_KMS("CRTC:%d reusing existing PCH PLL %x\n",
3066 intel_crtc->base.base.id, pll->pll_reg);
3067 goto prepare;
3068 }
3069
Daniel Vetter98b6bd92012-05-20 20:00:25 +02003070 if (HAS_PCH_IBX(dev_priv->dev)) {
3071 /* Ironlake PCH has a fixed PLL->PCH pipe mapping. */
3072 i = intel_crtc->pipe;
3073 pll = &dev_priv->pch_plls[i];
3074
3075 DRM_DEBUG_KMS("CRTC:%d using pre-allocated PCH PLL %x\n",
3076 intel_crtc->base.base.id, pll->pll_reg);
3077
3078 goto found;
3079 }
3080
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003081 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3082 pll = &dev_priv->pch_plls[i];
3083
3084 /* Only want to check enabled timings first */
3085 if (pll->refcount == 0)
3086 continue;
3087
3088 if (dpll == (I915_READ(pll->pll_reg) & 0x7fffffff) &&
3089 fp == I915_READ(pll->fp0_reg)) {
3090 DRM_DEBUG_KMS("CRTC:%d sharing existing PCH PLL %x (refcount %d, ative %d)\n",
3091 intel_crtc->base.base.id,
3092 pll->pll_reg, pll->refcount, pll->active);
3093
3094 goto found;
3095 }
3096 }
3097
3098 /* Ok no matching timings, maybe there's a free one? */
3099 for (i = 0; i < dev_priv->num_pch_pll; i++) {
3100 pll = &dev_priv->pch_plls[i];
3101 if (pll->refcount == 0) {
3102 DRM_DEBUG_KMS("CRTC:%d allocated PCH PLL %x\n",
3103 intel_crtc->base.base.id, pll->pll_reg);
3104 goto found;
3105 }
3106 }
3107
3108 return NULL;
3109
3110found:
3111 intel_crtc->pch_pll = pll;
3112 pll->refcount++;
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003113 DRM_DEBUG_DRIVER("using pll %d for pipe %c\n", i, pipe_name(intel_crtc->pipe));
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003114prepare: /* separate function? */
3115 DRM_DEBUG_DRIVER("switching PLL %x off\n", pll->pll_reg);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003116
Chris Wilsone04c7352012-05-02 20:43:56 +01003117 /* Wait for the clocks to stabilize before rewriting the regs */
3118 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003119 POSTING_READ(pll->pll_reg);
3120 udelay(150);
Chris Wilsone04c7352012-05-02 20:43:56 +01003121
3122 I915_WRITE(pll->fp0_reg, fp);
3123 I915_WRITE(pll->pll_reg, dpll & ~DPLL_VCO_ENABLE);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003124 pll->on = false;
3125 return pll;
3126}
3127
Daniel Vettera1520312013-05-03 11:49:50 +02003128static void cpt_verify_modeset(struct drm_device *dev, int pipe)
Jesse Barnesd4270e52011-10-11 10:43:02 -07003129{
3130 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter23670b322012-11-01 09:15:30 +01003131 int dslreg = PIPEDSL(pipe);
Jesse Barnesd4270e52011-10-11 10:43:02 -07003132 u32 temp;
3133
3134 temp = I915_READ(dslreg);
3135 udelay(500);
3136 if (wait_for(I915_READ(dslreg) != temp, 5)) {
Jesse Barnesd4270e52011-10-11 10:43:02 -07003137 if (wait_for(I915_READ(dslreg) != temp, 5))
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03003138 DRM_ERROR("mode set failed: pipe %c stuck\n", pipe_name(pipe));
Jesse Barnesd4270e52011-10-11 10:43:02 -07003139 }
3140}
3141
Jesse Barnesb074cec2013-04-25 12:55:02 -07003142static void ironlake_pfit_enable(struct intel_crtc *crtc)
3143{
3144 struct drm_device *dev = crtc->base.dev;
3145 struct drm_i915_private *dev_priv = dev->dev_private;
3146 int pipe = crtc->pipe;
3147
Jesse Barnes0ef37f32013-05-03 13:26:37 -07003148 if (crtc->config.pch_pfit.size) {
Jesse Barnesb074cec2013-04-25 12:55:02 -07003149 /* Force use of hard-coded filter coefficients
3150 * as some pre-programmed values are broken,
3151 * e.g. x201.
3152 */
3153 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev))
3154 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3 |
3155 PF_PIPE_SEL_IVB(pipe));
3156 else
3157 I915_WRITE(PF_CTL(pipe), PF_ENABLE | PF_FILTER_MED_3x3);
3158 I915_WRITE(PF_WIN_POS(pipe), crtc->config.pch_pfit.pos);
3159 I915_WRITE(PF_WIN_SZ(pipe), crtc->config.pch_pfit.size);
3160 }
3161}
3162
Jesse Barnesf67a5592011-01-05 10:31:48 -08003163static void ironlake_crtc_enable(struct drm_crtc *crtc)
3164{
3165 struct drm_device *dev = crtc->dev;
3166 struct drm_i915_private *dev_priv = dev->dev_private;
3167 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003168 struct intel_encoder *encoder;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003169 int pipe = intel_crtc->pipe;
3170 int plane = intel_crtc->plane;
3171 u32 temp;
Jesse Barnesf67a5592011-01-05 10:31:48 -08003172
Daniel Vetter08a48462012-07-02 11:43:47 +02003173 WARN_ON(!crtc->enabled);
3174
Jesse Barnesf67a5592011-01-05 10:31:48 -08003175 if (intel_crtc->active)
3176 return;
3177
3178 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003179
3180 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3181 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
3182
Jesse Barnesf67a5592011-01-05 10:31:48 -08003183 intel_update_watermarks(dev);
3184
3185 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
3186 temp = I915_READ(PCH_LVDS);
3187 if ((temp & LVDS_PORT_EN) == 0)
3188 I915_WRITE(PCH_LVDS, temp | LVDS_PORT_EN);
3189 }
3190
Jesse Barnesf67a5592011-01-05 10:31:48 -08003191
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003192 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterfff367c2012-10-27 15:50:28 +02003193 /* Note: FDI PLL enabling _must_ be done before we enable the
3194 * cpu pipes, hence this is separate from all the other fdi/pch
3195 * enabling. */
Daniel Vetter88cefb62012-08-12 19:27:14 +02003196 ironlake_fdi_pll_enable(intel_crtc);
Daniel Vetter46b6f812012-09-06 22:08:33 +02003197 } else {
3198 assert_fdi_tx_disabled(dev_priv, pipe);
3199 assert_fdi_rx_disabled(dev_priv, pipe);
3200 }
Jesse Barnesf67a5592011-01-05 10:31:48 -08003201
Daniel Vetterbf49ec8c2012-09-06 22:15:40 +02003202 for_each_encoder_on_crtc(dev, crtc, encoder)
3203 if (encoder->pre_enable)
3204 encoder->pre_enable(encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003205
3206 /* Enable panel fitting for LVDS */
Jesse Barnesb074cec2013-04-25 12:55:02 -07003207 ironlake_pfit_enable(intel_crtc);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003208
Jesse Barnes9c54c0d2011-06-15 23:32:33 +02003209 /*
3210 * On ILK+ LUT must be loaded before the pipe is running but with
3211 * clocks enabled
3212 */
3213 intel_crtc_load_lut(crtc);
3214
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003215 intel_enable_pipe(dev_priv, pipe,
3216 intel_crtc->config.has_pch_encoder);
Jesse Barnesf67a5592011-01-05 10:31:48 -08003217 intel_enable_plane(dev_priv, plane, pipe);
3218
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003219 if (intel_crtc->config.has_pch_encoder)
Jesse Barnesf67a5592011-01-05 10:31:48 -08003220 ironlake_pch_enable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003221
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003222 mutex_lock(&dev->struct_mutex);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003223 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003224 mutex_unlock(&dev->struct_mutex);
3225
Chris Wilson6b383a72010-09-13 13:54:26 +01003226 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003227
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003228 for_each_encoder_on_crtc(dev, crtc, encoder)
3229 encoder->enable(encoder);
Daniel Vetter61b77dd2012-07-02 00:16:19 +02003230
3231 if (HAS_PCH_CPT(dev))
Daniel Vettera1520312013-05-03 11:49:50 +02003232 cpt_verify_modeset(dev, intel_crtc->pipe);
Daniel Vetter6ce94102012-10-04 19:20:03 +02003233
3234 /*
3235 * There seems to be a race in PCH platform hw (at least on some
3236 * outputs) where an enabled pipe still completes any pageflip right
3237 * away (as if the pipe is off) instead of waiting for vblank. As soon
3238 * as the first vblank happend, everything works as expected. Hence just
3239 * wait for one vblank before returning to avoid strange things
3240 * happening.
3241 */
3242 intel_wait_for_vblank(dev, intel_crtc->pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003243}
3244
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003245static void haswell_crtc_enable(struct drm_crtc *crtc)
3246{
3247 struct drm_device *dev = crtc->dev;
3248 struct drm_i915_private *dev_priv = dev->dev_private;
3249 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3250 struct intel_encoder *encoder;
3251 int pipe = intel_crtc->pipe;
3252 int plane = intel_crtc->plane;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003253
3254 WARN_ON(!crtc->enabled);
3255
3256 if (intel_crtc->active)
3257 return;
3258
3259 intel_crtc->active = true;
Paulo Zanoni86642812013-04-12 17:57:57 -03003260
3261 intel_set_cpu_fifo_underrun_reporting(dev, pipe, true);
3262 if (intel_crtc->config.has_pch_encoder)
3263 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
3264
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003265 intel_update_watermarks(dev);
3266
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003267 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni04945642012-11-01 21:00:59 -02003268 dev_priv->display.fdi_link_train(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003269
3270 for_each_encoder_on_crtc(dev, crtc, encoder)
3271 if (encoder->pre_enable)
3272 encoder->pre_enable(encoder);
3273
Paulo Zanoni1f544382012-10-24 11:32:00 -02003274 intel_ddi_enable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003275
Paulo Zanoni1f544382012-10-24 11:32:00 -02003276 /* Enable panel fitting for eDP */
Jesse Barnesb074cec2013-04-25 12:55:02 -07003277 ironlake_pfit_enable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003278
3279 /*
3280 * On ILK+ LUT must be loaded before the pipe is running but with
3281 * clocks enabled
3282 */
3283 intel_crtc_load_lut(crtc);
3284
Paulo Zanoni1f544382012-10-24 11:32:00 -02003285 intel_ddi_set_pipe_settings(crtc);
Damien Lespiau8228c252013-03-07 15:30:27 +00003286 intel_ddi_enable_transcoder_func(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003287
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003288 intel_enable_pipe(dev_priv, pipe,
3289 intel_crtc->config.has_pch_encoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003290 intel_enable_plane(dev_priv, plane, pipe);
3291
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003292 if (intel_crtc->config.has_pch_encoder)
Paulo Zanoni1507e5b2012-10-31 18:12:22 -02003293 lpt_pch_enable(crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003294
3295 mutex_lock(&dev->struct_mutex);
3296 intel_update_fbc(dev);
3297 mutex_unlock(&dev->struct_mutex);
3298
3299 intel_crtc_update_cursor(crtc, true);
3300
3301 for_each_encoder_on_crtc(dev, crtc, encoder)
3302 encoder->enable(encoder);
3303
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003304 /*
3305 * There seems to be a race in PCH platform hw (at least on some
3306 * outputs) where an enabled pipe still completes any pageflip right
3307 * away (as if the pipe is off) instead of waiting for vblank. As soon
3308 * as the first vblank happend, everything works as expected. Hence just
3309 * wait for one vblank before returning to avoid strange things
3310 * happening.
3311 */
3312 intel_wait_for_vblank(dev, intel_crtc->pipe);
3313}
3314
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003315static void ironlake_pfit_disable(struct intel_crtc *crtc)
3316{
3317 struct drm_device *dev = crtc->base.dev;
3318 struct drm_i915_private *dev_priv = dev->dev_private;
3319 int pipe = crtc->pipe;
3320
3321 /* To avoid upsetting the power well on haswell only disable the pfit if
3322 * it's in use. The hw state code will make sure we get this right. */
3323 if (crtc->config.pch_pfit.size) {
3324 I915_WRITE(PF_CTL(pipe), 0);
3325 I915_WRITE(PF_WIN_POS(pipe), 0);
3326 I915_WRITE(PF_WIN_SZ(pipe), 0);
3327 }
3328}
3329
Jesse Barnes6be4a602010-09-10 10:26:01 -07003330static void ironlake_crtc_disable(struct drm_crtc *crtc)
3331{
3332 struct drm_device *dev = crtc->dev;
3333 struct drm_i915_private *dev_priv = dev->dev_private;
3334 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003335 struct intel_encoder *encoder;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003336 int pipe = intel_crtc->pipe;
3337 int plane = intel_crtc->plane;
Chris Wilson5eddb702010-09-11 13:48:45 +01003338 u32 reg, temp;
Jesse Barnes6be4a602010-09-10 10:26:01 -07003339
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003340
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003341 if (!intel_crtc->active)
3342 return;
3343
Daniel Vetterea9d7582012-07-10 10:42:52 +02003344 for_each_encoder_on_crtc(dev, crtc, encoder)
3345 encoder->disable(encoder);
3346
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003347 intel_crtc_wait_for_pending_flips(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003348 drm_vblank_off(dev, pipe);
Chris Wilson6b383a72010-09-13 13:54:26 +01003349 intel_crtc_update_cursor(crtc, false);
Chris Wilson5eddb702010-09-11 13:48:45 +01003350
Jesse Barnesb24e7172011-01-04 15:09:30 -08003351 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003352
Chris Wilson973d04f2011-07-08 12:22:37 +01003353 if (dev_priv->cfb_plane == plane)
3354 intel_disable_fbc(dev);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003355
Paulo Zanoni86642812013-04-12 17:57:57 -03003356 intel_set_pch_fifo_underrun_reporting(dev, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003357 intel_disable_pipe(dev_priv, pipe);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003358
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003359 ironlake_pfit_disable(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003360
Daniel Vetterbf49ec8c2012-09-06 22:15:40 +02003361 for_each_encoder_on_crtc(dev, crtc, encoder)
3362 if (encoder->post_disable)
3363 encoder->post_disable(encoder);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003364
Chris Wilson5eddb702010-09-11 13:48:45 +01003365 ironlake_fdi_disable(crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003366
Paulo Zanonib8a4f402012-10-31 18:12:42 -02003367 ironlake_disable_pch_transcoder(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03003368 intel_set_pch_fifo_underrun_reporting(dev, pipe, true);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003369
3370 if (HAS_PCH_CPT(dev)) {
3371 /* disable TRANS_DP_CTL */
Chris Wilson5eddb702010-09-11 13:48:45 +01003372 reg = TRANS_DP_CTL(pipe);
3373 temp = I915_READ(reg);
3374 temp &= ~(TRANS_DP_OUTPUT_ENABLE | TRANS_DP_PORT_SEL_MASK);
Eric Anholtcb3543c2011-02-02 12:08:07 -08003375 temp |= TRANS_DP_PORT_SEL_NONE;
Chris Wilson5eddb702010-09-11 13:48:45 +01003376 I915_WRITE(reg, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003377
3378 /* disable DPLL_SEL */
3379 temp = I915_READ(PCH_DPLL_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003380 switch (pipe) {
3381 case 0:
Jesse Barnesd64311a2011-10-12 15:01:33 -07003382 temp &= ~(TRANSA_DPLL_ENABLE | TRANSA_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003383 break;
3384 case 1:
Jesse Barnes6be4a602010-09-10 10:26:01 -07003385 temp &= ~(TRANSB_DPLL_ENABLE | TRANSB_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003386 break;
3387 case 2:
Jesse Barnes4b645f12011-10-12 09:51:31 -07003388 /* C shares PLL A or B */
Jesse Barnesd64311a2011-10-12 15:01:33 -07003389 temp &= ~(TRANSC_DPLL_ENABLE | TRANSC_DPLLB_SEL);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003390 break;
3391 default:
3392 BUG(); /* wtf */
3393 }
Jesse Barnes6be4a602010-09-10 10:26:01 -07003394 I915_WRITE(PCH_DPLL_SEL, temp);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003395 }
3396
3397 /* disable PCH DPLL */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003398 intel_disable_pch_pll(intel_crtc);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003399
Daniel Vetter88cefb62012-08-12 19:27:14 +02003400 ironlake_fdi_pll_disable(intel_crtc);
Chris Wilson6b383a72010-09-13 13:54:26 +01003401
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003402 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003403 intel_update_watermarks(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003404
3405 mutex_lock(&dev->struct_mutex);
Chris Wilson6b383a72010-09-13 13:54:26 +01003406 intel_update_fbc(dev);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01003407 mutex_unlock(&dev->struct_mutex);
Jesse Barnes6be4a602010-09-10 10:26:01 -07003408}
3409
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003410static void haswell_crtc_disable(struct drm_crtc *crtc)
3411{
3412 struct drm_device *dev = crtc->dev;
3413 struct drm_i915_private *dev_priv = dev->dev_private;
3414 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3415 struct intel_encoder *encoder;
3416 int pipe = intel_crtc->pipe;
3417 int plane = intel_crtc->plane;
Daniel Vetter3b117c82013-04-17 20:15:07 +02003418 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003419
3420 if (!intel_crtc->active)
3421 return;
3422
3423 for_each_encoder_on_crtc(dev, crtc, encoder)
3424 encoder->disable(encoder);
3425
3426 intel_crtc_wait_for_pending_flips(crtc);
3427 drm_vblank_off(dev, pipe);
3428 intel_crtc_update_cursor(crtc, false);
3429
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003430 /* FBC must be disabled before disabling the plane on HSW. */
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003431 if (dev_priv->cfb_plane == plane)
3432 intel_disable_fbc(dev);
3433
Rodrigo Vivi891348b2013-05-06 19:37:36 -03003434 intel_disable_plane(dev_priv, plane, pipe);
3435
Paulo Zanoni86642812013-04-12 17:57:57 -03003436 if (intel_crtc->config.has_pch_encoder)
3437 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, false);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003438 intel_disable_pipe(dev_priv, pipe);
3439
Paulo Zanoniad80a812012-10-24 16:06:19 -02003440 intel_ddi_disable_transcoder_func(dev_priv, cpu_transcoder);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003441
Daniel Vetter3f8dce32013-05-08 10:36:30 +02003442 ironlake_pfit_disable(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003443
Paulo Zanoni1f544382012-10-24 11:32:00 -02003444 intel_ddi_disable_pipe_clock(intel_crtc);
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003445
3446 for_each_encoder_on_crtc(dev, crtc, encoder)
3447 if (encoder->post_disable)
3448 encoder->post_disable(encoder);
3449
Daniel Vetter88adfff2013-03-28 10:42:01 +01003450 if (intel_crtc->config.has_pch_encoder) {
Paulo Zanoniab4d9662012-10-31 18:12:55 -02003451 lpt_disable_pch_transcoder(dev_priv);
Paulo Zanoni86642812013-04-12 17:57:57 -03003452 intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A, true);
Paulo Zanoni1ad960f2012-11-01 21:05:05 -02003453 intel_ddi_fdi_disable(crtc);
Paulo Zanoni83616632012-10-23 18:29:54 -02003454 }
Paulo Zanoni4f771f12012-10-23 18:29:51 -02003455
3456 intel_crtc->active = false;
3457 intel_update_watermarks(dev);
3458
3459 mutex_lock(&dev->struct_mutex);
3460 intel_update_fbc(dev);
3461 mutex_unlock(&dev->struct_mutex);
3462}
3463
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003464static void ironlake_crtc_off(struct drm_crtc *crtc)
3465{
3466 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3467 intel_put_pch_pll(intel_crtc);
3468}
3469
Paulo Zanoni6441ab52012-10-05 12:05:58 -03003470static void haswell_crtc_off(struct drm_crtc *crtc)
3471{
3472 intel_ddi_put_crtc_pll(crtc);
3473}
3474
Daniel Vetter02e792f2009-09-15 22:57:34 +02003475static void intel_crtc_dpms_overlay(struct intel_crtc *intel_crtc, bool enable)
3476{
Daniel Vetter02e792f2009-09-15 22:57:34 +02003477 if (!enable && intel_crtc->overlay) {
Chris Wilson23f09ce2010-08-12 13:53:37 +01003478 struct drm_device *dev = intel_crtc->base.dev;
Chris Wilsonce453d82011-02-21 14:43:56 +00003479 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter03f77ea2009-09-15 22:57:37 +02003480
Chris Wilson23f09ce2010-08-12 13:53:37 +01003481 mutex_lock(&dev->struct_mutex);
Chris Wilsonce453d82011-02-21 14:43:56 +00003482 dev_priv->mm.interruptible = false;
3483 (void) intel_overlay_switch_off(intel_crtc->overlay);
3484 dev_priv->mm.interruptible = true;
Chris Wilson23f09ce2010-08-12 13:53:37 +01003485 mutex_unlock(&dev->struct_mutex);
Daniel Vetter02e792f2009-09-15 22:57:34 +02003486 }
Daniel Vetter02e792f2009-09-15 22:57:34 +02003487
Chris Wilson5dcdbcb2010-08-12 13:50:28 +01003488 /* Let userspace switch the overlay on again. In most cases userspace
3489 * has to recompute where to put it anyway.
3490 */
Daniel Vetter02e792f2009-09-15 22:57:34 +02003491}
3492
Egbert Eich61bc95c2013-03-04 09:24:38 -05003493/**
3494 * i9xx_fixup_plane - ugly workaround for G45 to fire up the hardware
3495 * cursor plane briefly if not already running after enabling the display
3496 * plane.
3497 * This workaround avoids occasional blank screens when self refresh is
3498 * enabled.
3499 */
3500static void
3501g4x_fixup_plane(struct drm_i915_private *dev_priv, enum pipe pipe)
3502{
3503 u32 cntl = I915_READ(CURCNTR(pipe));
3504
3505 if ((cntl & CURSOR_MODE) == 0) {
3506 u32 fw_bcl_self = I915_READ(FW_BLC_SELF);
3507
3508 I915_WRITE(FW_BLC_SELF, fw_bcl_self & ~FW_BLC_SELF_EN);
3509 I915_WRITE(CURCNTR(pipe), CURSOR_MODE_64_ARGB_AX);
3510 intel_wait_for_vblank(dev_priv->dev, pipe);
3511 I915_WRITE(CURCNTR(pipe), cntl);
3512 I915_WRITE(CURBASE(pipe), I915_READ(CURBASE(pipe)));
3513 I915_WRITE(FW_BLC_SELF, fw_bcl_self);
3514 }
3515}
3516
Jesse Barnes2dd24552013-04-25 12:55:01 -07003517static void i9xx_pfit_enable(struct intel_crtc *crtc)
3518{
3519 struct drm_device *dev = crtc->base.dev;
3520 struct drm_i915_private *dev_priv = dev->dev_private;
3521 struct intel_crtc_config *pipe_config = &crtc->config;
3522
Daniel Vetter328d8e82013-05-08 10:36:31 +02003523 if (!crtc->config.gmch_pfit.control)
Jesse Barnes2dd24552013-04-25 12:55:01 -07003524 return;
3525
Daniel Vetterc0b03412013-05-28 12:05:54 +02003526 /*
3527 * The panel fitter should only be adjusted whilst the pipe is disabled,
3528 * according to register description and PRM.
3529 */
Jesse Barnes2dd24552013-04-25 12:55:01 -07003530 WARN_ON(I915_READ(PFIT_CONTROL) & PFIT_ENABLE);
3531 assert_pipe_disabled(dev_priv, crtc->pipe);
3532
Jesse Barnesb074cec2013-04-25 12:55:02 -07003533 I915_WRITE(PFIT_PGM_RATIOS, pipe_config->gmch_pfit.pgm_ratios);
3534 I915_WRITE(PFIT_CONTROL, pipe_config->gmch_pfit.control);
Daniel Vetter5a80c452013-04-25 22:52:18 +02003535
3536 /* Border color in case we don't scale up to the full screen. Black by
3537 * default, change to something else for debugging. */
3538 I915_WRITE(BCLRPAT(crtc->pipe), 0);
Jesse Barnes2dd24552013-04-25 12:55:01 -07003539}
3540
Jesse Barnes89b667f2013-04-18 14:51:36 -07003541static void valleyview_crtc_enable(struct drm_crtc *crtc)
3542{
3543 struct drm_device *dev = crtc->dev;
3544 struct drm_i915_private *dev_priv = dev->dev_private;
3545 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3546 struct intel_encoder *encoder;
3547 int pipe = intel_crtc->pipe;
3548 int plane = intel_crtc->plane;
3549
3550 WARN_ON(!crtc->enabled);
3551
3552 if (intel_crtc->active)
3553 return;
3554
3555 intel_crtc->active = true;
3556 intel_update_watermarks(dev);
3557
3558 mutex_lock(&dev_priv->dpio_lock);
3559
3560 for_each_encoder_on_crtc(dev, crtc, encoder)
3561 if (encoder->pre_pll_enable)
3562 encoder->pre_pll_enable(encoder);
3563
3564 intel_enable_pll(dev_priv, pipe);
3565
3566 for_each_encoder_on_crtc(dev, crtc, encoder)
3567 if (encoder->pre_enable)
3568 encoder->pre_enable(encoder);
3569
3570 /* VLV wants encoder enabling _before_ the pipe is up. */
3571 for_each_encoder_on_crtc(dev, crtc, encoder)
3572 encoder->enable(encoder);
3573
Jesse Barnes2dd24552013-04-25 12:55:01 -07003574 /* Enable panel fitting for eDP */
3575 i9xx_pfit_enable(intel_crtc);
3576
Jesse Barnes89b667f2013-04-18 14:51:36 -07003577 intel_enable_pipe(dev_priv, pipe, false);
3578 intel_enable_plane(dev_priv, plane, pipe);
3579
3580 intel_crtc_load_lut(crtc);
3581 intel_update_fbc(dev);
3582
3583 /* Give the overlay scaler a chance to enable if it's on this pipe */
3584 intel_crtc_dpms_overlay(intel_crtc, true);
3585 intel_crtc_update_cursor(crtc, true);
3586
3587 mutex_unlock(&dev_priv->dpio_lock);
3588}
3589
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003590static void i9xx_crtc_enable(struct drm_crtc *crtc)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003591{
3592 struct drm_device *dev = crtc->dev;
Jesse Barnes79e53942008-11-07 14:24:08 -08003593 struct drm_i915_private *dev_priv = dev->dev_private;
3594 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003595 struct intel_encoder *encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08003596 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07003597 int plane = intel_crtc->plane;
Jesse Barnes79e53942008-11-07 14:24:08 -08003598
Daniel Vetter08a48462012-07-02 11:43:47 +02003599 WARN_ON(!crtc->enabled);
3600
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003601 if (intel_crtc->active)
3602 return;
3603
3604 intel_crtc->active = true;
Chris Wilson6b383a72010-09-13 13:54:26 +01003605 intel_update_watermarks(dev);
3606
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003607 intel_enable_pll(dev_priv, pipe);
Mika Kuoppala9d6d9f12013-02-08 16:35:38 +02003608
3609 for_each_encoder_on_crtc(dev, crtc, encoder)
3610 if (encoder->pre_enable)
3611 encoder->pre_enable(encoder);
3612
Jesse Barnes2dd24552013-04-25 12:55:01 -07003613 /* Enable panel fitting for LVDS */
3614 i9xx_pfit_enable(intel_crtc);
3615
Jesse Barnes040484a2011-01-03 12:14:26 -08003616 intel_enable_pipe(dev_priv, pipe, false);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003617 intel_enable_plane(dev_priv, plane, pipe);
Egbert Eich61bc95c2013-03-04 09:24:38 -05003618 if (IS_G4X(dev))
3619 g4x_fixup_plane(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003620
3621 intel_crtc_load_lut(crtc);
Chris Wilsonbed4a672010-09-11 10:47:47 +01003622 intel_update_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003623
3624 /* Give the overlay scaler a chance to enable if it's on this pipe */
3625 intel_crtc_dpms_overlay(intel_crtc, true);
Chris Wilson6b383a72010-09-13 13:54:26 +01003626 intel_crtc_update_cursor(crtc, true);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003627
Daniel Vetterfa5c73b2012-07-01 23:24:36 +02003628 for_each_encoder_on_crtc(dev, crtc, encoder)
3629 encoder->enable(encoder);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003630}
3631
Daniel Vetter87476d62013-04-11 16:29:06 +02003632static void i9xx_pfit_disable(struct intel_crtc *crtc)
3633{
3634 struct drm_device *dev = crtc->base.dev;
3635 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter328d8e82013-05-08 10:36:31 +02003636
3637 if (!crtc->config.gmch_pfit.control)
3638 return;
Daniel Vetter87476d62013-04-11 16:29:06 +02003639
3640 assert_pipe_disabled(dev_priv, crtc->pipe);
3641
Daniel Vetter328d8e82013-05-08 10:36:31 +02003642 DRM_DEBUG_DRIVER("disabling pfit, current: 0x%08x\n",
3643 I915_READ(PFIT_CONTROL));
3644 I915_WRITE(PFIT_CONTROL, 0);
Daniel Vetter87476d62013-04-11 16:29:06 +02003645}
3646
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003647static void i9xx_crtc_disable(struct drm_crtc *crtc)
3648{
3649 struct drm_device *dev = crtc->dev;
3650 struct drm_i915_private *dev_priv = dev->dev_private;
3651 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003652 struct intel_encoder *encoder;
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003653 int pipe = intel_crtc->pipe;
3654 int plane = intel_crtc->plane;
Daniel Vetteref9c3ae2012-06-29 22:40:09 +02003655
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003656 if (!intel_crtc->active)
3657 return;
3658
Daniel Vetterea9d7582012-07-10 10:42:52 +02003659 for_each_encoder_on_crtc(dev, crtc, encoder)
3660 encoder->disable(encoder);
3661
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003662 /* Give the overlay scaler a chance to disable if it's on this pipe */
Chris Wilsone6c3a2a2010-09-23 23:04:43 +01003663 intel_crtc_wait_for_pending_flips(crtc);
3664 drm_vblank_off(dev, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003665 intel_crtc_dpms_overlay(intel_crtc, false);
Chris Wilson6b383a72010-09-13 13:54:26 +01003666 intel_crtc_update_cursor(crtc, false);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003667
Chris Wilson973d04f2011-07-08 12:22:37 +01003668 if (dev_priv->cfb_plane == plane)
3669 intel_disable_fbc(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003670
Jesse Barnesb24e7172011-01-04 15:09:30 -08003671 intel_disable_plane(dev_priv, plane, pipe);
Jesse Barnesb24e7172011-01-04 15:09:30 -08003672 intel_disable_pipe(dev_priv, pipe);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003673
Daniel Vetter87476d62013-04-11 16:29:06 +02003674 i9xx_pfit_disable(intel_crtc);
Mika Kuoppala24a1f162013-02-08 16:35:37 +02003675
Jesse Barnes89b667f2013-04-18 14:51:36 -07003676 for_each_encoder_on_crtc(dev, crtc, encoder)
3677 if (encoder->post_disable)
3678 encoder->post_disable(encoder);
3679
Jesse Barnes63d7bbe2011-01-04 15:09:33 -08003680 intel_disable_pll(dev_priv, pipe);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003681
Chris Wilsonf7abfe82010-09-13 14:19:16 +01003682 intel_crtc->active = false;
Chris Wilson6b383a72010-09-13 13:54:26 +01003683 intel_update_fbc(dev);
3684 intel_update_watermarks(dev);
Jesse Barnes0b8765c62010-09-10 10:31:34 -07003685}
3686
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003687static void i9xx_crtc_off(struct drm_crtc *crtc)
3688{
3689}
3690
Daniel Vetter976f8a22012-07-08 22:34:21 +02003691static void intel_crtc_update_sarea(struct drm_crtc *crtc,
3692 bool enabled)
Zhenyu Wang2c072452009-06-05 15:38:42 +08003693{
3694 struct drm_device *dev = crtc->dev;
3695 struct drm_i915_master_private *master_priv;
3696 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
3697 int pipe = intel_crtc->pipe;
Jesse Barnes79e53942008-11-07 14:24:08 -08003698
3699 if (!dev->primary->master)
3700 return;
3701
3702 master_priv = dev->primary->master->driver_priv;
3703 if (!master_priv->sarea_priv)
3704 return;
3705
Jesse Barnes79e53942008-11-07 14:24:08 -08003706 switch (pipe) {
3707 case 0:
3708 master_priv->sarea_priv->pipeA_w = enabled ? crtc->mode.hdisplay : 0;
3709 master_priv->sarea_priv->pipeA_h = enabled ? crtc->mode.vdisplay : 0;
3710 break;
3711 case 1:
3712 master_priv->sarea_priv->pipeB_w = enabled ? crtc->mode.hdisplay : 0;
3713 master_priv->sarea_priv->pipeB_h = enabled ? crtc->mode.vdisplay : 0;
3714 break;
3715 default:
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003716 DRM_ERROR("Can't update pipe %c in SAREA\n", pipe_name(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08003717 break;
3718 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003719}
3720
Daniel Vetter976f8a22012-07-08 22:34:21 +02003721/**
3722 * Sets the power management mode of the pipe and plane.
3723 */
3724void intel_crtc_update_dpms(struct drm_crtc *crtc)
Chris Wilsoncdd59982010-09-08 16:30:16 +01003725{
Chris Wilsoncdd59982010-09-08 16:30:16 +01003726 struct drm_device *dev = crtc->dev;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003727 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003728 struct intel_encoder *intel_encoder;
3729 bool enable = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003730
Daniel Vetter976f8a22012-07-08 22:34:21 +02003731 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
3732 enable |= intel_encoder->connectors_active;
3733
3734 if (enable)
3735 dev_priv->display.crtc_enable(crtc);
3736 else
3737 dev_priv->display.crtc_disable(crtc);
3738
3739 intel_crtc_update_sarea(crtc, enable);
3740}
3741
Daniel Vetter976f8a22012-07-08 22:34:21 +02003742static void intel_crtc_disable(struct drm_crtc *crtc)
3743{
3744 struct drm_device *dev = crtc->dev;
3745 struct drm_connector *connector;
3746 struct drm_i915_private *dev_priv = dev->dev_private;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08003747 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003748
3749 /* crtc should still be enabled when we disable it. */
3750 WARN_ON(!crtc->enabled);
3751
3752 dev_priv->display.crtc_disable(crtc);
Paulo Zanonic77bf562013-05-03 12:15:40 -03003753 intel_crtc->eld_vld = false;
Daniel Vetter976f8a22012-07-08 22:34:21 +02003754 intel_crtc_update_sarea(crtc, false);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01003755 dev_priv->display.off(crtc);
3756
Chris Wilson931872f2012-01-16 23:01:13 +00003757 assert_plane_disabled(dev->dev_private, to_intel_crtc(crtc)->plane);
3758 assert_pipe_disabled(dev->dev_private, to_intel_crtc(crtc)->pipe);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003759
3760 if (crtc->fb) {
3761 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003762 intel_unpin_fb_obj(to_intel_framebuffer(crtc->fb)->obj);
Chris Wilsoncdd59982010-09-08 16:30:16 +01003763 mutex_unlock(&dev->struct_mutex);
Daniel Vetter976f8a22012-07-08 22:34:21 +02003764 crtc->fb = NULL;
3765 }
3766
3767 /* Update computed state. */
3768 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3769 if (!connector->encoder || !connector->encoder->crtc)
3770 continue;
3771
3772 if (connector->encoder->crtc != crtc)
3773 continue;
3774
3775 connector->dpms = DRM_MODE_DPMS_OFF;
3776 to_intel_encoder(connector->encoder)->connectors_active = false;
Chris Wilsoncdd59982010-09-08 16:30:16 +01003777 }
3778}
3779
Daniel Vettera261b242012-07-26 19:21:47 +02003780void intel_modeset_disable(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08003781{
Daniel Vettera261b242012-07-26 19:21:47 +02003782 struct drm_crtc *crtc;
3783
3784 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
3785 if (crtc->enabled)
3786 intel_crtc_disable(crtc);
3787 }
Jesse Barnes79e53942008-11-07 14:24:08 -08003788}
3789
Chris Wilsonea5b2132010-08-04 13:50:23 +01003790void intel_encoder_destroy(struct drm_encoder *encoder)
3791{
Chris Wilson4ef69c72010-09-09 15:14:28 +01003792 struct intel_encoder *intel_encoder = to_intel_encoder(encoder);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003793
Chris Wilsonea5b2132010-08-04 13:50:23 +01003794 drm_encoder_cleanup(encoder);
3795 kfree(intel_encoder);
3796}
3797
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003798/* Simple dpms helper for encodres with just one connector, no cloning and only
3799 * one kind of off state. It clamps all !ON modes to fully OFF and changes the
3800 * state of the entire output pipe. */
3801void intel_encoder_dpms(struct intel_encoder *encoder, int mode)
3802{
3803 if (mode == DRM_MODE_DPMS_ON) {
3804 encoder->connectors_active = true;
3805
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003806 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003807 } else {
3808 encoder->connectors_active = false;
3809
Daniel Vetterb2cabb02012-07-01 22:42:24 +02003810 intel_crtc_update_dpms(encoder->base.crtc);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003811 }
3812}
3813
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003814/* Cross check the actual hw state with our own modeset state tracking (and it's
3815 * internal consistency). */
Daniel Vetterb9805142012-08-31 17:37:33 +02003816static void intel_connector_check_state(struct intel_connector *connector)
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003817{
3818 if (connector->get_hw_state(connector)) {
3819 struct intel_encoder *encoder = connector->encoder;
3820 struct drm_crtc *crtc;
3821 bool encoder_enabled;
3822 enum pipe pipe;
3823
3824 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3825 connector->base.base.id,
3826 drm_get_connector_name(&connector->base));
3827
3828 WARN(connector->base.dpms == DRM_MODE_DPMS_OFF,
3829 "wrong connector dpms state\n");
3830 WARN(connector->base.encoder != &encoder->base,
3831 "active connector not linked to encoder\n");
3832 WARN(!encoder->connectors_active,
3833 "encoder->connectors_active not set\n");
3834
3835 encoder_enabled = encoder->get_hw_state(encoder, &pipe);
3836 WARN(!encoder_enabled, "encoder not enabled\n");
3837 if (WARN_ON(!encoder->base.crtc))
3838 return;
3839
3840 crtc = encoder->base.crtc;
3841
3842 WARN(!crtc->enabled, "crtc not enabled\n");
3843 WARN(!to_intel_crtc(crtc)->active, "crtc not active\n");
3844 WARN(pipe != to_intel_crtc(crtc)->pipe,
3845 "encoder active on the wrong pipe\n");
3846 }
3847}
3848
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003849/* Even simpler default implementation, if there's really no special case to
3850 * consider. */
3851void intel_connector_dpms(struct drm_connector *connector, int mode)
3852{
3853 struct intel_encoder *encoder = intel_attached_encoder(connector);
3854
3855 /* All the simple cases only support two dpms states. */
3856 if (mode != DRM_MODE_DPMS_ON)
3857 mode = DRM_MODE_DPMS_OFF;
3858
3859 if (mode == connector->dpms)
3860 return;
3861
3862 connector->dpms = mode;
3863
3864 /* Only need to change hw state when actually enabled */
3865 if (encoder->base.crtc)
3866 intel_encoder_dpms(encoder, mode);
3867 else
Daniel Vetter8af6cf82012-07-10 09:50:11 +02003868 WARN_ON(encoder->connectors_active != false);
Daniel Vetter0a91ca22012-07-02 21:54:27 +02003869
Daniel Vetterb9805142012-08-31 17:37:33 +02003870 intel_modeset_check_state(connector->dev);
Daniel Vetter5ab432e2012-06-30 08:59:56 +02003871}
3872
Daniel Vetterf0947c32012-07-02 13:10:34 +02003873/* Simple connector->get_hw_state implementation for encoders that support only
3874 * one connector and no cloning and hence the encoder state determines the state
3875 * of the connector. */
3876bool intel_connector_get_hw_state(struct intel_connector *connector)
3877{
Daniel Vetter24929352012-07-02 20:28:59 +02003878 enum pipe pipe = 0;
Daniel Vetterf0947c32012-07-02 13:10:34 +02003879 struct intel_encoder *encoder = connector->encoder;
3880
3881 return encoder->get_hw_state(encoder, &pipe);
3882}
3883
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003884static bool ironlake_check_fdi_lanes(struct drm_device *dev, enum pipe pipe,
3885 struct intel_crtc_config *pipe_config)
3886{
3887 struct drm_i915_private *dev_priv = dev->dev_private;
3888 struct intel_crtc *pipe_B_crtc =
3889 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[PIPE_B]);
3890
3891 DRM_DEBUG_KMS("checking fdi config on pipe %c, lanes %i\n",
3892 pipe_name(pipe), pipe_config->fdi_lanes);
3893 if (pipe_config->fdi_lanes > 4) {
3894 DRM_DEBUG_KMS("invalid fdi lane config on pipe %c: %i lanes\n",
3895 pipe_name(pipe), pipe_config->fdi_lanes);
3896 return false;
3897 }
3898
3899 if (IS_HASWELL(dev)) {
3900 if (pipe_config->fdi_lanes > 2) {
3901 DRM_DEBUG_KMS("only 2 lanes on haswell, required: %i lanes\n",
3902 pipe_config->fdi_lanes);
3903 return false;
3904 } else {
3905 return true;
3906 }
3907 }
3908
3909 if (INTEL_INFO(dev)->num_pipes == 2)
3910 return true;
3911
3912 /* Ivybridge 3 pipe is really complicated */
3913 switch (pipe) {
3914 case PIPE_A:
3915 return true;
3916 case PIPE_B:
3917 if (dev_priv->pipe_to_crtc_mapping[PIPE_C]->enabled &&
3918 pipe_config->fdi_lanes > 2) {
3919 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
3920 pipe_name(pipe), pipe_config->fdi_lanes);
3921 return false;
3922 }
3923 return true;
3924 case PIPE_C:
Daniel Vetter1e833f42013-02-19 22:31:57 +01003925 if (!pipe_has_enabled_pch(pipe_B_crtc) ||
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003926 pipe_B_crtc->config.fdi_lanes <= 2) {
3927 if (pipe_config->fdi_lanes > 2) {
3928 DRM_DEBUG_KMS("invalid shared fdi lane config on pipe %c: %i lanes\n",
3929 pipe_name(pipe), pipe_config->fdi_lanes);
3930 return false;
3931 }
3932 } else {
3933 DRM_DEBUG_KMS("fdi link B uses too many lanes to enable link C\n");
3934 return false;
3935 }
3936 return true;
3937 default:
3938 BUG();
3939 }
3940}
3941
Daniel Vettere29c22c2013-02-21 00:00:16 +01003942#define RETRY 1
3943static int ironlake_fdi_compute_config(struct intel_crtc *intel_crtc,
3944 struct intel_crtc_config *pipe_config)
Daniel Vetter877d48d2013-04-19 11:24:43 +02003945{
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003946 struct drm_device *dev = intel_crtc->base.dev;
Daniel Vetter877d48d2013-04-19 11:24:43 +02003947 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
3948 int target_clock, lane, link_bw;
Daniel Vettere29c22c2013-02-21 00:00:16 +01003949 bool setup_ok, needs_recompute = false;
Daniel Vetter877d48d2013-04-19 11:24:43 +02003950
Daniel Vettere29c22c2013-02-21 00:00:16 +01003951retry:
Daniel Vetter877d48d2013-04-19 11:24:43 +02003952 /* FDI is a binary signal running at ~2.7GHz, encoding
3953 * each output octet as 10 bits. The actual frequency
3954 * is stored as a divider into a 100MHz clock, and the
3955 * mode pixel clock is stored in units of 1KHz.
3956 * Hence the bw of each lane in terms of the mode signal
3957 * is:
3958 */
3959 link_bw = intel_fdi_link_freq(dev) * MHz(100)/KHz(1)/10;
3960
3961 if (pipe_config->pixel_target_clock)
3962 target_clock = pipe_config->pixel_target_clock;
3963 else
3964 target_clock = adjusted_mode->clock;
3965
3966 lane = ironlake_get_lanes_required(target_clock, link_bw,
3967 pipe_config->pipe_bpp);
3968
3969 pipe_config->fdi_lanes = lane;
3970
3971 if (pipe_config->pixel_multiplier > 1)
3972 link_bw *= pipe_config->pixel_multiplier;
3973 intel_link_compute_m_n(pipe_config->pipe_bpp, lane, target_clock,
3974 link_bw, &pipe_config->fdi_m_n);
Daniel Vetter1857e1d2013-04-29 19:34:16 +02003975
Daniel Vettere29c22c2013-02-21 00:00:16 +01003976 setup_ok = ironlake_check_fdi_lanes(intel_crtc->base.dev,
3977 intel_crtc->pipe, pipe_config);
3978 if (!setup_ok && pipe_config->pipe_bpp > 6*3) {
3979 pipe_config->pipe_bpp -= 2*3;
3980 DRM_DEBUG_KMS("fdi link bw constraint, reducing pipe bpp to %i\n",
3981 pipe_config->pipe_bpp);
3982 needs_recompute = true;
3983 pipe_config->bw_constrained = true;
3984
3985 goto retry;
3986 }
3987
3988 if (needs_recompute)
3989 return RETRY;
3990
3991 return setup_ok ? 0 : -EINVAL;
Daniel Vetter877d48d2013-04-19 11:24:43 +02003992}
3993
Daniel Vettere29c22c2013-02-21 00:00:16 +01003994static int intel_crtc_compute_config(struct drm_crtc *crtc,
3995 struct intel_crtc_config *pipe_config)
Jesse Barnes79e53942008-11-07 14:24:08 -08003996{
Zhenyu Wang2c072452009-06-05 15:38:42 +08003997 struct drm_device *dev = crtc->dev;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01003998 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Chris Wilson89749352010-09-12 18:25:19 +01003999
Eric Anholtbad720f2009-10-22 16:11:14 -07004000 if (HAS_PCH_SPLIT(dev)) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004001 /* FDI link clock is fixed at 2.7G */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004002 if (pipe_config->requested_mode.clock * 3
4003 > IRONLAKE_FDI_FREQ * 4)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004004 return -EINVAL;
Zhenyu Wang2c072452009-06-05 15:38:42 +08004005 }
Chris Wilson89749352010-09-12 18:25:19 +01004006
Daniel Vetterf9bef082012-04-15 19:53:19 +02004007 /* All interlaced capable intel hw wants timings in frames. Note though
4008 * that intel_lvds_mode_fixup does some funny tricks with the crtc
4009 * timings, so we need to be careful not to clobber these.*/
Daniel Vetter7ae89232013-03-27 00:44:52 +01004010 if (!pipe_config->timings_set)
Daniel Vetterf9bef082012-04-15 19:53:19 +02004011 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson89749352010-09-12 18:25:19 +01004012
Damien Lespiau8693a822013-05-03 18:48:11 +01004013 /* Cantiga+ cannot handle modes with a hsync front porch of 0.
4014 * WaPruneModeWithIncorrectHsyncOffset:ctg,elk,ilk,snb,ivb,vlv,hsw.
Chris Wilson44f46b422012-06-21 13:19:59 +03004015 */
4016 if ((INTEL_INFO(dev)->gen > 4 || IS_G4X(dev)) &&
4017 adjusted_mode->hsync_start == adjusted_mode->hdisplay)
Daniel Vettere29c22c2013-02-21 00:00:16 +01004018 return -EINVAL;
Chris Wilson44f46b422012-06-21 13:19:59 +03004019
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004020 if ((IS_G4X(dev) || IS_VALLEYVIEW(dev)) && pipe_config->pipe_bpp > 10*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004021 pipe_config->pipe_bpp = 10*3; /* 12bpc is gen5+ */
Daniel Vetterbd080ee2013-04-17 20:01:39 +02004022 } else if (INTEL_INFO(dev)->gen <= 4 && pipe_config->pipe_bpp > 8*3) {
Daniel Vetter5d2d38d2013-03-27 00:45:01 +01004023 /* only a 8bpc pipe, with 6bpc dither through the panel fitter
4024 * for lvds. */
4025 pipe_config->pipe_bpp = 8*3;
4026 }
4027
Daniel Vetter877d48d2013-04-19 11:24:43 +02004028 if (pipe_config->has_pch_encoder)
Daniel Vetter1857e1d2013-04-29 19:34:16 +02004029 return ironlake_fdi_compute_config(to_intel_crtc(crtc), pipe_config);
Daniel Vetter877d48d2013-04-19 11:24:43 +02004030
Daniel Vettere29c22c2013-02-21 00:00:16 +01004031 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08004032}
4033
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07004034static int valleyview_get_display_clock_speed(struct drm_device *dev)
4035{
4036 return 400000; /* FIXME */
4037}
4038
Jesse Barnese70236a2009-09-21 10:42:27 -07004039static int i945_get_display_clock_speed(struct drm_device *dev)
Jesse Barnes79e53942008-11-07 14:24:08 -08004040{
Jesse Barnese70236a2009-09-21 10:42:27 -07004041 return 400000;
4042}
Jesse Barnes79e53942008-11-07 14:24:08 -08004043
Jesse Barnese70236a2009-09-21 10:42:27 -07004044static int i915_get_display_clock_speed(struct drm_device *dev)
4045{
4046 return 333000;
4047}
Jesse Barnes79e53942008-11-07 14:24:08 -08004048
Jesse Barnese70236a2009-09-21 10:42:27 -07004049static int i9xx_misc_get_display_clock_speed(struct drm_device *dev)
4050{
4051 return 200000;
4052}
Jesse Barnes79e53942008-11-07 14:24:08 -08004053
Jesse Barnese70236a2009-09-21 10:42:27 -07004054static int i915gm_get_display_clock_speed(struct drm_device *dev)
4055{
4056 u16 gcfgc = 0;
4057
4058 pci_read_config_word(dev->pdev, GCFGC, &gcfgc);
4059
4060 if (gcfgc & GC_LOW_FREQUENCY_ENABLE)
Jesse Barnes79e53942008-11-07 14:24:08 -08004061 return 133000;
Jesse Barnese70236a2009-09-21 10:42:27 -07004062 else {
4063 switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
4064 case GC_DISPLAY_CLOCK_333_MHZ:
4065 return 333000;
4066 default:
4067 case GC_DISPLAY_CLOCK_190_200_MHZ:
4068 return 190000;
4069 }
4070 }
4071}
Jesse Barnes79e53942008-11-07 14:24:08 -08004072
Jesse Barnese70236a2009-09-21 10:42:27 -07004073static int i865_get_display_clock_speed(struct drm_device *dev)
4074{
4075 return 266000;
4076}
4077
4078static int i855_get_display_clock_speed(struct drm_device *dev)
4079{
4080 u16 hpllcc = 0;
4081 /* Assume that the hardware is in the high speed state. This
4082 * should be the default.
4083 */
4084 switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
4085 case GC_CLOCK_133_200:
4086 case GC_CLOCK_100_200:
4087 return 200000;
4088 case GC_CLOCK_166_250:
4089 return 250000;
4090 case GC_CLOCK_100_133:
4091 return 133000;
4092 }
4093
4094 /* Shouldn't happen */
4095 return 0;
4096}
4097
4098static int i830_get_display_clock_speed(struct drm_device *dev)
4099{
4100 return 133000;
Jesse Barnes79e53942008-11-07 14:24:08 -08004101}
4102
Zhenyu Wang2c072452009-06-05 15:38:42 +08004103static void
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004104intel_reduce_m_n_ratio(uint32_t *num, uint32_t *den)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004105{
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004106 while (*num > DATA_LINK_M_N_MASK ||
4107 *den > DATA_LINK_M_N_MASK) {
Zhenyu Wang2c072452009-06-05 15:38:42 +08004108 *num >>= 1;
4109 *den >>= 1;
4110 }
4111}
4112
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004113static void compute_m_n(unsigned int m, unsigned int n,
4114 uint32_t *ret_m, uint32_t *ret_n)
4115{
4116 *ret_n = min_t(unsigned int, roundup_pow_of_two(n), DATA_LINK_N_MAX);
4117 *ret_m = div_u64((uint64_t) m * *ret_n, n);
4118 intel_reduce_m_n_ratio(ret_m, ret_n);
4119}
4120
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004121void
4122intel_link_compute_m_n(int bits_per_pixel, int nlanes,
4123 int pixel_clock, int link_clock,
4124 struct intel_link_m_n *m_n)
Zhenyu Wang2c072452009-06-05 15:38:42 +08004125{
Daniel Vettere69d0bc2012-11-29 15:59:36 +01004126 m_n->tu = 64;
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004127
4128 compute_m_n(bits_per_pixel * pixel_clock,
4129 link_clock * nlanes * 8,
4130 &m_n->gmch_m, &m_n->gmch_n);
4131
4132 compute_m_n(pixel_clock, link_clock,
4133 &m_n->link_m, &m_n->link_n);
Zhenyu Wang2c072452009-06-05 15:38:42 +08004134}
4135
Chris Wilsona7615032011-01-12 17:04:08 +00004136static inline bool intel_panel_use_ssc(struct drm_i915_private *dev_priv)
4137{
Keith Packard72bbe582011-09-26 16:09:45 -07004138 if (i915_panel_use_ssc >= 0)
4139 return i915_panel_use_ssc != 0;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004140 return dev_priv->vbt.lvds_use_ssc
Keith Packard435793d2011-07-12 14:56:22 -07004141 && !(dev_priv->quirks & QUIRK_LVDS_SSC_DISABLE);
Chris Wilsona7615032011-01-12 17:04:08 +00004142}
4143
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004144static int vlv_get_refclk(struct drm_crtc *crtc)
4145{
4146 struct drm_device *dev = crtc->dev;
4147 struct drm_i915_private *dev_priv = dev->dev_private;
4148 int refclk = 27000; /* for DP & HDMI */
4149
4150 return 100000; /* only one validated so far */
4151
4152 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_ANALOG)) {
4153 refclk = 96000;
4154 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS)) {
4155 if (intel_panel_use_ssc(dev_priv))
4156 refclk = 100000;
4157 else
4158 refclk = 96000;
4159 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_EDP)) {
4160 refclk = 100000;
4161 }
4162
4163 return refclk;
4164}
4165
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004166static int i9xx_get_refclk(struct drm_crtc *crtc, int num_connectors)
4167{
4168 struct drm_device *dev = crtc->dev;
4169 struct drm_i915_private *dev_priv = dev->dev_private;
4170 int refclk;
4171
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004172 if (IS_VALLEYVIEW(dev)) {
4173 refclk = vlv_get_refclk(crtc);
4174 } else if (intel_pipe_has_type(crtc, INTEL_OUTPUT_LVDS) &&
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004175 intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004176 refclk = dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004177 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
4178 refclk / 1000);
4179 } else if (!IS_GEN2(dev)) {
4180 refclk = 96000;
4181 } else {
4182 refclk = 48000;
4183 }
4184
4185 return refclk;
4186}
4187
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004188static uint32_t pnv_dpll_compute_fp(struct dpll *dpll)
4189{
4190 return (1 << dpll->n) << 16 | dpll->m1 << 8 | dpll->m2;
4191}
4192
4193static uint32_t i9xx_dpll_compute_fp(struct dpll *dpll)
4194{
4195 return dpll->n << 16 | dpll->m1 << 8 | dpll->m2;
4196}
4197
Daniel Vetterf47709a2013-03-28 10:42:02 +01004198static void i9xx_update_pll_dividers(struct intel_crtc *crtc,
Jesse Barnesa7516a02011-12-15 12:30:37 -08004199 intel_clock_t *reduced_clock)
4200{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004201 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004202 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004203 int pipe = crtc->pipe;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004204 u32 fp, fp2 = 0;
4205
4206 if (IS_PINEVIEW(dev)) {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004207 fp = pnv_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004208 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004209 fp2 = pnv_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004210 } else {
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004211 fp = i9xx_dpll_compute_fp(&crtc->config.dpll);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004212 if (reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02004213 fp2 = i9xx_dpll_compute_fp(reduced_clock);
Jesse Barnesa7516a02011-12-15 12:30:37 -08004214 }
4215
4216 I915_WRITE(FP0(pipe), fp);
4217
Daniel Vetterf47709a2013-03-28 10:42:02 +01004218 crtc->lowfreq_avail = false;
4219 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Jesse Barnesa7516a02011-12-15 12:30:37 -08004220 reduced_clock && i915_powersave) {
4221 I915_WRITE(FP1(pipe), fp2);
Daniel Vetterf47709a2013-03-28 10:42:02 +01004222 crtc->lowfreq_avail = true;
Jesse Barnesa7516a02011-12-15 12:30:37 -08004223 } else {
4224 I915_WRITE(FP1(pipe), fp);
4225 }
4226}
4227
Jesse Barnes89b667f2013-04-18 14:51:36 -07004228static void vlv_pllb_recal_opamp(struct drm_i915_private *dev_priv)
4229{
4230 u32 reg_val;
4231
4232 /*
4233 * PLLB opamp always calibrates to max value of 0x3f, force enable it
4234 * and set it to a reasonable value instead.
4235 */
Jani Nikulaae992582013-05-22 15:36:19 +03004236 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004237 reg_val &= 0xffffff00;
4238 reg_val |= 0x00000030;
Jani Nikulaae992582013-05-22 15:36:19 +03004239 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004240
Jani Nikulaae992582013-05-22 15:36:19 +03004241 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004242 reg_val &= 0x8cffffff;
4243 reg_val = 0x8c000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004244 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004245
Jani Nikulaae992582013-05-22 15:36:19 +03004246 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF(1));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004247 reg_val &= 0xffffff00;
Jani Nikulaae992582013-05-22 15:36:19 +03004248 vlv_dpio_write(dev_priv, DPIO_IREF(1), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004249
Jani Nikulaae992582013-05-22 15:36:19 +03004250 reg_val = vlv_dpio_read(dev_priv, DPIO_CALIBRATION);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004251 reg_val &= 0x00ffffff;
4252 reg_val |= 0xb0000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004253 vlv_dpio_write(dev_priv, DPIO_CALIBRATION, reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004254}
4255
Daniel Vetterb5518422013-05-03 11:49:48 +02004256static void intel_pch_transcoder_set_m_n(struct intel_crtc *crtc,
4257 struct intel_link_m_n *m_n)
4258{
4259 struct drm_device *dev = crtc->base.dev;
4260 struct drm_i915_private *dev_priv = dev->dev_private;
4261 int pipe = crtc->pipe;
4262
Daniel Vettere3b95f12013-05-03 11:49:49 +02004263 I915_WRITE(PCH_TRANS_DATA_M1(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4264 I915_WRITE(PCH_TRANS_DATA_N1(pipe), m_n->gmch_n);
4265 I915_WRITE(PCH_TRANS_LINK_M1(pipe), m_n->link_m);
4266 I915_WRITE(PCH_TRANS_LINK_N1(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004267}
4268
4269static void intel_cpu_transcoder_set_m_n(struct intel_crtc *crtc,
4270 struct intel_link_m_n *m_n)
4271{
4272 struct drm_device *dev = crtc->base.dev;
4273 struct drm_i915_private *dev_priv = dev->dev_private;
4274 int pipe = crtc->pipe;
4275 enum transcoder transcoder = crtc->config.cpu_transcoder;
4276
4277 if (INTEL_INFO(dev)->gen >= 5) {
4278 I915_WRITE(PIPE_DATA_M1(transcoder), TU_SIZE(m_n->tu) | m_n->gmch_m);
4279 I915_WRITE(PIPE_DATA_N1(transcoder), m_n->gmch_n);
4280 I915_WRITE(PIPE_LINK_M1(transcoder), m_n->link_m);
4281 I915_WRITE(PIPE_LINK_N1(transcoder), m_n->link_n);
4282 } else {
Daniel Vettere3b95f12013-05-03 11:49:49 +02004283 I915_WRITE(PIPE_DATA_M_G4X(pipe), TU_SIZE(m_n->tu) | m_n->gmch_m);
4284 I915_WRITE(PIPE_DATA_N_G4X(pipe), m_n->gmch_n);
4285 I915_WRITE(PIPE_LINK_M_G4X(pipe), m_n->link_m);
4286 I915_WRITE(PIPE_LINK_N_G4X(pipe), m_n->link_n);
Daniel Vetterb5518422013-05-03 11:49:48 +02004287 }
4288}
4289
Daniel Vetter03afc4a2013-04-02 23:42:31 +02004290static void intel_dp_set_m_n(struct intel_crtc *crtc)
4291{
4292 if (crtc->config.has_pch_encoder)
4293 intel_pch_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4294 else
4295 intel_cpu_transcoder_set_m_n(crtc, &crtc->config.dp_m_n);
4296}
4297
Daniel Vetterf47709a2013-03-28 10:42:02 +01004298static void vlv_update_pll(struct intel_crtc *crtc)
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004299{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004300 struct drm_device *dev = crtc->base.dev;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004301 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004302 struct drm_display_mode *adjusted_mode =
4303 &crtc->config.adjusted_mode;
4304 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004305 int pipe = crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004306 u32 dpll, mdiv;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004307 u32 bestn, bestm1, bestm2, bestp1, bestp2;
Jesse Barnes89b667f2013-04-18 14:51:36 -07004308 bool is_hdmi;
Daniel Vetter198a037f2013-04-19 11:14:37 +02004309 u32 coreclk, reg_val, dpll_md;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004310
Daniel Vetter09153002012-12-12 14:06:44 +01004311 mutex_lock(&dev_priv->dpio_lock);
4312
Jesse Barnes89b667f2013-04-18 14:51:36 -07004313 is_hdmi = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004314
Daniel Vetterf47709a2013-03-28 10:42:02 +01004315 bestn = crtc->config.dpll.n;
4316 bestm1 = crtc->config.dpll.m1;
4317 bestm2 = crtc->config.dpll.m2;
4318 bestp1 = crtc->config.dpll.p1;
4319 bestp2 = crtc->config.dpll.p2;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004320
Jesse Barnes89b667f2013-04-18 14:51:36 -07004321 /* See eDP HDMI DPIO driver vbios notes doc */
4322
4323 /* PLL B needs special handling */
4324 if (pipe)
4325 vlv_pllb_recal_opamp(dev_priv);
4326
4327 /* Set up Tx target for periodic Rcomp update */
Jani Nikulaae992582013-05-22 15:36:19 +03004328 vlv_dpio_write(dev_priv, DPIO_IREF_BCAST, 0x0100000f);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004329
4330 /* Disable target IRef on PLL */
Jani Nikulaae992582013-05-22 15:36:19 +03004331 reg_val = vlv_dpio_read(dev_priv, DPIO_IREF_CTL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004332 reg_val &= 0x00ffffff;
Jani Nikulaae992582013-05-22 15:36:19 +03004333 vlv_dpio_write(dev_priv, DPIO_IREF_CTL(pipe), reg_val);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004334
4335 /* Disable fast lock */
Jani Nikulaae992582013-05-22 15:36:19 +03004336 vlv_dpio_write(dev_priv, DPIO_FASTCLK_DISABLE, 0x610);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004337
4338 /* Set idtafcrecal before PLL is enabled */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004339 mdiv = ((bestm1 << DPIO_M1DIV_SHIFT) | (bestm2 & DPIO_M2DIV_MASK));
4340 mdiv |= ((bestp1 << DPIO_P1_SHIFT) | (bestp2 << DPIO_P2_SHIFT));
4341 mdiv |= ((bestn << DPIO_N_SHIFT));
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004342 mdiv |= (1 << DPIO_K_SHIFT);
Jesse Barnes7df50802013-05-02 10:48:09 -07004343
4344 /*
4345 * Post divider depends on pixel clock rate, DAC vs digital (and LVDS,
4346 * but we don't support that).
4347 * Note: don't use the DAC post divider as it seems unstable.
4348 */
4349 mdiv |= (DPIO_POST_DIV_HDMIDP << DPIO_POST_DIV_SHIFT);
Jani Nikulaae992582013-05-22 15:36:19 +03004350 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004351
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004352 mdiv |= DPIO_ENABLE_CALIBRATION;
Jani Nikulaae992582013-05-22 15:36:19 +03004353 vlv_dpio_write(dev_priv, DPIO_DIV(pipe), mdiv);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004354
Jesse Barnes89b667f2013-04-18 14:51:36 -07004355 /* Set HBR and RBR LPF coefficients */
4356 if (adjusted_mode->clock == 162000 ||
4357 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI))
Jani Nikulaae992582013-05-22 15:36:19 +03004358 vlv_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004359 0x005f0021);
4360 else
Jani Nikulaae992582013-05-22 15:36:19 +03004361 vlv_dpio_write(dev_priv, DPIO_LFP_COEFF(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004362 0x00d0000f);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004363
Jesse Barnes89b667f2013-04-18 14:51:36 -07004364 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP) ||
4365 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT)) {
4366 /* Use SSC source */
4367 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004368 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004369 0x0df40000);
4370 else
Jani Nikulaae992582013-05-22 15:36:19 +03004371 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004372 0x0df70000);
4373 } else { /* HDMI or VGA */
4374 /* Use bend source */
4375 if (!pipe)
Jani Nikulaae992582013-05-22 15:36:19 +03004376 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004377 0x0df70000);
4378 else
Jani Nikulaae992582013-05-22 15:36:19 +03004379 vlv_dpio_write(dev_priv, DPIO_REFSFR(pipe),
Jesse Barnes89b667f2013-04-18 14:51:36 -07004380 0x0df40000);
4381 }
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004382
Jani Nikulaae992582013-05-22 15:36:19 +03004383 coreclk = vlv_dpio_read(dev_priv, DPIO_CORE_CLK(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004384 coreclk = (coreclk & 0x0000ff00) | 0x01c00000;
4385 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT) ||
4386 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_EDP))
4387 coreclk |= 0x01000000;
Jani Nikulaae992582013-05-22 15:36:19 +03004388 vlv_dpio_write(dev_priv, DPIO_CORE_CLK(pipe), coreclk);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004389
Jani Nikulaae992582013-05-22 15:36:19 +03004390 vlv_dpio_write(dev_priv, DPIO_PLL_CML(pipe), 0x87871000);
Jesse Barnes89b667f2013-04-18 14:51:36 -07004391
4392 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
4393 if (encoder->pre_pll_enable)
4394 encoder->pre_pll_enable(encoder);
4395
4396 /* Enable DPIO clock input */
4397 dpll = DPLL_EXT_BUFFER_ENABLE_VLV | DPLL_REFA_CLK_ENABLE_VLV |
4398 DPLL_VGA_MODE_DIS | DPLL_INTEGRATED_CLOCK_VLV;
4399 if (pipe)
4400 dpll |= DPLL_INTEGRATED_CRI_CLK_VLV;
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004401
4402 dpll |= DPLL_VCO_ENABLE;
4403 I915_WRITE(DPLL(pipe), dpll);
4404 POSTING_READ(DPLL(pipe));
Jesse Barnes89b667f2013-04-18 14:51:36 -07004405 udelay(150);
4406
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004407 if (wait_for(((I915_READ(DPLL(pipe)) & DPLL_LOCK_VLV) == DPLL_LOCK_VLV), 1))
4408 DRM_ERROR("DPLL %d failed to lock\n", pipe);
4409
Daniel Vetter198a037f2013-04-19 11:14:37 +02004410 dpll_md = 0;
4411 if (crtc->config.pixel_multiplier > 1) {
4412 dpll_md = (crtc->config.pixel_multiplier - 1)
4413 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304414 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004415 I915_WRITE(DPLL_MD(pipe), dpll_md);
4416 POSTING_READ(DPLL_MD(pipe));
Daniel Vetterf47709a2013-03-28 10:42:02 +01004417
Jesse Barnes89b667f2013-04-18 14:51:36 -07004418 if (crtc->config.has_dp_encoder)
4419 intel_dp_set_m_n(crtc);
Daniel Vetter09153002012-12-12 14:06:44 +01004420
4421 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004422}
4423
Daniel Vetterf47709a2013-03-28 10:42:02 +01004424static void i9xx_update_pll(struct intel_crtc *crtc,
4425 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004426 int num_connectors)
4427{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004428 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004429 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004430 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004431 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004432 u32 dpll;
4433 bool is_sdvo;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004434 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004435
Daniel Vetterf47709a2013-03-28 10:42:02 +01004436 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304437
Daniel Vetterf47709a2013-03-28 10:42:02 +01004438 is_sdvo = intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_SDVO) ||
4439 intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_HDMI);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004440
4441 dpll = DPLL_VGA_MODE_DIS;
4442
Daniel Vetterf47709a2013-03-28 10:42:02 +01004443 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004444 dpll |= DPLLB_MODE_LVDS;
4445 else
4446 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01004447
Daniel Vetter198a037f2013-04-19 11:14:37 +02004448 if ((crtc->config.pixel_multiplier > 1) &&
4449 (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))) {
4450 dpll |= (crtc->config.pixel_multiplier - 1)
4451 << SDVO_MULTIPLIER_SHIFT_HIRES;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004452 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004453
4454 if (is_sdvo)
4455 dpll |= DPLL_DVO_HIGH_SPEED;
4456
Daniel Vetterf47709a2013-03-28 10:42:02 +01004457 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_DISPLAYPORT))
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004458 dpll |= DPLL_DVO_HIGH_SPEED;
4459
4460 /* compute bitmask from p1 value */
4461 if (IS_PINEVIEW(dev))
4462 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW;
4463 else {
4464 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4465 if (IS_G4X(dev) && reduced_clock)
4466 dpll |= (1 << (reduced_clock->p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
4467 }
4468 switch (clock->p2) {
4469 case 5:
4470 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
4471 break;
4472 case 7:
4473 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
4474 break;
4475 case 10:
4476 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
4477 break;
4478 case 14:
4479 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
4480 break;
4481 }
4482 if (INTEL_INFO(dev)->gen >= 4)
4483 dpll |= (6 << PLL_LOAD_PULSE_PHASE_SHIFT);
4484
Daniel Vetter09ede542013-04-30 14:01:45 +02004485 if (crtc->config.sdvo_tv_clock)
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004486 dpll |= PLL_REF_INPUT_TVCLKINBC;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004487 else if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004488 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4489 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4490 else
4491 dpll |= PLL_REF_INPUT_DREFCLK;
4492
4493 dpll |= DPLL_VCO_ENABLE;
4494 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4495 POSTING_READ(DPLL(pipe));
4496 udelay(150);
4497
Daniel Vetterf47709a2013-03-28 10:42:02 +01004498 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004499 if (encoder->pre_pll_enable)
4500 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004501
Daniel Vetterf47709a2013-03-28 10:42:02 +01004502 if (crtc->config.has_dp_encoder)
4503 intel_dp_set_m_n(crtc);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004504
4505 I915_WRITE(DPLL(pipe), dpll);
4506
4507 /* Wait for the clocks to stabilize. */
4508 POSTING_READ(DPLL(pipe));
4509 udelay(150);
4510
4511 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter198a037f2013-04-19 11:14:37 +02004512 u32 dpll_md = 0;
4513 if (crtc->config.pixel_multiplier > 1) {
4514 dpll_md = (crtc->config.pixel_multiplier - 1)
4515 << DPLL_MD_UDI_MULTIPLIER_SHIFT;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004516 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02004517 I915_WRITE(DPLL_MD(pipe), dpll_md);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004518 } else {
4519 /* The pixel multiplier can only be updated once the
4520 * DPLL is enabled and the clocks are stable.
4521 *
4522 * So write it again.
4523 */
4524 I915_WRITE(DPLL(pipe), dpll);
4525 }
4526}
4527
Daniel Vetterf47709a2013-03-28 10:42:02 +01004528static void i8xx_update_pll(struct intel_crtc *crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004529 struct drm_display_mode *adjusted_mode,
Daniel Vetterf47709a2013-03-28 10:42:02 +01004530 intel_clock_t *reduced_clock,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004531 int num_connectors)
4532{
Daniel Vetterf47709a2013-03-28 10:42:02 +01004533 struct drm_device *dev = crtc->base.dev;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004534 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterdafd2262012-11-26 17:22:07 +01004535 struct intel_encoder *encoder;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004536 int pipe = crtc->pipe;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004537 u32 dpll;
Daniel Vetterf47709a2013-03-28 10:42:02 +01004538 struct dpll *clock = &crtc->config.dpll;
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004539
Daniel Vetterf47709a2013-03-28 10:42:02 +01004540 i9xx_update_pll_dividers(crtc, reduced_clock);
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304541
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004542 dpll = DPLL_VGA_MODE_DIS;
4543
Daniel Vetterf47709a2013-03-28 10:42:02 +01004544 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS)) {
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004545 dpll |= (1 << (clock->p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4546 } else {
4547 if (clock->p1 == 2)
4548 dpll |= PLL_P1_DIVIDE_BY_TWO;
4549 else
4550 dpll |= (clock->p1 - 2) << DPLL_FPA01_P1_POST_DIV_SHIFT;
4551 if (clock->p2 == 4)
4552 dpll |= PLL_P2_DIVIDE_BY_4;
4553 }
4554
Daniel Vetterf47709a2013-03-28 10:42:02 +01004555 if (intel_pipe_has_type(&crtc->base, INTEL_OUTPUT_LVDS) &&
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004556 intel_panel_use_ssc(dev_priv) && num_connectors < 2)
4557 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
4558 else
4559 dpll |= PLL_REF_INPUT_DREFCLK;
4560
4561 dpll |= DPLL_VCO_ENABLE;
4562 I915_WRITE(DPLL(pipe), dpll & ~DPLL_VCO_ENABLE);
4563 POSTING_READ(DPLL(pipe));
4564 udelay(150);
4565
Daniel Vetterf47709a2013-03-28 10:42:02 +01004566 for_each_encoder_on_crtc(dev, &crtc->base, encoder)
Daniel Vetterdafd2262012-11-26 17:22:07 +01004567 if (encoder->pre_pll_enable)
4568 encoder->pre_pll_enable(encoder);
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004569
Daniel Vetter5b5896e2012-09-11 12:37:55 +02004570 I915_WRITE(DPLL(pipe), dpll);
4571
4572 /* Wait for the clocks to stabilize. */
4573 POSTING_READ(DPLL(pipe));
4574 udelay(150);
4575
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004576 /* The pixel multiplier can only be updated once the
4577 * DPLL is enabled and the clocks are stable.
4578 *
4579 * So write it again.
4580 */
4581 I915_WRITE(DPLL(pipe), dpll);
4582}
4583
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004584static void intel_set_pipe_timings(struct intel_crtc *intel_crtc,
4585 struct drm_display_mode *mode,
4586 struct drm_display_mode *adjusted_mode)
4587{
4588 struct drm_device *dev = intel_crtc->base.dev;
4589 struct drm_i915_private *dev_priv = dev->dev_private;
4590 enum pipe pipe = intel_crtc->pipe;
Daniel Vetter3b117c82013-04-17 20:15:07 +02004591 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004592 uint32_t vsyncshift, crtc_vtotal, crtc_vblank_end;
4593
4594 /* We need to be careful not to changed the adjusted mode, for otherwise
4595 * the hw state checker will get angry at the mismatch. */
4596 crtc_vtotal = adjusted_mode->crtc_vtotal;
4597 crtc_vblank_end = adjusted_mode->crtc_vblank_end;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004598
4599 if (!IS_GEN2(dev) && adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE) {
4600 /* the chip adds 2 halflines automatically */
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004601 crtc_vtotal -= 1;
4602 crtc_vblank_end -= 1;
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004603 vsyncshift = adjusted_mode->crtc_hsync_start
4604 - adjusted_mode->crtc_htotal / 2;
4605 } else {
4606 vsyncshift = 0;
4607 }
4608
4609 if (INTEL_INFO(dev)->gen > 3)
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004610 I915_WRITE(VSYNCSHIFT(cpu_transcoder), vsyncshift);
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004611
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004612 I915_WRITE(HTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004613 (adjusted_mode->crtc_hdisplay - 1) |
4614 ((adjusted_mode->crtc_htotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004615 I915_WRITE(HBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004616 (adjusted_mode->crtc_hblank_start - 1) |
4617 ((adjusted_mode->crtc_hblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004618 I915_WRITE(HSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004619 (adjusted_mode->crtc_hsync_start - 1) |
4620 ((adjusted_mode->crtc_hsync_end - 1) << 16));
4621
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004622 I915_WRITE(VTOTAL(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004623 (adjusted_mode->crtc_vdisplay - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004624 ((crtc_vtotal - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004625 I915_WRITE(VBLANK(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004626 (adjusted_mode->crtc_vblank_start - 1) |
Daniel Vetter4d8a62e2013-05-03 11:49:51 +02004627 ((crtc_vblank_end - 1) << 16));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02004628 I915_WRITE(VSYNC(cpu_transcoder),
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004629 (adjusted_mode->crtc_vsync_start - 1) |
4630 ((adjusted_mode->crtc_vsync_end - 1) << 16));
4631
Paulo Zanonib5e508d2012-10-24 11:34:43 -02004632 /* Workaround: when the EDP input selection is B, the VTOTAL_B must be
4633 * programmed with the VTOTAL_EDP value. Same for VTOTAL_C. This is
4634 * documented on the DDI_FUNC_CTL register description, EDP Input Select
4635 * bits. */
4636 if (IS_HASWELL(dev) && cpu_transcoder == TRANSCODER_EDP &&
4637 (pipe == PIPE_B || pipe == PIPE_C))
4638 I915_WRITE(VTOTAL(pipe), I915_READ(VTOTAL(cpu_transcoder)));
4639
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004640 /* pipesrc controls the size that is scaled from, which should
4641 * always be the user's requested size.
4642 */
4643 I915_WRITE(PIPESRC(pipe),
4644 ((mode->hdisplay - 1) << 16) | (mode->vdisplay - 1));
4645}
4646
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004647static void intel_get_pipe_timings(struct intel_crtc *crtc,
4648 struct intel_crtc_config *pipe_config)
4649{
4650 struct drm_device *dev = crtc->base.dev;
4651 struct drm_i915_private *dev_priv = dev->dev_private;
4652 enum transcoder cpu_transcoder = pipe_config->cpu_transcoder;
4653 uint32_t tmp;
4654
4655 tmp = I915_READ(HTOTAL(cpu_transcoder));
4656 pipe_config->adjusted_mode.crtc_hdisplay = (tmp & 0xffff) + 1;
4657 pipe_config->adjusted_mode.crtc_htotal = ((tmp >> 16) & 0xffff) + 1;
4658 tmp = I915_READ(HBLANK(cpu_transcoder));
4659 pipe_config->adjusted_mode.crtc_hblank_start = (tmp & 0xffff) + 1;
4660 pipe_config->adjusted_mode.crtc_hblank_end = ((tmp >> 16) & 0xffff) + 1;
4661 tmp = I915_READ(HSYNC(cpu_transcoder));
4662 pipe_config->adjusted_mode.crtc_hsync_start = (tmp & 0xffff) + 1;
4663 pipe_config->adjusted_mode.crtc_hsync_end = ((tmp >> 16) & 0xffff) + 1;
4664
4665 tmp = I915_READ(VTOTAL(cpu_transcoder));
4666 pipe_config->adjusted_mode.crtc_vdisplay = (tmp & 0xffff) + 1;
4667 pipe_config->adjusted_mode.crtc_vtotal = ((tmp >> 16) & 0xffff) + 1;
4668 tmp = I915_READ(VBLANK(cpu_transcoder));
4669 pipe_config->adjusted_mode.crtc_vblank_start = (tmp & 0xffff) + 1;
4670 pipe_config->adjusted_mode.crtc_vblank_end = ((tmp >> 16) & 0xffff) + 1;
4671 tmp = I915_READ(VSYNC(cpu_transcoder));
4672 pipe_config->adjusted_mode.crtc_vsync_start = (tmp & 0xffff) + 1;
4673 pipe_config->adjusted_mode.crtc_vsync_end = ((tmp >> 16) & 0xffff) + 1;
4674
4675 if (I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_INTERLACE_MASK) {
4676 pipe_config->adjusted_mode.flags |= DRM_MODE_FLAG_INTERLACE;
4677 pipe_config->adjusted_mode.crtc_vtotal += 1;
4678 pipe_config->adjusted_mode.crtc_vblank_end += 1;
4679 }
4680
4681 tmp = I915_READ(PIPESRC(crtc->pipe));
4682 pipe_config->requested_mode.vdisplay = (tmp & 0xffff) + 1;
4683 pipe_config->requested_mode.hdisplay = ((tmp >> 16) & 0xffff) + 1;
4684}
4685
Daniel Vetter84b046f2013-02-19 18:48:54 +01004686static void i9xx_set_pipeconf(struct intel_crtc *intel_crtc)
4687{
4688 struct drm_device *dev = intel_crtc->base.dev;
4689 struct drm_i915_private *dev_priv = dev->dev_private;
4690 uint32_t pipeconf;
4691
4692 pipeconf = I915_READ(PIPECONF(intel_crtc->pipe));
4693
4694 if (intel_crtc->pipe == 0 && INTEL_INFO(dev)->gen < 4) {
4695 /* Enable pixel doubling when the dot clock is > 90% of the (display)
4696 * core speed.
4697 *
4698 * XXX: No double-wide on 915GM pipe B. Is that the only reason for the
4699 * pipe == 0 check?
4700 */
4701 if (intel_crtc->config.requested_mode.clock >
4702 dev_priv->display.get_display_clock_speed(dev) * 9 / 10)
4703 pipeconf |= PIPECONF_DOUBLE_WIDE;
4704 else
4705 pipeconf &= ~PIPECONF_DOUBLE_WIDE;
4706 }
4707
Daniel Vetterff9ce462013-04-24 14:57:17 +02004708 /* only g4x and later have fancy bpc/dither controls */
4709 if (IS_G4X(dev) || IS_VALLEYVIEW(dev)) {
4710 pipeconf &= ~(PIPECONF_BPC_MASK |
4711 PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetter84b046f2013-02-19 18:48:54 +01004712
Daniel Vetterff9ce462013-04-24 14:57:17 +02004713 /* Bspec claims that we can't use dithering for 30bpp pipes. */
4714 if (intel_crtc->config.dither && intel_crtc->config.pipe_bpp != 30)
4715 pipeconf |= PIPECONF_DITHER_EN |
4716 PIPECONF_DITHER_TYPE_SP;
4717
4718 switch (intel_crtc->config.pipe_bpp) {
4719 case 18:
4720 pipeconf |= PIPECONF_6BPC;
4721 break;
4722 case 24:
4723 pipeconf |= PIPECONF_8BPC;
4724 break;
4725 case 30:
4726 pipeconf |= PIPECONF_10BPC;
4727 break;
4728 default:
4729 /* Case prevented by intel_choose_pipe_bpp_dither. */
4730 BUG();
Daniel Vetter84b046f2013-02-19 18:48:54 +01004731 }
4732 }
4733
4734 if (HAS_PIPE_CXSR(dev)) {
4735 if (intel_crtc->lowfreq_avail) {
4736 DRM_DEBUG_KMS("enabling CxSR downclocking\n");
4737 pipeconf |= PIPECONF_CXSR_DOWNCLOCK;
4738 } else {
4739 DRM_DEBUG_KMS("disabling CxSR downclocking\n");
4740 pipeconf &= ~PIPECONF_CXSR_DOWNCLOCK;
4741 }
4742 }
4743
4744 pipeconf &= ~PIPECONF_INTERLACE_MASK;
4745 if (!IS_GEN2(dev) &&
4746 intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
4747 pipeconf |= PIPECONF_INTERLACE_W_FIELD_INDICATION;
4748 else
4749 pipeconf |= PIPECONF_PROGRESSIVE;
4750
Ville Syrjälä9c8e09b2013-04-02 16:10:09 +03004751 if (IS_VALLEYVIEW(dev)) {
4752 if (intel_crtc->config.limited_color_range)
4753 pipeconf |= PIPECONF_COLOR_RANGE_SELECT;
4754 else
4755 pipeconf &= ~PIPECONF_COLOR_RANGE_SELECT;
4756 }
4757
Daniel Vetter84b046f2013-02-19 18:48:54 +01004758 I915_WRITE(PIPECONF(intel_crtc->pipe), pipeconf);
4759 POSTING_READ(PIPECONF(intel_crtc->pipe));
4760}
4761
Eric Anholtf564048e2011-03-30 13:01:02 -07004762static int i9xx_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07004763 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02004764 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08004765{
4766 struct drm_device *dev = crtc->dev;
4767 struct drm_i915_private *dev_priv = dev->dev_private;
4768 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01004769 struct drm_display_mode *adjusted_mode =
4770 &intel_crtc->config.adjusted_mode;
4771 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08004772 int pipe = intel_crtc->pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07004773 int plane = intel_crtc->plane;
Eric Anholtc751ce42010-03-25 11:48:48 -07004774 int refclk, num_connectors = 0;
Jesse Barnes652c3932009-08-17 13:31:43 -07004775 intel_clock_t clock, reduced_clock;
Daniel Vetter84b046f2013-02-19 18:48:54 +01004776 u32 dspcntr;
Daniel Vettera16af722013-04-30 14:01:44 +02004777 bool ok, has_reduced_clock = false;
4778 bool is_lvds = false;
Chris Wilson5eddb702010-09-11 13:48:45 +01004779 struct intel_encoder *encoder;
Ma Lingd4906092009-03-18 20:13:27 +08004780 const intel_limit_t *limit;
Chris Wilson5c3b82e2009-02-11 13:25:09 +00004781 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08004782
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02004783 for_each_encoder_on_crtc(dev, crtc, encoder) {
Chris Wilson5eddb702010-09-11 13:48:45 +01004784 switch (encoder->type) {
Jesse Barnes79e53942008-11-07 14:24:08 -08004785 case INTEL_OUTPUT_LVDS:
4786 is_lvds = true;
4787 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08004788 }
Kristian Høgsberg43565a02009-02-13 20:56:52 -05004789
Eric Anholtc751ce42010-03-25 11:48:48 -07004790 num_connectors++;
Jesse Barnes79e53942008-11-07 14:24:08 -08004791 }
4792
Jesse Barnesc65d77d2011-12-15 12:30:36 -08004793 refclk = i9xx_get_refclk(crtc, num_connectors);
Jesse Barnes79e53942008-11-07 14:24:08 -08004794
Ma Lingd4906092009-03-18 20:13:27 +08004795 /*
4796 * Returns a set of divisors for the desired target clock with the given
4797 * refclk, or FALSE. The returned values represent the clock equation:
4798 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
4799 */
Chris Wilson1b894b52010-12-14 20:04:54 +00004800 limit = intel_limit(crtc, refclk);
Sean Paulcec2f352012-01-10 15:09:36 -08004801 ok = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
4802 &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08004803 if (!ok) {
4804 DRM_ERROR("Couldn't find PLL settings for mode!\n");
Eric Anholtf564048e2011-03-30 13:01:02 -07004805 return -EINVAL;
4806 }
4807
4808 /* Ensure that the cursor is valid for the new mode before changing... */
4809 intel_crtc_update_cursor(crtc, true);
4810
4811 if (is_lvds && dev_priv->lvds_downclock_avail) {
Sean Paulcec2f352012-01-10 15:09:36 -08004812 /*
4813 * Ensure we match the reduced clock's P to the target clock.
4814 * If the clocks don't match, we can't switch the display clock
4815 * by using the FP0/FP1. In such case we will disable the LVDS
4816 * downclock feature.
4817 */
Eric Anholtf564048e2011-03-30 13:01:02 -07004818 has_reduced_clock = limit->find_pll(limit, crtc,
4819 dev_priv->lvds_downclock,
4820 refclk,
Sean Paulcec2f352012-01-10 15:09:36 -08004821 &clock,
Eric Anholtf564048e2011-03-30 13:01:02 -07004822 &reduced_clock);
Eric Anholtf564048e2011-03-30 13:01:02 -07004823 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01004824 /* Compat-code for transition, will disappear. */
4825 if (!intel_crtc->config.clock_set) {
4826 intel_crtc->config.dpll.n = clock.n;
4827 intel_crtc->config.dpll.m1 = clock.m1;
4828 intel_crtc->config.dpll.m2 = clock.m2;
4829 intel_crtc->config.dpll.p1 = clock.p1;
4830 intel_crtc->config.dpll.p2 = clock.p2;
4831 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004832
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004833 if (IS_GEN2(dev))
Daniel Vetterf47709a2013-03-28 10:42:02 +01004834 i8xx_update_pll(intel_crtc, adjusted_mode,
Vijay Purushothaman2a8f64c2012-09-27 19:13:06 +05304835 has_reduced_clock ? &reduced_clock : NULL,
4836 num_connectors);
Jesse Barnesa0c4da242012-06-15 11:55:13 -07004837 else if (IS_VALLEYVIEW(dev))
Daniel Vetterf47709a2013-03-28 10:42:02 +01004838 vlv_update_pll(intel_crtc);
Eric Anholtf564048e2011-03-30 13:01:02 -07004839 else
Daniel Vetterf47709a2013-03-28 10:42:02 +01004840 i9xx_update_pll(intel_crtc,
Daniel Vettereb1cbe42012-03-28 23:12:16 +02004841 has_reduced_clock ? &reduced_clock : NULL,
Jesse Barnes89b667f2013-04-18 14:51:36 -07004842 num_connectors);
Eric Anholtf564048e2011-03-30 13:01:02 -07004843
Eric Anholtf564048e2011-03-30 13:01:02 -07004844 /* Set up the display plane register */
4845 dspcntr = DISPPLANE_GAMMA_ENABLE;
4846
Jesse Barnesda6ecc52013-03-08 10:46:00 -08004847 if (!IS_VALLEYVIEW(dev)) {
4848 if (pipe == 0)
4849 dspcntr &= ~DISPPLANE_SEL_PIPE_MASK;
4850 else
4851 dspcntr |= DISPPLANE_SEL_PIPE_B;
4852 }
Eric Anholtf564048e2011-03-30 13:01:02 -07004853
Paulo Zanonib0e77b92012-10-01 18:10:53 -03004854 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Eric Anholtf564048e2011-03-30 13:01:02 -07004855
4856 /* pipesrc and dspsize control the size that is scaled from,
4857 * which should always be the user's requested size.
4858 */
Eric Anholt929c77f2011-03-30 13:01:04 -07004859 I915_WRITE(DSPSIZE(plane),
4860 ((mode->vdisplay - 1) << 16) |
4861 (mode->hdisplay - 1));
4862 I915_WRITE(DSPPOS(plane), 0);
Eric Anholtf564048e2011-03-30 13:01:02 -07004863
Daniel Vetter84b046f2013-02-19 18:48:54 +01004864 i9xx_set_pipeconf(intel_crtc);
4865
Eric Anholtf564048e2011-03-30 13:01:02 -07004866 I915_WRITE(DSPCNTR(plane), dspcntr);
4867 POSTING_READ(DSPCNTR(plane));
4868
Daniel Vetter94352cf2012-07-05 22:51:56 +02004869 ret = intel_pipe_set_base(crtc, x, y, fb);
Eric Anholtf564048e2011-03-30 13:01:02 -07004870
4871 intel_update_watermarks(dev);
4872
Eric Anholtf564048e2011-03-30 13:01:02 -07004873 return ret;
4874}
4875
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004876static void i9xx_get_pfit_config(struct intel_crtc *crtc,
4877 struct intel_crtc_config *pipe_config)
4878{
4879 struct drm_device *dev = crtc->base.dev;
4880 struct drm_i915_private *dev_priv = dev->dev_private;
4881 uint32_t tmp;
4882
4883 tmp = I915_READ(PFIT_CONTROL);
4884
4885 if (INTEL_INFO(dev)->gen < 4) {
4886 if (crtc->pipe != PIPE_B)
4887 return;
4888
4889 /* gen2/3 store dither state in pfit control, needs to match */
4890 pipe_config->gmch_pfit.control = tmp & PANEL_8TO6_DITHER_ENABLE;
4891 } else {
4892 if ((tmp & PFIT_PIPE_MASK) != (crtc->pipe << PFIT_PIPE_SHIFT))
4893 return;
4894 }
4895
4896 if (!(tmp & PFIT_ENABLE))
4897 return;
4898
4899 pipe_config->gmch_pfit.control = I915_READ(PFIT_CONTROL);
4900 pipe_config->gmch_pfit.pgm_ratios = I915_READ(PFIT_PGM_RATIOS);
4901 if (INTEL_INFO(dev)->gen < 5)
4902 pipe_config->gmch_pfit.lvds_border_bits =
4903 I915_READ(LVDS) & LVDS_BORDER_ENABLE;
4904}
4905
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004906static bool i9xx_get_pipe_config(struct intel_crtc *crtc,
4907 struct intel_crtc_config *pipe_config)
4908{
4909 struct drm_device *dev = crtc->base.dev;
4910 struct drm_i915_private *dev_priv = dev->dev_private;
4911 uint32_t tmp;
4912
Daniel Vettereccb1402013-05-22 00:50:22 +02004913 pipe_config->cpu_transcoder = crtc->pipe;
4914
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004915 tmp = I915_READ(PIPECONF(crtc->pipe));
4916 if (!(tmp & PIPECONF_ENABLE))
4917 return false;
4918
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004919 intel_get_pipe_timings(crtc, pipe_config);
4920
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02004921 i9xx_get_pfit_config(crtc, pipe_config);
4922
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01004923 return true;
4924}
4925
Paulo Zanonidde86e22012-12-01 12:04:25 -02004926static void ironlake_init_pch_refclk(struct drm_device *dev)
Jesse Barnes13d83a62011-08-03 12:59:20 -07004927{
4928 struct drm_i915_private *dev_priv = dev->dev_private;
4929 struct drm_mode_config *mode_config = &dev->mode_config;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004930 struct intel_encoder *encoder;
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004931 u32 val, final;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004932 bool has_lvds = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004933 bool has_cpu_edp = false;
Keith Packard199e5d72011-09-22 12:01:57 -07004934 bool has_panel = false;
Keith Packard99eb6a02011-09-26 14:29:12 -07004935 bool has_ck505 = false;
4936 bool can_ssc = false;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004937
4938 /* We need to take the global config into account */
Keith Packard199e5d72011-09-22 12:01:57 -07004939 list_for_each_entry(encoder, &mode_config->encoder_list,
4940 base.head) {
4941 switch (encoder->type) {
4942 case INTEL_OUTPUT_LVDS:
4943 has_panel = true;
4944 has_lvds = true;
4945 break;
4946 case INTEL_OUTPUT_EDP:
4947 has_panel = true;
Imre Deak2de69052013-05-08 13:14:04 +03004948 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Keith Packard199e5d72011-09-22 12:01:57 -07004949 has_cpu_edp = true;
4950 break;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004951 }
4952 }
4953
Keith Packard99eb6a02011-09-26 14:29:12 -07004954 if (HAS_PCH_IBX(dev)) {
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03004955 has_ck505 = dev_priv->vbt.display_clock_mode;
Keith Packard99eb6a02011-09-26 14:29:12 -07004956 can_ssc = has_ck505;
4957 } else {
4958 has_ck505 = false;
4959 can_ssc = true;
4960 }
4961
Imre Deak2de69052013-05-08 13:14:04 +03004962 DRM_DEBUG_KMS("has_panel %d has_lvds %d has_ck505 %d\n",
4963 has_panel, has_lvds, has_ck505);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004964
4965 /* Ironlake: try to setup display ref clock before DPLL
4966 * enabling. This is only under driver's control after
4967 * PCH B stepping, previous chipset stepping should be
4968 * ignoring this setting.
4969 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004970 val = I915_READ(PCH_DREF_CONTROL);
Jesse Barnes13d83a62011-08-03 12:59:20 -07004971
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004972 /* As we must carefully and slowly disable/enable each source in turn,
4973 * compute the final state we want first and check if we need to
4974 * make any changes at all.
4975 */
4976 final = val;
4977 final &= ~DREF_NONSPREAD_SOURCE_MASK;
Keith Packard99eb6a02011-09-26 14:29:12 -07004978 if (has_ck505)
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004979 final |= DREF_NONSPREAD_CK505_ENABLE;
Keith Packard99eb6a02011-09-26 14:29:12 -07004980 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004981 final |= DREF_NONSPREAD_SOURCE_ENABLE;
4982
4983 final &= ~DREF_SSC_SOURCE_MASK;
4984 final &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
4985 final &= ~DREF_SSC1_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07004986
Keith Packard199e5d72011-09-22 12:01:57 -07004987 if (has_panel) {
Chris Wilson74cfd7a2013-03-26 16:33:04 -07004988 final |= DREF_SSC_SOURCE_ENABLE;
4989
4990 if (intel_panel_use_ssc(dev_priv) && can_ssc)
4991 final |= DREF_SSC1_ENABLE;
4992
4993 if (has_cpu_edp) {
4994 if (intel_panel_use_ssc(dev_priv) && can_ssc)
4995 final |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
4996 else
4997 final |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
4998 } else
4999 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5000 } else {
5001 final |= DREF_SSC_SOURCE_DISABLE;
5002 final |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
5003 }
5004
5005 if (final == val)
5006 return;
5007
5008 /* Always enable nonspread source */
5009 val &= ~DREF_NONSPREAD_SOURCE_MASK;
5010
5011 if (has_ck505)
5012 val |= DREF_NONSPREAD_CK505_ENABLE;
5013 else
5014 val |= DREF_NONSPREAD_SOURCE_ENABLE;
5015
5016 if (has_panel) {
5017 val &= ~DREF_SSC_SOURCE_MASK;
5018 val |= DREF_SSC_SOURCE_ENABLE;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005019
Keith Packard199e5d72011-09-22 12:01:57 -07005020 /* SSC must be turned on before enabling the CPU output */
Keith Packard99eb6a02011-09-26 14:29:12 -07005021 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005022 DRM_DEBUG_KMS("Using SSC on panel\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005023 val |= DREF_SSC1_ENABLE;
Daniel Vettere77166b2012-03-30 22:14:05 +02005024 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005025 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005026
5027 /* Get SSC going before enabling the outputs */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005028 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005029 POSTING_READ(PCH_DREF_CONTROL);
5030 udelay(200);
5031
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005032 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Jesse Barnes13d83a62011-08-03 12:59:20 -07005033
5034 /* Enable CPU source on CPU attached eDP */
Keith Packard199e5d72011-09-22 12:01:57 -07005035 if (has_cpu_edp) {
Keith Packard99eb6a02011-09-26 14:29:12 -07005036 if (intel_panel_use_ssc(dev_priv) && can_ssc) {
Keith Packard199e5d72011-09-22 12:01:57 -07005037 DRM_DEBUG_KMS("Using SSC on eDP\n");
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005038 val |= DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005039 }
Jesse Barnes13d83a62011-08-03 12:59:20 -07005040 else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005041 val |= DREF_CPU_SOURCE_OUTPUT_NONSPREAD;
Keith Packard199e5d72011-09-22 12:01:57 -07005042 } else
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005043 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005044
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005045 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005046 POSTING_READ(PCH_DREF_CONTROL);
5047 udelay(200);
5048 } else {
5049 DRM_DEBUG_KMS("Disabling SSC entirely\n");
5050
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005051 val &= ~DREF_CPU_SOURCE_OUTPUT_MASK;
Keith Packard199e5d72011-09-22 12:01:57 -07005052
5053 /* Turn off CPU output */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005054 val |= DREF_CPU_SOURCE_OUTPUT_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005055
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005056 I915_WRITE(PCH_DREF_CONTROL, val);
Keith Packard199e5d72011-09-22 12:01:57 -07005057 POSTING_READ(PCH_DREF_CONTROL);
5058 udelay(200);
5059
5060 /* Turn off the SSC source */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005061 val &= ~DREF_SSC_SOURCE_MASK;
5062 val |= DREF_SSC_SOURCE_DISABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005063
5064 /* Turn off SSC1 */
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005065 val &= ~DREF_SSC1_ENABLE;
Keith Packard199e5d72011-09-22 12:01:57 -07005066
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005067 I915_WRITE(PCH_DREF_CONTROL, val);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005068 POSTING_READ(PCH_DREF_CONTROL);
5069 udelay(200);
5070 }
Chris Wilson74cfd7a2013-03-26 16:33:04 -07005071
5072 BUG_ON(val != final);
Jesse Barnes13d83a62011-08-03 12:59:20 -07005073}
5074
Paulo Zanonidde86e22012-12-01 12:04:25 -02005075/* Sequence to enable CLKOUT_DP for FDI usage and configure PCH FDI I/O. */
5076static void lpt_init_pch_refclk(struct drm_device *dev)
5077{
5078 struct drm_i915_private *dev_priv = dev->dev_private;
5079 struct drm_mode_config *mode_config = &dev->mode_config;
5080 struct intel_encoder *encoder;
5081 bool has_vga = false;
5082 bool is_sdv = false;
5083 u32 tmp;
5084
5085 list_for_each_entry(encoder, &mode_config->encoder_list, base.head) {
5086 switch (encoder->type) {
5087 case INTEL_OUTPUT_ANALOG:
5088 has_vga = true;
5089 break;
5090 }
5091 }
5092
5093 if (!has_vga)
5094 return;
5095
Daniel Vetterc00db242013-01-22 15:33:27 +01005096 mutex_lock(&dev_priv->dpio_lock);
5097
Paulo Zanonidde86e22012-12-01 12:04:25 -02005098 /* XXX: Rip out SDV support once Haswell ships for real. */
5099 if (IS_HASWELL(dev) && (dev->pci_device & 0xFF00) == 0x0C00)
5100 is_sdv = true;
5101
5102 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5103 tmp &= ~SBI_SSCCTL_DISABLE;
5104 tmp |= SBI_SSCCTL_PATHALT;
5105 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5106
5107 udelay(24);
5108
5109 tmp = intel_sbi_read(dev_priv, SBI_SSCCTL, SBI_ICLK);
5110 tmp &= ~SBI_SSCCTL_PATHALT;
5111 intel_sbi_write(dev_priv, SBI_SSCCTL, tmp, SBI_ICLK);
5112
5113 if (!is_sdv) {
5114 tmp = I915_READ(SOUTH_CHICKEN2);
5115 tmp |= FDI_MPHY_IOSFSB_RESET_CTL;
5116 I915_WRITE(SOUTH_CHICKEN2, tmp);
5117
5118 if (wait_for_atomic_us(I915_READ(SOUTH_CHICKEN2) &
5119 FDI_MPHY_IOSFSB_RESET_STATUS, 100))
5120 DRM_ERROR("FDI mPHY reset assert timeout\n");
5121
5122 tmp = I915_READ(SOUTH_CHICKEN2);
5123 tmp &= ~FDI_MPHY_IOSFSB_RESET_CTL;
5124 I915_WRITE(SOUTH_CHICKEN2, tmp);
5125
5126 if (wait_for_atomic_us((I915_READ(SOUTH_CHICKEN2) &
5127 FDI_MPHY_IOSFSB_RESET_STATUS) == 0,
5128 100))
5129 DRM_ERROR("FDI mPHY reset de-assert timeout\n");
5130 }
5131
5132 tmp = intel_sbi_read(dev_priv, 0x8008, SBI_MPHY);
5133 tmp &= ~(0xFF << 24);
5134 tmp |= (0x12 << 24);
5135 intel_sbi_write(dev_priv, 0x8008, tmp, SBI_MPHY);
5136
Paulo Zanonidde86e22012-12-01 12:04:25 -02005137 if (is_sdv) {
5138 tmp = intel_sbi_read(dev_priv, 0x800C, SBI_MPHY);
5139 tmp |= 0x7FFF;
5140 intel_sbi_write(dev_priv, 0x800C, tmp, SBI_MPHY);
5141 }
5142
5143 tmp = intel_sbi_read(dev_priv, 0x2008, SBI_MPHY);
5144 tmp |= (1 << 11);
5145 intel_sbi_write(dev_priv, 0x2008, tmp, SBI_MPHY);
5146
5147 tmp = intel_sbi_read(dev_priv, 0x2108, SBI_MPHY);
5148 tmp |= (1 << 11);
5149 intel_sbi_write(dev_priv, 0x2108, tmp, SBI_MPHY);
5150
5151 if (is_sdv) {
5152 tmp = intel_sbi_read(dev_priv, 0x2038, SBI_MPHY);
5153 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5154 intel_sbi_write(dev_priv, 0x2038, tmp, SBI_MPHY);
5155
5156 tmp = intel_sbi_read(dev_priv, 0x2138, SBI_MPHY);
5157 tmp |= (0x3F << 24) | (0xF << 20) | (0xF << 16);
5158 intel_sbi_write(dev_priv, 0x2138, tmp, SBI_MPHY);
5159
5160 tmp = intel_sbi_read(dev_priv, 0x203C, SBI_MPHY);
5161 tmp |= (0x3F << 8);
5162 intel_sbi_write(dev_priv, 0x203C, tmp, SBI_MPHY);
5163
5164 tmp = intel_sbi_read(dev_priv, 0x213C, SBI_MPHY);
5165 tmp |= (0x3F << 8);
5166 intel_sbi_write(dev_priv, 0x213C, tmp, SBI_MPHY);
5167 }
5168
5169 tmp = intel_sbi_read(dev_priv, 0x206C, SBI_MPHY);
5170 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5171 intel_sbi_write(dev_priv, 0x206C, tmp, SBI_MPHY);
5172
5173 tmp = intel_sbi_read(dev_priv, 0x216C, SBI_MPHY);
5174 tmp |= (1 << 24) | (1 << 21) | (1 << 18);
5175 intel_sbi_write(dev_priv, 0x216C, tmp, SBI_MPHY);
5176
5177 if (!is_sdv) {
5178 tmp = intel_sbi_read(dev_priv, 0x2080, SBI_MPHY);
5179 tmp &= ~(7 << 13);
5180 tmp |= (5 << 13);
5181 intel_sbi_write(dev_priv, 0x2080, tmp, SBI_MPHY);
5182
5183 tmp = intel_sbi_read(dev_priv, 0x2180, SBI_MPHY);
5184 tmp &= ~(7 << 13);
5185 tmp |= (5 << 13);
5186 intel_sbi_write(dev_priv, 0x2180, tmp, SBI_MPHY);
5187 }
5188
5189 tmp = intel_sbi_read(dev_priv, 0x208C, SBI_MPHY);
5190 tmp &= ~0xFF;
5191 tmp |= 0x1C;
5192 intel_sbi_write(dev_priv, 0x208C, tmp, SBI_MPHY);
5193
5194 tmp = intel_sbi_read(dev_priv, 0x218C, SBI_MPHY);
5195 tmp &= ~0xFF;
5196 tmp |= 0x1C;
5197 intel_sbi_write(dev_priv, 0x218C, tmp, SBI_MPHY);
5198
5199 tmp = intel_sbi_read(dev_priv, 0x2098, SBI_MPHY);
5200 tmp &= ~(0xFF << 16);
5201 tmp |= (0x1C << 16);
5202 intel_sbi_write(dev_priv, 0x2098, tmp, SBI_MPHY);
5203
5204 tmp = intel_sbi_read(dev_priv, 0x2198, SBI_MPHY);
5205 tmp &= ~(0xFF << 16);
5206 tmp |= (0x1C << 16);
5207 intel_sbi_write(dev_priv, 0x2198, tmp, SBI_MPHY);
5208
5209 if (!is_sdv) {
5210 tmp = intel_sbi_read(dev_priv, 0x20C4, SBI_MPHY);
5211 tmp |= (1 << 27);
5212 intel_sbi_write(dev_priv, 0x20C4, tmp, SBI_MPHY);
5213
5214 tmp = intel_sbi_read(dev_priv, 0x21C4, SBI_MPHY);
5215 tmp |= (1 << 27);
5216 intel_sbi_write(dev_priv, 0x21C4, tmp, SBI_MPHY);
5217
5218 tmp = intel_sbi_read(dev_priv, 0x20EC, SBI_MPHY);
5219 tmp &= ~(0xF << 28);
5220 tmp |= (4 << 28);
5221 intel_sbi_write(dev_priv, 0x20EC, tmp, SBI_MPHY);
5222
5223 tmp = intel_sbi_read(dev_priv, 0x21EC, SBI_MPHY);
5224 tmp &= ~(0xF << 28);
5225 tmp |= (4 << 28);
5226 intel_sbi_write(dev_priv, 0x21EC, tmp, SBI_MPHY);
5227 }
5228
5229 /* ULT uses SBI_GEN0, but ULT doesn't have VGA, so we don't care. */
5230 tmp = intel_sbi_read(dev_priv, SBI_DBUFF0, SBI_ICLK);
5231 tmp |= SBI_DBUFF0_ENABLE;
5232 intel_sbi_write(dev_priv, SBI_DBUFF0, tmp, SBI_ICLK);
Daniel Vetterc00db242013-01-22 15:33:27 +01005233
5234 mutex_unlock(&dev_priv->dpio_lock);
Paulo Zanonidde86e22012-12-01 12:04:25 -02005235}
5236
5237/*
5238 * Initialize reference clocks when the driver loads
5239 */
5240void intel_init_pch_refclk(struct drm_device *dev)
5241{
5242 if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev))
5243 ironlake_init_pch_refclk(dev);
5244 else if (HAS_PCH_LPT(dev))
5245 lpt_init_pch_refclk(dev);
5246}
5247
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005248static int ironlake_get_refclk(struct drm_crtc *crtc)
5249{
5250 struct drm_device *dev = crtc->dev;
5251 struct drm_i915_private *dev_priv = dev->dev_private;
5252 struct intel_encoder *encoder;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005253 int num_connectors = 0;
5254 bool is_lvds = false;
5255
Daniel Vetter6c2b7c12012-07-05 09:50:24 +02005256 for_each_encoder_on_crtc(dev, crtc, encoder) {
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005257 switch (encoder->type) {
5258 case INTEL_OUTPUT_LVDS:
5259 is_lvds = true;
5260 break;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005261 }
5262 num_connectors++;
5263 }
5264
5265 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2) {
5266 DRM_DEBUG_KMS("using SSC reference clock of %d MHz\n",
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005267 dev_priv->vbt.lvds_ssc_freq);
5268 return dev_priv->vbt.lvds_ssc_freq * 1000;
Jesse Barnesd9d444c2011-09-02 13:03:05 -07005269 }
5270
5271 return 120000;
5272}
5273
Daniel Vetter6ff93602013-04-19 11:24:36 +02005274static void ironlake_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanonic8203562012-09-12 10:06:29 -03005275{
5276 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5277 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5278 int pipe = intel_crtc->pipe;
5279 uint32_t val;
5280
5281 val = I915_READ(PIPECONF(pipe));
5282
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005283 val &= ~PIPECONF_BPC_MASK;
Daniel Vetter965e0c42013-03-27 00:44:57 +01005284 switch (intel_crtc->config.pipe_bpp) {
Paulo Zanonic8203562012-09-12 10:06:29 -03005285 case 18:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005286 val |= PIPECONF_6BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005287 break;
5288 case 24:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005289 val |= PIPECONF_8BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005290 break;
5291 case 30:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005292 val |= PIPECONF_10BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005293 break;
5294 case 36:
Daniel Vetterdfd07d72012-12-17 11:21:38 +01005295 val |= PIPECONF_12BPC;
Paulo Zanonic8203562012-09-12 10:06:29 -03005296 break;
5297 default:
Paulo Zanonicc769b62012-09-20 18:36:03 -03005298 /* Case prevented by intel_choose_pipe_bpp_dither. */
5299 BUG();
Paulo Zanonic8203562012-09-12 10:06:29 -03005300 }
5301
5302 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetterd8b32242013-04-25 17:54:44 +02005303 if (intel_crtc->config.dither)
Paulo Zanonic8203562012-09-12 10:06:29 -03005304 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5305
5306 val &= ~PIPECONF_INTERLACE_MASK;
Daniel Vetter6ff93602013-04-19 11:24:36 +02005307 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanonic8203562012-09-12 10:06:29 -03005308 val |= PIPECONF_INTERLACED_ILK;
5309 else
5310 val |= PIPECONF_PROGRESSIVE;
5311
Daniel Vetter50f3b012013-03-27 00:44:56 +01005312 if (intel_crtc->config.limited_color_range)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02005313 val |= PIPECONF_COLOR_RANGE_SELECT;
5314 else
5315 val &= ~PIPECONF_COLOR_RANGE_SELECT;
5316
Paulo Zanonic8203562012-09-12 10:06:29 -03005317 I915_WRITE(PIPECONF(pipe), val);
5318 POSTING_READ(PIPECONF(pipe));
5319}
5320
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005321/*
5322 * Set up the pipe CSC unit.
5323 *
5324 * Currently only full range RGB to limited range RGB conversion
5325 * is supported, but eventually this should handle various
5326 * RGB<->YCbCr scenarios as well.
5327 */
Daniel Vetter50f3b012013-03-27 00:44:56 +01005328static void intel_set_pipe_csc(struct drm_crtc *crtc)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005329{
5330 struct drm_device *dev = crtc->dev;
5331 struct drm_i915_private *dev_priv = dev->dev_private;
5332 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
5333 int pipe = intel_crtc->pipe;
5334 uint16_t coeff = 0x7800; /* 1.0 */
5335
5336 /*
5337 * TODO: Check what kind of values actually come out of the pipe
5338 * with these coeff/postoff values and adjust to get the best
5339 * accuracy. Perhaps we even need to take the bpc value into
5340 * consideration.
5341 */
5342
Daniel Vetter50f3b012013-03-27 00:44:56 +01005343 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005344 coeff = ((235 - 16) * (1 << 12) / 255) & 0xff8; /* 0.xxx... */
5345
5346 /*
5347 * GY/GU and RY/RU should be the other way around according
5348 * to BSpec, but reality doesn't agree. Just set them up in
5349 * a way that results in the correct picture.
5350 */
5351 I915_WRITE(PIPE_CSC_COEFF_RY_GY(pipe), coeff << 16);
5352 I915_WRITE(PIPE_CSC_COEFF_BY(pipe), 0);
5353
5354 I915_WRITE(PIPE_CSC_COEFF_RU_GU(pipe), coeff);
5355 I915_WRITE(PIPE_CSC_COEFF_BU(pipe), 0);
5356
5357 I915_WRITE(PIPE_CSC_COEFF_RV_GV(pipe), 0);
5358 I915_WRITE(PIPE_CSC_COEFF_BV(pipe), coeff << 16);
5359
5360 I915_WRITE(PIPE_CSC_PREOFF_HI(pipe), 0);
5361 I915_WRITE(PIPE_CSC_PREOFF_ME(pipe), 0);
5362 I915_WRITE(PIPE_CSC_PREOFF_LO(pipe), 0);
5363
5364 if (INTEL_INFO(dev)->gen > 6) {
5365 uint16_t postoff = 0;
5366
Daniel Vetter50f3b012013-03-27 00:44:56 +01005367 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005368 postoff = (16 * (1 << 13) / 255) & 0x1fff;
5369
5370 I915_WRITE(PIPE_CSC_POSTOFF_HI(pipe), postoff);
5371 I915_WRITE(PIPE_CSC_POSTOFF_ME(pipe), postoff);
5372 I915_WRITE(PIPE_CSC_POSTOFF_LO(pipe), postoff);
5373
5374 I915_WRITE(PIPE_CSC_MODE(pipe), 0);
5375 } else {
5376 uint32_t mode = CSC_MODE_YUV_TO_RGB;
5377
Daniel Vetter50f3b012013-03-27 00:44:56 +01005378 if (intel_crtc->config.limited_color_range)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005379 mode |= CSC_BLACK_SCREEN_OFFSET;
5380
5381 I915_WRITE(PIPE_CSC_MODE(pipe), mode);
5382 }
5383}
5384
Daniel Vetter6ff93602013-04-19 11:24:36 +02005385static void haswell_set_pipeconf(struct drm_crtc *crtc)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005386{
5387 struct drm_i915_private *dev_priv = crtc->dev->dev_private;
5388 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02005389 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005390 uint32_t val;
5391
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005392 val = I915_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005393
5394 val &= ~(PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_MASK);
Daniel Vetterd8b32242013-04-25 17:54:44 +02005395 if (intel_crtc->config.dither)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005396 val |= (PIPECONF_DITHER_EN | PIPECONF_DITHER_TYPE_SP);
5397
5398 val &= ~PIPECONF_INTERLACE_MASK_HSW;
Daniel Vetter6ff93602013-04-19 11:24:36 +02005399 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005400 val |= PIPECONF_INTERLACED_ILK;
5401 else
5402 val |= PIPECONF_PROGRESSIVE;
5403
Paulo Zanoni702e7a52012-10-23 18:29:59 -02005404 I915_WRITE(PIPECONF(cpu_transcoder), val);
5405 POSTING_READ(PIPECONF(cpu_transcoder));
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03005406}
5407
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005408static bool ironlake_compute_clocks(struct drm_crtc *crtc,
5409 struct drm_display_mode *adjusted_mode,
5410 intel_clock_t *clock,
5411 bool *has_reduced_clock,
5412 intel_clock_t *reduced_clock)
5413{
5414 struct drm_device *dev = crtc->dev;
5415 struct drm_i915_private *dev_priv = dev->dev_private;
5416 struct intel_encoder *intel_encoder;
5417 int refclk;
5418 const intel_limit_t *limit;
Daniel Vettera16af722013-04-30 14:01:44 +02005419 bool ret, is_lvds = false;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005420
5421 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5422 switch (intel_encoder->type) {
5423 case INTEL_OUTPUT_LVDS:
5424 is_lvds = true;
5425 break;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005426 }
5427 }
5428
5429 refclk = ironlake_get_refclk(crtc);
5430
5431 /*
5432 * Returns a set of divisors for the desired target clock with the given
5433 * refclk, or FALSE. The returned values represent the clock equation:
5434 * reflck * (5 * (m1 + 2) + (m2 + 2)) / (n + 2) / p1 / p2.
5435 */
5436 limit = intel_limit(crtc, refclk);
5437 ret = limit->find_pll(limit, crtc, adjusted_mode->clock, refclk, NULL,
5438 clock);
5439 if (!ret)
5440 return false;
5441
5442 if (is_lvds && dev_priv->lvds_downclock_avail) {
5443 /*
5444 * Ensure we match the reduced clock's P to the target clock.
5445 * If the clocks don't match, we can't switch the display clock
5446 * by using the FP0/FP1. In such case we will disable the LVDS
5447 * downclock feature.
5448 */
5449 *has_reduced_clock = limit->find_pll(limit, crtc,
5450 dev_priv->lvds_downclock,
5451 refclk,
5452 clock,
5453 reduced_clock);
5454 }
5455
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005456 return true;
5457}
5458
Daniel Vetter01a415f2012-10-27 15:58:40 +02005459static void cpt_enable_fdi_bc_bifurcation(struct drm_device *dev)
5460{
5461 struct drm_i915_private *dev_priv = dev->dev_private;
5462 uint32_t temp;
5463
5464 temp = I915_READ(SOUTH_CHICKEN1);
5465 if (temp & FDI_BC_BIFURCATION_SELECT)
5466 return;
5467
5468 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_B)) & FDI_RX_ENABLE);
5469 WARN_ON(I915_READ(FDI_RX_CTL(PIPE_C)) & FDI_RX_ENABLE);
5470
5471 temp |= FDI_BC_BIFURCATION_SELECT;
5472 DRM_DEBUG_KMS("enabling fdi C rx\n");
5473 I915_WRITE(SOUTH_CHICKEN1, temp);
5474 POSTING_READ(SOUTH_CHICKEN1);
5475}
5476
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005477static void ivybridge_update_fdi_bc_bifurcation(struct intel_crtc *intel_crtc)
5478{
5479 struct drm_device *dev = intel_crtc->base.dev;
5480 struct drm_i915_private *dev_priv = dev->dev_private;
5481
5482 switch (intel_crtc->pipe) {
5483 case PIPE_A:
5484 break;
5485 case PIPE_B:
5486 if (intel_crtc->config.fdi_lanes > 2)
5487 WARN_ON(I915_READ(SOUTH_CHICKEN1) & FDI_BC_BIFURCATION_SELECT);
5488 else
5489 cpt_enable_fdi_bc_bifurcation(dev);
5490
5491 break;
5492 case PIPE_C:
Daniel Vetter01a415f2012-10-27 15:58:40 +02005493 cpt_enable_fdi_bc_bifurcation(dev);
5494
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005495 break;
Daniel Vetter01a415f2012-10-27 15:58:40 +02005496 default:
5497 BUG();
5498 }
5499}
5500
Paulo Zanonid4b19312012-11-29 11:29:32 -02005501int ironlake_get_lanes_required(int target_clock, int link_bw, int bpp)
5502{
5503 /*
5504 * Account for spread spectrum to avoid
5505 * oversubscribing the link. Max center spread
5506 * is 2.5%; use 5% for safety's sake.
5507 */
5508 u32 bps = target_clock * bpp * 21 / 20;
5509 return bps / (link_bw * 8) + 1;
5510}
5511
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005512static bool ironlake_needs_fb_cb_tune(struct dpll *dpll, int factor)
5513{
5514 return i9xx_dpll_compute_m(dpll) < factor * dpll->n;
5515}
5516
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005517static uint32_t ironlake_compute_dpll(struct intel_crtc *intel_crtc,
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005518 u32 *fp,
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005519 intel_clock_t *reduced_clock, u32 *fp2)
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005520{
5521 struct drm_crtc *crtc = &intel_crtc->base;
5522 struct drm_device *dev = crtc->dev;
5523 struct drm_i915_private *dev_priv = dev->dev_private;
5524 struct intel_encoder *intel_encoder;
5525 uint32_t dpll;
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005526 int factor, num_connectors = 0;
Daniel Vetter09ede542013-04-30 14:01:45 +02005527 bool is_lvds = false, is_sdvo = false;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005528
5529 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
5530 switch (intel_encoder->type) {
5531 case INTEL_OUTPUT_LVDS:
5532 is_lvds = true;
5533 break;
5534 case INTEL_OUTPUT_SDVO:
5535 case INTEL_OUTPUT_HDMI:
5536 is_sdvo = true;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005537 break;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005538 }
5539
5540 num_connectors++;
5541 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005542
Chris Wilsonc1858122010-12-03 21:35:48 +00005543 /* Enable autotuning of the PLL clock (if permissible) */
Eric Anholt8febb292011-03-30 13:01:07 -07005544 factor = 21;
5545 if (is_lvds) {
5546 if ((intel_panel_use_ssc(dev_priv) &&
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03005547 dev_priv->vbt.lvds_ssc_freq == 100) ||
Daniel Vetterf0b44052013-04-04 22:20:33 +02005548 (HAS_PCH_IBX(dev) && intel_is_dual_link_lvds(dev)))
Eric Anholt8febb292011-03-30 13:01:07 -07005549 factor = 25;
Daniel Vetter09ede542013-04-30 14:01:45 +02005550 } else if (intel_crtc->config.sdvo_tv_clock)
Eric Anholt8febb292011-03-30 13:01:07 -07005551 factor = 20;
Chris Wilsonc1858122010-12-03 21:35:48 +00005552
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005553 if (ironlake_needs_fb_cb_tune(&intel_crtc->config.dpll, factor))
Daniel Vetter7d0ac5b2013-04-04 22:20:32 +02005554 *fp |= FP_CB_TUNE;
Chris Wilsonc1858122010-12-03 21:35:48 +00005555
Daniel Vetter9a7c7892013-04-04 22:20:34 +02005556 if (fp2 && (reduced_clock->m < factor * reduced_clock->n))
5557 *fp2 |= FP_CB_TUNE;
5558
Chris Wilson5eddb702010-09-11 13:48:45 +01005559 dpll = 0;
Zhenyu Wang2c072452009-06-05 15:38:42 +08005560
Eric Anholta07d6782011-03-30 13:01:08 -07005561 if (is_lvds)
5562 dpll |= DPLLB_MODE_LVDS;
5563 else
5564 dpll |= DPLLB_MODE_DAC_SERIAL;
Daniel Vetter198a037f2013-04-19 11:14:37 +02005565
5566 if (intel_crtc->config.pixel_multiplier > 1) {
5567 dpll |= (intel_crtc->config.pixel_multiplier - 1)
5568 << PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005569 }
Daniel Vetter198a037f2013-04-19 11:14:37 +02005570
5571 if (is_sdvo)
5572 dpll |= DPLL_DVO_HIGH_SPEED;
Daniel Vetter9566e9a2013-04-19 11:14:36 +02005573 if (intel_crtc->config.has_dp_encoder)
Eric Anholta07d6782011-03-30 13:01:08 -07005574 dpll |= DPLL_DVO_HIGH_SPEED;
Jesse Barnes79e53942008-11-07 14:24:08 -08005575
Eric Anholta07d6782011-03-30 13:01:08 -07005576 /* compute bitmask from p1 value */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005577 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA01_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005578 /* also FPA1 */
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005579 dpll |= (1 << (intel_crtc->config.dpll.p1 - 1)) << DPLL_FPA1_P1_POST_DIV_SHIFT;
Eric Anholta07d6782011-03-30 13:01:08 -07005580
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005581 switch (intel_crtc->config.dpll.p2) {
Eric Anholta07d6782011-03-30 13:01:08 -07005582 case 5:
5583 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_5;
5584 break;
5585 case 7:
5586 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_7;
5587 break;
5588 case 10:
5589 dpll |= DPLL_DAC_SERIAL_P2_CLOCK_DIV_10;
5590 break;
5591 case 14:
5592 dpll |= DPLLB_LVDS_P2_CLOCK_DIV_14;
5593 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005594 }
5595
Daniel Vetterb4c09f32013-04-30 14:01:42 +02005596 if (is_lvds && intel_panel_use_ssc(dev_priv) && num_connectors < 2)
Kristian Høgsberg43565a02009-02-13 20:56:52 -05005597 dpll |= PLLB_REF_INPUT_SPREADSPECTRUMIN;
Jesse Barnes79e53942008-11-07 14:24:08 -08005598 else
5599 dpll |= PLL_REF_INPUT_DREFCLK;
5600
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005601 return dpll;
5602}
5603
Jesse Barnes79e53942008-11-07 14:24:08 -08005604static int ironlake_crtc_mode_set(struct drm_crtc *crtc,
Jesse Barnes79e53942008-11-07 14:24:08 -08005605 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005606 struct drm_framebuffer *fb)
Jesse Barnes79e53942008-11-07 14:24:08 -08005607{
5608 struct drm_device *dev = crtc->dev;
5609 struct drm_i915_private *dev_priv = dev->dev_private;
5610 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005611 struct drm_display_mode *adjusted_mode =
5612 &intel_crtc->config.adjusted_mode;
5613 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08005614 int pipe = intel_crtc->pipe;
5615 int plane = intel_crtc->plane;
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005616 int num_connectors = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005617 intel_clock_t clock, reduced_clock;
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005618 u32 dpll = 0, fp = 0, fp2 = 0;
Paulo Zanonie2f12b02012-09-20 18:36:06 -03005619 bool ok, has_reduced_clock = false;
Daniel Vetter8b470472013-03-28 10:41:59 +01005620 bool is_lvds = false;
Paulo Zanonif48d8f22012-09-20 18:36:04 -03005621 struct intel_encoder *encoder;
Paulo Zanonide13a2e2012-09-20 18:36:05 -03005622 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005623
5624 for_each_encoder_on_crtc(dev, crtc, encoder) {
5625 switch (encoder->type) {
5626 case INTEL_OUTPUT_LVDS:
5627 is_lvds = true;
5628 break;
Jesse Barnes79e53942008-11-07 14:24:08 -08005629 }
5630
5631 num_connectors++;
5632 }
5633
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005634 WARN(!(HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)),
5635 "Unexpected PCH type %d\n", INTEL_PCH_TYPE(dev));
5636
Paulo Zanoni6591c6e2012-09-12 10:06:34 -03005637 ok = ironlake_compute_clocks(crtc, adjusted_mode, &clock,
5638 &has_reduced_clock, &reduced_clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08005639 if (!ok) {
5640 DRM_ERROR("Couldn't find PLL settings for mode!\n");
5641 return -EINVAL;
5642 }
Daniel Vetterf47709a2013-03-28 10:42:02 +01005643 /* Compat-code for transition, will disappear. */
5644 if (!intel_crtc->config.clock_set) {
5645 intel_crtc->config.dpll.n = clock.n;
5646 intel_crtc->config.dpll.m1 = clock.m1;
5647 intel_crtc->config.dpll.m2 = clock.m2;
5648 intel_crtc->config.dpll.p1 = clock.p1;
5649 intel_crtc->config.dpll.p2 = clock.p2;
5650 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005651
5652 /* Ensure that the cursor is valid for the new mode before changing... */
5653 intel_crtc_update_cursor(crtc, true);
5654
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005655 /* CPU eDP is the only output that doesn't need a PCH PLL of its own. */
Daniel Vetter8b470472013-03-28 10:41:59 +01005656 if (intel_crtc->config.has_pch_encoder) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005657 struct intel_pch_pll *pll;
Chris Wilson5eddb702010-09-11 13:48:45 +01005658
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005659 fp = i9xx_dpll_compute_fp(&intel_crtc->config.dpll);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005660 if (has_reduced_clock)
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005661 fp2 = i9xx_dpll_compute_fp(&reduced_clock);
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005662
Daniel Vetter7429e9d2013-04-20 17:19:46 +02005663 dpll = ironlake_compute_dpll(intel_crtc,
Daniel Vettercbbab5b2013-04-19 11:14:31 +02005664 &fp, &reduced_clock,
5665 has_reduced_clock ? &fp2 : NULL);
5666
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005667 pll = intel_get_pch_pll(intel_crtc, dpll, fp);
5668 if (pll == NULL) {
Ville Syrjälä84f44ce2013-04-17 17:48:49 +03005669 DRM_DEBUG_DRIVER("failed to find PLL for pipe %c\n",
5670 pipe_name(pipe));
Jesse Barnes4b645f12011-10-12 09:51:31 -07005671 return -EINVAL;
5672 }
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005673 } else
5674 intel_put_pch_pll(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005675
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005676 if (intel_crtc->config.has_dp_encoder)
5677 intel_dp_set_m_n(intel_crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005678
Daniel Vetterdafd2262012-11-26 17:22:07 +01005679 for_each_encoder_on_crtc(dev, crtc, encoder)
5680 if (encoder->pre_pll_enable)
5681 encoder->pre_pll_enable(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08005682
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005683 if (intel_crtc->pch_pll) {
5684 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Chris Wilson5eddb702010-09-11 13:48:45 +01005685
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005686 /* Wait for the clocks to stabilize. */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005687 POSTING_READ(intel_crtc->pch_pll->pll_reg);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08005688 udelay(150);
5689
Eric Anholt8febb292011-03-30 13:01:07 -07005690 /* The pixel multiplier can only be updated once the
5691 * DPLL is enabled and the clocks are stable.
5692 *
5693 * So write it again.
5694 */
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005695 I915_WRITE(intel_crtc->pch_pll->pll_reg, dpll);
Jesse Barnes79e53942008-11-07 14:24:08 -08005696 }
Jesse Barnes79e53942008-11-07 14:24:08 -08005697
Chris Wilson5eddb702010-09-11 13:48:45 +01005698 intel_crtc->lowfreq_avail = false;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005699 if (intel_crtc->pch_pll) {
Jesse Barnes4b645f12011-10-12 09:51:31 -07005700 if (is_lvds && has_reduced_clock && i915_powersave) {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005701 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp2);
Jesse Barnes4b645f12011-10-12 09:51:31 -07005702 intel_crtc->lowfreq_avail = true;
Jesse Barnes4b645f12011-10-12 09:51:31 -07005703 } else {
Jesse Barnesee7b9f92012-04-20 17:11:53 +01005704 I915_WRITE(intel_crtc->pch_pll->fp1_reg, fp);
Jesse Barnes652c3932009-08-17 13:31:43 -07005705 }
5706 }
5707
Paulo Zanonib0e77b92012-10-01 18:10:53 -03005708 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
Krzysztof Halasa734b4152010-05-25 18:41:46 +02005709
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005710 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005711 intel_cpu_transcoder_set_m_n(intel_crtc,
5712 &intel_crtc->config.fdi_m_n);
5713 }
Chris Wilson5eddb702010-09-11 13:48:45 +01005714
Daniel Vetterebfd86f2013-04-19 11:24:44 +02005715 if (IS_IVYBRIDGE(dev))
5716 ivybridge_update_fdi_bc_bifurcation(intel_crtc);
Zhenyu Wang2c072452009-06-05 15:38:42 +08005717
Daniel Vetter6ff93602013-04-19 11:24:36 +02005718 ironlake_set_pipeconf(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08005719
Paulo Zanonia1f9e772012-09-12 10:06:32 -03005720 /* Set up the display plane register */
5721 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE);
Jesse Barnesb24e7172011-01-04 15:09:30 -08005722 POSTING_READ(DSPCNTR(plane));
Jesse Barnes79e53942008-11-07 14:24:08 -08005723
Daniel Vetter94352cf2012-07-05 22:51:56 +02005724 ret = intel_pipe_set_base(crtc, x, y, fb);
Shaohua Li7662c8b2009-06-26 11:23:55 +08005725
5726 intel_update_watermarks(dev);
5727
Daniel Vetter1857e1d2013-04-29 19:34:16 +02005728 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08005729}
5730
Daniel Vetter72419202013-04-04 13:28:53 +02005731static void ironlake_get_fdi_m_n_config(struct intel_crtc *crtc,
5732 struct intel_crtc_config *pipe_config)
5733{
5734 struct drm_device *dev = crtc->base.dev;
5735 struct drm_i915_private *dev_priv = dev->dev_private;
5736 enum transcoder transcoder = pipe_config->cpu_transcoder;
5737
5738 pipe_config->fdi_m_n.link_m = I915_READ(PIPE_LINK_M1(transcoder));
5739 pipe_config->fdi_m_n.link_n = I915_READ(PIPE_LINK_N1(transcoder));
5740 pipe_config->fdi_m_n.gmch_m = I915_READ(PIPE_DATA_M1(transcoder))
5741 & ~TU_SIZE_MASK;
5742 pipe_config->fdi_m_n.gmch_n = I915_READ(PIPE_DATA_N1(transcoder));
5743 pipe_config->fdi_m_n.tu = ((I915_READ(PIPE_DATA_M1(transcoder))
5744 & TU_SIZE_MASK) >> TU_SIZE_SHIFT) + 1;
5745}
5746
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005747static void ironlake_get_pfit_config(struct intel_crtc *crtc,
5748 struct intel_crtc_config *pipe_config)
5749{
5750 struct drm_device *dev = crtc->base.dev;
5751 struct drm_i915_private *dev_priv = dev->dev_private;
5752 uint32_t tmp;
5753
5754 tmp = I915_READ(PF_CTL(crtc->pipe));
5755
5756 if (tmp & PF_ENABLE) {
5757 pipe_config->pch_pfit.pos = I915_READ(PF_WIN_POS(crtc->pipe));
5758 pipe_config->pch_pfit.size = I915_READ(PF_WIN_SZ(crtc->pipe));
5759 }
5760}
5761
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005762static bool ironlake_get_pipe_config(struct intel_crtc *crtc,
5763 struct intel_crtc_config *pipe_config)
5764{
5765 struct drm_device *dev = crtc->base.dev;
5766 struct drm_i915_private *dev_priv = dev->dev_private;
5767 uint32_t tmp;
5768
Daniel Vettereccb1402013-05-22 00:50:22 +02005769 pipe_config->cpu_transcoder = crtc->pipe;
5770
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005771 tmp = I915_READ(PIPECONF(crtc->pipe));
5772 if (!(tmp & PIPECONF_ENABLE))
5773 return false;
5774
Daniel Vetterab9412b2013-05-03 11:49:46 +02005775 if (I915_READ(PCH_TRANSCONF(crtc->pipe)) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01005776 pipe_config->has_pch_encoder = true;
5777
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005778 tmp = I915_READ(FDI_RX_CTL(crtc->pipe));
5779 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5780 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02005781
5782 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005783 }
5784
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005785 intel_get_pipe_timings(crtc, pipe_config);
5786
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005787 ironlake_get_pfit_config(crtc, pipe_config);
5788
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005789 return true;
5790}
5791
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005792static void haswell_modeset_global_resources(struct drm_device *dev)
5793{
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005794 bool enable = false;
5795 struct intel_crtc *crtc;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005796
5797 list_for_each_entry(crtc, &dev->mode_config.crtc_list, base.head) {
Daniel Vettere7a639c2013-05-31 17:49:17 +02005798 if (!crtc->base.enabled)
5799 continue;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005800
Daniel Vettere7a639c2013-05-31 17:49:17 +02005801 if (crtc->pipe != PIPE_A || crtc->config.pch_pfit.size ||
5802 crtc->config.cpu_transcoder != TRANSCODER_EDP)
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005803 enable = true;
5804 }
5805
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02005806 intel_set_power_well(dev, enable);
5807}
5808
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005809static int haswell_crtc_mode_set(struct drm_crtc *crtc,
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005810 int x, int y,
5811 struct drm_framebuffer *fb)
5812{
5813 struct drm_device *dev = crtc->dev;
5814 struct drm_i915_private *dev_priv = dev->dev_private;
5815 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005816 struct drm_display_mode *adjusted_mode =
5817 &intel_crtc->config.adjusted_mode;
5818 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005819 int pipe = intel_crtc->pipe;
5820 int plane = intel_crtc->plane;
5821 int num_connectors = 0;
Daniel Vetter8b470472013-03-28 10:41:59 +01005822 bool is_cpu_edp = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005823 struct intel_encoder *encoder;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005824 int ret;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005825
5826 for_each_encoder_on_crtc(dev, crtc, encoder) {
5827 switch (encoder->type) {
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005828 case INTEL_OUTPUT_EDP:
Imre Deakd8e8b582013-05-08 13:14:03 +03005829 if (enc_to_dig_port(&encoder->base)->port == PORT_A)
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005830 is_cpu_edp = true;
5831 break;
5832 }
5833
5834 num_connectors++;
5835 }
5836
Paulo Zanoni5dc52982012-10-05 12:05:56 -03005837 WARN(num_connectors != 1, "%d connectors attached to pipe %c\n",
5838 num_connectors, pipe_name(pipe));
5839
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005840 if (!intel_ddi_pll_mode_set(crtc, adjusted_mode->clock))
5841 return -EINVAL;
5842
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005843 /* Ensure that the cursor is valid for the new mode before changing... */
5844 intel_crtc_update_cursor(crtc, true);
5845
Daniel Vetter03afc4a2013-04-02 23:42:31 +02005846 if (intel_crtc->config.has_dp_encoder)
5847 intel_dp_set_m_n(intel_crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005848
5849 intel_crtc->lowfreq_avail = false;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005850
5851 intel_set_pipe_timings(intel_crtc, mode, adjusted_mode);
5852
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005853 if (intel_crtc->config.has_pch_encoder) {
Daniel Vetterca3a0ff2013-02-14 16:54:22 +01005854 intel_cpu_transcoder_set_m_n(intel_crtc,
5855 &intel_crtc->config.fdi_m_n);
5856 }
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005857
Daniel Vetter6ff93602013-04-19 11:24:36 +02005858 haswell_set_pipeconf(crtc);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005859
Daniel Vetter50f3b012013-03-27 00:44:56 +01005860 intel_set_pipe_csc(crtc);
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005861
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005862 /* Set up the display plane register */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005863 I915_WRITE(DSPCNTR(plane), DISPPLANE_GAMMA_ENABLE | DISPPLANE_PIPE_CSC_ENABLE);
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03005864 POSTING_READ(DSPCNTR(plane));
5865
5866 ret = intel_pipe_set_base(crtc, x, y, fb);
5867
5868 intel_update_watermarks(dev);
5869
Jesse Barnes79e53942008-11-07 14:24:08 -08005870 return ret;
5871}
5872
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005873static bool haswell_get_pipe_config(struct intel_crtc *crtc,
5874 struct intel_crtc_config *pipe_config)
5875{
5876 struct drm_device *dev = crtc->base.dev;
5877 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005878 enum intel_display_power_domain pfit_domain;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005879 uint32_t tmp;
5880
Daniel Vettereccb1402013-05-22 00:50:22 +02005881 pipe_config->cpu_transcoder = crtc->pipe;
5882 tmp = I915_READ(TRANS_DDI_FUNC_CTL(TRANSCODER_EDP));
5883 if (tmp & TRANS_DDI_FUNC_ENABLE) {
5884 enum pipe trans_edp_pipe;
5885 switch (tmp & TRANS_DDI_EDP_INPUT_MASK) {
5886 default:
5887 WARN(1, "unknown pipe linked to edp transcoder\n");
5888 case TRANS_DDI_EDP_INPUT_A_ONOFF:
5889 case TRANS_DDI_EDP_INPUT_A_ON:
5890 trans_edp_pipe = PIPE_A;
5891 break;
5892 case TRANS_DDI_EDP_INPUT_B_ONOFF:
5893 trans_edp_pipe = PIPE_B;
5894 break;
5895 case TRANS_DDI_EDP_INPUT_C_ONOFF:
5896 trans_edp_pipe = PIPE_C;
5897 break;
5898 }
5899
5900 if (trans_edp_pipe == crtc->pipe)
5901 pipe_config->cpu_transcoder = TRANSCODER_EDP;
5902 }
5903
Paulo Zanonib97186f2013-05-03 12:15:36 -03005904 if (!intel_display_power_enabled(dev,
Daniel Vettereccb1402013-05-22 00:50:22 +02005905 POWER_DOMAIN_TRANSCODER(pipe_config->cpu_transcoder)))
Paulo Zanoni2bfce952013-04-18 16:35:40 -03005906 return false;
5907
Daniel Vettereccb1402013-05-22 00:50:22 +02005908 tmp = I915_READ(PIPECONF(pipe_config->cpu_transcoder));
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005909 if (!(tmp & PIPECONF_ENABLE))
5910 return false;
5911
Daniel Vetter88adfff2013-03-28 10:42:01 +01005912 /*
Paulo Zanonif196e6b2013-04-18 16:35:41 -03005913 * Haswell has only FDI/PCH transcoder A. It is which is connected to
Daniel Vetter88adfff2013-03-28 10:42:01 +01005914 * DDI E. So just check whether this pipe is wired to DDI E and whether
5915 * the PCH transcoder is on.
5916 */
Daniel Vettereccb1402013-05-22 00:50:22 +02005917 tmp = I915_READ(TRANS_DDI_FUNC_CTL(pipe_config->cpu_transcoder));
Daniel Vetter88adfff2013-03-28 10:42:01 +01005918 if ((tmp & TRANS_DDI_PORT_MASK) == TRANS_DDI_SELECT_PORT(PORT_E) &&
Daniel Vetterab9412b2013-05-03 11:49:46 +02005919 I915_READ(LPT_TRANSCONF) & TRANS_ENABLE) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01005920 pipe_config->has_pch_encoder = true;
5921
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005922 tmp = I915_READ(FDI_RX_CTL(PIPE_A));
5923 pipe_config->fdi_lanes = ((FDI_DP_PORT_WIDTH_MASK & tmp) >>
5924 FDI_DP_PORT_WIDTH_SHIFT) + 1;
Daniel Vetter72419202013-04-04 13:28:53 +02005925
5926 ironlake_get_fdi_m_n_config(crtc, pipe_config);
Daniel Vetter627eb5a2013-04-29 19:33:42 +02005927 }
5928
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02005929 intel_get_pipe_timings(crtc, pipe_config);
5930
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02005931 pfit_domain = POWER_DOMAIN_PIPE_PANEL_FITTER(crtc->pipe);
5932 if (intel_display_power_enabled(dev, pfit_domain))
5933 ironlake_get_pfit_config(crtc, pipe_config);
5934
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01005935 return true;
5936}
5937
Eric Anholtf564048e2011-03-30 13:01:02 -07005938static int intel_crtc_mode_set(struct drm_crtc *crtc,
Eric Anholtf564048e2011-03-30 13:01:02 -07005939 int x, int y,
Daniel Vetter94352cf2012-07-05 22:51:56 +02005940 struct drm_framebuffer *fb)
Eric Anholtf564048e2011-03-30 13:01:02 -07005941{
5942 struct drm_device *dev = crtc->dev;
5943 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9256aa12012-10-31 19:26:13 +01005944 struct drm_encoder_helper_funcs *encoder_funcs;
5945 struct intel_encoder *encoder;
Eric Anholt0b701d22011-03-30 13:01:03 -07005946 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005947 struct drm_display_mode *adjusted_mode =
5948 &intel_crtc->config.adjusted_mode;
5949 struct drm_display_mode *mode = &intel_crtc->config.requested_mode;
Eric Anholt0b701d22011-03-30 13:01:03 -07005950 int pipe = intel_crtc->pipe;
Eric Anholtf564048e2011-03-30 13:01:02 -07005951 int ret;
5952
Eric Anholt0b701d22011-03-30 13:01:03 -07005953 drm_vblank_pre_modeset(dev, pipe);
5954
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01005955 ret = dev_priv->display.crtc_mode_set(crtc, x, y, fb);
5956
Jesse Barnes79e53942008-11-07 14:24:08 -08005957 drm_vblank_post_modeset(dev, pipe);
5958
Daniel Vetter9256aa12012-10-31 19:26:13 +01005959 if (ret != 0)
5960 return ret;
5961
5962 for_each_encoder_on_crtc(dev, crtc, encoder) {
5963 DRM_DEBUG_KMS("[ENCODER:%d:%s] set [MODE:%d:%s]\n",
5964 encoder->base.base.id,
5965 drm_get_encoder_name(&encoder->base),
5966 mode->base.id, mode->name);
Daniel Vetter6cc5f342013-03-27 00:44:53 +01005967 if (encoder->mode_set) {
5968 encoder->mode_set(encoder);
5969 } else {
5970 encoder_funcs = encoder->base.helper_private;
5971 encoder_funcs->mode_set(&encoder->base, mode, adjusted_mode);
5972 }
Daniel Vetter9256aa12012-10-31 19:26:13 +01005973 }
5974
5975 return 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08005976}
5977
Wu Fengguang3a9627f2011-12-09 20:42:19 +08005978static bool intel_eld_uptodate(struct drm_connector *connector,
5979 int reg_eldv, uint32_t bits_eldv,
5980 int reg_elda, uint32_t bits_elda,
5981 int reg_edid)
5982{
5983 struct drm_i915_private *dev_priv = connector->dev->dev_private;
5984 uint8_t *eld = connector->eld;
5985 uint32_t i;
5986
5987 i = I915_READ(reg_eldv);
5988 i &= bits_eldv;
5989
5990 if (!eld[0])
5991 return !i;
5992
5993 if (!i)
5994 return false;
5995
5996 i = I915_READ(reg_elda);
5997 i &= ~bits_elda;
5998 I915_WRITE(reg_elda, i);
5999
6000 for (i = 0; i < eld[2]; i++)
6001 if (I915_READ(reg_edid) != *((uint32_t *)eld + i))
6002 return false;
6003
6004 return true;
6005}
6006
Wu Fengguange0dac652011-09-05 14:25:34 +08006007static void g4x_write_eld(struct drm_connector *connector,
6008 struct drm_crtc *crtc)
6009{
6010 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6011 uint8_t *eld = connector->eld;
6012 uint32_t eldv;
6013 uint32_t len;
6014 uint32_t i;
6015
6016 i = I915_READ(G4X_AUD_VID_DID);
6017
6018 if (i == INTEL_AUDIO_DEVBLC || i == INTEL_AUDIO_DEVCL)
6019 eldv = G4X_ELDV_DEVCL_DEVBLC;
6020 else
6021 eldv = G4X_ELDV_DEVCTG;
6022
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006023 if (intel_eld_uptodate(connector,
6024 G4X_AUD_CNTL_ST, eldv,
6025 G4X_AUD_CNTL_ST, G4X_ELD_ADDR,
6026 G4X_HDMIW_HDMIEDID))
6027 return;
6028
Wu Fengguange0dac652011-09-05 14:25:34 +08006029 i = I915_READ(G4X_AUD_CNTL_ST);
6030 i &= ~(eldv | G4X_ELD_ADDR);
6031 len = (i >> 9) & 0x1f; /* ELD buffer size */
6032 I915_WRITE(G4X_AUD_CNTL_ST, i);
6033
6034 if (!eld[0])
6035 return;
6036
6037 len = min_t(uint8_t, eld[2], len);
6038 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6039 for (i = 0; i < len; i++)
6040 I915_WRITE(G4X_HDMIW_HDMIEDID, *((uint32_t *)eld + i));
6041
6042 i = I915_READ(G4X_AUD_CNTL_ST);
6043 i |= eldv;
6044 I915_WRITE(G4X_AUD_CNTL_ST, i);
6045}
6046
Wang Xingchao83358c852012-08-16 22:43:37 +08006047static void haswell_write_eld(struct drm_connector *connector,
6048 struct drm_crtc *crtc)
6049{
6050 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6051 uint8_t *eld = connector->eld;
6052 struct drm_device *dev = crtc->dev;
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006053 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Wang Xingchao83358c852012-08-16 22:43:37 +08006054 uint32_t eldv;
6055 uint32_t i;
6056 int len;
6057 int pipe = to_intel_crtc(crtc)->pipe;
6058 int tmp;
6059
6060 int hdmiw_hdmiedid = HSW_AUD_EDID_DATA(pipe);
6061 int aud_cntl_st = HSW_AUD_DIP_ELD_CTRL(pipe);
6062 int aud_config = HSW_AUD_CFG(pipe);
6063 int aud_cntrl_st2 = HSW_AUD_PIN_ELD_CP_VLD;
6064
6065
6066 DRM_DEBUG_DRIVER("HDMI: Haswell Audio initialize....\n");
6067
6068 /* Audio output enable */
6069 DRM_DEBUG_DRIVER("HDMI audio: enable codec\n");
6070 tmp = I915_READ(aud_cntrl_st2);
6071 tmp |= (AUDIO_OUTPUT_ENABLE_A << (pipe * 4));
6072 I915_WRITE(aud_cntrl_st2, tmp);
6073
6074 /* Wait for 1 vertical blank */
6075 intel_wait_for_vblank(dev, pipe);
6076
6077 /* Set ELD valid state */
6078 tmp = I915_READ(aud_cntrl_st2);
6079 DRM_DEBUG_DRIVER("HDMI audio: pin eld vld status=0x%8x\n", tmp);
6080 tmp |= (AUDIO_ELD_VALID_A << (pipe * 4));
6081 I915_WRITE(aud_cntrl_st2, tmp);
6082 tmp = I915_READ(aud_cntrl_st2);
6083 DRM_DEBUG_DRIVER("HDMI audio: eld vld status=0x%8x\n", tmp);
6084
6085 /* Enable HDMI mode */
6086 tmp = I915_READ(aud_config);
6087 DRM_DEBUG_DRIVER("HDMI audio: audio conf: 0x%8x\n", tmp);
6088 /* clear N_programing_enable and N_value_index */
6089 tmp &= ~(AUD_CONFIG_N_VALUE_INDEX | AUD_CONFIG_N_PROG_ENABLE);
6090 I915_WRITE(aud_config, tmp);
6091
6092 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
6093
6094 eldv = AUDIO_ELD_VALID_A << (pipe * 4);
Wang Xingchao7b9f35a2013-01-22 23:25:25 +08006095 intel_crtc->eld_vld = true;
Wang Xingchao83358c852012-08-16 22:43:37 +08006096
6097 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6098 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6099 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
6100 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6101 } else
6102 I915_WRITE(aud_config, 0);
6103
6104 if (intel_eld_uptodate(connector,
6105 aud_cntrl_st2, eldv,
6106 aud_cntl_st, IBX_ELD_ADDRESS,
6107 hdmiw_hdmiedid))
6108 return;
6109
6110 i = I915_READ(aud_cntrl_st2);
6111 i &= ~eldv;
6112 I915_WRITE(aud_cntrl_st2, i);
6113
6114 if (!eld[0])
6115 return;
6116
6117 i = I915_READ(aud_cntl_st);
6118 i &= ~IBX_ELD_ADDRESS;
6119 I915_WRITE(aud_cntl_st, i);
6120 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
6121 DRM_DEBUG_DRIVER("port num:%d\n", i);
6122
6123 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6124 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6125 for (i = 0; i < len; i++)
6126 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6127
6128 i = I915_READ(aud_cntrl_st2);
6129 i |= eldv;
6130 I915_WRITE(aud_cntrl_st2, i);
6131
6132}
6133
Wu Fengguange0dac652011-09-05 14:25:34 +08006134static void ironlake_write_eld(struct drm_connector *connector,
6135 struct drm_crtc *crtc)
6136{
6137 struct drm_i915_private *dev_priv = connector->dev->dev_private;
6138 uint8_t *eld = connector->eld;
6139 uint32_t eldv;
6140 uint32_t i;
6141 int len;
6142 int hdmiw_hdmiedid;
Wu Fengguangb6daa022012-01-06 14:41:31 -06006143 int aud_config;
Wu Fengguange0dac652011-09-05 14:25:34 +08006144 int aud_cntl_st;
6145 int aud_cntrl_st2;
Wang Xingchao9b138a82012-08-09 16:52:18 +08006146 int pipe = to_intel_crtc(crtc)->pipe;
Wu Fengguange0dac652011-09-05 14:25:34 +08006147
Wu Fengguangb3f33cb2011-12-09 20:42:17 +08006148 if (HAS_PCH_IBX(connector->dev)) {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006149 hdmiw_hdmiedid = IBX_HDMIW_HDMIEDID(pipe);
6150 aud_config = IBX_AUD_CFG(pipe);
6151 aud_cntl_st = IBX_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006152 aud_cntrl_st2 = IBX_AUD_CNTL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006153 } else {
Wang Xingchao9b138a82012-08-09 16:52:18 +08006154 hdmiw_hdmiedid = CPT_HDMIW_HDMIEDID(pipe);
6155 aud_config = CPT_AUD_CFG(pipe);
6156 aud_cntl_st = CPT_AUD_CNTL_ST(pipe);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006157 aud_cntrl_st2 = CPT_AUD_CNTRL_ST2;
Wu Fengguange0dac652011-09-05 14:25:34 +08006158 }
6159
Wang Xingchao9b138a82012-08-09 16:52:18 +08006160 DRM_DEBUG_DRIVER("ELD on pipe %c\n", pipe_name(pipe));
Wu Fengguange0dac652011-09-05 14:25:34 +08006161
6162 i = I915_READ(aud_cntl_st);
Wang Xingchao9b138a82012-08-09 16:52:18 +08006163 i = (i >> 29) & DIP_PORT_SEL_MASK; /* DIP_Port_Select, 0x1 = PortB */
Wu Fengguange0dac652011-09-05 14:25:34 +08006164 if (!i) {
6165 DRM_DEBUG_DRIVER("Audio directed to unknown port\n");
6166 /* operate blindly on all ports */
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006167 eldv = IBX_ELD_VALIDB;
6168 eldv |= IBX_ELD_VALIDB << 4;
6169 eldv |= IBX_ELD_VALIDB << 8;
Wu Fengguange0dac652011-09-05 14:25:34 +08006170 } else {
Ville Syrjälä2582a852013-04-17 17:48:47 +03006171 DRM_DEBUG_DRIVER("ELD on port %c\n", port_name(i));
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006172 eldv = IBX_ELD_VALIDB << ((i - 1) * 4);
Wu Fengguange0dac652011-09-05 14:25:34 +08006173 }
6174
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006175 if (intel_pipe_has_type(crtc, INTEL_OUTPUT_DISPLAYPORT)) {
6176 DRM_DEBUG_DRIVER("ELD: DisplayPort detected\n");
6177 eld[5] |= (1 << 2); /* Conn_Type, 0x1 = DisplayPort */
Wu Fengguangb6daa022012-01-06 14:41:31 -06006178 I915_WRITE(aud_config, AUD_CONFIG_N_VALUE_INDEX); /* 0x1 = DP */
6179 } else
6180 I915_WRITE(aud_config, 0);
Wu Fengguang3a9627f2011-12-09 20:42:19 +08006181
6182 if (intel_eld_uptodate(connector,
6183 aud_cntrl_st2, eldv,
6184 aud_cntl_st, IBX_ELD_ADDRESS,
6185 hdmiw_hdmiedid))
6186 return;
6187
Wu Fengguange0dac652011-09-05 14:25:34 +08006188 i = I915_READ(aud_cntrl_st2);
6189 i &= ~eldv;
6190 I915_WRITE(aud_cntrl_st2, i);
6191
6192 if (!eld[0])
6193 return;
6194
Wu Fengguange0dac652011-09-05 14:25:34 +08006195 i = I915_READ(aud_cntl_st);
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006196 i &= ~IBX_ELD_ADDRESS;
Wu Fengguange0dac652011-09-05 14:25:34 +08006197 I915_WRITE(aud_cntl_st, i);
6198
6199 len = min_t(uint8_t, eld[2], 21); /* 84 bytes of hw ELD buffer */
6200 DRM_DEBUG_DRIVER("ELD size %d\n", len);
6201 for (i = 0; i < len; i++)
6202 I915_WRITE(hdmiw_hdmiedid, *((uint32_t *)eld + i));
6203
6204 i = I915_READ(aud_cntrl_st2);
6205 i |= eldv;
6206 I915_WRITE(aud_cntrl_st2, i);
6207}
6208
6209void intel_write_eld(struct drm_encoder *encoder,
6210 struct drm_display_mode *mode)
6211{
6212 struct drm_crtc *crtc = encoder->crtc;
6213 struct drm_connector *connector;
6214 struct drm_device *dev = encoder->dev;
6215 struct drm_i915_private *dev_priv = dev->dev_private;
6216
6217 connector = drm_select_eld(encoder, mode);
6218 if (!connector)
6219 return;
6220
6221 DRM_DEBUG_DRIVER("ELD on [CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6222 connector->base.id,
6223 drm_get_connector_name(connector),
6224 connector->encoder->base.id,
6225 drm_get_encoder_name(connector->encoder));
6226
6227 connector->eld[6] = drm_av_sync_delay(connector, mode) / 2;
6228
6229 if (dev_priv->display.write_eld)
6230 dev_priv->display.write_eld(connector, crtc);
6231}
6232
Jesse Barnes79e53942008-11-07 14:24:08 -08006233/** Loads the palette/gamma unit for the CRTC with the prepared values */
6234void intel_crtc_load_lut(struct drm_crtc *crtc)
6235{
6236 struct drm_device *dev = crtc->dev;
6237 struct drm_i915_private *dev_priv = dev->dev_private;
6238 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006239 int palreg = PALETTE(intel_crtc->pipe);
Jesse Barnes79e53942008-11-07 14:24:08 -08006240 int i;
6241
6242 /* The clocks have to be on to load the palette. */
Alban Browaeysaed3f092012-02-24 17:12:45 +00006243 if (!crtc->enabled || !intel_crtc->active)
Jesse Barnes79e53942008-11-07 14:24:08 -08006244 return;
6245
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006246 /* use legacy palette for Ironlake */
Eric Anholtbad720f2009-10-22 16:11:14 -07006247 if (HAS_PCH_SPLIT(dev))
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006248 palreg = LGC_PALETTE(intel_crtc->pipe);
Zhenyu Wang2c072452009-06-05 15:38:42 +08006249
Jesse Barnes79e53942008-11-07 14:24:08 -08006250 for (i = 0; i < 256; i++) {
6251 I915_WRITE(palreg + 4 * i,
6252 (intel_crtc->lut_r[i] << 16) |
6253 (intel_crtc->lut_g[i] << 8) |
6254 intel_crtc->lut_b[i]);
6255 }
6256}
6257
Chris Wilson560b85b2010-08-07 11:01:38 +01006258static void i845_update_cursor(struct drm_crtc *crtc, u32 base)
6259{
6260 struct drm_device *dev = crtc->dev;
6261 struct drm_i915_private *dev_priv = dev->dev_private;
6262 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6263 bool visible = base != 0;
6264 u32 cntl;
6265
6266 if (intel_crtc->cursor_visible == visible)
6267 return;
6268
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006269 cntl = I915_READ(_CURACNTR);
Chris Wilson560b85b2010-08-07 11:01:38 +01006270 if (visible) {
6271 /* On these chipsets we can only modify the base whilst
6272 * the cursor is disabled.
6273 */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006274 I915_WRITE(_CURABASE, base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006275
6276 cntl &= ~(CURSOR_FORMAT_MASK);
6277 /* XXX width must be 64, stride 256 => 0x00 << 28 */
6278 cntl |= CURSOR_ENABLE |
6279 CURSOR_GAMMA_ENABLE |
6280 CURSOR_FORMAT_ARGB;
6281 } else
6282 cntl &= ~(CURSOR_ENABLE | CURSOR_GAMMA_ENABLE);
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006283 I915_WRITE(_CURACNTR, cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006284
6285 intel_crtc->cursor_visible = visible;
6286}
6287
6288static void i9xx_update_cursor(struct drm_crtc *crtc, u32 base)
6289{
6290 struct drm_device *dev = crtc->dev;
6291 struct drm_i915_private *dev_priv = dev->dev_private;
6292 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6293 int pipe = intel_crtc->pipe;
6294 bool visible = base != 0;
6295
6296 if (intel_crtc->cursor_visible != visible) {
Jesse Barnes548f2452011-02-17 10:40:53 -08006297 uint32_t cntl = I915_READ(CURCNTR(pipe));
Chris Wilson560b85b2010-08-07 11:01:38 +01006298 if (base) {
6299 cntl &= ~(CURSOR_MODE | MCURSOR_PIPE_SELECT);
6300 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6301 cntl |= pipe << 28; /* Connect to correct pipe */
6302 } else {
6303 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6304 cntl |= CURSOR_MODE_DISABLE;
6305 }
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006306 I915_WRITE(CURCNTR(pipe), cntl);
Chris Wilson560b85b2010-08-07 11:01:38 +01006307
6308 intel_crtc->cursor_visible = visible;
6309 }
6310 /* and commit changes on next vblank */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006311 I915_WRITE(CURBASE(pipe), base);
Chris Wilson560b85b2010-08-07 11:01:38 +01006312}
6313
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006314static void ivb_update_cursor(struct drm_crtc *crtc, u32 base)
6315{
6316 struct drm_device *dev = crtc->dev;
6317 struct drm_i915_private *dev_priv = dev->dev_private;
6318 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6319 int pipe = intel_crtc->pipe;
6320 bool visible = base != 0;
6321
6322 if (intel_crtc->cursor_visible != visible) {
6323 uint32_t cntl = I915_READ(CURCNTR_IVB(pipe));
6324 if (base) {
6325 cntl &= ~CURSOR_MODE;
6326 cntl |= CURSOR_MODE_64_ARGB_AX | MCURSOR_GAMMA_ENABLE;
6327 } else {
6328 cntl &= ~(CURSOR_MODE | MCURSOR_GAMMA_ENABLE);
6329 cntl |= CURSOR_MODE_DISABLE;
6330 }
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02006331 if (IS_HASWELL(dev))
6332 cntl |= CURSOR_PIPE_CSC_ENABLE;
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006333 I915_WRITE(CURCNTR_IVB(pipe), cntl);
6334
6335 intel_crtc->cursor_visible = visible;
6336 }
6337 /* and commit changes on next vblank */
6338 I915_WRITE(CURBASE_IVB(pipe), base);
6339}
6340
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006341/* If no-part of the cursor is visible on the framebuffer, then the GPU may hang... */
Chris Wilson6b383a72010-09-13 13:54:26 +01006342static void intel_crtc_update_cursor(struct drm_crtc *crtc,
6343 bool on)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006344{
6345 struct drm_device *dev = crtc->dev;
6346 struct drm_i915_private *dev_priv = dev->dev_private;
6347 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6348 int pipe = intel_crtc->pipe;
6349 int x = intel_crtc->cursor_x;
6350 int y = intel_crtc->cursor_y;
Chris Wilson560b85b2010-08-07 11:01:38 +01006351 u32 base, pos;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006352 bool visible;
6353
6354 pos = 0;
6355
Chris Wilson6b383a72010-09-13 13:54:26 +01006356 if (on && crtc->enabled && crtc->fb) {
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006357 base = intel_crtc->cursor_addr;
6358 if (x > (int) crtc->fb->width)
6359 base = 0;
6360
6361 if (y > (int) crtc->fb->height)
6362 base = 0;
6363 } else
6364 base = 0;
6365
6366 if (x < 0) {
6367 if (x + intel_crtc->cursor_width < 0)
6368 base = 0;
6369
6370 pos |= CURSOR_POS_SIGN << CURSOR_X_SHIFT;
6371 x = -x;
6372 }
6373 pos |= x << CURSOR_X_SHIFT;
6374
6375 if (y < 0) {
6376 if (y + intel_crtc->cursor_height < 0)
6377 base = 0;
6378
6379 pos |= CURSOR_POS_SIGN << CURSOR_Y_SHIFT;
6380 y = -y;
6381 }
6382 pos |= y << CURSOR_Y_SHIFT;
6383
6384 visible = base != 0;
Chris Wilson560b85b2010-08-07 11:01:38 +01006385 if (!visible && !intel_crtc->cursor_visible)
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006386 return;
6387
Eugeni Dodonov0cd83aa2012-04-13 17:08:48 -03006388 if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnes65a21cd2011-10-12 11:10:21 -07006389 I915_WRITE(CURPOS_IVB(pipe), pos);
6390 ivb_update_cursor(crtc, base);
6391 } else {
6392 I915_WRITE(CURPOS(pipe), pos);
6393 if (IS_845G(dev) || IS_I865G(dev))
6394 i845_update_cursor(crtc, base);
6395 else
6396 i9xx_update_cursor(crtc, base);
6397 }
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006398}
6399
Jesse Barnes79e53942008-11-07 14:24:08 -08006400static int intel_crtc_cursor_set(struct drm_crtc *crtc,
Chris Wilson05394f32010-11-08 19:18:58 +00006401 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08006402 uint32_t handle,
6403 uint32_t width, uint32_t height)
6404{
6405 struct drm_device *dev = crtc->dev;
6406 struct drm_i915_private *dev_priv = dev->dev_private;
6407 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00006408 struct drm_i915_gem_object *obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006409 uint32_t addr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006410 int ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006411
Jesse Barnes79e53942008-11-07 14:24:08 -08006412 /* if we want to turn off the cursor ignore width and height */
6413 if (!handle) {
Zhao Yakui28c97732009-10-09 11:39:41 +08006414 DRM_DEBUG_KMS("cursor off\n");
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006415 addr = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00006416 obj = NULL;
Pierre Willenbrock50044172009-02-23 10:12:15 +10006417 mutex_lock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006418 goto finish;
Jesse Barnes79e53942008-11-07 14:24:08 -08006419 }
6420
6421 /* Currently we only support 64x64 cursors */
6422 if (width != 64 || height != 64) {
6423 DRM_ERROR("we currently only support 64x64 cursors\n");
6424 return -EINVAL;
6425 }
6426
Chris Wilson05394f32010-11-08 19:18:58 +00006427 obj = to_intel_bo(drm_gem_object_lookup(dev, file, handle));
Chris Wilsonc8725222011-02-19 11:31:06 +00006428 if (&obj->base == NULL)
Jesse Barnes79e53942008-11-07 14:24:08 -08006429 return -ENOENT;
6430
Chris Wilson05394f32010-11-08 19:18:58 +00006431 if (obj->base.size < width * height * 4) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006432 DRM_ERROR("buffer is to small\n");
Dave Airlie34b8686e2009-01-15 14:03:07 +10006433 ret = -ENOMEM;
6434 goto fail;
Jesse Barnes79e53942008-11-07 14:24:08 -08006435 }
6436
Dave Airlie71acb5e2008-12-30 20:31:46 +10006437 /* we only need to pin inside GTT if cursor is non-phy */
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006438 mutex_lock(&dev->struct_mutex);
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006439 if (!dev_priv->info->cursor_needs_physical) {
Chris Wilson693db182013-03-05 14:52:39 +00006440 unsigned alignment;
6441
Chris Wilsond9e86c02010-11-10 16:40:20 +00006442 if (obj->tiling_mode) {
6443 DRM_ERROR("cursor cannot be tiled\n");
6444 ret = -EINVAL;
6445 goto fail_locked;
6446 }
6447
Chris Wilson693db182013-03-05 14:52:39 +00006448 /* Note that the w/a also requires 2 PTE of padding following
6449 * the bo. We currently fill all unused PTE with the shadow
6450 * page and so we should always have valid PTE following the
6451 * cursor preventing the VT-d warning.
6452 */
6453 alignment = 0;
6454 if (need_vtd_wa(dev))
6455 alignment = 64*1024;
6456
6457 ret = i915_gem_object_pin_to_display_plane(obj, alignment, NULL);
Chris Wilsone7b526b2010-06-02 08:30:48 +01006458 if (ret) {
6459 DRM_ERROR("failed to move cursor bo into the GTT\n");
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006460 goto fail_locked;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006461 }
6462
Chris Wilsond9e86c02010-11-10 16:40:20 +00006463 ret = i915_gem_object_put_fence(obj);
6464 if (ret) {
Chris Wilson2da3b9b2011-04-14 09:41:17 +01006465 DRM_ERROR("failed to release fence for cursor");
Chris Wilsond9e86c02010-11-10 16:40:20 +00006466 goto fail_unpin;
6467 }
6468
Chris Wilson05394f32010-11-08 19:18:58 +00006469 addr = obj->gtt_offset;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006470 } else {
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006471 int align = IS_I830(dev) ? 16 * 1024 : 256;
Chris Wilson05394f32010-11-08 19:18:58 +00006472 ret = i915_gem_attach_phys_object(dev, obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01006473 (intel_crtc->pipe == 0) ? I915_GEM_PHYS_CURSOR_0 : I915_GEM_PHYS_CURSOR_1,
6474 align);
Dave Airlie71acb5e2008-12-30 20:31:46 +10006475 if (ret) {
6476 DRM_ERROR("failed to attach phys object\n");
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006477 goto fail_locked;
Dave Airlie71acb5e2008-12-30 20:31:46 +10006478 }
Chris Wilson05394f32010-11-08 19:18:58 +00006479 addr = obj->phys_obj->handle->busaddr;
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006480 }
6481
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006482 if (IS_GEN2(dev))
Jesse Barnes14b60392009-05-20 16:47:08 -04006483 I915_WRITE(CURSIZE, (height << 12) | width);
6484
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006485 finish:
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006486 if (intel_crtc->cursor_bo) {
Kristian Høgsbergb295d1b2009-12-16 15:16:17 -05006487 if (dev_priv->info->cursor_needs_physical) {
Chris Wilson05394f32010-11-08 19:18:58 +00006488 if (intel_crtc->cursor_bo != obj)
Dave Airlie71acb5e2008-12-30 20:31:46 +10006489 i915_gem_detach_phys_object(dev, intel_crtc->cursor_bo);
6490 } else
6491 i915_gem_object_unpin(intel_crtc->cursor_bo);
Chris Wilson05394f32010-11-08 19:18:58 +00006492 drm_gem_object_unreference(&intel_crtc->cursor_bo->base);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006493 }
Jesse Barnes80824002009-09-10 15:28:06 -07006494
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006495 mutex_unlock(&dev->struct_mutex);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006496
6497 intel_crtc->cursor_addr = addr;
Chris Wilson05394f32010-11-08 19:18:58 +00006498 intel_crtc->cursor_bo = obj;
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006499 intel_crtc->cursor_width = width;
6500 intel_crtc->cursor_height = height;
6501
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006502 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Kristian Høgsberg3f8bc372008-12-17 22:14:59 -05006503
Jesse Barnes79e53942008-11-07 14:24:08 -08006504 return 0;
Chris Wilsone7b526b2010-06-02 08:30:48 +01006505fail_unpin:
Chris Wilson05394f32010-11-08 19:18:58 +00006506 i915_gem_object_unpin(obj);
Kristian Høgsberg7f9872e2009-02-13 20:56:49 -05006507fail_locked:
Dave Airlie34b8686e2009-01-15 14:03:07 +10006508 mutex_unlock(&dev->struct_mutex);
Luca Barbieribc9025b2010-02-09 05:49:12 +00006509fail:
Chris Wilson05394f32010-11-08 19:18:58 +00006510 drm_gem_object_unreference_unlocked(&obj->base);
Dave Airlie34b8686e2009-01-15 14:03:07 +10006511 return ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08006512}
6513
6514static int intel_crtc_cursor_move(struct drm_crtc *crtc, int x, int y)
6515{
Jesse Barnes79e53942008-11-07 14:24:08 -08006516 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006517
Chris Wilsoncda4b7d2010-07-09 08:45:04 +01006518 intel_crtc->cursor_x = x;
6519 intel_crtc->cursor_y = y;
Jesse Barnes652c3932009-08-17 13:31:43 -07006520
Mika Kuoppala40ccc722013-04-23 17:27:08 +03006521 intel_crtc_update_cursor(crtc, intel_crtc->cursor_bo != NULL);
Jesse Barnes79e53942008-11-07 14:24:08 -08006522
6523 return 0;
6524}
6525
6526/** Sets the color ramps on behalf of RandR */
6527void intel_crtc_fb_gamma_set(struct drm_crtc *crtc, u16 red, u16 green,
6528 u16 blue, int regno)
6529{
6530 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6531
6532 intel_crtc->lut_r[regno] = red >> 8;
6533 intel_crtc->lut_g[regno] = green >> 8;
6534 intel_crtc->lut_b[regno] = blue >> 8;
6535}
6536
Dave Airlieb8c00ac2009-10-06 13:54:01 +10006537void intel_crtc_fb_gamma_get(struct drm_crtc *crtc, u16 *red, u16 *green,
6538 u16 *blue, int regno)
6539{
6540 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6541
6542 *red = intel_crtc->lut_r[regno] << 8;
6543 *green = intel_crtc->lut_g[regno] << 8;
6544 *blue = intel_crtc->lut_b[regno] << 8;
6545}
6546
Jesse Barnes79e53942008-11-07 14:24:08 -08006547static void intel_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
James Simmons72034252010-08-03 01:33:19 +01006548 u16 *blue, uint32_t start, uint32_t size)
Jesse Barnes79e53942008-11-07 14:24:08 -08006549{
James Simmons72034252010-08-03 01:33:19 +01006550 int end = (start + size > 256) ? 256 : start + size, i;
Jesse Barnes79e53942008-11-07 14:24:08 -08006551 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes79e53942008-11-07 14:24:08 -08006552
James Simmons72034252010-08-03 01:33:19 +01006553 for (i = start; i < end; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08006554 intel_crtc->lut_r[i] = red[i] >> 8;
6555 intel_crtc->lut_g[i] = green[i] >> 8;
6556 intel_crtc->lut_b[i] = blue[i] >> 8;
6557 }
6558
6559 intel_crtc_load_lut(crtc);
6560}
6561
Jesse Barnes79e53942008-11-07 14:24:08 -08006562/* VESA 640x480x72Hz mode to set on the pipe */
6563static struct drm_display_mode load_detect_mode = {
6564 DRM_MODE("640x480", DRM_MODE_TYPE_DEFAULT, 31500, 640, 664,
6565 704, 832, 0, 480, 489, 491, 520, 0, DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
6566};
6567
Chris Wilsond2dff872011-04-19 08:36:26 +01006568static struct drm_framebuffer *
6569intel_framebuffer_create(struct drm_device *dev,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006570 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilsond2dff872011-04-19 08:36:26 +01006571 struct drm_i915_gem_object *obj)
6572{
6573 struct intel_framebuffer *intel_fb;
6574 int ret;
6575
6576 intel_fb = kzalloc(sizeof(*intel_fb), GFP_KERNEL);
6577 if (!intel_fb) {
6578 drm_gem_object_unreference_unlocked(&obj->base);
6579 return ERR_PTR(-ENOMEM);
6580 }
6581
6582 ret = intel_framebuffer_init(dev, intel_fb, mode_cmd, obj);
6583 if (ret) {
6584 drm_gem_object_unreference_unlocked(&obj->base);
6585 kfree(intel_fb);
6586 return ERR_PTR(ret);
6587 }
6588
6589 return &intel_fb->base;
6590}
6591
6592static u32
6593intel_framebuffer_pitch_for_width(int width, int bpp)
6594{
6595 u32 pitch = DIV_ROUND_UP(width * bpp, 8);
6596 return ALIGN(pitch, 64);
6597}
6598
6599static u32
6600intel_framebuffer_size_for_mode(struct drm_display_mode *mode, int bpp)
6601{
6602 u32 pitch = intel_framebuffer_pitch_for_width(mode->hdisplay, bpp);
6603 return ALIGN(pitch * mode->vdisplay, PAGE_SIZE);
6604}
6605
6606static struct drm_framebuffer *
6607intel_framebuffer_create_for_mode(struct drm_device *dev,
6608 struct drm_display_mode *mode,
6609 int depth, int bpp)
6610{
6611 struct drm_i915_gem_object *obj;
Chris Wilson0fed39b2012-11-05 22:25:07 +00006612 struct drm_mode_fb_cmd2 mode_cmd = { 0 };
Chris Wilsond2dff872011-04-19 08:36:26 +01006613
6614 obj = i915_gem_alloc_object(dev,
6615 intel_framebuffer_size_for_mode(mode, bpp));
6616 if (obj == NULL)
6617 return ERR_PTR(-ENOMEM);
6618
6619 mode_cmd.width = mode->hdisplay;
6620 mode_cmd.height = mode->vdisplay;
Jesse Barnes308e5bc2011-11-14 14:51:28 -08006621 mode_cmd.pitches[0] = intel_framebuffer_pitch_for_width(mode_cmd.width,
6622 bpp);
Dave Airlie5ca0c342012-02-23 15:33:40 +00006623 mode_cmd.pixel_format = drm_mode_legacy_fb_format(bpp, depth);
Chris Wilsond2dff872011-04-19 08:36:26 +01006624
6625 return intel_framebuffer_create(dev, &mode_cmd, obj);
6626}
6627
6628static struct drm_framebuffer *
6629mode_fits_in_fbdev(struct drm_device *dev,
6630 struct drm_display_mode *mode)
6631{
6632 struct drm_i915_private *dev_priv = dev->dev_private;
6633 struct drm_i915_gem_object *obj;
6634 struct drm_framebuffer *fb;
6635
6636 if (dev_priv->fbdev == NULL)
6637 return NULL;
6638
6639 obj = dev_priv->fbdev->ifb.obj;
6640 if (obj == NULL)
6641 return NULL;
6642
6643 fb = &dev_priv->fbdev->ifb.base;
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006644 if (fb->pitches[0] < intel_framebuffer_pitch_for_width(mode->hdisplay,
6645 fb->bits_per_pixel))
Chris Wilsond2dff872011-04-19 08:36:26 +01006646 return NULL;
6647
Ville Syrjälä01f2c772011-12-20 00:06:49 +02006648 if (obj->base.size < mode->vdisplay * fb->pitches[0])
Chris Wilsond2dff872011-04-19 08:36:26 +01006649 return NULL;
6650
6651 return fb;
6652}
6653
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006654bool intel_get_load_detect_pipe(struct drm_connector *connector,
Chris Wilson71731882011-04-19 23:10:58 +01006655 struct drm_display_mode *mode,
Chris Wilson8261b192011-04-19 23:18:09 +01006656 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006657{
6658 struct intel_crtc *intel_crtc;
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006659 struct intel_encoder *intel_encoder =
6660 intel_attached_encoder(connector);
Jesse Barnes79e53942008-11-07 14:24:08 -08006661 struct drm_crtc *possible_crtc;
Chris Wilson4ef69c72010-09-09 15:14:28 +01006662 struct drm_encoder *encoder = &intel_encoder->base;
Jesse Barnes79e53942008-11-07 14:24:08 -08006663 struct drm_crtc *crtc = NULL;
6664 struct drm_device *dev = encoder->dev;
Daniel Vetter94352cf2012-07-05 22:51:56 +02006665 struct drm_framebuffer *fb;
Jesse Barnes79e53942008-11-07 14:24:08 -08006666 int i = -1;
6667
Chris Wilsond2dff872011-04-19 08:36:26 +01006668 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6669 connector->base.id, drm_get_connector_name(connector),
6670 encoder->base.id, drm_get_encoder_name(encoder));
6671
Jesse Barnes79e53942008-11-07 14:24:08 -08006672 /*
6673 * Algorithm gets a little messy:
Chris Wilson7a5e4802011-04-19 23:21:12 +01006674 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006675 * - if the connector already has an assigned crtc, use it (but make
6676 * sure it's on first)
Chris Wilson7a5e4802011-04-19 23:21:12 +01006677 *
Jesse Barnes79e53942008-11-07 14:24:08 -08006678 * - try to find the first unused crtc that can drive this connector,
6679 * and use that if we find one
Jesse Barnes79e53942008-11-07 14:24:08 -08006680 */
6681
6682 /* See if we already have a CRTC for this connector */
6683 if (encoder->crtc) {
6684 crtc = encoder->crtc;
Chris Wilson8261b192011-04-19 23:18:09 +01006685
Daniel Vetter7b240562012-12-12 00:35:33 +01006686 mutex_lock(&crtc->mutex);
6687
Daniel Vetter24218aa2012-08-12 19:27:11 +02006688 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006689 old->load_detect_temp = false;
6690
6691 /* Make sure the crtc and connector are running */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006692 if (connector->dpms != DRM_MODE_DPMS_ON)
6693 connector->funcs->dpms(connector, DRM_MODE_DPMS_ON);
Chris Wilson8261b192011-04-19 23:18:09 +01006694
Chris Wilson71731882011-04-19 23:10:58 +01006695 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006696 }
6697
6698 /* Find an unused one (if possible) */
6699 list_for_each_entry(possible_crtc, &dev->mode_config.crtc_list, head) {
6700 i++;
6701 if (!(encoder->possible_crtcs & (1 << i)))
6702 continue;
6703 if (!possible_crtc->enabled) {
6704 crtc = possible_crtc;
6705 break;
6706 }
Jesse Barnes79e53942008-11-07 14:24:08 -08006707 }
6708
6709 /*
6710 * If we didn't find an unused CRTC, don't use any.
6711 */
6712 if (!crtc) {
Chris Wilson71731882011-04-19 23:10:58 +01006713 DRM_DEBUG_KMS("no pipe available for load-detect\n");
6714 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006715 }
6716
Daniel Vetter7b240562012-12-12 00:35:33 +01006717 mutex_lock(&crtc->mutex);
Daniel Vetterfc303102012-07-09 10:40:58 +02006718 intel_encoder->new_crtc = to_intel_crtc(crtc);
6719 to_intel_connector(connector)->new_encoder = intel_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006720
6721 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter24218aa2012-08-12 19:27:11 +02006722 old->dpms_mode = connector->dpms;
Chris Wilson8261b192011-04-19 23:18:09 +01006723 old->load_detect_temp = true;
Chris Wilsond2dff872011-04-19 08:36:26 +01006724 old->release_fb = NULL;
Jesse Barnes79e53942008-11-07 14:24:08 -08006725
Chris Wilson64927112011-04-20 07:25:26 +01006726 if (!mode)
6727 mode = &load_detect_mode;
Jesse Barnes79e53942008-11-07 14:24:08 -08006728
Chris Wilsond2dff872011-04-19 08:36:26 +01006729 /* We need a framebuffer large enough to accommodate all accesses
6730 * that the plane may generate whilst we perform load detection.
6731 * We can not rely on the fbcon either being present (we get called
6732 * during its initialisation to detect all boot displays, or it may
6733 * not even exist) or that it is large enough to satisfy the
6734 * requested mode.
6735 */
Daniel Vetter94352cf2012-07-05 22:51:56 +02006736 fb = mode_fits_in_fbdev(dev, mode);
6737 if (fb == NULL) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006738 DRM_DEBUG_KMS("creating tmp fb for load-detection\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006739 fb = intel_framebuffer_create_for_mode(dev, mode, 24, 32);
6740 old->release_fb = fb;
Chris Wilsond2dff872011-04-19 08:36:26 +01006741 } else
6742 DRM_DEBUG_KMS("reusing fbdev for load-detection framebuffer\n");
Daniel Vetter94352cf2012-07-05 22:51:56 +02006743 if (IS_ERR(fb)) {
Chris Wilsond2dff872011-04-19 08:36:26 +01006744 DRM_DEBUG_KMS("failed to allocate framebuffer for load-detection\n");
Daniel Vetter7b240562012-12-12 00:35:33 +01006745 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006746 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006747 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006748
Chris Wilsonc0c36b942012-12-19 16:08:43 +00006749 if (intel_set_mode(crtc, mode, 0, 0, fb)) {
Chris Wilson64927112011-04-20 07:25:26 +01006750 DRM_DEBUG_KMS("failed to set mode on load-detect pipe\n");
Chris Wilsond2dff872011-04-19 08:36:26 +01006751 if (old->release_fb)
6752 old->release_fb->funcs->destroy(old->release_fb);
Daniel Vetter7b240562012-12-12 00:35:33 +01006753 mutex_unlock(&crtc->mutex);
Chris Wilson0e8b3d32012-11-05 22:25:08 +00006754 return false;
Jesse Barnes79e53942008-11-07 14:24:08 -08006755 }
Chris Wilson71731882011-04-19 23:10:58 +01006756
Jesse Barnes79e53942008-11-07 14:24:08 -08006757 /* let the connector get through one full cycle before testing */
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006758 intel_wait_for_vblank(dev, intel_crtc->pipe);
Chris Wilson71731882011-04-19 23:10:58 +01006759 return true;
Jesse Barnes79e53942008-11-07 14:24:08 -08006760}
6761
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006762void intel_release_load_detect_pipe(struct drm_connector *connector,
Chris Wilson8261b192011-04-19 23:18:09 +01006763 struct intel_load_detect_pipe *old)
Jesse Barnes79e53942008-11-07 14:24:08 -08006764{
Daniel Vetterd2434ab2012-08-12 21:20:10 +02006765 struct intel_encoder *intel_encoder =
6766 intel_attached_encoder(connector);
Chris Wilson4ef69c72010-09-09 15:14:28 +01006767 struct drm_encoder *encoder = &intel_encoder->base;
Daniel Vetter7b240562012-12-12 00:35:33 +01006768 struct drm_crtc *crtc = encoder->crtc;
Jesse Barnes79e53942008-11-07 14:24:08 -08006769
Chris Wilsond2dff872011-04-19 08:36:26 +01006770 DRM_DEBUG_KMS("[CONNECTOR:%d:%s], [ENCODER:%d:%s]\n",
6771 connector->base.id, drm_get_connector_name(connector),
6772 encoder->base.id, drm_get_encoder_name(encoder));
6773
Chris Wilson8261b192011-04-19 23:18:09 +01006774 if (old->load_detect_temp) {
Daniel Vetterfc303102012-07-09 10:40:58 +02006775 to_intel_connector(connector)->new_encoder = NULL;
6776 intel_encoder->new_crtc = NULL;
6777 intel_set_mode(crtc, NULL, 0, 0, NULL);
Chris Wilsond2dff872011-04-19 08:36:26 +01006778
Daniel Vetter36206362012-12-10 20:42:17 +01006779 if (old->release_fb) {
6780 drm_framebuffer_unregister_private(old->release_fb);
6781 drm_framebuffer_unreference(old->release_fb);
6782 }
Chris Wilsond2dff872011-04-19 08:36:26 +01006783
Daniel Vetter67c96402013-01-23 16:25:09 +00006784 mutex_unlock(&crtc->mutex);
Chris Wilson0622a532011-04-21 09:32:11 +01006785 return;
Jesse Barnes79e53942008-11-07 14:24:08 -08006786 }
6787
Eric Anholtc751ce42010-03-25 11:48:48 -07006788 /* Switch crtc and encoder back off if necessary */
Daniel Vetter24218aa2012-08-12 19:27:11 +02006789 if (old->dpms_mode != DRM_MODE_DPMS_ON)
6790 connector->funcs->dpms(connector, old->dpms_mode);
Daniel Vetter7b240562012-12-12 00:35:33 +01006791
6792 mutex_unlock(&crtc->mutex);
Jesse Barnes79e53942008-11-07 14:24:08 -08006793}
6794
6795/* Returns the clock of the currently programmed mode of the given pipe. */
6796static int intel_crtc_clock_get(struct drm_device *dev, struct drm_crtc *crtc)
6797{
6798 struct drm_i915_private *dev_priv = dev->dev_private;
6799 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6800 int pipe = intel_crtc->pipe;
Jesse Barnes548f2452011-02-17 10:40:53 -08006801 u32 dpll = I915_READ(DPLL(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006802 u32 fp;
6803 intel_clock_t clock;
6804
6805 if ((dpll & DISPLAY_RATE_SELECT_FPA1) == 0)
Chris Wilson39adb7a2011-04-22 22:17:21 +01006806 fp = I915_READ(FP0(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006807 else
Chris Wilson39adb7a2011-04-22 22:17:21 +01006808 fp = I915_READ(FP1(pipe));
Jesse Barnes79e53942008-11-07 14:24:08 -08006809
6810 clock.m1 = (fp & FP_M1_DIV_MASK) >> FP_M1_DIV_SHIFT;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006811 if (IS_PINEVIEW(dev)) {
6812 clock.n = ffs((fp & FP_N_PINEVIEW_DIV_MASK) >> FP_N_DIV_SHIFT) - 1;
6813 clock.m2 = (fp & FP_M2_PINEVIEW_DIV_MASK) >> FP_M2_DIV_SHIFT;
Shaohua Li21778322009-02-23 15:19:16 +08006814 } else {
6815 clock.n = (fp & FP_N_DIV_MASK) >> FP_N_DIV_SHIFT;
6816 clock.m2 = (fp & FP_M2_DIV_MASK) >> FP_M2_DIV_SHIFT;
6817 }
6818
Chris Wilsona6c45cf2010-09-17 00:32:17 +01006819 if (!IS_GEN2(dev)) {
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006820 if (IS_PINEVIEW(dev))
6821 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW) >>
6822 DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW);
Shaohua Li21778322009-02-23 15:19:16 +08006823 else
6824 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK) >>
Jesse Barnes79e53942008-11-07 14:24:08 -08006825 DPLL_FPA01_P1_POST_DIV_SHIFT);
6826
6827 switch (dpll & DPLL_MODE_MASK) {
6828 case DPLLB_MODE_DAC_SERIAL:
6829 clock.p2 = dpll & DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 ?
6830 5 : 10;
6831 break;
6832 case DPLLB_MODE_LVDS:
6833 clock.p2 = dpll & DPLLB_LVDS_P2_CLOCK_DIV_7 ?
6834 7 : 14;
6835 break;
6836 default:
Zhao Yakui28c97732009-10-09 11:39:41 +08006837 DRM_DEBUG_KMS("Unknown DPLL mode %08x in programmed "
Jesse Barnes79e53942008-11-07 14:24:08 -08006838 "mode\n", (int)(dpll & DPLL_MODE_MASK));
6839 return 0;
6840 }
6841
6842 /* XXX: Handle the 100Mhz refclk */
Shaohua Li21778322009-02-23 15:19:16 +08006843 intel_clock(dev, 96000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006844 } else {
6845 bool is_lvds = (pipe == 1) && (I915_READ(LVDS) & LVDS_PORT_EN);
6846
6847 if (is_lvds) {
6848 clock.p1 = ffs((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS) >>
6849 DPLL_FPA01_P1_POST_DIV_SHIFT);
6850 clock.p2 = 14;
6851
6852 if ((dpll & PLL_REF_INPUT_MASK) ==
6853 PLLB_REF_INPUT_SPREADSPECTRUMIN) {
6854 /* XXX: might not be 66MHz */
Shaohua Li21778322009-02-23 15:19:16 +08006855 intel_clock(dev, 66000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006856 } else
Shaohua Li21778322009-02-23 15:19:16 +08006857 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006858 } else {
6859 if (dpll & PLL_P1_DIVIDE_BY_TWO)
6860 clock.p1 = 2;
6861 else {
6862 clock.p1 = ((dpll & DPLL_FPA01_P1_POST_DIV_MASK_I830) >>
6863 DPLL_FPA01_P1_POST_DIV_SHIFT) + 2;
6864 }
6865 if (dpll & PLL_P2_DIVIDE_BY_4)
6866 clock.p2 = 4;
6867 else
6868 clock.p2 = 2;
6869
Shaohua Li21778322009-02-23 15:19:16 +08006870 intel_clock(dev, 48000, &clock);
Jesse Barnes79e53942008-11-07 14:24:08 -08006871 }
6872 }
6873
6874 /* XXX: It would be nice to validate the clocks, but we can't reuse
6875 * i830PllIsValid() because it relies on the xf86_config connector
6876 * configuration being accurate, which it isn't necessarily.
6877 */
6878
6879 return clock.dot;
6880}
6881
6882/** Returns the currently programmed mode of the given pipe. */
6883struct drm_display_mode *intel_crtc_mode_get(struct drm_device *dev,
6884 struct drm_crtc *crtc)
6885{
Jesse Barnes548f2452011-02-17 10:40:53 -08006886 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08006887 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3b117c82013-04-17 20:15:07 +02006888 enum transcoder cpu_transcoder = intel_crtc->config.cpu_transcoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08006889 struct drm_display_mode *mode;
Paulo Zanonife2b8f92012-10-23 18:30:02 -02006890 int htot = I915_READ(HTOTAL(cpu_transcoder));
6891 int hsync = I915_READ(HSYNC(cpu_transcoder));
6892 int vtot = I915_READ(VTOTAL(cpu_transcoder));
6893 int vsync = I915_READ(VSYNC(cpu_transcoder));
Jesse Barnes79e53942008-11-07 14:24:08 -08006894
6895 mode = kzalloc(sizeof(*mode), GFP_KERNEL);
6896 if (!mode)
6897 return NULL;
6898
6899 mode->clock = intel_crtc_clock_get(dev, crtc);
6900 mode->hdisplay = (htot & 0xffff) + 1;
6901 mode->htotal = ((htot & 0xffff0000) >> 16) + 1;
6902 mode->hsync_start = (hsync & 0xffff) + 1;
6903 mode->hsync_end = ((hsync & 0xffff0000) >> 16) + 1;
6904 mode->vdisplay = (vtot & 0xffff) + 1;
6905 mode->vtotal = ((vtot & 0xffff0000) >> 16) + 1;
6906 mode->vsync_start = (vsync & 0xffff) + 1;
6907 mode->vsync_end = ((vsync & 0xffff0000) >> 16) + 1;
6908
6909 drm_mode_set_name(mode);
Jesse Barnes79e53942008-11-07 14:24:08 -08006910
6911 return mode;
6912}
6913
Daniel Vetter3dec0092010-08-20 21:40:52 +02006914static void intel_increase_pllclock(struct drm_crtc *crtc)
Jesse Barnes652c3932009-08-17 13:31:43 -07006915{
6916 struct drm_device *dev = crtc->dev;
6917 drm_i915_private_t *dev_priv = dev->dev_private;
6918 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
6919 int pipe = intel_crtc->pipe;
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006920 int dpll_reg = DPLL(pipe);
6921 int dpll;
Jesse Barnes652c3932009-08-17 13:31:43 -07006922
Eric Anholtbad720f2009-10-22 16:11:14 -07006923 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006924 return;
6925
6926 if (!dev_priv->lvds_downclock_avail)
6927 return;
6928
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006929 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006930 if (!HAS_PIPE_CXSR(dev) && (dpll & DISPLAY_RATE_SELECT_FPA1)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +08006931 DRM_DEBUG_DRIVER("upclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006932
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006933 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006934
6935 dpll &= ~DISPLAY_RATE_SELECT_FPA1;
6936 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006937 intel_wait_for_vblank(dev, pipe);
Jesse Barnesdbdc6472010-12-30 09:36:39 -08006938
Jesse Barnes652c3932009-08-17 13:31:43 -07006939 dpll = I915_READ(dpll_reg);
6940 if (dpll & DISPLAY_RATE_SELECT_FPA1)
Zhao Yakui44d98a62009-10-09 11:39:40 +08006941 DRM_DEBUG_DRIVER("failed to upclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006942 }
Jesse Barnes652c3932009-08-17 13:31:43 -07006943}
6944
6945static void intel_decrease_pllclock(struct drm_crtc *crtc)
6946{
6947 struct drm_device *dev = crtc->dev;
6948 drm_i915_private_t *dev_priv = dev->dev_private;
6949 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07006950
Eric Anholtbad720f2009-10-22 16:11:14 -07006951 if (HAS_PCH_SPLIT(dev))
Jesse Barnes652c3932009-08-17 13:31:43 -07006952 return;
6953
6954 if (!dev_priv->lvds_downclock_avail)
6955 return;
6956
6957 /*
6958 * Since this is called by a timer, we should never get here in
6959 * the manual case.
6960 */
6961 if (!HAS_PIPE_CXSR(dev) && intel_crtc->lowfreq_avail) {
Chris Wilson074b5e12012-05-02 12:07:06 +01006962 int pipe = intel_crtc->pipe;
6963 int dpll_reg = DPLL(pipe);
Daniel Vetterdc257cf2012-05-07 11:30:46 +02006964 int dpll;
Chris Wilson074b5e12012-05-02 12:07:06 +01006965
Zhao Yakui44d98a62009-10-09 11:39:40 +08006966 DRM_DEBUG_DRIVER("downclocking LVDS\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006967
Sean Paul8ac5a6d2012-02-13 13:14:51 -05006968 assert_panel_unlocked(dev_priv, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006969
Chris Wilson074b5e12012-05-02 12:07:06 +01006970 dpll = I915_READ(dpll_reg);
Jesse Barnes652c3932009-08-17 13:31:43 -07006971 dpll |= DISPLAY_RATE_SELECT_FPA1;
6972 I915_WRITE(dpll_reg, dpll);
Jesse Barnes9d0498a2010-08-18 13:20:54 -07006973 intel_wait_for_vblank(dev, pipe);
Jesse Barnes652c3932009-08-17 13:31:43 -07006974 dpll = I915_READ(dpll_reg);
6975 if (!(dpll & DISPLAY_RATE_SELECT_FPA1))
Zhao Yakui44d98a62009-10-09 11:39:40 +08006976 DRM_DEBUG_DRIVER("failed to downclock LVDS!\n");
Jesse Barnes652c3932009-08-17 13:31:43 -07006977 }
6978
6979}
6980
Chris Wilsonf047e392012-07-21 12:31:41 +01006981void intel_mark_busy(struct drm_device *dev)
Jesse Barnes652c3932009-08-17 13:31:43 -07006982{
Chris Wilsonf047e392012-07-21 12:31:41 +01006983 i915_update_gfx_val(dev->dev_private);
6984}
6985
6986void intel_mark_idle(struct drm_device *dev)
6987{
Chris Wilson725a5b52013-01-08 11:02:57 +00006988 struct drm_crtc *crtc;
6989
6990 if (!i915_powersave)
6991 return;
6992
6993 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
6994 if (!crtc->fb)
6995 continue;
6996
6997 intel_decrease_pllclock(crtc);
6998 }
Chris Wilsonf047e392012-07-21 12:31:41 +01006999}
7000
7001void intel_mark_fb_busy(struct drm_i915_gem_object *obj)
7002{
7003 struct drm_device *dev = obj->base.dev;
Jesse Barnes652c3932009-08-17 13:31:43 -07007004 struct drm_crtc *crtc;
Jesse Barnes652c3932009-08-17 13:31:43 -07007005
7006 if (!i915_powersave)
7007 return;
7008
Jesse Barnes652c3932009-08-17 13:31:43 -07007009 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
Jesse Barnes652c3932009-08-17 13:31:43 -07007010 if (!crtc->fb)
7011 continue;
7012
Chris Wilsonf047e392012-07-21 12:31:41 +01007013 if (to_intel_framebuffer(crtc->fb)->obj == obj)
7014 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07007015 }
Jesse Barnes652c3932009-08-17 13:31:43 -07007016}
7017
Jesse Barnes79e53942008-11-07 14:24:08 -08007018static void intel_crtc_destroy(struct drm_crtc *crtc)
7019{
7020 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007021 struct drm_device *dev = crtc->dev;
7022 struct intel_unpin_work *work;
7023 unsigned long flags;
7024
7025 spin_lock_irqsave(&dev->event_lock, flags);
7026 work = intel_crtc->unpin_work;
7027 intel_crtc->unpin_work = NULL;
7028 spin_unlock_irqrestore(&dev->event_lock, flags);
7029
7030 if (work) {
7031 cancel_work_sync(&work->work);
7032 kfree(work);
7033 }
Jesse Barnes79e53942008-11-07 14:24:08 -08007034
Mika Kuoppala40ccc722013-04-23 17:27:08 +03007035 intel_crtc_cursor_set(crtc, NULL, 0, 0, 0);
7036
Jesse Barnes79e53942008-11-07 14:24:08 -08007037 drm_crtc_cleanup(crtc);
Daniel Vetter67e77c52010-08-20 22:26:30 +02007038
Jesse Barnes79e53942008-11-07 14:24:08 -08007039 kfree(intel_crtc);
7040}
7041
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007042static void intel_unpin_work_fn(struct work_struct *__work)
7043{
7044 struct intel_unpin_work *work =
7045 container_of(__work, struct intel_unpin_work, work);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007046 struct drm_device *dev = work->crtc->dev;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007047
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007048 mutex_lock(&dev->struct_mutex);
Chris Wilson1690e1e2011-12-14 13:57:08 +01007049 intel_unpin_fb_obj(work->old_fb_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00007050 drm_gem_object_unreference(&work->pending_flip_obj->base);
7051 drm_gem_object_unreference(&work->old_fb_obj->base);
Chris Wilsond9e86c02010-11-10 16:40:20 +00007052
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007053 intel_update_fbc(dev);
7054 mutex_unlock(&dev->struct_mutex);
7055
7056 BUG_ON(atomic_read(&to_intel_crtc(work->crtc)->unpin_work_count) == 0);
7057 atomic_dec(&to_intel_crtc(work->crtc)->unpin_work_count);
7058
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007059 kfree(work);
7060}
7061
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007062static void do_intel_finish_page_flip(struct drm_device *dev,
Mario Kleiner49b14a52010-12-09 07:00:07 +01007063 struct drm_crtc *crtc)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007064{
7065 drm_i915_private_t *dev_priv = dev->dev_private;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007066 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7067 struct intel_unpin_work *work;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007068 unsigned long flags;
7069
7070 /* Ignore early vblank irqs */
7071 if (intel_crtc == NULL)
7072 return;
7073
7074 spin_lock_irqsave(&dev->event_lock, flags);
7075 work = intel_crtc->unpin_work;
Chris Wilsone7d841c2012-12-03 11:36:30 +00007076
7077 /* Ensure we don't miss a work->pending update ... */
7078 smp_rmb();
7079
7080 if (work == NULL || atomic_read(&work->pending) < INTEL_FLIP_COMPLETE) {
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007081 spin_unlock_irqrestore(&dev->event_lock, flags);
7082 return;
7083 }
7084
Chris Wilsone7d841c2012-12-03 11:36:30 +00007085 /* and that the unpin work is consistent wrt ->pending. */
7086 smp_rmb();
7087
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007088 intel_crtc->unpin_work = NULL;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007089
Rob Clark45a066e2012-10-08 14:50:40 -05007090 if (work->event)
7091 drm_send_vblank_event(dev, intel_crtc->pipe, work->event);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007092
Mario Kleiner0af7e4d2010-12-08 04:07:19 +01007093 drm_vblank_put(dev, intel_crtc->pipe);
7094
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007095 spin_unlock_irqrestore(&dev->event_lock, flags);
7096
Daniel Vetter2c10d572012-12-20 21:24:07 +01007097 wake_up_all(&dev_priv->pending_flip_queue);
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007098
7099 queue_work(dev_priv->wq, &work->work);
Jesse Barnese5510fa2010-07-01 16:48:37 -07007100
7101 trace_i915_flip_complete(intel_crtc->plane, work->pending_flip_obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007102}
7103
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007104void intel_finish_page_flip(struct drm_device *dev, int pipe)
7105{
7106 drm_i915_private_t *dev_priv = dev->dev_private;
7107 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
7108
Mario Kleiner49b14a52010-12-09 07:00:07 +01007109 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007110}
7111
7112void intel_finish_page_flip_plane(struct drm_device *dev, int plane)
7113{
7114 drm_i915_private_t *dev_priv = dev->dev_private;
7115 struct drm_crtc *crtc = dev_priv->plane_to_crtc_mapping[plane];
7116
Mario Kleiner49b14a52010-12-09 07:00:07 +01007117 do_intel_finish_page_flip(dev, crtc);
Jesse Barnes1afe3e92010-03-26 10:35:20 -07007118}
7119
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007120void intel_prepare_page_flip(struct drm_device *dev, int plane)
7121{
7122 drm_i915_private_t *dev_priv = dev->dev_private;
7123 struct intel_crtc *intel_crtc =
7124 to_intel_crtc(dev_priv->plane_to_crtc_mapping[plane]);
7125 unsigned long flags;
7126
Chris Wilsone7d841c2012-12-03 11:36:30 +00007127 /* NB: An MMIO update of the plane base pointer will also
7128 * generate a page-flip completion irq, i.e. every modeset
7129 * is also accompanied by a spurious intel_prepare_page_flip().
7130 */
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007131 spin_lock_irqsave(&dev->event_lock, flags);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007132 if (intel_crtc->unpin_work)
7133 atomic_inc_not_zero(&intel_crtc->unpin_work->pending);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007134 spin_unlock_irqrestore(&dev->event_lock, flags);
7135}
7136
Chris Wilsone7d841c2012-12-03 11:36:30 +00007137inline static void intel_mark_page_flip_active(struct intel_crtc *intel_crtc)
7138{
7139 /* Ensure that the work item is consistent when activating it ... */
7140 smp_wmb();
7141 atomic_set(&intel_crtc->unpin_work->pending, INTEL_FLIP_PENDING);
7142 /* and that it is marked active as soon as the irq could fire. */
7143 smp_wmb();
7144}
7145
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007146static int intel_gen2_queue_flip(struct drm_device *dev,
7147 struct drm_crtc *crtc,
7148 struct drm_framebuffer *fb,
7149 struct drm_i915_gem_object *obj)
7150{
7151 struct drm_i915_private *dev_priv = dev->dev_private;
7152 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007153 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007154 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007155 int ret;
7156
Daniel Vetter6d90c952012-04-26 23:28:05 +02007157 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007158 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007159 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007160
Daniel Vetter6d90c952012-04-26 23:28:05 +02007161 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007162 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007163 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007164
7165 /* Can't queue multiple flips, so wait for the previous
7166 * one to finish before executing the next.
7167 */
7168 if (intel_crtc->plane)
7169 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7170 else
7171 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007172 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7173 intel_ring_emit(ring, MI_NOOP);
7174 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7175 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7176 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007177 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007178 intel_ring_emit(ring, 0); /* aux display base address, unused */
Chris Wilsone7d841c2012-12-03 11:36:30 +00007179
7180 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007181 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007182 return 0;
7183
7184err_unpin:
7185 intel_unpin_fb_obj(obj);
7186err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007187 return ret;
7188}
7189
7190static int intel_gen3_queue_flip(struct drm_device *dev,
7191 struct drm_crtc *crtc,
7192 struct drm_framebuffer *fb,
7193 struct drm_i915_gem_object *obj)
7194{
7195 struct drm_i915_private *dev_priv = dev->dev_private;
7196 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007197 u32 flip_mask;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007198 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007199 int ret;
7200
Daniel Vetter6d90c952012-04-26 23:28:05 +02007201 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007202 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007203 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007204
Daniel Vetter6d90c952012-04-26 23:28:05 +02007205 ret = intel_ring_begin(ring, 6);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007206 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007207 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007208
7209 if (intel_crtc->plane)
7210 flip_mask = MI_WAIT_FOR_PLANE_B_FLIP;
7211 else
7212 flip_mask = MI_WAIT_FOR_PLANE_A_FLIP;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007213 intel_ring_emit(ring, MI_WAIT_FOR_EVENT | flip_mask);
7214 intel_ring_emit(ring, MI_NOOP);
7215 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 |
7216 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7217 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vettere506a0c2012-07-05 12:17:29 +02007218 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007219 intel_ring_emit(ring, MI_NOOP);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007220
Chris Wilsone7d841c2012-12-03 11:36:30 +00007221 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007222 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007223 return 0;
7224
7225err_unpin:
7226 intel_unpin_fb_obj(obj);
7227err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007228 return ret;
7229}
7230
7231static int intel_gen4_queue_flip(struct drm_device *dev,
7232 struct drm_crtc *crtc,
7233 struct drm_framebuffer *fb,
7234 struct drm_i915_gem_object *obj)
7235{
7236 struct drm_i915_private *dev_priv = dev->dev_private;
7237 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7238 uint32_t pf, pipesrc;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007239 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007240 int ret;
7241
Daniel Vetter6d90c952012-04-26 23:28:05 +02007242 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007243 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007244 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007245
Daniel Vetter6d90c952012-04-26 23:28:05 +02007246 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007247 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007248 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007249
7250 /* i965+ uses the linear or tiled offsets from the
7251 * Display Registers (which do not change across a page-flip)
7252 * so we need only reprogram the base address.
7253 */
Daniel Vetter6d90c952012-04-26 23:28:05 +02007254 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7255 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7256 intel_ring_emit(ring, fb->pitches[0]);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007257 intel_ring_emit(ring,
7258 (obj->gtt_offset + intel_crtc->dspaddr_offset) |
7259 obj->tiling_mode);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007260
7261 /* XXX Enabling the panel-fitter across page-flip is so far
7262 * untested on non-native modes, so ignore it for now.
7263 * pf = I915_READ(pipe == 0 ? PFA_CTL_1 : PFB_CTL_1) & PF_ENABLE;
7264 */
7265 pf = 0;
7266 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007267 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007268
7269 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007270 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007271 return 0;
7272
7273err_unpin:
7274 intel_unpin_fb_obj(obj);
7275err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007276 return ret;
7277}
7278
7279static int intel_gen6_queue_flip(struct drm_device *dev,
7280 struct drm_crtc *crtc,
7281 struct drm_framebuffer *fb,
7282 struct drm_i915_gem_object *obj)
7283{
7284 struct drm_i915_private *dev_priv = dev->dev_private;
7285 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007286 struct intel_ring_buffer *ring = &dev_priv->ring[RCS];
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007287 uint32_t pf, pipesrc;
7288 int ret;
7289
Daniel Vetter6d90c952012-04-26 23:28:05 +02007290 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007291 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007292 goto err;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007293
Daniel Vetter6d90c952012-04-26 23:28:05 +02007294 ret = intel_ring_begin(ring, 4);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007295 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007296 goto err_unpin;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007297
Daniel Vetter6d90c952012-04-26 23:28:05 +02007298 intel_ring_emit(ring, MI_DISPLAY_FLIP |
7299 MI_DISPLAY_FLIP_PLANE(intel_crtc->plane));
7300 intel_ring_emit(ring, fb->pitches[0] | obj->tiling_mode);
Daniel Vetterc2c75132012-07-05 12:17:30 +02007301 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007302
Chris Wilson99d9acd2012-04-17 20:37:00 +01007303 /* Contrary to the suggestions in the documentation,
7304 * "Enable Panel Fitter" does not seem to be required when page
7305 * flipping with a non-native mode, and worse causes a normal
7306 * modeset to fail.
7307 * pf = I915_READ(PF_CTL(intel_crtc->pipe)) & PF_ENABLE;
7308 */
7309 pf = 0;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007310 pipesrc = I915_READ(PIPESRC(intel_crtc->pipe)) & 0x0fff0fff;
Daniel Vetter6d90c952012-04-26 23:28:05 +02007311 intel_ring_emit(ring, pf | pipesrc);
Chris Wilsone7d841c2012-12-03 11:36:30 +00007312
7313 intel_mark_page_flip_active(intel_crtc);
Daniel Vetter6d90c952012-04-26 23:28:05 +02007314 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007315 return 0;
7316
7317err_unpin:
7318 intel_unpin_fb_obj(obj);
7319err:
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007320 return ret;
7321}
7322
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007323/*
7324 * On gen7 we currently use the blit ring because (in early silicon at least)
7325 * the render ring doesn't give us interrpts for page flip completion, which
7326 * means clients will hang after the first flip is queued. Fortunately the
7327 * blit ring generates interrupts properly, so use it instead.
7328 */
7329static int intel_gen7_queue_flip(struct drm_device *dev,
7330 struct drm_crtc *crtc,
7331 struct drm_framebuffer *fb,
7332 struct drm_i915_gem_object *obj)
7333{
7334 struct drm_i915_private *dev_priv = dev->dev_private;
7335 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7336 struct intel_ring_buffer *ring = &dev_priv->ring[BCS];
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007337 uint32_t plane_bit = 0;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007338 int ret;
7339
7340 ret = intel_pin_and_fence_fb_obj(dev, obj, ring);
7341 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007342 goto err;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007343
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007344 switch(intel_crtc->plane) {
7345 case PLANE_A:
7346 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_A;
7347 break;
7348 case PLANE_B:
7349 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_B;
7350 break;
7351 case PLANE_C:
7352 plane_bit = MI_DISPLAY_FLIP_IVB_PLANE_C;
7353 break;
7354 default:
7355 WARN_ONCE(1, "unknown plane in flip command\n");
7356 ret = -ENODEV;
Eugeni Dodonovab3951e2012-06-18 19:03:38 -03007357 goto err_unpin;
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007358 }
7359
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007360 ret = intel_ring_begin(ring, 4);
7361 if (ret)
Chris Wilson83d40922012-04-17 19:35:53 +01007362 goto err_unpin;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007363
Daniel Vettercb05d8d2012-05-23 14:02:00 +02007364 intel_ring_emit(ring, MI_DISPLAY_FLIP_I915 | plane_bit);
Ville Syrjälä01f2c772011-12-20 00:06:49 +02007365 intel_ring_emit(ring, (fb->pitches[0] | obj->tiling_mode));
Daniel Vetterc2c75132012-07-05 12:17:30 +02007366 intel_ring_emit(ring, obj->gtt_offset + intel_crtc->dspaddr_offset);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007367 intel_ring_emit(ring, (MI_NOOP));
Chris Wilsone7d841c2012-12-03 11:36:30 +00007368
7369 intel_mark_page_flip_active(intel_crtc);
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007370 intel_ring_advance(ring);
Chris Wilson83d40922012-04-17 19:35:53 +01007371 return 0;
7372
7373err_unpin:
7374 intel_unpin_fb_obj(obj);
7375err:
Jesse Barnes7c9017e2011-06-16 12:18:54 -07007376 return ret;
7377}
7378
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007379static int intel_default_queue_flip(struct drm_device *dev,
7380 struct drm_crtc *crtc,
7381 struct drm_framebuffer *fb,
7382 struct drm_i915_gem_object *obj)
7383{
7384 return -ENODEV;
7385}
7386
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007387static int intel_crtc_page_flip(struct drm_crtc *crtc,
7388 struct drm_framebuffer *fb,
7389 struct drm_pending_vblank_event *event)
7390{
7391 struct drm_device *dev = crtc->dev;
7392 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007393 struct drm_framebuffer *old_fb = crtc->fb;
7394 struct drm_i915_gem_object *obj = to_intel_framebuffer(fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007395 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
7396 struct intel_unpin_work *work;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007397 unsigned long flags;
Chris Wilson52e68632010-08-08 10:15:59 +01007398 int ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007399
Ville Syrjäläe6a595d2012-05-24 21:08:59 +03007400 /* Can't change pixel format via MI display flips. */
7401 if (fb->pixel_format != crtc->fb->pixel_format)
7402 return -EINVAL;
7403
7404 /*
7405 * TILEOFF/LINOFF registers can't be changed via MI display flips.
7406 * Note that pitch changes could also affect these register.
7407 */
7408 if (INTEL_INFO(dev)->gen > 3 &&
7409 (fb->offsets[0] != crtc->fb->offsets[0] ||
7410 fb->pitches[0] != crtc->fb->pitches[0]))
7411 return -EINVAL;
7412
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007413 work = kzalloc(sizeof *work, GFP_KERNEL);
7414 if (work == NULL)
7415 return -ENOMEM;
7416
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007417 work->event = event;
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007418 work->crtc = crtc;
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007419 work->old_fb_obj = to_intel_framebuffer(old_fb)->obj;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007420 INIT_WORK(&work->work, intel_unpin_work_fn);
7421
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007422 ret = drm_vblank_get(dev, intel_crtc->pipe);
7423 if (ret)
7424 goto free_work;
7425
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007426 /* We borrow the event spin lock for protecting unpin_work */
7427 spin_lock_irqsave(&dev->event_lock, flags);
7428 if (intel_crtc->unpin_work) {
7429 spin_unlock_irqrestore(&dev->event_lock, flags);
7430 kfree(work);
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007431 drm_vblank_put(dev, intel_crtc->pipe);
Chris Wilson468f0b42010-05-27 13:18:13 +01007432
7433 DRM_DEBUG_DRIVER("flip queue: crtc already busy\n");
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007434 return -EBUSY;
7435 }
7436 intel_crtc->unpin_work = work;
7437 spin_unlock_irqrestore(&dev->event_lock, flags);
7438
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007439 if (atomic_read(&intel_crtc->unpin_work_count) >= 2)
7440 flush_workqueue(dev_priv->wq);
7441
Chris Wilson79158102012-05-23 11:13:58 +01007442 ret = i915_mutex_lock_interruptible(dev);
7443 if (ret)
7444 goto cleanup;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007445
Jesse Barnes75dfca82010-02-10 15:09:44 -08007446 /* Reference the objects for the scheduled work. */
Chris Wilson05394f32010-11-08 19:18:58 +00007447 drm_gem_object_reference(&work->old_fb_obj->base);
7448 drm_gem_object_reference(&obj->base);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007449
7450 crtc->fb = fb;
Chris Wilson96b099f2010-06-07 14:03:04 +01007451
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007452 work->pending_flip_obj = obj;
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007453
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01007454 work->enable_stall_check = true;
7455
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007456 atomic_inc(&intel_crtc->unpin_work_count);
Ville Syrjälä10d83732013-01-29 18:13:34 +02007457 intel_crtc->reset_counter = atomic_read(&dev_priv->gpu_error.reset_counter);
Chris Wilsone1f99ce2010-10-27 12:45:26 +01007458
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007459 ret = dev_priv->display.queue_flip(dev, crtc, fb, obj);
7460 if (ret)
7461 goto cleanup_pending;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007462
Chris Wilson7782de32011-07-08 12:22:41 +01007463 intel_disable_fbc(dev);
Chris Wilsonf047e392012-07-21 12:31:41 +01007464 intel_mark_fb_busy(obj);
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007465 mutex_unlock(&dev->struct_mutex);
7466
Jesse Barnese5510fa2010-07-01 16:48:37 -07007467 trace_i915_flip_request(intel_crtc->plane, obj);
7468
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007469 return 0;
Chris Wilson96b099f2010-06-07 14:03:04 +01007470
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07007471cleanup_pending:
Chris Wilsonb4a98e52012-11-01 09:26:26 +00007472 atomic_dec(&intel_crtc->unpin_work_count);
Ville Syrjälä4a35f832013-02-22 16:53:38 +02007473 crtc->fb = old_fb;
Chris Wilson05394f32010-11-08 19:18:58 +00007474 drm_gem_object_unreference(&work->old_fb_obj->base);
7475 drm_gem_object_unreference(&obj->base);
Chris Wilson96b099f2010-06-07 14:03:04 +01007476 mutex_unlock(&dev->struct_mutex);
7477
Chris Wilson79158102012-05-23 11:13:58 +01007478cleanup:
Chris Wilson96b099f2010-06-07 14:03:04 +01007479 spin_lock_irqsave(&dev->event_lock, flags);
7480 intel_crtc->unpin_work = NULL;
7481 spin_unlock_irqrestore(&dev->event_lock, flags);
7482
Jesse Barnes7317c75e62011-08-29 09:45:28 -07007483 drm_vblank_put(dev, intel_crtc->pipe);
7484free_work:
Chris Wilson96b099f2010-06-07 14:03:04 +01007485 kfree(work);
7486
7487 return ret;
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05007488}
7489
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007490static struct drm_crtc_helper_funcs intel_helper_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007491 .mode_set_base_atomic = intel_pipe_set_base_atomic,
7492 .load_lut = intel_crtc_load_lut,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01007493};
7494
Daniel Vetter6ed0f792012-07-08 19:41:43 +02007495bool intel_encoder_check_is_cloned(struct intel_encoder *encoder)
7496{
7497 struct intel_encoder *other_encoder;
7498 struct drm_crtc *crtc = &encoder->new_crtc->base;
7499
7500 if (WARN_ON(!crtc))
7501 return false;
7502
7503 list_for_each_entry(other_encoder,
7504 &crtc->dev->mode_config.encoder_list,
7505 base.head) {
7506
7507 if (&other_encoder->new_crtc->base != crtc ||
7508 encoder == other_encoder)
7509 continue;
7510 else
7511 return true;
7512 }
7513
7514 return false;
7515}
7516
Daniel Vetter50f56112012-07-02 09:35:43 +02007517static bool intel_encoder_crtc_ok(struct drm_encoder *encoder,
7518 struct drm_crtc *crtc)
7519{
7520 struct drm_device *dev;
7521 struct drm_crtc *tmp;
7522 int crtc_mask = 1;
7523
7524 WARN(!crtc, "checking null crtc?\n");
7525
7526 dev = crtc->dev;
7527
7528 list_for_each_entry(tmp, &dev->mode_config.crtc_list, head) {
7529 if (tmp == crtc)
7530 break;
7531 crtc_mask <<= 1;
7532 }
7533
7534 if (encoder->possible_crtcs & crtc_mask)
7535 return true;
7536 return false;
7537}
7538
Daniel Vetter9a935852012-07-05 22:34:27 +02007539/**
7540 * intel_modeset_update_staged_output_state
7541 *
7542 * Updates the staged output configuration state, e.g. after we've read out the
7543 * current hw state.
7544 */
7545static void intel_modeset_update_staged_output_state(struct drm_device *dev)
7546{
7547 struct intel_encoder *encoder;
7548 struct intel_connector *connector;
7549
7550 list_for_each_entry(connector, &dev->mode_config.connector_list,
7551 base.head) {
7552 connector->new_encoder =
7553 to_intel_encoder(connector->base.encoder);
7554 }
7555
7556 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7557 base.head) {
7558 encoder->new_crtc =
7559 to_intel_crtc(encoder->base.crtc);
7560 }
7561}
7562
7563/**
7564 * intel_modeset_commit_output_state
7565 *
7566 * This function copies the stage display pipe configuration to the real one.
7567 */
7568static void intel_modeset_commit_output_state(struct drm_device *dev)
7569{
7570 struct intel_encoder *encoder;
7571 struct intel_connector *connector;
7572
7573 list_for_each_entry(connector, &dev->mode_config.connector_list,
7574 base.head) {
7575 connector->base.encoder = &connector->new_encoder->base;
7576 }
7577
7578 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7579 base.head) {
7580 encoder->base.crtc = &encoder->new_crtc->base;
7581 }
7582}
7583
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007584static int
7585pipe_config_set_bpp(struct drm_crtc *crtc,
7586 struct drm_framebuffer *fb,
7587 struct intel_crtc_config *pipe_config)
7588{
7589 struct drm_device *dev = crtc->dev;
7590 struct drm_connector *connector;
7591 int bpp;
7592
Daniel Vetterd42264b2013-03-28 16:38:08 +01007593 switch (fb->pixel_format) {
7594 case DRM_FORMAT_C8:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007595 bpp = 8*3; /* since we go through a colormap */
7596 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007597 case DRM_FORMAT_XRGB1555:
7598 case DRM_FORMAT_ARGB1555:
7599 /* checked in intel_framebuffer_init already */
7600 if (WARN_ON(INTEL_INFO(dev)->gen > 3))
7601 return -EINVAL;
7602 case DRM_FORMAT_RGB565:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007603 bpp = 6*3; /* min is 18bpp */
7604 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007605 case DRM_FORMAT_XBGR8888:
7606 case DRM_FORMAT_ABGR8888:
7607 /* checked in intel_framebuffer_init already */
7608 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
7609 return -EINVAL;
7610 case DRM_FORMAT_XRGB8888:
7611 case DRM_FORMAT_ARGB8888:
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007612 bpp = 8*3;
7613 break;
Daniel Vetterd42264b2013-03-28 16:38:08 +01007614 case DRM_FORMAT_XRGB2101010:
7615 case DRM_FORMAT_ARGB2101010:
7616 case DRM_FORMAT_XBGR2101010:
7617 case DRM_FORMAT_ABGR2101010:
7618 /* checked in intel_framebuffer_init already */
7619 if (WARN_ON(INTEL_INFO(dev)->gen < 4))
Daniel Vetterbaba1332013-03-27 00:45:00 +01007620 return -EINVAL;
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007621 bpp = 10*3;
7622 break;
Daniel Vetterbaba1332013-03-27 00:45:00 +01007623 /* TODO: gen4+ supports 16 bpc floating point, too. */
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007624 default:
7625 DRM_DEBUG_KMS("unsupported depth\n");
7626 return -EINVAL;
7627 }
7628
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007629 pipe_config->pipe_bpp = bpp;
7630
7631 /* Clamp display bpp to EDID value */
7632 list_for_each_entry(connector, &dev->mode_config.connector_list,
7633 head) {
7634 if (connector->encoder && connector->encoder->crtc != crtc)
7635 continue;
7636
7637 /* Don't use an invalid EDID bpc value */
7638 if (connector->display_info.bpc &&
7639 connector->display_info.bpc * 3 < bpp) {
7640 DRM_DEBUG_KMS("clamping display bpp (was %d) to EDID reported max of %d\n",
7641 bpp, connector->display_info.bpc*3);
7642 pipe_config->pipe_bpp = connector->display_info.bpc*3;
7643 }
Daniel Vetter996a2232013-04-19 11:24:34 +02007644
7645 /* Clamp bpp to 8 on screens without EDID 1.4 */
7646 if (connector->display_info.bpc == 0 && bpp > 24) {
7647 DRM_DEBUG_KMS("clamping display bpp (was %d) to default limit of 24\n",
7648 bpp);
7649 pipe_config->pipe_bpp = 24;
7650 }
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007651 }
7652
7653 return bpp;
7654}
7655
Daniel Vetterc0b03412013-05-28 12:05:54 +02007656static void intel_dump_pipe_config(struct intel_crtc *crtc,
7657 struct intel_crtc_config *pipe_config,
7658 const char *context)
7659{
7660 DRM_DEBUG_KMS("[CRTC:%d]%s config for pipe %c\n", crtc->base.base.id,
7661 context, pipe_name(crtc->pipe));
7662
7663 DRM_DEBUG_KMS("cpu_transcoder: %c\n", transcoder_name(pipe_config->cpu_transcoder));
7664 DRM_DEBUG_KMS("pipe bpp: %i, dithering: %i\n",
7665 pipe_config->pipe_bpp, pipe_config->dither);
7666 DRM_DEBUG_KMS("fdi/pch: %i, lanes: %i, gmch_m: %u, gmch_n: %u, link_m: %u, link_n: %u, tu: %u\n",
7667 pipe_config->has_pch_encoder,
7668 pipe_config->fdi_lanes,
7669 pipe_config->fdi_m_n.gmch_m, pipe_config->fdi_m_n.gmch_n,
7670 pipe_config->fdi_m_n.link_m, pipe_config->fdi_m_n.link_n,
7671 pipe_config->fdi_m_n.tu);
7672 DRM_DEBUG_KMS("requested mode:\n");
7673 drm_mode_debug_printmodeline(&pipe_config->requested_mode);
7674 DRM_DEBUG_KMS("adjusted mode:\n");
7675 drm_mode_debug_printmodeline(&pipe_config->adjusted_mode);
7676 DRM_DEBUG_KMS("gmch pfit: control: 0x%08x, ratios: 0x%08x, lvds border: 0x%08x\n",
7677 pipe_config->gmch_pfit.control,
7678 pipe_config->gmch_pfit.pgm_ratios,
7679 pipe_config->gmch_pfit.lvds_border_bits);
7680 DRM_DEBUG_KMS("pch pfit: pos: 0x%08x, size: 0x%08x\n",
7681 pipe_config->pch_pfit.pos,
7682 pipe_config->pch_pfit.size);
7683}
7684
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007685static struct intel_crtc_config *
7686intel_modeset_pipe_config(struct drm_crtc *crtc,
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007687 struct drm_framebuffer *fb,
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007688 struct drm_display_mode *mode)
Daniel Vetter7758a112012-07-08 19:40:39 +02007689{
7690 struct drm_device *dev = crtc->dev;
Daniel Vetter7758a112012-07-08 19:40:39 +02007691 struct drm_encoder_helper_funcs *encoder_funcs;
7692 struct intel_encoder *encoder;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007693 struct intel_crtc_config *pipe_config;
Daniel Vettere29c22c2013-02-21 00:00:16 +01007694 int plane_bpp, ret = -EINVAL;
7695 bool retry = true;
Daniel Vetter7758a112012-07-08 19:40:39 +02007696
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007697 pipe_config = kzalloc(sizeof(*pipe_config), GFP_KERNEL);
7698 if (!pipe_config)
Daniel Vetter7758a112012-07-08 19:40:39 +02007699 return ERR_PTR(-ENOMEM);
7700
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007701 drm_mode_copy(&pipe_config->adjusted_mode, mode);
7702 drm_mode_copy(&pipe_config->requested_mode, mode);
Daniel Vettereccb1402013-05-22 00:50:22 +02007703 pipe_config->cpu_transcoder = to_intel_crtc(crtc)->pipe;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007704
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007705 plane_bpp = pipe_config_set_bpp(crtc, fb, pipe_config);
7706 if (plane_bpp < 0)
7707 goto fail;
7708
Daniel Vettere29c22c2013-02-21 00:00:16 +01007709encoder_retry:
Daniel Vetter7758a112012-07-08 19:40:39 +02007710 /* Pass our mode to the connectors and the CRTC to give them a chance to
7711 * adjust it according to limitations or connector properties, and also
7712 * a chance to reject the mode entirely.
7713 */
7714 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7715 base.head) {
7716
7717 if (&encoder->new_crtc->base != crtc)
7718 continue;
Daniel Vetter7ae89232013-03-27 00:44:52 +01007719
7720 if (encoder->compute_config) {
7721 if (!(encoder->compute_config(encoder, pipe_config))) {
7722 DRM_DEBUG_KMS("Encoder config failure\n");
7723 goto fail;
7724 }
7725
7726 continue;
7727 }
7728
Daniel Vetter7758a112012-07-08 19:40:39 +02007729 encoder_funcs = encoder->base.helper_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007730 if (!(encoder_funcs->mode_fixup(&encoder->base,
7731 &pipe_config->requested_mode,
7732 &pipe_config->adjusted_mode))) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007733 DRM_DEBUG_KMS("Encoder fixup failed\n");
7734 goto fail;
7735 }
7736 }
7737
Daniel Vettere29c22c2013-02-21 00:00:16 +01007738 ret = intel_crtc_compute_config(crtc, pipe_config);
7739 if (ret < 0) {
Daniel Vetter7758a112012-07-08 19:40:39 +02007740 DRM_DEBUG_KMS("CRTC fixup failed\n");
7741 goto fail;
7742 }
Daniel Vettere29c22c2013-02-21 00:00:16 +01007743
7744 if (ret == RETRY) {
7745 if (WARN(!retry, "loop in pipe configuration computation\n")) {
7746 ret = -EINVAL;
7747 goto fail;
7748 }
7749
7750 DRM_DEBUG_KMS("CRTC bw constrained, retrying\n");
7751 retry = false;
7752 goto encoder_retry;
7753 }
7754
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01007755 pipe_config->dither = pipe_config->pipe_bpp != plane_bpp;
7756 DRM_DEBUG_KMS("plane bpp: %i, pipe bpp: %i, dithering: %i\n",
7757 plane_bpp, pipe_config->pipe_bpp, pipe_config->dither);
7758
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007759 return pipe_config;
Daniel Vetter7758a112012-07-08 19:40:39 +02007760fail:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01007761 kfree(pipe_config);
Daniel Vettere29c22c2013-02-21 00:00:16 +01007762 return ERR_PTR(ret);
Daniel Vetter7758a112012-07-08 19:40:39 +02007763}
7764
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007765/* Computes which crtcs are affected and sets the relevant bits in the mask. For
7766 * simplicity we use the crtc's pipe number (because it's easier to obtain). */
7767static void
7768intel_modeset_affected_pipes(struct drm_crtc *crtc, unsigned *modeset_pipes,
7769 unsigned *prepare_pipes, unsigned *disable_pipes)
7770{
7771 struct intel_crtc *intel_crtc;
7772 struct drm_device *dev = crtc->dev;
7773 struct intel_encoder *encoder;
7774 struct intel_connector *connector;
7775 struct drm_crtc *tmp_crtc;
7776
7777 *disable_pipes = *modeset_pipes = *prepare_pipes = 0;
7778
7779 /* Check which crtcs have changed outputs connected to them, these need
7780 * to be part of the prepare_pipes mask. We don't (yet) support global
7781 * modeset across multiple crtcs, so modeset_pipes will only have one
7782 * bit set at most. */
7783 list_for_each_entry(connector, &dev->mode_config.connector_list,
7784 base.head) {
7785 if (connector->base.encoder == &connector->new_encoder->base)
7786 continue;
7787
7788 if (connector->base.encoder) {
7789 tmp_crtc = connector->base.encoder->crtc;
7790
7791 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7792 }
7793
7794 if (connector->new_encoder)
7795 *prepare_pipes |=
7796 1 << connector->new_encoder->new_crtc->pipe;
7797 }
7798
7799 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7800 base.head) {
7801 if (encoder->base.crtc == &encoder->new_crtc->base)
7802 continue;
7803
7804 if (encoder->base.crtc) {
7805 tmp_crtc = encoder->base.crtc;
7806
7807 *prepare_pipes |= 1 << to_intel_crtc(tmp_crtc)->pipe;
7808 }
7809
7810 if (encoder->new_crtc)
7811 *prepare_pipes |= 1 << encoder->new_crtc->pipe;
7812 }
7813
7814 /* Check for any pipes that will be fully disabled ... */
7815 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7816 base.head) {
7817 bool used = false;
7818
7819 /* Don't try to disable disabled crtcs. */
7820 if (!intel_crtc->base.enabled)
7821 continue;
7822
7823 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
7824 base.head) {
7825 if (encoder->new_crtc == intel_crtc)
7826 used = true;
7827 }
7828
7829 if (!used)
7830 *disable_pipes |= 1 << intel_crtc->pipe;
7831 }
7832
7833
7834 /* set_mode is also used to update properties on life display pipes. */
7835 intel_crtc = to_intel_crtc(crtc);
7836 if (crtc->enabled)
7837 *prepare_pipes |= 1 << intel_crtc->pipe;
7838
Daniel Vetterb6c51642013-04-12 18:48:43 +02007839 /*
7840 * For simplicity do a full modeset on any pipe where the output routing
7841 * changed. We could be more clever, but that would require us to be
7842 * more careful with calling the relevant encoder->mode_set functions.
7843 */
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007844 if (*prepare_pipes)
7845 *modeset_pipes = *prepare_pipes;
7846
7847 /* ... and mask these out. */
7848 *modeset_pipes &= ~(*disable_pipes);
7849 *prepare_pipes &= ~(*disable_pipes);
Daniel Vetterb6c51642013-04-12 18:48:43 +02007850
7851 /*
7852 * HACK: We don't (yet) fully support global modesets. intel_set_config
7853 * obies this rule, but the modeset restore mode of
7854 * intel_modeset_setup_hw_state does not.
7855 */
7856 *modeset_pipes &= 1 << intel_crtc->pipe;
7857 *prepare_pipes &= 1 << intel_crtc->pipe;
Daniel Vettere3641d32013-04-11 19:49:07 +02007858
7859 DRM_DEBUG_KMS("set mode pipe masks: modeset: %x, prepare: %x, disable: %x\n",
7860 *modeset_pipes, *prepare_pipes, *disable_pipes);
Daniel Vettere2e1ed42012-07-08 21:14:38 +02007861}
7862
Daniel Vetterea9d7582012-07-10 10:42:52 +02007863static bool intel_crtc_in_use(struct drm_crtc *crtc)
7864{
7865 struct drm_encoder *encoder;
7866 struct drm_device *dev = crtc->dev;
7867
7868 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head)
7869 if (encoder->crtc == crtc)
7870 return true;
7871
7872 return false;
7873}
7874
7875static void
7876intel_modeset_update_state(struct drm_device *dev, unsigned prepare_pipes)
7877{
7878 struct intel_encoder *intel_encoder;
7879 struct intel_crtc *intel_crtc;
7880 struct drm_connector *connector;
7881
7882 list_for_each_entry(intel_encoder, &dev->mode_config.encoder_list,
7883 base.head) {
7884 if (!intel_encoder->base.crtc)
7885 continue;
7886
7887 intel_crtc = to_intel_crtc(intel_encoder->base.crtc);
7888
7889 if (prepare_pipes & (1 << intel_crtc->pipe))
7890 intel_encoder->connectors_active = false;
7891 }
7892
7893 intel_modeset_commit_output_state(dev);
7894
7895 /* Update computed state. */
7896 list_for_each_entry(intel_crtc, &dev->mode_config.crtc_list,
7897 base.head) {
7898 intel_crtc->base.enabled = intel_crtc_in_use(&intel_crtc->base);
7899 }
7900
7901 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
7902 if (!connector->encoder || !connector->encoder->crtc)
7903 continue;
7904
7905 intel_crtc = to_intel_crtc(connector->encoder->crtc);
7906
7907 if (prepare_pipes & (1 << intel_crtc->pipe)) {
Daniel Vetter68d34722012-09-06 22:08:35 +02007908 struct drm_property *dpms_property =
7909 dev->mode_config.dpms_property;
7910
Daniel Vetterea9d7582012-07-10 10:42:52 +02007911 connector->dpms = DRM_MODE_DPMS_ON;
Rob Clark662595d2012-10-11 20:36:04 -05007912 drm_object_property_set_value(&connector->base,
Daniel Vetter68d34722012-09-06 22:08:35 +02007913 dpms_property,
7914 DRM_MODE_DPMS_ON);
Daniel Vetterea9d7582012-07-10 10:42:52 +02007915
7916 intel_encoder = to_intel_encoder(connector->encoder);
7917 intel_encoder->connectors_active = true;
7918 }
7919 }
7920
7921}
7922
Daniel Vetter25c5b262012-07-08 22:08:04 +02007923#define for_each_intel_crtc_masked(dev, mask, intel_crtc) \
7924 list_for_each_entry((intel_crtc), \
7925 &(dev)->mode_config.crtc_list, \
7926 base.head) \
Daniel Vetter0973f182013-04-19 11:25:33 +02007927 if (mask & (1 <<(intel_crtc)->pipe))
Daniel Vetter25c5b262012-07-08 22:08:04 +02007928
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007929static bool
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007930intel_pipe_config_compare(struct drm_device *dev,
7931 struct intel_crtc_config *current_config,
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01007932 struct intel_crtc_config *pipe_config)
7933{
Daniel Vetter08a24032013-04-19 11:25:34 +02007934#define PIPE_CONF_CHECK_I(name) \
7935 if (current_config->name != pipe_config->name) { \
7936 DRM_ERROR("mismatch in " #name " " \
7937 "(expected %i, found %i)\n", \
7938 current_config->name, \
7939 pipe_config->name); \
7940 return false; \
Daniel Vetter88adfff2013-03-28 10:42:01 +01007941 }
7942
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007943#define PIPE_CONF_CHECK_FLAGS(name, mask) \
7944 if ((current_config->name ^ pipe_config->name) & (mask)) { \
7945 DRM_ERROR("mismatch in " #name " " \
7946 "(expected %i, found %i)\n", \
7947 current_config->name & (mask), \
7948 pipe_config->name & (mask)); \
7949 return false; \
7950 }
7951
Daniel Vettereccb1402013-05-22 00:50:22 +02007952 PIPE_CONF_CHECK_I(cpu_transcoder);
7953
Daniel Vetter08a24032013-04-19 11:25:34 +02007954 PIPE_CONF_CHECK_I(has_pch_encoder);
7955 PIPE_CONF_CHECK_I(fdi_lanes);
Daniel Vetter72419202013-04-04 13:28:53 +02007956 PIPE_CONF_CHECK_I(fdi_m_n.gmch_m);
7957 PIPE_CONF_CHECK_I(fdi_m_n.gmch_n);
7958 PIPE_CONF_CHECK_I(fdi_m_n.link_m);
7959 PIPE_CONF_CHECK_I(fdi_m_n.link_n);
7960 PIPE_CONF_CHECK_I(fdi_m_n.tu);
Daniel Vetter08a24032013-04-19 11:25:34 +02007961
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007962 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hdisplay);
7963 PIPE_CONF_CHECK_I(adjusted_mode.crtc_htotal);
7964 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_start);
7965 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hblank_end);
7966 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_start);
7967 PIPE_CONF_CHECK_I(adjusted_mode.crtc_hsync_end);
7968
7969 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vdisplay);
7970 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vtotal);
7971 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_start);
7972 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vblank_end);
7973 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_start);
7974 PIPE_CONF_CHECK_I(adjusted_mode.crtc_vsync_end);
7975
7976 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
7977 DRM_MODE_FLAG_INTERLACE);
7978
Jesse Barnes045ac3b2013-05-14 17:08:26 -07007979 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
7980 DRM_MODE_FLAG_PHSYNC);
7981 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
7982 DRM_MODE_FLAG_NHSYNC);
7983 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
7984 DRM_MODE_FLAG_PVSYNC);
7985 PIPE_CONF_CHECK_FLAGS(adjusted_mode.flags,
7986 DRM_MODE_FLAG_NVSYNC);
7987
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02007988 PIPE_CONF_CHECK_I(requested_mode.hdisplay);
7989 PIPE_CONF_CHECK_I(requested_mode.vdisplay);
7990
Daniel Vetter2fa2fe92013-05-07 23:34:16 +02007991 PIPE_CONF_CHECK_I(gmch_pfit.control);
7992 /* pfit ratios are autocomputed by the hw on gen4+ */
7993 if (INTEL_INFO(dev)->gen < 4)
7994 PIPE_CONF_CHECK_I(gmch_pfit.pgm_ratios);
7995 PIPE_CONF_CHECK_I(gmch_pfit.lvds_border_bits);
7996 PIPE_CONF_CHECK_I(pch_pfit.pos);
7997 PIPE_CONF_CHECK_I(pch_pfit.size);
7998
Daniel Vetter08a24032013-04-19 11:25:34 +02007999#undef PIPE_CONF_CHECK_I
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02008000#undef PIPE_CONF_CHECK_FLAGS
Daniel Vetter627eb5a2013-04-29 19:33:42 +02008001
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008002 return true;
8003}
8004
Daniel Vetterb9805142012-08-31 17:37:33 +02008005void
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008006intel_modeset_check_state(struct drm_device *dev)
8007{
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008008 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008009 struct intel_crtc *crtc;
8010 struct intel_encoder *encoder;
8011 struct intel_connector *connector;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008012 struct intel_crtc_config pipe_config;
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008013
8014 list_for_each_entry(connector, &dev->mode_config.connector_list,
8015 base.head) {
8016 /* This also checks the encoder/connector hw state with the
8017 * ->get_hw_state callbacks. */
8018 intel_connector_check_state(connector);
8019
8020 WARN(&connector->new_encoder->base != connector->base.encoder,
8021 "connector's staged encoder doesn't match current encoder\n");
8022 }
8023
8024 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8025 base.head) {
8026 bool enabled = false;
8027 bool active = false;
8028 enum pipe pipe, tracked_pipe;
8029
8030 DRM_DEBUG_KMS("[ENCODER:%d:%s]\n",
8031 encoder->base.base.id,
8032 drm_get_encoder_name(&encoder->base));
8033
8034 WARN(&encoder->new_crtc->base != encoder->base.crtc,
8035 "encoder's stage crtc doesn't match current crtc\n");
8036 WARN(encoder->connectors_active && !encoder->base.crtc,
8037 "encoder's active_connectors set, but no crtc\n");
8038
8039 list_for_each_entry(connector, &dev->mode_config.connector_list,
8040 base.head) {
8041 if (connector->base.encoder != &encoder->base)
8042 continue;
8043 enabled = true;
8044 if (connector->base.dpms != DRM_MODE_DPMS_OFF)
8045 active = true;
8046 }
8047 WARN(!!encoder->base.crtc != enabled,
8048 "encoder's enabled state mismatch "
8049 "(expected %i, found %i)\n",
8050 !!encoder->base.crtc, enabled);
8051 WARN(active && !encoder->base.crtc,
8052 "active encoder with no crtc\n");
8053
8054 WARN(encoder->connectors_active != active,
8055 "encoder's computed active state doesn't match tracked active state "
8056 "(expected %i, found %i)\n", active, encoder->connectors_active);
8057
8058 active = encoder->get_hw_state(encoder, &pipe);
8059 WARN(active != encoder->connectors_active,
8060 "encoder's hw state doesn't match sw tracking "
8061 "(expected %i, found %i)\n",
8062 encoder->connectors_active, active);
8063
8064 if (!encoder->base.crtc)
8065 continue;
8066
8067 tracked_pipe = to_intel_crtc(encoder->base.crtc)->pipe;
8068 WARN(active && pipe != tracked_pipe,
8069 "active encoder's pipe doesn't match"
8070 "(expected %i, found %i)\n",
8071 tracked_pipe, pipe);
8072
8073 }
8074
8075 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
8076 base.head) {
8077 bool enabled = false;
8078 bool active = false;
8079
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008080 memset(&pipe_config, 0, sizeof(pipe_config));
8081
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008082 DRM_DEBUG_KMS("[CRTC:%d]\n",
8083 crtc->base.base.id);
8084
8085 WARN(crtc->active && !crtc->base.enabled,
8086 "active crtc, but not enabled in sw tracking\n");
8087
8088 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8089 base.head) {
8090 if (encoder->base.crtc != &crtc->base)
8091 continue;
8092 enabled = true;
8093 if (encoder->connectors_active)
8094 active = true;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07008095 if (encoder->get_config)
8096 encoder->get_config(encoder, &pipe_config);
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008097 }
8098 WARN(active != crtc->active,
8099 "crtc's computed active state doesn't match tracked active state "
8100 "(expected %i, found %i)\n", active, crtc->active);
8101 WARN(enabled != crtc->base.enabled,
8102 "crtc's computed enabled state doesn't match tracked enabled state "
8103 "(expected %i, found %i)\n", enabled, crtc->base.enabled);
8104
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008105 active = dev_priv->display.get_pipe_config(crtc,
8106 &pipe_config);
8107 WARN(crtc->active != active,
8108 "crtc active state doesn't match with hw state "
8109 "(expected %i, found %i)\n", crtc->active, active);
8110
Daniel Vetterc0b03412013-05-28 12:05:54 +02008111 if (active &&
8112 !intel_pipe_config_compare(dev, &crtc->config, &pipe_config)) {
8113 WARN(1, "pipe state doesn't match!\n");
8114 intel_dump_pipe_config(crtc, &pipe_config,
8115 "[hw state]");
8116 intel_dump_pipe_config(crtc, &crtc->config,
8117 "[sw state]");
8118 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02008119 }
8120}
8121
Daniel Vetterf30da182013-04-11 20:22:50 +02008122static int __intel_set_mode(struct drm_crtc *crtc,
8123 struct drm_display_mode *mode,
8124 int x, int y, struct drm_framebuffer *fb)
Daniel Vettera6778b32012-07-02 09:56:42 +02008125{
8126 struct drm_device *dev = crtc->dev;
Daniel Vetterdbf2b54e2012-07-02 11:18:29 +02008127 drm_i915_private_t *dev_priv = dev->dev_private;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008128 struct drm_display_mode *saved_mode, *saved_hwmode;
8129 struct intel_crtc_config *pipe_config = NULL;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008130 struct intel_crtc *intel_crtc;
8131 unsigned disable_pipes, prepare_pipes, modeset_pipes;
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008132 int ret = 0;
Daniel Vettera6778b32012-07-02 09:56:42 +02008133
Tim Gardner3ac18232012-12-07 07:54:26 -07008134 saved_mode = kmalloc(2 * sizeof(*saved_mode), GFP_KERNEL);
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008135 if (!saved_mode)
8136 return -ENOMEM;
Tim Gardner3ac18232012-12-07 07:54:26 -07008137 saved_hwmode = saved_mode + 1;
Daniel Vettera6778b32012-07-02 09:56:42 +02008138
Daniel Vettere2e1ed42012-07-08 21:14:38 +02008139 intel_modeset_affected_pipes(crtc, &modeset_pipes,
Daniel Vetter25c5b262012-07-08 22:08:04 +02008140 &prepare_pipes, &disable_pipes);
8141
Tim Gardner3ac18232012-12-07 07:54:26 -07008142 *saved_hwmode = crtc->hwmode;
8143 *saved_mode = crtc->mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008144
Daniel Vetter25c5b262012-07-08 22:08:04 +02008145 /* Hack: Because we don't (yet) support global modeset on multiple
8146 * crtcs, we don't keep track of the new mode for more than one crtc.
8147 * Hence simply check whether any bit is set in modeset_pipes in all the
8148 * pieces of code that are not yet converted to deal with mutliple crtcs
8149 * changing their mode at the same time. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008150 if (modeset_pipes) {
Daniel Vetter4e53c2e2013-03-27 00:44:58 +01008151 pipe_config = intel_modeset_pipe_config(crtc, fb, mode);
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008152 if (IS_ERR(pipe_config)) {
8153 ret = PTR_ERR(pipe_config);
8154 pipe_config = NULL;
8155
Tim Gardner3ac18232012-12-07 07:54:26 -07008156 goto out;
Daniel Vetter25c5b262012-07-08 22:08:04 +02008157 }
Daniel Vetterc0b03412013-05-28 12:05:54 +02008158 intel_dump_pipe_config(to_intel_crtc(crtc), pipe_config,
8159 "[modeset]");
Daniel Vettera6778b32012-07-02 09:56:42 +02008160 }
8161
Daniel Vetter460da9162013-03-27 00:44:51 +01008162 for_each_intel_crtc_masked(dev, disable_pipes, intel_crtc)
8163 intel_crtc_disable(&intel_crtc->base);
8164
Daniel Vetterea9d7582012-07-10 10:42:52 +02008165 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc) {
8166 if (intel_crtc->base.enabled)
8167 dev_priv->display.crtc_disable(&intel_crtc->base);
8168 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008169
Daniel Vetter6c4c86f2012-09-10 21:58:30 +02008170 /* crtc->mode is already used by the ->mode_set callbacks, hence we need
8171 * to set it here already despite that we pass it down the callchain.
8172 */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008173 if (modeset_pipes) {
Daniel Vetter25c5b262012-07-08 22:08:04 +02008174 crtc->mode = *mode;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008175 /* mode_set/enable/disable functions rely on a correct pipe
8176 * config. */
8177 to_intel_crtc(crtc)->config = *pipe_config;
8178 }
Daniel Vetter7758a112012-07-08 19:40:39 +02008179
Daniel Vetterea9d7582012-07-10 10:42:52 +02008180 /* Only after disabling all output pipelines that will be changed can we
8181 * update the the output configuration. */
8182 intel_modeset_update_state(dev, prepare_pipes);
8183
Daniel Vetter47fab732012-10-26 10:58:18 +02008184 if (dev_priv->display.modeset_global_resources)
8185 dev_priv->display.modeset_global_resources(dev);
8186
Daniel Vettera6778b32012-07-02 09:56:42 +02008187 /* Set up the DPLL and any encoders state that needs to adjust or depend
8188 * on the DPLL.
8189 */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008190 for_each_intel_crtc_masked(dev, modeset_pipes, intel_crtc) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008191 ret = intel_crtc_mode_set(&intel_crtc->base,
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008192 x, y, fb);
8193 if (ret)
8194 goto done;
Daniel Vettera6778b32012-07-02 09:56:42 +02008195 }
8196
8197 /* Now enable the clocks, plane, pipe, and connectors that we set up. */
Daniel Vetter25c5b262012-07-08 22:08:04 +02008198 for_each_intel_crtc_masked(dev, prepare_pipes, intel_crtc)
8199 dev_priv->display.crtc_enable(&intel_crtc->base);
Daniel Vettera6778b32012-07-02 09:56:42 +02008200
Daniel Vetter25c5b262012-07-08 22:08:04 +02008201 if (modeset_pipes) {
8202 /* Store real post-adjustment hardware mode. */
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008203 crtc->hwmode = pipe_config->adjusted_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008204
Daniel Vetter25c5b262012-07-08 22:08:04 +02008205 /* Calculate and store various constants which
8206 * are later needed by vblank and swap-completion
8207 * timestamping. They are derived from true hwmode.
8208 */
8209 drm_calc_timestamping_constants(crtc);
8210 }
Daniel Vettera6778b32012-07-02 09:56:42 +02008211
8212 /* FIXME: add subpixel order */
8213done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008214 if (ret && crtc->enabled) {
Tim Gardner3ac18232012-12-07 07:54:26 -07008215 crtc->hwmode = *saved_hwmode;
8216 crtc->mode = *saved_mode;
Daniel Vettera6778b32012-07-02 09:56:42 +02008217 }
8218
Tim Gardner3ac18232012-12-07 07:54:26 -07008219out:
Daniel Vetterb8cecdf2013-03-27 00:44:50 +01008220 kfree(pipe_config);
Tim Gardner3ac18232012-12-07 07:54:26 -07008221 kfree(saved_mode);
Daniel Vettera6778b32012-07-02 09:56:42 +02008222 return ret;
8223}
8224
Daniel Vetterf30da182013-04-11 20:22:50 +02008225int intel_set_mode(struct drm_crtc *crtc,
8226 struct drm_display_mode *mode,
8227 int x, int y, struct drm_framebuffer *fb)
8228{
8229 int ret;
8230
8231 ret = __intel_set_mode(crtc, mode, x, y, fb);
8232
8233 if (ret == 0)
8234 intel_modeset_check_state(crtc->dev);
8235
8236 return ret;
8237}
8238
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008239void intel_crtc_restore_mode(struct drm_crtc *crtc)
8240{
8241 intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y, crtc->fb);
8242}
8243
Daniel Vetter25c5b262012-07-08 22:08:04 +02008244#undef for_each_intel_crtc_masked
8245
Daniel Vetterd9e55602012-07-04 22:16:09 +02008246static void intel_set_config_free(struct intel_set_config *config)
8247{
8248 if (!config)
8249 return;
8250
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008251 kfree(config->save_connector_encoders);
8252 kfree(config->save_encoder_crtcs);
Daniel Vetterd9e55602012-07-04 22:16:09 +02008253 kfree(config);
8254}
8255
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008256static int intel_set_config_save_state(struct drm_device *dev,
8257 struct intel_set_config *config)
8258{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008259 struct drm_encoder *encoder;
8260 struct drm_connector *connector;
8261 int count;
8262
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008263 config->save_encoder_crtcs =
8264 kcalloc(dev->mode_config.num_encoder,
8265 sizeof(struct drm_crtc *), GFP_KERNEL);
8266 if (!config->save_encoder_crtcs)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008267 return -ENOMEM;
8268
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008269 config->save_connector_encoders =
8270 kcalloc(dev->mode_config.num_connector,
8271 sizeof(struct drm_encoder *), GFP_KERNEL);
8272 if (!config->save_connector_encoders)
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008273 return -ENOMEM;
8274
8275 /* Copy data. Note that driver private data is not affected.
8276 * Should anything bad happen only the expected state is
8277 * restored, not the drivers personal bookkeeping.
8278 */
8279 count = 0;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008280 list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008281 config->save_encoder_crtcs[count++] = encoder->crtc;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008282 }
8283
8284 count = 0;
8285 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
Daniel Vetter1aa4b622012-07-05 16:20:48 +02008286 config->save_connector_encoders[count++] = connector->encoder;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008287 }
8288
8289 return 0;
8290}
8291
8292static void intel_set_config_restore_state(struct drm_device *dev,
8293 struct intel_set_config *config)
8294{
Daniel Vetter9a935852012-07-05 22:34:27 +02008295 struct intel_encoder *encoder;
8296 struct intel_connector *connector;
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008297 int count;
8298
8299 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008300 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8301 encoder->new_crtc =
8302 to_intel_crtc(config->save_encoder_crtcs[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008303 }
8304
8305 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008306 list_for_each_entry(connector, &dev->mode_config.connector_list, base.head) {
8307 connector->new_encoder =
8308 to_intel_encoder(config->save_connector_encoders[count++]);
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008309 }
8310}
8311
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008312static void
8313intel_set_config_compute_mode_changes(struct drm_mode_set *set,
8314 struct intel_set_config *config)
8315{
8316
8317 /* We should be able to check here if the fb has the same properties
8318 * and then just flip_or_move it */
8319 if (set->crtc->fb != set->fb) {
8320 /* If we have no fb then treat it as a full mode set */
8321 if (set->crtc->fb == NULL) {
8322 DRM_DEBUG_KMS("crtc has no fb, full mode set\n");
8323 config->mode_changed = true;
8324 } else if (set->fb == NULL) {
8325 config->mode_changed = true;
Daniel Vetter72f49012013-03-28 16:01:35 +01008326 } else if (set->fb->pixel_format !=
8327 set->crtc->fb->pixel_format) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008328 config->mode_changed = true;
8329 } else
8330 config->fb_changed = true;
8331 }
8332
Daniel Vetter835c5872012-07-10 18:11:08 +02008333 if (set->fb && (set->x != set->crtc->x || set->y != set->crtc->y))
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008334 config->fb_changed = true;
8335
8336 if (set->mode && !drm_mode_equal(set->mode, &set->crtc->mode)) {
8337 DRM_DEBUG_KMS("modes are different, full mode set\n");
8338 drm_mode_debug_printmodeline(&set->crtc->mode);
8339 drm_mode_debug_printmodeline(set->mode);
8340 config->mode_changed = true;
8341 }
8342}
8343
Daniel Vetter2e431052012-07-04 22:42:15 +02008344static int
Daniel Vetter9a935852012-07-05 22:34:27 +02008345intel_modeset_stage_output_state(struct drm_device *dev,
8346 struct drm_mode_set *set,
8347 struct intel_set_config *config)
Daniel Vetter50f56112012-07-02 09:35:43 +02008348{
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008349 struct drm_crtc *new_crtc;
Daniel Vetter9a935852012-07-05 22:34:27 +02008350 struct intel_connector *connector;
8351 struct intel_encoder *encoder;
Daniel Vetter2e431052012-07-04 22:42:15 +02008352 int count, ro;
Daniel Vetter50f56112012-07-02 09:35:43 +02008353
Damien Lespiau9abdda72013-02-13 13:29:23 +00008354 /* The upper layers ensure that we either disable a crtc or have a list
Daniel Vetter9a935852012-07-05 22:34:27 +02008355 * of connectors. For paranoia, double-check this. */
8356 WARN_ON(!set->fb && (set->num_connectors != 0));
8357 WARN_ON(set->fb && (set->num_connectors == 0));
8358
Daniel Vetter50f56112012-07-02 09:35:43 +02008359 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008360 list_for_each_entry(connector, &dev->mode_config.connector_list,
8361 base.head) {
8362 /* Otherwise traverse passed in connector list and get encoders
8363 * for them. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008364 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008365 if (set->connectors[ro] == &connector->base) {
8366 connector->new_encoder = connector->encoder;
Daniel Vetter50f56112012-07-02 09:35:43 +02008367 break;
8368 }
8369 }
8370
Daniel Vetter9a935852012-07-05 22:34:27 +02008371 /* If we disable the crtc, disable all its connectors. Also, if
8372 * the connector is on the changing crtc but not on the new
8373 * connector list, disable it. */
8374 if ((!set->fb || ro == set->num_connectors) &&
8375 connector->base.encoder &&
8376 connector->base.encoder->crtc == set->crtc) {
8377 connector->new_encoder = NULL;
8378
8379 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [NOCRTC]\n",
8380 connector->base.base.id,
8381 drm_get_connector_name(&connector->base));
8382 }
8383
8384
8385 if (&connector->new_encoder->base != connector->base.encoder) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008386 DRM_DEBUG_KMS("encoder changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008387 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008388 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008389 }
8390 /* connector->new_encoder is now updated for all connectors. */
8391
8392 /* Update crtc of enabled connectors. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008393 count = 0;
Daniel Vetter9a935852012-07-05 22:34:27 +02008394 list_for_each_entry(connector, &dev->mode_config.connector_list,
8395 base.head) {
8396 if (!connector->new_encoder)
Daniel Vetter50f56112012-07-02 09:35:43 +02008397 continue;
8398
Daniel Vetter9a935852012-07-05 22:34:27 +02008399 new_crtc = connector->new_encoder->base.crtc;
Daniel Vetter50f56112012-07-02 09:35:43 +02008400
8401 for (ro = 0; ro < set->num_connectors; ro++) {
Daniel Vetter9a935852012-07-05 22:34:27 +02008402 if (set->connectors[ro] == &connector->base)
Daniel Vetter50f56112012-07-02 09:35:43 +02008403 new_crtc = set->crtc;
8404 }
8405
8406 /* Make sure the new CRTC will work with the encoder */
Daniel Vetter9a935852012-07-05 22:34:27 +02008407 if (!intel_encoder_crtc_ok(&connector->new_encoder->base,
8408 new_crtc)) {
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008409 return -EINVAL;
Daniel Vetter50f56112012-07-02 09:35:43 +02008410 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008411 connector->encoder->new_crtc = to_intel_crtc(new_crtc);
8412
8413 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] to [CRTC:%d]\n",
8414 connector->base.base.id,
8415 drm_get_connector_name(&connector->base),
8416 new_crtc->base.id);
8417 }
8418
8419 /* Check for any encoders that needs to be disabled. */
8420 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
8421 base.head) {
8422 list_for_each_entry(connector,
8423 &dev->mode_config.connector_list,
8424 base.head) {
8425 if (connector->new_encoder == encoder) {
8426 WARN_ON(!connector->new_encoder->new_crtc);
8427
8428 goto next_encoder;
8429 }
8430 }
8431 encoder->new_crtc = NULL;
8432next_encoder:
8433 /* Only now check for crtc changes so we don't miss encoders
8434 * that will be disabled. */
8435 if (&encoder->new_crtc->base != encoder->base.crtc) {
Daniel Vetter50f56112012-07-02 09:35:43 +02008436 DRM_DEBUG_KMS("crtc changed, full mode switch\n");
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008437 config->mode_changed = true;
Daniel Vetter50f56112012-07-02 09:35:43 +02008438 }
8439 }
Daniel Vetter9a935852012-07-05 22:34:27 +02008440 /* Now we've also updated encoder->new_crtc for all encoders. */
Daniel Vetter50f56112012-07-02 09:35:43 +02008441
Daniel Vetter2e431052012-07-04 22:42:15 +02008442 return 0;
8443}
8444
8445static int intel_crtc_set_config(struct drm_mode_set *set)
8446{
8447 struct drm_device *dev;
Daniel Vetter2e431052012-07-04 22:42:15 +02008448 struct drm_mode_set save_set;
8449 struct intel_set_config *config;
8450 int ret;
Daniel Vetter2e431052012-07-04 22:42:15 +02008451
Daniel Vetter8d3e3752012-07-05 16:09:09 +02008452 BUG_ON(!set);
8453 BUG_ON(!set->crtc);
8454 BUG_ON(!set->crtc->helper_private);
Daniel Vetter2e431052012-07-04 22:42:15 +02008455
Daniel Vetter7e53f3a2013-01-21 10:52:17 +01008456 /* Enforce sane interface api - has been abused by the fb helper. */
8457 BUG_ON(!set->mode && set->fb);
8458 BUG_ON(set->fb && set->num_connectors == 0);
Daniel Vetter431e50f2012-07-10 17:53:42 +02008459
Daniel Vetter2e431052012-07-04 22:42:15 +02008460 if (set->fb) {
8461 DRM_DEBUG_KMS("[CRTC:%d] [FB:%d] #connectors=%d (x y) (%i %i)\n",
8462 set->crtc->base.id, set->fb->base.id,
8463 (int)set->num_connectors, set->x, set->y);
8464 } else {
8465 DRM_DEBUG_KMS("[CRTC:%d] [NOFB]\n", set->crtc->base.id);
Daniel Vetter2e431052012-07-04 22:42:15 +02008466 }
8467
8468 dev = set->crtc->dev;
8469
8470 ret = -ENOMEM;
8471 config = kzalloc(sizeof(*config), GFP_KERNEL);
8472 if (!config)
8473 goto out_config;
8474
8475 ret = intel_set_config_save_state(dev, config);
8476 if (ret)
8477 goto out_config;
8478
8479 save_set.crtc = set->crtc;
8480 save_set.mode = &set->crtc->mode;
8481 save_set.x = set->crtc->x;
8482 save_set.y = set->crtc->y;
8483 save_set.fb = set->crtc->fb;
8484
8485 /* Compute whether we need a full modeset, only an fb base update or no
8486 * change at all. In the future we might also check whether only the
8487 * mode changed, e.g. for LVDS where we only change the panel fitter in
8488 * such cases. */
8489 intel_set_config_compute_mode_changes(set, config);
8490
Daniel Vetter9a935852012-07-05 22:34:27 +02008491 ret = intel_modeset_stage_output_state(dev, set, config);
Daniel Vetter2e431052012-07-04 22:42:15 +02008492 if (ret)
8493 goto fail;
8494
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008495 if (config->mode_changed) {
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008496 ret = intel_set_mode(set->crtc, set->mode,
8497 set->x, set->y, set->fb);
8498 if (ret) {
8499 DRM_ERROR("failed to set mode on [CRTC:%d], err = %d\n",
8500 set->crtc->base.id, ret);
Daniel Vetter87f1faa2012-07-05 23:36:17 +02008501 goto fail;
8502 }
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008503 } else if (config->fb_changed) {
Ville Syrjälä4878cae2013-02-18 19:08:48 +02008504 intel_crtc_wait_for_pending_flips(set->crtc);
8505
Daniel Vetter4f660f42012-07-02 09:47:37 +02008506 ret = intel_pipe_set_base(set->crtc,
Daniel Vetter94352cf2012-07-05 22:51:56 +02008507 set->x, set->y, set->fb);
Daniel Vetter50f56112012-07-02 09:35:43 +02008508 }
8509
Daniel Vetterd9e55602012-07-04 22:16:09 +02008510 intel_set_config_free(config);
8511
Daniel Vetter50f56112012-07-02 09:35:43 +02008512 return 0;
8513
8514fail:
Daniel Vetter85f9eb72012-07-04 22:24:08 +02008515 intel_set_config_restore_state(dev, config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008516
8517 /* Try to restore the config */
Daniel Vetter5e2b5842012-07-04 22:41:29 +02008518 if (config->mode_changed &&
Chris Wilsonc0c36b942012-12-19 16:08:43 +00008519 intel_set_mode(save_set.crtc, save_set.mode,
8520 save_set.x, save_set.y, save_set.fb))
Daniel Vetter50f56112012-07-02 09:35:43 +02008521 DRM_ERROR("failed to restore config after modeset failure\n");
8522
Daniel Vetterd9e55602012-07-04 22:16:09 +02008523out_config:
8524 intel_set_config_free(config);
Daniel Vetter50f56112012-07-02 09:35:43 +02008525 return ret;
8526}
8527
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008528static const struct drm_crtc_funcs intel_crtc_funcs = {
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008529 .cursor_set = intel_crtc_cursor_set,
8530 .cursor_move = intel_crtc_cursor_move,
8531 .gamma_set = intel_crtc_gamma_set,
Daniel Vetter50f56112012-07-02 09:35:43 +02008532 .set_config = intel_crtc_set_config,
Chris Wilsonf6e5b162011-04-12 18:06:51 +01008533 .destroy = intel_crtc_destroy,
8534 .page_flip = intel_crtc_page_flip,
8535};
8536
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008537static void intel_cpu_pll_init(struct drm_device *dev)
8538{
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008539 if (HAS_DDI(dev))
Paulo Zanoni79f689a2012-10-05 12:05:52 -03008540 intel_ddi_pll_init(dev);
8541}
8542
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008543static void intel_pch_pll_init(struct drm_device *dev)
8544{
8545 drm_i915_private_t *dev_priv = dev->dev_private;
8546 int i;
8547
8548 if (dev_priv->num_pch_pll == 0) {
8549 DRM_DEBUG_KMS("No PCH PLLs on this hardware, skipping initialisation\n");
8550 return;
8551 }
8552
8553 for (i = 0; i < dev_priv->num_pch_pll; i++) {
8554 dev_priv->pch_plls[i].pll_reg = _PCH_DPLL(i);
8555 dev_priv->pch_plls[i].fp0_reg = _PCH_FP0(i);
8556 dev_priv->pch_plls[i].fp1_reg = _PCH_FP1(i);
8557 }
8558}
8559
Hannes Ederb358d0a2008-12-18 21:18:47 +01008560static void intel_crtc_init(struct drm_device *dev, int pipe)
Jesse Barnes79e53942008-11-07 14:24:08 -08008561{
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008562 drm_i915_private_t *dev_priv = dev->dev_private;
Jesse Barnes79e53942008-11-07 14:24:08 -08008563 struct intel_crtc *intel_crtc;
8564 int i;
8565
8566 intel_crtc = kzalloc(sizeof(struct intel_crtc) + (INTELFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
8567 if (intel_crtc == NULL)
8568 return;
8569
8570 drm_crtc_init(dev, &intel_crtc->base, &intel_crtc_funcs);
8571
8572 drm_mode_crtc_set_gamma_size(&intel_crtc->base, 256);
Jesse Barnes79e53942008-11-07 14:24:08 -08008573 for (i = 0; i < 256; i++) {
8574 intel_crtc->lut_r[i] = i;
8575 intel_crtc->lut_g[i] = i;
8576 intel_crtc->lut_b[i] = i;
8577 }
8578
Jesse Barnes80824002009-09-10 15:28:06 -07008579 /* Swap pipes & planes for FBC on pre-965 */
8580 intel_crtc->pipe = pipe;
8581 intel_crtc->plane = pipe;
Chris Wilsone2e767a2010-09-13 16:53:12 +01008582 if (IS_MOBILE(dev) && IS_GEN3(dev)) {
Zhao Yakui28c97732009-10-09 11:39:41 +08008583 DRM_DEBUG_KMS("swapping pipes & planes for FBC\n");
Chris Wilsone2e767a2010-09-13 16:53:12 +01008584 intel_crtc->plane = !pipe;
Jesse Barnes80824002009-09-10 15:28:06 -07008585 }
8586
Jesse Barnes22fd0fa2009-12-02 13:42:53 -08008587 BUG_ON(pipe >= ARRAY_SIZE(dev_priv->plane_to_crtc_mapping) ||
8588 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] != NULL);
8589 dev_priv->plane_to_crtc_mapping[intel_crtc->plane] = &intel_crtc->base;
8590 dev_priv->pipe_to_crtc_mapping[intel_crtc->pipe] = &intel_crtc->base;
8591
Jesse Barnes79e53942008-11-07 14:24:08 -08008592 drm_crtc_helper_add(&intel_crtc->base, &intel_helper_funcs);
Jesse Barnes79e53942008-11-07 14:24:08 -08008593}
8594
Carl Worth08d7b3d2009-04-29 14:43:54 -07008595int intel_get_pipe_from_crtc_id(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00008596 struct drm_file *file)
Carl Worth08d7b3d2009-04-29 14:43:54 -07008597{
Carl Worth08d7b3d2009-04-29 14:43:54 -07008598 struct drm_i915_get_pipe_from_crtc_id *pipe_from_crtc_id = data;
Daniel Vetterc05422d2009-08-11 16:05:30 +02008599 struct drm_mode_object *drmmode_obj;
8600 struct intel_crtc *crtc;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008601
Daniel Vetter1cff8f62012-04-24 09:55:08 +02008602 if (!drm_core_check_feature(dev, DRIVER_MODESET))
8603 return -ENODEV;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008604
Daniel Vetterc05422d2009-08-11 16:05:30 +02008605 drmmode_obj = drm_mode_object_find(dev, pipe_from_crtc_id->crtc_id,
8606 DRM_MODE_OBJECT_CRTC);
Carl Worth08d7b3d2009-04-29 14:43:54 -07008607
Daniel Vetterc05422d2009-08-11 16:05:30 +02008608 if (!drmmode_obj) {
Carl Worth08d7b3d2009-04-29 14:43:54 -07008609 DRM_ERROR("no such CRTC id\n");
8610 return -EINVAL;
8611 }
8612
Daniel Vetterc05422d2009-08-11 16:05:30 +02008613 crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
8614 pipe_from_crtc_id->pipe = crtc->pipe;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008615
Daniel Vetterc05422d2009-08-11 16:05:30 +02008616 return 0;
Carl Worth08d7b3d2009-04-29 14:43:54 -07008617}
8618
Daniel Vetter66a92782012-07-12 20:08:18 +02008619static int intel_encoder_clones(struct intel_encoder *encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008620{
Daniel Vetter66a92782012-07-12 20:08:18 +02008621 struct drm_device *dev = encoder->base.dev;
8622 struct intel_encoder *source_encoder;
Jesse Barnes79e53942008-11-07 14:24:08 -08008623 int index_mask = 0;
Jesse Barnes79e53942008-11-07 14:24:08 -08008624 int entry = 0;
8625
Daniel Vetter66a92782012-07-12 20:08:18 +02008626 list_for_each_entry(source_encoder,
8627 &dev->mode_config.encoder_list, base.head) {
8628
8629 if (encoder == source_encoder)
Jesse Barnes79e53942008-11-07 14:24:08 -08008630 index_mask |= (1 << entry);
Daniel Vetter66a92782012-07-12 20:08:18 +02008631
8632 /* Intel hw has only one MUX where enocoders could be cloned. */
8633 if (encoder->cloneable && source_encoder->cloneable)
8634 index_mask |= (1 << entry);
8635
Jesse Barnes79e53942008-11-07 14:24:08 -08008636 entry++;
8637 }
Chris Wilson4ef69c72010-09-09 15:14:28 +01008638
Jesse Barnes79e53942008-11-07 14:24:08 -08008639 return index_mask;
8640}
8641
Chris Wilson4d302442010-12-14 19:21:29 +00008642static bool has_edp_a(struct drm_device *dev)
8643{
8644 struct drm_i915_private *dev_priv = dev->dev_private;
8645
8646 if (!IS_MOBILE(dev))
8647 return false;
8648
8649 if ((I915_READ(DP_A) & DP_DETECTED) == 0)
8650 return false;
8651
8652 if (IS_GEN5(dev) &&
8653 (I915_READ(ILK_DISPLAY_CHICKEN_FUSES) & ILK_eDP_A_DISABLE))
8654 return false;
8655
8656 return true;
8657}
8658
Jesse Barnes79e53942008-11-07 14:24:08 -08008659static void intel_setup_outputs(struct drm_device *dev)
8660{
Eric Anholt725e30a2009-01-22 13:01:02 -08008661 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson4ef69c72010-09-09 15:14:28 +01008662 struct intel_encoder *encoder;
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008663 bool dpd_is_edp = false;
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008664 bool has_lvds;
Jesse Barnes79e53942008-11-07 14:24:08 -08008665
Chris Wilsonf3cfcba2012-02-09 09:35:53 +00008666 has_lvds = intel_lvds_init(dev);
Chris Wilsonc5d1b512010-11-29 18:00:23 +00008667 if (!has_lvds && !HAS_PCH_SPLIT(dev)) {
8668 /* disable the panel fitter on everything but LVDS */
8669 I915_WRITE(PFIT_CONTROL, 0);
8670 }
Jesse Barnes79e53942008-11-07 14:24:08 -08008671
Paulo Zanonic40c0f52013-04-12 18:16:53 -03008672 if (!IS_ULT(dev))
Paulo Zanoni79935fc2012-11-20 13:27:40 -02008673 intel_crt_init(dev);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008674
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008675 if (HAS_DDI(dev)) {
Eugeni Dodonov0e72a5b2012-05-09 15:37:27 -03008676 int found;
8677
8678 /* Haswell uses DDI functions to detect digital outputs */
8679 found = I915_READ(DDI_BUF_CTL_A) & DDI_INIT_DISPLAY_DETECTED;
8680 /* DDI A only supports eDP */
8681 if (found)
8682 intel_ddi_init(dev, PORT_A);
8683
8684 /* DDI B, C and D detection is indicated by the SFUSE_STRAP
8685 * register */
8686 found = I915_READ(SFUSE_STRAP);
8687
8688 if (found & SFUSE_STRAP_DDIB_DETECTED)
8689 intel_ddi_init(dev, PORT_B);
8690 if (found & SFUSE_STRAP_DDIC_DETECTED)
8691 intel_ddi_init(dev, PORT_C);
8692 if (found & SFUSE_STRAP_DDID_DETECTED)
8693 intel_ddi_init(dev, PORT_D);
8694 } else if (HAS_PCH_SPLIT(dev)) {
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008695 int found;
Daniel Vetter270b3042012-10-27 15:52:05 +02008696 dpd_is_edp = intel_dpd_is_edp(dev);
8697
8698 if (has_edp_a(dev))
8699 intel_dp_init(dev, DP_A, PORT_A);
Adam Jacksoncb0953d2010-07-16 14:46:29 -04008700
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008701 if (I915_READ(PCH_HDMIB) & SDVO_DETECTED) {
Zhao Yakui461ed3c2010-03-30 15:11:33 +08008702 /* PCH SDVOB multiplex with HDMIB */
Daniel Vettereef4eac2012-03-23 23:43:35 +01008703 found = intel_sdvo_init(dev, PCH_SDVOB, true);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008704 if (!found)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008705 intel_hdmi_init(dev, PCH_HDMIB, PORT_B);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008706 if (!found && (I915_READ(PCH_DP_B) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008707 intel_dp_init(dev, PCH_DP_B, PORT_B);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008708 }
8709
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008710 if (I915_READ(PCH_HDMIC) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008711 intel_hdmi_init(dev, PCH_HDMIC, PORT_C);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008712
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008713 if (!dpd_is_edp && I915_READ(PCH_HDMID) & SDVO_DETECTED)
Paulo Zanonie2debe92013-02-18 19:00:27 -03008714 intel_hdmi_init(dev, PCH_HDMID, PORT_D);
Zhenyu Wang30ad48b2009-06-05 15:38:43 +08008715
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008716 if (I915_READ(PCH_DP_C) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008717 intel_dp_init(dev, PCH_DP_C, PORT_C);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08008718
Daniel Vetter270b3042012-10-27 15:52:05 +02008719 if (I915_READ(PCH_DP_D) & DP_DETECTED)
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008720 intel_dp_init(dev, PCH_DP_D, PORT_D);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008721 } else if (IS_VALLEYVIEW(dev)) {
Gajanan Bhat19c03922012-09-27 19:13:07 +05308722 /* Check for built-in panel first. Shares lanes with HDMI on SDVOC */
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008723 if (I915_READ(VLV_DISPLAY_BASE + DP_C) & DP_DETECTED)
8724 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_C, PORT_C);
Gajanan Bhat19c03922012-09-27 19:13:07 +05308725
Paulo Zanonidc0fa712013-02-19 16:21:46 -03008726 if (I915_READ(VLV_DISPLAY_BASE + GEN4_HDMIB) & SDVO_DETECTED) {
Paulo Zanonie2debe92013-02-18 19:00:27 -03008727 intel_hdmi_init(dev, VLV_DISPLAY_BASE + GEN4_HDMIB,
8728 PORT_B);
Ville Syrjälä67cfc202013-01-25 21:44:44 +02008729 if (I915_READ(VLV_DISPLAY_BASE + DP_B) & DP_DETECTED)
8730 intel_dp_init(dev, VLV_DISPLAY_BASE + DP_B, PORT_B);
Jesse Barnes4a87d652012-06-15 11:55:16 -07008731 }
Zhenyu Wang103a1962009-11-27 11:44:36 +08008732 } else if (SUPPORTS_DIGITAL_OUTPUTS(dev)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008733 bool found = false;
Eric Anholt7d573822009-01-02 13:33:00 -08008734
Paulo Zanonie2debe92013-02-18 19:00:27 -03008735 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008736 DRM_DEBUG_KMS("probing SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008737 found = intel_sdvo_init(dev, GEN3_SDVOB, true);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008738 if (!found && SUPPORTS_INTEGRATED_HDMI(dev)) {
8739 DRM_DEBUG_KMS("probing HDMI on SDVOB\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008740 intel_hdmi_init(dev, GEN4_HDMIB, PORT_B);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008741 }
Ma Ling27185ae2009-08-24 13:50:23 +08008742
Imre Deake7281ea2013-05-08 13:14:08 +03008743 if (!found && SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008744 intel_dp_init(dev, DP_B, PORT_B);
Eric Anholt725e30a2009-01-22 13:01:02 -08008745 }
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008746
8747 /* Before G4X SDVOC doesn't have its own detect register */
Kristian Høgsberg13520b02009-03-13 15:42:14 -04008748
Paulo Zanonie2debe92013-02-18 19:00:27 -03008749 if (I915_READ(GEN3_SDVOB) & SDVO_DETECTED) {
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008750 DRM_DEBUG_KMS("probing SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008751 found = intel_sdvo_init(dev, GEN3_SDVOC, false);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008752 }
Ma Ling27185ae2009-08-24 13:50:23 +08008753
Paulo Zanonie2debe92013-02-18 19:00:27 -03008754 if (!found && (I915_READ(GEN3_SDVOC) & SDVO_DETECTED)) {
Ma Ling27185ae2009-08-24 13:50:23 +08008755
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008756 if (SUPPORTS_INTEGRATED_HDMI(dev)) {
8757 DRM_DEBUG_KMS("probing HDMI on SDVOC\n");
Paulo Zanonie2debe92013-02-18 19:00:27 -03008758 intel_hdmi_init(dev, GEN4_HDMIC, PORT_C);
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008759 }
Imre Deake7281ea2013-05-08 13:14:08 +03008760 if (SUPPORTS_INTEGRATED_DP(dev))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008761 intel_dp_init(dev, DP_C, PORT_C);
Eric Anholt725e30a2009-01-22 13:01:02 -08008762 }
Ma Ling27185ae2009-08-24 13:50:23 +08008763
Jesse Barnesb01f2c32009-12-11 11:07:17 -08008764 if (SUPPORTS_INTEGRATED_DP(dev) &&
Imre Deake7281ea2013-05-08 13:14:08 +03008765 (I915_READ(DP_D) & DP_DETECTED))
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03008766 intel_dp_init(dev, DP_D, PORT_D);
Eric Anholtbad720f2009-10-22 16:11:14 -07008767 } else if (IS_GEN2(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008768 intel_dvo_init(dev);
8769
Zhenyu Wang103a1962009-11-27 11:44:36 +08008770 if (SUPPORTS_TV(dev))
Jesse Barnes79e53942008-11-07 14:24:08 -08008771 intel_tv_init(dev);
8772
Chris Wilson4ef69c72010-09-09 15:14:28 +01008773 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head) {
8774 encoder->base.possible_crtcs = encoder->crtc_mask;
8775 encoder->base.possible_clones =
Daniel Vetter66a92782012-07-12 20:08:18 +02008776 intel_encoder_clones(encoder);
Jesse Barnes79e53942008-11-07 14:24:08 -08008777 }
Chris Wilson47356eb2011-01-11 17:06:04 +00008778
Paulo Zanonidde86e22012-12-01 12:04:25 -02008779 intel_init_pch_refclk(dev);
Daniel Vetter270b3042012-10-27 15:52:05 +02008780
8781 drm_helper_move_panel_connectors_to_head(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08008782}
8783
8784static void intel_user_framebuffer_destroy(struct drm_framebuffer *fb)
8785{
8786 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Jesse Barnes79e53942008-11-07 14:24:08 -08008787
8788 drm_framebuffer_cleanup(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008789 drm_gem_object_unreference_unlocked(&intel_fb->obj->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08008790
8791 kfree(intel_fb);
8792}
8793
8794static int intel_user_framebuffer_create_handle(struct drm_framebuffer *fb,
Chris Wilson05394f32010-11-08 19:18:58 +00008795 struct drm_file *file,
Jesse Barnes79e53942008-11-07 14:24:08 -08008796 unsigned int *handle)
8797{
8798 struct intel_framebuffer *intel_fb = to_intel_framebuffer(fb);
Chris Wilson05394f32010-11-08 19:18:58 +00008799 struct drm_i915_gem_object *obj = intel_fb->obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008800
Chris Wilson05394f32010-11-08 19:18:58 +00008801 return drm_gem_handle_create(file, &obj->base, handle);
Jesse Barnes79e53942008-11-07 14:24:08 -08008802}
8803
8804static const struct drm_framebuffer_funcs intel_fb_funcs = {
8805 .destroy = intel_user_framebuffer_destroy,
8806 .create_handle = intel_user_framebuffer_create_handle,
8807};
8808
Dave Airlie38651672010-03-30 05:34:13 +00008809int intel_framebuffer_init(struct drm_device *dev,
8810 struct intel_framebuffer *intel_fb,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008811 struct drm_mode_fb_cmd2 *mode_cmd,
Chris Wilson05394f32010-11-08 19:18:58 +00008812 struct drm_i915_gem_object *obj)
Jesse Barnes79e53942008-11-07 14:24:08 -08008813{
Jesse Barnes79e53942008-11-07 14:24:08 -08008814 int ret;
8815
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008816 if (obj->tiling_mode == I915_TILING_Y) {
8817 DRM_DEBUG("hardware does not support tiling Y\n");
Chris Wilson57cd6502010-08-08 12:34:44 +01008818 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008819 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008820
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008821 if (mode_cmd->pitches[0] & 63) {
8822 DRM_DEBUG("pitch (%d) must be at least 64 byte aligned\n",
8823 mode_cmd->pitches[0]);
Chris Wilson57cd6502010-08-08 12:34:44 +01008824 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008825 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008826
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008827 /* FIXME <= Gen4 stride limits are bit unclear */
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008828 if (mode_cmd->pitches[0] > 32768) {
8829 DRM_DEBUG("pitch (%d) must be at less than 32768\n",
8830 mode_cmd->pitches[0]);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008831 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008832 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008833
8834 if (obj->tiling_mode != I915_TILING_NONE &&
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008835 mode_cmd->pitches[0] != obj->stride) {
8836 DRM_DEBUG("pitch (%d) must match tiling stride (%d)\n",
8837 mode_cmd->pitches[0], obj->stride);
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008838 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008839 }
Ville Syrjälä5d7bd702012-10-31 17:50:18 +02008840
Ville Syrjälä57779d02012-10-31 17:50:14 +02008841 /* Reject formats not supported by any plane early. */
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008842 switch (mode_cmd->pixel_format) {
Ville Syrjälä57779d02012-10-31 17:50:14 +02008843 case DRM_FORMAT_C8:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008844 case DRM_FORMAT_RGB565:
8845 case DRM_FORMAT_XRGB8888:
8846 case DRM_FORMAT_ARGB8888:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008847 break;
8848 case DRM_FORMAT_XRGB1555:
8849 case DRM_FORMAT_ARGB1555:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008850 if (INTEL_INFO(dev)->gen > 3) {
8851 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008852 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008853 }
Ville Syrjälä57779d02012-10-31 17:50:14 +02008854 break;
8855 case DRM_FORMAT_XBGR8888:
8856 case DRM_FORMAT_ABGR8888:
Ville Syrjälä04b39242011-11-17 18:05:13 +02008857 case DRM_FORMAT_XRGB2101010:
8858 case DRM_FORMAT_ARGB2101010:
Ville Syrjälä57779d02012-10-31 17:50:14 +02008859 case DRM_FORMAT_XBGR2101010:
8860 case DRM_FORMAT_ABGR2101010:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008861 if (INTEL_INFO(dev)->gen < 4) {
8862 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008863 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008864 }
Jesse Barnesb5626742011-06-24 12:19:27 -07008865 break;
Ville Syrjälä04b39242011-11-17 18:05:13 +02008866 case DRM_FORMAT_YUYV:
8867 case DRM_FORMAT_UYVY:
8868 case DRM_FORMAT_YVYU:
8869 case DRM_FORMAT_VYUY:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008870 if (INTEL_INFO(dev)->gen < 5) {
8871 DRM_DEBUG("invalid format: 0x%08x\n", mode_cmd->pixel_format);
Ville Syrjälä57779d02012-10-31 17:50:14 +02008872 return -EINVAL;
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008873 }
Chris Wilson57cd6502010-08-08 12:34:44 +01008874 break;
8875 default:
Chris Wilsonc16ed4b2012-12-18 22:13:14 +00008876 DRM_DEBUG("unsupported pixel format 0x%08x\n", mode_cmd->pixel_format);
Chris Wilson57cd6502010-08-08 12:34:44 +01008877 return -EINVAL;
8878 }
8879
Ville Syrjälä90f9a332012-10-31 17:50:19 +02008880 /* FIXME need to adjust LINOFF/TILEOFF accordingly. */
8881 if (mode_cmd->offsets[0] != 0)
8882 return -EINVAL;
8883
Daniel Vetterc7d73f62012-12-13 23:38:38 +01008884 drm_helper_mode_fill_fb_struct(&intel_fb->base, mode_cmd);
8885 intel_fb->obj = obj;
8886
Jesse Barnes79e53942008-11-07 14:24:08 -08008887 ret = drm_framebuffer_init(dev, &intel_fb->base, &intel_fb_funcs);
8888 if (ret) {
8889 DRM_ERROR("framebuffer init failed %d\n", ret);
8890 return ret;
8891 }
8892
Jesse Barnes79e53942008-11-07 14:24:08 -08008893 return 0;
8894}
8895
Jesse Barnes79e53942008-11-07 14:24:08 -08008896static struct drm_framebuffer *
8897intel_user_framebuffer_create(struct drm_device *dev,
8898 struct drm_file *filp,
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008899 struct drm_mode_fb_cmd2 *mode_cmd)
Jesse Barnes79e53942008-11-07 14:24:08 -08008900{
Chris Wilson05394f32010-11-08 19:18:58 +00008901 struct drm_i915_gem_object *obj;
Jesse Barnes79e53942008-11-07 14:24:08 -08008902
Jesse Barnes308e5bc2011-11-14 14:51:28 -08008903 obj = to_intel_bo(drm_gem_object_lookup(dev, filp,
8904 mode_cmd->handles[0]));
Chris Wilsonc8725222011-02-19 11:31:06 +00008905 if (&obj->base == NULL)
Chris Wilsoncce13ff2010-08-08 13:36:38 +01008906 return ERR_PTR(-ENOENT);
Jesse Barnes79e53942008-11-07 14:24:08 -08008907
Chris Wilsond2dff872011-04-19 08:36:26 +01008908 return intel_framebuffer_create(dev, mode_cmd, obj);
Jesse Barnes79e53942008-11-07 14:24:08 -08008909}
8910
Jesse Barnes79e53942008-11-07 14:24:08 -08008911static const struct drm_mode_config_funcs intel_mode_funcs = {
Jesse Barnes79e53942008-11-07 14:24:08 -08008912 .fb_create = intel_user_framebuffer_create,
Dave Airlieeb1f8e42010-05-07 06:42:51 +00008913 .output_poll_changed = intel_fb_output_poll_changed,
Jesse Barnes79e53942008-11-07 14:24:08 -08008914};
8915
Jesse Barnese70236a2009-09-21 10:42:27 -07008916/* Set up chip specific display functions */
8917static void intel_init_display(struct drm_device *dev)
8918{
8919 struct drm_i915_private *dev_priv = dev->dev_private;
8920
Paulo Zanoniaffa9352012-11-23 15:30:39 -02008921 if (HAS_DDI(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008922 dev_priv->display.get_pipe_config = haswell_get_pipe_config;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008923 dev_priv->display.crtc_mode_set = haswell_crtc_mode_set;
Paulo Zanoni4f771f12012-10-23 18:29:51 -02008924 dev_priv->display.crtc_enable = haswell_crtc_enable;
8925 dev_priv->display.crtc_disable = haswell_crtc_disable;
Paulo Zanoni6441ab52012-10-05 12:05:58 -03008926 dev_priv->display.off = haswell_crtc_off;
Paulo Zanoni09b4ddf2012-10-05 12:05:55 -03008927 dev_priv->display.update_plane = ironlake_update_plane;
8928 } else if (HAS_PCH_SPLIT(dev)) {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008929 dev_priv->display.get_pipe_config = ironlake_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07008930 dev_priv->display.crtc_mode_set = ironlake_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008931 dev_priv->display.crtc_enable = ironlake_crtc_enable;
8932 dev_priv->display.crtc_disable = ironlake_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008933 dev_priv->display.off = ironlake_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008934 dev_priv->display.update_plane = ironlake_update_plane;
Jesse Barnes89b667f2013-04-18 14:51:36 -07008935 } else if (IS_VALLEYVIEW(dev)) {
8936 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
8937 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
8938 dev_priv->display.crtc_enable = valleyview_crtc_enable;
8939 dev_priv->display.crtc_disable = i9xx_crtc_disable;
8940 dev_priv->display.off = i9xx_crtc_off;
8941 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008942 } else {
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01008943 dev_priv->display.get_pipe_config = i9xx_get_pipe_config;
Eric Anholtf564048e2011-03-30 13:01:02 -07008944 dev_priv->display.crtc_mode_set = i9xx_crtc_mode_set;
Daniel Vetter76e5a892012-06-29 22:39:33 +02008945 dev_priv->display.crtc_enable = i9xx_crtc_enable;
8946 dev_priv->display.crtc_disable = i9xx_crtc_disable;
Jesse Barnesee7b9f92012-04-20 17:11:53 +01008947 dev_priv->display.off = i9xx_crtc_off;
Jesse Barnes17638cd2011-06-24 12:19:23 -07008948 dev_priv->display.update_plane = i9xx_update_plane;
Eric Anholtf564048e2011-03-30 13:01:02 -07008949 }
Jesse Barnese70236a2009-09-21 10:42:27 -07008950
Jesse Barnese70236a2009-09-21 10:42:27 -07008951 /* Returns the core display clock speed */
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07008952 if (IS_VALLEYVIEW(dev))
8953 dev_priv->display.get_display_clock_speed =
8954 valleyview_get_display_clock_speed;
8955 else if (IS_I945G(dev) || (IS_G33(dev) && !IS_PINEVIEW_M(dev)))
Jesse Barnese70236a2009-09-21 10:42:27 -07008956 dev_priv->display.get_display_clock_speed =
8957 i945_get_display_clock_speed;
8958 else if (IS_I915G(dev))
8959 dev_priv->display.get_display_clock_speed =
8960 i915_get_display_clock_speed;
Adam Jacksonf2b115e2009-12-03 17:14:42 -05008961 else if (IS_I945GM(dev) || IS_845G(dev) || IS_PINEVIEW_M(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008962 dev_priv->display.get_display_clock_speed =
8963 i9xx_misc_get_display_clock_speed;
8964 else if (IS_I915GM(dev))
8965 dev_priv->display.get_display_clock_speed =
8966 i915gm_get_display_clock_speed;
8967 else if (IS_I865G(dev))
8968 dev_priv->display.get_display_clock_speed =
8969 i865_get_display_clock_speed;
Daniel Vetterf0f8a9c2009-09-15 22:57:33 +02008970 else if (IS_I85X(dev))
Jesse Barnese70236a2009-09-21 10:42:27 -07008971 dev_priv->display.get_display_clock_speed =
8972 i855_get_display_clock_speed;
8973 else /* 852, 830 */
8974 dev_priv->display.get_display_clock_speed =
8975 i830_get_display_clock_speed;
8976
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08008977 if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonf00a3dd2010-10-21 14:57:17 +01008978 if (IS_GEN5(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008979 dev_priv->display.fdi_link_train = ironlake_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008980 dev_priv->display.write_eld = ironlake_write_eld;
Yuanhan Liu13982612010-12-15 15:42:31 +08008981 } else if (IS_GEN6(dev)) {
Jesse Barnes674cf962011-04-28 14:27:04 -07008982 dev_priv->display.fdi_link_train = gen6_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008983 dev_priv->display.write_eld = ironlake_write_eld;
Jesse Barnes357555c2011-04-28 15:09:55 -07008984 } else if (IS_IVYBRIDGE(dev)) {
8985 /* FIXME: detect B0+ stepping and use auto training */
8986 dev_priv->display.fdi_link_train = ivb_manual_fdi_link_train;
Wu Fengguange0dac652011-09-05 14:25:34 +08008987 dev_priv->display.write_eld = ironlake_write_eld;
Daniel Vetter01a415f2012-10-27 15:58:40 +02008988 dev_priv->display.modeset_global_resources =
8989 ivb_modeset_global_resources;
Eugeni Dodonovc82e4d22012-05-09 15:37:21 -03008990 } else if (IS_HASWELL(dev)) {
8991 dev_priv->display.fdi_link_train = hsw_fdi_link_train;
Wang Xingchao83358c852012-08-16 22:43:37 +08008992 dev_priv->display.write_eld = haswell_write_eld;
Daniel Vetterd6dd9eb2013-01-29 16:35:20 -02008993 dev_priv->display.modeset_global_resources =
8994 haswell_modeset_global_resources;
Paulo Zanonia0e63c22012-12-06 11:12:39 -02008995 }
Jesse Barnes6067aae2011-04-28 15:04:31 -07008996 } else if (IS_G4X(dev)) {
Wu Fengguange0dac652011-09-05 14:25:34 +08008997 dev_priv->display.write_eld = g4x_write_eld;
Jesse Barnese70236a2009-09-21 10:42:27 -07008998 }
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07008999
9000 /* Default just returns -ENODEV to indicate unsupported */
9001 dev_priv->display.queue_flip = intel_default_queue_flip;
9002
9003 switch (INTEL_INFO(dev)->gen) {
9004 case 2:
9005 dev_priv->display.queue_flip = intel_gen2_queue_flip;
9006 break;
9007
9008 case 3:
9009 dev_priv->display.queue_flip = intel_gen3_queue_flip;
9010 break;
9011
9012 case 4:
9013 case 5:
9014 dev_priv->display.queue_flip = intel_gen4_queue_flip;
9015 break;
9016
9017 case 6:
9018 dev_priv->display.queue_flip = intel_gen6_queue_flip;
9019 break;
Jesse Barnes7c9017e2011-06-16 12:18:54 -07009020 case 7:
9021 dev_priv->display.queue_flip = intel_gen7_queue_flip;
9022 break;
Jesse Barnes8c9f3aa2011-06-16 09:19:13 -07009023 }
Jesse Barnese70236a2009-09-21 10:42:27 -07009024}
9025
Jesse Barnesb690e962010-07-19 13:53:12 -07009026/*
9027 * Some BIOSes insist on assuming the GPU's pipe A is enabled at suspend,
9028 * resume, or other times. This quirk makes sure that's the case for
9029 * affected systems.
9030 */
Akshay Joshi0206e352011-08-16 15:34:10 -04009031static void quirk_pipea_force(struct drm_device *dev)
Jesse Barnesb690e962010-07-19 13:53:12 -07009032{
9033 struct drm_i915_private *dev_priv = dev->dev_private;
9034
9035 dev_priv->quirks |= QUIRK_PIPEA_FORCE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009036 DRM_INFO("applying pipe a force quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009037}
9038
Keith Packard435793d2011-07-12 14:56:22 -07009039/*
9040 * Some machines (Lenovo U160) do not work with SSC on LVDS for some reason
9041 */
9042static void quirk_ssc_force_disable(struct drm_device *dev)
9043{
9044 struct drm_i915_private *dev_priv = dev->dev_private;
9045 dev_priv->quirks |= QUIRK_LVDS_SSC_DISABLE;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009046 DRM_INFO("applying lvds SSC disable quirk\n");
Keith Packard435793d2011-07-12 14:56:22 -07009047}
9048
Carsten Emde4dca20e2012-03-15 15:56:26 +01009049/*
Carsten Emde5a15ab52012-03-15 15:56:27 +01009050 * A machine (e.g. Acer Aspire 5734Z) may need to invert the panel backlight
9051 * brightness value
Carsten Emde4dca20e2012-03-15 15:56:26 +01009052 */
9053static void quirk_invert_brightness(struct drm_device *dev)
9054{
9055 struct drm_i915_private *dev_priv = dev->dev_private;
9056 dev_priv->quirks |= QUIRK_INVERT_BRIGHTNESS;
Daniel Vetterbc0daf42012-04-01 13:16:49 +02009057 DRM_INFO("applying inverted panel brightness quirk\n");
Jesse Barnesb690e962010-07-19 13:53:12 -07009058}
9059
9060struct intel_quirk {
9061 int device;
9062 int subsystem_vendor;
9063 int subsystem_device;
9064 void (*hook)(struct drm_device *dev);
9065};
9066
Egbert Eich5f85f172012-10-14 15:46:38 +02009067/* For systems that don't have a meaningful PCI subdevice/subvendor ID */
9068struct intel_dmi_quirk {
9069 void (*hook)(struct drm_device *dev);
9070 const struct dmi_system_id (*dmi_id_list)[];
9071};
9072
9073static int intel_dmi_reverse_brightness(const struct dmi_system_id *id)
9074{
9075 DRM_INFO("Backlight polarity reversed on %s\n", id->ident);
9076 return 1;
9077}
9078
9079static const struct intel_dmi_quirk intel_dmi_quirks[] = {
9080 {
9081 .dmi_id_list = &(const struct dmi_system_id[]) {
9082 {
9083 .callback = intel_dmi_reverse_brightness,
9084 .ident = "NCR Corporation",
9085 .matches = {DMI_MATCH(DMI_SYS_VENDOR, "NCR Corporation"),
9086 DMI_MATCH(DMI_PRODUCT_NAME, ""),
9087 },
9088 },
9089 { } /* terminating entry */
9090 },
9091 .hook = quirk_invert_brightness,
9092 },
9093};
9094
Ben Widawskyc43b5632012-04-16 14:07:40 -07009095static struct intel_quirk intel_quirks[] = {
Jesse Barnesb690e962010-07-19 13:53:12 -07009096 /* HP Mini needs pipe A force quirk (LP: #322104) */
Akshay Joshi0206e352011-08-16 15:34:10 -04009097 { 0x27ae, 0x103c, 0x361a, quirk_pipea_force },
Jesse Barnesb690e962010-07-19 13:53:12 -07009098
Jesse Barnesb690e962010-07-19 13:53:12 -07009099 /* Toshiba Protege R-205, S-209 needs pipe A force quirk */
9100 { 0x2592, 0x1179, 0x0001, quirk_pipea_force },
9101
Jesse Barnesb690e962010-07-19 13:53:12 -07009102 /* ThinkPad T60 needs pipe A force quirk (bug #16494) */
9103 { 0x2782, 0x17aa, 0x201a, quirk_pipea_force },
9104
Daniel Vetterccd0d362012-10-10 23:13:59 +02009105 /* 830/845 need to leave pipe A & dpll A up */
Jesse Barnesb690e962010-07-19 13:53:12 -07009106 { 0x2562, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Daniel Vetterdcdaed62012-08-12 21:19:34 +02009107 { 0x3577, PCI_ANY_ID, PCI_ANY_ID, quirk_pipea_force },
Keith Packard435793d2011-07-12 14:56:22 -07009108
9109 /* Lenovo U160 cannot use SSC on LVDS */
9110 { 0x0046, 0x17aa, 0x3920, quirk_ssc_force_disable },
Michel Alexandre Salim070d3292011-07-28 18:52:06 +02009111
9112 /* Sony Vaio Y cannot use SSC on LVDS */
9113 { 0x0046, 0x104d, 0x9076, quirk_ssc_force_disable },
Carsten Emde5a15ab52012-03-15 15:56:27 +01009114
9115 /* Acer Aspire 5734Z must invert backlight brightness */
9116 { 0x2a42, 0x1025, 0x0459, quirk_invert_brightness },
Jani Nikula1ffff602013-01-22 12:50:34 +02009117
9118 /* Acer/eMachines G725 */
9119 { 0x2a42, 0x1025, 0x0210, quirk_invert_brightness },
Jani Nikula01e3a8f2013-01-22 12:50:35 +02009120
9121 /* Acer/eMachines e725 */
9122 { 0x2a42, 0x1025, 0x0212, quirk_invert_brightness },
Jani Nikula5559eca2013-01-22 12:50:36 +02009123
9124 /* Acer/Packard Bell NCL20 */
9125 { 0x2a42, 0x1025, 0x034b, quirk_invert_brightness },
Daniel Vetterac4199e2013-02-15 18:35:30 +01009126
9127 /* Acer Aspire 4736Z */
9128 { 0x2a42, 0x1025, 0x0260, quirk_invert_brightness },
Jesse Barnesb690e962010-07-19 13:53:12 -07009129};
9130
9131static void intel_init_quirks(struct drm_device *dev)
9132{
9133 struct pci_dev *d = dev->pdev;
9134 int i;
9135
9136 for (i = 0; i < ARRAY_SIZE(intel_quirks); i++) {
9137 struct intel_quirk *q = &intel_quirks[i];
9138
9139 if (d->device == q->device &&
9140 (d->subsystem_vendor == q->subsystem_vendor ||
9141 q->subsystem_vendor == PCI_ANY_ID) &&
9142 (d->subsystem_device == q->subsystem_device ||
9143 q->subsystem_device == PCI_ANY_ID))
9144 q->hook(dev);
9145 }
Egbert Eich5f85f172012-10-14 15:46:38 +02009146 for (i = 0; i < ARRAY_SIZE(intel_dmi_quirks); i++) {
9147 if (dmi_check_system(*intel_dmi_quirks[i].dmi_id_list) != 0)
9148 intel_dmi_quirks[i].hook(dev);
9149 }
Jesse Barnesb690e962010-07-19 13:53:12 -07009150}
9151
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009152/* Disable the VGA plane that we never use */
9153static void i915_disable_vga(struct drm_device *dev)
9154{
9155 struct drm_i915_private *dev_priv = dev->dev_private;
9156 u8 sr1;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009157 u32 vga_reg = i915_vgacntrl_reg(dev);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009158
9159 vga_get_uninterruptible(dev->pdev, VGA_RSRC_LEGACY_IO);
Jesse Barnes3fdcf432012-04-06 11:46:27 -07009160 outb(SR01, VGA_SR_INDEX);
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009161 sr1 = inb(VGA_SR_DATA);
9162 outb(sr1 | 1<<5, VGA_SR_DATA);
9163 vga_put(dev->pdev, VGA_RSRC_LEGACY_IO);
9164 udelay(300);
9165
9166 I915_WRITE(vga_reg, VGA_DISP_DISABLE);
9167 POSTING_READ(vga_reg);
9168}
9169
Daniel Vetterf8175862012-04-10 15:50:11 +02009170void intel_modeset_init_hw(struct drm_device *dev)
9171{
Paulo Zanonifa42e232013-01-25 16:59:11 -02009172 intel_init_power_well(dev);
Eugeni Dodonov0232e922012-07-06 15:42:36 -03009173
Eugeni Dodonova8f78b52012-06-28 15:55:35 -03009174 intel_prepare_ddi(dev);
9175
Daniel Vetterf8175862012-04-10 15:50:11 +02009176 intel_init_clock_gating(dev);
9177
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009178 mutex_lock(&dev->struct_mutex);
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009179 intel_enable_gt_powersave(dev);
Daniel Vetter79f5b2c2012-06-24 16:42:33 +02009180 mutex_unlock(&dev->struct_mutex);
Daniel Vetterf8175862012-04-10 15:50:11 +02009181}
9182
Imre Deak7d708ee2013-04-17 14:04:50 +03009183void intel_modeset_suspend_hw(struct drm_device *dev)
9184{
9185 intel_suspend_hw(dev);
9186}
9187
Jesse Barnes79e53942008-11-07 14:24:08 -08009188void intel_modeset_init(struct drm_device *dev)
9189{
Jesse Barnes652c3932009-08-17 13:31:43 -07009190 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009191 int i, j, ret;
Jesse Barnes79e53942008-11-07 14:24:08 -08009192
9193 drm_mode_config_init(dev);
9194
9195 dev->mode_config.min_width = 0;
9196 dev->mode_config.min_height = 0;
9197
Dave Airlie019d96c2011-09-29 16:20:42 +01009198 dev->mode_config.preferred_depth = 24;
9199 dev->mode_config.prefer_shadow = 1;
9200
Laurent Pincharte6ecefa2012-05-17 13:27:23 +02009201 dev->mode_config.funcs = &intel_mode_funcs;
Jesse Barnes79e53942008-11-07 14:24:08 -08009202
Jesse Barnesb690e962010-07-19 13:53:12 -07009203 intel_init_quirks(dev);
9204
Eugeni Dodonov1fa61102012-04-18 15:29:26 -03009205 intel_init_pm(dev);
9206
Ben Widawskye3c74752013-04-05 13:12:39 -07009207 if (INTEL_INFO(dev)->num_pipes == 0)
9208 return;
9209
Jesse Barnese70236a2009-09-21 10:42:27 -07009210 intel_init_display(dev);
9211
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009212 if (IS_GEN2(dev)) {
9213 dev->mode_config.max_width = 2048;
9214 dev->mode_config.max_height = 2048;
9215 } else if (IS_GEN3(dev)) {
Keith Packard5e4d6fa2009-07-12 23:53:17 -07009216 dev->mode_config.max_width = 4096;
9217 dev->mode_config.max_height = 4096;
Jesse Barnes79e53942008-11-07 14:24:08 -08009218 } else {
Chris Wilsona6c45cf2010-09-17 00:32:17 +01009219 dev->mode_config.max_width = 8192;
9220 dev->mode_config.max_height = 8192;
Jesse Barnes79e53942008-11-07 14:24:08 -08009221 }
Ben Widawsky5d4545a2013-01-17 12:45:15 -08009222 dev->mode_config.fb_base = dev_priv->gtt.mappable_base;
Jesse Barnes79e53942008-11-07 14:24:08 -08009223
Zhao Yakui28c97732009-10-09 11:39:41 +08009224 DRM_DEBUG_KMS("%d display pipe%s available.\n",
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009225 INTEL_INFO(dev)->num_pipes,
9226 INTEL_INFO(dev)->num_pipes > 1 ? "s" : "");
Jesse Barnes79e53942008-11-07 14:24:08 -08009227
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009228 for (i = 0; i < INTEL_INFO(dev)->num_pipes; i++) {
Jesse Barnes79e53942008-11-07 14:24:08 -08009229 intel_crtc_init(dev, i);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009230 for (j = 0; j < dev_priv->num_plane; j++) {
9231 ret = intel_plane_init(dev, i, j);
9232 if (ret)
Ville Syrjälä06da8da2013-04-17 17:48:51 +03009233 DRM_DEBUG_KMS("pipe %c sprite %c init failed: %d\n",
9234 pipe_name(i), sprite_name(i, j), ret);
Jesse Barnes7f1f3852013-04-02 11:22:20 -07009235 }
Jesse Barnes79e53942008-11-07 14:24:08 -08009236 }
9237
Paulo Zanoni79f689a2012-10-05 12:05:52 -03009238 intel_cpu_pll_init(dev);
Jesse Barnesee7b9f92012-04-20 17:11:53 +01009239 intel_pch_pll_init(dev);
9240
Jesse Barnes9cce37f2010-08-13 15:11:26 -07009241 /* Just disable it once at startup */
9242 i915_disable_vga(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009243 intel_setup_outputs(dev);
Chris Wilson11be49e2012-11-15 11:32:20 +00009244
9245 /* Just in case the BIOS is doing something questionable. */
9246 intel_disable_fbc(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009247}
Jesse Barnesd5bb0812011-01-05 12:01:26 -08009248
Daniel Vetter24929352012-07-02 20:28:59 +02009249static void
9250intel_connector_break_all_links(struct intel_connector *connector)
9251{
9252 connector->base.dpms = DRM_MODE_DPMS_OFF;
9253 connector->base.encoder = NULL;
9254 connector->encoder->connectors_active = false;
9255 connector->encoder->base.crtc = NULL;
9256}
9257
Daniel Vetter7fad7982012-07-04 17:51:47 +02009258static void intel_enable_pipe_a(struct drm_device *dev)
9259{
9260 struct intel_connector *connector;
9261 struct drm_connector *crt = NULL;
9262 struct intel_load_detect_pipe load_detect_temp;
9263
9264 /* We can't just switch on the pipe A, we need to set things up with a
9265 * proper mode and output configuration. As a gross hack, enable pipe A
9266 * by enabling the load detect pipe once. */
9267 list_for_each_entry(connector,
9268 &dev->mode_config.connector_list,
9269 base.head) {
9270 if (connector->encoder->type == INTEL_OUTPUT_ANALOG) {
9271 crt = &connector->base;
9272 break;
9273 }
9274 }
9275
9276 if (!crt)
9277 return;
9278
9279 if (intel_get_load_detect_pipe(crt, NULL, &load_detect_temp))
9280 intel_release_load_detect_pipe(crt, &load_detect_temp);
9281
9282
9283}
9284
Daniel Vetterfa555832012-10-10 23:14:00 +02009285static bool
9286intel_check_plane_mapping(struct intel_crtc *crtc)
9287{
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009288 struct drm_device *dev = crtc->base.dev;
9289 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009290 u32 reg, val;
9291
Ben Widawsky7eb552a2013-03-13 14:05:41 -07009292 if (INTEL_INFO(dev)->num_pipes == 1)
Daniel Vetterfa555832012-10-10 23:14:00 +02009293 return true;
9294
9295 reg = DSPCNTR(!crtc->plane);
9296 val = I915_READ(reg);
9297
9298 if ((val & DISPLAY_PLANE_ENABLE) &&
9299 (!!(val & DISPPLANE_SEL_PIPE_MASK) == crtc->pipe))
9300 return false;
9301
9302 return true;
9303}
9304
Daniel Vetter24929352012-07-02 20:28:59 +02009305static void intel_sanitize_crtc(struct intel_crtc *crtc)
9306{
9307 struct drm_device *dev = crtc->base.dev;
9308 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterfa555832012-10-10 23:14:00 +02009309 u32 reg;
Daniel Vetter24929352012-07-02 20:28:59 +02009310
Daniel Vetter24929352012-07-02 20:28:59 +02009311 /* Clear any frame start delays used for debugging left by the BIOS */
Daniel Vetter3b117c82013-04-17 20:15:07 +02009312 reg = PIPECONF(crtc->config.cpu_transcoder);
Daniel Vetter24929352012-07-02 20:28:59 +02009313 I915_WRITE(reg, I915_READ(reg) & ~PIPECONF_FRAME_START_DELAY_MASK);
9314
9315 /* We need to sanitize the plane -> pipe mapping first because this will
Daniel Vetterfa555832012-10-10 23:14:00 +02009316 * disable the crtc (and hence change the state) if it is wrong. Note
9317 * that gen4+ has a fixed plane -> pipe mapping. */
9318 if (INTEL_INFO(dev)->gen < 4 && !intel_check_plane_mapping(crtc)) {
Daniel Vetter24929352012-07-02 20:28:59 +02009319 struct intel_connector *connector;
9320 bool plane;
9321
Daniel Vetter24929352012-07-02 20:28:59 +02009322 DRM_DEBUG_KMS("[CRTC:%d] wrong plane connection detected!\n",
9323 crtc->base.base.id);
9324
9325 /* Pipe has the wrong plane attached and the plane is active.
9326 * Temporarily change the plane mapping and disable everything
9327 * ... */
9328 plane = crtc->plane;
9329 crtc->plane = !plane;
9330 dev_priv->display.crtc_disable(&crtc->base);
9331 crtc->plane = plane;
9332
9333 /* ... and break all links. */
9334 list_for_each_entry(connector, &dev->mode_config.connector_list,
9335 base.head) {
9336 if (connector->encoder->base.crtc != &crtc->base)
9337 continue;
9338
9339 intel_connector_break_all_links(connector);
9340 }
9341
9342 WARN_ON(crtc->active);
9343 crtc->base.enabled = false;
9344 }
Daniel Vetter24929352012-07-02 20:28:59 +02009345
Daniel Vetter7fad7982012-07-04 17:51:47 +02009346 if (dev_priv->quirks & QUIRK_PIPEA_FORCE &&
9347 crtc->pipe == PIPE_A && !crtc->active) {
9348 /* BIOS forgot to enable pipe A, this mostly happens after
9349 * resume. Force-enable the pipe to fix this, the update_dpms
9350 * call below we restore the pipe to the right state, but leave
9351 * the required bits on. */
9352 intel_enable_pipe_a(dev);
9353 }
9354
Daniel Vetter24929352012-07-02 20:28:59 +02009355 /* Adjust the state of the output pipe according to whether we
9356 * have active connectors/encoders. */
9357 intel_crtc_update_dpms(&crtc->base);
9358
9359 if (crtc->active != crtc->base.enabled) {
9360 struct intel_encoder *encoder;
9361
9362 /* This can happen either due to bugs in the get_hw_state
9363 * functions or because the pipe is force-enabled due to the
9364 * pipe A quirk. */
9365 DRM_DEBUG_KMS("[CRTC:%d] hw state adjusted, was %s, now %s\n",
9366 crtc->base.base.id,
9367 crtc->base.enabled ? "enabled" : "disabled",
9368 crtc->active ? "enabled" : "disabled");
9369
9370 crtc->base.enabled = crtc->active;
9371
9372 /* Because we only establish the connector -> encoder ->
9373 * crtc links if something is active, this means the
9374 * crtc is now deactivated. Break the links. connector
9375 * -> encoder links are only establish when things are
9376 * actually up, hence no need to break them. */
9377 WARN_ON(crtc->active);
9378
9379 for_each_encoder_on_crtc(dev, &crtc->base, encoder) {
9380 WARN_ON(encoder->connectors_active);
9381 encoder->base.crtc = NULL;
9382 }
9383 }
9384}
9385
9386static void intel_sanitize_encoder(struct intel_encoder *encoder)
9387{
9388 struct intel_connector *connector;
9389 struct drm_device *dev = encoder->base.dev;
9390
9391 /* We need to check both for a crtc link (meaning that the
9392 * encoder is active and trying to read from a pipe) and the
9393 * pipe itself being active. */
9394 bool has_active_crtc = encoder->base.crtc &&
9395 to_intel_crtc(encoder->base.crtc)->active;
9396
9397 if (encoder->connectors_active && !has_active_crtc) {
9398 DRM_DEBUG_KMS("[ENCODER:%d:%s] has active connectors but no active pipe!\n",
9399 encoder->base.base.id,
9400 drm_get_encoder_name(&encoder->base));
9401
9402 /* Connector is active, but has no active pipe. This is
9403 * fallout from our resume register restoring. Disable
9404 * the encoder manually again. */
9405 if (encoder->base.crtc) {
9406 DRM_DEBUG_KMS("[ENCODER:%d:%s] manually disabled\n",
9407 encoder->base.base.id,
9408 drm_get_encoder_name(&encoder->base));
9409 encoder->disable(encoder);
9410 }
9411
9412 /* Inconsistent output/port/pipe state happens presumably due to
9413 * a bug in one of the get_hw_state functions. Or someplace else
9414 * in our code, like the register restore mess on resume. Clamp
9415 * things to off as a safer default. */
9416 list_for_each_entry(connector,
9417 &dev->mode_config.connector_list,
9418 base.head) {
9419 if (connector->encoder != encoder)
9420 continue;
9421
9422 intel_connector_break_all_links(connector);
9423 }
9424 }
9425 /* Enabled encoders without active connectors will be fixed in
9426 * the crtc fixup. */
9427}
9428
Daniel Vetter44cec742013-01-25 17:53:21 +01009429void i915_redisable_vga(struct drm_device *dev)
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009430{
9431 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02009432 u32 vga_reg = i915_vgacntrl_reg(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009433
9434 if (I915_READ(vga_reg) != VGA_DISP_DISABLE) {
9435 DRM_DEBUG_KMS("Something enabled VGA plane, disabling it\n");
Ville Syrjälä209d5212013-01-25 21:44:48 +02009436 i915_disable_vga(dev);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009437 }
9438}
9439
Daniel Vetter24929352012-07-02 20:28:59 +02009440/* Scan out the current hw modeset state, sanitizes it and maps it into the drm
9441 * and i915 state tracking structures. */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009442void intel_modeset_setup_hw_state(struct drm_device *dev,
9443 bool force_restore)
Daniel Vetter24929352012-07-02 20:28:59 +02009444{
9445 struct drm_i915_private *dev_priv = dev->dev_private;
9446 enum pipe pipe;
Jesse Barnesb5644d02013-03-26 13:25:27 -07009447 struct drm_plane *plane;
Daniel Vetter24929352012-07-02 20:28:59 +02009448 struct intel_crtc *crtc;
9449 struct intel_encoder *encoder;
9450 struct intel_connector *connector;
9451
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009452 list_for_each_entry(crtc, &dev->mode_config.crtc_list,
9453 base.head) {
Daniel Vetter88adfff2013-03-28 10:42:01 +01009454 memset(&crtc->config, 0, sizeof(crtc->config));
Daniel Vetter3b117c82013-04-17 20:15:07 +02009455
Daniel Vetter0e8ffe12013-03-28 10:42:00 +01009456 crtc->active = dev_priv->display.get_pipe_config(crtc,
9457 &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009458
9459 crtc->base.enabled = crtc->active;
9460
9461 DRM_DEBUG_KMS("[CRTC:%d] hw state readout: %s\n",
9462 crtc->base.base.id,
9463 crtc->active ? "enabled" : "disabled");
9464 }
9465
Paulo Zanoniaffa9352012-11-23 15:30:39 -02009466 if (HAS_DDI(dev))
Paulo Zanoni6441ab52012-10-05 12:05:58 -03009467 intel_ddi_setup_hw_pll_state(dev);
9468
Daniel Vetter24929352012-07-02 20:28:59 +02009469 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9470 base.head) {
9471 pipe = 0;
9472
9473 if (encoder->get_hw_state(encoder, &pipe)) {
Jesse Barnes045ac3b2013-05-14 17:08:26 -07009474 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9475 encoder->base.crtc = &crtc->base;
9476 if (encoder->get_config)
9477 encoder->get_config(encoder, &crtc->config);
Daniel Vetter24929352012-07-02 20:28:59 +02009478 } else {
9479 encoder->base.crtc = NULL;
9480 }
9481
9482 encoder->connectors_active = false;
9483 DRM_DEBUG_KMS("[ENCODER:%d:%s] hw state readout: %s, pipe=%i\n",
9484 encoder->base.base.id,
9485 drm_get_encoder_name(&encoder->base),
9486 encoder->base.crtc ? "enabled" : "disabled",
9487 pipe);
9488 }
9489
9490 list_for_each_entry(connector, &dev->mode_config.connector_list,
9491 base.head) {
9492 if (connector->get_hw_state(connector)) {
9493 connector->base.dpms = DRM_MODE_DPMS_ON;
9494 connector->encoder->connectors_active = true;
9495 connector->base.encoder = &connector->encoder->base;
9496 } else {
9497 connector->base.dpms = DRM_MODE_DPMS_OFF;
9498 connector->base.encoder = NULL;
9499 }
9500 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] hw state readout: %s\n",
9501 connector->base.base.id,
9502 drm_get_connector_name(&connector->base),
9503 connector->base.encoder ? "enabled" : "disabled");
9504 }
9505
9506 /* HW state is read out, now we need to sanitize this mess. */
9507 list_for_each_entry(encoder, &dev->mode_config.encoder_list,
9508 base.head) {
9509 intel_sanitize_encoder(encoder);
9510 }
9511
9512 for_each_pipe(pipe) {
9513 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
9514 intel_sanitize_crtc(crtc);
Daniel Vetterc0b03412013-05-28 12:05:54 +02009515 intel_dump_pipe_config(crtc, &crtc->config, "[setup_hw_state]");
Daniel Vetter24929352012-07-02 20:28:59 +02009516 }
Daniel Vetter9a935852012-07-05 22:34:27 +02009517
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009518 if (force_restore) {
Daniel Vetterf30da182013-04-11 20:22:50 +02009519 /*
9520 * We need to use raw interfaces for restoring state to avoid
9521 * checking (bogus) intermediate states.
9522 */
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009523 for_each_pipe(pipe) {
Jesse Barnesb5644d02013-03-26 13:25:27 -07009524 struct drm_crtc *crtc =
9525 dev_priv->pipe_to_crtc_mapping[pipe];
Daniel Vetterf30da182013-04-11 20:22:50 +02009526
9527 __intel_set_mode(crtc, &crtc->mode, crtc->x, crtc->y,
9528 crtc->fb);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009529 }
Jesse Barnesb5644d02013-03-26 13:25:27 -07009530 list_for_each_entry(plane, &dev->mode_config.plane_list, head)
9531 intel_plane_restore(plane);
Krzysztof Mazur0fde9012012-12-19 11:03:41 +01009532
9533 i915_redisable_vga(dev);
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009534 } else {
9535 intel_modeset_update_staged_output_state(dev);
9536 }
Daniel Vetter8af6cf82012-07-10 09:50:11 +02009537
9538 intel_modeset_check_state(dev);
Daniel Vetter2e938892012-10-11 20:08:24 +02009539
9540 drm_mode_config_reset(dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01009541}
9542
9543void intel_modeset_gem_init(struct drm_device *dev)
9544{
Chris Wilson1833b132012-05-09 11:56:28 +01009545 intel_modeset_init_hw(dev);
Daniel Vetter02e792f2009-09-15 22:57:34 +02009546
9547 intel_setup_overlay(dev);
Daniel Vetter24929352012-07-02 20:28:59 +02009548
Daniel Vetter45e2b5f2012-11-23 18:16:34 +01009549 intel_modeset_setup_hw_state(dev, false);
Jesse Barnes79e53942008-11-07 14:24:08 -08009550}
9551
9552void intel_modeset_cleanup(struct drm_device *dev)
9553{
Jesse Barnes652c3932009-08-17 13:31:43 -07009554 struct drm_i915_private *dev_priv = dev->dev_private;
9555 struct drm_crtc *crtc;
9556 struct intel_crtc *intel_crtc;
9557
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009558 /*
9559 * Interrupts and polling as the first thing to avoid creating havoc.
9560 * Too much stuff here (turning of rps, connectors, ...) would
9561 * experience fancy races otherwise.
9562 */
9563 drm_irq_uninstall(dev);
9564 cancel_work_sync(&dev_priv->hotplug_work);
9565 /*
9566 * Due to the hpd irq storm handling the hotplug work can re-arm the
9567 * poll handlers. Hence disable polling after hpd handling is shut down.
9568 */
Keith Packardf87ea762010-10-03 19:36:26 -07009569 drm_kms_helper_poll_fini(dev);
Daniel Vetterfd0c0642013-04-24 11:13:35 +02009570
Jesse Barnes652c3932009-08-17 13:31:43 -07009571 mutex_lock(&dev->struct_mutex);
9572
Jesse Barnes723bfd72010-10-07 16:01:13 -07009573 intel_unregister_dsm_handler();
9574
Jesse Barnes652c3932009-08-17 13:31:43 -07009575 list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
9576 /* Skip inactive CRTCs */
9577 if (!crtc->fb)
9578 continue;
9579
9580 intel_crtc = to_intel_crtc(crtc);
Daniel Vetter3dec0092010-08-20 21:40:52 +02009581 intel_increase_pllclock(crtc);
Jesse Barnes652c3932009-08-17 13:31:43 -07009582 }
9583
Chris Wilson973d04f2011-07-08 12:22:37 +01009584 intel_disable_fbc(dev);
Jesse Barnese70236a2009-09-21 10:42:27 -07009585
Daniel Vetter8090c6b2012-06-24 16:42:32 +02009586 intel_disable_gt_powersave(dev);
Chris Wilson0cdab212010-12-05 17:27:06 +00009587
Daniel Vetter930ebb42012-06-29 23:32:16 +02009588 ironlake_teardown_rc6(dev);
9589
Kristian Høgsberg69341a52009-11-11 12:19:17 -05009590 mutex_unlock(&dev->struct_mutex);
9591
Chris Wilson1630fe72011-07-08 12:22:42 +01009592 /* flush any delayed tasks or pending work */
9593 flush_scheduled_work();
9594
Jani Nikuladc652f92013-04-12 15:18:38 +03009595 /* destroy backlight, if any, before the connectors */
9596 intel_panel_destroy_backlight(dev);
9597
Jesse Barnes79e53942008-11-07 14:24:08 -08009598 drm_mode_config_cleanup(dev);
Daniel Vetter4d7bb012012-12-18 15:24:37 +01009599
9600 intel_cleanup_overlay(dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08009601}
9602
Dave Airlie28d52042009-09-21 14:33:58 +10009603/*
Zhenyu Wangf1c79df2010-03-30 14:39:29 +08009604 * Return which encoder is currently attached for connector.
9605 */
Chris Wilsondf0e9242010-09-09 16:20:55 +01009606struct drm_encoder *intel_best_encoder(struct drm_connector *connector)
Jesse Barnes79e53942008-11-07 14:24:08 -08009607{
Chris Wilsondf0e9242010-09-09 16:20:55 +01009608 return &intel_attached_encoder(connector)->base;
9609}
Jesse Barnes79e53942008-11-07 14:24:08 -08009610
Chris Wilsondf0e9242010-09-09 16:20:55 +01009611void intel_connector_attach_encoder(struct intel_connector *connector,
9612 struct intel_encoder *encoder)
9613{
9614 connector->encoder = encoder;
9615 drm_mode_connector_attach_encoder(&connector->base,
9616 &encoder->base);
Jesse Barnes79e53942008-11-07 14:24:08 -08009617}
Dave Airlie28d52042009-09-21 14:33:58 +10009618
9619/*
9620 * set vga decode state - true == enable VGA decode
9621 */
9622int intel_modeset_vga_set_state(struct drm_device *dev, bool state)
9623{
9624 struct drm_i915_private *dev_priv = dev->dev_private;
9625 u16 gmch_ctrl;
9626
9627 pci_read_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, &gmch_ctrl);
9628 if (state)
9629 gmch_ctrl &= ~INTEL_GMCH_VGA_DISABLE;
9630 else
9631 gmch_ctrl |= INTEL_GMCH_VGA_DISABLE;
9632 pci_write_config_word(dev_priv->bridge_dev, INTEL_GMCH_CTRL, gmch_ctrl);
9633 return 0;
9634}
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009635
9636#ifdef CONFIG_DEBUG_FS
9637#include <linux/seq_file.h>
9638
9639struct intel_display_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009640
9641 u32 power_well_driver;
9642
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009643 struct intel_cursor_error_state {
9644 u32 control;
9645 u32 position;
9646 u32 base;
9647 u32 size;
Damien Lespiau52331302012-08-15 19:23:25 +01009648 } cursor[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009649
9650 struct intel_pipe_error_state {
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009651 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009652 u32 conf;
9653 u32 source;
9654
9655 u32 htotal;
9656 u32 hblank;
9657 u32 hsync;
9658 u32 vtotal;
9659 u32 vblank;
9660 u32 vsync;
Damien Lespiau52331302012-08-15 19:23:25 +01009661 } pipe[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009662
9663 struct intel_plane_error_state {
9664 u32 control;
9665 u32 stride;
9666 u32 size;
9667 u32 pos;
9668 u32 addr;
9669 u32 surface;
9670 u32 tile_offset;
Damien Lespiau52331302012-08-15 19:23:25 +01009671 } plane[I915_MAX_PIPES];
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009672};
9673
9674struct intel_display_error_state *
9675intel_display_capture_error_state(struct drm_device *dev)
9676{
Akshay Joshi0206e352011-08-16 15:34:10 -04009677 drm_i915_private_t *dev_priv = dev->dev_private;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009678 struct intel_display_error_state *error;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009679 enum transcoder cpu_transcoder;
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009680 int i;
9681
9682 error = kmalloc(sizeof(*error), GFP_ATOMIC);
9683 if (error == NULL)
9684 return NULL;
9685
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009686 if (HAS_POWER_WELL(dev))
9687 error->power_well_driver = I915_READ(HSW_PWR_WELL_DRIVER);
9688
Damien Lespiau52331302012-08-15 19:23:25 +01009689 for_each_pipe(i) {
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009690 cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv, i);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009691 error->pipe[i].cpu_transcoder = cpu_transcoder;
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009692
Paulo Zanonia18c4c32013-03-06 20:03:12 -03009693 if (INTEL_INFO(dev)->gen <= 6 || IS_VALLEYVIEW(dev)) {
9694 error->cursor[i].control = I915_READ(CURCNTR(i));
9695 error->cursor[i].position = I915_READ(CURPOS(i));
9696 error->cursor[i].base = I915_READ(CURBASE(i));
9697 } else {
9698 error->cursor[i].control = I915_READ(CURCNTR_IVB(i));
9699 error->cursor[i].position = I915_READ(CURPOS_IVB(i));
9700 error->cursor[i].base = I915_READ(CURBASE_IVB(i));
9701 }
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009702
9703 error->plane[i].control = I915_READ(DSPCNTR(i));
9704 error->plane[i].stride = I915_READ(DSPSTRIDE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009705 if (INTEL_INFO(dev)->gen <= 3) {
Paulo Zanoni51889b32013-03-06 20:03:13 -03009706 error->plane[i].size = I915_READ(DSPSIZE(i));
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009707 error->plane[i].pos = I915_READ(DSPPOS(i));
9708 }
Paulo Zanonica291362013-03-06 20:03:14 -03009709 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
9710 error->plane[i].addr = I915_READ(DSPADDR(i));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009711 if (INTEL_INFO(dev)->gen >= 4) {
9712 error->plane[i].surface = I915_READ(DSPSURF(i));
9713 error->plane[i].tile_offset = I915_READ(DSPTILEOFF(i));
9714 }
9715
Paulo Zanoni702e7a52012-10-23 18:29:59 -02009716 error->pipe[i].conf = I915_READ(PIPECONF(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009717 error->pipe[i].source = I915_READ(PIPESRC(i));
Paulo Zanonife2b8f92012-10-23 18:30:02 -02009718 error->pipe[i].htotal = I915_READ(HTOTAL(cpu_transcoder));
9719 error->pipe[i].hblank = I915_READ(HBLANK(cpu_transcoder));
9720 error->pipe[i].hsync = I915_READ(HSYNC(cpu_transcoder));
9721 error->pipe[i].vtotal = I915_READ(VTOTAL(cpu_transcoder));
9722 error->pipe[i].vblank = I915_READ(VBLANK(cpu_transcoder));
9723 error->pipe[i].vsync = I915_READ(VSYNC(cpu_transcoder));
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009724 }
9725
Paulo Zanoni12d217c2013-05-03 12:15:38 -03009726 /* In the code above we read the registers without checking if the power
9727 * well was on, so here we have to clear the FPGA_DBG_RM_NOCLAIM bit to
9728 * prevent the next I915_WRITE from detecting it and printing an error
9729 * message. */
9730 if (HAS_POWER_WELL(dev))
9731 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
9732
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009733 return error;
9734}
9735
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009736#define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
9737
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009738void
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009739intel_display_print_error_state(struct drm_i915_error_state_buf *m,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009740 struct drm_device *dev,
9741 struct intel_display_error_state *error)
9742{
9743 int i;
9744
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009745 err_printf(m, "Num Pipes: %d\n", INTEL_INFO(dev)->num_pipes);
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009746 if (HAS_POWER_WELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009747 err_printf(m, "PWR_WELL_CTL2: %08x\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009748 error->power_well_driver);
Damien Lespiau52331302012-08-15 19:23:25 +01009749 for_each_pipe(i) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009750 err_printf(m, "Pipe [%d]:\n", i);
9751 err_printf(m, " CPU transcoder: %c\n",
Paulo Zanoniff57f1b2013-05-03 12:15:37 -03009752 transcoder_name(error->pipe[i].cpu_transcoder));
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009753 err_printf(m, " CONF: %08x\n", error->pipe[i].conf);
9754 err_printf(m, " SRC: %08x\n", error->pipe[i].source);
9755 err_printf(m, " HTOTAL: %08x\n", error->pipe[i].htotal);
9756 err_printf(m, " HBLANK: %08x\n", error->pipe[i].hblank);
9757 err_printf(m, " HSYNC: %08x\n", error->pipe[i].hsync);
9758 err_printf(m, " VTOTAL: %08x\n", error->pipe[i].vtotal);
9759 err_printf(m, " VBLANK: %08x\n", error->pipe[i].vblank);
9760 err_printf(m, " VSYNC: %08x\n", error->pipe[i].vsync);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009761
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009762 err_printf(m, "Plane [%d]:\n", i);
9763 err_printf(m, " CNTR: %08x\n", error->plane[i].control);
9764 err_printf(m, " STRIDE: %08x\n", error->plane[i].stride);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009765 if (INTEL_INFO(dev)->gen <= 3) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009766 err_printf(m, " SIZE: %08x\n", error->plane[i].size);
9767 err_printf(m, " POS: %08x\n", error->plane[i].pos);
Paulo Zanoni80ca3782013-03-22 14:20:57 -03009768 }
Paulo Zanoni4b71a572013-03-22 14:19:21 -03009769 if (INTEL_INFO(dev)->gen <= 7 && !IS_HASWELL(dev))
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009770 err_printf(m, " ADDR: %08x\n", error->plane[i].addr);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009771 if (INTEL_INFO(dev)->gen >= 4) {
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009772 err_printf(m, " SURF: %08x\n", error->plane[i].surface);
9773 err_printf(m, " TILEOFF: %08x\n", error->plane[i].tile_offset);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009774 }
9775
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03009776 err_printf(m, "Cursor [%d]:\n", i);
9777 err_printf(m, " CNTR: %08x\n", error->cursor[i].control);
9778 err_printf(m, " POS: %08x\n", error->cursor[i].position);
9779 err_printf(m, " BASE: %08x\n", error->cursor[i].base);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00009780 }
9781}
9782#endif