blob: a3a847a3b39f0edea8facc494b6b305cac7d3422 [file] [log] [blame]
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001/*
2 * Copyright © 2011 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
20 * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
21 * SOFTWARE.
22 *
23 * Authors:
24 * Jesse Barnes <jbarnes@virtuousgeek.org>
25 *
26 * New plane/sprite handling.
27 *
28 * The older chips had a separate interface for programming plane related
29 * registers; newer ones are much simpler and we can use the new DRM plane
30 * support.
31 */
David Howells760285e2012-10-02 18:01:07 +010032#include <drm/drmP.h>
33#include <drm/drm_crtc.h>
34#include <drm/drm_fourcc.h>
Ville Syrjälä17316932013-04-24 18:52:38 +030035#include <drm/drm_rect.h>
Chandra Konduruc3318792015-04-15 15:15:02 -070036#include <drm/drm_atomic.h>
Matt Roperea2c67b2014-12-23 10:41:52 -080037#include <drm/drm_plane_helper.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080038#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010039#include "intel_frontbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Jesse Barnesb840d907f2011-12-13 13:19:38 -080041#include "i915_drv.h"
42
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +030043static bool
44format_is_yuv(uint32_t format)
45{
46 switch (format) {
47 case DRM_FORMAT_YUYV:
48 case DRM_FORMAT_UYVY:
49 case DRM_FORMAT_VYUY:
50 case DRM_FORMAT_YVYU:
51 return true;
52 default:
53 return false;
54 }
55}
56
Ville Syrjälädfd2e9a2016-05-18 11:34:38 +030057int intel_usecs_to_scanlines(const struct drm_display_mode *adjusted_mode,
58 int usecs)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030059{
60 /* paranoia */
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030061 if (!adjusted_mode->crtc_htotal)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030062 return 1;
63
Ville Syrjälä5e7234c2015-09-25 16:37:43 +030064 return DIV_ROUND_UP(usecs * adjusted_mode->crtc_clock,
65 1000 * adjusted_mode->crtc_htotal);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030066}
67
Maarten Lankhorste1edbd42017-02-28 15:28:48 +010068#define VBLANK_EVASION_TIME_US 100
69
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020070/**
71 * intel_pipe_update_start() - start update of a set of display registers
72 * @crtc: the crtc of which the registers are going to be updated
73 * @start_vbl_count: vblank counter return pointer used for error checking
74 *
75 * Mark the start of an update to pipe registers that should be updated
76 * atomically regarding vblank. If the next vblank will happens within
77 * the next 100 us, this function waits until the vblank passes.
78 *
79 * After a successful call to this function, interrupts will be disabled
80 * until a subsequent call to intel_pipe_update_end(). That is done to
81 * avoid random delays. The value written to @start_vbl_count should be
82 * supplied to intel_pipe_update_end() for error checking.
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +020083 */
Maarten Lankhorst34e0adb2015-08-31 13:04:25 +020084void intel_pipe_update_start(struct intel_crtc *crtc)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030085{
Ville Syrjälä124abe02015-09-08 13:40:45 +030086 const struct drm_display_mode *adjusted_mode = &crtc->config->base.adjusted_mode;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030087 long timeout = msecs_to_jiffies_timeout(1);
88 int scanline, min, max, vblank_start;
Ville Syrjälä210871b2014-05-22 19:00:50 +030089 wait_queue_head_t *wq = drm_crtc_vblank_waitqueue(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030090 DEFINE_WAIT(wait);
91
Ville Syrjälä124abe02015-09-08 13:40:45 +030092 vblank_start = adjusted_mode->crtc_vblank_start;
93 if (adjusted_mode->flags & DRM_MODE_FLAG_INTERLACE)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030094 vblank_start = DIV_ROUND_UP(vblank_start, 2);
95
96 /* FIXME needs to be calibrated sensibly */
Maarten Lankhorste1edbd42017-02-28 15:28:48 +010097 min = vblank_start - intel_usecs_to_scanlines(adjusted_mode,
98 VBLANK_EVASION_TIME_US);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +030099 max = vblank_start - 1;
100
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200101 local_irq_disable();
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200102
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300103 if (min <= 0 || max <= 0)
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200104 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300105
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100106 if (WARN_ON(drm_crtc_vblank_get(&crtc->base)))
Maarten Lankhorst8f539a82015-07-13 16:30:32 +0200107 return;
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300108
Jesse Barnesd637ce32015-09-17 08:08:32 -0700109 crtc->debug.min_vbl = min;
110 crtc->debug.max_vbl = max;
111 trace_i915_pipe_update_start(crtc);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300112
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300113 for (;;) {
114 /*
115 * prepare_to_wait() has a memory barrier, which guarantees
116 * other CPUs can see the task state update by the time we
117 * read the scanline.
118 */
Ville Syrjälä210871b2014-05-22 19:00:50 +0300119 prepare_to_wait(wq, &wait, TASK_UNINTERRUPTIBLE);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300120
121 scanline = intel_get_crtc_scanline(crtc);
122 if (scanline < min || scanline > max)
123 break;
124
125 if (timeout <= 0) {
126 DRM_ERROR("Potential atomic update failure on pipe %c\n",
127 pipe_name(crtc->pipe));
128 break;
129 }
130
131 local_irq_enable();
132
133 timeout = schedule_timeout(timeout);
134
135 local_irq_disable();
136 }
137
Ville Syrjälä210871b2014-05-22 19:00:50 +0300138 finish_wait(wq, &wait);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300139
Daniel Vetter1e3feef2015-02-13 21:03:45 +0100140 drm_crtc_vblank_put(&crtc->base);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300141
Jesse Barneseb120ef2015-09-15 14:19:32 -0700142 crtc->debug.scanline_start = scanline;
143 crtc->debug.start_vbl_time = ktime_get();
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200144 crtc->debug.start_vbl_count = intel_crtc_get_vblank_counter(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300145
Jesse Barnesd637ce32015-09-17 08:08:32 -0700146 trace_i915_pipe_update_vblank_evaded(crtc);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300147}
148
Ander Conselvan de Oliveira26ff2762014-10-28 15:10:12 +0200149/**
150 * intel_pipe_update_end() - end update of a set of display registers
151 * @crtc: the crtc of which the registers were updated
152 * @start_vbl_count: start vblank counter (used for error checking)
153 *
154 * Mark the end of an update started with intel_pipe_update_start(). This
155 * re-enables interrupts and verifies the update was actually completed
156 * before a vblank using the value of @start_vbl_count.
157 */
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200158void intel_pipe_update_end(struct intel_crtc *crtc, struct intel_flip_work *work)
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300159{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300160 enum pipe pipe = crtc->pipe;
Jesse Barneseb120ef2015-09-15 14:19:32 -0700161 int scanline_end = intel_get_crtc_scanline(crtc);
Maarten Lankhorsta2991412016-05-17 15:07:48 +0200162 u32 end_vbl_count = intel_crtc_get_vblank_counter(crtc);
Maarten Lankhorst85a62bf2015-09-01 12:15:33 +0200163 ktime_t end_vbl_time = ktime_get();
Bing Niua94f2b92017-03-08 15:14:03 -0500164 struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300165
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200166 if (work) {
167 work->flip_queued_vblank = end_vbl_count;
168 smp_mb__before_atomic();
169 atomic_set(&work->pending, 1);
170 }
171
Jesse Barnesd637ce32015-09-17 08:08:32 -0700172 trace_i915_pipe_update_end(crtc, end_vbl_count, scanline_end);
Ville Syrjälä25ef2842014-04-29 13:35:48 +0300173
Daniel Vetter1f7528c2016-06-13 16:13:45 +0200174 /* We're still in the vblank-evade critical section, this can't race.
175 * Would be slightly nice to just grab the vblank count and arm the
176 * event outside of the critical section - the spinlock might spin for a
177 * while ... */
178 if (crtc->base.state->event) {
179 WARN_ON(drm_crtc_vblank_get(&crtc->base) != 0);
180
181 spin_lock(&crtc->base.dev->event_lock);
182 drm_crtc_arm_vblank_event(&crtc->base, crtc->base.state->event);
183 spin_unlock(&crtc->base.dev->event_lock);
184
185 crtc->base.state->event = NULL;
186 }
187
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300188 local_irq_enable();
189
Bing Niua94f2b92017-03-08 15:14:03 -0500190 if (intel_vgpu_active(dev_priv))
191 return;
192
Jesse Barneseb120ef2015-09-15 14:19:32 -0700193 if (crtc->debug.start_vbl_count &&
194 crtc->debug.start_vbl_count != end_vbl_count) {
195 DRM_ERROR("Atomic update failure on pipe %c (start=%u end=%u) time %lld us, min %d, max %d, scanline start %d, end %d\n",
196 pipe_name(pipe), crtc->debug.start_vbl_count,
197 end_vbl_count,
198 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
199 crtc->debug.min_vbl, crtc->debug.max_vbl,
200 crtc->debug.scanline_start, scanline_end);
Maarten Lankhorste1edbd42017-02-28 15:28:48 +0100201 } else if (ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time) >
202 VBLANK_EVASION_TIME_US)
203 DRM_WARN("Atomic update on pipe (%c) took %lld us, max time under evasion is %u us\n",
204 pipe_name(pipe),
205 ktime_us_delta(end_vbl_time, crtc->debug.start_vbl_time),
206 VBLANK_EVASION_TIME_US);
Ville Syrjälä8d7849d2014-04-29 13:35:46 +0300207}
208
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800209static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100210skl_update_plane(struct drm_plane *drm_plane,
211 const struct intel_crtc_state *crtc_state,
212 const struct intel_plane_state *plane_state)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000213{
214 struct drm_device *dev = drm_plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100215 struct drm_i915_private *dev_priv = to_i915(dev);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000216 struct intel_plane *intel_plane = to_intel_plane(drm_plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100217 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200218 enum plane_id plane_id = intel_plane->id;
219 enum pipe pipe = intel_plane->pipe;
Ville Syrjäläd2196772016-01-28 18:33:11 +0200220 u32 plane_ctl;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100221 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200222 u32 surf_addr = plane_state->main.offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200223 unsigned int rotation = plane_state->base.rotation;
Ville Syrjäläd2196772016-01-28 18:33:11 +0200224 u32 stride = skl_plane_stride(fb, 0, rotation);
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300225 int crtc_x = plane_state->base.dst.x1;
226 int crtc_y = plane_state->base.dst.y1;
227 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
228 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200229 uint32_t x = plane_state->main.x;
230 uint32_t y = plane_state->main.y;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300231 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
232 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200233 unsigned long irqflags;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000234
Ville Syrjälä2e881262017-03-17 23:17:56 +0200235 plane_ctl = skl_plane_ctl(crtc_state, plane_state);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200236
Ville Syrjälä6687c902015-09-15 13:16:41 +0300237 /* Sizes are 0 based */
238 src_w--;
239 src_h--;
240 crtc_w--;
241 crtc_h--;
242
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200243 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
244
Ville Syrjälä78587de2017-03-09 17:44:32 +0200245 if (IS_GEMINILAKE(dev_priv)) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200246 I915_WRITE_FW(PLANE_COLOR_CTL(pipe, plane_id),
247 PLANE_COLOR_PIPE_GAMMA_ENABLE |
248 PLANE_COLOR_PIPE_CSC_ENABLE |
249 PLANE_COLOR_PLANE_GAMMA_DISABLE);
Ville Syrjälä78587de2017-03-09 17:44:32 +0200250 }
251
252 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200253 I915_WRITE_FW(PLANE_KEYVAL(pipe, plane_id), key->min_value);
254 I915_WRITE_FW(PLANE_KEYMAX(pipe, plane_id), key->max_value);
255 I915_WRITE_FW(PLANE_KEYMSK(pipe, plane_id), key->channel_mask);
Ville Syrjälä78587de2017-03-09 17:44:32 +0200256 }
257
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200258 I915_WRITE_FW(PLANE_OFFSET(pipe, plane_id), (y << 16) | x);
259 I915_WRITE_FW(PLANE_STRIDE(pipe, plane_id), stride);
260 I915_WRITE_FW(PLANE_SIZE(pipe, plane_id), (src_h << 16) | src_w);
Chandra Konduruc3318792015-04-15 15:15:02 -0700261
262 /* program plane scaler */
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100263 if (plane_state->scaler_id >= 0) {
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100264 int scaler_id = plane_state->scaler_id;
Imre Deak7494bcd2016-05-12 16:18:49 +0300265 const struct intel_scaler *scaler;
Chandra Konduruc3318792015-04-15 15:15:02 -0700266
Imre Deak7494bcd2016-05-12 16:18:49 +0300267 scaler = &crtc_state->scaler_state.scalers[scaler_id];
268
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200269 I915_WRITE_FW(SKL_PS_CTRL(pipe, scaler_id),
270 PS_SCALER_EN | PS_PLANE_SEL(plane_id) | scaler->mode);
271 I915_WRITE_FW(SKL_PS_PWR_GATE(pipe, scaler_id), 0);
272 I915_WRITE_FW(SKL_PS_WIN_POS(pipe, scaler_id), (crtc_x << 16) | crtc_y);
273 I915_WRITE_FW(SKL_PS_WIN_SZ(pipe, scaler_id),
274 ((crtc_w + 1) << 16)|(crtc_h + 1));
Chandra Konduruc3318792015-04-15 15:15:02 -0700275
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200276 I915_WRITE_FW(PLANE_POS(pipe, plane_id), 0);
Chandra Konduruc3318792015-04-15 15:15:02 -0700277 } else {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200278 I915_WRITE_FW(PLANE_POS(pipe, plane_id), (crtc_y << 16) | crtc_x);
Chandra Konduruc3318792015-04-15 15:15:02 -0700279 }
280
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200281 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), plane_ctl);
282 I915_WRITE_FW(PLANE_SURF(pipe, plane_id),
283 intel_plane_ggtt_offset(plane_state) + surf_addr);
284 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
285
286 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000287}
288
289static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200290skl_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000291{
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +0300292 struct drm_device *dev = dplane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100293 struct drm_i915_private *dev_priv = to_i915(dev);
Maarten Lankhorsta8ad0d82015-04-21 17:12:51 +0300294 struct intel_plane *intel_plane = to_intel_plane(dplane);
Ville Syrjälä8e816bb2016-11-22 18:01:59 +0200295 enum plane_id plane_id = intel_plane->id;
296 enum pipe pipe = intel_plane->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200297 unsigned long irqflags;
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000298
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200299 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000300
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200301 I915_WRITE_FW(PLANE_CTL(pipe, plane_id), 0);
302
303 I915_WRITE_FW(PLANE_SURF(pipe, plane_id), 0);
304 POSTING_READ_FW(PLANE_SURF(pipe, plane_id));
305
306 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000307}
308
Damien Lespiaudc2a41b2013-12-04 00:49:41 +0000309static void
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300310chv_update_csc(struct intel_plane *intel_plane, uint32_t format)
311{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100312 struct drm_i915_private *dev_priv = to_i915(intel_plane->base.dev);
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200313 enum plane_id plane_id = intel_plane->id;
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300314
315 /* Seems RGB data bypasses the CSC always */
316 if (!format_is_yuv(format))
317 return;
318
319 /*
320 * BT.601 limited range YCbCr -> full range RGB
321 *
322 * |r| | 6537 4769 0| |cr |
323 * |g| = |-3330 4769 -1605| x |y-64|
324 * |b| | 0 4769 8263| |cb |
325 *
326 * Cb and Cr apparently come in as signed already, so no
327 * need for any offset. For Y we need to remove the offset.
328 */
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200329 I915_WRITE_FW(SPCSCYGOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(-64));
330 I915_WRITE_FW(SPCSCCBOFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
331 I915_WRITE_FW(SPCSCCROFF(plane_id), SPCSC_OOFF(0) | SPCSC_IOFF(0));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300332
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200333 I915_WRITE_FW(SPCSCC01(plane_id), SPCSC_C1(4769) | SPCSC_C0(6537));
334 I915_WRITE_FW(SPCSCC23(plane_id), SPCSC_C1(-3330) | SPCSC_C0(0));
335 I915_WRITE_FW(SPCSCC45(plane_id), SPCSC_C1(-1605) | SPCSC_C0(4769));
336 I915_WRITE_FW(SPCSCC67(plane_id), SPCSC_C1(4769) | SPCSC_C0(0));
337 I915_WRITE_FW(SPCSCC8(plane_id), SPCSC_C0(8263));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300338
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200339 I915_WRITE_FW(SPCSCYGICLAMP(plane_id), SPCSC_IMAX(940) | SPCSC_IMIN(64));
340 I915_WRITE_FW(SPCSCCBICLAMP(plane_id), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
341 I915_WRITE_FW(SPCSCCRICLAMP(plane_id), SPCSC_IMAX(448) | SPCSC_IMIN(-448));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300342
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200343 I915_WRITE_FW(SPCSCYGOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
344 I915_WRITE_FW(SPCSCCBOCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
345 I915_WRITE_FW(SPCSCCROCLAMP(plane_id), SPCSC_OMAX(1023) | SPCSC_OMIN(0));
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +0300346}
347
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200348static u32 vlv_sprite_ctl(const struct intel_crtc_state *crtc_state,
349 const struct intel_plane_state *plane_state)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700350{
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200351 const struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä11df4d92016-11-07 22:20:55 +0200352 unsigned int rotation = plane_state->base.rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100353 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200354 u32 sprctl;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700355
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200356 sprctl = SP_ENABLE | SP_GAMMA_ENABLE;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700357
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200358 switch (fb->format->format) {
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700359 case DRM_FORMAT_YUYV:
360 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YUYV;
361 break;
362 case DRM_FORMAT_YVYU:
363 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_YVYU;
364 break;
365 case DRM_FORMAT_UYVY:
366 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_UYVY;
367 break;
368 case DRM_FORMAT_VYUY:
369 sprctl |= SP_FORMAT_YUV422 | SP_YUV_ORDER_VYUY;
370 break;
371 case DRM_FORMAT_RGB565:
372 sprctl |= SP_FORMAT_BGR565;
373 break;
374 case DRM_FORMAT_XRGB8888:
375 sprctl |= SP_FORMAT_BGRX8888;
376 break;
377 case DRM_FORMAT_ARGB8888:
378 sprctl |= SP_FORMAT_BGRA8888;
379 break;
380 case DRM_FORMAT_XBGR2101010:
381 sprctl |= SP_FORMAT_RGBX1010102;
382 break;
383 case DRM_FORMAT_ABGR2101010:
384 sprctl |= SP_FORMAT_RGBA1010102;
385 break;
386 case DRM_FORMAT_XBGR8888:
387 sprctl |= SP_FORMAT_RGBX8888;
388 break;
389 case DRM_FORMAT_ABGR8888:
390 sprctl |= SP_FORMAT_RGBA8888;
391 break;
392 default:
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200393 MISSING_CASE(fb->format->format);
394 return 0;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700395 }
396
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200397 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700398 sprctl |= SP_TILED;
399
Ville Syrjälädf0cd452016-11-14 18:53:59 +0200400 if (rotation & DRM_ROTATE_180)
401 sprctl |= SP_ROTATE_180;
402
Ville Syrjälä4ea7be22016-11-14 18:54:00 +0200403 if (rotation & DRM_REFLECT_X)
404 sprctl |= SP_MIRROR;
405
Ville Syrjälä78587de2017-03-09 17:44:32 +0200406 if (key->flags & I915_SET_COLORKEY_SOURCE)
407 sprctl |= SP_SOURCE_KEY;
408
Ville Syrjälä96ef6852017-03-17 23:17:58 +0200409 return sprctl;
410}
411
412static void
413vlv_update_plane(struct drm_plane *dplane,
414 const struct intel_crtc_state *crtc_state,
415 const struct intel_plane_state *plane_state)
416{
417 struct drm_device *dev = dplane->dev;
418 struct drm_i915_private *dev_priv = to_i915(dev);
419 struct intel_plane *intel_plane = to_intel_plane(dplane);
420 struct drm_framebuffer *fb = plane_state->base.fb;
421 enum pipe pipe = intel_plane->pipe;
422 enum plane_id plane_id = intel_plane->id;
423 u32 sprctl;
424 u32 sprsurf_offset, linear_offset;
425 unsigned int rotation = plane_state->base.rotation;
426 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
427 int crtc_x = plane_state->base.dst.x1;
428 int crtc_y = plane_state->base.dst.y1;
429 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
430 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
431 uint32_t x = plane_state->base.src.x1 >> 16;
432 uint32_t y = plane_state->base.src.y1 >> 16;
433 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
434 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
435 unsigned long irqflags;
436
437 sprctl = vlv_sprite_ctl(crtc_state, plane_state);
438
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700439 /* Sizes are 0 based */
440 src_w--;
441 src_h--;
442 crtc_w--;
443 crtc_h--;
444
Ville Syrjälä29490562016-01-20 18:02:50 +0200445 intel_add_fb_offsets(&x, &y, plane_state, 0);
446 sprsurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700447
Ville Syrjäläf22aa142016-11-14 18:53:58 +0200448 if (rotation & DRM_ROTATE_180) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530449 x += src_w;
450 y += src_h;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +0200451 } else if (rotation & DRM_REFLECT_X) {
452 x += src_w;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530453 }
454
Ville Syrjälä29490562016-01-20 18:02:50 +0200455 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300456
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200457 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
458
Ville Syrjälä78587de2017-03-09 17:44:32 +0200459 if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B)
460 chv_update_csc(intel_plane, fb->format->format);
461
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200462 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200463 I915_WRITE_FW(SPKEYMINVAL(pipe, plane_id), key->min_value);
464 I915_WRITE_FW(SPKEYMAXVAL(pipe, plane_id), key->max_value);
465 I915_WRITE_FW(SPKEYMSK(pipe, plane_id), key->channel_mask);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200466 }
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200467 I915_WRITE_FW(SPSTRIDE(pipe, plane_id), fb->pitches[0]);
468 I915_WRITE_FW(SPPOS(pipe, plane_id), (crtc_y << 16) | crtc_x);
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200469
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200470 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200471 I915_WRITE_FW(SPTILEOFF(pipe, plane_id), (y << 16) | x);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700472 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200473 I915_WRITE_FW(SPLINOFF(pipe, plane_id), linear_offset);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700474
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200475 I915_WRITE_FW(SPCONSTALPHA(pipe, plane_id), 0);
Ville Syrjäläc14b0482014-10-16 20:52:34 +0300476
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200477 I915_WRITE_FW(SPSIZE(pipe, plane_id), (crtc_h << 16) | crtc_w);
478 I915_WRITE_FW(SPCNTR(pipe, plane_id), sprctl);
479 I915_WRITE_FW(SPSURF(pipe, plane_id),
480 intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
481 POSTING_READ_FW(SPSURF(pipe, plane_id));
482
483 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700484}
485
486static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200487vlv_disable_plane(struct drm_plane *dplane, struct drm_crtc *crtc)
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700488{
489 struct drm_device *dev = dplane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100490 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700491 struct intel_plane *intel_plane = to_intel_plane(dplane);
Ville Syrjälä83c04a62016-11-22 18:02:00 +0200492 enum pipe pipe = intel_plane->pipe;
493 enum plane_id plane_id = intel_plane->id;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200494 unsigned long irqflags;
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700495
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200496 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200497
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200498 I915_WRITE_FW(SPCNTR(pipe, plane_id), 0);
499
500 I915_WRITE_FW(SPSURF(pipe, plane_id), 0);
501 POSTING_READ_FW(SPSURF(pipe, plane_id));
502
503 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700504}
505
Ville Syrjälä45dea7b2017-03-17 23:17:59 +0200506static u32 ivb_sprite_ctl(const struct intel_crtc_state *crtc_state,
507 const struct intel_plane_state *plane_state)
508{
509 struct drm_i915_private *dev_priv =
510 to_i915(plane_state->base.plane->dev);
511 const struct drm_framebuffer *fb = plane_state->base.fb;
512 unsigned int rotation = plane_state->base.rotation;
513 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
514 u32 sprctl;
515
516 sprctl = SPRITE_ENABLE | SPRITE_GAMMA_ENABLE;
517
518 if (IS_IVYBRIDGE(dev_priv))
519 sprctl |= SPRITE_TRICKLE_FEED_DISABLE;
520
521 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
522 sprctl |= SPRITE_PIPE_CSC_ENABLE;
523
524 switch (fb->format->format) {
525 case DRM_FORMAT_XBGR8888:
526 sprctl |= SPRITE_FORMAT_RGBX888 | SPRITE_RGB_ORDER_RGBX;
527 break;
528 case DRM_FORMAT_XRGB8888:
529 sprctl |= SPRITE_FORMAT_RGBX888;
530 break;
531 case DRM_FORMAT_YUYV:
532 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YUYV;
533 break;
534 case DRM_FORMAT_YVYU:
535 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_YVYU;
536 break;
537 case DRM_FORMAT_UYVY:
538 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_UYVY;
539 break;
540 case DRM_FORMAT_VYUY:
541 sprctl |= SPRITE_FORMAT_YUV422 | SPRITE_YUV_ORDER_VYUY;
542 break;
543 default:
544 MISSING_CASE(fb->format->format);
545 return 0;
546 }
547
548 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
549 sprctl |= SPRITE_TILED;
550
551 if (rotation & DRM_ROTATE_180)
552 sprctl |= SPRITE_ROTATE_180;
553
554 if (key->flags & I915_SET_COLORKEY_DESTINATION)
555 sprctl |= SPRITE_DEST_KEY;
556 else if (key->flags & I915_SET_COLORKEY_SOURCE)
557 sprctl |= SPRITE_SOURCE_KEY;
558
559 return sprctl;
560}
561
Jesse Barnes7f1f3852013-04-02 11:22:20 -0700562static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100563ivb_update_plane(struct drm_plane *plane,
564 const struct intel_crtc_state *crtc_state,
565 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800566{
567 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100568 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800569 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100570 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200571 enum pipe pipe = intel_plane->pipe;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800572 u32 sprctl, sprscale = 0;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200573 u32 sprsurf_offset, linear_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200574 unsigned int rotation = plane_state->base.rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100575 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300576 int crtc_x = plane_state->base.dst.x1;
577 int crtc_y = plane_state->base.dst.y1;
578 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
579 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
580 uint32_t x = plane_state->base.src.x1 >> 16;
581 uint32_t y = plane_state->base.src.y1 >> 16;
582 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
583 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200584 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800585
Ville Syrjälä45dea7b2017-03-17 23:17:59 +0200586 sprctl = ivb_sprite_ctl(crtc_state, plane_state);
Ville Syrjälä78587de2017-03-09 17:44:32 +0200587
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800588 /* Sizes are 0 based */
589 src_w--;
590 src_h--;
591 crtc_w--;
592 crtc_h--;
593
Ville Syrjälä8553c182013-12-05 15:51:39 +0200594 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800595 sprscale = SPRITE_SCALE_ENABLE | (src_w << 16) | src_h;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800596
Ville Syrjälä29490562016-01-20 18:02:50 +0200597 intel_add_fb_offsets(&x, &y, plane_state, 0);
598 sprsurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800599
Ville Syrjälädf0cd452016-11-14 18:53:59 +0200600 /* HSW+ does this automagically in hardware */
601 if (!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv) &&
602 rotation & DRM_ROTATE_180) {
603 x += src_w;
604 y += src_h;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530605 }
606
Ville Syrjälä29490562016-01-20 18:02:50 +0200607 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300608
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200609 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
610
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200611 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200612 I915_WRITE_FW(SPRKEYVAL(pipe), key->min_value);
613 I915_WRITE_FW(SPRKEYMAX(pipe), key->max_value);
614 I915_WRITE_FW(SPRKEYMSK(pipe), key->channel_mask);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200615 }
616
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200617 I915_WRITE_FW(SPRSTRIDE(pipe), fb->pitches[0]);
618 I915_WRITE_FW(SPRPOS(pipe), (crtc_y << 16) | crtc_x);
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200619
Damien Lespiau5a35e992012-10-26 18:20:12 +0100620 /* HSW consolidates SPRTILEOFF and SPRLINOFF into a single SPROFFSET
621 * register */
Tvrtko Ursulin86527442016-10-13 11:03:00 +0100622 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200623 I915_WRITE_FW(SPROFFSET(pipe), (y << 16) | x);
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200624 else if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200625 I915_WRITE_FW(SPRTILEOFF(pipe), (y << 16) | x);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100626 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200627 I915_WRITE_FW(SPRLINOFF(pipe), linear_offset);
Damien Lespiauc54173a2012-10-26 18:20:11 +0100628
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200629 I915_WRITE_FW(SPRSIZE(pipe), (crtc_h << 16) | crtc_w);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100630 if (intel_plane->can_scale)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200631 I915_WRITE_FW(SPRSCALE(pipe), sprscale);
632 I915_WRITE_FW(SPRCTL(pipe), sprctl);
633 I915_WRITE_FW(SPRSURF(pipe),
634 intel_plane_ggtt_offset(plane_state) + sprsurf_offset);
635 POSTING_READ_FW(SPRSURF(pipe));
636
637 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800638}
639
640static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200641ivb_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800642{
643 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100644 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800645 struct intel_plane *intel_plane = to_intel_plane(plane);
646 int pipe = intel_plane->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200647 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800648
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200649 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
650
651 I915_WRITE_FW(SPRCTL(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800652 /* Can't leave the scaler enabled... */
Damien Lespiau2d354c32012-10-22 18:19:27 +0100653 if (intel_plane->can_scale)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200654 I915_WRITE_FW(SPRSCALE(pipe), 0);
Ville Syrjälä5b633d62014-04-29 13:35:47 +0300655
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200656 I915_WRITE_FW(SPRSURF(pipe), 0);
657 POSTING_READ_FW(SPRSURF(pipe));
658
659 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800660}
661
662static void
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100663ilk_update_plane(struct drm_plane *plane,
664 const struct intel_crtc_state *crtc_state,
665 const struct intel_plane_state *plane_state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800666{
667 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100668 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800669 struct intel_plane *intel_plane = to_intel_plane(plane);
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100670 struct drm_framebuffer *fb = plane_state->base.fb;
Ville Syrjälä2bd3c3c2012-10-31 17:50:20 +0200671 int pipe = intel_plane->pipe;
Chris Wilson8aaa81a2012-04-14 22:14:26 +0100672 u32 dvscntr, dvsscale;
Ville Syrjälä54ea9da2016-01-20 21:05:25 +0200673 u32 dvssurf_offset, linear_offset;
Ville Syrjälä8d0deca2016-02-15 22:54:41 +0200674 unsigned int rotation = plane_state->base.rotation;
Maarten Lankhorst2fde1392016-01-07 11:54:06 +0100675 const struct drm_intel_sprite_colorkey *key = &plane_state->ckey;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300676 int crtc_x = plane_state->base.dst.x1;
677 int crtc_y = plane_state->base.dst.y1;
678 uint32_t crtc_w = drm_rect_width(&plane_state->base.dst);
679 uint32_t crtc_h = drm_rect_height(&plane_state->base.dst);
680 uint32_t x = plane_state->base.src.x1 >> 16;
681 uint32_t y = plane_state->base.src.y1 >> 16;
682 uint32_t src_w = drm_rect_width(&plane_state->base.src) >> 16;
683 uint32_t src_h = drm_rect_height(&plane_state->base.src) >> 16;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200684 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800685
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200686 dvscntr = DVS_ENABLE;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800687
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200688 switch (fb->format->format) {
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800689 case DRM_FORMAT_XBGR8888:
Jesse Barnesab2f9df2012-02-27 12:40:10 -0800690 dvscntr |= DVS_FORMAT_RGBX888 | DVS_RGB_ORDER_XBGR;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800691 break;
692 case DRM_FORMAT_XRGB8888:
Jesse Barnesab2f9df2012-02-27 12:40:10 -0800693 dvscntr |= DVS_FORMAT_RGBX888;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800694 break;
695 case DRM_FORMAT_YUYV:
696 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YUYV;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800697 break;
698 case DRM_FORMAT_YVYU:
699 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_YVYU;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800700 break;
701 case DRM_FORMAT_UYVY:
702 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_UYVY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800703 break;
704 case DRM_FORMAT_VYUY:
705 dvscntr |= DVS_FORMAT_YUV422 | DVS_YUV_ORDER_VYUY;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800706 break;
707 default:
Ville Syrjälä28d491d2012-10-31 17:50:21 +0200708 BUG();
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800709 }
710
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -0800711 /*
712 * Enable gamma to match primary/cursor plane behaviour.
713 * FIXME should be user controllable via propertiesa.
714 */
715 dvscntr |= DVS_GAMMA_ENABLE;
716
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200717 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800718 dvscntr |= DVS_TILED;
719
Ville Syrjälädf0cd452016-11-14 18:53:59 +0200720 if (rotation & DRM_ROTATE_180)
721 dvscntr |= DVS_ROTATE_180;
722
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100723 if (IS_GEN6(dev_priv))
Chris Wilsond1686ae2012-04-10 11:41:49 +0100724 dvscntr |= DVS_TRICKLE_FEED_DISABLE; /* must disable */
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800725
Ville Syrjälä78587de2017-03-09 17:44:32 +0200726 if (key->flags & I915_SET_COLORKEY_DESTINATION)
727 dvscntr |= DVS_DEST_KEY;
728 else if (key->flags & I915_SET_COLORKEY_SOURCE)
729 dvscntr |= DVS_SOURCE_KEY;
730
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800731 /* Sizes are 0 based */
732 src_w--;
733 src_h--;
734 crtc_w--;
735 crtc_h--;
736
Chris Wilson8aaa81a2012-04-14 22:14:26 +0100737 dvsscale = 0;
Ville Syrjälä8368f012013-12-05 15:51:31 +0200738 if (crtc_w != src_w || crtc_h != src_h)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800739 dvsscale = DVS_SCALE_ENABLE | (src_w << 16) | src_h;
740
Ville Syrjälä29490562016-01-20 18:02:50 +0200741 intel_add_fb_offsets(&x, &y, plane_state, 0);
742 dvssurf_offset = intel_compute_tile_offset(&x, &y, plane_state, 0);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100743
Ville Syrjäläf22aa142016-11-14 18:53:58 +0200744 if (rotation & DRM_ROTATE_180) {
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530745 x += src_w;
746 y += src_h;
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530747 }
748
Ville Syrjälä29490562016-01-20 18:02:50 +0200749 linear_offset = intel_fb_xy_to_linear(x, y, plane_state, 0);
Ville Syrjälä6687c902015-09-15 13:16:41 +0300750
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200751 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
752
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200753 if (key->flags) {
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200754 I915_WRITE_FW(DVSKEYVAL(pipe), key->min_value);
755 I915_WRITE_FW(DVSKEYMAX(pipe), key->max_value);
756 I915_WRITE_FW(DVSKEYMSK(pipe), key->channel_mask);
Ville Syrjälä47ecbb22015-03-19 21:18:57 +0200757 }
758
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200759 I915_WRITE_FW(DVSSTRIDE(pipe), fb->pitches[0]);
760 I915_WRITE_FW(DVSPOS(pipe), (crtc_y << 16) | crtc_x);
Ville Syrjäläca6ad022014-01-17 20:09:03 +0200761
Ville Syrjäläbae781b2016-11-16 13:33:16 +0200762 if (fb->modifier == I915_FORMAT_MOD_X_TILED)
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200763 I915_WRITE_FW(DVSTILEOFF(pipe), (y << 16) | x);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100764 else
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200765 I915_WRITE_FW(DVSLINOFF(pipe), linear_offset);
Damien Lespiau5a35e992012-10-26 18:20:12 +0100766
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200767 I915_WRITE_FW(DVSSIZE(pipe), (crtc_h << 16) | crtc_w);
768 I915_WRITE_FW(DVSSCALE(pipe), dvsscale);
769 I915_WRITE_FW(DVSCNTR(pipe), dvscntr);
770 I915_WRITE_FW(DVSSURF(pipe),
771 intel_plane_ggtt_offset(plane_state) + dvssurf_offset);
772 POSTING_READ_FW(DVSSURF(pipe));
773
774 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800775}
776
777static void
Maarten Lankhorst7fabf5e2015-06-15 12:33:47 +0200778ilk_disable_plane(struct drm_plane *plane, struct drm_crtc *crtc)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800779{
780 struct drm_device *dev = plane->dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +0100781 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800782 struct intel_plane *intel_plane = to_intel_plane(plane);
783 int pipe = intel_plane->pipe;
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200784 unsigned long irqflags;
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800785
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200786 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
787
788 I915_WRITE_FW(DVSCNTR(pipe), 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800789 /* Disable the scaler */
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200790 I915_WRITE_FW(DVSSCALE(pipe), 0);
Ville Syrjälä48fe4692015-03-19 17:57:13 +0200791
Ville Syrjälädd584fc2017-03-09 17:44:33 +0200792 I915_WRITE_FW(DVSSURF(pipe), 0);
793 POSTING_READ_FW(DVSSURF(pipe));
794
795 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800796}
797
Jesse Barnes8ea30862012-01-03 08:05:39 -0800798static int
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300799intel_check_sprite_plane(struct drm_plane *plane,
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200800 struct intel_crtc_state *crtc_state,
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300801 struct intel_plane_state *state)
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800802{
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100803 struct drm_i915_private *dev_priv = to_i915(plane->dev);
Maarten Lankhorst061e4b82015-06-15 12:33:46 +0200804 struct drm_crtc *crtc = state->base.crtc;
805 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800806 struct intel_plane *intel_plane = to_intel_plane(plane);
Matt Roper2b875c22014-12-01 15:40:13 -0800807 struct drm_framebuffer *fb = state->base.fb;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300808 int crtc_x, crtc_y;
809 unsigned int crtc_w, crtc_h;
810 uint32_t src_x, src_y, src_w, src_h;
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300811 struct drm_rect *src = &state->base.src;
812 struct drm_rect *dst = &state->base.dst;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300813 const struct drm_rect *clip = &state->clip;
Ville Syrjälä17316932013-04-24 18:52:38 +0300814 int hscale, vscale;
815 int max_scale, min_scale;
Chandra Konduru225c2282015-05-18 16:18:44 -0700816 bool can_scale;
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200817 int ret;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800818
Rob Clark1638d302016-11-05 11:08:08 -0400819 *src = drm_plane_state_src(&state->base);
820 *dst = drm_plane_state_dest(&state->base);
Ville Syrjäläf8856a42016-07-26 19:07:00 +0300821
Matt Ropercf4c7c12014-12-04 10:27:42 -0800822 if (!fb) {
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300823 state->base.visible = false;
Maarten Lankhorstda20eab2015-06-15 12:33:44 +0200824 return 0;
Matt Ropercf4c7c12014-12-04 10:27:42 -0800825 }
Jesse Barnes5e1bac22013-03-26 09:25:43 -0700826
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800827 /* Don't modify another pipe's plane */
Ville Syrjälä17316932013-04-24 18:52:38 +0300828 if (intel_plane->pipe != intel_crtc->pipe) {
829 DRM_DEBUG_KMS("Wrong plane <-> crtc mapping\n");
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800830 return -EINVAL;
Ville Syrjälä17316932013-04-24 18:52:38 +0300831 }
832
833 /* FIXME check all gen limits */
834 if (fb->width < 3 || fb->height < 3 || fb->pitches[0] > 16384) {
835 DRM_DEBUG_KMS("Unsuitable framebuffer for plane\n");
836 return -EINVAL;
837 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800838
Chandra Konduru225c2282015-05-18 16:18:44 -0700839 /* setup can_scale, min_scale, max_scale */
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100840 if (INTEL_GEN(dev_priv) >= 9) {
Chandra Konduru225c2282015-05-18 16:18:44 -0700841 /* use scaler when colorkey is not required */
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200842 if (state->ckey.flags == I915_SET_COLORKEY_NONE) {
Chandra Konduru225c2282015-05-18 16:18:44 -0700843 can_scale = 1;
844 min_scale = 1;
845 max_scale = skl_max_scale(intel_crtc, crtc_state);
846 } else {
847 can_scale = 0;
848 min_scale = DRM_PLANE_HELPER_NO_SCALING;
849 max_scale = DRM_PLANE_HELPER_NO_SCALING;
850 }
851 } else {
852 can_scale = intel_plane->can_scale;
853 max_scale = intel_plane->max_downscale << 16;
854 min_scale = intel_plane->can_scale ? 1 : (1 << 16);
855 }
856
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300857 /*
858 * FIXME the following code does a bunch of fuzzy adjustments to the
859 * coordinates and sizes. We probably need some way to decide whether
860 * more strict checking should be done instead.
861 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300862 drm_rect_rotate(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800863 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530864
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300865 hscale = drm_rect_calc_hscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300866 BUG_ON(hscale < 0);
Ville Syrjälä17316932013-04-24 18:52:38 +0300867
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300868 vscale = drm_rect_calc_vscale_relaxed(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300869 BUG_ON(vscale < 0);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800870
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300871 state->base.visible = drm_rect_clip_scaled(src, dst, clip, hscale, vscale);
Jesse Barnesb840d907f2011-12-13 13:19:38 -0800872
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300873 crtc_x = dst->x1;
874 crtc_y = dst->y1;
875 crtc_w = drm_rect_width(dst);
876 crtc_h = drm_rect_height(dst);
Damien Lespiau2d354c32012-10-22 18:19:27 +0100877
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300878 if (state->base.visible) {
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300879 /* check again in case clipping clamped the results */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300880 hscale = drm_rect_calc_hscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300881 if (hscale < 0) {
882 DRM_DEBUG_KMS("Horizontal scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +0200883 drm_rect_debug_print("src: ", src, true);
884 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300885
886 return hscale;
887 }
888
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300889 vscale = drm_rect_calc_vscale(src, dst, min_scale, max_scale);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300890 if (vscale < 0) {
891 DRM_DEBUG_KMS("Vertical scaling factor out of limits\n");
Ville Syrjäläc70f5772015-11-16 17:02:36 +0200892 drm_rect_debug_print("src: ", src, true);
893 drm_rect_debug_print("dst: ", dst, false);
Ville Syrjälä3c3686c2013-04-24 18:52:39 +0300894
895 return vscale;
896 }
897
Ville Syrjälä17316932013-04-24 18:52:38 +0300898 /* Make the source viewport size an exact multiple of the scaling factors. */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300899 drm_rect_adjust_size(src,
900 drm_rect_width(dst) * hscale - drm_rect_width(src),
901 drm_rect_height(dst) * vscale - drm_rect_height(src));
Ville Syrjälä17316932013-04-24 18:52:38 +0300902
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300903 drm_rect_rotate_inv(src, fb->width << 16, fb->height << 16,
Matt Roper8e7d6882015-01-21 16:35:41 -0800904 state->base.rotation);
Ville Syrjälä76eebda2014-08-05 11:26:52 +0530905
Ville Syrjälä17316932013-04-24 18:52:38 +0300906 /* sanity check to make sure the src viewport wasn't enlarged */
Matt Roperea2c67b2014-12-23 10:41:52 -0800907 WARN_ON(src->x1 < (int) state->base.src_x ||
908 src->y1 < (int) state->base.src_y ||
909 src->x2 > (int) state->base.src_x + state->base.src_w ||
910 src->y2 > (int) state->base.src_y + state->base.src_h);
Ville Syrjälä17316932013-04-24 18:52:38 +0300911
912 /*
913 * Hardware doesn't handle subpixel coordinates.
914 * Adjust to (macro)pixel boundary, but be careful not to
915 * increase the source viewport size, because that could
916 * push the downscaling factor out of bounds.
Ville Syrjälä17316932013-04-24 18:52:38 +0300917 */
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300918 src_x = src->x1 >> 16;
919 src_w = drm_rect_width(src) >> 16;
920 src_y = src->y1 >> 16;
921 src_h = drm_rect_height(src) >> 16;
Ville Syrjälä17316932013-04-24 18:52:38 +0300922
Ville Syrjälä438b74a2016-12-14 23:32:55 +0200923 if (format_is_yuv(fb->format->format)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300924 src_x &= ~1;
925 src_w &= ~1;
926
927 /*
928 * Must keep src and dst the
929 * same if we can't scale.
930 */
Chandra Konduru225c2282015-05-18 16:18:44 -0700931 if (!can_scale)
Ville Syrjälä17316932013-04-24 18:52:38 +0300932 crtc_w &= ~1;
933
934 if (crtc_w == 0)
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300935 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300936 }
937 }
938
939 /* Check size restrictions when scaling */
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300940 if (state->base.visible && (src_w != crtc_w || src_h != crtc_h)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300941 unsigned int width_bytes;
Ville Syrjälä353c8592016-12-14 23:30:57 +0200942 int cpp = fb->format->cpp[0];
Ville Syrjälä17316932013-04-24 18:52:38 +0300943
Chandra Konduru225c2282015-05-18 16:18:44 -0700944 WARN_ON(!can_scale);
Ville Syrjälä17316932013-04-24 18:52:38 +0300945
946 /* FIXME interlacing min height is 6 */
947
948 if (crtc_w < 3 || crtc_h < 3)
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300949 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300950
951 if (src_w < 3 || src_h < 3)
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300952 state->base.visible = false;
Ville Syrjälä17316932013-04-24 18:52:38 +0300953
Ville Syrjäläac484962016-01-20 21:05:26 +0200954 width_bytes = ((src_x * cpp) & 63) + src_w * cpp;
Ville Syrjälä17316932013-04-24 18:52:38 +0300955
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100956 if (INTEL_GEN(dev_priv) < 9 && (src_w > 2048 || src_h > 2048 ||
Chandra Konduruc3318792015-04-15 15:15:02 -0700957 width_bytes > 4096 || fb->pitches[0] > 4096)) {
Ville Syrjälä17316932013-04-24 18:52:38 +0300958 DRM_DEBUG_KMS("Source dimensions exceed hardware limits\n");
959 return -EINVAL;
960 }
961 }
962
Ville Syrjälä936e71e2016-07-26 19:06:59 +0300963 if (state->base.visible) {
Chandra Konduru0a5ae1b2015-04-09 16:41:54 -0700964 src->x1 = src_x << 16;
965 src->x2 = (src_x + src_w) << 16;
966 src->y1 = src_y << 16;
967 src->y2 = (src_y + src_h) << 16;
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300968 }
969
970 dst->x1 = crtc_x;
971 dst->x2 = crtc_x + crtc_w;
972 dst->y1 = crtc_y;
973 dst->y2 = crtc_y + crtc_h;
974
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +0100975 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjäläb63a16f2016-01-28 16:53:54 +0200976 ret = skl_check_plane_surface(state);
977 if (ret)
978 return ret;
979 }
980
Gustavo Padovan96d61a72014-09-05 17:04:47 -0300981 return 0;
982}
983
Jesse Barnes8ea30862012-01-03 08:05:39 -0800984int intel_sprite_set_colorkey(struct drm_device *dev, void *data,
985 struct drm_file *file_priv)
986{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100987 struct drm_i915_private *dev_priv = to_i915(dev);
Jesse Barnes8ea30862012-01-03 08:05:39 -0800988 struct drm_intel_sprite_colorkey *set = data;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800989 struct drm_plane *plane;
Maarten Lankhorst818ed962015-06-15 12:33:54 +0200990 struct drm_plane_state *plane_state;
991 struct drm_atomic_state *state;
992 struct drm_modeset_acquire_ctx ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -0800993 int ret = 0;
994
Jesse Barnes8ea30862012-01-03 08:05:39 -0800995 /* Make sure we don't try to enable both src & dest simultaneously */
996 if ((set->flags & (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE)) == (I915_SET_COLORKEY_DESTINATION | I915_SET_COLORKEY_SOURCE))
997 return -EINVAL;
998
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100999 if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
Ville Syrjälä47ecbb22015-03-19 21:18:57 +02001000 set->flags & I915_SET_COLORKEY_DESTINATION)
1001 return -EINVAL;
1002
Rob Clark7707e652014-07-17 23:30:04 -04001003 plane = drm_plane_find(dev, set->plane_id);
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001004 if (!plane || plane->type != DRM_PLANE_TYPE_OVERLAY)
1005 return -ENOENT;
1006
1007 drm_modeset_acquire_init(&ctx, 0);
1008
1009 state = drm_atomic_state_alloc(plane->dev);
1010 if (!state) {
1011 ret = -ENOMEM;
1012 goto out;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001013 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001014 state->acquire_ctx = &ctx;
Jesse Barnes8ea30862012-01-03 08:05:39 -08001015
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001016 while (1) {
1017 plane_state = drm_atomic_get_plane_state(state, plane);
1018 ret = PTR_ERR_OR_ZERO(plane_state);
1019 if (!ret) {
1020 to_intel_plane_state(plane_state)->ckey = *set;
1021 ret = drm_atomic_commit(state);
Chandra Konduru6156a452015-04-27 13:48:39 -07001022 }
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001023
1024 if (ret != -EDEADLK)
1025 break;
1026
1027 drm_atomic_state_clear(state);
1028 drm_modeset_backoff(&ctx);
Chandra Konduru6156a452015-04-27 13:48:39 -07001029 }
1030
Chris Wilson08536952016-10-14 13:18:18 +01001031 drm_atomic_state_put(state);
Maarten Lankhorst818ed962015-06-15 12:33:54 +02001032out:
1033 drm_modeset_drop_locks(&ctx);
1034 drm_modeset_acquire_fini(&ctx);
Jesse Barnes8ea30862012-01-03 08:05:39 -08001035 return ret;
1036}
1037
Damien Lespiaudada2d52015-05-12 16:13:22 +01001038static const uint32_t ilk_plane_formats[] = {
Chris Wilsond1686ae2012-04-10 11:41:49 +01001039 DRM_FORMAT_XRGB8888,
1040 DRM_FORMAT_YUYV,
1041 DRM_FORMAT_YVYU,
1042 DRM_FORMAT_UYVY,
1043 DRM_FORMAT_VYUY,
1044};
1045
Damien Lespiaudada2d52015-05-12 16:13:22 +01001046static const uint32_t snb_plane_formats[] = {
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001047 DRM_FORMAT_XBGR8888,
1048 DRM_FORMAT_XRGB8888,
1049 DRM_FORMAT_YUYV,
1050 DRM_FORMAT_YVYU,
1051 DRM_FORMAT_UYVY,
1052 DRM_FORMAT_VYUY,
1053};
1054
Damien Lespiaudada2d52015-05-12 16:13:22 +01001055static const uint32_t vlv_plane_formats[] = {
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001056 DRM_FORMAT_RGB565,
1057 DRM_FORMAT_ABGR8888,
1058 DRM_FORMAT_ARGB8888,
1059 DRM_FORMAT_XBGR8888,
1060 DRM_FORMAT_XRGB8888,
1061 DRM_FORMAT_XBGR2101010,
1062 DRM_FORMAT_ABGR2101010,
1063 DRM_FORMAT_YUYV,
1064 DRM_FORMAT_YVYU,
1065 DRM_FORMAT_UYVY,
1066 DRM_FORMAT_VYUY,
1067};
1068
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00001069static uint32_t skl_plane_formats[] = {
1070 DRM_FORMAT_RGB565,
1071 DRM_FORMAT_ABGR8888,
1072 DRM_FORMAT_ARGB8888,
1073 DRM_FORMAT_XBGR8888,
1074 DRM_FORMAT_XRGB8888,
1075 DRM_FORMAT_YUYV,
1076 DRM_FORMAT_YVYU,
1077 DRM_FORMAT_UYVY,
1078 DRM_FORMAT_VYUY,
1079};
1080
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001081struct intel_plane *
Ville Syrjälä580503c2016-10-31 22:37:00 +02001082intel_sprite_plane_create(struct drm_i915_private *dev_priv,
1083 enum pipe pipe, int plane)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001084{
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001085 struct intel_plane *intel_plane = NULL;
1086 struct intel_plane_state *state = NULL;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001087 unsigned long possible_crtcs;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001088 const uint32_t *plane_formats;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001089 unsigned int supported_rotations;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001090 int num_plane_formats;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001091 int ret;
1092
Daniel Vetterb14c5672013-09-19 12:18:32 +02001093 intel_plane = kzalloc(sizeof(*intel_plane), GFP_KERNEL);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001094 if (!intel_plane) {
1095 ret = -ENOMEM;
1096 goto fail;
1097 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001098
Matt Roper8e7d6882015-01-21 16:35:41 -08001099 state = intel_create_plane_state(&intel_plane->base);
1100 if (!state) {
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001101 ret = -ENOMEM;
1102 goto fail;
Matt Roperea2c67b2014-12-23 10:41:52 -08001103 }
Matt Roper8e7d6882015-01-21 16:35:41 -08001104 intel_plane->base.state = &state->base;
Matt Roperea2c67b2014-12-23 10:41:52 -08001105
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001106 if (INTEL_GEN(dev_priv) >= 9) {
1107 intel_plane->can_scale = true;
1108 state->scaler_id = -1;
1109
1110 intel_plane->update_plane = skl_update_plane;
1111 intel_plane->disable_plane = skl_disable_plane;
1112
1113 plane_formats = skl_plane_formats;
1114 num_plane_formats = ARRAY_SIZE(skl_plane_formats);
1115 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
1116 intel_plane->can_scale = false;
1117 intel_plane->max_downscale = 1;
1118
1119 intel_plane->update_plane = vlv_update_plane;
1120 intel_plane->disable_plane = vlv_disable_plane;
1121
1122 plane_formats = vlv_plane_formats;
1123 num_plane_formats = ARRAY_SIZE(vlv_plane_formats);
1124 } else if (INTEL_GEN(dev_priv) >= 7) {
1125 if (IS_IVYBRIDGE(dev_priv)) {
1126 intel_plane->can_scale = true;
1127 intel_plane->max_downscale = 2;
1128 } else {
1129 intel_plane->can_scale = false;
1130 intel_plane->max_downscale = 1;
1131 }
1132
1133 intel_plane->update_plane = ivb_update_plane;
1134 intel_plane->disable_plane = ivb_disable_plane;
1135
1136 plane_formats = snb_plane_formats;
1137 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1138 } else {
Damien Lespiau2d354c32012-10-22 18:19:27 +01001139 intel_plane->can_scale = true;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001140 intel_plane->max_downscale = 16;
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001141
Chris Wilsond1686ae2012-04-10 11:41:49 +01001142 intel_plane->update_plane = ilk_update_plane;
1143 intel_plane->disable_plane = ilk_disable_plane;
Chris Wilsond1686ae2012-04-10 11:41:49 +01001144
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001145 if (IS_GEN6(dev_priv)) {
Chris Wilsond1686ae2012-04-10 11:41:49 +01001146 plane_formats = snb_plane_formats;
1147 num_plane_formats = ARRAY_SIZE(snb_plane_formats);
1148 } else {
1149 plane_formats = ilk_plane_formats;
1150 num_plane_formats = ARRAY_SIZE(ilk_plane_formats);
1151 }
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001152 }
1153
Dave Airlie5481e272016-10-25 16:36:13 +10001154 if (INTEL_GEN(dev_priv) >= 9) {
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001155 supported_rotations =
1156 DRM_ROTATE_0 | DRM_ROTATE_90 |
1157 DRM_ROTATE_180 | DRM_ROTATE_270;
Ville Syrjälä4ea7be22016-11-14 18:54:00 +02001158 } else if (IS_CHERRYVIEW(dev_priv) && pipe == PIPE_B) {
1159 supported_rotations =
1160 DRM_ROTATE_0 | DRM_ROTATE_180 |
1161 DRM_REFLECT_X;
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001162 } else {
1163 supported_rotations =
1164 DRM_ROTATE_0 | DRM_ROTATE_180;
1165 }
1166
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001167 intel_plane->pipe = pipe;
Jesse Barnes7f1f3852013-04-02 11:22:20 -07001168 intel_plane->plane = plane;
Ville Syrjäläb14e5842016-11-22 18:01:56 +02001169 intel_plane->id = PLANE_SPRITE0 + plane;
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05301170 intel_plane->frontbuffer_bit = INTEL_FRONTBUFFER_SPRITE(pipe, plane);
Matt Roperc59cb172014-12-01 15:40:16 -08001171 intel_plane->check_plane = intel_check_sprite_plane;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001172
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001173 possible_crtcs = (1 << pipe);
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001174
Ville Syrjälä1890ae62016-10-25 18:58:03 +03001175 if (INTEL_GEN(dev_priv) >= 9)
Ville Syrjälä580503c2016-10-31 22:37:00 +02001176 ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
1177 possible_crtcs, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001178 plane_formats, num_plane_formats,
1179 DRM_PLANE_TYPE_OVERLAY,
1180 "plane %d%c", plane + 2, pipe_name(pipe));
1181 else
Ville Syrjälä580503c2016-10-31 22:37:00 +02001182 ret = drm_universal_plane_init(&dev_priv->drm, &intel_plane->base,
1183 possible_crtcs, &intel_plane_funcs,
Ville Syrjälä38573dc2016-05-27 20:59:23 +03001184 plane_formats, num_plane_formats,
1185 DRM_PLANE_TYPE_OVERLAY,
1186 "sprite %c", sprite_name(pipe, plane));
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001187 if (ret)
1188 goto fail;
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001189
Ville Syrjälä93ca7e02016-09-26 19:30:56 +03001190 drm_plane_create_rotation_property(&intel_plane->base,
1191 DRM_ROTATE_0,
1192 supported_rotations);
Ville Syrjälä7ed6eee2014-08-05 11:26:55 +05301193
Matt Roperea2c67b2014-12-23 10:41:52 -08001194 drm_plane_helper_add(&intel_plane->base, &intel_plane_helper_funcs);
1195
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001196 return intel_plane;
Ville Syrjäläfca0ce22016-03-21 14:43:22 +00001197
1198fail:
1199 kfree(state);
1200 kfree(intel_plane);
1201
Ville Syrjäläb079bd172016-10-25 18:58:02 +03001202 return ERR_PTR(ret);
Jesse Barnesb840d907f2011-12-13 13:19:38 -08001203}