blob: 33229853c70c01621c3c63fa48277e978eb05582 [file] [log] [blame]
Marek Szyprowski740a01e2016-02-18 15:12:58 +01001/*
2 * Copyright (c) 2011,2016 Samsung Electronics Co., Ltd.
KyongHo Cho2a965362012-05-12 05:56:09 +09003 * http://www.samsung.com
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
8 */
9
10#ifdef CONFIG_EXYNOS_IOMMU_DEBUG
11#define DEBUG
12#endif
13
KyongHo Cho2a965362012-05-12 05:56:09 +090014#include <linux/clk.h>
Marek Szyprowski8ed55c82015-05-19 15:20:36 +020015#include <linux/dma-mapping.h>
KyongHo Cho2a965362012-05-12 05:56:09 +090016#include <linux/err.h>
Marek Szyprowski312900c2015-05-19 15:20:30 +020017#include <linux/io.h>
KyongHo Cho2a965362012-05-12 05:56:09 +090018#include <linux/iommu.h>
Marek Szyprowski312900c2015-05-19 15:20:30 +020019#include <linux/interrupt.h>
KyongHo Cho2a965362012-05-12 05:56:09 +090020#include <linux/list.h>
Marek Szyprowski8ed55c82015-05-19 15:20:36 +020021#include <linux/of.h>
22#include <linux/of_iommu.h>
23#include <linux/of_platform.h>
Marek Szyprowski312900c2015-05-19 15:20:30 +020024#include <linux/platform_device.h>
25#include <linux/pm_runtime.h>
26#include <linux/slab.h>
Marek Szyprowski58c6f6a2016-02-18 15:12:49 +010027#include <linux/dma-iommu.h>
KyongHo Cho2a965362012-05-12 05:56:09 +090028
Cho KyongHod09d78f2014-05-12 11:44:58 +053029typedef u32 sysmmu_iova_t;
30typedef u32 sysmmu_pte_t;
31
Sachin Kamatf171aba2014-08-04 10:06:28 +053032/* We do not consider super section mapping (16MB) */
KyongHo Cho2a965362012-05-12 05:56:09 +090033#define SECT_ORDER 20
34#define LPAGE_ORDER 16
35#define SPAGE_ORDER 12
36
37#define SECT_SIZE (1 << SECT_ORDER)
38#define LPAGE_SIZE (1 << LPAGE_ORDER)
39#define SPAGE_SIZE (1 << SPAGE_ORDER)
40
41#define SECT_MASK (~(SECT_SIZE - 1))
42#define LPAGE_MASK (~(LPAGE_SIZE - 1))
43#define SPAGE_MASK (~(SPAGE_SIZE - 1))
44
Cho KyongHo66a7ed82014-05-12 11:45:04 +053045#define lv1ent_fault(sent) ((*(sent) == ZERO_LV2LINK) || \
46 ((*(sent) & 3) == 0) || ((*(sent) & 3) == 3))
47#define lv1ent_zero(sent) (*(sent) == ZERO_LV2LINK)
48#define lv1ent_page_zero(sent) ((*(sent) & 3) == 1)
49#define lv1ent_page(sent) ((*(sent) != ZERO_LV2LINK) && \
50 ((*(sent) & 3) == 1))
KyongHo Cho2a965362012-05-12 05:56:09 +090051#define lv1ent_section(sent) ((*(sent) & 3) == 2)
52
53#define lv2ent_fault(pent) ((*(pent) & 3) == 0)
54#define lv2ent_small(pent) ((*(pent) & 2) == 2)
55#define lv2ent_large(pent) ((*(pent) & 3) == 1)
56
Ben Dooks6ae53432016-06-08 19:31:10 +010057#ifdef CONFIG_BIG_ENDIAN
58#warning "revisit driver if we can enable big-endian ptes"
59#endif
60
Marek Szyprowski740a01e2016-02-18 15:12:58 +010061/*
62 * v1.x - v3.x SYSMMU supports 32bit physical and 32bit virtual address spaces
63 * v5.0 introduced support for 36bit physical address space by shifting
64 * all page entry values by 4 bits.
65 * All SYSMMU controllers in the system support the address spaces of the same
66 * size, so PG_ENT_SHIFT can be initialized on first SYSMMU probe to proper
67 * value (0 or 4).
68 */
69static short PG_ENT_SHIFT = -1;
70#define SYSMMU_PG_ENT_SHIFT 0
71#define SYSMMU_V5_PG_ENT_SHIFT 4
KyongHo Cho2a965362012-05-12 05:56:09 +090072
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +010073static const sysmmu_pte_t *LV1_PROT;
74static const sysmmu_pte_t SYSMMU_LV1_PROT[] = {
75 ((0 << 15) | (0 << 10)), /* no access */
76 ((1 << 15) | (1 << 10)), /* IOMMU_READ only */
77 ((0 << 15) | (1 << 10)), /* IOMMU_WRITE not supported, use read/write */
78 ((0 << 15) | (1 << 10)), /* IOMMU_READ | IOMMU_WRITE */
79};
80static const sysmmu_pte_t SYSMMU_V5_LV1_PROT[] = {
81 (0 << 4), /* no access */
82 (1 << 4), /* IOMMU_READ only */
83 (2 << 4), /* IOMMU_WRITE only */
84 (3 << 4), /* IOMMU_READ | IOMMU_WRITE */
85};
86
87static const sysmmu_pte_t *LV2_PROT;
88static const sysmmu_pte_t SYSMMU_LV2_PROT[] = {
89 ((0 << 9) | (0 << 4)), /* no access */
90 ((1 << 9) | (1 << 4)), /* IOMMU_READ only */
91 ((0 << 9) | (1 << 4)), /* IOMMU_WRITE not supported, use read/write */
92 ((0 << 9) | (1 << 4)), /* IOMMU_READ | IOMMU_WRITE */
93};
94static const sysmmu_pte_t SYSMMU_V5_LV2_PROT[] = {
95 (0 << 2), /* no access */
96 (1 << 2), /* IOMMU_READ only */
97 (2 << 2), /* IOMMU_WRITE only */
98 (3 << 2), /* IOMMU_READ | IOMMU_WRITE */
99};
100
101#define SYSMMU_SUPPORTED_PROT_BITS (IOMMU_READ | IOMMU_WRITE)
102
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100103#define sect_to_phys(ent) (((phys_addr_t) ent) << PG_ENT_SHIFT)
104#define section_phys(sent) (sect_to_phys(*(sent)) & SECT_MASK)
105#define section_offs(iova) (iova & (SECT_SIZE - 1))
106#define lpage_phys(pent) (sect_to_phys(*(pent)) & LPAGE_MASK)
107#define lpage_offs(iova) (iova & (LPAGE_SIZE - 1))
108#define spage_phys(pent) (sect_to_phys(*(pent)) & SPAGE_MASK)
109#define spage_offs(iova) (iova & (SPAGE_SIZE - 1))
KyongHo Cho2a965362012-05-12 05:56:09 +0900110
111#define NUM_LV1ENTRIES 4096
Cho KyongHod09d78f2014-05-12 11:44:58 +0530112#define NUM_LV2ENTRIES (SECT_SIZE / SPAGE_SIZE)
KyongHo Cho2a965362012-05-12 05:56:09 +0900113
Cho KyongHod09d78f2014-05-12 11:44:58 +0530114static u32 lv1ent_offset(sysmmu_iova_t iova)
115{
116 return iova >> SECT_ORDER;
117}
118
119static u32 lv2ent_offset(sysmmu_iova_t iova)
120{
121 return (iova >> SPAGE_ORDER) & (NUM_LV2ENTRIES - 1);
122}
123
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100124#define LV1TABLE_SIZE (NUM_LV1ENTRIES * sizeof(sysmmu_pte_t))
Cho KyongHod09d78f2014-05-12 11:44:58 +0530125#define LV2TABLE_SIZE (NUM_LV2ENTRIES * sizeof(sysmmu_pte_t))
KyongHo Cho2a965362012-05-12 05:56:09 +0900126
127#define SPAGES_PER_LPAGE (LPAGE_SIZE / SPAGE_SIZE)
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100128#define lv2table_base(sent) (sect_to_phys(*(sent) & 0xFFFFFFC0))
KyongHo Cho2a965362012-05-12 05:56:09 +0900129
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100130#define mk_lv1ent_sect(pa, prot) ((pa >> PG_ENT_SHIFT) | LV1_PROT[prot] | 2)
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100131#define mk_lv1ent_page(pa) ((pa >> PG_ENT_SHIFT) | 1)
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100132#define mk_lv2ent_lpage(pa, prot) ((pa >> PG_ENT_SHIFT) | LV2_PROT[prot] | 1)
133#define mk_lv2ent_spage(pa, prot) ((pa >> PG_ENT_SHIFT) | LV2_PROT[prot] | 2)
KyongHo Cho2a965362012-05-12 05:56:09 +0900134
135#define CTRL_ENABLE 0x5
136#define CTRL_BLOCK 0x7
137#define CTRL_DISABLE 0x0
138
Cho KyongHoeeb51842014-05-12 11:45:03 +0530139#define CFG_LRU 0x1
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100140#define CFG_EAP (1 << 2)
Cho KyongHoeeb51842014-05-12 11:45:03 +0530141#define CFG_QOS(n) ((n & 0xF) << 7)
Cho KyongHoeeb51842014-05-12 11:45:03 +0530142#define CFG_ACGEN (1 << 24) /* System MMU 3.3 only */
143#define CFG_SYSSEL (1 << 22) /* System MMU 3.2 only */
144#define CFG_FLPDCACHE (1 << 20) /* System MMU 3.2+ only */
145
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100146/* common registers */
KyongHo Cho2a965362012-05-12 05:56:09 +0900147#define REG_MMU_CTRL 0x000
148#define REG_MMU_CFG 0x004
149#define REG_MMU_STATUS 0x008
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100150#define REG_MMU_VERSION 0x034
151
152#define MMU_MAJ_VER(val) ((val) >> 7)
153#define MMU_MIN_VER(val) ((val) & 0x7F)
154#define MMU_RAW_VER(reg) (((reg) >> 21) & ((1 << 11) - 1)) /* 11 bits */
155
156#define MAKE_MMU_VER(maj, min) ((((maj) & 0xF) << 7) | ((min) & 0x7F))
157
158/* v1.x - v3.x registers */
KyongHo Cho2a965362012-05-12 05:56:09 +0900159#define REG_MMU_FLUSH 0x00C
160#define REG_MMU_FLUSH_ENTRY 0x010
161#define REG_PT_BASE_ADDR 0x014
162#define REG_INT_STATUS 0x018
163#define REG_INT_CLEAR 0x01C
164
165#define REG_PAGE_FAULT_ADDR 0x024
166#define REG_AW_FAULT_ADDR 0x028
167#define REG_AR_FAULT_ADDR 0x02C
168#define REG_DEFAULT_SLAVE_ADDR 0x030
169
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100170/* v5.x registers */
171#define REG_V5_PT_BASE_PFN 0x00C
172#define REG_V5_MMU_FLUSH_ALL 0x010
173#define REG_V5_MMU_FLUSH_ENTRY 0x014
174#define REG_V5_INT_STATUS 0x060
175#define REG_V5_INT_CLEAR 0x064
176#define REG_V5_FAULT_AR_VA 0x070
177#define REG_V5_FAULT_AW_VA 0x080
KyongHo Cho2a965362012-05-12 05:56:09 +0900178
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530179#define has_sysmmu(dev) (dev->archdata.iommu != NULL)
180
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100181static struct device *dma_dev;
Cho KyongHo734c3c72014-05-12 11:44:48 +0530182static struct kmem_cache *lv2table_kmem_cache;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530183static sysmmu_pte_t *zero_lv2_table;
184#define ZERO_LV2LINK mk_lv1ent_page(virt_to_phys(zero_lv2_table))
Cho KyongHo734c3c72014-05-12 11:44:48 +0530185
Cho KyongHod09d78f2014-05-12 11:44:58 +0530186static sysmmu_pte_t *section_entry(sysmmu_pte_t *pgtable, sysmmu_iova_t iova)
KyongHo Cho2a965362012-05-12 05:56:09 +0900187{
188 return pgtable + lv1ent_offset(iova);
189}
190
Cho KyongHod09d78f2014-05-12 11:44:58 +0530191static sysmmu_pte_t *page_entry(sysmmu_pte_t *sent, sysmmu_iova_t iova)
KyongHo Cho2a965362012-05-12 05:56:09 +0900192{
Cho KyongHod09d78f2014-05-12 11:44:58 +0530193 return (sysmmu_pte_t *)phys_to_virt(
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530194 lv2table_base(sent)) + lv2ent_offset(iova);
KyongHo Cho2a965362012-05-12 05:56:09 +0900195}
196
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100197/*
198 * IOMMU fault information register
199 */
200struct sysmmu_fault_info {
201 unsigned int bit; /* bit number in STATUS register */
202 unsigned short addr_reg; /* register to read VA fault address */
203 const char *name; /* human readable fault name */
204 unsigned int type; /* fault type for report_iommu_fault */
KyongHo Cho2a965362012-05-12 05:56:09 +0900205};
206
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100207static const struct sysmmu_fault_info sysmmu_faults[] = {
208 { 0, REG_PAGE_FAULT_ADDR, "PAGE", IOMMU_FAULT_READ },
209 { 1, REG_AR_FAULT_ADDR, "AR MULTI-HIT", IOMMU_FAULT_READ },
210 { 2, REG_AW_FAULT_ADDR, "AW MULTI-HIT", IOMMU_FAULT_WRITE },
211 { 3, REG_DEFAULT_SLAVE_ADDR, "BUS ERROR", IOMMU_FAULT_READ },
212 { 4, REG_AR_FAULT_ADDR, "AR SECURITY PROTECTION", IOMMU_FAULT_READ },
213 { 5, REG_AR_FAULT_ADDR, "AR ACCESS PROTECTION", IOMMU_FAULT_READ },
214 { 6, REG_AW_FAULT_ADDR, "AW SECURITY PROTECTION", IOMMU_FAULT_WRITE },
215 { 7, REG_AW_FAULT_ADDR, "AW ACCESS PROTECTION", IOMMU_FAULT_WRITE },
KyongHo Cho2a965362012-05-12 05:56:09 +0900216};
217
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100218static const struct sysmmu_fault_info sysmmu_v5_faults[] = {
219 { 0, REG_V5_FAULT_AR_VA, "AR PTW", IOMMU_FAULT_READ },
220 { 1, REG_V5_FAULT_AR_VA, "AR PAGE", IOMMU_FAULT_READ },
221 { 2, REG_V5_FAULT_AR_VA, "AR MULTI-HIT", IOMMU_FAULT_READ },
222 { 3, REG_V5_FAULT_AR_VA, "AR ACCESS PROTECTION", IOMMU_FAULT_READ },
223 { 4, REG_V5_FAULT_AR_VA, "AR SECURITY PROTECTION", IOMMU_FAULT_READ },
224 { 16, REG_V5_FAULT_AW_VA, "AW PTW", IOMMU_FAULT_WRITE },
225 { 17, REG_V5_FAULT_AW_VA, "AW PAGE", IOMMU_FAULT_WRITE },
226 { 18, REG_V5_FAULT_AW_VA, "AW MULTI-HIT", IOMMU_FAULT_WRITE },
227 { 19, REG_V5_FAULT_AW_VA, "AW ACCESS PROTECTION", IOMMU_FAULT_WRITE },
228 { 20, REG_V5_FAULT_AW_VA, "AW SECURITY PROTECTION", IOMMU_FAULT_WRITE },
229};
230
Marek Szyprowski2860af32015-05-19 15:20:31 +0200231/*
232 * This structure is attached to dev.archdata.iommu of the master device
233 * on device add, contains a list of SYSMMU controllers defined by device tree,
234 * which are bound to given master device. It is usually referenced by 'owner'
235 * pointer.
236*/
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530237struct exynos_iommu_owner {
Marek Szyprowski1b092052015-05-19 15:20:33 +0200238 struct list_head controllers; /* list of sysmmu_drvdata.owner_node */
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100239 struct iommu_domain *domain; /* domain this device is attached */
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530240};
241
Marek Szyprowski2860af32015-05-19 15:20:31 +0200242/*
243 * This structure exynos specific generalization of struct iommu_domain.
244 * It contains list of SYSMMU controllers from all master devices, which has
245 * been attached to this domain and page tables of IO address space defined by
246 * it. It is usually referenced by 'domain' pointer.
247 */
KyongHo Cho2a965362012-05-12 05:56:09 +0900248struct exynos_iommu_domain {
Marek Szyprowski2860af32015-05-19 15:20:31 +0200249 struct list_head clients; /* list of sysmmu_drvdata.domain_node */
250 sysmmu_pte_t *pgtable; /* lv1 page table, 16KB */
251 short *lv2entcnt; /* free lv2 entry counter for each section */
252 spinlock_t lock; /* lock for modyfying list of clients */
253 spinlock_t pgtablelock; /* lock for modifying page table @ pgtable */
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100254 struct iommu_domain domain; /* generic domain data structure */
KyongHo Cho2a965362012-05-12 05:56:09 +0900255};
256
Marek Szyprowski2860af32015-05-19 15:20:31 +0200257/*
258 * This structure hold all data of a single SYSMMU controller, this includes
259 * hw resources like registers and clocks, pointers and list nodes to connect
260 * it to all other structures, internal state and parameters read from device
261 * tree. It is usually referenced by 'data' pointer.
262 */
KyongHo Cho2a965362012-05-12 05:56:09 +0900263struct sysmmu_drvdata {
Marek Szyprowski2860af32015-05-19 15:20:31 +0200264 struct device *sysmmu; /* SYSMMU controller device */
265 struct device *master; /* master device (owner) */
266 void __iomem *sfrbase; /* our registers */
267 struct clk *clk; /* SYSMMU's clock */
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100268 struct clk *aclk; /* SYSMMU's aclk clock */
269 struct clk *pclk; /* SYSMMU's pclk clock */
Marek Szyprowski2860af32015-05-19 15:20:31 +0200270 struct clk *clk_master; /* master's device clock */
271 int activations; /* number of calls to sysmmu_enable */
272 spinlock_t lock; /* lock for modyfying state */
273 struct exynos_iommu_domain *domain; /* domain we belong to */
274 struct list_head domain_node; /* node for domain clients list */
Marek Szyprowski1b092052015-05-19 15:20:33 +0200275 struct list_head owner_node; /* node for owner controllers list */
Marek Szyprowski2860af32015-05-19 15:20:31 +0200276 phys_addr_t pgtable; /* assigned page table structure */
277 unsigned int version; /* our version */
KyongHo Cho2a965362012-05-12 05:56:09 +0900278};
279
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100280static struct exynos_iommu_domain *to_exynos_domain(struct iommu_domain *dom)
281{
282 return container_of(dom, struct exynos_iommu_domain, domain);
283}
284
KyongHo Cho2a965362012-05-12 05:56:09 +0900285static bool set_sysmmu_active(struct sysmmu_drvdata *data)
286{
287 /* return true if the System MMU was not active previously
288 and it needs to be initialized */
289 return ++data->activations == 1;
290}
291
292static bool set_sysmmu_inactive(struct sysmmu_drvdata *data)
293{
294 /* return true if the System MMU is needed to be disabled */
295 BUG_ON(data->activations < 1);
296 return --data->activations == 0;
297}
298
299static bool is_sysmmu_active(struct sysmmu_drvdata *data)
300{
301 return data->activations > 0;
302}
303
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100304static void sysmmu_unblock(struct sysmmu_drvdata *data)
KyongHo Cho2a965362012-05-12 05:56:09 +0900305{
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100306 writel(CTRL_ENABLE, data->sfrbase + REG_MMU_CTRL);
KyongHo Cho2a965362012-05-12 05:56:09 +0900307}
308
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100309static bool sysmmu_block(struct sysmmu_drvdata *data)
KyongHo Cho2a965362012-05-12 05:56:09 +0900310{
311 int i = 120;
312
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100313 writel(CTRL_BLOCK, data->sfrbase + REG_MMU_CTRL);
314 while ((i > 0) && !(readl(data->sfrbase + REG_MMU_STATUS) & 1))
KyongHo Cho2a965362012-05-12 05:56:09 +0900315 --i;
316
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100317 if (!(readl(data->sfrbase + REG_MMU_STATUS) & 1)) {
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100318 sysmmu_unblock(data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900319 return false;
320 }
321
322 return true;
323}
324
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100325static void __sysmmu_tlb_invalidate(struct sysmmu_drvdata *data)
KyongHo Cho2a965362012-05-12 05:56:09 +0900326{
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100327 if (MMU_MAJ_VER(data->version) < 5)
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100328 writel(0x1, data->sfrbase + REG_MMU_FLUSH);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100329 else
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100330 writel(0x1, data->sfrbase + REG_V5_MMU_FLUSH_ALL);
KyongHo Cho2a965362012-05-12 05:56:09 +0900331}
332
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100333static void __sysmmu_tlb_invalidate_entry(struct sysmmu_drvdata *data,
Cho KyongHod09d78f2014-05-12 11:44:58 +0530334 sysmmu_iova_t iova, unsigned int num_inv)
KyongHo Cho2a965362012-05-12 05:56:09 +0900335{
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530336 unsigned int i;
Sachin Kamat365409d2014-05-22 09:50:56 +0530337
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530338 for (i = 0; i < num_inv; i++) {
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100339 if (MMU_MAJ_VER(data->version) < 5)
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100340 writel((iova & SPAGE_MASK) | 1,
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100341 data->sfrbase + REG_MMU_FLUSH_ENTRY);
342 else
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100343 writel((iova & SPAGE_MASK) | 1,
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100344 data->sfrbase + REG_V5_MMU_FLUSH_ENTRY);
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530345 iova += SPAGE_SIZE;
346 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900347}
348
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100349static void __sysmmu_set_ptbase(struct sysmmu_drvdata *data, phys_addr_t pgd)
KyongHo Cho2a965362012-05-12 05:56:09 +0900350{
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100351 if (MMU_MAJ_VER(data->version) < 5)
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100352 writel(pgd, data->sfrbase + REG_PT_BASE_ADDR);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100353 else
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100354 writel(pgd >> PAGE_SHIFT,
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100355 data->sfrbase + REG_V5_PT_BASE_PFN);
KyongHo Cho2a965362012-05-12 05:56:09 +0900356
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100357 __sysmmu_tlb_invalidate(data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900358}
359
Marek Szyprowskifecc49d2016-05-23 11:30:09 +0200360static void __sysmmu_enable_clocks(struct sysmmu_drvdata *data)
361{
362 BUG_ON(clk_prepare_enable(data->clk_master));
363 BUG_ON(clk_prepare_enable(data->clk));
364 BUG_ON(clk_prepare_enable(data->pclk));
365 BUG_ON(clk_prepare_enable(data->aclk));
366}
367
368static void __sysmmu_disable_clocks(struct sysmmu_drvdata *data)
369{
370 clk_disable_unprepare(data->aclk);
371 clk_disable_unprepare(data->pclk);
372 clk_disable_unprepare(data->clk);
373 clk_disable_unprepare(data->clk_master);
374}
375
Marek Szyprowski850d3132016-02-18 15:12:56 +0100376static void __sysmmu_get_version(struct sysmmu_drvdata *data)
377{
378 u32 ver;
379
Marek Szyprowskifecc49d2016-05-23 11:30:09 +0200380 __sysmmu_enable_clocks(data);
Marek Szyprowski850d3132016-02-18 15:12:56 +0100381
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100382 ver = readl(data->sfrbase + REG_MMU_VERSION);
Marek Szyprowski850d3132016-02-18 15:12:56 +0100383
384 /* controllers on some SoCs don't report proper version */
385 if (ver == 0x80000001u)
386 data->version = MAKE_MMU_VER(1, 0);
387 else
388 data->version = MMU_RAW_VER(ver);
389
390 dev_dbg(data->sysmmu, "hardware version: %d.%d\n",
391 MMU_MAJ_VER(data->version), MMU_MIN_VER(data->version));
392
Marek Szyprowskifecc49d2016-05-23 11:30:09 +0200393 __sysmmu_disable_clocks(data);
Marek Szyprowski850d3132016-02-18 15:12:56 +0100394}
395
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100396static void show_fault_information(struct sysmmu_drvdata *data,
397 const struct sysmmu_fault_info *finfo,
398 sysmmu_iova_t fault_addr)
KyongHo Cho2a965362012-05-12 05:56:09 +0900399{
Cho KyongHod09d78f2014-05-12 11:44:58 +0530400 sysmmu_pte_t *ent;
KyongHo Cho2a965362012-05-12 05:56:09 +0900401
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100402 dev_err(data->sysmmu, "%s FAULT occurred at %#x (page table base: %pa)\n",
403 finfo->name, fault_addr, &data->pgtable);
404 ent = section_entry(phys_to_virt(data->pgtable), fault_addr);
405 dev_err(data->sysmmu, "\tLv1 entry: %#x\n", *ent);
KyongHo Cho2a965362012-05-12 05:56:09 +0900406 if (lv1ent_page(ent)) {
407 ent = page_entry(ent, fault_addr);
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100408 dev_err(data->sysmmu, "\t Lv2 entry: %#x\n", *ent);
KyongHo Cho2a965362012-05-12 05:56:09 +0900409 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900410}
411
412static irqreturn_t exynos_sysmmu_irq(int irq, void *dev_id)
413{
Sachin Kamatf171aba2014-08-04 10:06:28 +0530414 /* SYSMMU is in blocked state when interrupt occurred. */
KyongHo Cho2a965362012-05-12 05:56:09 +0900415 struct sysmmu_drvdata *data = dev_id;
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100416 const struct sysmmu_fault_info *finfo;
417 unsigned int i, n, itype;
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100418 sysmmu_iova_t fault_addr = -1;
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100419 unsigned short reg_status, reg_clear;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530420 int ret = -ENOSYS;
KyongHo Cho2a965362012-05-12 05:56:09 +0900421
KyongHo Cho2a965362012-05-12 05:56:09 +0900422 WARN_ON(!is_sysmmu_active(data));
423
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100424 if (MMU_MAJ_VER(data->version) < 5) {
425 reg_status = REG_INT_STATUS;
426 reg_clear = REG_INT_CLEAR;
427 finfo = sysmmu_faults;
428 n = ARRAY_SIZE(sysmmu_faults);
429 } else {
430 reg_status = REG_V5_INT_STATUS;
431 reg_clear = REG_V5_INT_CLEAR;
432 finfo = sysmmu_v5_faults;
433 n = ARRAY_SIZE(sysmmu_v5_faults);
434 }
435
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530436 spin_lock(&data->lock);
437
Marek Szyprowskib398af22016-02-18 15:12:51 +0100438 clk_enable(data->clk_master);
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530439
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100440 itype = __ffs(readl(data->sfrbase + reg_status));
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100441 for (i = 0; i < n; i++, finfo++)
442 if (finfo->bit == itype)
443 break;
444 /* unknown/unsupported fault */
445 BUG_ON(i == n);
KyongHo Cho2a965362012-05-12 05:56:09 +0900446
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100447 /* print debug message */
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100448 fault_addr = readl(data->sfrbase + finfo->addr_reg);
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100449 show_fault_information(data, finfo, fault_addr);
KyongHo Cho2a965362012-05-12 05:56:09 +0900450
Marek Szyprowskid093fc72016-02-18 15:12:53 +0100451 if (data->domain)
452 ret = report_iommu_fault(&data->domain->domain,
453 data->master, fault_addr, finfo->type);
Cho KyongHo1fab7fa2014-05-12 11:44:56 +0530454 /* fault is not recovered by fault handler */
455 BUG_ON(ret != 0);
KyongHo Cho2a965362012-05-12 05:56:09 +0900456
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100457 writel(1 << itype, data->sfrbase + reg_clear);
Cho KyongHo1fab7fa2014-05-12 11:44:56 +0530458
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100459 sysmmu_unblock(data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900460
Marek Szyprowskib398af22016-02-18 15:12:51 +0100461 clk_disable(data->clk_master);
Cho KyongHo70605872014-05-12 11:44:55 +0530462
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530463 spin_unlock(&data->lock);
KyongHo Cho2a965362012-05-12 05:56:09 +0900464
465 return IRQ_HANDLED;
466}
467
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530468static void __sysmmu_disable_nocount(struct sysmmu_drvdata *data)
KyongHo Cho2a965362012-05-12 05:56:09 +0900469{
Marek Szyprowskib398af22016-02-18 15:12:51 +0100470 clk_enable(data->clk_master);
Cho KyongHo70605872014-05-12 11:44:55 +0530471
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100472 writel(CTRL_DISABLE, data->sfrbase + REG_MMU_CTRL);
473 writel(0, data->sfrbase + REG_MMU_CFG);
KyongHo Cho2a965362012-05-12 05:56:09 +0900474
Marek Szyprowskifecc49d2016-05-23 11:30:09 +0200475 __sysmmu_disable_clocks(data);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530476}
KyongHo Cho2a965362012-05-12 05:56:09 +0900477
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530478static bool __sysmmu_disable(struct sysmmu_drvdata *data)
479{
480 bool disabled;
481 unsigned long flags;
482
483 spin_lock_irqsave(&data->lock, flags);
484
485 disabled = set_sysmmu_inactive(data);
486
487 if (disabled) {
488 data->pgtable = 0;
489 data->domain = NULL;
490
491 __sysmmu_disable_nocount(data);
492
493 dev_dbg(data->sysmmu, "Disabled\n");
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530494 }
495
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530496 spin_unlock_irqrestore(&data->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900497
KyongHo Cho2a965362012-05-12 05:56:09 +0900498 return disabled;
499}
500
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530501static void __sysmmu_init_config(struct sysmmu_drvdata *data)
502{
Marek Szyprowski83addec2016-02-18 15:12:54 +0100503 unsigned int cfg;
Cho KyongHoeeb51842014-05-12 11:45:03 +0530504
Marek Szyprowski83addec2016-02-18 15:12:54 +0100505 if (data->version <= MAKE_MMU_VER(3, 1))
506 cfg = CFG_LRU | CFG_QOS(15);
507 else if (data->version <= MAKE_MMU_VER(3, 2))
508 cfg = CFG_LRU | CFG_QOS(15) | CFG_FLPDCACHE | CFG_SYSSEL;
509 else
510 cfg = CFG_QOS(15) | CFG_FLPDCACHE | CFG_ACGEN;
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530511
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100512 cfg |= CFG_EAP; /* enable access protection bits check */
513
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100514 writel(cfg, data->sfrbase + REG_MMU_CFG);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530515}
516
517static void __sysmmu_enable_nocount(struct sysmmu_drvdata *data)
518{
Marek Szyprowskifecc49d2016-05-23 11:30:09 +0200519 __sysmmu_enable_clocks(data);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530520
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100521 writel(CTRL_BLOCK, data->sfrbase + REG_MMU_CTRL);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530522
523 __sysmmu_init_config(data);
524
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100525 __sysmmu_set_ptbase(data, data->pgtable);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530526
Marek Szyprowski84bd0422016-02-29 13:42:57 +0100527 writel(CTRL_ENABLE, data->sfrbase + REG_MMU_CTRL);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530528
Marek Szyprowskifecc49d2016-05-23 11:30:09 +0200529 /*
530 * SYSMMU driver keeps master's clock enabled only for the short
531 * time, while accessing the registers. For performing address
532 * translation during DMA transaction it relies on the client
533 * driver to enable it.
534 */
Marek Szyprowskib398af22016-02-18 15:12:51 +0100535 clk_disable(data->clk_master);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530536}
537
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200538static int __sysmmu_enable(struct sysmmu_drvdata *data, phys_addr_t pgtable,
Marek Szyprowskia9133b992015-05-19 15:20:29 +0200539 struct exynos_iommu_domain *domain)
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530540{
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530541 unsigned long flags;
542
543 spin_lock_irqsave(&data->lock, flags);
544 if (set_sysmmu_active(data)) {
545 data->pgtable = pgtable;
Marek Szyprowskia9133b992015-05-19 15:20:29 +0200546 data->domain = domain;
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530547 __sysmmu_enable_nocount(data);
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530548 dev_dbg(data->sysmmu, "Enabled\n");
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530549 }
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530550 spin_unlock_irqrestore(&data->lock, flags);
551
Marek Szyprowskib0d4c862016-11-14 11:08:07 +0100552 return 0;
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530553}
554
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200555static void sysmmu_tlb_invalidate_flpdcache(struct sysmmu_drvdata *data,
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530556 sysmmu_iova_t iova)
557{
558 unsigned long flags;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530559
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530560
561 spin_lock_irqsave(&data->lock, flags);
Marek Szyprowski01324ab2016-05-23 11:30:08 +0200562 if (is_sysmmu_active(data) && data->version >= MAKE_MMU_VER(3, 3)) {
563 clk_enable(data->clk_master);
564 __sysmmu_tlb_invalidate_entry(data, iova, 1);
565 clk_disable(data->clk_master);
Marek Szyprowskid631ea92016-02-18 15:12:55 +0100566 }
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530567 spin_unlock_irqrestore(&data->lock, flags);
568
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530569}
570
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200571static void sysmmu_tlb_invalidate_entry(struct sysmmu_drvdata *data,
572 sysmmu_iova_t iova, size_t size)
KyongHo Cho2a965362012-05-12 05:56:09 +0900573{
574 unsigned long flags;
KyongHo Cho2a965362012-05-12 05:56:09 +0900575
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530576 spin_lock_irqsave(&data->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900577 if (is_sysmmu_active(data)) {
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530578 unsigned int num_inv = 1;
Cho KyongHo70605872014-05-12 11:44:55 +0530579
Marek Szyprowskib398af22016-02-18 15:12:51 +0100580 clk_enable(data->clk_master);
Cho KyongHo70605872014-05-12 11:44:55 +0530581
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530582 /*
583 * L2TLB invalidation required
584 * 4KB page: 1 invalidation
Sachin Kamatf171aba2014-08-04 10:06:28 +0530585 * 64KB page: 16 invalidations
586 * 1MB page: 64 invalidations
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530587 * because it is set-associative TLB
588 * with 8-way and 64 sets.
589 * 1MB page can be cached in one of all sets.
590 * 64KB page can be one of 16 consecutive sets.
591 */
Marek Szyprowski512bd0c2015-05-19 15:20:24 +0200592 if (MMU_MAJ_VER(data->version) == 2)
Cho KyongHo3ad6b7f2014-05-12 11:44:49 +0530593 num_inv = min_t(unsigned int, size / PAGE_SIZE, 64);
594
Marek Szyprowski02cdc362016-02-18 15:12:52 +0100595 if (sysmmu_block(data)) {
596 __sysmmu_tlb_invalidate_entry(data, iova, num_inv);
597 sysmmu_unblock(data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900598 }
Marek Szyprowskib398af22016-02-18 15:12:51 +0100599 clk_disable(data->clk_master);
KyongHo Cho2a965362012-05-12 05:56:09 +0900600 }
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530601 spin_unlock_irqrestore(&data->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900602}
603
Marek Szyprowski96f66552016-05-23 13:01:27 +0200604static struct iommu_ops exynos_iommu_ops;
605
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530606static int __init exynos_sysmmu_probe(struct platform_device *pdev)
KyongHo Cho2a965362012-05-12 05:56:09 +0900607{
Cho KyongHo46c16d12014-05-12 11:44:54 +0530608 int irq, ret;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530609 struct device *dev = &pdev->dev;
KyongHo Cho2a965362012-05-12 05:56:09 +0900610 struct sysmmu_drvdata *data;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530611 struct resource *res;
KyongHo Cho2a965362012-05-12 05:56:09 +0900612
Cho KyongHo46c16d12014-05-12 11:44:54 +0530613 data = devm_kzalloc(dev, sizeof(*data), GFP_KERNEL);
614 if (!data)
615 return -ENOMEM;
KyongHo Cho2a965362012-05-12 05:56:09 +0900616
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530617 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Cho KyongHo46c16d12014-05-12 11:44:54 +0530618 data->sfrbase = devm_ioremap_resource(dev, res);
619 if (IS_ERR(data->sfrbase))
620 return PTR_ERR(data->sfrbase);
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530621
Cho KyongHo46c16d12014-05-12 11:44:54 +0530622 irq = platform_get_irq(pdev, 0);
623 if (irq <= 0) {
Cho KyongHo0bf4e542014-05-12 11:45:00 +0530624 dev_err(dev, "Unable to find IRQ resource\n");
Cho KyongHo46c16d12014-05-12 11:44:54 +0530625 return irq;
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530626 }
627
Cho KyongHo46c16d12014-05-12 11:44:54 +0530628 ret = devm_request_irq(dev, irq, exynos_sysmmu_irq, 0,
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530629 dev_name(dev), data);
KyongHo Cho2a965362012-05-12 05:56:09 +0900630 if (ret) {
Cho KyongHo46c16d12014-05-12 11:44:54 +0530631 dev_err(dev, "Unabled to register handler of irq %d\n", irq);
632 return ret;
KyongHo Cho2a965362012-05-12 05:56:09 +0900633 }
634
Cho KyongHo46c16d12014-05-12 11:44:54 +0530635 data->clk = devm_clk_get(dev, "sysmmu");
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200636 if (PTR_ERR(data->clk) == -ENOENT)
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100637 data->clk = NULL;
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200638 else if (IS_ERR(data->clk))
639 return PTR_ERR(data->clk);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100640
641 data->aclk = devm_clk_get(dev, "aclk");
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200642 if (PTR_ERR(data->aclk) == -ENOENT)
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100643 data->aclk = NULL;
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200644 else if (IS_ERR(data->aclk))
645 return PTR_ERR(data->aclk);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100646
647 data->pclk = devm_clk_get(dev, "pclk");
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200648 if (PTR_ERR(data->pclk) == -ENOENT)
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100649 data->pclk = NULL;
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200650 else if (IS_ERR(data->pclk))
651 return PTR_ERR(data->pclk);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100652
653 if (!data->clk && (!data->aclk || !data->pclk)) {
654 dev_err(dev, "Failed to get device clock(s)!\n");
655 return -ENOSYS;
KyongHo Cho2a965362012-05-12 05:56:09 +0900656 }
657
Cho KyongHo70605872014-05-12 11:44:55 +0530658 data->clk_master = devm_clk_get(dev, "master");
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200659 if (PTR_ERR(data->clk_master) == -ENOENT)
Marek Szyprowskib398af22016-02-18 15:12:51 +0100660 data->clk_master = NULL;
Marek Szyprowski0c2b0632016-05-23 11:30:07 +0200661 else if (IS_ERR(data->clk_master))
662 return PTR_ERR(data->clk_master);
Cho KyongHo70605872014-05-12 11:44:55 +0530663
KyongHo Cho2a965362012-05-12 05:56:09 +0900664 data->sysmmu = dev;
Cho KyongHo9d4e7a22014-05-12 11:44:57 +0530665 spin_lock_init(&data->lock);
KyongHo Cho2a965362012-05-12 05:56:09 +0900666
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530667 platform_set_drvdata(pdev, data);
668
Marek Szyprowski850d3132016-02-18 15:12:56 +0100669 __sysmmu_get_version(data);
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100670 if (PG_ENT_SHIFT < 0) {
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100671 if (MMU_MAJ_VER(data->version) < 5) {
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100672 PG_ENT_SHIFT = SYSMMU_PG_ENT_SHIFT;
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100673 LV1_PROT = SYSMMU_LV1_PROT;
674 LV2_PROT = SYSMMU_LV2_PROT;
675 } else {
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100676 PG_ENT_SHIFT = SYSMMU_V5_PG_ENT_SHIFT;
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100677 LV1_PROT = SYSMMU_V5_LV1_PROT;
678 LV2_PROT = SYSMMU_V5_LV2_PROT;
679 }
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100680 }
681
Cho KyongHof4723ec2014-05-12 11:44:52 +0530682 pm_runtime_enable(dev);
KyongHo Cho2a965362012-05-12 05:56:09 +0900683
Marek Szyprowski96f66552016-05-23 13:01:27 +0200684 of_iommu_set_ops(dev->of_node, &exynos_iommu_ops);
685
KyongHo Cho2a965362012-05-12 05:56:09 +0900686 return 0;
KyongHo Cho2a965362012-05-12 05:56:09 +0900687}
688
Marek Szyprowski622015e2015-05-19 15:20:35 +0200689#ifdef CONFIG_PM_SLEEP
690static int exynos_sysmmu_suspend(struct device *dev)
691{
692 struct sysmmu_drvdata *data = dev_get_drvdata(dev);
693
694 dev_dbg(dev, "suspend\n");
695 if (is_sysmmu_active(data)) {
696 __sysmmu_disable_nocount(data);
697 pm_runtime_put(dev);
698 }
699 return 0;
700}
701
702static int exynos_sysmmu_resume(struct device *dev)
703{
704 struct sysmmu_drvdata *data = dev_get_drvdata(dev);
705
706 dev_dbg(dev, "resume\n");
707 if (is_sysmmu_active(data)) {
708 pm_runtime_get_sync(dev);
709 __sysmmu_enable_nocount(data);
710 }
711 return 0;
712}
713#endif
714
715static const struct dev_pm_ops sysmmu_pm_ops = {
716 SET_LATE_SYSTEM_SLEEP_PM_OPS(exynos_sysmmu_suspend, exynos_sysmmu_resume)
717};
718
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530719static const struct of_device_id sysmmu_of_match[] __initconst = {
720 { .compatible = "samsung,exynos-sysmmu", },
721 { },
722};
723
724static struct platform_driver exynos_sysmmu_driver __refdata = {
725 .probe = exynos_sysmmu_probe,
726 .driver = {
KyongHo Cho2a965362012-05-12 05:56:09 +0900727 .name = "exynos-sysmmu",
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530728 .of_match_table = sysmmu_of_match,
Marek Szyprowski622015e2015-05-19 15:20:35 +0200729 .pm = &sysmmu_pm_ops,
Marek Szyprowskib54b8742016-05-20 15:48:21 +0200730 .suppress_bind_attrs = true,
KyongHo Cho2a965362012-05-12 05:56:09 +0900731 }
732};
733
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100734static inline void update_pte(sysmmu_pte_t *ent, sysmmu_pte_t val)
KyongHo Cho2a965362012-05-12 05:56:09 +0900735{
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100736 dma_sync_single_for_cpu(dma_dev, virt_to_phys(ent), sizeof(*ent),
737 DMA_TO_DEVICE);
Ben Dooks6ae53432016-06-08 19:31:10 +0100738 *ent = cpu_to_le32(val);
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100739 dma_sync_single_for_device(dma_dev, virt_to_phys(ent), sizeof(*ent),
740 DMA_TO_DEVICE);
KyongHo Cho2a965362012-05-12 05:56:09 +0900741}
742
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100743static struct iommu_domain *exynos_iommu_domain_alloc(unsigned type)
KyongHo Cho2a965362012-05-12 05:56:09 +0900744{
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200745 struct exynos_iommu_domain *domain;
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100746 dma_addr_t handle;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530747 int i;
KyongHo Cho2a965362012-05-12 05:56:09 +0900748
Marek Szyprowski740a01e2016-02-18 15:12:58 +0100749 /* Check if correct PTE offsets are initialized */
750 BUG_ON(PG_ENT_SHIFT < 0 || !dma_dev);
KyongHo Cho2a965362012-05-12 05:56:09 +0900751
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200752 domain = kzalloc(sizeof(*domain), GFP_KERNEL);
753 if (!domain)
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100754 return NULL;
755
Marek Szyprowski58c6f6a2016-02-18 15:12:49 +0100756 if (type == IOMMU_DOMAIN_DMA) {
757 if (iommu_get_dma_cookie(&domain->domain) != 0)
758 goto err_pgtable;
759 } else if (type != IOMMU_DOMAIN_UNMANAGED) {
760 goto err_pgtable;
761 }
762
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200763 domain->pgtable = (sysmmu_pte_t *)__get_free_pages(GFP_KERNEL, 2);
764 if (!domain->pgtable)
Marek Szyprowski58c6f6a2016-02-18 15:12:49 +0100765 goto err_dma_cookie;
KyongHo Cho2a965362012-05-12 05:56:09 +0900766
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200767 domain->lv2entcnt = (short *)__get_free_pages(GFP_KERNEL | __GFP_ZERO, 1);
768 if (!domain->lv2entcnt)
KyongHo Cho2a965362012-05-12 05:56:09 +0900769 goto err_counter;
770
Sachin Kamatf171aba2014-08-04 10:06:28 +0530771 /* Workaround for System MMU v3.3 to prevent caching 1MiB mapping */
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530772 for (i = 0; i < NUM_LV1ENTRIES; i += 8) {
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200773 domain->pgtable[i + 0] = ZERO_LV2LINK;
774 domain->pgtable[i + 1] = ZERO_LV2LINK;
775 domain->pgtable[i + 2] = ZERO_LV2LINK;
776 domain->pgtable[i + 3] = ZERO_LV2LINK;
777 domain->pgtable[i + 4] = ZERO_LV2LINK;
778 domain->pgtable[i + 5] = ZERO_LV2LINK;
779 domain->pgtable[i + 6] = ZERO_LV2LINK;
780 domain->pgtable[i + 7] = ZERO_LV2LINK;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530781 }
782
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100783 handle = dma_map_single(dma_dev, domain->pgtable, LV1TABLE_SIZE,
784 DMA_TO_DEVICE);
785 /* For mapping page table entries we rely on dma == phys */
786 BUG_ON(handle != virt_to_phys(domain->pgtable));
KyongHo Cho2a965362012-05-12 05:56:09 +0900787
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200788 spin_lock_init(&domain->lock);
789 spin_lock_init(&domain->pgtablelock);
790 INIT_LIST_HEAD(&domain->clients);
KyongHo Cho2a965362012-05-12 05:56:09 +0900791
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200792 domain->domain.geometry.aperture_start = 0;
793 domain->domain.geometry.aperture_end = ~0UL;
794 domain->domain.geometry.force_aperture = true;
Joerg Roedel3177bb72012-07-11 12:41:10 +0200795
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200796 return &domain->domain;
KyongHo Cho2a965362012-05-12 05:56:09 +0900797
798err_counter:
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200799 free_pages((unsigned long)domain->pgtable, 2);
Marek Szyprowski58c6f6a2016-02-18 15:12:49 +0100800err_dma_cookie:
801 if (type == IOMMU_DOMAIN_DMA)
802 iommu_put_dma_cookie(&domain->domain);
KyongHo Cho2a965362012-05-12 05:56:09 +0900803err_pgtable:
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200804 kfree(domain);
Joerg Roedele1fd1ea2015-03-26 13:43:11 +0100805 return NULL;
KyongHo Cho2a965362012-05-12 05:56:09 +0900806}
807
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200808static void exynos_iommu_domain_free(struct iommu_domain *iommu_domain)
KyongHo Cho2a965362012-05-12 05:56:09 +0900809{
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200810 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200811 struct sysmmu_drvdata *data, *next;
KyongHo Cho2a965362012-05-12 05:56:09 +0900812 unsigned long flags;
813 int i;
814
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200815 WARN_ON(!list_empty(&domain->clients));
KyongHo Cho2a965362012-05-12 05:56:09 +0900816
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200817 spin_lock_irqsave(&domain->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900818
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200819 list_for_each_entry_safe(data, next, &domain->clients, domain_node) {
Marek Szyprowskib0d4c862016-11-14 11:08:07 +0100820 __sysmmu_disable(data);
821 data->master = NULL;
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200822 list_del_init(&data->domain_node);
KyongHo Cho2a965362012-05-12 05:56:09 +0900823 }
824
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200825 spin_unlock_irqrestore(&domain->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900826
Marek Szyprowski58c6f6a2016-02-18 15:12:49 +0100827 if (iommu_domain->type == IOMMU_DOMAIN_DMA)
828 iommu_put_dma_cookie(iommu_domain);
829
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100830 dma_unmap_single(dma_dev, virt_to_phys(domain->pgtable), LV1TABLE_SIZE,
831 DMA_TO_DEVICE);
832
KyongHo Cho2a965362012-05-12 05:56:09 +0900833 for (i = 0; i < NUM_LV1ENTRIES; i++)
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100834 if (lv1ent_page(domain->pgtable + i)) {
835 phys_addr_t base = lv2table_base(domain->pgtable + i);
836
837 dma_unmap_single(dma_dev, base, LV2TABLE_SIZE,
838 DMA_TO_DEVICE);
Cho KyongHo734c3c72014-05-12 11:44:48 +0530839 kmem_cache_free(lv2table_kmem_cache,
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100840 phys_to_virt(base));
841 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900842
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200843 free_pages((unsigned long)domain->pgtable, 2);
844 free_pages((unsigned long)domain->lv2entcnt, 1);
845 kfree(domain);
KyongHo Cho2a965362012-05-12 05:56:09 +0900846}
847
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100848static void exynos_iommu_detach_device(struct iommu_domain *iommu_domain,
849 struct device *dev)
850{
851 struct exynos_iommu_owner *owner = dev->archdata.iommu;
852 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
853 phys_addr_t pagetable = virt_to_phys(domain->pgtable);
854 struct sysmmu_drvdata *data, *next;
855 unsigned long flags;
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100856
857 if (!has_sysmmu(dev) || owner->domain != iommu_domain)
858 return;
859
860 spin_lock_irqsave(&domain->lock, flags);
861 list_for_each_entry_safe(data, next, &domain->clients, domain_node) {
Marek Szyprowskib0d4c862016-11-14 11:08:07 +0100862 __sysmmu_disable(data);
863 data->master = NULL;
864 list_del_init(&data->domain_node);
865 pm_runtime_put(data->sysmmu);
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100866 }
867 spin_unlock_irqrestore(&domain->lock, flags);
868
869 owner->domain = NULL;
870
Marek Szyprowskib0d4c862016-11-14 11:08:07 +0100871 dev_dbg(dev, "%s: Detached IOMMU with pgtable %pa\n", __func__,
872 &pagetable);
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100873}
874
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200875static int exynos_iommu_attach_device(struct iommu_domain *iommu_domain,
KyongHo Cho2a965362012-05-12 05:56:09 +0900876 struct device *dev)
877{
Cho KyongHo6b21a5d2014-05-12 11:45:02 +0530878 struct exynos_iommu_owner *owner = dev->archdata.iommu;
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200879 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200880 struct sysmmu_drvdata *data;
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200881 phys_addr_t pagetable = virt_to_phys(domain->pgtable);
KyongHo Cho2a965362012-05-12 05:56:09 +0900882 unsigned long flags;
KyongHo Cho2a965362012-05-12 05:56:09 +0900883
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200884 if (!has_sysmmu(dev))
885 return -ENODEV;
KyongHo Cho2a965362012-05-12 05:56:09 +0900886
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100887 if (owner->domain)
888 exynos_iommu_detach_device(owner->domain, dev);
889
Marek Szyprowski1b092052015-05-19 15:20:33 +0200890 list_for_each_entry(data, &owner->controllers, owner_node) {
Marek Szyprowskice70ca52015-05-19 15:20:34 +0200891 pm_runtime_get_sync(data->sysmmu);
Marek Szyprowskib0d4c862016-11-14 11:08:07 +0100892 __sysmmu_enable(data, pagetable, domain);
893 data->master = dev;
KyongHo Cho2a965362012-05-12 05:56:09 +0900894
Marek Szyprowskib0d4c862016-11-14 11:08:07 +0100895 spin_lock_irqsave(&domain->lock, flags);
896 list_add_tail(&data->domain_node, &domain->clients);
897 spin_unlock_irqrestore(&domain->lock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +0900898 }
899
Marek Szyprowski5fa61cb2016-02-18 15:13:00 +0100900 owner->domain = iommu_domain;
Marek Szyprowskib0d4c862016-11-14 11:08:07 +0100901 dev_dbg(dev, "%s: Attached IOMMU with pgtable %pa\n", __func__,
902 &pagetable);
Cho KyongHo7222e8d2014-05-12 11:44:46 +0530903
Marek Szyprowskib0d4c862016-11-14 11:08:07 +0100904 return 0;
KyongHo Cho2a965362012-05-12 05:56:09 +0900905}
906
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200907static sysmmu_pte_t *alloc_lv2entry(struct exynos_iommu_domain *domain,
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530908 sysmmu_pte_t *sent, sysmmu_iova_t iova, short *pgcounter)
KyongHo Cho2a965362012-05-12 05:56:09 +0900909{
Cho KyongHo61128f02014-05-12 11:44:47 +0530910 if (lv1ent_section(sent)) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530911 WARN(1, "Trying mapping on %#08x mapped with 1MiB page", iova);
Cho KyongHo61128f02014-05-12 11:44:47 +0530912 return ERR_PTR(-EADDRINUSE);
913 }
914
KyongHo Cho2a965362012-05-12 05:56:09 +0900915 if (lv1ent_fault(sent)) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530916 sysmmu_pte_t *pent;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530917 bool need_flush_flpd_cache = lv1ent_zero(sent);
KyongHo Cho2a965362012-05-12 05:56:09 +0900918
Cho KyongHo734c3c72014-05-12 11:44:48 +0530919 pent = kmem_cache_zalloc(lv2table_kmem_cache, GFP_ATOMIC);
Arnd Bergmanndbf6c6e2016-02-29 09:45:59 +0100920 BUG_ON((uintptr_t)pent & (LV2TABLE_SIZE - 1));
KyongHo Cho2a965362012-05-12 05:56:09 +0900921 if (!pent)
Cho KyongHo61128f02014-05-12 11:44:47 +0530922 return ERR_PTR(-ENOMEM);
KyongHo Cho2a965362012-05-12 05:56:09 +0900923
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100924 update_pte(sent, mk_lv1ent_page(virt_to_phys(pent)));
Colin Crossdc3814f2015-05-08 17:05:44 -0700925 kmemleak_ignore(pent);
KyongHo Cho2a965362012-05-12 05:56:09 +0900926 *pgcounter = NUM_LV2ENTRIES;
Marek Szyprowski5e3435e2016-02-18 15:12:50 +0100927 dma_map_single(dma_dev, pent, LV2TABLE_SIZE, DMA_TO_DEVICE);
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530928
929 /*
Sachin Kamatf171aba2014-08-04 10:06:28 +0530930 * If pre-fetched SLPD is a faulty SLPD in zero_l2_table,
931 * FLPD cache may cache the address of zero_l2_table. This
932 * function replaces the zero_l2_table with new L2 page table
933 * to write valid mappings.
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530934 * Accessing the valid area may cause page fault since FLPD
Sachin Kamatf171aba2014-08-04 10:06:28 +0530935 * cache may still cache zero_l2_table for the valid area
936 * instead of new L2 page table that has the mapping
937 * information of the valid area.
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530938 * Thus any replacement of zero_l2_table with other valid L2
939 * page table must involve FLPD cache invalidation for System
940 * MMU v3.3.
941 * FLPD cache invalidation is performed with TLB invalidation
942 * by VPN without blocking. It is safe to invalidate TLB without
943 * blocking because the target address of TLB invalidation is
944 * not currently mapped.
945 */
946 if (need_flush_flpd_cache) {
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200947 struct sysmmu_drvdata *data;
Sachin Kamat365409d2014-05-22 09:50:56 +0530948
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200949 spin_lock(&domain->lock);
950 list_for_each_entry(data, &domain->clients, domain_node)
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200951 sysmmu_tlb_invalidate_flpdcache(data, iova);
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200952 spin_unlock(&domain->lock);
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530953 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900954 }
955
956 return page_entry(sent, iova);
957}
958
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200959static int lv1set_section(struct exynos_iommu_domain *domain,
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530960 sysmmu_pte_t *sent, sysmmu_iova_t iova,
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100961 phys_addr_t paddr, int prot, short *pgcnt)
KyongHo Cho2a965362012-05-12 05:56:09 +0900962{
Cho KyongHo61128f02014-05-12 11:44:47 +0530963 if (lv1ent_section(sent)) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530964 WARN(1, "Trying mapping on 1MiB@%#08x that is mapped",
Cho KyongHo61128f02014-05-12 11:44:47 +0530965 iova);
KyongHo Cho2a965362012-05-12 05:56:09 +0900966 return -EADDRINUSE;
Cho KyongHo61128f02014-05-12 11:44:47 +0530967 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900968
969 if (lv1ent_page(sent)) {
Cho KyongHo61128f02014-05-12 11:44:47 +0530970 if (*pgcnt != NUM_LV2ENTRIES) {
Cho KyongHod09d78f2014-05-12 11:44:58 +0530971 WARN(1, "Trying mapping on 1MiB@%#08x that is mapped",
Cho KyongHo61128f02014-05-12 11:44:47 +0530972 iova);
KyongHo Cho2a965362012-05-12 05:56:09 +0900973 return -EADDRINUSE;
Cho KyongHo61128f02014-05-12 11:44:47 +0530974 }
KyongHo Cho2a965362012-05-12 05:56:09 +0900975
Cho KyongHo734c3c72014-05-12 11:44:48 +0530976 kmem_cache_free(lv2table_kmem_cache, page_entry(sent, 0));
KyongHo Cho2a965362012-05-12 05:56:09 +0900977 *pgcnt = 0;
978 }
979
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100980 update_pte(sent, mk_lv1ent_sect(paddr, prot));
KyongHo Cho2a965362012-05-12 05:56:09 +0900981
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200982 spin_lock(&domain->lock);
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530983 if (lv1ent_page_zero(sent)) {
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200984 struct sysmmu_drvdata *data;
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530985 /*
986 * Flushing FLPD cache in System MMU v3.3 that may cache a FLPD
987 * entry by speculative prefetch of SLPD which has no mapping.
988 */
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200989 list_for_each_entry(data, &domain->clients, domain_node)
Marek Szyprowski469aceb2015-05-19 15:20:27 +0200990 sysmmu_tlb_invalidate_flpdcache(data, iova);
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530991 }
Marek Szyprowskibfa00482015-05-19 15:20:28 +0200992 spin_unlock(&domain->lock);
Cho KyongHo66a7ed82014-05-12 11:45:04 +0530993
KyongHo Cho2a965362012-05-12 05:56:09 +0900994 return 0;
995}
996
Cho KyongHod09d78f2014-05-12 11:44:58 +0530997static int lv2set_page(sysmmu_pte_t *pent, phys_addr_t paddr, size_t size,
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +0100998 int prot, short *pgcnt)
KyongHo Cho2a965362012-05-12 05:56:09 +0900999{
1000 if (size == SPAGE_SIZE) {
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301001 if (WARN_ON(!lv2ent_fault(pent)))
KyongHo Cho2a965362012-05-12 05:56:09 +09001002 return -EADDRINUSE;
1003
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +01001004 update_pte(pent, mk_lv2ent_spage(paddr, prot));
KyongHo Cho2a965362012-05-12 05:56:09 +09001005 *pgcnt -= 1;
1006 } else { /* size == LPAGE_SIZE */
1007 int i;
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001008 dma_addr_t pent_base = virt_to_phys(pent);
Sachin Kamat365409d2014-05-22 09:50:56 +05301009
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001010 dma_sync_single_for_cpu(dma_dev, pent_base,
1011 sizeof(*pent) * SPAGES_PER_LPAGE,
1012 DMA_TO_DEVICE);
KyongHo Cho2a965362012-05-12 05:56:09 +09001013 for (i = 0; i < SPAGES_PER_LPAGE; i++, pent++) {
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301014 if (WARN_ON(!lv2ent_fault(pent))) {
Cho KyongHo61128f02014-05-12 11:44:47 +05301015 if (i > 0)
1016 memset(pent - i, 0, sizeof(*pent) * i);
KyongHo Cho2a965362012-05-12 05:56:09 +09001017 return -EADDRINUSE;
1018 }
1019
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +01001020 *pent = mk_lv2ent_lpage(paddr, prot);
KyongHo Cho2a965362012-05-12 05:56:09 +09001021 }
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001022 dma_sync_single_for_device(dma_dev, pent_base,
1023 sizeof(*pent) * SPAGES_PER_LPAGE,
1024 DMA_TO_DEVICE);
KyongHo Cho2a965362012-05-12 05:56:09 +09001025 *pgcnt -= SPAGES_PER_LPAGE;
1026 }
1027
1028 return 0;
1029}
1030
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301031/*
1032 * *CAUTION* to the I/O virtual memory managers that support exynos-iommu:
1033 *
Sachin Kamatf171aba2014-08-04 10:06:28 +05301034 * System MMU v3.x has advanced logic to improve address translation
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301035 * performance with caching more page table entries by a page table walk.
Sachin Kamatf171aba2014-08-04 10:06:28 +05301036 * However, the logic has a bug that while caching faulty page table entries,
1037 * System MMU reports page fault if the cached fault entry is hit even though
1038 * the fault entry is updated to a valid entry after the entry is cached.
1039 * To prevent caching faulty page table entries which may be updated to valid
1040 * entries later, the virtual memory manager should care about the workaround
1041 * for the problem. The following describes the workaround.
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301042 *
1043 * Any two consecutive I/O virtual address regions must have a hole of 128KiB
Sachin Kamatf171aba2014-08-04 10:06:28 +05301044 * at maximum to prevent misbehavior of System MMU 3.x (workaround for h/w bug).
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301045 *
Sachin Kamatf171aba2014-08-04 10:06:28 +05301046 * Precisely, any start address of I/O virtual region must be aligned with
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301047 * the following sizes for System MMU v3.1 and v3.2.
1048 * System MMU v3.1: 128KiB
1049 * System MMU v3.2: 256KiB
1050 *
1051 * Because System MMU v3.3 caches page table entries more aggressively, it needs
Sachin Kamatf171aba2014-08-04 10:06:28 +05301052 * more workarounds.
1053 * - Any two consecutive I/O virtual regions must have a hole of size larger
1054 * than or equal to 128KiB.
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301055 * - Start address of an I/O virtual region must be aligned by 128KiB.
1056 */
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001057static int exynos_iommu_map(struct iommu_domain *iommu_domain,
1058 unsigned long l_iova, phys_addr_t paddr, size_t size,
1059 int prot)
KyongHo Cho2a965362012-05-12 05:56:09 +09001060{
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001061 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
Cho KyongHod09d78f2014-05-12 11:44:58 +05301062 sysmmu_pte_t *entry;
1063 sysmmu_iova_t iova = (sysmmu_iova_t)l_iova;
KyongHo Cho2a965362012-05-12 05:56:09 +09001064 unsigned long flags;
1065 int ret = -ENOMEM;
1066
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001067 BUG_ON(domain->pgtable == NULL);
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +01001068 prot &= SYSMMU_SUPPORTED_PROT_BITS;
KyongHo Cho2a965362012-05-12 05:56:09 +09001069
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001070 spin_lock_irqsave(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001071
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001072 entry = section_entry(domain->pgtable, iova);
KyongHo Cho2a965362012-05-12 05:56:09 +09001073
1074 if (size == SECT_SIZE) {
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +01001075 ret = lv1set_section(domain, entry, iova, paddr, prot,
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001076 &domain->lv2entcnt[lv1ent_offset(iova)]);
KyongHo Cho2a965362012-05-12 05:56:09 +09001077 } else {
Cho KyongHod09d78f2014-05-12 11:44:58 +05301078 sysmmu_pte_t *pent;
KyongHo Cho2a965362012-05-12 05:56:09 +09001079
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001080 pent = alloc_lv2entry(domain, entry, iova,
1081 &domain->lv2entcnt[lv1ent_offset(iova)]);
KyongHo Cho2a965362012-05-12 05:56:09 +09001082
Cho KyongHo61128f02014-05-12 11:44:47 +05301083 if (IS_ERR(pent))
1084 ret = PTR_ERR(pent);
KyongHo Cho2a965362012-05-12 05:56:09 +09001085 else
Marek Szyprowski1a0d8da2016-11-03 09:04:45 +01001086 ret = lv2set_page(pent, paddr, size, prot,
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001087 &domain->lv2entcnt[lv1ent_offset(iova)]);
KyongHo Cho2a965362012-05-12 05:56:09 +09001088 }
1089
Cho KyongHo61128f02014-05-12 11:44:47 +05301090 if (ret)
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301091 pr_err("%s: Failed(%d) to map %#zx bytes @ %#x\n",
1092 __func__, ret, size, iova);
KyongHo Cho2a965362012-05-12 05:56:09 +09001093
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001094 spin_unlock_irqrestore(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001095
1096 return ret;
1097}
1098
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001099static void exynos_iommu_tlb_invalidate_entry(struct exynos_iommu_domain *domain,
1100 sysmmu_iova_t iova, size_t size)
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301101{
Marek Szyprowski469aceb2015-05-19 15:20:27 +02001102 struct sysmmu_drvdata *data;
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301103 unsigned long flags;
1104
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001105 spin_lock_irqsave(&domain->lock, flags);
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301106
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001107 list_for_each_entry(data, &domain->clients, domain_node)
Marek Szyprowski469aceb2015-05-19 15:20:27 +02001108 sysmmu_tlb_invalidate_entry(data, iova, size);
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301109
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001110 spin_unlock_irqrestore(&domain->lock, flags);
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301111}
1112
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001113static size_t exynos_iommu_unmap(struct iommu_domain *iommu_domain,
1114 unsigned long l_iova, size_t size)
KyongHo Cho2a965362012-05-12 05:56:09 +09001115{
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001116 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
Cho KyongHod09d78f2014-05-12 11:44:58 +05301117 sysmmu_iova_t iova = (sysmmu_iova_t)l_iova;
1118 sysmmu_pte_t *ent;
Cho KyongHo61128f02014-05-12 11:44:47 +05301119 size_t err_pgsize;
Cho KyongHod09d78f2014-05-12 11:44:58 +05301120 unsigned long flags;
KyongHo Cho2a965362012-05-12 05:56:09 +09001121
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001122 BUG_ON(domain->pgtable == NULL);
KyongHo Cho2a965362012-05-12 05:56:09 +09001123
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001124 spin_lock_irqsave(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001125
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001126 ent = section_entry(domain->pgtable, iova);
KyongHo Cho2a965362012-05-12 05:56:09 +09001127
1128 if (lv1ent_section(ent)) {
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301129 if (WARN_ON(size < SECT_SIZE)) {
Cho KyongHo61128f02014-05-12 11:44:47 +05301130 err_pgsize = SECT_SIZE;
1131 goto err;
1132 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001133
Sachin Kamatf171aba2014-08-04 10:06:28 +05301134 /* workaround for h/w bug in System MMU v3.3 */
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001135 update_pte(ent, ZERO_LV2LINK);
KyongHo Cho2a965362012-05-12 05:56:09 +09001136 size = SECT_SIZE;
1137 goto done;
1138 }
1139
1140 if (unlikely(lv1ent_fault(ent))) {
1141 if (size > SECT_SIZE)
1142 size = SECT_SIZE;
1143 goto done;
1144 }
1145
1146 /* lv1ent_page(sent) == true here */
1147
1148 ent = page_entry(ent, iova);
1149
1150 if (unlikely(lv2ent_fault(ent))) {
1151 size = SPAGE_SIZE;
1152 goto done;
1153 }
1154
1155 if (lv2ent_small(ent)) {
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001156 update_pte(ent, 0);
KyongHo Cho2a965362012-05-12 05:56:09 +09001157 size = SPAGE_SIZE;
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001158 domain->lv2entcnt[lv1ent_offset(iova)] += 1;
KyongHo Cho2a965362012-05-12 05:56:09 +09001159 goto done;
1160 }
1161
1162 /* lv1ent_large(ent) == true here */
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301163 if (WARN_ON(size < LPAGE_SIZE)) {
Cho KyongHo61128f02014-05-12 11:44:47 +05301164 err_pgsize = LPAGE_SIZE;
1165 goto err;
1166 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001167
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001168 dma_sync_single_for_cpu(dma_dev, virt_to_phys(ent),
1169 sizeof(*ent) * SPAGES_PER_LPAGE,
1170 DMA_TO_DEVICE);
KyongHo Cho2a965362012-05-12 05:56:09 +09001171 memset(ent, 0, sizeof(*ent) * SPAGES_PER_LPAGE);
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001172 dma_sync_single_for_device(dma_dev, virt_to_phys(ent),
1173 sizeof(*ent) * SPAGES_PER_LPAGE,
1174 DMA_TO_DEVICE);
KyongHo Cho2a965362012-05-12 05:56:09 +09001175 size = LPAGE_SIZE;
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001176 domain->lv2entcnt[lv1ent_offset(iova)] += SPAGES_PER_LPAGE;
KyongHo Cho2a965362012-05-12 05:56:09 +09001177done:
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001178 spin_unlock_irqrestore(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001179
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001180 exynos_iommu_tlb_invalidate_entry(domain, iova, size);
KyongHo Cho2a965362012-05-12 05:56:09 +09001181
KyongHo Cho2a965362012-05-12 05:56:09 +09001182 return size;
Cho KyongHo61128f02014-05-12 11:44:47 +05301183err:
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001184 spin_unlock_irqrestore(&domain->pgtablelock, flags);
Cho KyongHo61128f02014-05-12 11:44:47 +05301185
Cho KyongHo0bf4e542014-05-12 11:45:00 +05301186 pr_err("%s: Failed: size(%#zx) @ %#x is smaller than page size %#zx\n",
1187 __func__, size, iova, err_pgsize);
Cho KyongHo61128f02014-05-12 11:44:47 +05301188
1189 return 0;
KyongHo Cho2a965362012-05-12 05:56:09 +09001190}
1191
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001192static phys_addr_t exynos_iommu_iova_to_phys(struct iommu_domain *iommu_domain,
Varun Sethibb5547a2013-03-29 01:23:58 +05301193 dma_addr_t iova)
KyongHo Cho2a965362012-05-12 05:56:09 +09001194{
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001195 struct exynos_iommu_domain *domain = to_exynos_domain(iommu_domain);
Cho KyongHod09d78f2014-05-12 11:44:58 +05301196 sysmmu_pte_t *entry;
KyongHo Cho2a965362012-05-12 05:56:09 +09001197 unsigned long flags;
1198 phys_addr_t phys = 0;
1199
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001200 spin_lock_irqsave(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001201
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001202 entry = section_entry(domain->pgtable, iova);
KyongHo Cho2a965362012-05-12 05:56:09 +09001203
1204 if (lv1ent_section(entry)) {
1205 phys = section_phys(entry) + section_offs(iova);
1206 } else if (lv1ent_page(entry)) {
1207 entry = page_entry(entry, iova);
1208
1209 if (lv2ent_large(entry))
1210 phys = lpage_phys(entry) + lpage_offs(iova);
1211 else if (lv2ent_small(entry))
1212 phys = spage_phys(entry) + spage_offs(iova);
1213 }
1214
Marek Szyprowskibfa00482015-05-19 15:20:28 +02001215 spin_unlock_irqrestore(&domain->pgtablelock, flags);
KyongHo Cho2a965362012-05-12 05:56:09 +09001216
1217 return phys;
1218}
1219
Marek Szyprowski6c2ae7e2016-02-18 15:12:48 +01001220static struct iommu_group *get_device_iommu_group(struct device *dev)
1221{
1222 struct iommu_group *group;
1223
1224 group = iommu_group_get(dev);
1225 if (!group)
1226 group = iommu_group_alloc();
1227
1228 return group;
1229}
1230
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301231static int exynos_iommu_add_device(struct device *dev)
1232{
1233 struct iommu_group *group;
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301234
Marek Szyprowski06801db2015-05-19 15:20:32 +02001235 if (!has_sysmmu(dev))
1236 return -ENODEV;
1237
Marek Szyprowski6c2ae7e2016-02-18 15:12:48 +01001238 group = iommu_group_get_for_dev(dev);
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301239
Marek Szyprowski6c2ae7e2016-02-18 15:12:48 +01001240 if (IS_ERR(group))
1241 return PTR_ERR(group);
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301242
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301243 iommu_group_put(group);
1244
Marek Szyprowski6c2ae7e2016-02-18 15:12:48 +01001245 return 0;
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301246}
1247
1248static void exynos_iommu_remove_device(struct device *dev)
1249{
Marek Szyprowski06801db2015-05-19 15:20:32 +02001250 if (!has_sysmmu(dev))
1251 return;
1252
Antonios Motakisbf4a1c92014-05-12 11:44:59 +05301253 iommu_group_remove_device(dev);
1254}
1255
Marek Szyprowskiaa759fd2015-05-19 15:20:37 +02001256static int exynos_iommu_of_xlate(struct device *dev,
1257 struct of_phandle_args *spec)
1258{
1259 struct exynos_iommu_owner *owner = dev->archdata.iommu;
1260 struct platform_device *sysmmu = of_find_device_by_node(spec->np);
1261 struct sysmmu_drvdata *data;
1262
1263 if (!sysmmu)
1264 return -ENODEV;
1265
1266 data = platform_get_drvdata(sysmmu);
1267 if (!data)
1268 return -ENODEV;
1269
1270 if (!owner) {
1271 owner = kzalloc(sizeof(*owner), GFP_KERNEL);
1272 if (!owner)
1273 return -ENOMEM;
1274
1275 INIT_LIST_HEAD(&owner->controllers);
1276 dev->archdata.iommu = owner;
1277 }
1278
1279 list_add_tail(&data->owner_node, &owner->controllers);
1280 return 0;
1281}
1282
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001283static struct iommu_ops exynos_iommu_ops = {
Joerg Roedele1fd1ea2015-03-26 13:43:11 +01001284 .domain_alloc = exynos_iommu_domain_alloc,
1285 .domain_free = exynos_iommu_domain_free,
Bjorn Helgaasba5fa6f2014-05-08 14:49:14 -06001286 .attach_dev = exynos_iommu_attach_device,
1287 .detach_dev = exynos_iommu_detach_device,
1288 .map = exynos_iommu_map,
1289 .unmap = exynos_iommu_unmap,
Olav Haugan315786e2014-10-25 09:55:16 -07001290 .map_sg = default_iommu_map_sg,
Bjorn Helgaasba5fa6f2014-05-08 14:49:14 -06001291 .iova_to_phys = exynos_iommu_iova_to_phys,
Marek Szyprowski6c2ae7e2016-02-18 15:12:48 +01001292 .device_group = get_device_iommu_group,
Bjorn Helgaasba5fa6f2014-05-08 14:49:14 -06001293 .add_device = exynos_iommu_add_device,
1294 .remove_device = exynos_iommu_remove_device,
KyongHo Cho2a965362012-05-12 05:56:09 +09001295 .pgsize_bitmap = SECT_SIZE | LPAGE_SIZE | SPAGE_SIZE,
Marek Szyprowskiaa759fd2015-05-19 15:20:37 +02001296 .of_xlate = exynos_iommu_of_xlate,
KyongHo Cho2a965362012-05-12 05:56:09 +09001297};
1298
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001299static bool init_done;
1300
KyongHo Cho2a965362012-05-12 05:56:09 +09001301static int __init exynos_iommu_init(void)
1302{
1303 int ret;
1304
Cho KyongHo734c3c72014-05-12 11:44:48 +05301305 lv2table_kmem_cache = kmem_cache_create("exynos-iommu-lv2table",
1306 LV2TABLE_SIZE, LV2TABLE_SIZE, 0, NULL);
1307 if (!lv2table_kmem_cache) {
1308 pr_err("%s: Failed to create kmem cache\n", __func__);
1309 return -ENOMEM;
1310 }
1311
KyongHo Cho2a965362012-05-12 05:56:09 +09001312 ret = platform_driver_register(&exynos_sysmmu_driver);
Cho KyongHo734c3c72014-05-12 11:44:48 +05301313 if (ret) {
1314 pr_err("%s: Failed to register driver\n", __func__);
1315 goto err_reg_driver;
1316 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001317
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301318 zero_lv2_table = kmem_cache_zalloc(lv2table_kmem_cache, GFP_KERNEL);
1319 if (zero_lv2_table == NULL) {
1320 pr_err("%s: Failed to allocate zero level2 page table\n",
1321 __func__);
1322 ret = -ENOMEM;
1323 goto err_zero_lv2;
1324 }
1325
Cho KyongHo734c3c72014-05-12 11:44:48 +05301326 ret = bus_set_iommu(&platform_bus_type, &exynos_iommu_ops);
1327 if (ret) {
1328 pr_err("%s: Failed to register exynos-iommu driver.\n",
1329 __func__);
1330 goto err_set_iommu;
1331 }
KyongHo Cho2a965362012-05-12 05:56:09 +09001332
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001333 init_done = true;
1334
Cho KyongHo734c3c72014-05-12 11:44:48 +05301335 return 0;
1336err_set_iommu:
Cho KyongHo66a7ed82014-05-12 11:45:04 +05301337 kmem_cache_free(lv2table_kmem_cache, zero_lv2_table);
1338err_zero_lv2:
Cho KyongHo734c3c72014-05-12 11:44:48 +05301339 platform_driver_unregister(&exynos_sysmmu_driver);
1340err_reg_driver:
1341 kmem_cache_destroy(lv2table_kmem_cache);
KyongHo Cho2a965362012-05-12 05:56:09 +09001342 return ret;
1343}
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001344
1345static int __init exynos_iommu_of_setup(struct device_node *np)
1346{
1347 struct platform_device *pdev;
1348
1349 if (!init_done)
1350 exynos_iommu_init();
1351
1352 pdev = of_platform_device_create(np, NULL, platform_bus_type.dev_root);
Amitoj Kaur Chawla423595e2016-08-01 11:48:38 +05301353 if (!pdev)
1354 return -ENODEV;
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001355
Marek Szyprowski5e3435e2016-02-18 15:12:50 +01001356 /*
1357 * use the first registered sysmmu device for performing
1358 * dma mapping operations on iommu page tables (cpu cache flush)
1359 */
1360 if (!dma_dev)
1361 dma_dev = &pdev->dev;
1362
Marek Szyprowski8ed55c82015-05-19 15:20:36 +02001363 return 0;
1364}
1365
1366IOMMU_OF_DECLARE(exynos_iommu_of, "samsung,exynos-sysmmu",
1367 exynos_iommu_of_setup);