Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 1 | /* |
| 2 | * C-Media CMI8788 driver - main driver module |
| 3 | * |
| 4 | * Copyright (c) Clemens Ladisch <clemens@ladisch.de> |
| 5 | * |
| 6 | * |
| 7 | * This driver is free software; you can redistribute it and/or modify |
| 8 | * it under the terms of the GNU General Public License, version 2. |
| 9 | * |
| 10 | * This driver is distributed in the hope that it will be useful, |
| 11 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 13 | * GNU General Public License for more details. |
| 14 | * |
| 15 | * You should have received a copy of the GNU General Public License |
| 16 | * along with this driver; if not, write to the Free Software |
| 17 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA |
| 18 | */ |
| 19 | |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 20 | #include <linux/delay.h> |
| 21 | #include <linux/interrupt.h> |
| 22 | #include <linux/mutex.h> |
| 23 | #include <linux/pci.h> |
| 24 | #include <sound/ac97_codec.h> |
| 25 | #include <sound/asoundef.h> |
| 26 | #include <sound/core.h> |
| 27 | #include <sound/info.h> |
| 28 | #include <sound/mpu401.h> |
| 29 | #include <sound/pcm.h> |
| 30 | #include "oxygen.h" |
Clemens Ladisch | 878ac3e | 2008-01-21 08:50:19 +0100 | [diff] [blame] | 31 | #include "cm9780.h" |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 32 | |
| 33 | MODULE_AUTHOR("Clemens Ladisch <clemens@ladisch.de>"); |
| 34 | MODULE_DESCRIPTION("C-Media CMI8788 helper library"); |
Clemens Ladisch | d023dc0 | 2008-05-13 09:18:27 +0200 | [diff] [blame] | 35 | MODULE_LICENSE("GPL v2"); |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 36 | |
| 37 | |
| 38 | static irqreturn_t oxygen_interrupt(int dummy, void *dev_id) |
| 39 | { |
| 40 | struct oxygen *chip = dev_id; |
| 41 | unsigned int status, clear, elapsed_streams, i; |
| 42 | |
| 43 | status = oxygen_read16(chip, OXYGEN_INTERRUPT_STATUS); |
| 44 | if (!status) |
| 45 | return IRQ_NONE; |
| 46 | |
| 47 | spin_lock(&chip->reg_lock); |
| 48 | |
| 49 | clear = status & (OXYGEN_CHANNEL_A | |
| 50 | OXYGEN_CHANNEL_B | |
| 51 | OXYGEN_CHANNEL_C | |
| 52 | OXYGEN_CHANNEL_SPDIF | |
| 53 | OXYGEN_CHANNEL_MULTICH | |
| 54 | OXYGEN_CHANNEL_AC97 | |
Clemens Ladisch | c2353a0 | 2008-01-18 09:17:53 +0100 | [diff] [blame] | 55 | OXYGEN_INT_SPDIF_IN_DETECT | |
Clemens Ladisch | 1e821dd2 | 2008-01-28 08:34:21 +0100 | [diff] [blame] | 56 | OXYGEN_INT_GPIO | |
| 57 | OXYGEN_INT_AC97); |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 58 | if (clear) { |
Clemens Ladisch | c2353a0 | 2008-01-18 09:17:53 +0100 | [diff] [blame] | 59 | if (clear & OXYGEN_INT_SPDIF_IN_DETECT) |
| 60 | chip->interrupt_mask &= ~OXYGEN_INT_SPDIF_IN_DETECT; |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 61 | oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, |
| 62 | chip->interrupt_mask & ~clear); |
| 63 | oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, |
| 64 | chip->interrupt_mask); |
| 65 | } |
| 66 | |
| 67 | elapsed_streams = status & chip->pcm_running; |
| 68 | |
| 69 | spin_unlock(&chip->reg_lock); |
| 70 | |
| 71 | for (i = 0; i < PCM_COUNT; ++i) |
| 72 | if ((elapsed_streams & (1 << i)) && chip->streams[i]) |
| 73 | snd_pcm_period_elapsed(chip->streams[i]); |
| 74 | |
Clemens Ladisch | c2353a0 | 2008-01-18 09:17:53 +0100 | [diff] [blame] | 75 | if (status & OXYGEN_INT_SPDIF_IN_DETECT) { |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 76 | spin_lock(&chip->reg_lock); |
| 77 | i = oxygen_read32(chip, OXYGEN_SPDIF_CONTROL); |
Clemens Ladisch | 7f0b894 | 2008-01-21 08:53:30 +0100 | [diff] [blame] | 78 | if (i & (OXYGEN_SPDIF_SENSE_INT | OXYGEN_SPDIF_LOCK_INT | |
| 79 | OXYGEN_SPDIF_RATE_INT)) { |
| 80 | /* write the interrupt bit(s) to clear */ |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 81 | oxygen_write32(chip, OXYGEN_SPDIF_CONTROL, i); |
| 82 | schedule_work(&chip->spdif_input_bits_work); |
| 83 | } |
| 84 | spin_unlock(&chip->reg_lock); |
| 85 | } |
| 86 | |
| 87 | if (status & OXYGEN_INT_GPIO) |
Clemens Ladisch | 7c01415 | 2008-01-28 08:36:55 +0100 | [diff] [blame] | 88 | schedule_work(&chip->gpio_work); |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 89 | |
| 90 | if ((status & OXYGEN_INT_MIDI) && chip->midi) |
| 91 | snd_mpu401_uart_interrupt(0, chip->midi->private_data); |
| 92 | |
Clemens Ladisch | 1e821dd2 | 2008-01-28 08:34:21 +0100 | [diff] [blame] | 93 | if (status & OXYGEN_INT_AC97) |
| 94 | wake_up(&chip->ac97_waitqueue); |
| 95 | |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 96 | return IRQ_HANDLED; |
| 97 | } |
| 98 | |
| 99 | static void oxygen_spdif_input_bits_changed(struct work_struct *work) |
| 100 | { |
| 101 | struct oxygen *chip = container_of(work, struct oxygen, |
| 102 | spdif_input_bits_work); |
Clemens Ladisch | 7f0b894 | 2008-01-21 08:53:30 +0100 | [diff] [blame] | 103 | u32 reg; |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 104 | |
Clemens Ladisch | 7f0b894 | 2008-01-21 08:53:30 +0100 | [diff] [blame] | 105 | /* |
| 106 | * This function gets called when there is new activity on the SPDIF |
| 107 | * input, or when we lose lock on the input signal, or when the rate |
| 108 | * changes. |
| 109 | */ |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 110 | msleep(1); |
Clemens Ladisch | 7f0b894 | 2008-01-21 08:53:30 +0100 | [diff] [blame] | 111 | spin_lock_irq(&chip->reg_lock); |
| 112 | reg = oxygen_read32(chip, OXYGEN_SPDIF_CONTROL); |
| 113 | if ((reg & (OXYGEN_SPDIF_SENSE_STATUS | |
| 114 | OXYGEN_SPDIF_LOCK_STATUS)) |
| 115 | == OXYGEN_SPDIF_SENSE_STATUS) { |
| 116 | /* |
| 117 | * If we detect activity on the SPDIF input but cannot lock to |
| 118 | * a signal, the clock bit is likely to be wrong. |
| 119 | */ |
| 120 | reg ^= OXYGEN_SPDIF_IN_CLOCK_MASK; |
| 121 | oxygen_write32(chip, OXYGEN_SPDIF_CONTROL, reg); |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 122 | spin_unlock_irq(&chip->reg_lock); |
| 123 | msleep(1); |
Clemens Ladisch | 7f0b894 | 2008-01-21 08:53:30 +0100 | [diff] [blame] | 124 | spin_lock_irq(&chip->reg_lock); |
| 125 | reg = oxygen_read32(chip, OXYGEN_SPDIF_CONTROL); |
| 126 | if ((reg & (OXYGEN_SPDIF_SENSE_STATUS | |
| 127 | OXYGEN_SPDIF_LOCK_STATUS)) |
| 128 | == OXYGEN_SPDIF_SENSE_STATUS) { |
| 129 | /* nothing detected with either clock; give up */ |
| 130 | if ((reg & OXYGEN_SPDIF_IN_CLOCK_MASK) |
| 131 | == OXYGEN_SPDIF_IN_CLOCK_192) { |
| 132 | /* |
| 133 | * Reset clock to <= 96 kHz because this is |
| 134 | * more likely to be received next time. |
| 135 | */ |
| 136 | reg &= ~OXYGEN_SPDIF_IN_CLOCK_MASK; |
| 137 | reg |= OXYGEN_SPDIF_IN_CLOCK_96; |
| 138 | oxygen_write32(chip, OXYGEN_SPDIF_CONTROL, reg); |
| 139 | } |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 140 | } |
| 141 | } |
Clemens Ladisch | 7f0b894 | 2008-01-21 08:53:30 +0100 | [diff] [blame] | 142 | spin_unlock_irq(&chip->reg_lock); |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 143 | |
Clemens Ladisch | 01a3aff | 2008-01-14 08:56:01 +0100 | [diff] [blame] | 144 | if (chip->controls[CONTROL_SPDIF_INPUT_BITS]) { |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 145 | spin_lock_irq(&chip->reg_lock); |
Clemens Ladisch | c2353a0 | 2008-01-18 09:17:53 +0100 | [diff] [blame] | 146 | chip->interrupt_mask |= OXYGEN_INT_SPDIF_IN_DETECT; |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 147 | oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, |
| 148 | chip->interrupt_mask); |
| 149 | spin_unlock_irq(&chip->reg_lock); |
| 150 | |
Clemens Ladisch | 7f0b894 | 2008-01-21 08:53:30 +0100 | [diff] [blame] | 151 | /* |
| 152 | * We don't actually know that any channel status bits have |
| 153 | * changed, but let's send a notification just to be sure. |
| 154 | */ |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 155 | snd_ctl_notify(chip->card, SNDRV_CTL_EVENT_MASK_VALUE, |
Clemens Ladisch | 01a3aff | 2008-01-14 08:56:01 +0100 | [diff] [blame] | 156 | &chip->controls[CONTROL_SPDIF_INPUT_BITS]->id); |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 157 | } |
| 158 | } |
| 159 | |
Clemens Ladisch | 7c01415 | 2008-01-28 08:36:55 +0100 | [diff] [blame] | 160 | static void oxygen_gpio_changed(struct work_struct *work) |
| 161 | { |
| 162 | struct oxygen *chip = container_of(work, struct oxygen, gpio_work); |
| 163 | |
| 164 | if (chip->model->gpio_changed) |
| 165 | chip->model->gpio_changed(chip); |
| 166 | } |
| 167 | |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 168 | #ifdef CONFIG_PROC_FS |
| 169 | static void oxygen_proc_read(struct snd_info_entry *entry, |
| 170 | struct snd_info_buffer *buffer) |
| 171 | { |
| 172 | struct oxygen *chip = entry->private_data; |
| 173 | int i, j; |
| 174 | |
| 175 | snd_iprintf(buffer, "CMI8788\n\n"); |
Clemens Ladisch | c1365007 | 2008-05-13 09:19:53 +0200 | [diff] [blame] | 176 | for (i = 0; i < OXYGEN_IO_SIZE; i += 0x10) { |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 177 | snd_iprintf(buffer, "%02x:", i); |
| 178 | for (j = 0; j < 0x10; ++j) |
| 179 | snd_iprintf(buffer, " %02x", oxygen_read8(chip, i + j)); |
| 180 | snd_iprintf(buffer, "\n"); |
| 181 | } |
| 182 | if (mutex_lock_interruptible(&chip->mutex) < 0) |
| 183 | return; |
Clemens Ladisch | 31c7764 | 2008-01-16 08:28:17 +0100 | [diff] [blame] | 184 | if (chip->has_ac97_0) { |
| 185 | snd_iprintf(buffer, "\nAC97\n"); |
| 186 | for (i = 0; i < 0x80; i += 0x10) { |
| 187 | snd_iprintf(buffer, "%02x:", i); |
| 188 | for (j = 0; j < 0x10; j += 2) |
| 189 | snd_iprintf(buffer, " %04x", |
| 190 | oxygen_read_ac97(chip, 0, i + j)); |
| 191 | snd_iprintf(buffer, "\n"); |
| 192 | } |
| 193 | } |
| 194 | if (chip->has_ac97_1) { |
| 195 | snd_iprintf(buffer, "\nAC97 2\n"); |
| 196 | for (i = 0; i < 0x80; i += 0x10) { |
| 197 | snd_iprintf(buffer, "%02x:", i); |
| 198 | for (j = 0; j < 0x10; j += 2) |
| 199 | snd_iprintf(buffer, " %04x", |
| 200 | oxygen_read_ac97(chip, 1, i + j)); |
| 201 | snd_iprintf(buffer, "\n"); |
| 202 | } |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 203 | } |
| 204 | mutex_unlock(&chip->mutex); |
| 205 | } |
| 206 | |
Takashi Iwai | f007dc0 | 2008-02-22 18:35:22 +0100 | [diff] [blame] | 207 | static void oxygen_proc_init(struct oxygen *chip) |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 208 | { |
| 209 | struct snd_info_entry *entry; |
| 210 | |
| 211 | if (!snd_card_proc_new(chip->card, "cmi8788", &entry)) |
| 212 | snd_info_set_text_ops(entry, chip, oxygen_proc_read); |
| 213 | } |
| 214 | #else |
| 215 | #define oxygen_proc_init(chip) |
| 216 | #endif |
| 217 | |
Takashi Iwai | f007dc0 | 2008-02-22 18:35:22 +0100 | [diff] [blame] | 218 | static void oxygen_init(struct oxygen *chip) |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 219 | { |
| 220 | unsigned int i; |
| 221 | |
| 222 | chip->dac_routing = 1; |
| 223 | for (i = 0; i < 8; ++i) |
Clemens Ladisch | e983532 | 2008-04-16 09:14:30 +0200 | [diff] [blame] | 224 | chip->dac_volume[i] = chip->model->dac_volume_min; |
| 225 | chip->dac_mute = 1; |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 226 | chip->spdif_playback_enable = 1; |
| 227 | chip->spdif_bits = OXYGEN_SPDIF_C | OXYGEN_SPDIF_ORIGINAL | |
| 228 | (IEC958_AES1_CON_PCM_CODER << OXYGEN_SPDIF_CATEGORY_SHIFT); |
| 229 | chip->spdif_pcm_bits = chip->spdif_bits; |
| 230 | |
| 231 | if (oxygen_read8(chip, OXYGEN_REVISION) & OXYGEN_REVISION_2) |
| 232 | chip->revision = 2; |
| 233 | else |
| 234 | chip->revision = 1; |
| 235 | |
| 236 | if (chip->revision == 1) |
Clemens Ladisch | c2353a0 | 2008-01-18 09:17:53 +0100 | [diff] [blame] | 237 | oxygen_set_bits8(chip, OXYGEN_MISC, |
| 238 | OXYGEN_MISC_PCI_MEM_W_1_CLOCK); |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 239 | |
Clemens Ladisch | 31c7764 | 2008-01-16 08:28:17 +0100 | [diff] [blame] | 240 | i = oxygen_read16(chip, OXYGEN_AC97_CONTROL); |
| 241 | chip->has_ac97_0 = (i & OXYGEN_AC97_CODEC_0) != 0; |
| 242 | chip->has_ac97_1 = (i & OXYGEN_AC97_CODEC_1) != 0; |
| 243 | |
Clemens Ladisch | b78e3db | 2008-01-25 08:39:26 +0100 | [diff] [blame] | 244 | oxygen_write8_masked(chip, OXYGEN_FUNCTION, |
Clemens Ladisch | 87eedd2 | 2008-03-19 08:20:13 +0100 | [diff] [blame] | 245 | OXYGEN_FUNCTION_RESET_CODEC | |
| 246 | chip->model->function_flags, |
| 247 | OXYGEN_FUNCTION_RESET_CODEC | |
| 248 | OXYGEN_FUNCTION_2WIRE_SPI_MASK | |
| 249 | OXYGEN_FUNCTION_ENABLE_SPI_4_5); |
Clemens Ladisch | b78e3db | 2008-01-25 08:39:26 +0100 | [diff] [blame] | 250 | oxygen_write8(chip, OXYGEN_DMA_STATUS, 0); |
| 251 | oxygen_write8(chip, OXYGEN_DMA_PAUSE, 0); |
| 252 | oxygen_write8(chip, OXYGEN_PLAY_CHANNELS, |
| 253 | OXYGEN_PLAY_CHANNELS_2 | |
| 254 | OXYGEN_DMA_A_BURST_8 | |
| 255 | OXYGEN_DMA_MULTICH_BURST_8); |
| 256 | oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, 0); |
Clemens Ladisch | db12b8e | 2008-03-19 08:20:59 +0100 | [diff] [blame] | 257 | oxygen_write8_masked(chip, OXYGEN_MISC, |
| 258 | chip->model->misc_flags, |
Clemens Ladisch | b78e3db | 2008-01-25 08:39:26 +0100 | [diff] [blame] | 259 | OXYGEN_MISC_WRITE_PCI_SUBID | |
| 260 | OXYGEN_MISC_REC_C_FROM_SPDIF | |
| 261 | OXYGEN_MISC_REC_B_FROM_AC97 | |
Clemens Ladisch | db12b8e | 2008-03-19 08:20:59 +0100 | [diff] [blame] | 262 | OXYGEN_MISC_REC_A_FROM_MULTICH | |
| 263 | OXYGEN_MISC_MIDI); |
Clemens Ladisch | b78e3db | 2008-01-25 08:39:26 +0100 | [diff] [blame] | 264 | oxygen_write8(chip, OXYGEN_REC_FORMAT, |
| 265 | (OXYGEN_FORMAT_16 << OXYGEN_REC_FORMAT_A_SHIFT) | |
| 266 | (OXYGEN_FORMAT_16 << OXYGEN_REC_FORMAT_B_SHIFT) | |
| 267 | (OXYGEN_FORMAT_16 << OXYGEN_REC_FORMAT_C_SHIFT)); |
| 268 | oxygen_write8(chip, OXYGEN_PLAY_FORMAT, |
| 269 | (OXYGEN_FORMAT_16 << OXYGEN_SPDIF_FORMAT_SHIFT) | |
| 270 | (OXYGEN_FORMAT_16 << OXYGEN_MULTICH_FORMAT_SHIFT)); |
| 271 | oxygen_write8(chip, OXYGEN_REC_CHANNELS, OXYGEN_REC_CHANNELS_2_2_2); |
Clemens Ladisch | c9946b2 | 2008-01-21 08:44:24 +0100 | [diff] [blame] | 272 | oxygen_write16(chip, OXYGEN_I2S_MULTICH_FORMAT, |
Clemens Ladisch | fa5d810 | 2008-03-19 08:17:33 +0100 | [diff] [blame] | 273 | OXYGEN_RATE_48000 | chip->model->dac_i2s_format | |
| 274 | OXYGEN_I2S_MCLK_256 | OXYGEN_I2S_BITS_16 | |
Clemens Ladisch | c9946b2 | 2008-01-21 08:44:24 +0100 | [diff] [blame] | 275 | OXYGEN_I2S_MASTER | OXYGEN_I2S_BCLK_64); |
Clemens Ladisch | 43dd89c | 2008-03-19 08:21:32 +0100 | [diff] [blame] | 276 | if (chip->model->pcm_dev_cfg & CAPTURE_0_FROM_I2S_1) |
| 277 | oxygen_write16(chip, OXYGEN_I2S_A_FORMAT, |
| 278 | OXYGEN_RATE_48000 | chip->model->adc_i2s_format | |
| 279 | OXYGEN_I2S_MCLK_256 | OXYGEN_I2S_BITS_16 | |
| 280 | OXYGEN_I2S_MASTER | OXYGEN_I2S_BCLK_64); |
| 281 | else |
| 282 | oxygen_write16(chip, OXYGEN_I2S_A_FORMAT, |
| 283 | OXYGEN_I2S_MASTER | OXYGEN_I2S_MUTE_MCLK); |
| 284 | if (chip->model->pcm_dev_cfg & (CAPTURE_0_FROM_I2S_2 | |
| 285 | CAPTURE_2_FROM_I2S_2)) |
| 286 | oxygen_write16(chip, OXYGEN_I2S_B_FORMAT, |
| 287 | OXYGEN_RATE_48000 | chip->model->adc_i2s_format | |
| 288 | OXYGEN_I2S_MCLK_256 | OXYGEN_I2S_BITS_16 | |
| 289 | OXYGEN_I2S_MASTER | OXYGEN_I2S_BCLK_64); |
| 290 | else |
| 291 | oxygen_write16(chip, OXYGEN_I2S_B_FORMAT, |
| 292 | OXYGEN_I2S_MASTER | OXYGEN_I2S_MUTE_MCLK); |
Clemens Ladisch | c9946b2 | 2008-01-21 08:44:24 +0100 | [diff] [blame] | 293 | oxygen_write16(chip, OXYGEN_I2S_C_FORMAT, |
Clemens Ladisch | 43dd89c | 2008-03-19 08:21:32 +0100 | [diff] [blame] | 294 | OXYGEN_I2S_MASTER | OXYGEN_I2S_MUTE_MCLK); |
Clemens Ladisch | 1d98c7d | 2008-04-09 09:16:33 +0200 | [diff] [blame] | 295 | oxygen_clear_bits32(chip, OXYGEN_SPDIF_CONTROL, |
| 296 | OXYGEN_SPDIF_OUT_ENABLE | |
| 297 | OXYGEN_SPDIF_LOOPBACK); |
| 298 | if (chip->model->pcm_dev_cfg & CAPTURE_1_FROM_SPDIF) |
| 299 | oxygen_write32_masked(chip, OXYGEN_SPDIF_CONTROL, |
| 300 | OXYGEN_SPDIF_SENSE_MASK | |
| 301 | OXYGEN_SPDIF_LOCK_MASK | |
| 302 | OXYGEN_SPDIF_RATE_MASK | |
| 303 | OXYGEN_SPDIF_LOCK_PAR | |
| 304 | OXYGEN_SPDIF_IN_CLOCK_96, |
| 305 | OXYGEN_SPDIF_SENSE_MASK | |
| 306 | OXYGEN_SPDIF_LOCK_MASK | |
| 307 | OXYGEN_SPDIF_RATE_MASK | |
| 308 | OXYGEN_SPDIF_SENSE_PAR | |
| 309 | OXYGEN_SPDIF_LOCK_PAR | |
| 310 | OXYGEN_SPDIF_IN_CLOCK_MASK); |
| 311 | else |
| 312 | oxygen_clear_bits32(chip, OXYGEN_SPDIF_CONTROL, |
| 313 | OXYGEN_SPDIF_SENSE_MASK | |
| 314 | OXYGEN_SPDIF_LOCK_MASK | |
| 315 | OXYGEN_SPDIF_RATE_MASK); |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 316 | oxygen_write32(chip, OXYGEN_SPDIF_OUTPUT_BITS, chip->spdif_bits); |
Clemens Ladisch | b78e3db | 2008-01-25 08:39:26 +0100 | [diff] [blame] | 317 | oxygen_clear_bits8(chip, OXYGEN_MPU401_CONTROL, OXYGEN_MPU401_LOOPBACK); |
| 318 | oxygen_write8(chip, OXYGEN_GPI_INTERRUPT_MASK, 0); |
| 319 | oxygen_write16(chip, OXYGEN_GPIO_INTERRUPT_MASK, 0); |
Clemens Ladisch | c9946b2 | 2008-01-21 08:44:24 +0100 | [diff] [blame] | 320 | oxygen_write16(chip, OXYGEN_PLAY_ROUTING, |
Clemens Ladisch | b78e3db | 2008-01-25 08:39:26 +0100 | [diff] [blame] | 321 | OXYGEN_PLAY_MULTICH_I2S_DAC | |
| 322 | OXYGEN_PLAY_SPDIF_SPDIF | |
Clemens Ladisch | c9946b2 | 2008-01-21 08:44:24 +0100 | [diff] [blame] | 323 | (0 << OXYGEN_PLAY_DAC0_SOURCE_SHIFT) | |
| 324 | (1 << OXYGEN_PLAY_DAC1_SOURCE_SHIFT) | |
| 325 | (2 << OXYGEN_PLAY_DAC2_SOURCE_SHIFT) | |
| 326 | (3 << OXYGEN_PLAY_DAC3_SOURCE_SHIFT)); |
| 327 | oxygen_write8(chip, OXYGEN_REC_ROUTING, |
| 328 | OXYGEN_REC_A_ROUTE_I2S_ADC_1 | |
Clemens Ladisch | b78e3db | 2008-01-25 08:39:26 +0100 | [diff] [blame] | 329 | OXYGEN_REC_B_ROUTE_I2S_ADC_2 | |
Clemens Ladisch | c9946b2 | 2008-01-21 08:44:24 +0100 | [diff] [blame] | 330 | OXYGEN_REC_C_ROUTE_SPDIF); |
| 331 | oxygen_write8(chip, OXYGEN_ADC_MONITOR, 0); |
| 332 | oxygen_write8(chip, OXYGEN_A_MONITOR_ROUTING, |
| 333 | (0 << OXYGEN_A_MONITOR_ROUTE_0_SHIFT) | |
| 334 | (1 << OXYGEN_A_MONITOR_ROUTE_1_SHIFT) | |
| 335 | (2 << OXYGEN_A_MONITOR_ROUTE_2_SHIFT) | |
| 336 | (3 << OXYGEN_A_MONITOR_ROUTE_3_SHIFT)); |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 337 | |
Clemens Ladisch | 1d98c7d | 2008-04-09 09:16:33 +0200 | [diff] [blame] | 338 | if (chip->has_ac97_0 | chip->has_ac97_1) |
| 339 | oxygen_write8(chip, OXYGEN_AC97_INTERRUPT_MASK, |
| 340 | OXYGEN_AC97_INT_READ_DONE | |
| 341 | OXYGEN_AC97_INT_WRITE_DONE); |
| 342 | else |
| 343 | oxygen_write8(chip, OXYGEN_AC97_INTERRUPT_MASK, 0); |
Clemens Ladisch | b78e3db | 2008-01-25 08:39:26 +0100 | [diff] [blame] | 344 | oxygen_write32(chip, OXYGEN_AC97_OUT_CONFIG, 0); |
| 345 | oxygen_write32(chip, OXYGEN_AC97_IN_CONFIG, 0); |
| 346 | if (!(chip->has_ac97_0 | chip->has_ac97_1)) |
| 347 | oxygen_set_bits16(chip, OXYGEN_AC97_CONTROL, |
| 348 | OXYGEN_AC97_CLOCK_DISABLE); |
| 349 | if (!chip->has_ac97_0) { |
| 350 | oxygen_set_bits16(chip, OXYGEN_AC97_CONTROL, |
| 351 | OXYGEN_AC97_NO_CODEC_0); |
| 352 | } else { |
Clemens Ladisch | 31c7764 | 2008-01-16 08:28:17 +0100 | [diff] [blame] | 353 | oxygen_write_ac97(chip, 0, AC97_RESET, 0); |
| 354 | msleep(1); |
Clemens Ladisch | 878ac3e | 2008-01-21 08:50:19 +0100 | [diff] [blame] | 355 | oxygen_ac97_set_bits(chip, 0, CM9780_GPIO_SETUP, |
| 356 | CM9780_GPIO0IO | CM9780_GPIO1IO); |
| 357 | oxygen_ac97_set_bits(chip, 0, CM9780_MIXER, |
| 358 | CM9780_BSTSEL | CM9780_STRO_MIC | |
| 359 | CM9780_MIX2FR | CM9780_PCBSW); |
| 360 | oxygen_ac97_set_bits(chip, 0, CM9780_JACK, |
| 361 | CM9780_RSOE | CM9780_CBOE | |
| 362 | CM9780_SSOE | CM9780_FROE | |
| 363 | CM9780_MIC2MIC | CM9780_LI2LI); |
Clemens Ladisch | 31c7764 | 2008-01-16 08:28:17 +0100 | [diff] [blame] | 364 | oxygen_write_ac97(chip, 0, AC97_MASTER, 0x0000); |
| 365 | oxygen_write_ac97(chip, 0, AC97_PC_BEEP, 0x8000); |
| 366 | oxygen_write_ac97(chip, 0, AC97_MIC, 0x8808); |
| 367 | oxygen_write_ac97(chip, 0, AC97_LINE, 0x0808); |
| 368 | oxygen_write_ac97(chip, 0, AC97_CD, 0x8808); |
| 369 | oxygen_write_ac97(chip, 0, AC97_VIDEO, 0x8808); |
| 370 | oxygen_write_ac97(chip, 0, AC97_AUX, 0x8808); |
| 371 | oxygen_write_ac97(chip, 0, AC97_REC_GAIN, 0x8000); |
| 372 | oxygen_write_ac97(chip, 0, AC97_CENTER_LFE_MASTER, 0x8080); |
| 373 | oxygen_write_ac97(chip, 0, AC97_SURROUND_MASTER, 0x8080); |
Clemens Ladisch | e97f799 | 2008-04-01 10:02:18 +0200 | [diff] [blame] | 374 | oxygen_ac97_clear_bits(chip, 0, CM9780_GPIO_STATUS, |
| 375 | CM9780_GPO0); |
Clemens Ladisch | 31c7764 | 2008-01-16 08:28:17 +0100 | [diff] [blame] | 376 | /* power down unused ADCs and DACs */ |
| 377 | oxygen_ac97_set_bits(chip, 0, AC97_POWERDOWN, |
| 378 | AC97_PD_PR0 | AC97_PD_PR1); |
| 379 | oxygen_ac97_set_bits(chip, 0, AC97_EXTENDED_STATUS, |
| 380 | AC97_EA_PRI | AC97_EA_PRJ | AC97_EA_PRK); |
| 381 | } |
Clemens Ladisch | b78e3db | 2008-01-25 08:39:26 +0100 | [diff] [blame] | 382 | if (chip->has_ac97_1) { |
| 383 | oxygen_set_bits32(chip, OXYGEN_AC97_OUT_CONFIG, |
| 384 | OXYGEN_AC97_CODEC1_SLOT3 | |
| 385 | OXYGEN_AC97_CODEC1_SLOT4); |
| 386 | oxygen_write_ac97(chip, 1, AC97_RESET, 0); |
| 387 | msleep(1); |
| 388 | oxygen_write_ac97(chip, 1, AC97_MASTER, 0x0000); |
| 389 | oxygen_write_ac97(chip, 1, AC97_HEADPHONE, 0x8000); |
| 390 | oxygen_write_ac97(chip, 1, AC97_PC_BEEP, 0x8000); |
| 391 | oxygen_write_ac97(chip, 1, AC97_MIC, 0x8808); |
| 392 | oxygen_write_ac97(chip, 1, AC97_LINE, 0x8808); |
| 393 | oxygen_write_ac97(chip, 1, AC97_CD, 0x8808); |
| 394 | oxygen_write_ac97(chip, 1, AC97_VIDEO, 0x8808); |
| 395 | oxygen_write_ac97(chip, 1, AC97_AUX, 0x8808); |
| 396 | oxygen_write_ac97(chip, 1, AC97_PCM, 0x0808); |
| 397 | oxygen_write_ac97(chip, 1, AC97_REC_SEL, 0x0000); |
Clemens Ladisch | a360156 | 2008-01-28 08:35:20 +0100 | [diff] [blame] | 398 | oxygen_write_ac97(chip, 1, AC97_REC_GAIN, 0x0000); |
Clemens Ladisch | b78e3db | 2008-01-25 08:39:26 +0100 | [diff] [blame] | 399 | oxygen_ac97_set_bits(chip, 1, 0x6a, 0x0040); |
| 400 | } |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 401 | } |
| 402 | |
| 403 | static void oxygen_card_free(struct snd_card *card) |
| 404 | { |
| 405 | struct oxygen *chip = card->private_data; |
| 406 | |
| 407 | spin_lock_irq(&chip->reg_lock); |
| 408 | chip->interrupt_mask = 0; |
| 409 | chip->pcm_running = 0; |
| 410 | oxygen_write16(chip, OXYGEN_DMA_STATUS, 0); |
| 411 | oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, 0); |
| 412 | spin_unlock_irq(&chip->reg_lock); |
Jeff Garzik | f000fd8 | 2008-04-22 13:50:34 +0200 | [diff] [blame] | 413 | if (chip->irq >= 0) |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 414 | free_irq(chip->irq, chip); |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 415 | flush_scheduled_work(); |
| 416 | chip->model->cleanup(chip); |
| 417 | mutex_destroy(&chip->mutex); |
| 418 | pci_release_regions(chip->pci); |
| 419 | pci_disable_device(chip->pci); |
| 420 | } |
| 421 | |
Takashi Iwai | f007dc0 | 2008-02-22 18:35:22 +0100 | [diff] [blame] | 422 | int oxygen_pci_probe(struct pci_dev *pci, int index, char *id, |
Clemens Ladisch | db12b8e | 2008-03-19 08:20:59 +0100 | [diff] [blame] | 423 | const struct oxygen_model *model) |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 424 | { |
| 425 | struct snd_card *card; |
| 426 | struct oxygen *chip; |
| 427 | int err; |
| 428 | |
Clemens Ladisch | 7ef37cd | 2008-01-21 08:51:55 +0100 | [diff] [blame] | 429 | card = snd_card_new(index, id, model->owner, |
| 430 | sizeof *chip + model->model_data_size); |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 431 | if (!card) |
| 432 | return -ENOMEM; |
| 433 | |
| 434 | chip = card->private_data; |
| 435 | chip->card = card; |
| 436 | chip->pci = pci; |
| 437 | chip->irq = -1; |
| 438 | chip->model = model; |
Clemens Ladisch | 7ef37cd | 2008-01-21 08:51:55 +0100 | [diff] [blame] | 439 | chip->model_data = chip + 1; |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 440 | spin_lock_init(&chip->reg_lock); |
| 441 | mutex_init(&chip->mutex); |
| 442 | INIT_WORK(&chip->spdif_input_bits_work, |
| 443 | oxygen_spdif_input_bits_changed); |
Clemens Ladisch | 7c01415 | 2008-01-28 08:36:55 +0100 | [diff] [blame] | 444 | INIT_WORK(&chip->gpio_work, oxygen_gpio_changed); |
Clemens Ladisch | 1e821dd2 | 2008-01-28 08:34:21 +0100 | [diff] [blame] | 445 | init_waitqueue_head(&chip->ac97_waitqueue); |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 446 | |
| 447 | err = pci_enable_device(pci); |
| 448 | if (err < 0) |
| 449 | goto err_card; |
| 450 | |
| 451 | err = pci_request_regions(pci, model->chip); |
| 452 | if (err < 0) { |
| 453 | snd_printk(KERN_ERR "cannot reserve PCI resources\n"); |
| 454 | goto err_pci_enable; |
| 455 | } |
| 456 | |
| 457 | if (!(pci_resource_flags(pci, 0) & IORESOURCE_IO) || |
Clemens Ladisch | c1365007 | 2008-05-13 09:19:53 +0200 | [diff] [blame] | 458 | pci_resource_len(pci, 0) < OXYGEN_IO_SIZE) { |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 459 | snd_printk(KERN_ERR "invalid PCI I/O range\n"); |
| 460 | err = -ENXIO; |
| 461 | goto err_pci_regions; |
| 462 | } |
| 463 | chip->addr = pci_resource_start(pci, 0); |
| 464 | |
| 465 | pci_set_master(pci); |
| 466 | snd_card_set_dev(card, &pci->dev); |
| 467 | card->private_free = oxygen_card_free; |
| 468 | |
| 469 | oxygen_init(chip); |
| 470 | model->init(chip); |
| 471 | |
| 472 | err = request_irq(pci->irq, oxygen_interrupt, IRQF_SHARED, |
| 473 | model->chip, chip); |
| 474 | if (err < 0) { |
| 475 | snd_printk(KERN_ERR "cannot grab interrupt %d\n", pci->irq); |
| 476 | goto err_card; |
| 477 | } |
| 478 | chip->irq = pci->irq; |
| 479 | |
| 480 | strcpy(card->driver, model->chip); |
| 481 | strcpy(card->shortname, model->shortname); |
| 482 | sprintf(card->longname, "%s (rev %u) at %#lx, irq %i", |
| 483 | model->longname, chip->revision, chip->addr, chip->irq); |
| 484 | strcpy(card->mixername, model->chip); |
| 485 | snd_component_add(card, model->chip); |
| 486 | |
| 487 | err = oxygen_pcm_init(chip); |
| 488 | if (err < 0) |
| 489 | goto err_card; |
| 490 | |
| 491 | err = oxygen_mixer_init(chip); |
| 492 | if (err < 0) |
| 493 | goto err_card; |
| 494 | |
Clemens Ladisch | db12b8e | 2008-03-19 08:20:59 +0100 | [diff] [blame] | 495 | if (model->misc_flags & OXYGEN_MISC_MIDI) { |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 496 | err = snd_mpu401_uart_new(card, 0, MPU401_HW_CMIPCI, |
| 497 | chip->addr + OXYGEN_MPU401, |
| 498 | MPU401_INFO_INTEGRATED, 0, 0, |
| 499 | &chip->midi); |
| 500 | if (err < 0) |
| 501 | goto err_card; |
| 502 | } |
| 503 | |
| 504 | oxygen_proc_init(chip); |
| 505 | |
| 506 | spin_lock_irq(&chip->reg_lock); |
Clemens Ladisch | 1d98c7d | 2008-04-09 09:16:33 +0200 | [diff] [blame] | 507 | if (chip->model->pcm_dev_cfg & CAPTURE_1_FROM_SPDIF) |
| 508 | chip->interrupt_mask |= OXYGEN_INT_SPDIF_IN_DETECT; |
| 509 | if (chip->has_ac97_0 | chip->has_ac97_1) |
| 510 | chip->interrupt_mask |= OXYGEN_INT_AC97; |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 511 | oxygen_write16(chip, OXYGEN_INTERRUPT_MASK, chip->interrupt_mask); |
| 512 | spin_unlock_irq(&chip->reg_lock); |
| 513 | |
| 514 | err = snd_card_register(card); |
| 515 | if (err < 0) |
| 516 | goto err_card; |
| 517 | |
| 518 | pci_set_drvdata(pci, card); |
| 519 | return 0; |
| 520 | |
| 521 | err_pci_regions: |
| 522 | pci_release_regions(pci); |
| 523 | err_pci_enable: |
| 524 | pci_disable_device(pci); |
| 525 | err_card: |
| 526 | snd_card_free(card); |
| 527 | return err; |
| 528 | } |
| 529 | EXPORT_SYMBOL(oxygen_pci_probe); |
| 530 | |
Takashi Iwai | f007dc0 | 2008-02-22 18:35:22 +0100 | [diff] [blame] | 531 | void oxygen_pci_remove(struct pci_dev *pci) |
Clemens Ladisch | d0ce994 | 2007-12-23 19:50:57 +0100 | [diff] [blame] | 532 | { |
| 533 | snd_card_free(pci_get_drvdata(pci)); |
| 534 | pci_set_drvdata(pci, NULL); |
| 535 | } |
| 536 | EXPORT_SYMBOL(oxygen_pci_remove); |