blob: 290a69d2315a4d0ca250e5de0ed5e9722ed3f26e [file] [log] [blame]
Rob Clarke7792ce2013-01-08 19:21:02 -06001/*
2 * Copyright (C) 2012 Texas Instruments
3 * Author: Rob Clark <robdclark@gmail.com>
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License version 2 as published by
7 * the Free Software Foundation.
8 *
9 * This program is distributed in the hope that it will be useful, but WITHOUT
10 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
12 * more details.
13 *
14 * You should have received a copy of the GNU General Public License along with
15 * this program. If not, see <http://www.gnu.org/licenses/>.
16 */
17
Russell Kingc707c362014-02-07 19:49:44 +000018#include <linux/component.h>
Russell King893c3e52013-08-27 01:27:42 +010019#include <linux/hdmi.h>
Rob Clarke7792ce2013-01-08 19:21:02 -060020#include <linux/module.h>
Jean-Francois Moine12473b72014-01-25 18:14:38 +010021#include <linux/irq.h>
Jean-Francois Moinef0b33b22014-01-25 18:14:39 +010022#include <sound/asoundef.h>
Rob Clarke7792ce2013-01-08 19:21:02 -060023
24#include <drm/drmP.h>
25#include <drm/drm_crtc_helper.h>
26#include <drm/drm_encoder_slave.h>
27#include <drm/drm_edid.h>
Russell King5dbcf312014-06-15 11:11:10 +010028#include <drm/drm_of.h>
Russell Kingc4c11dd2013-08-14 21:43:30 +020029#include <drm/i2c/tda998x.h>
Rob Clarke7792ce2013-01-08 19:21:02 -060030
31#define DBG(fmt, ...) DRM_DEBUG(fmt"\n", ##__VA_ARGS__)
32
33struct tda998x_priv {
34 struct i2c_client *cec;
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +010035 struct i2c_client *hdmi;
Rob Clarke7792ce2013-01-08 19:21:02 -060036 uint16_t rev;
37 uint8_t current_page;
38 int dpms;
Russell Kingc4c11dd2013-08-14 21:43:30 +020039 bool is_hdmi_sink;
Russell King5e74c222013-08-14 21:43:29 +020040 u8 vip_cntrl_0;
41 u8 vip_cntrl_1;
42 u8 vip_cntrl_2;
Russell Kingc4c11dd2013-08-14 21:43:30 +020043 struct tda998x_encoder_params params;
Jean-Francois Moine12473b72014-01-25 18:14:38 +010044
45 wait_queue_head_t wq_edid;
46 volatile int wq_edid_wait;
47 struct drm_encoder *encoder;
Rob Clarke7792ce2013-01-08 19:21:02 -060048};
49
50#define to_tda998x_priv(x) ((struct tda998x_priv *)to_encoder_slave(x)->slave_priv)
51
52/* The TDA9988 series of devices use a paged register scheme.. to simplify
53 * things we encode the page # in upper bits of the register #. To read/
54 * write a given register, we need to make sure CURPAGE register is set
55 * appropriately. Which implies reads/writes are not atomic. Fun!
56 */
57
58#define REG(page, addr) (((page) << 8) | (addr))
59#define REG2ADDR(reg) ((reg) & 0xff)
60#define REG2PAGE(reg) (((reg) >> 8) & 0xff)
61
62#define REG_CURPAGE 0xff /* write */
63
64
65/* Page 00h: General Control */
66#define REG_VERSION_LSB REG(0x00, 0x00) /* read */
67#define REG_MAIN_CNTRL0 REG(0x00, 0x01) /* read/write */
68# define MAIN_CNTRL0_SR (1 << 0)
69# define MAIN_CNTRL0_DECS (1 << 1)
70# define MAIN_CNTRL0_DEHS (1 << 2)
71# define MAIN_CNTRL0_CECS (1 << 3)
72# define MAIN_CNTRL0_CEHS (1 << 4)
73# define MAIN_CNTRL0_SCALER (1 << 7)
74#define REG_VERSION_MSB REG(0x00, 0x02) /* read */
75#define REG_SOFTRESET REG(0x00, 0x0a) /* write */
76# define SOFTRESET_AUDIO (1 << 0)
77# define SOFTRESET_I2C_MASTER (1 << 1)
78#define REG_DDC_DISABLE REG(0x00, 0x0b) /* read/write */
79#define REG_CCLK_ON REG(0x00, 0x0c) /* read/write */
80#define REG_I2C_MASTER REG(0x00, 0x0d) /* read/write */
81# define I2C_MASTER_DIS_MM (1 << 0)
82# define I2C_MASTER_DIS_FILT (1 << 1)
83# define I2C_MASTER_APP_STRT_LAT (1 << 2)
Russell Kingc4c11dd2013-08-14 21:43:30 +020084#define REG_FEAT_POWERDOWN REG(0x00, 0x0e) /* read/write */
85# define FEAT_POWERDOWN_SPDIF (1 << 3)
Rob Clarke7792ce2013-01-08 19:21:02 -060086#define REG_INT_FLAGS_0 REG(0x00, 0x0f) /* read/write */
87#define REG_INT_FLAGS_1 REG(0x00, 0x10) /* read/write */
88#define REG_INT_FLAGS_2 REG(0x00, 0x11) /* read/write */
89# define INT_FLAGS_2_EDID_BLK_RD (1 << 1)
Russell Kingc4c11dd2013-08-14 21:43:30 +020090#define REG_ENA_ACLK REG(0x00, 0x16) /* read/write */
Rob Clarke7792ce2013-01-08 19:21:02 -060091#define REG_ENA_VP_0 REG(0x00, 0x18) /* read/write */
92#define REG_ENA_VP_1 REG(0x00, 0x19) /* read/write */
93#define REG_ENA_VP_2 REG(0x00, 0x1a) /* read/write */
94#define REG_ENA_AP REG(0x00, 0x1e) /* read/write */
95#define REG_VIP_CNTRL_0 REG(0x00, 0x20) /* write */
96# define VIP_CNTRL_0_MIRR_A (1 << 7)
97# define VIP_CNTRL_0_SWAP_A(x) (((x) & 7) << 4)
98# define VIP_CNTRL_0_MIRR_B (1 << 3)
99# define VIP_CNTRL_0_SWAP_B(x) (((x) & 7) << 0)
100#define REG_VIP_CNTRL_1 REG(0x00, 0x21) /* write */
101# define VIP_CNTRL_1_MIRR_C (1 << 7)
102# define VIP_CNTRL_1_SWAP_C(x) (((x) & 7) << 4)
103# define VIP_CNTRL_1_MIRR_D (1 << 3)
104# define VIP_CNTRL_1_SWAP_D(x) (((x) & 7) << 0)
105#define REG_VIP_CNTRL_2 REG(0x00, 0x22) /* write */
106# define VIP_CNTRL_2_MIRR_E (1 << 7)
107# define VIP_CNTRL_2_SWAP_E(x) (((x) & 7) << 4)
108# define VIP_CNTRL_2_MIRR_F (1 << 3)
109# define VIP_CNTRL_2_SWAP_F(x) (((x) & 7) << 0)
110#define REG_VIP_CNTRL_3 REG(0x00, 0x23) /* write */
111# define VIP_CNTRL_3_X_TGL (1 << 0)
112# define VIP_CNTRL_3_H_TGL (1 << 1)
113# define VIP_CNTRL_3_V_TGL (1 << 2)
114# define VIP_CNTRL_3_EMB (1 << 3)
115# define VIP_CNTRL_3_SYNC_DE (1 << 4)
116# define VIP_CNTRL_3_SYNC_HS (1 << 5)
117# define VIP_CNTRL_3_DE_INT (1 << 6)
118# define VIP_CNTRL_3_EDGE (1 << 7)
119#define REG_VIP_CNTRL_4 REG(0x00, 0x24) /* write */
120# define VIP_CNTRL_4_BLC(x) (((x) & 3) << 0)
121# define VIP_CNTRL_4_BLANKIT(x) (((x) & 3) << 2)
122# define VIP_CNTRL_4_CCIR656 (1 << 4)
123# define VIP_CNTRL_4_656_ALT (1 << 5)
124# define VIP_CNTRL_4_TST_656 (1 << 6)
125# define VIP_CNTRL_4_TST_PAT (1 << 7)
126#define REG_VIP_CNTRL_5 REG(0x00, 0x25) /* write */
127# define VIP_CNTRL_5_CKCASE (1 << 0)
128# define VIP_CNTRL_5_SP_CNT(x) (((x) & 3) << 1)
Russell Kingc4c11dd2013-08-14 21:43:30 +0200129#define REG_MUX_AP REG(0x00, 0x26) /* read/write */
Jean-Francois Moine10df1a92014-01-25 18:14:40 +0100130# define MUX_AP_SELECT_I2S 0x64
131# define MUX_AP_SELECT_SPDIF 0x40
Russell Kingbcb24812013-08-14 21:43:27 +0200132#define REG_MUX_VP_VIP_OUT REG(0x00, 0x27) /* read/write */
Rob Clarke7792ce2013-01-08 19:21:02 -0600133#define REG_MAT_CONTRL REG(0x00, 0x80) /* write */
134# define MAT_CONTRL_MAT_SC(x) (((x) & 3) << 0)
135# define MAT_CONTRL_MAT_BP (1 << 2)
136#define REG_VIDFORMAT REG(0x00, 0xa0) /* write */
137#define REG_REFPIX_MSB REG(0x00, 0xa1) /* write */
138#define REG_REFPIX_LSB REG(0x00, 0xa2) /* write */
139#define REG_REFLINE_MSB REG(0x00, 0xa3) /* write */
140#define REG_REFLINE_LSB REG(0x00, 0xa4) /* write */
141#define REG_NPIX_MSB REG(0x00, 0xa5) /* write */
142#define REG_NPIX_LSB REG(0x00, 0xa6) /* write */
143#define REG_NLINE_MSB REG(0x00, 0xa7) /* write */
144#define REG_NLINE_LSB REG(0x00, 0xa8) /* write */
145#define REG_VS_LINE_STRT_1_MSB REG(0x00, 0xa9) /* write */
146#define REG_VS_LINE_STRT_1_LSB REG(0x00, 0xaa) /* write */
147#define REG_VS_PIX_STRT_1_MSB REG(0x00, 0xab) /* write */
148#define REG_VS_PIX_STRT_1_LSB REG(0x00, 0xac) /* write */
149#define REG_VS_LINE_END_1_MSB REG(0x00, 0xad) /* write */
150#define REG_VS_LINE_END_1_LSB REG(0x00, 0xae) /* write */
151#define REG_VS_PIX_END_1_MSB REG(0x00, 0xaf) /* write */
152#define REG_VS_PIX_END_1_LSB REG(0x00, 0xb0) /* write */
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200153#define REG_VS_LINE_STRT_2_MSB REG(0x00, 0xb1) /* write */
154#define REG_VS_LINE_STRT_2_LSB REG(0x00, 0xb2) /* write */
Rob Clarke7792ce2013-01-08 19:21:02 -0600155#define REG_VS_PIX_STRT_2_MSB REG(0x00, 0xb3) /* write */
156#define REG_VS_PIX_STRT_2_LSB REG(0x00, 0xb4) /* write */
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200157#define REG_VS_LINE_END_2_MSB REG(0x00, 0xb5) /* write */
158#define REG_VS_LINE_END_2_LSB REG(0x00, 0xb6) /* write */
Rob Clarke7792ce2013-01-08 19:21:02 -0600159#define REG_VS_PIX_END_2_MSB REG(0x00, 0xb7) /* write */
160#define REG_VS_PIX_END_2_LSB REG(0x00, 0xb8) /* write */
161#define REG_HS_PIX_START_MSB REG(0x00, 0xb9) /* write */
162#define REG_HS_PIX_START_LSB REG(0x00, 0xba) /* write */
163#define REG_HS_PIX_STOP_MSB REG(0x00, 0xbb) /* write */
164#define REG_HS_PIX_STOP_LSB REG(0x00, 0xbc) /* write */
165#define REG_VWIN_START_1_MSB REG(0x00, 0xbd) /* write */
166#define REG_VWIN_START_1_LSB REG(0x00, 0xbe) /* write */
167#define REG_VWIN_END_1_MSB REG(0x00, 0xbf) /* write */
168#define REG_VWIN_END_1_LSB REG(0x00, 0xc0) /* write */
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200169#define REG_VWIN_START_2_MSB REG(0x00, 0xc1) /* write */
170#define REG_VWIN_START_2_LSB REG(0x00, 0xc2) /* write */
171#define REG_VWIN_END_2_MSB REG(0x00, 0xc3) /* write */
172#define REG_VWIN_END_2_LSB REG(0x00, 0xc4) /* write */
Rob Clarke7792ce2013-01-08 19:21:02 -0600173#define REG_DE_START_MSB REG(0x00, 0xc5) /* write */
174#define REG_DE_START_LSB REG(0x00, 0xc6) /* write */
175#define REG_DE_STOP_MSB REG(0x00, 0xc7) /* write */
176#define REG_DE_STOP_LSB REG(0x00, 0xc8) /* write */
177#define REG_TBG_CNTRL_0 REG(0x00, 0xca) /* write */
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200178# define TBG_CNTRL_0_TOP_TGL (1 << 0)
179# define TBG_CNTRL_0_TOP_SEL (1 << 1)
180# define TBG_CNTRL_0_DE_EXT (1 << 2)
181# define TBG_CNTRL_0_TOP_EXT (1 << 3)
Rob Clarke7792ce2013-01-08 19:21:02 -0600182# define TBG_CNTRL_0_FRAME_DIS (1 << 5)
183# define TBG_CNTRL_0_SYNC_MTHD (1 << 6)
184# define TBG_CNTRL_0_SYNC_ONCE (1 << 7)
185#define REG_TBG_CNTRL_1 REG(0x00, 0xcb) /* write */
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200186# define TBG_CNTRL_1_H_TGL (1 << 0)
187# define TBG_CNTRL_1_V_TGL (1 << 1)
188# define TBG_CNTRL_1_TGL_EN (1 << 2)
189# define TBG_CNTRL_1_X_EXT (1 << 3)
190# define TBG_CNTRL_1_H_EXT (1 << 4)
191# define TBG_CNTRL_1_V_EXT (1 << 5)
Rob Clarke7792ce2013-01-08 19:21:02 -0600192# define TBG_CNTRL_1_DWIN_DIS (1 << 6)
193#define REG_ENABLE_SPACE REG(0x00, 0xd6) /* write */
194#define REG_HVF_CNTRL_0 REG(0x00, 0xe4) /* write */
195# define HVF_CNTRL_0_SM (1 << 7)
196# define HVF_CNTRL_0_RWB (1 << 6)
197# define HVF_CNTRL_0_PREFIL(x) (((x) & 3) << 2)
198# define HVF_CNTRL_0_INTPOL(x) (((x) & 3) << 0)
199#define REG_HVF_CNTRL_1 REG(0x00, 0xe5) /* write */
200# define HVF_CNTRL_1_FOR (1 << 0)
201# define HVF_CNTRL_1_YUVBLK (1 << 1)
202# define HVF_CNTRL_1_VQR(x) (((x) & 3) << 2)
203# define HVF_CNTRL_1_PAD(x) (((x) & 3) << 4)
204# define HVF_CNTRL_1_SEMI_PLANAR (1 << 6)
205#define REG_RPT_CNTRL REG(0x00, 0xf0) /* write */
Russell Kingc4c11dd2013-08-14 21:43:30 +0200206#define REG_I2S_FORMAT REG(0x00, 0xfc) /* read/write */
207# define I2S_FORMAT(x) (((x) & 3) << 0)
208#define REG_AIP_CLKSEL REG(0x00, 0xfd) /* write */
Jean-Francois Moine10df1a92014-01-25 18:14:40 +0100209# define AIP_CLKSEL_AIP_SPDIF (0 << 3)
210# define AIP_CLKSEL_AIP_I2S (1 << 3)
211# define AIP_CLKSEL_FS_ACLK (0 << 0)
212# define AIP_CLKSEL_FS_MCLK (1 << 0)
213# define AIP_CLKSEL_FS_FS64SPDIF (2 << 0)
Rob Clarke7792ce2013-01-08 19:21:02 -0600214
215/* Page 02h: PLL settings */
216#define REG_PLL_SERIAL_1 REG(0x02, 0x00) /* read/write */
217# define PLL_SERIAL_1_SRL_FDN (1 << 0)
218# define PLL_SERIAL_1_SRL_IZ(x) (((x) & 3) << 1)
219# define PLL_SERIAL_1_SRL_MAN_IZ (1 << 6)
220#define REG_PLL_SERIAL_2 REG(0x02, 0x01) /* read/write */
Jean-Francois Moine3ae471f2014-01-25 18:14:36 +0100221# define PLL_SERIAL_2_SRL_NOSC(x) ((x) << 0)
Rob Clarke7792ce2013-01-08 19:21:02 -0600222# define PLL_SERIAL_2_SRL_PR(x) (((x) & 0xf) << 4)
223#define REG_PLL_SERIAL_3 REG(0x02, 0x02) /* read/write */
224# define PLL_SERIAL_3_SRL_CCIR (1 << 0)
225# define PLL_SERIAL_3_SRL_DE (1 << 2)
226# define PLL_SERIAL_3_SRL_PXIN_SEL (1 << 4)
227#define REG_SERIALIZER REG(0x02, 0x03) /* read/write */
228#define REG_BUFFER_OUT REG(0x02, 0x04) /* read/write */
229#define REG_PLL_SCG1 REG(0x02, 0x05) /* read/write */
230#define REG_PLL_SCG2 REG(0x02, 0x06) /* read/write */
231#define REG_PLL_SCGN1 REG(0x02, 0x07) /* read/write */
232#define REG_PLL_SCGN2 REG(0x02, 0x08) /* read/write */
233#define REG_PLL_SCGR1 REG(0x02, 0x09) /* read/write */
234#define REG_PLL_SCGR2 REG(0x02, 0x0a) /* read/write */
235#define REG_AUDIO_DIV REG(0x02, 0x0e) /* read/write */
Russell Kingc4c11dd2013-08-14 21:43:30 +0200236# define AUDIO_DIV_SERCLK_1 0
237# define AUDIO_DIV_SERCLK_2 1
238# define AUDIO_DIV_SERCLK_4 2
239# define AUDIO_DIV_SERCLK_8 3
240# define AUDIO_DIV_SERCLK_16 4
241# define AUDIO_DIV_SERCLK_32 5
Rob Clarke7792ce2013-01-08 19:21:02 -0600242#define REG_SEL_CLK REG(0x02, 0x11) /* read/write */
243# define SEL_CLK_SEL_CLK1 (1 << 0)
244# define SEL_CLK_SEL_VRF_CLK(x) (((x) & 3) << 1)
245# define SEL_CLK_ENA_SC_CLK (1 << 3)
246#define REG_ANA_GENERAL REG(0x02, 0x12) /* read/write */
247
248
249/* Page 09h: EDID Control */
250#define REG_EDID_DATA_0 REG(0x09, 0x00) /* read */
251/* next 127 successive registers are the EDID block */
252#define REG_EDID_CTRL REG(0x09, 0xfa) /* read/write */
253#define REG_DDC_ADDR REG(0x09, 0xfb) /* read/write */
254#define REG_DDC_OFFS REG(0x09, 0xfc) /* read/write */
255#define REG_DDC_SEGM_ADDR REG(0x09, 0xfd) /* read/write */
256#define REG_DDC_SEGM REG(0x09, 0xfe) /* read/write */
257
258
259/* Page 10h: information frames and packets */
Russell Kingc4c11dd2013-08-14 21:43:30 +0200260#define REG_IF1_HB0 REG(0x10, 0x20) /* read/write */
261#define REG_IF2_HB0 REG(0x10, 0x40) /* read/write */
262#define REG_IF3_HB0 REG(0x10, 0x60) /* read/write */
263#define REG_IF4_HB0 REG(0x10, 0x80) /* read/write */
264#define REG_IF5_HB0 REG(0x10, 0xa0) /* read/write */
Rob Clarke7792ce2013-01-08 19:21:02 -0600265
266
267/* Page 11h: audio settings and content info packets */
268#define REG_AIP_CNTRL_0 REG(0x11, 0x00) /* read/write */
269# define AIP_CNTRL_0_RST_FIFO (1 << 0)
270# define AIP_CNTRL_0_SWAP (1 << 1)
271# define AIP_CNTRL_0_LAYOUT (1 << 2)
272# define AIP_CNTRL_0_ACR_MAN (1 << 5)
273# define AIP_CNTRL_0_RST_CTS (1 << 6)
Russell Kingc4c11dd2013-08-14 21:43:30 +0200274#define REG_CA_I2S REG(0x11, 0x01) /* read/write */
275# define CA_I2S_CA_I2S(x) (((x) & 31) << 0)
276# define CA_I2S_HBR_CHSTAT (1 << 6)
277#define REG_LATENCY_RD REG(0x11, 0x04) /* read/write */
278#define REG_ACR_CTS_0 REG(0x11, 0x05) /* read/write */
279#define REG_ACR_CTS_1 REG(0x11, 0x06) /* read/write */
280#define REG_ACR_CTS_2 REG(0x11, 0x07) /* read/write */
281#define REG_ACR_N_0 REG(0x11, 0x08) /* read/write */
282#define REG_ACR_N_1 REG(0x11, 0x09) /* read/write */
283#define REG_ACR_N_2 REG(0x11, 0x0a) /* read/write */
284#define REG_CTS_N REG(0x11, 0x0c) /* read/write */
285# define CTS_N_K(x) (((x) & 7) << 0)
286# define CTS_N_M(x) (((x) & 3) << 4)
Rob Clarke7792ce2013-01-08 19:21:02 -0600287#define REG_ENC_CNTRL REG(0x11, 0x0d) /* read/write */
288# define ENC_CNTRL_RST_ENC (1 << 0)
289# define ENC_CNTRL_RST_SEL (1 << 1)
290# define ENC_CNTRL_CTL_CODE(x) (((x) & 3) << 2)
Russell Kingc4c11dd2013-08-14 21:43:30 +0200291#define REG_DIP_FLAGS REG(0x11, 0x0e) /* read/write */
292# define DIP_FLAGS_ACR (1 << 0)
293# define DIP_FLAGS_GC (1 << 1)
294#define REG_DIP_IF_FLAGS REG(0x11, 0x0f) /* read/write */
295# define DIP_IF_FLAGS_IF1 (1 << 1)
296# define DIP_IF_FLAGS_IF2 (1 << 2)
297# define DIP_IF_FLAGS_IF3 (1 << 3)
298# define DIP_IF_FLAGS_IF4 (1 << 4)
299# define DIP_IF_FLAGS_IF5 (1 << 5)
300#define REG_CH_STAT_B(x) REG(0x11, 0x14 + (x)) /* read/write */
Rob Clarke7792ce2013-01-08 19:21:02 -0600301
302
303/* Page 12h: HDCP and OTP */
304#define REG_TX3 REG(0x12, 0x9a) /* read/write */
Russell King063b4722013-08-14 21:43:26 +0200305#define REG_TX4 REG(0x12, 0x9b) /* read/write */
306# define TX4_PD_RAM (1 << 1)
Rob Clarke7792ce2013-01-08 19:21:02 -0600307#define REG_TX33 REG(0x12, 0xb8) /* read/write */
308# define TX33_HDMI (1 << 1)
309
310
311/* Page 13h: Gamut related metadata packets */
312
313
314
315/* CEC registers: (not paged)
316 */
Jean-Francois Moine12473b72014-01-25 18:14:38 +0100317#define REG_CEC_INTSTATUS 0xee /* read */
318# define CEC_INTSTATUS_CEC (1 << 0)
319# define CEC_INTSTATUS_HDMI (1 << 1)
Rob Clarke7792ce2013-01-08 19:21:02 -0600320#define REG_CEC_FRO_IM_CLK_CTRL 0xfb /* read/write */
321# define CEC_FRO_IM_CLK_CTRL_GHOST_DIS (1 << 7)
322# define CEC_FRO_IM_CLK_CTRL_ENA_OTP (1 << 6)
323# define CEC_FRO_IM_CLK_CTRL_IMCLK_SEL (1 << 1)
324# define CEC_FRO_IM_CLK_CTRL_FRO_DIV (1 << 0)
Jean-Francois Moine12473b72014-01-25 18:14:38 +0100325#define REG_CEC_RXSHPDINTENA 0xfc /* read/write */
326#define REG_CEC_RXSHPDINT 0xfd /* read */
Rob Clarke7792ce2013-01-08 19:21:02 -0600327#define REG_CEC_RXSHPDLEV 0xfe /* read */
328# define CEC_RXSHPDLEV_RXSENS (1 << 0)
329# define CEC_RXSHPDLEV_HPD (1 << 1)
330
331#define REG_CEC_ENAMODS 0xff /* read/write */
332# define CEC_ENAMODS_DIS_FRO (1 << 6)
333# define CEC_ENAMODS_DIS_CCLK (1 << 5)
334# define CEC_ENAMODS_EN_RXSENS (1 << 2)
335# define CEC_ENAMODS_EN_HDMI (1 << 1)
336# define CEC_ENAMODS_EN_CEC (1 << 0)
337
338
339/* Device versions: */
340#define TDA9989N2 0x0101
341#define TDA19989 0x0201
342#define TDA19989N2 0x0202
343#define TDA19988 0x0301
344
345static void
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100346cec_write(struct tda998x_priv *priv, uint16_t addr, uint8_t val)
Rob Clarke7792ce2013-01-08 19:21:02 -0600347{
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100348 struct i2c_client *client = priv->cec;
Rob Clarke7792ce2013-01-08 19:21:02 -0600349 uint8_t buf[] = {addr, val};
350 int ret;
351
Jean-Francois Moine704d63f2014-01-25 18:14:46 +0100352 ret = i2c_master_send(client, buf, sizeof(buf));
Rob Clarke7792ce2013-01-08 19:21:02 -0600353 if (ret < 0)
354 dev_err(&client->dev, "Error %d writing to cec:0x%x\n", ret, addr);
355}
356
357static uint8_t
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100358cec_read(struct tda998x_priv *priv, uint8_t addr)
Rob Clarke7792ce2013-01-08 19:21:02 -0600359{
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100360 struct i2c_client *client = priv->cec;
Rob Clarke7792ce2013-01-08 19:21:02 -0600361 uint8_t val;
362 int ret;
363
364 ret = i2c_master_send(client, &addr, sizeof(addr));
365 if (ret < 0)
366 goto fail;
367
368 ret = i2c_master_recv(client, &val, sizeof(val));
369 if (ret < 0)
370 goto fail;
371
372 return val;
373
374fail:
375 dev_err(&client->dev, "Error %d reading from cec:0x%x\n", ret, addr);
376 return 0;
377}
378
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100379static int
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100380set_page(struct tda998x_priv *priv, uint16_t reg)
Rob Clarke7792ce2013-01-08 19:21:02 -0600381{
Rob Clarke7792ce2013-01-08 19:21:02 -0600382 if (REG2PAGE(reg) != priv->current_page) {
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100383 struct i2c_client *client = priv->hdmi;
Rob Clarke7792ce2013-01-08 19:21:02 -0600384 uint8_t buf[] = {
385 REG_CURPAGE, REG2PAGE(reg)
386 };
387 int ret = i2c_master_send(client, buf, sizeof(buf));
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100388 if (ret < 0) {
Julia Lawall288ffc72014-12-07 20:20:59 +0100389 dev_err(&client->dev, "%s %04x err %d\n", __func__,
Jean-Francois Moine704d63f2014-01-25 18:14:46 +0100390 reg, ret);
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100391 return ret;
392 }
Rob Clarke7792ce2013-01-08 19:21:02 -0600393
394 priv->current_page = REG2PAGE(reg);
395 }
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100396 return 0;
Rob Clarke7792ce2013-01-08 19:21:02 -0600397}
398
399static int
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100400reg_read_range(struct tda998x_priv *priv, uint16_t reg, char *buf, int cnt)
Rob Clarke7792ce2013-01-08 19:21:02 -0600401{
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100402 struct i2c_client *client = priv->hdmi;
Rob Clarke7792ce2013-01-08 19:21:02 -0600403 uint8_t addr = REG2ADDR(reg);
404 int ret;
405
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100406 ret = set_page(priv, reg);
407 if (ret < 0)
408 return ret;
Rob Clarke7792ce2013-01-08 19:21:02 -0600409
410 ret = i2c_master_send(client, &addr, sizeof(addr));
411 if (ret < 0)
412 goto fail;
413
414 ret = i2c_master_recv(client, buf, cnt);
415 if (ret < 0)
416 goto fail;
417
418 return ret;
419
420fail:
421 dev_err(&client->dev, "Error %d reading from 0x%x\n", ret, reg);
422 return ret;
423}
424
Russell Kingc4c11dd2013-08-14 21:43:30 +0200425static void
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100426reg_write_range(struct tda998x_priv *priv, uint16_t reg, uint8_t *p, int cnt)
Russell Kingc4c11dd2013-08-14 21:43:30 +0200427{
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100428 struct i2c_client *client = priv->hdmi;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200429 uint8_t buf[cnt+1];
430 int ret;
431
432 buf[0] = REG2ADDR(reg);
433 memcpy(&buf[1], p, cnt);
434
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100435 ret = set_page(priv, reg);
436 if (ret < 0)
437 return;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200438
439 ret = i2c_master_send(client, buf, cnt + 1);
440 if (ret < 0)
441 dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
442}
443
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100444static int
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100445reg_read(struct tda998x_priv *priv, uint16_t reg)
Rob Clarke7792ce2013-01-08 19:21:02 -0600446{
447 uint8_t val = 0;
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100448 int ret;
449
450 ret = reg_read_range(priv, reg, &val, sizeof(val));
451 if (ret < 0)
452 return ret;
Rob Clarke7792ce2013-01-08 19:21:02 -0600453 return val;
454}
455
456static void
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100457reg_write(struct tda998x_priv *priv, uint16_t reg, uint8_t val)
Rob Clarke7792ce2013-01-08 19:21:02 -0600458{
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100459 struct i2c_client *client = priv->hdmi;
Rob Clarke7792ce2013-01-08 19:21:02 -0600460 uint8_t buf[] = {REG2ADDR(reg), val};
461 int ret;
462
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100463 ret = set_page(priv, reg);
464 if (ret < 0)
465 return;
Rob Clarke7792ce2013-01-08 19:21:02 -0600466
Jean-Francois Moine704d63f2014-01-25 18:14:46 +0100467 ret = i2c_master_send(client, buf, sizeof(buf));
Rob Clarke7792ce2013-01-08 19:21:02 -0600468 if (ret < 0)
469 dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
470}
471
472static void
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100473reg_write16(struct tda998x_priv *priv, uint16_t reg, uint16_t val)
Rob Clarke7792ce2013-01-08 19:21:02 -0600474{
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100475 struct i2c_client *client = priv->hdmi;
Rob Clarke7792ce2013-01-08 19:21:02 -0600476 uint8_t buf[] = {REG2ADDR(reg), val >> 8, val};
477 int ret;
478
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100479 ret = set_page(priv, reg);
480 if (ret < 0)
481 return;
Rob Clarke7792ce2013-01-08 19:21:02 -0600482
Jean-Francois Moine704d63f2014-01-25 18:14:46 +0100483 ret = i2c_master_send(client, buf, sizeof(buf));
Rob Clarke7792ce2013-01-08 19:21:02 -0600484 if (ret < 0)
485 dev_err(&client->dev, "Error %d writing to 0x%x\n", ret, reg);
486}
487
488static void
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100489reg_set(struct tda998x_priv *priv, uint16_t reg, uint8_t val)
Rob Clarke7792ce2013-01-08 19:21:02 -0600490{
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100491 int old_val;
492
493 old_val = reg_read(priv, reg);
494 if (old_val >= 0)
495 reg_write(priv, reg, old_val | val);
Rob Clarke7792ce2013-01-08 19:21:02 -0600496}
497
498static void
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100499reg_clear(struct tda998x_priv *priv, uint16_t reg, uint8_t val)
Rob Clarke7792ce2013-01-08 19:21:02 -0600500{
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +0100501 int old_val;
502
503 old_val = reg_read(priv, reg);
504 if (old_val >= 0)
505 reg_write(priv, reg, old_val & ~val);
Rob Clarke7792ce2013-01-08 19:21:02 -0600506}
507
508static void
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100509tda998x_reset(struct tda998x_priv *priv)
Rob Clarke7792ce2013-01-08 19:21:02 -0600510{
511 /* reset audio and i2c master: */
Jean-Francois Moine81b53a12014-01-25 18:14:42 +0100512 reg_write(priv, REG_SOFTRESET, SOFTRESET_AUDIO | SOFTRESET_I2C_MASTER);
Rob Clarke7792ce2013-01-08 19:21:02 -0600513 msleep(50);
Jean-Francois Moine81b53a12014-01-25 18:14:42 +0100514 reg_write(priv, REG_SOFTRESET, 0);
Rob Clarke7792ce2013-01-08 19:21:02 -0600515 msleep(50);
516
517 /* reset transmitter: */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100518 reg_set(priv, REG_MAIN_CNTRL0, MAIN_CNTRL0_SR);
519 reg_clear(priv, REG_MAIN_CNTRL0, MAIN_CNTRL0_SR);
Rob Clarke7792ce2013-01-08 19:21:02 -0600520
521 /* PLL registers common configuration */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100522 reg_write(priv, REG_PLL_SERIAL_1, 0x00);
523 reg_write(priv, REG_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(1));
524 reg_write(priv, REG_PLL_SERIAL_3, 0x00);
525 reg_write(priv, REG_SERIALIZER, 0x00);
526 reg_write(priv, REG_BUFFER_OUT, 0x00);
527 reg_write(priv, REG_PLL_SCG1, 0x00);
528 reg_write(priv, REG_AUDIO_DIV, AUDIO_DIV_SERCLK_8);
529 reg_write(priv, REG_SEL_CLK, SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
530 reg_write(priv, REG_PLL_SCGN1, 0xfa);
531 reg_write(priv, REG_PLL_SCGN2, 0x00);
532 reg_write(priv, REG_PLL_SCGR1, 0x5b);
533 reg_write(priv, REG_PLL_SCGR2, 0x00);
534 reg_write(priv, REG_PLL_SCG2, 0x10);
Russell Kingbcb24812013-08-14 21:43:27 +0200535
536 /* Write the default value MUX register */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100537 reg_write(priv, REG_MUX_VP_VIP_OUT, 0x24);
Rob Clarke7792ce2013-01-08 19:21:02 -0600538}
539
Jean-Francois Moine12473b72014-01-25 18:14:38 +0100540/*
541 * only 2 interrupts may occur: screen plug/unplug and EDID read
542 */
543static irqreturn_t tda998x_irq_thread(int irq, void *data)
544{
545 struct tda998x_priv *priv = data;
546 u8 sta, cec, lvl, flag0, flag1, flag2;
547
548 if (!priv)
549 return IRQ_HANDLED;
550 sta = cec_read(priv, REG_CEC_INTSTATUS);
551 cec = cec_read(priv, REG_CEC_RXSHPDINT);
552 lvl = cec_read(priv, REG_CEC_RXSHPDLEV);
553 flag0 = reg_read(priv, REG_INT_FLAGS_0);
554 flag1 = reg_read(priv, REG_INT_FLAGS_1);
555 flag2 = reg_read(priv, REG_INT_FLAGS_2);
556 DRM_DEBUG_DRIVER(
557 "tda irq sta %02x cec %02x lvl %02x f0 %02x f1 %02x f2 %02x\n",
558 sta, cec, lvl, flag0, flag1, flag2);
559 if ((flag2 & INT_FLAGS_2_EDID_BLK_RD) && priv->wq_edid_wait) {
560 priv->wq_edid_wait = 0;
561 wake_up(&priv->wq_edid);
562 } else if (cec != 0) { /* HPD change */
563 if (priv->encoder && priv->encoder->dev)
564 drm_helper_hpd_irq_event(priv->encoder->dev);
565 }
566 return IRQ_HANDLED;
567}
568
Russell Kingc4c11dd2013-08-14 21:43:30 +0200569static uint8_t tda998x_cksum(uint8_t *buf, size_t bytes)
570{
Daniel Vetter8268bd42014-04-05 18:24:29 +0200571 int sum = 0;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200572
573 while (bytes--)
Daniel Vetter8268bd42014-04-05 18:24:29 +0200574 sum -= *buf++;
575 return sum;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200576}
577
578#define HB(x) (x)
579#define PB(x) (HB(2) + 1 + (x))
580
581static void
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100582tda998x_write_if(struct tda998x_priv *priv, uint8_t bit, uint16_t addr,
Russell Kingc4c11dd2013-08-14 21:43:30 +0200583 uint8_t *buf, size_t size)
584{
585 buf[PB(0)] = tda998x_cksum(buf, size);
586
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100587 reg_clear(priv, REG_DIP_IF_FLAGS, bit);
588 reg_write_range(priv, addr, buf, size);
589 reg_set(priv, REG_DIP_IF_FLAGS, bit);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200590}
591
592static void
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100593tda998x_write_aif(struct tda998x_priv *priv, struct tda998x_encoder_params *p)
Russell Kingc4c11dd2013-08-14 21:43:30 +0200594{
Jean-Francois Moine9e541462014-01-25 18:14:41 +0100595 u8 buf[PB(HDMI_AUDIO_INFOFRAME_SIZE) + 1];
Russell Kingc4c11dd2013-08-14 21:43:30 +0200596
Jean-Francois Moine7288ca02014-01-25 18:14:44 +0100597 memset(buf, 0, sizeof(buf));
Jean-Francois Moine9e541462014-01-25 18:14:41 +0100598 buf[HB(0)] = HDMI_INFOFRAME_TYPE_AUDIO;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200599 buf[HB(1)] = 0x01;
Jean-Francois Moine9e541462014-01-25 18:14:41 +0100600 buf[HB(2)] = HDMI_AUDIO_INFOFRAME_SIZE;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200601 buf[PB(1)] = p->audio_frame[1] & 0x07; /* CC */
602 buf[PB(2)] = p->audio_frame[2] & 0x1c; /* SF */
603 buf[PB(4)] = p->audio_frame[4];
604 buf[PB(5)] = p->audio_frame[5] & 0xf8; /* DM_INH + LSV */
605
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100606 tda998x_write_if(priv, DIP_IF_FLAGS_IF4, REG_IF4_HB0, buf,
Russell Kingc4c11dd2013-08-14 21:43:30 +0200607 sizeof(buf));
608}
609
610static void
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100611tda998x_write_avi(struct tda998x_priv *priv, struct drm_display_mode *mode)
Russell Kingc4c11dd2013-08-14 21:43:30 +0200612{
Russell King8c7a0752015-03-30 16:20:44 +0100613 struct hdmi_avi_infoframe frame;
614 u8 buf[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
615 ssize_t len;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200616
Russell King8c7a0752015-03-30 16:20:44 +0100617 drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200618
Russell King8c7a0752015-03-30 16:20:44 +0100619 frame.quantization_range = HDMI_QUANTIZATION_RANGE_FULL;
620
621 len = hdmi_avi_infoframe_pack(&frame, buf, sizeof(buf));
622 if (len < 0) {
Russell King5296b7f2015-05-20 20:51:41 +0100623 dev_err(&priv->hdmi->dev,
624 "hdmi_avi_infoframe_pack() failed: %zd\n", len);
Russell King8c7a0752015-03-30 16:20:44 +0100625 return;
626 }
627
628 tda998x_write_if(priv, DIP_IF_FLAGS_IF2, REG_IF2_HB0, buf, len);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200629}
630
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100631static void tda998x_audio_mute(struct tda998x_priv *priv, bool on)
Russell Kingc4c11dd2013-08-14 21:43:30 +0200632{
633 if (on) {
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100634 reg_set(priv, REG_SOFTRESET, SOFTRESET_AUDIO);
635 reg_clear(priv, REG_SOFTRESET, SOFTRESET_AUDIO);
636 reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200637 } else {
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100638 reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200639 }
640}
641
642static void
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100643tda998x_configure_audio(struct tda998x_priv *priv,
Russell Kingc4c11dd2013-08-14 21:43:30 +0200644 struct drm_display_mode *mode, struct tda998x_encoder_params *p)
645{
Jean-Francois Moine85c988b2014-01-25 18:14:40 +0100646 uint8_t buf[6], clksel_aip, clksel_fs, cts_n, adiv;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200647 uint32_t n;
648
649 /* Enable audio ports */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100650 reg_write(priv, REG_ENA_AP, p->audio_cfg);
651 reg_write(priv, REG_ENA_ACLK, p->audio_clk_cfg);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200652
653 /* Set audio input source */
654 switch (p->audio_format) {
655 case AFMT_SPDIF:
Jean-Francois Moine10df1a92014-01-25 18:14:40 +0100656 reg_write(priv, REG_MUX_AP, MUX_AP_SELECT_SPDIF);
657 clksel_aip = AIP_CLKSEL_AIP_SPDIF;
658 clksel_fs = AIP_CLKSEL_FS_FS64SPDIF;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200659 cts_n = CTS_N_M(3) | CTS_N_K(3);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200660 break;
661
662 case AFMT_I2S:
Jean-Francois Moine10df1a92014-01-25 18:14:40 +0100663 reg_write(priv, REG_MUX_AP, MUX_AP_SELECT_I2S);
664 clksel_aip = AIP_CLKSEL_AIP_I2S;
665 clksel_fs = AIP_CLKSEL_FS_ACLK;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200666 cts_n = CTS_N_M(3) | CTS_N_K(3);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200667 break;
David Herrmann3b288022013-09-01 15:23:04 +0200668
669 default:
670 BUG();
671 return;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200672 }
673
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100674 reg_write(priv, REG_AIP_CLKSEL, clksel_aip);
Jean-Francois Moinea8b517e2014-01-25 18:14:39 +0100675 reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_LAYOUT |
676 AIP_CNTRL_0_ACR_MAN); /* auto CTS */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100677 reg_write(priv, REG_CTS_N, cts_n);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200678
679 /*
680 * Audio input somehow depends on HDMI line rate which is
681 * related to pixclk. Testing showed that modes with pixclk
682 * >100MHz need a larger divider while <40MHz need the default.
683 * There is no detailed info in the datasheet, so we just
684 * assume 100MHz requires larger divider.
685 */
Jean-Francois Moine2470fec2014-01-25 18:14:36 +0100686 adiv = AUDIO_DIV_SERCLK_8;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200687 if (mode->clock > 100000)
Jean-Francois Moine2470fec2014-01-25 18:14:36 +0100688 adiv++; /* AUDIO_DIV_SERCLK_16 */
689
690 /* S/PDIF asks for a larger divider */
691 if (p->audio_format == AFMT_SPDIF)
692 adiv++; /* AUDIO_DIV_SERCLK_16 or _32 */
693
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100694 reg_write(priv, REG_AUDIO_DIV, adiv);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200695
696 /*
697 * This is the approximate value of N, which happens to be
698 * the recommended values for non-coherent clocks.
699 */
700 n = 128 * p->audio_sample_rate / 1000;
701
702 /* Write the CTS and N values */
703 buf[0] = 0x44;
704 buf[1] = 0x42;
705 buf[2] = 0x01;
706 buf[3] = n;
707 buf[4] = n >> 8;
708 buf[5] = n >> 16;
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100709 reg_write_range(priv, REG_ACR_CTS_0, buf, 6);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200710
711 /* Set CTS clock reference */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100712 reg_write(priv, REG_AIP_CLKSEL, clksel_aip | clksel_fs);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200713
714 /* Reset CTS generator */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100715 reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_CTS);
716 reg_clear(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_CTS);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200717
718 /* Write the channel status */
Jean-Francois Moinef0b33b22014-01-25 18:14:39 +0100719 buf[0] = IEC958_AES0_CON_NOT_COPYRIGHT;
Russell Kingc4c11dd2013-08-14 21:43:30 +0200720 buf[1] = 0x00;
Jean-Francois Moinef0b33b22014-01-25 18:14:39 +0100721 buf[2] = IEC958_AES3_CON_FS_NOTID;
722 buf[3] = IEC958_AES4_CON_ORIGFS_NOTID |
723 IEC958_AES4_CON_MAX_WORDLEN_24;
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100724 reg_write_range(priv, REG_CH_STAT_B(0), buf, 4);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200725
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100726 tda998x_audio_mute(priv, true);
Jean-Francois Moine73d5e252014-01-25 18:14:44 +0100727 msleep(20);
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100728 tda998x_audio_mute(priv, false);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200729
730 /* Write the audio information packet */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100731 tda998x_write_aif(priv, p);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200732}
733
Rob Clarke7792ce2013-01-08 19:21:02 -0600734/* DRM encoder functions */
735
Russell Kinga8f4d4d62014-02-07 19:17:21 +0000736static void tda998x_encoder_set_config(struct tda998x_priv *priv,
737 const struct tda998x_encoder_params *p)
Rob Clarke7792ce2013-01-08 19:21:02 -0600738{
Russell Kingc4c11dd2013-08-14 21:43:30 +0200739 priv->vip_cntrl_0 = VIP_CNTRL_0_SWAP_A(p->swap_a) |
740 (p->mirr_a ? VIP_CNTRL_0_MIRR_A : 0) |
741 VIP_CNTRL_0_SWAP_B(p->swap_b) |
742 (p->mirr_b ? VIP_CNTRL_0_MIRR_B : 0);
743 priv->vip_cntrl_1 = VIP_CNTRL_1_SWAP_C(p->swap_c) |
744 (p->mirr_c ? VIP_CNTRL_1_MIRR_C : 0) |
745 VIP_CNTRL_1_SWAP_D(p->swap_d) |
746 (p->mirr_d ? VIP_CNTRL_1_MIRR_D : 0);
747 priv->vip_cntrl_2 = VIP_CNTRL_2_SWAP_E(p->swap_e) |
748 (p->mirr_e ? VIP_CNTRL_2_MIRR_E : 0) |
749 VIP_CNTRL_2_SWAP_F(p->swap_f) |
750 (p->mirr_f ? VIP_CNTRL_2_MIRR_F : 0);
751
752 priv->params = *p;
Rob Clarke7792ce2013-01-08 19:21:02 -0600753}
754
Russell Kinga8f4d4d62014-02-07 19:17:21 +0000755static void tda998x_encoder_dpms(struct tda998x_priv *priv, int mode)
Rob Clarke7792ce2013-01-08 19:21:02 -0600756{
Rob Clarke7792ce2013-01-08 19:21:02 -0600757 /* we only care about on or off: */
758 if (mode != DRM_MODE_DPMS_ON)
759 mode = DRM_MODE_DPMS_OFF;
760
761 if (mode == priv->dpms)
762 return;
763
764 switch (mode) {
765 case DRM_MODE_DPMS_ON:
Russell Kingc4c11dd2013-08-14 21:43:30 +0200766 /* enable video ports, audio will be enabled later */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100767 reg_write(priv, REG_ENA_VP_0, 0xff);
768 reg_write(priv, REG_ENA_VP_1, 0xff);
769 reg_write(priv, REG_ENA_VP_2, 0xff);
Rob Clarke7792ce2013-01-08 19:21:02 -0600770 /* set muxing after enabling ports: */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100771 reg_write(priv, REG_VIP_CNTRL_0, priv->vip_cntrl_0);
772 reg_write(priv, REG_VIP_CNTRL_1, priv->vip_cntrl_1);
773 reg_write(priv, REG_VIP_CNTRL_2, priv->vip_cntrl_2);
Rob Clarke7792ce2013-01-08 19:21:02 -0600774 break;
775 case DRM_MODE_DPMS_OFF:
Russell Kingdb6aaf42013-09-24 10:37:13 +0100776 /* disable video ports */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100777 reg_write(priv, REG_ENA_VP_0, 0x00);
778 reg_write(priv, REG_ENA_VP_1, 0x00);
779 reg_write(priv, REG_ENA_VP_2, 0x00);
Rob Clarke7792ce2013-01-08 19:21:02 -0600780 break;
781 }
782
783 priv->dpms = mode;
784}
785
786static void
787tda998x_encoder_save(struct drm_encoder *encoder)
788{
789 DBG("");
790}
791
792static void
793tda998x_encoder_restore(struct drm_encoder *encoder)
794{
795 DBG("");
796}
797
798static bool
799tda998x_encoder_mode_fixup(struct drm_encoder *encoder,
800 const struct drm_display_mode *mode,
801 struct drm_display_mode *adjusted_mode)
802{
803 return true;
804}
805
Russell Kinga8f4d4d62014-02-07 19:17:21 +0000806static int tda998x_encoder_mode_valid(struct tda998x_priv *priv,
807 struct drm_display_mode *mode)
Rob Clarke7792ce2013-01-08 19:21:02 -0600808{
Russell King92fbdfc2014-02-07 19:52:33 +0000809 if (mode->clock > 150000)
810 return MODE_CLOCK_HIGH;
811 if (mode->htotal >= BIT(13))
812 return MODE_BAD_HVALUE;
813 if (mode->vtotal >= BIT(11))
814 return MODE_BAD_VVALUE;
Rob Clarke7792ce2013-01-08 19:21:02 -0600815 return MODE_OK;
816}
817
818static void
Russell Kinga8f4d4d62014-02-07 19:17:21 +0000819tda998x_encoder_mode_set(struct tda998x_priv *priv,
820 struct drm_display_mode *mode,
821 struct drm_display_mode *adjusted_mode)
Rob Clarke7792ce2013-01-08 19:21:02 -0600822{
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200823 uint16_t ref_pix, ref_line, n_pix, n_line;
824 uint16_t hs_pix_s, hs_pix_e;
825 uint16_t vs1_pix_s, vs1_pix_e, vs1_line_s, vs1_line_e;
826 uint16_t vs2_pix_s, vs2_pix_e, vs2_line_s, vs2_line_e;
827 uint16_t vwin1_line_s, vwin1_line_e;
828 uint16_t vwin2_line_s, vwin2_line_e;
829 uint16_t de_pix_s, de_pix_e;
Rob Clarke7792ce2013-01-08 19:21:02 -0600830 uint8_t reg, div, rep;
831
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200832 /*
833 * Internally TDA998x is using ITU-R BT.656 style sync but
834 * we get VESA style sync. TDA998x is using a reference pixel
835 * relative to ITU to sync to the input frame and for output
836 * sync generation. Currently, we are using reference detection
837 * from HS/VS, i.e. REFPIX/REFLINE denote frame start sync point
838 * which is position of rising VS with coincident rising HS.
839 *
840 * Now there is some issues to take care of:
841 * - HDMI data islands require sync-before-active
842 * - TDA998x register values must be > 0 to be enabled
843 * - REFLINE needs an additional offset of +1
844 * - REFPIX needs an addtional offset of +1 for UYUV and +3 for RGB
845 *
846 * So we add +1 to all horizontal and vertical register values,
847 * plus an additional +3 for REFPIX as we are using RGB input only.
Rob Clarke7792ce2013-01-08 19:21:02 -0600848 */
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200849 n_pix = mode->htotal;
850 n_line = mode->vtotal;
Rob Clarke7792ce2013-01-08 19:21:02 -0600851
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200852 hs_pix_e = mode->hsync_end - mode->hdisplay;
853 hs_pix_s = mode->hsync_start - mode->hdisplay;
854 de_pix_e = mode->htotal;
855 de_pix_s = mode->htotal - mode->hdisplay;
856 ref_pix = 3 + hs_pix_s;
857
Sebastian Hesselbarth179f1aa2013-08-14 21:43:32 +0200858 /*
859 * Attached LCD controllers may generate broken sync. Allow
860 * those to adjust the position of the rising VS edge by adding
861 * HSKEW to ref_pix.
862 */
863 if (adjusted_mode->flags & DRM_MODE_FLAG_HSKEW)
864 ref_pix += adjusted_mode->hskew;
865
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200866 if ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0) {
867 ref_line = 1 + mode->vsync_start - mode->vdisplay;
868 vwin1_line_s = mode->vtotal - mode->vdisplay - 1;
869 vwin1_line_e = vwin1_line_s + mode->vdisplay;
870 vs1_pix_s = vs1_pix_e = hs_pix_s;
871 vs1_line_s = mode->vsync_start - mode->vdisplay;
872 vs1_line_e = vs1_line_s +
873 mode->vsync_end - mode->vsync_start;
874 vwin2_line_s = vwin2_line_e = 0;
875 vs2_pix_s = vs2_pix_e = 0;
876 vs2_line_s = vs2_line_e = 0;
877 } else {
878 ref_line = 1 + (mode->vsync_start - mode->vdisplay)/2;
879 vwin1_line_s = (mode->vtotal - mode->vdisplay)/2;
880 vwin1_line_e = vwin1_line_s + mode->vdisplay/2;
881 vs1_pix_s = vs1_pix_e = hs_pix_s;
882 vs1_line_s = (mode->vsync_start - mode->vdisplay)/2;
883 vs1_line_e = vs1_line_s +
884 (mode->vsync_end - mode->vsync_start)/2;
885 vwin2_line_s = vwin1_line_s + mode->vtotal/2;
886 vwin2_line_e = vwin2_line_s + mode->vdisplay/2;
887 vs2_pix_s = vs2_pix_e = hs_pix_s + mode->htotal/2;
888 vs2_line_s = vs1_line_s + mode->vtotal/2 ;
889 vs2_line_e = vs2_line_s +
890 (mode->vsync_end - mode->vsync_start)/2;
891 }
Rob Clarke7792ce2013-01-08 19:21:02 -0600892
893 div = 148500 / mode->clock;
Jean-Francois Moine3ae471f2014-01-25 18:14:36 +0100894 if (div != 0) {
895 div--;
896 if (div > 3)
897 div = 3;
898 }
Rob Clarke7792ce2013-01-08 19:21:02 -0600899
Rob Clarke7792ce2013-01-08 19:21:02 -0600900 /* mute the audio FIFO: */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100901 reg_set(priv, REG_AIP_CNTRL_0, AIP_CNTRL_0_RST_FIFO);
Rob Clarke7792ce2013-01-08 19:21:02 -0600902
903 /* set HDMI HDCP mode off: */
Jean-Francois Moine81b53a12014-01-25 18:14:42 +0100904 reg_write(priv, REG_TBG_CNTRL_1, TBG_CNTRL_1_DWIN_DIS);
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100905 reg_clear(priv, REG_TX33, TX33_HDMI);
906 reg_write(priv, REG_ENC_CNTRL, ENC_CNTRL_CTL_CODE(0));
Rob Clarke7792ce2013-01-08 19:21:02 -0600907
Rob Clarke7792ce2013-01-08 19:21:02 -0600908 /* no pre-filter or interpolator: */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100909 reg_write(priv, REG_HVF_CNTRL_0, HVF_CNTRL_0_PREFIL(0) |
Rob Clarke7792ce2013-01-08 19:21:02 -0600910 HVF_CNTRL_0_INTPOL(0));
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100911 reg_write(priv, REG_VIP_CNTRL_5, VIP_CNTRL_5_SP_CNT(0));
912 reg_write(priv, REG_VIP_CNTRL_4, VIP_CNTRL_4_BLANKIT(0) |
Rob Clarke7792ce2013-01-08 19:21:02 -0600913 VIP_CNTRL_4_BLC(0));
Rob Clarke7792ce2013-01-08 19:21:02 -0600914
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100915 reg_clear(priv, REG_PLL_SERIAL_1, PLL_SERIAL_1_SRL_MAN_IZ);
Jean-Francois Moinea8b517e2014-01-25 18:14:39 +0100916 reg_clear(priv, REG_PLL_SERIAL_3, PLL_SERIAL_3_SRL_CCIR |
917 PLL_SERIAL_3_SRL_DE);
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100918 reg_write(priv, REG_SERIALIZER, 0);
919 reg_write(priv, REG_HVF_CNTRL_1, HVF_CNTRL_1_VQR(0));
Rob Clarke7792ce2013-01-08 19:21:02 -0600920
921 /* TODO enable pixel repeat for pixel rates less than 25Msamp/s */
922 rep = 0;
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100923 reg_write(priv, REG_RPT_CNTRL, 0);
924 reg_write(priv, REG_SEL_CLK, SEL_CLK_SEL_VRF_CLK(0) |
Rob Clarke7792ce2013-01-08 19:21:02 -0600925 SEL_CLK_SEL_CLK1 | SEL_CLK_ENA_SC_CLK);
926
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100927 reg_write(priv, REG_PLL_SERIAL_2, PLL_SERIAL_2_SRL_NOSC(div) |
Rob Clarke7792ce2013-01-08 19:21:02 -0600928 PLL_SERIAL_2_SRL_PR(rep));
929
Rob Clarke7792ce2013-01-08 19:21:02 -0600930 /* set color matrix bypass flag: */
Jean-Francois Moine81b53a12014-01-25 18:14:42 +0100931 reg_write(priv, REG_MAT_CONTRL, MAT_CONTRL_MAT_BP |
932 MAT_CONTRL_MAT_SC(1));
Rob Clarke7792ce2013-01-08 19:21:02 -0600933
934 /* set BIAS tmds value: */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100935 reg_write(priv, REG_ANA_GENERAL, 0x09);
Rob Clarke7792ce2013-01-08 19:21:02 -0600936
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200937 /*
938 * Sync on rising HSYNC/VSYNC
939 */
Jean-Francois Moine81b53a12014-01-25 18:14:42 +0100940 reg = VIP_CNTRL_3_SYNC_HS;
Sebastian Hesselbarth088d61d2013-08-14 21:43:31 +0200941
942 /*
943 * TDA19988 requires high-active sync at input stage,
944 * so invert low-active sync provided by master encoder here
945 */
946 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
Jean-Francois Moine81b53a12014-01-25 18:14:42 +0100947 reg |= VIP_CNTRL_3_H_TGL;
Rob Clarke7792ce2013-01-08 19:21:02 -0600948 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
Jean-Francois Moine81b53a12014-01-25 18:14:42 +0100949 reg |= VIP_CNTRL_3_V_TGL;
950 reg_write(priv, REG_VIP_CNTRL_3, reg);
Rob Clarke7792ce2013-01-08 19:21:02 -0600951
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100952 reg_write(priv, REG_VIDFORMAT, 0x00);
953 reg_write16(priv, REG_REFPIX_MSB, ref_pix);
954 reg_write16(priv, REG_REFLINE_MSB, ref_line);
955 reg_write16(priv, REG_NPIX_MSB, n_pix);
956 reg_write16(priv, REG_NLINE_MSB, n_line);
957 reg_write16(priv, REG_VS_LINE_STRT_1_MSB, vs1_line_s);
958 reg_write16(priv, REG_VS_PIX_STRT_1_MSB, vs1_pix_s);
959 reg_write16(priv, REG_VS_LINE_END_1_MSB, vs1_line_e);
960 reg_write16(priv, REG_VS_PIX_END_1_MSB, vs1_pix_e);
961 reg_write16(priv, REG_VS_LINE_STRT_2_MSB, vs2_line_s);
962 reg_write16(priv, REG_VS_PIX_STRT_2_MSB, vs2_pix_s);
963 reg_write16(priv, REG_VS_LINE_END_2_MSB, vs2_line_e);
964 reg_write16(priv, REG_VS_PIX_END_2_MSB, vs2_pix_e);
965 reg_write16(priv, REG_HS_PIX_START_MSB, hs_pix_s);
966 reg_write16(priv, REG_HS_PIX_STOP_MSB, hs_pix_e);
967 reg_write16(priv, REG_VWIN_START_1_MSB, vwin1_line_s);
968 reg_write16(priv, REG_VWIN_END_1_MSB, vwin1_line_e);
969 reg_write16(priv, REG_VWIN_START_2_MSB, vwin2_line_s);
970 reg_write16(priv, REG_VWIN_END_2_MSB, vwin2_line_e);
971 reg_write16(priv, REG_DE_START_MSB, de_pix_s);
972 reg_write16(priv, REG_DE_STOP_MSB, de_pix_e);
Rob Clarke7792ce2013-01-08 19:21:02 -0600973
974 if (priv->rev == TDA19988) {
975 /* let incoming pixels fill the active space (if any) */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100976 reg_write(priv, REG_ENABLE_SPACE, 0x00);
Rob Clarke7792ce2013-01-08 19:21:02 -0600977 }
978
Jean-Francois Moine81b53a12014-01-25 18:14:42 +0100979 /*
980 * Always generate sync polarity relative to input sync and
981 * revert input stage toggled sync at output stage
982 */
983 reg = TBG_CNTRL_1_DWIN_DIS | TBG_CNTRL_1_TGL_EN;
984 if (mode->flags & DRM_MODE_FLAG_NHSYNC)
985 reg |= TBG_CNTRL_1_H_TGL;
986 if (mode->flags & DRM_MODE_FLAG_NVSYNC)
987 reg |= TBG_CNTRL_1_V_TGL;
988 reg_write(priv, REG_TBG_CNTRL_1, reg);
989
Rob Clarke7792ce2013-01-08 19:21:02 -0600990 /* must be last register set: */
Jean-Francois Moine81b53a12014-01-25 18:14:42 +0100991 reg_write(priv, REG_TBG_CNTRL_0, 0);
Russell Kingc4c11dd2013-08-14 21:43:30 +0200992
993 /* Only setup the info frames if the sink is HDMI */
994 if (priv->is_hdmi_sink) {
995 /* We need to turn HDMI HDCP stuff on to get audio through */
Jean-Francois Moine81b53a12014-01-25 18:14:42 +0100996 reg &= ~TBG_CNTRL_1_DWIN_DIS;
997 reg_write(priv, REG_TBG_CNTRL_1, reg);
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +0100998 reg_write(priv, REG_ENC_CNTRL, ENC_CNTRL_CTL_CODE(1));
999 reg_set(priv, REG_TX33, TX33_HDMI);
Russell Kingc4c11dd2013-08-14 21:43:30 +02001000
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001001 tda998x_write_avi(priv, adjusted_mode);
Russell Kingc4c11dd2013-08-14 21:43:30 +02001002
1003 if (priv->params.audio_cfg)
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001004 tda998x_configure_audio(priv, adjusted_mode,
Russell Kingc4c11dd2013-08-14 21:43:30 +02001005 &priv->params);
1006 }
Rob Clarke7792ce2013-01-08 19:21:02 -06001007}
1008
1009static enum drm_connector_status
Russell Kinga8f4d4d62014-02-07 19:17:21 +00001010tda998x_encoder_detect(struct tda998x_priv *priv)
Rob Clarke7792ce2013-01-08 19:21:02 -06001011{
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001012 uint8_t val = cec_read(priv, REG_CEC_RXSHPDLEV);
1013
Rob Clarke7792ce2013-01-08 19:21:02 -06001014 return (val & CEC_RXSHPDLEV_HPD) ? connector_status_connected :
1015 connector_status_disconnected;
1016}
1017
Laurent Pinchart07259f82015-01-16 18:37:43 +02001018static int read_edid_block(void *data, u8 *buf, unsigned int blk, size_t length)
Rob Clarke7792ce2013-01-08 19:21:02 -06001019{
Laurent Pinchart07259f82015-01-16 18:37:43 +02001020 struct tda998x_priv *priv = data;
Rob Clarke7792ce2013-01-08 19:21:02 -06001021 uint8_t offset, segptr;
1022 int ret, i;
1023
Rob Clarke7792ce2013-01-08 19:21:02 -06001024 offset = (blk & 1) ? 128 : 0;
1025 segptr = blk / 2;
1026
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001027 reg_write(priv, REG_DDC_ADDR, 0xa0);
1028 reg_write(priv, REG_DDC_OFFS, offset);
1029 reg_write(priv, REG_DDC_SEGM_ADDR, 0x60);
1030 reg_write(priv, REG_DDC_SEGM, segptr);
Rob Clarke7792ce2013-01-08 19:21:02 -06001031
1032 /* enable reading EDID: */
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001033 priv->wq_edid_wait = 1;
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001034 reg_write(priv, REG_EDID_CTRL, 0x1);
Rob Clarke7792ce2013-01-08 19:21:02 -06001035
1036 /* flag must be cleared by sw: */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001037 reg_write(priv, REG_EDID_CTRL, 0x0);
Rob Clarke7792ce2013-01-08 19:21:02 -06001038
1039 /* wait for block read to complete: */
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001040 if (priv->hdmi->irq) {
1041 i = wait_event_timeout(priv->wq_edid,
1042 !priv->wq_edid_wait,
1043 msecs_to_jiffies(100));
1044 if (i < 0) {
Russell King5e7fe2f2014-02-07 19:13:23 +00001045 dev_err(&priv->hdmi->dev, "read edid wait err %d\n", i);
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001046 return i;
1047 }
1048 } else {
Russell King713456d2014-03-03 14:09:36 +00001049 for (i = 100; i > 0; i--) {
1050 msleep(1);
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001051 ret = reg_read(priv, REG_INT_FLAGS_2);
1052 if (ret < 0)
1053 return ret;
1054 if (ret & INT_FLAGS_2_EDID_BLK_RD)
1055 break;
1056 }
Rob Clarke7792ce2013-01-08 19:21:02 -06001057 }
1058
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001059 if (i == 0) {
Russell King5e7fe2f2014-02-07 19:13:23 +00001060 dev_err(&priv->hdmi->dev, "read edid timeout\n");
Rob Clarke7792ce2013-01-08 19:21:02 -06001061 return -ETIMEDOUT;
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001062 }
Rob Clarke7792ce2013-01-08 19:21:02 -06001063
Laurent Pinchart07259f82015-01-16 18:37:43 +02001064 ret = reg_read_range(priv, REG_EDID_DATA_0, buf, length);
1065 if (ret != length) {
Russell King5e7fe2f2014-02-07 19:13:23 +00001066 dev_err(&priv->hdmi->dev, "failed to read edid block %d: %d\n",
1067 blk, ret);
Rob Clarke7792ce2013-01-08 19:21:02 -06001068 return ret;
1069 }
1070
Rob Clarke7792ce2013-01-08 19:21:02 -06001071 return 0;
1072}
1073
Rob Clarke7792ce2013-01-08 19:21:02 -06001074static int
Russell Kinga8f4d4d62014-02-07 19:17:21 +00001075tda998x_encoder_get_modes(struct tda998x_priv *priv,
1076 struct drm_connector *connector)
Rob Clarke7792ce2013-01-08 19:21:02 -06001077{
Laurent Pinchart07259f82015-01-16 18:37:43 +02001078 struct edid *edid;
1079 int n;
Rob Clarke7792ce2013-01-08 19:21:02 -06001080
Laurent Pinchart07259f82015-01-16 18:37:43 +02001081 if (priv->rev == TDA19988)
1082 reg_clear(priv, REG_TX4, TX4_PD_RAM);
1083
1084 edid = drm_do_get_edid(connector, read_edid_block, priv);
1085
1086 if (priv->rev == TDA19988)
1087 reg_set(priv, REG_TX4, TX4_PD_RAM);
1088
1089 if (!edid) {
1090 dev_warn(&priv->hdmi->dev, "failed to read EDID\n");
1091 return 0;
Rob Clarke7792ce2013-01-08 19:21:02 -06001092 }
1093
Laurent Pinchart07259f82015-01-16 18:37:43 +02001094 drm_mode_connector_update_edid_property(connector, edid);
1095 n = drm_add_edid_modes(connector, edid);
1096 priv->is_hdmi_sink = drm_detect_hdmi_monitor(edid);
1097 kfree(edid);
1098
Rob Clarke7792ce2013-01-08 19:21:02 -06001099 return n;
1100}
1101
Russell Kinga8f4d4d62014-02-07 19:17:21 +00001102static void tda998x_encoder_set_polling(struct tda998x_priv *priv,
1103 struct drm_connector *connector)
Rob Clarke7792ce2013-01-08 19:21:02 -06001104{
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001105 if (priv->hdmi->irq)
1106 connector->polled = DRM_CONNECTOR_POLL_HPD;
1107 else
1108 connector->polled = DRM_CONNECTOR_POLL_CONNECT |
1109 DRM_CONNECTOR_POLL_DISCONNECT;
Rob Clarke7792ce2013-01-08 19:21:02 -06001110}
1111
1112static int
1113tda998x_encoder_set_property(struct drm_encoder *encoder,
1114 struct drm_connector *connector,
1115 struct drm_property *property,
1116 uint64_t val)
1117{
1118 DBG("");
1119 return 0;
1120}
1121
Russell Kinga8f4d4d62014-02-07 19:17:21 +00001122static void tda998x_destroy(struct tda998x_priv *priv)
Rob Clarke7792ce2013-01-08 19:21:02 -06001123{
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001124 /* disable all IRQs and free the IRQ handler */
1125 cec_write(priv, REG_CEC_RXSHPDINTENA, 0);
1126 reg_clear(priv, REG_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
1127 if (priv->hdmi->irq)
1128 free_irq(priv->hdmi->irq, priv);
1129
Jean-Francois Moine89fc8682014-07-07 17:59:51 +02001130 i2c_unregister_device(priv->cec);
Russell Kinga8f4d4d62014-02-07 19:17:21 +00001131}
1132
1133/* Slave encoder support */
1134
1135static void
1136tda998x_encoder_slave_set_config(struct drm_encoder *encoder, void *params)
1137{
1138 tda998x_encoder_set_config(to_tda998x_priv(encoder), params);
1139}
1140
1141static void tda998x_encoder_slave_destroy(struct drm_encoder *encoder)
1142{
1143 struct tda998x_priv *priv = to_tda998x_priv(encoder);
1144
1145 tda998x_destroy(priv);
Guido Martínez2e48cec2014-06-17 11:17:03 -03001146 drm_i2c_encoder_destroy(encoder);
Rob Clarke7792ce2013-01-08 19:21:02 -06001147 kfree(priv);
1148}
1149
Russell Kinga8f4d4d62014-02-07 19:17:21 +00001150static void tda998x_encoder_slave_dpms(struct drm_encoder *encoder, int mode)
1151{
1152 tda998x_encoder_dpms(to_tda998x_priv(encoder), mode);
1153}
1154
1155static int tda998x_encoder_slave_mode_valid(struct drm_encoder *encoder,
1156 struct drm_display_mode *mode)
1157{
1158 return tda998x_encoder_mode_valid(to_tda998x_priv(encoder), mode);
1159}
1160
1161static void
1162tda998x_encoder_slave_mode_set(struct drm_encoder *encoder,
1163 struct drm_display_mode *mode,
1164 struct drm_display_mode *adjusted_mode)
1165{
1166 tda998x_encoder_mode_set(to_tda998x_priv(encoder), mode, adjusted_mode);
1167}
1168
1169static enum drm_connector_status
1170tda998x_encoder_slave_detect(struct drm_encoder *encoder,
1171 struct drm_connector *connector)
1172{
1173 return tda998x_encoder_detect(to_tda998x_priv(encoder));
1174}
1175
1176static int tda998x_encoder_slave_get_modes(struct drm_encoder *encoder,
1177 struct drm_connector *connector)
1178{
1179 return tda998x_encoder_get_modes(to_tda998x_priv(encoder), connector);
1180}
1181
1182static int
1183tda998x_encoder_slave_create_resources(struct drm_encoder *encoder,
1184 struct drm_connector *connector)
1185{
1186 tda998x_encoder_set_polling(to_tda998x_priv(encoder), connector);
1187 return 0;
1188}
1189
1190static struct drm_encoder_slave_funcs tda998x_encoder_slave_funcs = {
1191 .set_config = tda998x_encoder_slave_set_config,
1192 .destroy = tda998x_encoder_slave_destroy,
1193 .dpms = tda998x_encoder_slave_dpms,
Rob Clarke7792ce2013-01-08 19:21:02 -06001194 .save = tda998x_encoder_save,
1195 .restore = tda998x_encoder_restore,
1196 .mode_fixup = tda998x_encoder_mode_fixup,
Russell Kinga8f4d4d62014-02-07 19:17:21 +00001197 .mode_valid = tda998x_encoder_slave_mode_valid,
1198 .mode_set = tda998x_encoder_slave_mode_set,
1199 .detect = tda998x_encoder_slave_detect,
1200 .get_modes = tda998x_encoder_slave_get_modes,
1201 .create_resources = tda998x_encoder_slave_create_resources,
Rob Clarke7792ce2013-01-08 19:21:02 -06001202 .set_property = tda998x_encoder_set_property,
1203};
1204
1205/* I2C driver functions */
1206
Russell Kinga8f4d4d62014-02-07 19:17:21 +00001207static int tda998x_create(struct i2c_client *client, struct tda998x_priv *priv)
Rob Clarke7792ce2013-01-08 19:21:02 -06001208{
Jean-Francois Moine0d44ea12014-01-25 18:14:41 +01001209 struct device_node *np = client->dev.of_node;
1210 u32 video;
Russell Kingfb7544d2014-02-02 16:18:24 +00001211 int rev_lo, rev_hi, ret;
Rob Clarke7792ce2013-01-08 19:21:02 -06001212
Russell King5e74c222013-08-14 21:43:29 +02001213 priv->vip_cntrl_0 = VIP_CNTRL_0_SWAP_A(2) | VIP_CNTRL_0_SWAP_B(3);
1214 priv->vip_cntrl_1 = VIP_CNTRL_1_SWAP_C(0) | VIP_CNTRL_1_SWAP_D(1);
1215 priv->vip_cntrl_2 = VIP_CNTRL_2_SWAP_E(4) | VIP_CNTRL_2_SWAP_F(5);
1216
Jean-Francois Moine2eb4c7b2014-01-25 18:14:45 +01001217 priv->current_page = 0xff;
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001218 priv->hdmi = client;
Rob Clarke7792ce2013-01-08 19:21:02 -06001219 priv->cec = i2c_new_dummy(client->adapter, 0x34);
Russell Kinga8f4d4d62014-02-07 19:17:21 +00001220 if (!priv->cec)
Jean-Francois Moine6ae668c2014-01-25 18:14:43 +01001221 return -ENODEV;
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001222
Rob Clarke7792ce2013-01-08 19:21:02 -06001223 priv->dpms = DRM_MODE_DPMS_OFF;
1224
Rob Clarke7792ce2013-01-08 19:21:02 -06001225 /* wake up the device: */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001226 cec_write(priv, REG_CEC_ENAMODS,
Rob Clarke7792ce2013-01-08 19:21:02 -06001227 CEC_ENAMODS_EN_RXSENS | CEC_ENAMODS_EN_HDMI);
1228
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001229 tda998x_reset(priv);
Rob Clarke7792ce2013-01-08 19:21:02 -06001230
1231 /* read version: */
Russell Kingfb7544d2014-02-02 16:18:24 +00001232 rev_lo = reg_read(priv, REG_VERSION_LSB);
1233 rev_hi = reg_read(priv, REG_VERSION_MSB);
1234 if (rev_lo < 0 || rev_hi < 0) {
1235 ret = rev_lo < 0 ? rev_lo : rev_hi;
Jean-Francois Moine7d2eadc2014-01-25 18:14:45 +01001236 goto fail;
Russell Kingfb7544d2014-02-02 16:18:24 +00001237 }
1238
1239 priv->rev = rev_lo | rev_hi << 8;
Rob Clarke7792ce2013-01-08 19:21:02 -06001240
1241 /* mask off feature bits: */
1242 priv->rev &= ~0x30; /* not-hdcp and not-scalar bit */
1243
1244 switch (priv->rev) {
Jean-Francois Moineb728fab2014-01-25 18:14:46 +01001245 case TDA9989N2:
1246 dev_info(&client->dev, "found TDA9989 n2");
1247 break;
1248 case TDA19989:
1249 dev_info(&client->dev, "found TDA19989");
1250 break;
1251 case TDA19989N2:
1252 dev_info(&client->dev, "found TDA19989 n2");
1253 break;
1254 case TDA19988:
1255 dev_info(&client->dev, "found TDA19988");
1256 break;
Rob Clarke7792ce2013-01-08 19:21:02 -06001257 default:
Jean-Francois Moineb728fab2014-01-25 18:14:46 +01001258 dev_err(&client->dev, "found unsupported device: %04x\n",
1259 priv->rev);
Rob Clarke7792ce2013-01-08 19:21:02 -06001260 goto fail;
1261 }
1262
1263 /* after reset, enable DDC: */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001264 reg_write(priv, REG_DDC_DISABLE, 0x00);
Rob Clarke7792ce2013-01-08 19:21:02 -06001265
1266 /* set clock on DDC channel: */
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001267 reg_write(priv, REG_TX3, 39);
Rob Clarke7792ce2013-01-08 19:21:02 -06001268
1269 /* if necessary, disable multi-master: */
1270 if (priv->rev == TDA19989)
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001271 reg_set(priv, REG_I2C_MASTER, I2C_MASTER_DIS_MM);
Rob Clarke7792ce2013-01-08 19:21:02 -06001272
Jean-Francois Moine2f7f7302014-01-25 18:14:47 +01001273 cec_write(priv, REG_CEC_FRO_IM_CLK_CTRL,
Rob Clarke7792ce2013-01-08 19:21:02 -06001274 CEC_FRO_IM_CLK_CTRL_GHOST_DIS | CEC_FRO_IM_CLK_CTRL_IMCLK_SEL);
1275
Jean-Francois Moine12473b72014-01-25 18:14:38 +01001276 /* initialize the optional IRQ */
1277 if (client->irq) {
1278 int irqf_trigger;
1279
1280 /* init read EDID waitqueue */
1281 init_waitqueue_head(&priv->wq_edid);
1282
1283 /* clear pending interrupts */
1284 reg_read(priv, REG_INT_FLAGS_0);
1285 reg_read(priv, REG_INT_FLAGS_1);
1286 reg_read(priv, REG_INT_FLAGS_2);
1287
1288 irqf_trigger =
1289 irqd_get_trigger_type(irq_get_irq_data(client->irq));
1290 ret = request_threaded_irq(client->irq, NULL,
1291 tda998x_irq_thread,
1292 irqf_trigger | IRQF_ONESHOT,
1293 "tda998x", priv);
1294 if (ret) {
1295 dev_err(&client->dev,
1296 "failed to request IRQ#%u: %d\n",
1297 client->irq, ret);
1298 goto fail;
1299 }
1300
1301 /* enable HPD irq */
1302 cec_write(priv, REG_CEC_RXSHPDINTENA, CEC_RXSHPDLEV_HPD);
1303 }
1304
Jean-Francois Moinee4782622014-01-25 18:14:38 +01001305 /* enable EDID read irq: */
1306 reg_set(priv, REG_INT_FLAGS_2, INT_FLAGS_2_EDID_BLK_RD);
1307
Jean-Francois Moine0d44ea12014-01-25 18:14:41 +01001308 if (!np)
1309 return 0; /* non-DT */
1310
1311 /* get the optional video properties */
1312 ret = of_property_read_u32(np, "video-ports", &video);
1313 if (ret == 0) {
1314 priv->vip_cntrl_0 = video >> 16;
1315 priv->vip_cntrl_1 = video >> 8;
1316 priv->vip_cntrl_2 = video;
1317 }
1318
Rob Clarke7792ce2013-01-08 19:21:02 -06001319 return 0;
1320
1321fail:
1322 /* if encoder_init fails, the encoder slave is never registered,
1323 * so cleanup here:
1324 */
1325 if (priv->cec)
1326 i2c_unregister_device(priv->cec);
Rob Clarke7792ce2013-01-08 19:21:02 -06001327 return -ENXIO;
1328}
1329
Russell Kinga8f4d4d62014-02-07 19:17:21 +00001330static int tda998x_encoder_init(struct i2c_client *client,
1331 struct drm_device *dev,
1332 struct drm_encoder_slave *encoder_slave)
1333{
1334 struct tda998x_priv *priv;
1335 int ret;
1336
1337 priv = kzalloc(sizeof(*priv), GFP_KERNEL);
1338 if (!priv)
1339 return -ENOMEM;
1340
1341 priv->encoder = &encoder_slave->base;
1342
1343 ret = tda998x_create(client, priv);
1344 if (ret) {
1345 kfree(priv);
1346 return ret;
1347 }
1348
1349 encoder_slave->slave_priv = priv;
1350 encoder_slave->slave_funcs = &tda998x_encoder_slave_funcs;
1351
1352 return 0;
1353}
1354
Russell Kingc707c362014-02-07 19:49:44 +00001355struct tda998x_priv2 {
1356 struct tda998x_priv base;
1357 struct drm_encoder encoder;
1358 struct drm_connector connector;
1359};
1360
1361#define conn_to_tda998x_priv2(x) \
1362 container_of(x, struct tda998x_priv2, connector);
1363
1364#define enc_to_tda998x_priv2(x) \
1365 container_of(x, struct tda998x_priv2, encoder);
1366
1367static void tda998x_encoder2_dpms(struct drm_encoder *encoder, int mode)
1368{
1369 struct tda998x_priv2 *priv = enc_to_tda998x_priv2(encoder);
1370
1371 tda998x_encoder_dpms(&priv->base, mode);
1372}
1373
1374static void tda998x_encoder_prepare(struct drm_encoder *encoder)
1375{
1376 tda998x_encoder2_dpms(encoder, DRM_MODE_DPMS_OFF);
1377}
1378
1379static void tda998x_encoder_commit(struct drm_encoder *encoder)
1380{
1381 tda998x_encoder2_dpms(encoder, DRM_MODE_DPMS_ON);
1382}
1383
1384static void tda998x_encoder2_mode_set(struct drm_encoder *encoder,
1385 struct drm_display_mode *mode,
1386 struct drm_display_mode *adjusted_mode)
1387{
1388 struct tda998x_priv2 *priv = enc_to_tda998x_priv2(encoder);
1389
1390 tda998x_encoder_mode_set(&priv->base, mode, adjusted_mode);
1391}
1392
1393static const struct drm_encoder_helper_funcs tda998x_encoder_helper_funcs = {
1394 .dpms = tda998x_encoder2_dpms,
1395 .save = tda998x_encoder_save,
1396 .restore = tda998x_encoder_restore,
1397 .mode_fixup = tda998x_encoder_mode_fixup,
1398 .prepare = tda998x_encoder_prepare,
1399 .commit = tda998x_encoder_commit,
1400 .mode_set = tda998x_encoder2_mode_set,
1401};
1402
1403static void tda998x_encoder_destroy(struct drm_encoder *encoder)
1404{
1405 struct tda998x_priv2 *priv = enc_to_tda998x_priv2(encoder);
1406
1407 tda998x_destroy(&priv->base);
1408 drm_encoder_cleanup(encoder);
1409}
1410
1411static const struct drm_encoder_funcs tda998x_encoder_funcs = {
1412 .destroy = tda998x_encoder_destroy,
1413};
1414
1415static int tda998x_connector_get_modes(struct drm_connector *connector)
1416{
1417 struct tda998x_priv2 *priv = conn_to_tda998x_priv2(connector);
1418
1419 return tda998x_encoder_get_modes(&priv->base, connector);
1420}
1421
1422static int tda998x_connector_mode_valid(struct drm_connector *connector,
1423 struct drm_display_mode *mode)
1424{
1425 struct tda998x_priv2 *priv = conn_to_tda998x_priv2(connector);
1426
1427 return tda998x_encoder_mode_valid(&priv->base, mode);
1428}
1429
1430static struct drm_encoder *
1431tda998x_connector_best_encoder(struct drm_connector *connector)
1432{
1433 struct tda998x_priv2 *priv = conn_to_tda998x_priv2(connector);
1434
1435 return &priv->encoder;
1436}
1437
1438static
1439const struct drm_connector_helper_funcs tda998x_connector_helper_funcs = {
1440 .get_modes = tda998x_connector_get_modes,
1441 .mode_valid = tda998x_connector_mode_valid,
1442 .best_encoder = tda998x_connector_best_encoder,
1443};
1444
1445static enum drm_connector_status
1446tda998x_connector_detect(struct drm_connector *connector, bool force)
1447{
1448 struct tda998x_priv2 *priv = conn_to_tda998x_priv2(connector);
1449
1450 return tda998x_encoder_detect(&priv->base);
1451}
1452
1453static void tda998x_connector_destroy(struct drm_connector *connector)
1454{
Dave Airlie74cd62e2014-08-05 10:34:33 +10001455 drm_connector_unregister(connector);
Russell Kingc707c362014-02-07 19:49:44 +00001456 drm_connector_cleanup(connector);
1457}
1458
1459static const struct drm_connector_funcs tda998x_connector_funcs = {
1460 .dpms = drm_helper_connector_dpms,
1461 .fill_modes = drm_helper_probe_single_connector_modes,
1462 .detect = tda998x_connector_detect,
1463 .destroy = tda998x_connector_destroy,
1464};
1465
1466static int tda998x_bind(struct device *dev, struct device *master, void *data)
1467{
1468 struct tda998x_encoder_params *params = dev->platform_data;
1469 struct i2c_client *client = to_i2c_client(dev);
1470 struct drm_device *drm = data;
1471 struct tda998x_priv2 *priv;
Russell King5dbcf312014-06-15 11:11:10 +01001472 uint32_t crtcs = 0;
Russell Kingc707c362014-02-07 19:49:44 +00001473 int ret;
1474
1475 priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
1476 if (!priv)
1477 return -ENOMEM;
1478
1479 dev_set_drvdata(dev, priv);
1480
Russell King5dbcf312014-06-15 11:11:10 +01001481 if (dev->of_node)
1482 crtcs = drm_of_find_possible_crtcs(drm, dev->of_node);
1483
1484 /* If no CRTCs were found, fall back to our old behaviour */
1485 if (crtcs == 0) {
1486 dev_warn(dev, "Falling back to first CRTC\n");
1487 crtcs = 1 << 0;
1488 }
1489
Russell Kingc707c362014-02-07 19:49:44 +00001490 priv->base.encoder = &priv->encoder;
1491 priv->connector.interlace_allowed = 1;
Russell King5dbcf312014-06-15 11:11:10 +01001492 priv->encoder.possible_crtcs = crtcs;
Russell Kingc707c362014-02-07 19:49:44 +00001493
1494 ret = tda998x_create(client, &priv->base);
1495 if (ret)
1496 return ret;
1497
1498 if (!dev->of_node && params)
1499 tda998x_encoder_set_config(&priv->base, params);
1500
1501 tda998x_encoder_set_polling(&priv->base, &priv->connector);
1502
1503 drm_encoder_helper_add(&priv->encoder, &tda998x_encoder_helper_funcs);
1504 ret = drm_encoder_init(drm, &priv->encoder, &tda998x_encoder_funcs,
1505 DRM_MODE_ENCODER_TMDS);
1506 if (ret)
1507 goto err_encoder;
1508
1509 drm_connector_helper_add(&priv->connector,
1510 &tda998x_connector_helper_funcs);
1511 ret = drm_connector_init(drm, &priv->connector,
1512 &tda998x_connector_funcs,
1513 DRM_MODE_CONNECTOR_HDMIA);
1514 if (ret)
1515 goto err_connector;
1516
Dave Airlie74cd62e2014-08-05 10:34:33 +10001517 ret = drm_connector_register(&priv->connector);
Russell Kingc707c362014-02-07 19:49:44 +00001518 if (ret)
1519 goto err_sysfs;
1520
1521 priv->connector.encoder = &priv->encoder;
1522 drm_mode_connector_attach_encoder(&priv->connector, &priv->encoder);
1523
1524 return 0;
1525
1526err_sysfs:
1527 drm_connector_cleanup(&priv->connector);
1528err_connector:
1529 drm_encoder_cleanup(&priv->encoder);
1530err_encoder:
1531 tda998x_destroy(&priv->base);
1532 return ret;
1533}
1534
1535static void tda998x_unbind(struct device *dev, struct device *master,
1536 void *data)
1537{
1538 struct tda998x_priv2 *priv = dev_get_drvdata(dev);
1539
1540 drm_connector_cleanup(&priv->connector);
1541 drm_encoder_cleanup(&priv->encoder);
1542 tda998x_destroy(&priv->base);
1543}
1544
1545static const struct component_ops tda998x_ops = {
1546 .bind = tda998x_bind,
1547 .unbind = tda998x_unbind,
1548};
1549
1550static int
1551tda998x_probe(struct i2c_client *client, const struct i2c_device_id *id)
1552{
1553 return component_add(&client->dev, &tda998x_ops);
1554}
1555
1556static int tda998x_remove(struct i2c_client *client)
1557{
1558 component_del(&client->dev, &tda998x_ops);
1559 return 0;
1560}
1561
Jean-Francois Moine0d44ea12014-01-25 18:14:41 +01001562#ifdef CONFIG_OF
1563static const struct of_device_id tda998x_dt_ids[] = {
1564 { .compatible = "nxp,tda998x", },
1565 { }
1566};
1567MODULE_DEVICE_TABLE(of, tda998x_dt_ids);
1568#endif
1569
Rob Clarke7792ce2013-01-08 19:21:02 -06001570static struct i2c_device_id tda998x_ids[] = {
1571 { "tda998x", 0 },
1572 { }
1573};
1574MODULE_DEVICE_TABLE(i2c, tda998x_ids);
1575
1576static struct drm_i2c_encoder_driver tda998x_driver = {
1577 .i2c_driver = {
1578 .probe = tda998x_probe,
1579 .remove = tda998x_remove,
1580 .driver = {
1581 .name = "tda998x",
Jean-Francois Moine0d44ea12014-01-25 18:14:41 +01001582 .of_match_table = of_match_ptr(tda998x_dt_ids),
Rob Clarke7792ce2013-01-08 19:21:02 -06001583 },
1584 .id_table = tda998x_ids,
1585 },
1586 .encoder_init = tda998x_encoder_init,
1587};
1588
1589/* Module initialization */
1590
1591static int __init
1592tda998x_init(void)
1593{
1594 DBG("");
1595 return drm_i2c_encoder_register(THIS_MODULE, &tda998x_driver);
1596}
1597
1598static void __exit
1599tda998x_exit(void)
1600{
1601 DBG("");
1602 drm_i2c_encoder_unregister(&tda998x_driver);
1603}
1604
1605MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
1606MODULE_DESCRIPTION("NXP Semiconductors TDA998X HDMI Encoder");
1607MODULE_LICENSE("GPL");
1608
1609module_init(tda998x_init);
1610module_exit(tda998x_exit);