blob: 5cd2cd3dd3534f58610c4ce2524c4e0c34d45948 [file] [log] [blame]
Auke Kok9a799d72007-09-15 14:07:45 -07001/*******************************************************************************
2
3 Intel 10 Gigabit PCI Express Linux driver
Don Skidmorea52055e2011-02-23 09:58:39 +00004 Copyright(c) 1999 - 2011 Intel Corporation.
Auke Kok9a799d72007-09-15 14:07:45 -07005
6 This program is free software; you can redistribute it and/or modify it
7 under the terms and conditions of the GNU General Public License,
8 version 2, as published by the Free Software Foundation.
9
10 This program is distributed in the hope it will be useful, but WITHOUT
11 ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 more details.
14
15 You should have received a copy of the GNU General Public License along with
16 this program; if not, write to the Free Software Foundation, Inc.,
17 51 Franklin St - Fifth Floor, Boston, MA 02110-1301 USA.
18
19 The full GNU General Public License is included in this distribution in
20 the file called "COPYING".
21
22 Contact Information:
Auke Kok9a799d72007-09-15 14:07:45 -070023 e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
24 Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
25
26*******************************************************************************/
27
28#include <linux/types.h>
29#include <linux/module.h>
30#include <linux/pci.h>
31#include <linux/netdevice.h>
32#include <linux/vmalloc.h>
33#include <linux/string.h>
34#include <linux/in.h>
35#include <linux/ip.h>
36#include <linux/tcp.h>
Lucy Liu60127862009-07-22 14:07:33 +000037#include <linux/pkt_sched.h>
Auke Kok9a799d72007-09-15 14:07:45 -070038#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090039#include <linux/slab.h>
Auke Kok9a799d72007-09-15 14:07:45 -070040#include <net/checksum.h>
41#include <net/ip6_checksum.h>
42#include <linux/ethtool.h>
43#include <linux/if_vlan.h>
Yi Zoueacd73f2009-05-13 13:11:06 +000044#include <scsi/fc/fc_fcoe.h>
Auke Kok9a799d72007-09-15 14:07:45 -070045
46#include "ixgbe.h"
47#include "ixgbe_common.h"
Don Skidmoreee5f7842009-11-06 12:56:20 +000048#include "ixgbe_dcb_82599.h"
Greg Rose1cdd1ec2010-01-09 02:26:46 +000049#include "ixgbe_sriov.h"
Auke Kok9a799d72007-09-15 14:07:45 -070050
51char ixgbe_driver_name[] = "ixgbe";
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070052static const char ixgbe_driver_string[] =
Joe Perchese8e9f692010-09-07 21:34:53 +000053 "Intel(R) 10 Gigabit PCI Express Network Driver";
Jeff Kirsher75e3d3c2011-03-17 18:11:38 +000054#define MAJ 3
55#define MIN 2
56#define BUILD 9
57#define KFIX 2
58#define DRV_VERSION __stringify(MAJ) "." __stringify(MIN) "." \
59 __stringify(BUILD) "-k" __stringify(KFIX)
Stephen Hemminger9c8eb722007-10-29 10:46:24 -070060const char ixgbe_driver_version[] = DRV_VERSION;
Don Skidmorea52055e2011-02-23 09:58:39 +000061static const char ixgbe_copyright[] =
62 "Copyright (c) 1999-2011 Intel Corporation.";
Auke Kok9a799d72007-09-15 14:07:45 -070063
64static const struct ixgbe_info *ixgbe_info_tbl[] = {
Peter P Waskiewiczb4617242008-09-11 20:04:46 -070065 [board_82598] = &ixgbe_82598_info,
PJ Waskiewicze8e26352009-02-27 15:45:05 +000066 [board_82599] = &ixgbe_82599_info,
Don Skidmorefe15e8e12010-11-16 19:27:16 -080067 [board_X540] = &ixgbe_X540_info,
Auke Kok9a799d72007-09-15 14:07:45 -070068};
69
70/* ixgbe_pci_tbl - PCI Device ID Table
71 *
72 * Wildcard entries (PCI_ANY_ID) should come last
73 * Last entry must be all 0s
74 *
75 * { Vendor ID, Device ID, SubVendor ID, SubDevice ID,
76 * Class, Class Mask, private data (not used) }
77 */
Alexey Dobriyana3aa1882010-01-07 11:58:11 +000078static DEFINE_PCI_DEVICE_TABLE(ixgbe_pci_tbl) = {
Don Skidmore1e336d02009-01-26 20:57:51 -080079 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598),
80 board_82598 },
Auke Kok9a799d72007-09-15 14:07:45 -070081 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_DUAL_PORT),
Auke Kok3957d632007-10-31 15:22:10 -070082 board_82598 },
Auke Kok9a799d72007-09-15 14:07:45 -070083 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AF_SINGLE_PORT),
Auke Kok3957d632007-10-31 15:22:10 -070084 board_82598 },
Jesse Brandeburg0befdb32008-10-31 00:46:40 -070085 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT),
86 board_82598 },
Peter P Waskiewicz Jr3845bec2009-07-16 15:50:52 +000087 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598AT2),
88 board_82598 },
Auke Kok9a799d72007-09-15 14:07:45 -070089 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_CX4),
Auke Kok3957d632007-10-31 15:22:10 -070090 board_82598 },
Jesse Brandeburg8d792cd2008-08-08 16:24:19 -070091 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_CX4_DUAL_PORT),
92 board_82598 },
Donald Skidmorec4900be2008-11-20 21:11:42 -080093 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_DA_DUAL_PORT),
94 board_82598 },
95 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_SR_DUAL_PORT_EM),
96 board_82598 },
Jesse Brandeburgb95f5fc2008-09-11 19:58:59 -070097 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_XF_LR),
98 board_82598 },
Donald Skidmorec4900be2008-11-20 21:11:42 -080099 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598EB_SFP_LOM),
100 board_82598 },
Don Skidmore2f21bdd2009-02-01 01:18:23 -0800101 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82598_BX),
102 board_82598 },
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000103 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4),
104 board_82599 },
Peter P Waskiewicz Jr1fcf03e2009-05-17 20:58:04 +0000105 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_XAUI_LOM),
106 board_82599 },
Don Skidmore74757d42009-12-08 07:22:23 +0000107 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KR),
108 board_82599 },
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000109 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP),
110 board_82599 },
Don Skidmore38ad1c82009-10-08 15:35:58 +0000111 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_EM),
112 board_82599 },
Don Skidmoredbfec662009-10-02 08:58:25 +0000113 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_KX4_MEZZ),
114 board_82599 },
Peter P Waskiewicz Jr89111842009-09-14 07:47:49 +0000115 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_CX4),
116 board_82599 },
Don Skidmoredbffcb22010-12-03 03:32:34 +0000117 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_BACKPLANE_FCOE),
118 board_82599 },
119 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_SFP_FCOE),
120 board_82599 },
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -0700121 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_T3_LOM),
122 board_82599 },
Don Skidmore312eb932009-10-02 08:58:04 +0000123 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_82599_COMBO_BACKPLANE),
124 board_82599 },
Don Skidmoreb93a2222010-11-16 19:27:17 -0800125 {PCI_VDEVICE(INTEL, IXGBE_DEV_ID_X540T),
Don Skidmored9946532010-12-09 06:55:19 +0000126 board_X540 },
Auke Kok9a799d72007-09-15 14:07:45 -0700127
128 /* required last entry */
129 {0, }
130};
131MODULE_DEVICE_TABLE(pci, ixgbe_pci_tbl);
132
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400133#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800134static int ixgbe_notify_dca(struct notifier_block *, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +0000135 void *p);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800136static struct notifier_block dca_notifier = {
137 .notifier_call = ixgbe_notify_dca,
138 .next = NULL,
139 .priority = 0
140};
141#endif
142
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000143#ifdef CONFIG_PCI_IOV
144static unsigned int max_vfs;
145module_param(max_vfs, uint, 0);
Joe Perchese8e9f692010-09-07 21:34:53 +0000146MODULE_PARM_DESC(max_vfs,
147 "Maximum number of virtual functions to allocate per physical function");
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000148#endif /* CONFIG_PCI_IOV */
149
Auke Kok9a799d72007-09-15 14:07:45 -0700150MODULE_AUTHOR("Intel Corporation, <linux.nics@intel.com>");
151MODULE_DESCRIPTION("Intel(R) 10 Gigabit PCI Express Network Driver");
152MODULE_LICENSE("GPL");
153MODULE_VERSION(DRV_VERSION);
154
155#define DEFAULT_DEBUG_LEVEL_SHIFT 3
156
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000157static inline void ixgbe_disable_sriov(struct ixgbe_adapter *adapter)
158{
159 struct ixgbe_hw *hw = &adapter->hw;
160 u32 gcr;
161 u32 gpie;
162 u32 vmdctl;
163
164#ifdef CONFIG_PCI_IOV
165 /* disable iov and allow time for transactions to clear */
166 pci_disable_sriov(adapter->pdev);
167#endif
168
169 /* turn off device IOV mode */
170 gcr = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
171 gcr &= ~(IXGBE_GCR_EXT_SRIOV);
172 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr);
173 gpie = IXGBE_READ_REG(hw, IXGBE_GPIE);
174 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
175 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
176
177 /* set default pool back to 0 */
178 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
179 vmdctl &= ~IXGBE_VT_CTL_POOL_MASK;
180 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl);
181
182 /* take a breather then clean up driver data */
183 msleep(100);
Joe Perchese8e9f692010-09-07 21:34:53 +0000184
185 kfree(adapter->vfinfo);
Greg Rose1cdd1ec2010-01-09 02:26:46 +0000186 adapter->vfinfo = NULL;
187
188 adapter->num_vfs = 0;
189 adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
190}
191
Taku Izumidcd79ae2010-04-27 14:39:53 +0000192struct ixgbe_reg_info {
193 u32 ofs;
194 char *name;
195};
196
197static const struct ixgbe_reg_info ixgbe_reg_info_tbl[] = {
198
199 /* General Registers */
200 {IXGBE_CTRL, "CTRL"},
201 {IXGBE_STATUS, "STATUS"},
202 {IXGBE_CTRL_EXT, "CTRL_EXT"},
203
204 /* Interrupt Registers */
205 {IXGBE_EICR, "EICR"},
206
207 /* RX Registers */
208 {IXGBE_SRRCTL(0), "SRRCTL"},
209 {IXGBE_DCA_RXCTRL(0), "DRXCTL"},
210 {IXGBE_RDLEN(0), "RDLEN"},
211 {IXGBE_RDH(0), "RDH"},
212 {IXGBE_RDT(0), "RDT"},
213 {IXGBE_RXDCTL(0), "RXDCTL"},
214 {IXGBE_RDBAL(0), "RDBAL"},
215 {IXGBE_RDBAH(0), "RDBAH"},
216
217 /* TX Registers */
218 {IXGBE_TDBAL(0), "TDBAL"},
219 {IXGBE_TDBAH(0), "TDBAH"},
220 {IXGBE_TDLEN(0), "TDLEN"},
221 {IXGBE_TDH(0), "TDH"},
222 {IXGBE_TDT(0), "TDT"},
223 {IXGBE_TXDCTL(0), "TXDCTL"},
224
225 /* List Terminator */
226 {}
227};
228
229
230/*
231 * ixgbe_regdump - register printout routine
232 */
233static void ixgbe_regdump(struct ixgbe_hw *hw, struct ixgbe_reg_info *reginfo)
234{
235 int i = 0, j = 0;
236 char rname[16];
237 u32 regs[64];
238
239 switch (reginfo->ofs) {
240 case IXGBE_SRRCTL(0):
241 for (i = 0; i < 64; i++)
242 regs[i] = IXGBE_READ_REG(hw, IXGBE_SRRCTL(i));
243 break;
244 case IXGBE_DCA_RXCTRL(0):
245 for (i = 0; i < 64; i++)
246 regs[i] = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(i));
247 break;
248 case IXGBE_RDLEN(0):
249 for (i = 0; i < 64; i++)
250 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDLEN(i));
251 break;
252 case IXGBE_RDH(0):
253 for (i = 0; i < 64; i++)
254 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDH(i));
255 break;
256 case IXGBE_RDT(0):
257 for (i = 0; i < 64; i++)
258 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDT(i));
259 break;
260 case IXGBE_RXDCTL(0):
261 for (i = 0; i < 64; i++)
262 regs[i] = IXGBE_READ_REG(hw, IXGBE_RXDCTL(i));
263 break;
264 case IXGBE_RDBAL(0):
265 for (i = 0; i < 64; i++)
266 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAL(i));
267 break;
268 case IXGBE_RDBAH(0):
269 for (i = 0; i < 64; i++)
270 regs[i] = IXGBE_READ_REG(hw, IXGBE_RDBAH(i));
271 break;
272 case IXGBE_TDBAL(0):
273 for (i = 0; i < 64; i++)
274 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAL(i));
275 break;
276 case IXGBE_TDBAH(0):
277 for (i = 0; i < 64; i++)
278 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDBAH(i));
279 break;
280 case IXGBE_TDLEN(0):
281 for (i = 0; i < 64; i++)
282 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDLEN(i));
283 break;
284 case IXGBE_TDH(0):
285 for (i = 0; i < 64; i++)
286 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDH(i));
287 break;
288 case IXGBE_TDT(0):
289 for (i = 0; i < 64; i++)
290 regs[i] = IXGBE_READ_REG(hw, IXGBE_TDT(i));
291 break;
292 case IXGBE_TXDCTL(0):
293 for (i = 0; i < 64; i++)
294 regs[i] = IXGBE_READ_REG(hw, IXGBE_TXDCTL(i));
295 break;
296 default:
Joe Perchesc7689572010-09-07 21:35:17 +0000297 pr_info("%-15s %08x\n", reginfo->name,
Taku Izumidcd79ae2010-04-27 14:39:53 +0000298 IXGBE_READ_REG(hw, reginfo->ofs));
299 return;
300 }
301
302 for (i = 0; i < 8; i++) {
303 snprintf(rname, 16, "%s[%d-%d]", reginfo->name, i*8, i*8+7);
Joe Perchesc7689572010-09-07 21:35:17 +0000304 pr_err("%-15s", rname);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000305 for (j = 0; j < 8; j++)
Joe Perchesc7689572010-09-07 21:35:17 +0000306 pr_cont(" %08x", regs[i*8+j]);
307 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000308 }
309
310}
311
312/*
313 * ixgbe_dump - Print registers, tx-rings and rx-rings
314 */
315static void ixgbe_dump(struct ixgbe_adapter *adapter)
316{
317 struct net_device *netdev = adapter->netdev;
318 struct ixgbe_hw *hw = &adapter->hw;
319 struct ixgbe_reg_info *reginfo;
320 int n = 0;
321 struct ixgbe_ring *tx_ring;
322 struct ixgbe_tx_buffer *tx_buffer_info;
323 union ixgbe_adv_tx_desc *tx_desc;
324 struct my_u0 { u64 a; u64 b; } *u0;
325 struct ixgbe_ring *rx_ring;
326 union ixgbe_adv_rx_desc *rx_desc;
327 struct ixgbe_rx_buffer *rx_buffer_info;
328 u32 staterr;
329 int i = 0;
330
331 if (!netif_msg_hw(adapter))
332 return;
333
334 /* Print netdevice Info */
335 if (netdev) {
336 dev_info(&adapter->pdev->dev, "Net device Info\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000337 pr_info("Device Name state "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000338 "trans_start last_rx\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000339 pr_info("%-15s %016lX %016lX %016lX\n",
340 netdev->name,
341 netdev->state,
342 netdev->trans_start,
343 netdev->last_rx);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000344 }
345
346 /* Print Registers */
347 dev_info(&adapter->pdev->dev, "Register Dump\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000348 pr_info(" Register Name Value\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000349 for (reginfo = (struct ixgbe_reg_info *)ixgbe_reg_info_tbl;
350 reginfo->name; reginfo++) {
351 ixgbe_regdump(hw, reginfo);
352 }
353
354 /* Print TX Ring Summary */
355 if (!netdev || !netif_running(netdev))
356 goto exit;
357
358 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000359 pr_info("Queue [NTU] [NTC] [bi(ntc)->dma ] leng ntw timestamp\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000360 for (n = 0; n < adapter->num_tx_queues; n++) {
361 tx_ring = adapter->tx_ring[n];
362 tx_buffer_info =
363 &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
Joe Perchesc7689572010-09-07 21:35:17 +0000364 pr_info(" %5d %5X %5X %016llX %04X %3X %016llX\n",
Taku Izumidcd79ae2010-04-27 14:39:53 +0000365 n, tx_ring->next_to_use, tx_ring->next_to_clean,
366 (u64)tx_buffer_info->dma,
367 tx_buffer_info->length,
368 tx_buffer_info->next_to_watch,
369 (u64)tx_buffer_info->time_stamp);
370 }
371
372 /* Print TX Rings */
373 if (!netif_msg_tx_done(adapter))
374 goto rx_ring_summary;
375
376 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
377
378 /* Transmit Descriptor Formats
379 *
380 * Advanced Transmit Descriptor
381 * +--------------------------------------------------------------+
382 * 0 | Buffer Address [63:0] |
383 * +--------------------------------------------------------------+
384 * 8 | PAYLEN | PORTS | IDX | STA | DCMD |DTYP | RSV | DTALEN |
385 * +--------------------------------------------------------------+
386 * 63 46 45 40 39 36 35 32 31 24 23 20 19 0
387 */
388
389 for (n = 0; n < adapter->num_tx_queues; n++) {
390 tx_ring = adapter->tx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000391 pr_info("------------------------------------\n");
392 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
393 pr_info("------------------------------------\n");
394 pr_info("T [desc] [address 63:0 ] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000395 "[PlPOIdStDDt Ln] [bi->dma ] "
396 "leng ntw timestamp bi->skb\n");
397
398 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Alexander Duyck31f05a22010-08-19 13:40:31 +0000399 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000400 tx_buffer_info = &tx_ring->tx_buffer_info[i];
401 u0 = (struct my_u0 *)tx_desc;
Joe Perchesc7689572010-09-07 21:35:17 +0000402 pr_info("T [0x%03X] %016llX %016llX %016llX"
Taku Izumidcd79ae2010-04-27 14:39:53 +0000403 " %04X %3X %016llX %p", i,
404 le64_to_cpu(u0->a),
405 le64_to_cpu(u0->b),
406 (u64)tx_buffer_info->dma,
407 tx_buffer_info->length,
408 tx_buffer_info->next_to_watch,
409 (u64)tx_buffer_info->time_stamp,
410 tx_buffer_info->skb);
411 if (i == tx_ring->next_to_use &&
412 i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000413 pr_cont(" NTC/U\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000414 else if (i == tx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000415 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000416 else if (i == tx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000417 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000418 else
Joe Perchesc7689572010-09-07 21:35:17 +0000419 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000420
421 if (netif_msg_pktdata(adapter) &&
422 tx_buffer_info->dma != 0)
423 print_hex_dump(KERN_INFO, "",
424 DUMP_PREFIX_ADDRESS, 16, 1,
425 phys_to_virt(tx_buffer_info->dma),
426 tx_buffer_info->length, true);
427 }
428 }
429
430 /* Print RX Rings Summary */
431rx_ring_summary:
432 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000433 pr_info("Queue [NTU] [NTC]\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000434 for (n = 0; n < adapter->num_rx_queues; n++) {
435 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000436 pr_info("%5d %5X %5X\n",
437 n, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000438 }
439
440 /* Print RX Rings */
441 if (!netif_msg_rx_status(adapter))
442 goto exit;
443
444 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
445
446 /* Advanced Receive Descriptor (Read) Format
447 * 63 1 0
448 * +-----------------------------------------------------+
449 * 0 | Packet Buffer Address [63:1] |A0/NSE|
450 * +----------------------------------------------+------+
451 * 8 | Header Buffer Address [63:1] | DD |
452 * +-----------------------------------------------------+
453 *
454 *
455 * Advanced Receive Descriptor (Write-Back) Format
456 *
457 * 63 48 47 32 31 30 21 20 16 15 4 3 0
458 * +------------------------------------------------------+
459 * 0 | Packet IP |SPH| HDR_LEN | RSV|Packet| RSS |
460 * | Checksum Ident | | | | Type | Type |
461 * +------------------------------------------------------+
462 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
463 * +------------------------------------------------------+
464 * 63 48 47 32 31 20 19 0
465 */
466 for (n = 0; n < adapter->num_rx_queues; n++) {
467 rx_ring = adapter->rx_ring[n];
Joe Perchesc7689572010-09-07 21:35:17 +0000468 pr_info("------------------------------------\n");
469 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
470 pr_info("------------------------------------\n");
471 pr_info("R [desc] [ PktBuf A0] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000472 "[ HeadBuf DD] [bi->dma ] [bi->skb] "
473 "<-- Adv Rx Read format\n");
Joe Perchesc7689572010-09-07 21:35:17 +0000474 pr_info("RWB[desc] [PcsmIpSHl PtRs] "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000475 "[vl er S cks ln] ---------------- [bi->skb] "
476 "<-- Adv Rx Write-Back format\n");
477
478 for (i = 0; i < rx_ring->count; i++) {
479 rx_buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +0000480 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Taku Izumidcd79ae2010-04-27 14:39:53 +0000481 u0 = (struct my_u0 *)rx_desc;
482 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
483 if (staterr & IXGBE_RXD_STAT_DD) {
484 /* Descriptor Done */
Joe Perchesc7689572010-09-07 21:35:17 +0000485 pr_info("RWB[0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000486 "%016llX ---------------- %p", i,
487 le64_to_cpu(u0->a),
488 le64_to_cpu(u0->b),
489 rx_buffer_info->skb);
490 } else {
Joe Perchesc7689572010-09-07 21:35:17 +0000491 pr_info("R [0x%03X] %016llX "
Taku Izumidcd79ae2010-04-27 14:39:53 +0000492 "%016llX %016llX %p", i,
493 le64_to_cpu(u0->a),
494 le64_to_cpu(u0->b),
495 (u64)rx_buffer_info->dma,
496 rx_buffer_info->skb);
497
498 if (netif_msg_pktdata(adapter)) {
499 print_hex_dump(KERN_INFO, "",
500 DUMP_PREFIX_ADDRESS, 16, 1,
501 phys_to_virt(rx_buffer_info->dma),
502 rx_ring->rx_buf_len, true);
503
504 if (rx_ring->rx_buf_len
505 < IXGBE_RXBUFFER_2048)
506 print_hex_dump(KERN_INFO, "",
507 DUMP_PREFIX_ADDRESS, 16, 1,
508 phys_to_virt(
509 rx_buffer_info->page_dma +
510 rx_buffer_info->page_offset
511 ),
512 PAGE_SIZE/2, true);
513 }
514 }
515
516 if (i == rx_ring->next_to_use)
Joe Perchesc7689572010-09-07 21:35:17 +0000517 pr_cont(" NTU\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000518 else if (i == rx_ring->next_to_clean)
Joe Perchesc7689572010-09-07 21:35:17 +0000519 pr_cont(" NTC\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000520 else
Joe Perchesc7689572010-09-07 21:35:17 +0000521 pr_cont("\n");
Taku Izumidcd79ae2010-04-27 14:39:53 +0000522
523 }
524 }
525
526exit:
527 return;
528}
529
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800530static void ixgbe_release_hw_control(struct ixgbe_adapter *adapter)
531{
532 u32 ctrl_ext;
533
534 /* Let firmware take over control of h/w */
535 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
536 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000537 ctrl_ext & ~IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800538}
539
540static void ixgbe_get_hw_control(struct ixgbe_adapter *adapter)
541{
542 u32 ctrl_ext;
543
544 /* Let firmware know the driver has taken over */
545 ctrl_ext = IXGBE_READ_REG(&adapter->hw, IXGBE_CTRL_EXT);
546 IXGBE_WRITE_REG(&adapter->hw, IXGBE_CTRL_EXT,
Joe Perchese8e9f692010-09-07 21:34:53 +0000547 ctrl_ext | IXGBE_CTRL_EXT_DRV_LOAD);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -0800548}
Auke Kok9a799d72007-09-15 14:07:45 -0700549
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000550/*
551 * ixgbe_set_ivar - set the IVAR registers, mapping interrupt causes to vectors
552 * @adapter: pointer to adapter struct
553 * @direction: 0 for Rx, 1 for Tx, -1 for other causes
554 * @queue: queue to map the corresponding interrupt to
555 * @msix_vector: the vector to map to the corresponding queue
556 *
557 */
558static void ixgbe_set_ivar(struct ixgbe_adapter *adapter, s8 direction,
Joe Perchese8e9f692010-09-07 21:34:53 +0000559 u8 queue, u8 msix_vector)
Auke Kok9a799d72007-09-15 14:07:45 -0700560{
561 u32 ivar, index;
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000562 struct ixgbe_hw *hw = &adapter->hw;
563 switch (hw->mac.type) {
564 case ixgbe_mac_82598EB:
565 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
566 if (direction == -1)
567 direction = 0;
568 index = (((direction * 64) + queue) >> 2) & 0x1F;
569 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(index));
570 ivar &= ~(0xFF << (8 * (queue & 0x3)));
571 ivar |= (msix_vector << (8 * (queue & 0x3)));
572 IXGBE_WRITE_REG(hw, IXGBE_IVAR(index), ivar);
573 break;
574 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800575 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +0000576 if (direction == -1) {
577 /* other causes */
578 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
579 index = ((queue & 1) * 8);
580 ivar = IXGBE_READ_REG(&adapter->hw, IXGBE_IVAR_MISC);
581 ivar &= ~(0xFF << index);
582 ivar |= (msix_vector << index);
583 IXGBE_WRITE_REG(&adapter->hw, IXGBE_IVAR_MISC, ivar);
584 break;
585 } else {
586 /* tx or rx causes */
587 msix_vector |= IXGBE_IVAR_ALLOC_VAL;
588 index = ((16 * (queue & 1)) + (8 * direction));
589 ivar = IXGBE_READ_REG(hw, IXGBE_IVAR(queue >> 1));
590 ivar &= ~(0xFF << index);
591 ivar |= (msix_vector << index);
592 IXGBE_WRITE_REG(hw, IXGBE_IVAR(queue >> 1), ivar);
593 break;
594 }
595 default:
596 break;
597 }
Auke Kok9a799d72007-09-15 14:07:45 -0700598}
599
Alexander Duyckfe49f042009-06-04 16:00:09 +0000600static inline void ixgbe_irq_rearm_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +0000601 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +0000602{
603 u32 mask;
604
Alexander Duyckbd508172010-11-16 19:27:03 -0800605 switch (adapter->hw.mac.type) {
606 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000607 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
608 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS, mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800609 break;
610 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800611 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +0000612 mask = (qmask & 0xFFFFFFFF);
613 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(0), mask);
614 mask = (qmask >> 32);
615 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EICS_EX(1), mask);
Alexander Duyckbd508172010-11-16 19:27:03 -0800616 break;
617 default:
618 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +0000619 }
620}
621
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800622void ixgbe_unmap_and_free_tx_resource(struct ixgbe_ring *tx_ring,
623 struct ixgbe_tx_buffer *tx_buffer_info)
Auke Kok9a799d72007-09-15 14:07:45 -0700624{
Alexander Duycke5a43542009-12-02 16:46:56 +0000625 if (tx_buffer_info->dma) {
626 if (tx_buffer_info->mapped_as_page)
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800627 dma_unmap_page(tx_ring->dev,
Alexander Duycke5a43542009-12-02 16:46:56 +0000628 tx_buffer_info->dma,
629 tx_buffer_info->length,
Nick Nunley1b507732010-04-27 13:10:27 +0000630 DMA_TO_DEVICE);
Alexander Duycke5a43542009-12-02 16:46:56 +0000631 else
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800632 dma_unmap_single(tx_ring->dev,
Alexander Duycke5a43542009-12-02 16:46:56 +0000633 tx_buffer_info->dma,
634 tx_buffer_info->length,
Nick Nunley1b507732010-04-27 13:10:27 +0000635 DMA_TO_DEVICE);
Alexander Duycke5a43542009-12-02 16:46:56 +0000636 tx_buffer_info->dma = 0;
637 }
Auke Kok9a799d72007-09-15 14:07:45 -0700638 if (tx_buffer_info->skb) {
639 dev_kfree_skb_any(tx_buffer_info->skb);
640 tx_buffer_info->skb = NULL;
641 }
Alexander Duyck44df32c2009-03-31 21:34:23 +0000642 tx_buffer_info->time_stamp = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700643 /* tx_buffer_info must be completely set up in the transmit path */
644}
645
Yi Zou26f23d82009-11-06 12:56:00 +0000646/**
John Fastabendc84d3242010-11-16 19:27:12 -0800647 * ixgbe_dcb_txq_to_tc - convert a reg index to a traffic class
648 * @adapter: driver private struct
649 * @index: reg idx of queue to query (0-127)
Yi Zou26f23d82009-11-06 12:56:00 +0000650 *
Lucas De Marchi25985ed2011-03-30 22:57:33 -0300651 * Helper function to determine the traffic index for a particular
John Fastabendc84d3242010-11-16 19:27:12 -0800652 * register index.
Yi Zou26f23d82009-11-06 12:56:00 +0000653 *
John Fastabendc84d3242010-11-16 19:27:12 -0800654 * Returns : a tc index for use in range 0-7, or 0-3
Yi Zou26f23d82009-11-06 12:56:00 +0000655 */
Don Skidmore3b2ee942011-01-28 02:28:26 +0000656static u8 ixgbe_dcb_txq_to_tc(struct ixgbe_adapter *adapter, u8 reg_idx)
Yi Zou26f23d82009-11-06 12:56:00 +0000657{
John Fastabendc84d3242010-11-16 19:27:12 -0800658 int tc = -1;
John Fastabende5b64632011-03-08 03:44:52 +0000659 int dcb_i = netdev_get_num_tc(adapter->netdev);
Yi Zou26f23d82009-11-06 12:56:00 +0000660
John Fastabendc84d3242010-11-16 19:27:12 -0800661 /* if DCB is not enabled the queues have no TC */
662 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
663 return tc;
Yi Zou26f23d82009-11-06 12:56:00 +0000664
John Fastabendc84d3242010-11-16 19:27:12 -0800665 /* check valid range */
666 if (reg_idx >= adapter->hw.mac.max_tx_queues)
667 return tc;
668
669 switch (adapter->hw.mac.type) {
670 case ixgbe_mac_82598EB:
671 tc = reg_idx >> 2;
672 break;
673 default:
674 if (dcb_i != 4 && dcb_i != 8)
PJ Waskiewicz6837e892010-01-06 17:50:29 +0000675 break;
John Fastabendc84d3242010-11-16 19:27:12 -0800676
677 /* if VMDq is enabled the lowest order bits determine TC */
678 if (adapter->flags & (IXGBE_FLAG_SRIOV_ENABLED |
679 IXGBE_FLAG_VMDQ_ENABLED)) {
680 tc = reg_idx & (dcb_i - 1);
Alexander Duyckbd508172010-11-16 19:27:03 -0800681 break;
Yi Zou26f23d82009-11-06 12:56:00 +0000682 }
John Fastabendc84d3242010-11-16 19:27:12 -0800683
684 /*
685 * Convert the reg_idx into the correct TC. This bitmask
686 * targets the last full 32 ring traffic class and assigns
687 * it a value of 1. From there the rest of the rings are
688 * based on shifting the mask further up to include the
689 * reg_idx / 16 and then reg_idx / 8. It assumes dcB_i
690 * will only ever be 8 or 4 and that reg_idx will never
691 * be greater then 128. The code without the power of 2
692 * optimizations would be:
693 * (((reg_idx % 32) + 32) * dcb_i) >> (9 - reg_idx / 32)
694 */
695 tc = ((reg_idx & 0X1F) + 0x20) * dcb_i;
696 tc >>= 9 - (reg_idx >> 5);
Yi Zou26f23d82009-11-06 12:56:00 +0000697 }
John Fastabendc84d3242010-11-16 19:27:12 -0800698
699 return tc;
Yi Zou26f23d82009-11-06 12:56:00 +0000700}
701
John Fastabendc84d3242010-11-16 19:27:12 -0800702static void ixgbe_update_xoff_received(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -0700703{
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700704 struct ixgbe_hw *hw = &adapter->hw;
John Fastabendc84d3242010-11-16 19:27:12 -0800705 struct ixgbe_hw_stats *hwstats = &adapter->stats;
706 u32 data = 0;
707 u32 xoff[8] = {0};
708 int i;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700709
John Fastabendc84d3242010-11-16 19:27:12 -0800710 if ((hw->fc.current_mode == ixgbe_fc_full) ||
711 (hw->fc.current_mode == ixgbe_fc_rx_pause)) {
712 switch (hw->mac.type) {
713 case ixgbe_mac_82598EB:
714 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXC);
715 break;
716 default:
717 data = IXGBE_READ_REG(hw, IXGBE_LXOFFRXCNT);
718 }
719 hwstats->lxoffrxc += data;
720
721 /* refill credits (no tx hang) if we received xoff */
722 if (!data)
723 return;
724
725 for (i = 0; i < adapter->num_tx_queues; i++)
726 clear_bit(__IXGBE_HANG_CHECK_ARMED,
727 &adapter->tx_ring[i]->state);
728 return;
729 } else if (!(adapter->dcb_cfg.pfc_mode_enable))
730 return;
731
732 /* update stats for each tc, only valid with PFC enabled */
733 for (i = 0; i < MAX_TX_PACKET_BUFFERS; i++) {
734 switch (hw->mac.type) {
735 case ixgbe_mac_82598EB:
736 xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXC(i));
737 break;
738 default:
739 xoff[i] = IXGBE_READ_REG(hw, IXGBE_PXOFFRXCNT(i));
740 }
741 hwstats->pxoffrxc[i] += xoff[i];
Auke Kok9a799d72007-09-15 14:07:45 -0700742 }
743
John Fastabendc84d3242010-11-16 19:27:12 -0800744 /* disarm tx queues that have received xoff frames */
745 for (i = 0; i < adapter->num_tx_queues; i++) {
746 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
747 u32 tc = ixgbe_dcb_txq_to_tc(adapter, tx_ring->reg_idx);
748
749 if (xoff[tc])
750 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
751 }
752}
753
754static u64 ixgbe_get_tx_completed(struct ixgbe_ring *ring)
755{
756 return ring->tx_stats.completed;
757}
758
759static u64 ixgbe_get_tx_pending(struct ixgbe_ring *ring)
760{
761 struct ixgbe_adapter *adapter = netdev_priv(ring->netdev);
762 struct ixgbe_hw *hw = &adapter->hw;
763
764 u32 head = IXGBE_READ_REG(hw, IXGBE_TDH(ring->reg_idx));
765 u32 tail = IXGBE_READ_REG(hw, IXGBE_TDT(ring->reg_idx));
766
767 if (head != tail)
768 return (head < tail) ?
769 tail - head : (tail + ring->count - head);
770
771 return 0;
772}
773
774static inline bool ixgbe_check_tx_hang(struct ixgbe_ring *tx_ring)
775{
776 u32 tx_done = ixgbe_get_tx_completed(tx_ring);
777 u32 tx_done_old = tx_ring->tx_stats.tx_done_old;
778 u32 tx_pending = ixgbe_get_tx_pending(tx_ring);
779 bool ret = false;
780
781 clear_check_for_tx_hang(tx_ring);
782
783 /*
784 * Check for a hung queue, but be thorough. This verifies
785 * that a transmit has been completed since the previous
786 * check AND there is at least one packet pending. The
787 * ARMED bit is set to indicate a potential hang. The
788 * bit is cleared if a pause frame is received to remove
789 * false hang detection due to PFC or 802.3x frames. By
790 * requiring this to fail twice we avoid races with
791 * pfc clearing the ARMED bit and conditions where we
792 * run the check_tx_hang logic with a transmit completion
793 * pending but without time to complete it yet.
794 */
795 if ((tx_done_old == tx_done) && tx_pending) {
796 /* make sure it is true for two checks in a row */
797 ret = test_and_set_bit(__IXGBE_HANG_CHECK_ARMED,
798 &tx_ring->state);
799 } else {
800 /* update completed stats and continue */
801 tx_ring->tx_stats.tx_done_old = tx_done;
802 /* reset the countdown */
803 clear_bit(__IXGBE_HANG_CHECK_ARMED, &tx_ring->state);
804 }
805
806 return ret;
Auke Kok9a799d72007-09-15 14:07:45 -0700807}
808
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700809#define IXGBE_MAX_TXD_PWR 14
810#define IXGBE_MAX_DATA_PER_TXD (1 << IXGBE_MAX_TXD_PWR)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800811
812/* Tx Descriptors needed, worst case */
813#define TXD_USE_COUNT(S) (((S) >> IXGBE_MAX_TXD_PWR) + \
814 (((S) & (IXGBE_MAX_DATA_PER_TXD - 1)) ? 1 : 0))
815#define DESC_NEEDED (TXD_USE_COUNT(IXGBE_MAX_DATA_PER_TXD) /* skb->data */ + \
Peter P Waskiewiczb4617242008-09-11 20:04:46 -0700816 MAX_SKB_FRAGS * TXD_USE_COUNT(PAGE_SIZE) + 1) /* for context */
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800817
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700818static void ixgbe_tx_timeout(struct net_device *netdev);
819
Auke Kok9a799d72007-09-15 14:07:45 -0700820/**
821 * ixgbe_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duyckfe49f042009-06-04 16:00:09 +0000822 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700823 * @tx_ring: tx ring to clean
Auke Kok9a799d72007-09-15 14:07:45 -0700824 **/
Alexander Duyckfe49f042009-06-04 16:00:09 +0000825static bool ixgbe_clean_tx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +0000826 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -0700827{
Alexander Duyckfe49f042009-06-04 16:00:09 +0000828 struct ixgbe_adapter *adapter = q_vector->adapter;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800829 union ixgbe_adv_tx_desc *tx_desc, *eop_desc;
830 struct ixgbe_tx_buffer *tx_buffer_info;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -0700831 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyckb9537992010-11-16 19:26:58 -0800832 u16 i, eop, count = 0;
Auke Kok9a799d72007-09-15 14:07:45 -0700833
834 i = tx_ring->next_to_clean;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800835 eop = tx_ring->tx_buffer_info[i].next_to_watch;
Alexander Duyck31f05a22010-08-19 13:40:31 +0000836 eop_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800837
838 while ((eop_desc->wb.status & cpu_to_le32(IXGBE_TXD_STAT_DD)) &&
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +0000839 (count < tx_ring->work_limit)) {
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800840 bool cleaned = false;
Jeff Kirsher2d0bb1c2010-08-08 16:02:31 +0000841 rmb(); /* read buffer_info after eop_desc */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800842 for ( ; !cleaned; count++) {
Alexander Duyck31f05a22010-08-19 13:40:31 +0000843 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -0700844 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Auke Kok9a799d72007-09-15 14:07:45 -0700845
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800846 tx_desc->wb.status = 0;
Alexander Duyck8ad494b2010-11-16 19:26:47 -0800847 cleaned = (i == eop);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800848
Auke Kok9a799d72007-09-15 14:07:45 -0700849 i++;
850 if (i == tx_ring->count)
851 i = 0;
Alexander Duyck8ad494b2010-11-16 19:26:47 -0800852
853 if (cleaned && tx_buffer_info->skb) {
854 total_bytes += tx_buffer_info->bytecount;
855 total_packets += tx_buffer_info->gso_segs;
856 }
857
Alexander Duyckb6ec8952010-11-16 19:26:49 -0800858 ixgbe_unmap_and_free_tx_resource(tx_ring,
Alexander Duyck8ad494b2010-11-16 19:26:47 -0800859 tx_buffer_info);
Auke Kok9a799d72007-09-15 14:07:45 -0700860 }
861
John Fastabendc84d3242010-11-16 19:27:12 -0800862 tx_ring->tx_stats.completed++;
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800863 eop = tx_ring->tx_buffer_info[i].next_to_watch;
Alexander Duyck31f05a22010-08-19 13:40:31 +0000864 eop_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -0800865 }
866
Auke Kok9a799d72007-09-15 14:07:45 -0700867 tx_ring->next_to_clean = i;
Alexander Duyckb9537992010-11-16 19:26:58 -0800868 tx_ring->total_bytes += total_bytes;
869 tx_ring->total_packets += total_packets;
870 u64_stats_update_begin(&tx_ring->syncp);
871 tx_ring->stats.packets += total_packets;
872 tx_ring->stats.bytes += total_bytes;
873 u64_stats_update_end(&tx_ring->syncp);
874
John Fastabendc84d3242010-11-16 19:27:12 -0800875 if (check_for_tx_hang(tx_ring) && ixgbe_check_tx_hang(tx_ring)) {
Alexander Duyckb9537992010-11-16 19:26:58 -0800876 /* schedule immediate reset if we believe we hung */
John Fastabendc84d3242010-11-16 19:27:12 -0800877 struct ixgbe_hw *hw = &adapter->hw;
878 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, eop);
879 e_err(drv, "Detected Tx Unit Hang\n"
880 " Tx Queue <%d>\n"
881 " TDH, TDT <%x>, <%x>\n"
882 " next_to_use <%x>\n"
883 " next_to_clean <%x>\n"
884 "tx_buffer_info[next_to_clean]\n"
885 " time_stamp <%lx>\n"
886 " jiffies <%lx>\n",
887 tx_ring->queue_index,
888 IXGBE_READ_REG(hw, IXGBE_TDH(tx_ring->reg_idx)),
889 IXGBE_READ_REG(hw, IXGBE_TDT(tx_ring->reg_idx)),
890 tx_ring->next_to_use, eop,
891 tx_ring->tx_buffer_info[eop].time_stamp, jiffies);
892
893 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
894
895 e_info(probe,
896 "tx hang %d detected on queue %d, resetting adapter\n",
897 adapter->tx_timeout_count + 1, tx_ring->queue_index);
898
899 /* schedule immediate reset if we believe we hung */
Alexander Duyckb9537992010-11-16 19:26:58 -0800900 ixgbe_tx_timeout(adapter->netdev);
901
902 /* the adapter is about to reset, no point in enabling stuff */
903 return true;
904 }
Auke Kok9a799d72007-09-15 14:07:45 -0700905
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800906#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800907 if (unlikely(count && netif_carrier_ok(tx_ring->netdev) &&
Joe Perchese8e9f692010-09-07 21:34:53 +0000908 (IXGBE_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800909 /* Make sure that anybody stopping the queue after this
910 * sees the new next_to_clean.
911 */
912 smp_mb();
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800913 if (__netif_subqueue_stopped(tx_ring->netdev, tx_ring->queue_index) &&
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -0800914 !test_bit(__IXGBE_DOWN, &adapter->state)) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -0800915 netif_wake_subqueue(tx_ring->netdev, tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -0800916 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -0800917 }
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -0800918 }
Auke Kok9a799d72007-09-15 14:07:45 -0700919
Eric Dumazet807540b2010-09-23 05:40:09 +0000920 return count < tx_ring->work_limit;
Auke Kok9a799d72007-09-15 14:07:45 -0700921}
922
Jeff Garzik5dd2d332008-10-16 05:09:31 -0400923#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800924static void ixgbe_update_rx_dca(struct ixgbe_adapter *adapter,
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800925 struct ixgbe_ring *rx_ring,
926 int cpu)
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800927{
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800928 struct ixgbe_hw *hw = &adapter->hw;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800929 u32 rxctrl;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800930 u8 reg_idx = rx_ring->reg_idx;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800931
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800932 rxctrl = IXGBE_READ_REG(hw, IXGBE_DCA_RXCTRL(reg_idx));
933 switch (hw->mac.type) {
934 case ixgbe_mac_82598EB:
935 rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK;
936 rxctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
937 break;
938 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800939 case ixgbe_mac_X540:
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800940 rxctrl &= ~IXGBE_DCA_RXCTRL_CPUID_MASK_82599;
941 rxctrl |= (dca3_get_tag(&adapter->pdev->dev, cpu) <<
942 IXGBE_DCA_RXCTRL_CPUID_SHIFT_82599);
943 break;
944 default:
945 break;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800946 }
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800947 rxctrl |= IXGBE_DCA_RXCTRL_DESC_DCA_EN;
948 rxctrl |= IXGBE_DCA_RXCTRL_HEAD_DCA_EN;
949 rxctrl &= ~(IXGBE_DCA_RXCTRL_DESC_RRO_EN);
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800950 IXGBE_WRITE_REG(hw, IXGBE_DCA_RXCTRL(reg_idx), rxctrl);
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800951}
952
953static void ixgbe_update_tx_dca(struct ixgbe_adapter *adapter,
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800954 struct ixgbe_ring *tx_ring,
955 int cpu)
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800956{
Don Skidmoreee5f7842009-11-06 12:56:20 +0000957 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800958 u32 txctrl;
959 u8 reg_idx = tx_ring->reg_idx;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800960
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800961 switch (hw->mac.type) {
962 case ixgbe_mac_82598EB:
963 txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL(reg_idx));
964 txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK;
965 txctrl |= dca3_get_tag(&adapter->pdev->dev, cpu);
966 txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800967 IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL(reg_idx), txctrl);
968 break;
969 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -0800970 case ixgbe_mac_X540:
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800971 txctrl = IXGBE_READ_REG(hw, IXGBE_DCA_TXCTRL_82599(reg_idx));
972 txctrl &= ~IXGBE_DCA_TXCTRL_CPUID_MASK_82599;
973 txctrl |= (dca3_get_tag(&adapter->pdev->dev, cpu) <<
974 IXGBE_DCA_TXCTRL_CPUID_SHIFT_82599);
975 txctrl |= IXGBE_DCA_TXCTRL_DESC_DCA_EN;
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800976 IXGBE_WRITE_REG(hw, IXGBE_DCA_TXCTRL_82599(reg_idx), txctrl);
977 break;
978 default:
979 break;
Jeb Cramerbd0362d2008-03-03 15:04:02 -0800980 }
Alexander Duyck33cf09c2010-11-16 19:26:55 -0800981}
982
983static void ixgbe_update_dca(struct ixgbe_q_vector *q_vector)
984{
985 struct ixgbe_adapter *adapter = q_vector->adapter;
986 int cpu = get_cpu();
987 long r_idx;
988 int i;
989
990 if (q_vector->cpu == cpu)
991 goto out_no_update;
992
993 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
994 for (i = 0; i < q_vector->txr_count; i++) {
995 ixgbe_update_tx_dca(adapter, adapter->tx_ring[r_idx], cpu);
996 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
997 r_idx + 1);
998 }
999
1000 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
1001 for (i = 0; i < q_vector->rxr_count; i++) {
1002 ixgbe_update_rx_dca(adapter, adapter->rx_ring[r_idx], cpu);
1003 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
1004 r_idx + 1);
1005 }
1006
1007 q_vector->cpu = cpu;
1008out_no_update:
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001009 put_cpu();
1010}
1011
1012static void ixgbe_setup_dca(struct ixgbe_adapter *adapter)
1013{
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001014 int num_q_vectors;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001015 int i;
1016
1017 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
1018 return;
1019
Alexander Duycke35ec122009-05-21 13:07:12 +00001020 /* always use CB2 mode, difference is masked in the CB driver */
1021 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 2);
1022
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001023 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
1024 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1025 else
1026 num_q_vectors = 1;
1027
1028 for (i = 0; i < num_q_vectors; i++) {
1029 adapter->q_vector[i]->cpu = -1;
1030 ixgbe_update_dca(adapter->q_vector[i]);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001031 }
1032}
1033
1034static int __ixgbe_notify_dca(struct device *dev, void *data)
1035{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08001036 struct ixgbe_adapter *adapter = dev_get_drvdata(dev);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001037 unsigned long event = *(unsigned long *)data;
1038
Alexander Duyck33cf09c2010-11-16 19:26:55 -08001039 if (!(adapter->flags & IXGBE_FLAG_DCA_ENABLED))
1040 return 0;
1041
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001042 switch (event) {
1043 case DCA_PROVIDER_ADD:
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001044 /* if we're already enabled, don't do it again */
1045 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
1046 break;
Denis V. Lunev652f0932008-03-27 14:39:17 +03001047 if (dca_add_requester(dev) == 0) {
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07001048 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001049 ixgbe_setup_dca(adapter);
1050 break;
1051 }
1052 /* Fall Through since DCA is disabled. */
1053 case DCA_PROVIDER_REMOVE:
1054 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
1055 dca_remove_requester(dev);
1056 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
1057 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
1058 }
1059 break;
1060 }
1061
Denis V. Lunev652f0932008-03-27 14:39:17 +03001062 return 0;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08001063}
1064
Jeff Garzik5dd2d332008-10-16 05:09:31 -04001065#endif /* CONFIG_IXGBE_DCA */
Auke Kok9a799d72007-09-15 14:07:45 -07001066/**
1067 * ixgbe_receive_skb - Send a completed packet up the stack
1068 * @adapter: board private structure
1069 * @skb: packet to send up
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001070 * @status: hardware indication of status of receive
1071 * @rx_ring: rx descriptor ring (for a specific queue) to setup
1072 * @rx_desc: rx descriptor
Auke Kok9a799d72007-09-15 14:07:45 -07001073 **/
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001074static void ixgbe_receive_skb(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001075 struct sk_buff *skb, u8 status,
1076 struct ixgbe_ring *ring,
1077 union ixgbe_adv_rx_desc *rx_desc)
Auke Kok9a799d72007-09-15 14:07:45 -07001078{
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001079 struct ixgbe_adapter *adapter = q_vector->adapter;
1080 struct napi_struct *napi = &q_vector->napi;
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001081 bool is_vlan = (status & IXGBE_RXD_STAT_VP);
1082 u16 tag = le16_to_cpu(rx_desc->wb.upper.vlan);
Auke Kok9a799d72007-09-15 14:07:45 -07001083
Jesse Grossf62bbb52010-10-20 13:56:10 +00001084 if (is_vlan && (tag & VLAN_VID_MASK))
1085 __vlan_hwaccel_put_tag(skb, tag);
1086
1087 if (!(adapter->flags & IXGBE_FLAG_IN_NETPOLL))
1088 napi_gro_receive(napi, skb);
1089 else
1090 netif_rx(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001091}
1092
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001093/**
1094 * ixgbe_rx_checksum - indicate in skb if hw indicated a good cksum
1095 * @adapter: address of board private structure
1096 * @status_err: hardware indication of status of receive
1097 * @skb: skb currently being received and modified
1098 **/
Auke Kok9a799d72007-09-15 14:07:45 -07001099static inline void ixgbe_rx_checksum(struct ixgbe_adapter *adapter,
Don Skidmore8bae1b22009-07-23 18:00:39 +00001100 union ixgbe_adv_rx_desc *rx_desc,
1101 struct sk_buff *skb)
Auke Kok9a799d72007-09-15 14:07:45 -07001102{
Don Skidmore8bae1b22009-07-23 18:00:39 +00001103 u32 status_err = le32_to_cpu(rx_desc->wb.upper.status_error);
1104
Eric Dumazetbc8acf22010-09-02 13:07:41 -07001105 skb_checksum_none_assert(skb);
Auke Kok9a799d72007-09-15 14:07:45 -07001106
Jesse Brandeburg712744b2008-08-26 04:26:56 -07001107 /* Rx csum disabled */
1108 if (!(adapter->flags & IXGBE_FLAG_RX_CSUM_ENABLED))
Auke Kok9a799d72007-09-15 14:07:45 -07001109 return;
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001110
1111 /* if IP and error */
1112 if ((status_err & IXGBE_RXD_STAT_IPCS) &&
1113 (status_err & IXGBE_RXDADV_ERR_IPE)) {
Auke Kok9a799d72007-09-15 14:07:45 -07001114 adapter->hw_csum_rx_error++;
1115 return;
1116 }
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001117
1118 if (!(status_err & IXGBE_RXD_STAT_L4CS))
1119 return;
1120
1121 if (status_err & IXGBE_RXDADV_ERR_TCPE) {
Don Skidmore8bae1b22009-07-23 18:00:39 +00001122 u16 pkt_info = rx_desc->wb.lower.lo_dword.hs_rss.pkt_info;
1123
1124 /*
1125 * 82599 errata, UDP frames with a 0 checksum can be marked as
1126 * checksum errors.
1127 */
1128 if ((pkt_info & IXGBE_RXDADV_PKTTYPE_UDP) &&
1129 (adapter->hw.mac.type == ixgbe_mac_82599EB))
1130 return;
1131
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001132 adapter->hw_csum_rx_error++;
1133 return;
1134 }
1135
Auke Kok9a799d72007-09-15 14:07:45 -07001136 /* It must be a TCP or UDP packet with a valid checksum */
Ayyappan Veeraiyane59bd252008-02-01 15:59:09 -08001137 skb->ip_summed = CHECKSUM_UNNECESSARY;
Auke Kok9a799d72007-09-15 14:07:45 -07001138}
1139
Alexander Duyck84ea2592010-11-16 19:26:49 -08001140static inline void ixgbe_release_rx_desc(struct ixgbe_ring *rx_ring, u32 val)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001141{
1142 /*
1143 * Force memory writes to complete before letting h/w
1144 * know there are new descriptors to fetch. (Only
1145 * applicable for weak-ordered memory model archs,
1146 * such as IA-64).
1147 */
1148 wmb();
Alexander Duyck84ea2592010-11-16 19:26:49 -08001149 writel(val, rx_ring->tail);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001150}
1151
Auke Kok9a799d72007-09-15 14:07:45 -07001152/**
1153 * ixgbe_alloc_rx_buffers - Replace used receive buffers; packet split
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001154 * @rx_ring: ring to place buffers on
1155 * @cleaned_count: number of buffers to replace
Auke Kok9a799d72007-09-15 14:07:45 -07001156 **/
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001157void ixgbe_alloc_rx_buffers(struct ixgbe_ring *rx_ring, u16 cleaned_count)
Auke Kok9a799d72007-09-15 14:07:45 -07001158{
Auke Kok9a799d72007-09-15 14:07:45 -07001159 union ixgbe_adv_rx_desc *rx_desc;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001160 struct ixgbe_rx_buffer *bi;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001161 struct sk_buff *skb;
1162 u16 i = rx_ring->next_to_use;
Auke Kok9a799d72007-09-15 14:07:45 -07001163
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001164 /* do nothing if no valid netdev defined */
1165 if (!rx_ring->netdev)
1166 return;
1167
Auke Kok9a799d72007-09-15 14:07:45 -07001168 while (cleaned_count--) {
Alexander Duyck31f05a22010-08-19 13:40:31 +00001169 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001170 bi = &rx_ring->rx_buffer_info[i];
1171 skb = bi->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07001172
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001173 if (!skb) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001174 skb = netdev_alloc_skb_ip_align(rx_ring->netdev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001175 rx_ring->rx_buf_len);
Auke Kok9a799d72007-09-15 14:07:45 -07001176 if (!skb) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001177 rx_ring->rx_stats.alloc_rx_buff_failed++;
Auke Kok9a799d72007-09-15 14:07:45 -07001178 goto no_buffers;
1179 }
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001180 /* initialize queue mapping */
1181 skb_record_rx_queue(skb, rx_ring->queue_index);
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001182 bi->skb = skb;
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001183 }
Auke Kok9a799d72007-09-15 14:07:45 -07001184
Alexander Duyckd716a7d2010-08-19 13:33:41 +00001185 if (!bi->dma) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001186 bi->dma = dma_map_single(rx_ring->dev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001187 skb->data,
Joe Perchese8e9f692010-09-07 21:34:53 +00001188 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00001189 DMA_FROM_DEVICE);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001190 if (dma_mapping_error(rx_ring->dev, bi->dma)) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001191 rx_ring->rx_stats.alloc_rx_buff_failed++;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001192 bi->dma = 0;
1193 goto no_buffers;
1194 }
Auke Kok9a799d72007-09-15 14:07:45 -07001195 }
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001196
Alexander Duyck7d637bc2010-11-16 19:26:56 -08001197 if (ring_is_ps_enabled(rx_ring)) {
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001198 if (!bi->page) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001199 bi->page = netdev_alloc_page(rx_ring->netdev);
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001200 if (!bi->page) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001201 rx_ring->rx_stats.alloc_rx_page_failed++;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001202 goto no_buffers;
1203 }
1204 }
1205
1206 if (!bi->page_dma) {
1207 /* use a half page if we're re-using */
1208 bi->page_offset ^= PAGE_SIZE / 2;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001209 bi->page_dma = dma_map_page(rx_ring->dev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001210 bi->page,
1211 bi->page_offset,
1212 PAGE_SIZE / 2,
1213 DMA_FROM_DEVICE);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001214 if (dma_mapping_error(rx_ring->dev,
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001215 bi->page_dma)) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08001216 rx_ring->rx_stats.alloc_rx_page_failed++;
Alexander Duyckd5f398e2010-11-16 19:26:48 -08001217 bi->page_dma = 0;
1218 goto no_buffers;
1219 }
1220 }
1221
1222 /* Refresh the desc even if buffer_addrs didn't change
1223 * because each write-back erases this info. */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001224 rx_desc->read.pkt_addr = cpu_to_le64(bi->page_dma);
1225 rx_desc->read.hdr_addr = cpu_to_le64(bi->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07001226 } else {
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001227 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma);
Alexander Duyck84418e32010-08-19 13:40:54 +00001228 rx_desc->read.hdr_addr = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001229 }
1230
1231 i++;
1232 if (i == rx_ring->count)
1233 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001234 }
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001235
Auke Kok9a799d72007-09-15 14:07:45 -07001236no_buffers:
1237 if (rx_ring->next_to_use != i) {
1238 rx_ring->next_to_use = i;
Alexander Duyck84ea2592010-11-16 19:26:49 -08001239 ixgbe_release_rx_desc(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001240 }
1241}
1242
Alexander Duyckc267fc12010-11-16 19:27:00 -08001243static inline u16 ixgbe_get_hlen(union ixgbe_adv_rx_desc *rx_desc)
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001244{
Alexander Duyckc267fc12010-11-16 19:27:00 -08001245 /* HW will not DMA in data larger than the given buffer, even if it
1246 * parses the (NFS, of course) header to be larger. In that case, it
1247 * fills the header buffer and spills the rest into the page.
1248 */
1249 u16 hdr_info = le16_to_cpu(rx_desc->wb.lower.lo_dword.hs_rss.hdr_info);
1250 u16 hlen = (hdr_info & IXGBE_RXDADV_HDRBUFLEN_MASK) >>
1251 IXGBE_RXDADV_HDRBUFLEN_SHIFT;
1252 if (hlen > IXGBE_RX_HDR_SIZE)
1253 hlen = IXGBE_RX_HDR_SIZE;
1254 return hlen;
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001255}
1256
Alexander Duyckf8212f92009-04-27 22:42:37 +00001257/**
1258 * ixgbe_transform_rsc_queue - change rsc queue into a full packet
1259 * @skb: pointer to the last skb in the rsc queue
1260 *
1261 * This function changes a queue full of hw rsc buffers into a completed
1262 * packet. It uses the ->prev pointers to find the first packet and then
1263 * turns it into the frag list owner.
1264 **/
Alexander Duyckaa801752010-11-16 19:27:02 -08001265static inline struct sk_buff *ixgbe_transform_rsc_queue(struct sk_buff *skb)
Alexander Duyckf8212f92009-04-27 22:42:37 +00001266{
1267 unsigned int frag_list_size = 0;
Alexander Duyckaa801752010-11-16 19:27:02 -08001268 unsigned int skb_cnt = 1;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001269
1270 while (skb->prev) {
1271 struct sk_buff *prev = skb->prev;
1272 frag_list_size += skb->len;
1273 skb->prev = NULL;
1274 skb = prev;
Alexander Duyckaa801752010-11-16 19:27:02 -08001275 skb_cnt++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001276 }
1277
1278 skb_shinfo(skb)->frag_list = skb->next;
1279 skb->next = NULL;
1280 skb->len += frag_list_size;
1281 skb->data_len += frag_list_size;
1282 skb->truesize += frag_list_size;
Alexander Duyckaa801752010-11-16 19:27:02 -08001283 IXGBE_RSC_CB(skb)->skb_cnt = skb_cnt;
1284
Alexander Duyckf8212f92009-04-27 22:42:37 +00001285 return skb;
1286}
1287
Alexander Duyckaa801752010-11-16 19:27:02 -08001288static inline bool ixgbe_get_rsc_state(union ixgbe_adv_rx_desc *rx_desc)
1289{
1290 return !!(le32_to_cpu(rx_desc->wb.lower.lo_dword.data) &
1291 IXGBE_RXDADV_RSCCNT_MASK);
1292}
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001293
Alexander Duyckc267fc12010-11-16 19:27:00 -08001294static void ixgbe_clean_rx_irq(struct ixgbe_q_vector *q_vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00001295 struct ixgbe_ring *rx_ring,
1296 int *work_done, int work_to_do)
Auke Kok9a799d72007-09-15 14:07:45 -07001297{
Herbert Xu78b6f4c2009-01-18 21:49:45 -08001298 struct ixgbe_adapter *adapter = q_vector->adapter;
Auke Kok9a799d72007-09-15 14:07:45 -07001299 union ixgbe_adv_rx_desc *rx_desc, *next_rxd;
1300 struct ixgbe_rx_buffer *rx_buffer_info, *next_buffer;
1301 struct sk_buff *skb;
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001302 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001303 const int current_node = numa_node_id();
Yi Zou3d8fd382009-06-08 14:38:44 +00001304#ifdef IXGBE_FCOE
1305 int ddp_bytes = 0;
1306#endif /* IXGBE_FCOE */
Alexander Duyckc267fc12010-11-16 19:27:00 -08001307 u32 staterr;
1308 u16 i;
1309 u16 cleaned_count = 0;
Alexander Duyckaa801752010-11-16 19:27:02 -08001310 bool pkt_is_rsc = false;
Auke Kok9a799d72007-09-15 14:07:45 -07001311
1312 i = rx_ring->next_to_clean;
Alexander Duyck31f05a22010-08-19 13:40:31 +00001313 rx_desc = IXGBE_RX_DESC_ADV(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001314 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Auke Kok9a799d72007-09-15 14:07:45 -07001315
1316 while (staterr & IXGBE_RXD_STAT_DD) {
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07001317 u32 upper_len = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001318
Milton Miller3c945e52010-02-19 17:44:42 +00001319 rmb(); /* read descriptor and rx_buffer_info after status DD */
Auke Kok9a799d72007-09-15 14:07:45 -07001320
Alexander Duyckc267fc12010-11-16 19:27:00 -08001321 rx_buffer_info = &rx_ring->rx_buffer_info[i];
1322
Auke Kok9a799d72007-09-15 14:07:45 -07001323 skb = rx_buffer_info->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07001324 rx_buffer_info->skb = NULL;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001325 prefetch(skb->data);
Auke Kok9a799d72007-09-15 14:07:45 -07001326
Alexander Duyckc267fc12010-11-16 19:27:00 -08001327 if (ring_is_rsc_enabled(rx_ring))
Alexander Duyckaa801752010-11-16 19:27:02 -08001328 pkt_is_rsc = ixgbe_get_rsc_state(rx_desc);
Alexander Duyckc267fc12010-11-16 19:27:00 -08001329
1330 /* if this is a skb from previous receive DMA will be 0 */
Alexander Duyck21fa4e62009-06-04 15:59:49 +00001331 if (rx_buffer_info->dma) {
Alexander Duyckc267fc12010-11-16 19:27:00 -08001332 u16 hlen;
Alexander Duyckaa801752010-11-16 19:27:02 -08001333 if (pkt_is_rsc &&
Alexander Duyckc267fc12010-11-16 19:27:00 -08001334 !(staterr & IXGBE_RXD_STAT_EOP) &&
1335 !skb->prev) {
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001336 /*
1337 * When HWRSC is enabled, delay unmapping
1338 * of the first packet. It carries the
1339 * header information, HW may still
1340 * access the header after the writeback.
1341 * Only unmap it when EOP is reached
1342 */
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001343 IXGBE_RSC_CB(skb)->delay_unmap = true;
Mallikarjuna R Chilakala43634e82010-02-25 23:14:37 +00001344 IXGBE_RSC_CB(skb)->dma = rx_buffer_info->dma;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001345 } else {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001346 dma_unmap_single(rx_ring->dev,
Joe Perchese8e9f692010-09-07 21:34:53 +00001347 rx_buffer_info->dma,
1348 rx_ring->rx_buf_len,
1349 DMA_FROM_DEVICE);
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00001350 }
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00001351 rx_buffer_info->dma = 0;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001352
1353 if (ring_is_ps_enabled(rx_ring)) {
1354 hlen = ixgbe_get_hlen(rx_desc);
1355 upper_len = le16_to_cpu(rx_desc->wb.upper.length);
1356 } else {
1357 hlen = le16_to_cpu(rx_desc->wb.upper.length);
1358 }
1359
1360 skb_put(skb, hlen);
1361 } else {
1362 /* assume packet split since header is unmapped */
1363 upper_len = le16_to_cpu(rx_desc->wb.upper.length);
Auke Kok9a799d72007-09-15 14:07:45 -07001364 }
1365
1366 if (upper_len) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08001367 dma_unmap_page(rx_ring->dev,
1368 rx_buffer_info->page_dma,
1369 PAGE_SIZE / 2,
1370 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07001371 rx_buffer_info->page_dma = 0;
1372 skb_fill_page_desc(skb, skb_shinfo(skb)->nr_frags,
Joe Perchese8e9f692010-09-07 21:34:53 +00001373 rx_buffer_info->page,
1374 rx_buffer_info->page_offset,
1375 upper_len);
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001376
Alexander Duyckc267fc12010-11-16 19:27:00 -08001377 if ((page_count(rx_buffer_info->page) == 1) &&
1378 (page_to_nid(rx_buffer_info->page) == current_node))
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07001379 get_page(rx_buffer_info->page);
Alexander Duyckc267fc12010-11-16 19:27:00 -08001380 else
1381 rx_buffer_info->page = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07001382
1383 skb->len += upper_len;
1384 skb->data_len += upper_len;
1385 skb->truesize += upper_len;
1386 }
1387
1388 i++;
1389 if (i == rx_ring->count)
1390 i = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07001391
Alexander Duyck31f05a22010-08-19 13:40:31 +00001392 next_rxd = IXGBE_RX_DESC_ADV(rx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07001393 prefetch(next_rxd);
Auke Kok9a799d72007-09-15 14:07:45 -07001394 cleaned_count++;
Alexander Duyckf8212f92009-04-27 22:42:37 +00001395
Alexander Duyckaa801752010-11-16 19:27:02 -08001396 if (pkt_is_rsc) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00001397 u32 nextp = (staterr & IXGBE_RXDADV_NEXTP_MASK) >>
1398 IXGBE_RXDADV_NEXTP_SHIFT;
1399 next_buffer = &rx_ring->rx_buffer_info[nextp];
Alexander Duyckf8212f92009-04-27 22:42:37 +00001400 } else {
1401 next_buffer = &rx_ring->rx_buffer_info[i];
1402 }
1403
Alexander Duyckc267fc12010-11-16 19:27:00 -08001404 if (!(staterr & IXGBE_RXD_STAT_EOP)) {
Alexander Duyck7d637bc2010-11-16 19:26:56 -08001405 if (ring_is_ps_enabled(rx_ring)) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00001406 rx_buffer_info->skb = next_buffer->skb;
1407 rx_buffer_info->dma = next_buffer->dma;
1408 next_buffer->skb = skb;
1409 next_buffer->dma = 0;
1410 } else {
1411 skb->next = next_buffer->skb;
1412 skb->next->prev = skb;
1413 }
Alexander Duyck5b7da512010-11-16 19:26:50 -08001414 rx_ring->rx_stats.non_eop_descs++;
Auke Kok9a799d72007-09-15 14:07:45 -07001415 goto next_desc;
1416 }
1417
Alexander Duyckaa801752010-11-16 19:27:02 -08001418 if (skb->prev) {
1419 skb = ixgbe_transform_rsc_queue(skb);
1420 /* if we got here without RSC the packet is invalid */
1421 if (!pkt_is_rsc) {
1422 __pskb_trim(skb, 0);
1423 rx_buffer_info->skb = skb;
1424 goto next_desc;
1425 }
1426 }
Alexander Duyckc267fc12010-11-16 19:27:00 -08001427
1428 if (ring_is_rsc_enabled(rx_ring)) {
1429 if (IXGBE_RSC_CB(skb)->delay_unmap) {
1430 dma_unmap_single(rx_ring->dev,
1431 IXGBE_RSC_CB(skb)->dma,
1432 rx_ring->rx_buf_len,
1433 DMA_FROM_DEVICE);
1434 IXGBE_RSC_CB(skb)->dma = 0;
1435 IXGBE_RSC_CB(skb)->delay_unmap = false;
1436 }
Alexander Duyckaa801752010-11-16 19:27:02 -08001437 }
1438 if (pkt_is_rsc) {
Alexander Duyckc267fc12010-11-16 19:27:00 -08001439 if (ring_is_ps_enabled(rx_ring))
1440 rx_ring->rx_stats.rsc_count +=
Alexander Duyckaa801752010-11-16 19:27:02 -08001441 skb_shinfo(skb)->nr_frags;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001442 else
Alexander Duyckaa801752010-11-16 19:27:02 -08001443 rx_ring->rx_stats.rsc_count +=
1444 IXGBE_RSC_CB(skb)->skb_cnt;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001445 rx_ring->rx_stats.rsc_flush++;
1446 }
1447
1448 /* ERR_MASK will only have valid bits if EOP set */
Auke Kok9a799d72007-09-15 14:07:45 -07001449 if (staterr & IXGBE_RXDADV_ERR_FRAME_ERR_MASK) {
Alexander Duyckc267fc12010-11-16 19:27:00 -08001450 /* trim packet back to size 0 and recycle it */
1451 __pskb_trim(skb, 0);
1452 rx_buffer_info->skb = skb;
Auke Kok9a799d72007-09-15 14:07:45 -07001453 goto next_desc;
1454 }
1455
Don Skidmore8bae1b22009-07-23 18:00:39 +00001456 ixgbe_rx_checksum(adapter, rx_desc, skb);
Ayyappan Veeraiyand2f4fbe2008-02-01 15:59:19 -08001457
1458 /* probably a little skewed due to removing CRC */
1459 total_rx_bytes += skb->len;
1460 total_rx_packets++;
1461
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001462 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Yi Zou332d4a72009-05-13 13:11:53 +00001463#ifdef IXGBE_FCOE
1464 /* if ddp, not passing to ULD unless for FCP_RSP or error */
Yi Zou3d8fd382009-06-08 14:38:44 +00001465 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED) {
1466 ddp_bytes = ixgbe_fcoe_ddp(adapter, rx_desc, skb);
1467 if (!ddp_bytes)
Yi Zou332d4a72009-05-13 13:11:53 +00001468 goto next_desc;
Yi Zou3d8fd382009-06-08 14:38:44 +00001469 }
Yi Zou332d4a72009-05-13 13:11:53 +00001470#endif /* IXGBE_FCOE */
Alexander Duyckfdaff1c2009-05-06 10:43:47 +00001471 ixgbe_receive_skb(q_vector, skb, staterr, rx_ring, rx_desc);
Auke Kok9a799d72007-09-15 14:07:45 -07001472
1473next_desc:
1474 rx_desc->wb.upper.status_error = 0;
1475
Alexander Duyckc267fc12010-11-16 19:27:00 -08001476 (*work_done)++;
1477 if (*work_done >= work_to_do)
1478 break;
1479
Auke Kok9a799d72007-09-15 14:07:45 -07001480 /* return some buffers to hardware, one at a time is too slow */
1481 if (cleaned_count >= IXGBE_RX_BUFFER_WRITE) {
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001482 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
Auke Kok9a799d72007-09-15 14:07:45 -07001483 cleaned_count = 0;
1484 }
1485
1486 /* use prefetched values */
1487 rx_desc = next_rxd;
Auke Kok9a799d72007-09-15 14:07:45 -07001488 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07001489 }
1490
Auke Kok9a799d72007-09-15 14:07:45 -07001491 rx_ring->next_to_clean = i;
1492 cleaned_count = IXGBE_DESC_UNUSED(rx_ring);
1493
1494 if (cleaned_count)
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001495 ixgbe_alloc_rx_buffers(rx_ring, cleaned_count);
Auke Kok9a799d72007-09-15 14:07:45 -07001496
Yi Zou3d8fd382009-06-08 14:38:44 +00001497#ifdef IXGBE_FCOE
1498 /* include DDPed FCoE data */
1499 if (ddp_bytes > 0) {
1500 unsigned int mss;
1501
Alexander Duyckfc77dc32010-11-16 19:26:51 -08001502 mss = rx_ring->netdev->mtu - sizeof(struct fcoe_hdr) -
Yi Zou3d8fd382009-06-08 14:38:44 +00001503 sizeof(struct fc_frame_header) -
1504 sizeof(struct fcoe_crc_eof);
1505 if (mss > 512)
1506 mss &= ~511;
1507 total_rx_bytes += ddp_bytes;
1508 total_rx_packets += DIV_ROUND_UP(ddp_bytes, mss);
1509 }
1510#endif /* IXGBE_FCOE */
1511
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001512 rx_ring->total_packets += total_rx_packets;
1513 rx_ring->total_bytes += total_rx_bytes;
Alexander Duyckc267fc12010-11-16 19:27:00 -08001514 u64_stats_update_begin(&rx_ring->syncp);
1515 rx_ring->stats.packets += total_rx_packets;
1516 rx_ring->stats.bytes += total_rx_bytes;
1517 u64_stats_update_end(&rx_ring->syncp);
Auke Kok9a799d72007-09-15 14:07:45 -07001518}
1519
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001520static int ixgbe_clean_rxonly(struct napi_struct *, int);
Auke Kok9a799d72007-09-15 14:07:45 -07001521/**
1522 * ixgbe_configure_msix - Configure MSI-X hardware
1523 * @adapter: board private structure
1524 *
1525 * ixgbe_configure_msix sets up the hardware to properly generate MSI-X
1526 * interrupts.
1527 **/
1528static void ixgbe_configure_msix(struct ixgbe_adapter *adapter)
1529{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001530 struct ixgbe_q_vector *q_vector;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08001531 int i, q_vectors, v_idx, r_idx;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001532 u32 mask;
Auke Kok9a799d72007-09-15 14:07:45 -07001533
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001534 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
1535
Jesse Brandeburg4df10462009-03-13 22:15:31 +00001536 /*
1537 * Populate the IVAR table and set the ITR values to the
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001538 * corresponding register.
1539 */
1540 for (v_idx = 0; v_idx < q_vectors; v_idx++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00001541 q_vector = adapter->q_vector[v_idx];
Akinobu Mita984b3f52010-03-05 13:41:37 -08001542 /* XXX for_each_set_bit(...) */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001543 r_idx = find_first_bit(q_vector->rxr_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001544 adapter->num_rx_queues);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001545
1546 for (i = 0; i < q_vector->rxr_count; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08001547 u8 reg_idx = adapter->rx_ring[r_idx]->reg_idx;
1548 ixgbe_set_ivar(adapter, 0, reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001549 r_idx = find_next_bit(q_vector->rxr_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001550 adapter->num_rx_queues,
1551 r_idx + 1);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001552 }
1553 r_idx = find_first_bit(q_vector->txr_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001554 adapter->num_tx_queues);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001555
1556 for (i = 0; i < q_vector->txr_count; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08001557 u8 reg_idx = adapter->tx_ring[r_idx]->reg_idx;
1558 ixgbe_set_ivar(adapter, 1, reg_idx, v_idx);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001559 r_idx = find_next_bit(q_vector->txr_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00001560 adapter->num_tx_queues,
1561 r_idx + 1);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001562 }
1563
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001564 if (q_vector->txr_count && !q_vector->rxr_count)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00001565 /* tx only */
1566 q_vector->eitr = adapter->tx_eitr_param;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001567 else if (q_vector->rxr_count)
Nelson, Shannonf7554a22009-09-18 09:46:06 +00001568 /* rx or mixed */
1569 q_vector->eitr = adapter->rx_eitr_param;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001570
Alexander Duyckfe49f042009-06-04 16:00:09 +00001571 ixgbe_write_eitr(q_vector);
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00001572 /* If Flow Director is enabled, set interrupt affinity */
1573 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
1574 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)) {
1575 /*
1576 * Allocate the affinity_hint cpumask, assign the mask
1577 * for this vector, and set our affinity_hint for
1578 * this irq.
1579 */
1580 if (!alloc_cpumask_var(&q_vector->affinity_mask,
1581 GFP_KERNEL))
1582 return;
1583 cpumask_set_cpu(v_idx, q_vector->affinity_mask);
1584 irq_set_affinity_hint(adapter->msix_entries[v_idx].vector,
1585 q_vector->affinity_mask);
1586 }
Auke Kok9a799d72007-09-15 14:07:45 -07001587 }
1588
Alexander Duyckbd508172010-11-16 19:27:03 -08001589 switch (adapter->hw.mac.type) {
1590 case ixgbe_mac_82598EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001591 ixgbe_set_ivar(adapter, -1, IXGBE_IVAR_OTHER_CAUSES_INDEX,
Joe Perchese8e9f692010-09-07 21:34:53 +00001592 v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08001593 break;
1594 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001595 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001596 ixgbe_set_ivar(adapter, -1, 1, v_idx);
Alexander Duyckbd508172010-11-16 19:27:03 -08001597 break;
1598
1599 default:
1600 break;
1601 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001602 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITR(v_idx), 1950);
Auke Kok9a799d72007-09-15 14:07:45 -07001603
Jesse Brandeburg41fb9242008-09-11 19:55:58 -07001604 /* set up to autoclear timer, and the vectors */
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001605 mask = IXGBE_EIMS_ENABLE_MASK;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00001606 if (adapter->num_vfs)
1607 mask &= ~(IXGBE_EIMS_OTHER |
1608 IXGBE_EIMS_MAILBOX |
1609 IXGBE_EIMS_LSC);
1610 else
1611 mask &= ~(IXGBE_EIMS_OTHER | IXGBE_EIMS_LSC);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001612 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIAC, mask);
Auke Kok9a799d72007-09-15 14:07:45 -07001613}
1614
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001615enum latency_range {
1616 lowest_latency = 0,
1617 low_latency = 1,
1618 bulk_latency = 2,
1619 latency_invalid = 255
1620};
1621
1622/**
1623 * ixgbe_update_itr - update the dynamic ITR value based on statistics
1624 * @adapter: pointer to adapter
1625 * @eitr: eitr setting (ints per sec) to give last timeslice
1626 * @itr_setting: current throttle rate in ints/second
1627 * @packets: the number of packets during this measurement interval
1628 * @bytes: the number of bytes during this measurement interval
1629 *
1630 * Stores a new ITR value based on packets and byte
1631 * counts during the last interrupt. The advantage of per interrupt
1632 * computation is faster updates and more accurate ITR for the current
1633 * traffic pattern. Constants in this function were computed
1634 * based on theoretical maximum wire speed and thresholds were set based
1635 * on testing data as well as attempting to minimize response time
1636 * while increasing bulk throughput.
1637 * this functionality is controlled by the InterruptThrottleRate module
1638 * parameter (see ixgbe_param.c)
1639 **/
1640static u8 ixgbe_update_itr(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00001641 u32 eitr, u8 itr_setting,
1642 int packets, int bytes)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001643{
1644 unsigned int retval = itr_setting;
1645 u32 timepassed_us;
1646 u64 bytes_perint;
1647
1648 if (packets == 0)
1649 goto update_itr_done;
1650
1651
1652 /* simple throttlerate management
1653 * 0-20MB/s lowest (100000 ints/s)
1654 * 20-100MB/s low (20000 ints/s)
1655 * 100-1249MB/s bulk (8000 ints/s)
1656 */
1657 /* what was last interrupt timeslice? */
1658 timepassed_us = 1000000/eitr;
1659 bytes_perint = bytes / timepassed_us; /* bytes/usec */
1660
1661 switch (itr_setting) {
1662 case lowest_latency:
1663 if (bytes_perint > adapter->eitr_low)
1664 retval = low_latency;
1665 break;
1666 case low_latency:
1667 if (bytes_perint > adapter->eitr_high)
1668 retval = bulk_latency;
1669 else if (bytes_perint <= adapter->eitr_low)
1670 retval = lowest_latency;
1671 break;
1672 case bulk_latency:
1673 if (bytes_perint <= adapter->eitr_high)
1674 retval = low_latency;
1675 break;
1676 }
1677
1678update_itr_done:
1679 return retval;
1680}
1681
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001682/**
1683 * ixgbe_write_eitr - write EITR register in hardware specific way
Alexander Duyckfe49f042009-06-04 16:00:09 +00001684 * @q_vector: structure containing interrupt and ring information
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001685 *
1686 * This function is made to be called by ethtool and by the driver
1687 * when it needs to update EITR registers at runtime. Hardware
1688 * specific quirks/differences are taken care of here.
1689 */
Alexander Duyckfe49f042009-06-04 16:00:09 +00001690void ixgbe_write_eitr(struct ixgbe_q_vector *q_vector)
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001691{
Alexander Duyckfe49f042009-06-04 16:00:09 +00001692 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001693 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001694 int v_idx = q_vector->v_idx;
1695 u32 itr_reg = EITR_INTS_PER_SEC_TO_REG(q_vector->eitr);
1696
Alexander Duyckbd508172010-11-16 19:27:03 -08001697 switch (adapter->hw.mac.type) {
1698 case ixgbe_mac_82598EB:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001699 /* must write high and low 16 bits to reset counter */
1700 itr_reg |= (itr_reg << 16);
Alexander Duyckbd508172010-11-16 19:27:03 -08001701 break;
1702 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001703 case ixgbe_mac_X540:
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001704 /*
Don Skidmoreb93a2222010-11-16 19:27:17 -08001705 * 82599 and X540 can support a value of zero, so allow it for
Jesse Brandeburgf8d1dca2010-04-27 01:37:20 +00001706 * max interrupt rate, but there is an errata where it can
1707 * not be zero with RSC
1708 */
1709 if (itr_reg == 8 &&
1710 !(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED))
1711 itr_reg = 0;
1712
1713 /*
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001714 * set the WDIS bit to not clear the timer bits and cause an
1715 * immediate assertion of the interrupt
1716 */
1717 itr_reg |= IXGBE_EITR_CNT_WDIS;
Alexander Duyckbd508172010-11-16 19:27:03 -08001718 break;
1719 default:
1720 break;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001721 }
1722 IXGBE_WRITE_REG(hw, IXGBE_EITR(v_idx), itr_reg);
1723}
1724
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001725static void ixgbe_set_itr_msix(struct ixgbe_q_vector *q_vector)
1726{
1727 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyck125601b2010-11-16 19:27:08 -08001728 int i, r_idx;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001729 u32 new_itr;
1730 u8 current_itr, ret_itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001731
1732 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
1733 for (i = 0; i < q_vector->txr_count; i++) {
Alexander Duyck125601b2010-11-16 19:27:08 -08001734 struct ixgbe_ring *tx_ring = adapter->tx_ring[r_idx];
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001735 ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
Joe Perchese8e9f692010-09-07 21:34:53 +00001736 q_vector->tx_itr,
1737 tx_ring->total_packets,
1738 tx_ring->total_bytes);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001739 /* if the result for this queue would decrease interrupt
1740 * rate for this vector then use that result */
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001741 q_vector->tx_itr = ((q_vector->tx_itr > ret_itr) ?
Joe Perchese8e9f692010-09-07 21:34:53 +00001742 q_vector->tx_itr - 1 : ret_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001743 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001744 r_idx + 1);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001745 }
1746
1747 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
1748 for (i = 0; i < q_vector->rxr_count; i++) {
Alexander Duyck125601b2010-11-16 19:27:08 -08001749 struct ixgbe_ring *rx_ring = adapter->rx_ring[r_idx];
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001750 ret_itr = ixgbe_update_itr(adapter, q_vector->eitr,
Joe Perchese8e9f692010-09-07 21:34:53 +00001751 q_vector->rx_itr,
1752 rx_ring->total_packets,
1753 rx_ring->total_bytes);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001754 /* if the result for this queue would decrease interrupt
1755 * rate for this vector then use that result */
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001756 q_vector->rx_itr = ((q_vector->rx_itr > ret_itr) ?
Joe Perchese8e9f692010-09-07 21:34:53 +00001757 q_vector->rx_itr - 1 : ret_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001758 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00001759 r_idx + 1);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001760 }
1761
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07001762 current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001763
1764 switch (current_itr) {
1765 /* counts and packets in update_itr are dependent on these numbers */
1766 case lowest_latency:
1767 new_itr = 100000;
1768 break;
1769 case low_latency:
1770 new_itr = 20000; /* aka hwitr = ~200 */
1771 break;
1772 case bulk_latency:
1773 default:
1774 new_itr = 8000;
1775 break;
1776 }
1777
1778 if (new_itr != q_vector->eitr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00001779 /* do an exponential smoothing */
Alexander Duyck125601b2010-11-16 19:27:08 -08001780 new_itr = ((q_vector->eitr * 9) + new_itr)/10;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00001781
1782 /* save the algorithm value here, not the smoothed one */
1783 q_vector->eitr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001784
1785 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001786 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08001787}
1788
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001789/**
1790 * ixgbe_check_overtemp_task - worker thread to check over tempurature
1791 * @work: pointer to work_struct containing our data
1792 **/
1793static void ixgbe_check_overtemp_task(struct work_struct *work)
1794{
1795 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00001796 struct ixgbe_adapter,
1797 check_overtemp_task);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001798 struct ixgbe_hw *hw = &adapter->hw;
1799 u32 eicr = adapter->interrupt_event;
1800
Joe Perches7ca647b2010-09-07 21:35:40 +00001801 if (!(adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE))
1802 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001803
Joe Perches7ca647b2010-09-07 21:35:40 +00001804 switch (hw->device_id) {
1805 case IXGBE_DEV_ID_82599_T3_LOM: {
1806 u32 autoneg;
1807 bool link_up = false;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001808
Joe Perches7ca647b2010-09-07 21:35:40 +00001809 if (hw->mac.ops.check_link)
1810 hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
1811
1812 if (((eicr & IXGBE_EICR_GPI_SDP0) && (!link_up)) ||
1813 (eicr & IXGBE_EICR_LSC))
1814 /* Check if this is due to overtemp */
1815 if (hw->phy.ops.check_overtemp(hw) == IXGBE_ERR_OVERTEMP)
1816 break;
1817 return;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001818 }
Joe Perches7ca647b2010-09-07 21:35:40 +00001819 default:
1820 if (!(eicr & IXGBE_EICR_GPI_SDP0))
1821 return;
1822 break;
1823 }
1824 e_crit(drv,
1825 "Network adapter has been stopped because it has over heated. "
1826 "Restart the computer. If the problem persists, "
1827 "power off the system and replace the adapter\n");
1828 /* write to clear the interrupt */
1829 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP0);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07001830}
1831
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07001832static void ixgbe_check_fan_failure(struct ixgbe_adapter *adapter, u32 eicr)
1833{
1834 struct ixgbe_hw *hw = &adapter->hw;
1835
1836 if ((adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) &&
1837 (eicr & IXGBE_EICR_GPI_SDP1)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00001838 e_crit(probe, "Fan has stopped, replace the adapter\n");
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07001839 /* write to clear the interrupt */
1840 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
1841 }
1842}
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001843
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001844static void ixgbe_check_sfp_event(struct ixgbe_adapter *adapter, u32 eicr)
1845{
1846 struct ixgbe_hw *hw = &adapter->hw;
1847
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08001848 if (eicr & IXGBE_EICR_GPI_SDP2) {
1849 /* Clear the interrupt */
1850 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP2);
1851 if (!test_bit(__IXGBE_DOWN, &adapter->state))
1852 schedule_work(&adapter->sfp_config_module_task);
1853 }
1854
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001855 if (eicr & IXGBE_EICR_GPI_SDP1) {
1856 /* Clear the interrupt */
1857 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_GPI_SDP1);
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08001858 if (!test_bit(__IXGBE_DOWN, &adapter->state))
1859 schedule_work(&adapter->multispeed_fiber_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00001860 }
1861}
1862
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001863static void ixgbe_check_lsc(struct ixgbe_adapter *adapter)
1864{
1865 struct ixgbe_hw *hw = &adapter->hw;
1866
1867 adapter->lsc_int++;
1868 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
1869 adapter->link_check_timeout = jiffies;
1870 if (!test_bit(__IXGBE_DOWN, &adapter->state)) {
1871 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_EIMC_LSC);
Nelson, Shannon8a0717f2009-11-12 18:47:11 +00001872 IXGBE_WRITE_FLUSH(hw);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001873 schedule_work(&adapter->watchdog_task);
1874 }
1875}
1876
Auke Kok9a799d72007-09-15 14:07:45 -07001877static irqreturn_t ixgbe_msix_lsc(int irq, void *data)
1878{
1879 struct net_device *netdev = data;
1880 struct ixgbe_adapter *adapter = netdev_priv(netdev);
1881 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore54037502009-02-21 15:42:56 -08001882 u32 eicr;
1883
1884 /*
1885 * Workaround for Silicon errata. Use clear-by-write instead
1886 * of clear-by-read. Reading with EICS will return the
1887 * interrupt causes without clearing, which later be done
1888 * with the write to EICR.
1889 */
1890 eicr = IXGBE_READ_REG(hw, IXGBE_EICS);
1891 IXGBE_WRITE_REG(hw, IXGBE_EICR, eicr);
Auke Kok9a799d72007-09-15 14:07:45 -07001892
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07001893 if (eicr & IXGBE_EICR_LSC)
1894 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001895
Greg Rose1cdd1ec2010-01-09 02:26:46 +00001896 if (eicr & IXGBE_EICR_MAILBOX)
1897 ixgbe_msg_task(adapter);
1898
Alexander Duyckbd508172010-11-16 19:27:03 -08001899 switch (hw->mac.type) {
1900 case ixgbe_mac_82599EB:
Don Skidmored9946532010-12-09 06:55:19 +00001901 ixgbe_check_sfp_event(adapter, eicr);
1902 if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
1903 ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC))) {
1904 adapter->interrupt_event = eicr;
1905 schedule_work(&adapter->check_overtemp_task);
1906 }
1907 /* now fallthrough to handle Flow Director */
Don Skidmoreb93a2222010-11-16 19:27:17 -08001908 case ixgbe_mac_X540:
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001909 /* Handle Flow Director Full threshold interrupt */
1910 if (eicr & IXGBE_EICR_FLOW_DIR) {
1911 int i;
1912 IXGBE_WRITE_REG(hw, IXGBE_EICR, IXGBE_EICR_FLOW_DIR);
1913 /* Disable transmits before FDIR Re-initialization */
1914 netif_tx_stop_all_queues(netdev);
1915 for (i = 0; i < adapter->num_tx_queues; i++) {
1916 struct ixgbe_ring *tx_ring =
Joe Perchese8e9f692010-09-07 21:34:53 +00001917 adapter->tx_ring[i];
Alexander Duyck7d637bc2010-11-16 19:26:56 -08001918 if (test_and_clear_bit(__IXGBE_TX_FDIR_INIT_DONE,
1919 &tx_ring->state))
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001920 schedule_work(&adapter->fdir_reinit_task);
1921 }
1922 }
Alexander Duyckbd508172010-11-16 19:27:03 -08001923 break;
1924 default:
1925 break;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00001926 }
Alexander Duyckbd508172010-11-16 19:27:03 -08001927
1928 ixgbe_check_fan_failure(adapter, eicr);
1929
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08001930 if (!test_bit(__IXGBE_DOWN, &adapter->state))
1931 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMS_OTHER);
Auke Kok9a799d72007-09-15 14:07:45 -07001932
1933 return IRQ_HANDLED;
1934}
1935
Alexander Duyckfe49f042009-06-04 16:00:09 +00001936static inline void ixgbe_irq_enable_queues(struct ixgbe_adapter *adapter,
1937 u64 qmask)
1938{
1939 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08001940 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001941
Alexander Duyckbd508172010-11-16 19:27:03 -08001942 switch (hw->mac.type) {
1943 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001944 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08001945 IXGBE_WRITE_REG(hw, IXGBE_EIMS, mask);
1946 break;
1947 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001948 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001949 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08001950 if (mask)
1951 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00001952 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08001953 if (mask)
1954 IXGBE_WRITE_REG(hw, IXGBE_EIMS_EX(1), mask);
1955 break;
1956 default:
1957 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001958 }
1959 /* skip the flush */
1960}
1961
1962static inline void ixgbe_irq_disable_queues(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00001963 u64 qmask)
Alexander Duyckfe49f042009-06-04 16:00:09 +00001964{
1965 u32 mask;
Alexander Duyckbd508172010-11-16 19:27:03 -08001966 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001967
Alexander Duyckbd508172010-11-16 19:27:03 -08001968 switch (hw->mac.type) {
1969 case ixgbe_mac_82598EB:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001970 mask = (IXGBE_EIMS_RTX_QUEUE & qmask);
Alexander Duyckbd508172010-11-16 19:27:03 -08001971 IXGBE_WRITE_REG(hw, IXGBE_EIMC, mask);
1972 break;
1973 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08001974 case ixgbe_mac_X540:
Alexander Duyckfe49f042009-06-04 16:00:09 +00001975 mask = (qmask & 0xFFFFFFFF);
Alexander Duyckbd508172010-11-16 19:27:03 -08001976 if (mask)
1977 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(0), mask);
Alexander Duyckfe49f042009-06-04 16:00:09 +00001978 mask = (qmask >> 32);
Alexander Duyckbd508172010-11-16 19:27:03 -08001979 if (mask)
1980 IXGBE_WRITE_REG(hw, IXGBE_EIMC_EX(1), mask);
1981 break;
1982 default:
1983 break;
Alexander Duyckfe49f042009-06-04 16:00:09 +00001984 }
1985 /* skip the flush */
1986}
1987
Auke Kok9a799d72007-09-15 14:07:45 -07001988static irqreturn_t ixgbe_msix_clean_tx(int irq, void *data)
1989{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001990 struct ixgbe_q_vector *q_vector = data;
1991 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07001992 struct ixgbe_ring *tx_ring;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001993 int i, r_idx;
Auke Kok9a799d72007-09-15 14:07:45 -07001994
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08001995 if (!q_vector->txr_count)
1996 return IRQ_HANDLED;
1997
1998 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
1999 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002000 tx_ring = adapter->tx_ring[r_idx];
Jesse Brandeburg3a581072008-08-26 04:27:08 -07002001 tx_ring->total_bytes = 0;
2002 tx_ring->total_packets = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002003 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00002004 r_idx + 1);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002005 }
2006
Jesse Brandeburg9b471442009-12-03 11:33:54 +00002007 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck91281fd2009-06-04 16:00:27 +00002008 napi_schedule(&q_vector->napi);
2009
Auke Kok9a799d72007-09-15 14:07:45 -07002010 return IRQ_HANDLED;
2011}
2012
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002013/**
2014 * ixgbe_msix_clean_rx - single unshared vector rx clean (all queues)
2015 * @irq: unused
2016 * @data: pointer to our q_vector struct for this interrupt vector
2017 **/
Auke Kok9a799d72007-09-15 14:07:45 -07002018static irqreturn_t ixgbe_msix_clean_rx(int irq, void *data)
2019{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002020 struct ixgbe_q_vector *q_vector = data;
2021 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg3a581072008-08-26 04:27:08 -07002022 struct ixgbe_ring *rx_ring;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002023 int r_idx;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002024 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07002025
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002026#ifdef CONFIG_IXGBE_DCA
2027 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2028 ixgbe_update_dca(q_vector);
2029#endif
2030
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002031 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002032 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002033 rx_ring = adapter->rx_ring[r_idx];
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002034 rx_ring->total_bytes = 0;
2035 rx_ring->total_packets = 0;
2036 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00002037 r_idx + 1);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002038 }
2039
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002040 if (!q_vector->rxr_count)
2041 return IRQ_HANDLED;
2042
Jesse Brandeburg9b471442009-12-03 11:33:54 +00002043 /* EIAM disabled interrupts (on this vector) for us */
Ben Hutchings288379f2009-01-19 16:43:59 -08002044 napi_schedule(&q_vector->napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002045
Auke Kok9a799d72007-09-15 14:07:45 -07002046 return IRQ_HANDLED;
2047}
2048
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002049static irqreturn_t ixgbe_msix_clean_many(int irq, void *data)
2050{
Alexander Duyck91281fd2009-06-04 16:00:27 +00002051 struct ixgbe_q_vector *q_vector = data;
2052 struct ixgbe_adapter *adapter = q_vector->adapter;
2053 struct ixgbe_ring *ring;
2054 int r_idx;
2055 int i;
2056
2057 if (!q_vector->txr_count && !q_vector->rxr_count)
2058 return IRQ_HANDLED;
2059
2060 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
2061 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002062 ring = adapter->tx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00002063 ring->total_bytes = 0;
2064 ring->total_packets = 0;
2065 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00002066 r_idx + 1);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002067 }
2068
2069 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
2070 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002071 ring = adapter->rx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00002072 ring->total_bytes = 0;
2073 ring->total_packets = 0;
2074 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00002075 r_idx + 1);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002076 }
2077
Jesse Brandeburg9b471442009-12-03 11:33:54 +00002078 /* EIAM disabled interrupts (on this vector) for us */
Alexander Duyck91281fd2009-06-04 16:00:27 +00002079 napi_schedule(&q_vector->napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002080
2081 return IRQ_HANDLED;
2082}
2083
2084/**
2085 * ixgbe_clean_rxonly - msix (aka one shot) rx clean routine
2086 * @napi: napi struct with our devices info in it
2087 * @budget: amount of work driver is allowed to do this pass, in packets
2088 *
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002089 * This function is optimized for cleaning one queue only on a single
2090 * q_vector!!!
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002091 **/
Auke Kok9a799d72007-09-15 14:07:45 -07002092static int ixgbe_clean_rxonly(struct napi_struct *napi, int budget)
2093{
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002094 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00002095 container_of(napi, struct ixgbe_q_vector, napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002096 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002097 struct ixgbe_ring *rx_ring = NULL;
Auke Kok9a799d72007-09-15 14:07:45 -07002098 int work_done = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002099 long r_idx;
Auke Kok9a799d72007-09-15 14:07:45 -07002100
Jeff Garzik5dd2d332008-10-16 05:09:31 -04002101#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08002102 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002103 ixgbe_update_dca(q_vector);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08002104#endif
Auke Kok9a799d72007-09-15 14:07:45 -07002105
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002106 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
2107 rx_ring = adapter->rx_ring[r_idx];
2108
Herbert Xu78b6f4c2009-01-18 21:49:45 -08002109 ixgbe_clean_rx_irq(q_vector, rx_ring, &work_done, budget);
Auke Kok9a799d72007-09-15 14:07:45 -07002110
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002111 /* If all Rx work done, exit the polling mode */
2112 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08002113 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002114 if (adapter->rx_itr_setting & 1)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002115 ixgbe_set_itr_msix(q_vector);
Auke Kok9a799d72007-09-15 14:07:45 -07002116 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyckfe49f042009-06-04 16:00:09 +00002117 ixgbe_irq_enable_queues(adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002118 ((u64)1 << q_vector->v_idx));
Auke Kok9a799d72007-09-15 14:07:45 -07002119 }
2120
2121 return work_done;
2122}
2123
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002124/**
Alexander Duyck91281fd2009-06-04 16:00:27 +00002125 * ixgbe_clean_rxtx_many - msix (aka one shot) rx clean routine
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002126 * @napi: napi struct with our devices info in it
2127 * @budget: amount of work driver is allowed to do this pass, in packets
2128 *
2129 * This function will clean more than one rx queue associated with a
2130 * q_vector.
2131 **/
Alexander Duyck91281fd2009-06-04 16:00:27 +00002132static int ixgbe_clean_rxtx_many(struct napi_struct *napi, int budget)
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002133{
2134 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00002135 container_of(napi, struct ixgbe_q_vector, napi);
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002136 struct ixgbe_adapter *adapter = q_vector->adapter;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002137 struct ixgbe_ring *ring = NULL;
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002138 int work_done = 0, i;
2139 long r_idx;
Alexander Duyck91281fd2009-06-04 16:00:27 +00002140 bool tx_clean_complete = true;
2141
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002142#ifdef CONFIG_IXGBE_DCA
2143 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
2144 ixgbe_update_dca(q_vector);
2145#endif
2146
Alexander Duyck91281fd2009-06-04 16:00:27 +00002147 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
2148 for (i = 0; i < q_vector->txr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002149 ring = adapter->tx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00002150 tx_clean_complete &= ixgbe_clean_tx_irq(q_vector, ring);
2151 r_idx = find_next_bit(q_vector->txr_idx, adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00002152 r_idx + 1);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002153 }
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002154
2155 /* attempt to distribute budget to each queue fairly, but don't allow
2156 * the budget to go below 1 because we'll exit polling */
2157 budget /= (q_vector->rxr_count ?: 1);
2158 budget = max(budget, 1);
2159 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
2160 for (i = 0; i < q_vector->rxr_count; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002161 ring = adapter->rx_ring[r_idx];
Alexander Duyck91281fd2009-06-04 16:00:27 +00002162 ixgbe_clean_rx_irq(q_vector, ring, &work_done, budget);
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002163 r_idx = find_next_bit(q_vector->rxr_idx, adapter->num_rx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00002164 r_idx + 1);
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002165 }
2166
2167 r_idx = find_first_bit(q_vector->rxr_idx, adapter->num_rx_queues);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002168 ring = adapter->rx_ring[r_idx];
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002169 /* If all Rx work done, exit the polling mode */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07002170 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08002171 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002172 if (adapter->rx_itr_setting & 1)
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002173 ixgbe_set_itr_msix(q_vector);
2174 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Alexander Duyckfe49f042009-06-04 16:00:09 +00002175 ixgbe_irq_enable_queues(adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002176 ((u64)1 << q_vector->v_idx));
Jesse Brandeburgf0848272008-09-11 19:59:42 -07002177 return 0;
2178 }
2179
2180 return work_done;
2181}
Alexander Duyck91281fd2009-06-04 16:00:27 +00002182
2183/**
2184 * ixgbe_clean_txonly - msix (aka one shot) tx clean routine
2185 * @napi: napi struct with our devices info in it
2186 * @budget: amount of work driver is allowed to do this pass, in packets
2187 *
2188 * This function is optimized for cleaning one queue only on a single
2189 * q_vector!!!
2190 **/
2191static int ixgbe_clean_txonly(struct napi_struct *napi, int budget)
2192{
2193 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00002194 container_of(napi, struct ixgbe_q_vector, napi);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002195 struct ixgbe_adapter *adapter = q_vector->adapter;
2196 struct ixgbe_ring *tx_ring = NULL;
2197 int work_done = 0;
2198 long r_idx;
2199
Alexander Duyck91281fd2009-06-04 16:00:27 +00002200#ifdef CONFIG_IXGBE_DCA
2201 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002202 ixgbe_update_dca(q_vector);
Alexander Duyck91281fd2009-06-04 16:00:27 +00002203#endif
2204
Alexander Duyck33cf09c2010-11-16 19:26:55 -08002205 r_idx = find_first_bit(q_vector->txr_idx, adapter->num_tx_queues);
2206 tx_ring = adapter->tx_ring[r_idx];
2207
Alexander Duyck91281fd2009-06-04 16:00:27 +00002208 if (!ixgbe_clean_tx_irq(q_vector, tx_ring))
2209 work_done = budget;
2210
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002211 /* If all Tx work done, exit the polling mode */
Alexander Duyck91281fd2009-06-04 16:00:27 +00002212 if (work_done < budget) {
2213 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00002214 if (adapter->tx_itr_setting & 1)
Alexander Duyck91281fd2009-06-04 16:00:27 +00002215 ixgbe_set_itr_msix(q_vector);
2216 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Joe Perchese8e9f692010-09-07 21:34:53 +00002217 ixgbe_irq_enable_queues(adapter,
2218 ((u64)1 << q_vector->v_idx));
Alexander Duyck91281fd2009-06-04 16:00:27 +00002219 }
2220
2221 return work_done;
2222}
2223
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002224static inline void map_vector_to_rxq(struct ixgbe_adapter *a, int v_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00002225 int r_idx)
Auke Kok9a799d72007-09-15 14:07:45 -07002226{
Alexander Duyck7a921c92009-05-06 10:43:28 +00002227 struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
Alexander Duyck22745432010-11-16 19:27:10 -08002228 struct ixgbe_ring *rx_ring = a->rx_ring[r_idx];
Alexander Duyck7a921c92009-05-06 10:43:28 +00002229
2230 set_bit(r_idx, q_vector->rxr_idx);
2231 q_vector->rxr_count++;
Alexander Duyck22745432010-11-16 19:27:10 -08002232 rx_ring->q_vector = q_vector;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002233}
Auke Kok9a799d72007-09-15 14:07:45 -07002234
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002235static inline void map_vector_to_txq(struct ixgbe_adapter *a, int v_idx,
Joe Perchese8e9f692010-09-07 21:34:53 +00002236 int t_idx)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002237{
Alexander Duyck7a921c92009-05-06 10:43:28 +00002238 struct ixgbe_q_vector *q_vector = a->q_vector[v_idx];
Alexander Duyck22745432010-11-16 19:27:10 -08002239 struct ixgbe_ring *tx_ring = a->tx_ring[t_idx];
Alexander Duyck7a921c92009-05-06 10:43:28 +00002240
2241 set_bit(t_idx, q_vector->txr_idx);
2242 q_vector->txr_count++;
Alexander Duyck22745432010-11-16 19:27:10 -08002243 tx_ring->q_vector = q_vector;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002244}
Auke Kok9a799d72007-09-15 14:07:45 -07002245
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002246/**
2247 * ixgbe_map_rings_to_vectors - Maps descriptor rings to vectors
2248 * @adapter: board private structure to initialize
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002249 *
2250 * This function maps descriptor rings to the queue-specific vectors
2251 * we were allotted through the MSI-X enabling code. Ideally, we'd have
2252 * one vector per ring/queue, but on a constrained vector budget, we
2253 * group the rings as "efficiently" as possible. You would add new
2254 * mapping configurations in here.
2255 **/
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002256static int ixgbe_map_rings_to_vectors(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002257{
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002258 int q_vectors;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002259 int v_start = 0;
2260 int rxr_idx = 0, txr_idx = 0;
2261 int rxr_remaining = adapter->num_rx_queues;
2262 int txr_remaining = adapter->num_tx_queues;
2263 int i, j;
2264 int rqpv, tqpv;
2265 int err = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07002266
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002267 /* No mapping required if MSI-X is disabled. */
2268 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
Auke Kok9a799d72007-09-15 14:07:45 -07002269 goto out;
2270
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002271 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2272
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002273 /*
2274 * The ideal configuration...
2275 * We have enough vectors to map one per queue.
2276 */
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002277 if (q_vectors == adapter->num_rx_queues + adapter->num_tx_queues) {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002278 for (; rxr_idx < rxr_remaining; v_start++, rxr_idx++)
2279 map_vector_to_rxq(adapter, v_start, rxr_idx);
2280
2281 for (; txr_idx < txr_remaining; v_start++, txr_idx++)
2282 map_vector_to_txq(adapter, v_start, txr_idx);
2283
2284 goto out;
2285 }
2286
2287 /*
2288 * If we don't have enough vectors for a 1-to-1
2289 * mapping, we'll have to group them so there are
2290 * multiple queues per vector.
2291 */
2292 /* Re-adjusting *qpv takes care of the remainder. */
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002293 for (i = v_start; i < q_vectors; i++) {
2294 rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - i);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002295 for (j = 0; j < rqpv; j++) {
2296 map_vector_to_rxq(adapter, i, rxr_idx);
2297 rxr_idx++;
2298 rxr_remaining--;
Auke Kok9a799d72007-09-15 14:07:45 -07002299 }
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002300 tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - i);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002301 for (j = 0; j < tqpv; j++) {
2302 map_vector_to_txq(adapter, i, txr_idx);
2303 txr_idx++;
2304 txr_remaining--;
Auke Kok9a799d72007-09-15 14:07:45 -07002305 }
Auke Kok9a799d72007-09-15 14:07:45 -07002306 }
Auke Kok9a799d72007-09-15 14:07:45 -07002307out:
Auke Kok9a799d72007-09-15 14:07:45 -07002308 return err;
2309}
2310
2311/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002312 * ixgbe_request_msix_irqs - Initialize MSI-X interrupts
2313 * @adapter: board private structure
2314 *
2315 * ixgbe_request_msix_irqs allocates MSI-X vectors and requests
2316 * interrupts from the kernel.
2317 **/
2318static int ixgbe_request_msix_irqs(struct ixgbe_adapter *adapter)
2319{
2320 struct net_device *netdev = adapter->netdev;
2321 irqreturn_t (*handler)(int, void *);
2322 int i, vector, q_vectors, err;
Joe Perchese8e9f692010-09-07 21:34:53 +00002323 int ri = 0, ti = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002324
2325 /* Decrement for Other and TCP Timer vectors */
2326 q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2327
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002328 err = ixgbe_map_rings_to_vectors(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002329 if (err)
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002330 return err;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002331
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002332#define SET_HANDLER(_v) (((_v)->rxr_count && (_v)->txr_count) \
2333 ? &ixgbe_msix_clean_many : \
2334 (_v)->rxr_count ? &ixgbe_msix_clean_rx : \
2335 (_v)->txr_count ? &ixgbe_msix_clean_tx : \
2336 NULL)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002337 for (vector = 0; vector < q_vectors; vector++) {
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002338 struct ixgbe_q_vector *q_vector = adapter->q_vector[vector];
2339 handler = SET_HANDLER(q_vector);
Robert Olssoncb13fc22008-11-25 16:43:52 -08002340
Joe Perchese8e9f692010-09-07 21:34:53 +00002341 if (handler == &ixgbe_msix_clean_rx) {
Don Skidmore9fe93af2010-12-03 09:33:54 +00002342 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2343 "%s-%s-%d", netdev->name, "rx", ri++);
Joe Perchese8e9f692010-09-07 21:34:53 +00002344 } else if (handler == &ixgbe_msix_clean_tx) {
Don Skidmore9fe93af2010-12-03 09:33:54 +00002345 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2346 "%s-%s-%d", netdev->name, "tx", ti++);
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002347 } else if (handler == &ixgbe_msix_clean_many) {
Don Skidmore9fe93af2010-12-03 09:33:54 +00002348 snprintf(q_vector->name, sizeof(q_vector->name) - 1,
2349 "%s-%s-%d", netdev->name, "TxRx", ri++);
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002350 ti++;
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002351 } else {
2352 /* skip this unused q_vector */
2353 continue;
Alexander Duyck32aa77a2010-11-16 19:26:59 -08002354 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002355 err = request_irq(adapter->msix_entries[vector].vector,
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002356 handler, 0, q_vector->name,
2357 q_vector);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002358 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002359 e_err(probe, "request_irq failed for MSIX interrupt "
Emil Tantilov849c4542010-06-03 16:53:41 +00002360 "Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002361 goto free_queue_irqs;
2362 }
2363 }
2364
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002365 sprintf(adapter->lsc_int_name, "%s:lsc", netdev->name);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002366 err = request_irq(adapter->msix_entries[vector].vector,
Alexander Duyckd0759eb2010-11-16 19:27:09 -08002367 ixgbe_msix_lsc, 0, adapter->lsc_int_name, netdev);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002368 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00002369 e_err(probe, "request_irq for msix_lsc failed: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002370 goto free_queue_irqs;
2371 }
2372
2373 return 0;
2374
2375free_queue_irqs:
2376 for (i = vector - 1; i >= 0; i--)
2377 free_irq(adapter->msix_entries[--vector].vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00002378 adapter->q_vector[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002379 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
2380 pci_disable_msix(adapter->pdev);
2381 kfree(adapter->msix_entries);
2382 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002383 return err;
2384}
2385
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002386static void ixgbe_set_itr(struct ixgbe_adapter *adapter)
2387{
Alexander Duyck7a921c92009-05-06 10:43:28 +00002388 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002389 struct ixgbe_ring *rx_ring = adapter->rx_ring[0];
2390 struct ixgbe_ring *tx_ring = adapter->tx_ring[0];
Alexander Duyck125601b2010-11-16 19:27:08 -08002391 u32 new_itr = q_vector->eitr;
2392 u8 current_itr;
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002393
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002394 q_vector->tx_itr = ixgbe_update_itr(adapter, new_itr,
Joe Perchese8e9f692010-09-07 21:34:53 +00002395 q_vector->tx_itr,
2396 tx_ring->total_packets,
2397 tx_ring->total_bytes);
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002398 q_vector->rx_itr = ixgbe_update_itr(adapter, new_itr,
Joe Perchese8e9f692010-09-07 21:34:53 +00002399 q_vector->rx_itr,
2400 rx_ring->total_packets,
2401 rx_ring->total_bytes);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002402
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07002403 current_itr = max(q_vector->rx_itr, q_vector->tx_itr);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002404
2405 switch (current_itr) {
2406 /* counts and packets in update_itr are dependent on these numbers */
2407 case lowest_latency:
2408 new_itr = 100000;
2409 break;
2410 case low_latency:
2411 new_itr = 20000; /* aka hwitr = ~200 */
2412 break;
2413 case bulk_latency:
2414 new_itr = 8000;
2415 break;
2416 default:
2417 break;
2418 }
2419
2420 if (new_itr != q_vector->eitr) {
Alexander Duyckfe49f042009-06-04 16:00:09 +00002421 /* do an exponential smoothing */
Alexander Duyck125601b2010-11-16 19:27:08 -08002422 new_itr = ((q_vector->eitr * 9) + new_itr)/10;
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002423
Alexander Duyck125601b2010-11-16 19:27:08 -08002424 /* save the algorithm value here */
Jesse Brandeburg509ee932009-03-13 22:13:28 +00002425 q_vector->eitr = new_itr;
Alexander Duyckfe49f042009-06-04 16:00:09 +00002426
2427 ixgbe_write_eitr(q_vector);
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002428 }
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08002429}
2430
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002431/**
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002432 * ixgbe_irq_enable - Enable default interrupt generation settings
2433 * @adapter: board private structure
2434 **/
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002435static inline void ixgbe_irq_enable(struct ixgbe_adapter *adapter, bool queues,
2436 bool flush)
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002437{
2438 u32 mask;
Nelson, Shannon835462f2009-04-27 22:42:54 +00002439
2440 mask = (IXGBE_EIMS_ENABLE_MASK & ~IXGBE_EIMS_RTX_QUEUE);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07002441 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
2442 mask |= IXGBE_EIMS_GPI_SDP0;
David S. Miller6ab33d52008-11-20 16:44:00 -08002443 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
2444 mask |= IXGBE_EIMS_GPI_SDP1;
Alexander Duyckbd508172010-11-16 19:27:03 -08002445 switch (adapter->hw.mac.type) {
2446 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002447 case ixgbe_mac_X540:
Jesse Brandeburg2a41ff82009-03-13 22:14:30 +00002448 mask |= IXGBE_EIMS_ECC;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002449 mask |= IXGBE_EIMS_GPI_SDP1;
2450 mask |= IXGBE_EIMS_GPI_SDP2;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002451 if (adapter->num_vfs)
2452 mask |= IXGBE_EIMS_MAILBOX;
Alexander Duyckbd508172010-11-16 19:27:03 -08002453 break;
2454 default:
2455 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002456 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00002457 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
2458 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
2459 mask |= IXGBE_EIMS_FLOW_DIR;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002460
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002461 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMS, mask);
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002462 if (queues)
2463 ixgbe_irq_enable_queues(adapter, ~0);
2464 if (flush)
2465 IXGBE_WRITE_FLUSH(&adapter->hw);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002466
2467 if (adapter->num_vfs > 32) {
2468 u32 eitrsel = (1 << (adapter->num_vfs - 32)) - 1;
2469 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, eitrsel);
2470 }
Alexey Dobriyan79aefa42008-11-19 14:17:02 -08002471}
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002472
2473/**
2474 * ixgbe_intr - legacy mode Interrupt Handler
Auke Kok9a799d72007-09-15 14:07:45 -07002475 * @irq: interrupt number
2476 * @data: pointer to a network interface device structure
Auke Kok9a799d72007-09-15 14:07:45 -07002477 **/
2478static irqreturn_t ixgbe_intr(int irq, void *data)
2479{
2480 struct net_device *netdev = data;
2481 struct ixgbe_adapter *adapter = netdev_priv(netdev);
2482 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck7a921c92009-05-06 10:43:28 +00002483 struct ixgbe_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9a799d72007-09-15 14:07:45 -07002484 u32 eicr;
2485
Don Skidmore54037502009-02-21 15:42:56 -08002486 /*
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002487 * Workaround for silicon errata on 82598. Mask the interrupts
Don Skidmore54037502009-02-21 15:42:56 -08002488 * before the read of EICR.
2489 */
2490 IXGBE_WRITE_REG(hw, IXGBE_EIMC, IXGBE_IRQ_CLEAR_MASK);
2491
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002492 /* for NAPI, using EIAM to auto-mask tx/rx interrupt bits on read
2493 * therefore no explict interrupt disable is necessary */
2494 eicr = IXGBE_READ_REG(hw, IXGBE_EICR);
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002495 if (!eicr) {
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002496 /*
2497 * shared interrupt alert!
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002498 * make sure interrupts are enabled because the read will
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002499 * have disabled interrupts due to EIAM
2500 * finish the workaround of silicon errata on 82598. Unmask
2501 * the interrupt that we masked before the EICR read.
2502 */
2503 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2504 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07002505 return IRQ_NONE; /* Not our interrupt */
Jesse Brandeburgf47cf662008-09-11 19:56:14 -07002506 }
Auke Kok9a799d72007-09-15 14:07:45 -07002507
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07002508 if (eicr & IXGBE_EICR_LSC)
2509 ixgbe_check_lsc(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002510
Alexander Duyckbd508172010-11-16 19:27:03 -08002511 switch (hw->mac.type) {
2512 case ixgbe_mac_82599EB:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002513 ixgbe_check_sfp_event(adapter, eicr);
Alexander Duyckbd508172010-11-16 19:27:03 -08002514 if ((adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE) &&
2515 ((eicr & IXGBE_EICR_GPI_SDP0) || (eicr & IXGBE_EICR_LSC))) {
2516 adapter->interrupt_event = eicr;
2517 schedule_work(&adapter->check_overtemp_task);
2518 }
2519 break;
2520 default:
2521 break;
2522 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002523
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07002524 ixgbe_check_fan_failure(adapter, eicr);
2525
Alexander Duyck7a921c92009-05-06 10:43:28 +00002526 if (napi_schedule_prep(&(q_vector->napi))) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00002527 adapter->tx_ring[0]->total_packets = 0;
2528 adapter->tx_ring[0]->total_bytes = 0;
2529 adapter->rx_ring[0]->total_packets = 0;
2530 adapter->rx_ring[0]->total_bytes = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002531 /* would disable interrupts here but EIAM disabled it */
Alexander Duyck7a921c92009-05-06 10:43:28 +00002532 __napi_schedule(&(q_vector->napi));
Auke Kok9a799d72007-09-15 14:07:45 -07002533 }
2534
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00002535 /*
2536 * re-enable link(maybe) and non-queue interrupts, no flush.
2537 * ixgbe_poll will re-enable the queue interrupts
2538 */
2539
2540 if (!test_bit(__IXGBE_DOWN, &adapter->state))
2541 ixgbe_irq_enable(adapter, false, false);
2542
Auke Kok9a799d72007-09-15 14:07:45 -07002543 return IRQ_HANDLED;
2544}
2545
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002546static inline void ixgbe_reset_q_vectors(struct ixgbe_adapter *adapter)
2547{
2548 int i, q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
2549
2550 for (i = 0; i < q_vectors; i++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00002551 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002552 bitmap_zero(q_vector->rxr_idx, MAX_RX_QUEUES);
2553 bitmap_zero(q_vector->txr_idx, MAX_TX_QUEUES);
2554 q_vector->rxr_count = 0;
2555 q_vector->txr_count = 0;
2556 }
2557}
2558
Auke Kok9a799d72007-09-15 14:07:45 -07002559/**
2560 * ixgbe_request_irq - initialize interrupts
2561 * @adapter: board private structure
2562 *
2563 * Attempts to configure interrupts using the best available
2564 * capabilities of the hardware and kernel.
2565 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002566static int ixgbe_request_irq(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07002567{
2568 struct net_device *netdev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002569 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07002570
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002571 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2572 err = ixgbe_request_msix_irqs(adapter);
2573 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
Joe Perchesa0607fd2009-11-18 23:29:17 -08002574 err = request_irq(adapter->pdev->irq, ixgbe_intr, 0,
Joe Perchese8e9f692010-09-07 21:34:53 +00002575 netdev->name, netdev);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002576 } else {
Joe Perchesa0607fd2009-11-18 23:29:17 -08002577 err = request_irq(adapter->pdev->irq, ixgbe_intr, IRQF_SHARED,
Joe Perchese8e9f692010-09-07 21:34:53 +00002578 netdev->name, netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07002579 }
2580
Auke Kok9a799d72007-09-15 14:07:45 -07002581 if (err)
Emil Tantilov396e7992010-07-01 20:05:12 +00002582 e_err(probe, "request_irq failed, Error %d\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07002583
Auke Kok9a799d72007-09-15 14:07:45 -07002584 return err;
2585}
2586
2587static void ixgbe_free_irq(struct ixgbe_adapter *adapter)
2588{
2589 struct net_device *netdev = adapter->netdev;
2590
2591 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002592 int i, q_vectors;
Auke Kok9a799d72007-09-15 14:07:45 -07002593
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002594 q_vectors = adapter->num_msix_vectors;
2595
2596 i = q_vectors - 1;
Auke Kok9a799d72007-09-15 14:07:45 -07002597 free_irq(adapter->msix_entries[i].vector, netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07002598
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002599 i--;
2600 for (; i >= 0; i--) {
Alexander Duyck894ff7c2011-02-15 02:12:05 +00002601 /* free only the irqs that were actually requested */
2602 if (!adapter->q_vector[i]->rxr_count &&
2603 !adapter->q_vector[i]->txr_count)
2604 continue;
2605
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002606 free_irq(adapter->msix_entries[i].vector,
Joe Perchese8e9f692010-09-07 21:34:53 +00002607 adapter->q_vector[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002608 }
2609
2610 ixgbe_reset_q_vectors(adapter);
2611 } else {
2612 free_irq(adapter->pdev->irq, netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07002613 }
2614}
2615
2616/**
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002617 * ixgbe_irq_disable - Mask off interrupt generation on the NIC
2618 * @adapter: board private structure
2619 **/
2620static inline void ixgbe_irq_disable(struct ixgbe_adapter *adapter)
2621{
Alexander Duyckbd508172010-11-16 19:27:03 -08002622 switch (adapter->hw.mac.type) {
2623 case ixgbe_mac_82598EB:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002624 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, ~0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002625 break;
2626 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002627 case ixgbe_mac_X540:
Nelson, Shannon835462f2009-04-27 22:42:54 +00002628 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC, 0xFFFF0000);
2629 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(0), ~0);
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002630 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EIMC_EX(1), ~0);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002631 if (adapter->num_vfs > 32)
2632 IXGBE_WRITE_REG(&adapter->hw, IXGBE_EITRSEL, 0);
Alexander Duyckbd508172010-11-16 19:27:03 -08002633 break;
2634 default:
2635 break;
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002636 }
2637 IXGBE_WRITE_FLUSH(&adapter->hw);
2638 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
2639 int i;
2640 for (i = 0; i < adapter->num_msix_vectors; i++)
2641 synchronize_irq(adapter->msix_entries[i].vector);
2642 } else {
2643 synchronize_irq(adapter->pdev->irq);
2644 }
2645}
2646
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00002647/**
Auke Kok9a799d72007-09-15 14:07:45 -07002648 * ixgbe_configure_msi_and_legacy - Initialize PIN (INTA...) and MSI interrupts
2649 *
2650 **/
2651static void ixgbe_configure_msi_and_legacy(struct ixgbe_adapter *adapter)
2652{
Auke Kok9a799d72007-09-15 14:07:45 -07002653 struct ixgbe_hw *hw = &adapter->hw;
2654
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002655 IXGBE_WRITE_REG(hw, IXGBE_EITR(0),
Joe Perchese8e9f692010-09-07 21:34:53 +00002656 EITR_INTS_PER_SEC_TO_REG(adapter->rx_eitr_param));
Auke Kok9a799d72007-09-15 14:07:45 -07002657
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002658 ixgbe_set_ivar(adapter, 0, 0, 0);
2659 ixgbe_set_ivar(adapter, 1, 0, 0);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08002660
2661 map_vector_to_rxq(adapter, 0, 0);
2662 map_vector_to_txq(adapter, 0, 0);
2663
Emil Tantilov396e7992010-07-01 20:05:12 +00002664 e_info(hw, "Legacy interrupt IVAR setup done\n");
Auke Kok9a799d72007-09-15 14:07:45 -07002665}
2666
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002667/**
2668 * ixgbe_configure_tx_ring - Configure 8259x Tx ring after Reset
2669 * @adapter: board private structure
2670 * @ring: structure containing ring specific data
2671 *
2672 * Configure the Tx descriptor ring after a reset.
2673 **/
Alexander Duyck84418e32010-08-19 13:40:54 +00002674void ixgbe_configure_tx_ring(struct ixgbe_adapter *adapter,
2675 struct ixgbe_ring *ring)
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002676{
2677 struct ixgbe_hw *hw = &adapter->hw;
2678 u64 tdba = ring->dma;
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002679 int wait_loop = 10;
2680 u32 txdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002681 u8 reg_idx = ring->reg_idx;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002682
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002683 /* disable queue to avoid issues while updating state */
2684 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
2685 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx),
2686 txdctl & ~IXGBE_TXDCTL_ENABLE);
2687 IXGBE_WRITE_FLUSH(hw);
2688
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002689 IXGBE_WRITE_REG(hw, IXGBE_TDBAL(reg_idx),
Joe Perchese8e9f692010-09-07 21:34:53 +00002690 (tdba & DMA_BIT_MASK(32)));
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002691 IXGBE_WRITE_REG(hw, IXGBE_TDBAH(reg_idx), (tdba >> 32));
2692 IXGBE_WRITE_REG(hw, IXGBE_TDLEN(reg_idx),
2693 ring->count * sizeof(union ixgbe_adv_tx_desc));
2694 IXGBE_WRITE_REG(hw, IXGBE_TDH(reg_idx), 0);
2695 IXGBE_WRITE_REG(hw, IXGBE_TDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08002696 ring->tail = hw->hw_addr + IXGBE_TDT(reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002697
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002698 /* configure fetching thresholds */
2699 if (adapter->rx_itr_setting == 0) {
2700 /* cannot set wthresh when itr==0 */
2701 txdctl &= ~0x007F0000;
2702 } else {
2703 /* enable WTHRESH=8 descriptors, to encourage burst writeback */
2704 txdctl |= (8 << 16);
2705 }
2706 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
2707 /* PThresh workaround for Tx hang with DFP enabled. */
2708 txdctl |= 32;
2709 }
2710
2711 /* reinitialize flowdirector state */
Alexander Duyckee9e0f02010-11-16 19:27:01 -08002712 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) &&
2713 adapter->atr_sample_rate) {
2714 ring->atr_sample_rate = adapter->atr_sample_rate;
2715 ring->atr_count = 0;
2716 set_bit(__IXGBE_TX_FDIR_INIT_DONE, &ring->state);
2717 } else {
2718 ring->atr_sample_rate = 0;
2719 }
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002720
John Fastabendc84d3242010-11-16 19:27:12 -08002721 clear_bit(__IXGBE_HANG_CHECK_ARMED, &ring->state);
2722
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002723 /* enable queue */
2724 txdctl |= IXGBE_TXDCTL_ENABLE;
2725 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx), txdctl);
2726
2727 /* TXDCTL.EN will return 0 on 82598 if link is down, so skip it */
2728 if (hw->mac.type == ixgbe_mac_82598EB &&
2729 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
2730 return;
2731
2732 /* poll to verify queue is enabled */
2733 do {
Don Skidmore032b4322011-03-18 09:32:53 +00002734 usleep_range(1000, 2000);
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002735 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
2736 } while (--wait_loop && !(txdctl & IXGBE_TXDCTL_ENABLE));
2737 if (!wait_loop)
2738 e_err(drv, "Could not enable Tx Queue %d\n", reg_idx);
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002739}
2740
Alexander Duyck120ff942010-08-19 13:34:50 +00002741static void ixgbe_setup_mtqc(struct ixgbe_adapter *adapter)
2742{
2743 struct ixgbe_hw *hw = &adapter->hw;
2744 u32 rttdcs;
2745 u32 mask;
2746
2747 if (hw->mac.type == ixgbe_mac_82598EB)
2748 return;
2749
2750 /* disable the arbiter while setting MTQC */
2751 rttdcs = IXGBE_READ_REG(hw, IXGBE_RTTDCS);
2752 rttdcs |= IXGBE_RTTDCS_ARBDIS;
2753 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2754
2755 /* set transmit pool layout */
2756 mask = (IXGBE_FLAG_SRIOV_ENABLED | IXGBE_FLAG_DCB_ENABLED);
2757 switch (adapter->flags & mask) {
2758
2759 case (IXGBE_FLAG_SRIOV_ENABLED):
2760 IXGBE_WRITE_REG(hw, IXGBE_MTQC,
2761 (IXGBE_MTQC_VT_ENA | IXGBE_MTQC_64VF));
2762 break;
2763
2764 case (IXGBE_FLAG_DCB_ENABLED):
2765 /* We enable 8 traffic classes, DCB only */
2766 IXGBE_WRITE_REG(hw, IXGBE_MTQC,
2767 (IXGBE_MTQC_RT_ENA | IXGBE_MTQC_8TC_8TQ));
2768 break;
2769
2770 default:
2771 IXGBE_WRITE_REG(hw, IXGBE_MTQC, IXGBE_MTQC_64Q_1PB);
2772 break;
2773 }
2774
2775 /* re-enable the arbiter */
2776 rttdcs &= ~IXGBE_RTTDCS_ARBDIS;
2777 IXGBE_WRITE_REG(hw, IXGBE_RTTDCS, rttdcs);
2778}
2779
Auke Kok9a799d72007-09-15 14:07:45 -07002780/**
Jesse Brandeburg3a581072008-08-26 04:27:08 -07002781 * ixgbe_configure_tx - Configure 8259x Transmit Unit after Reset
Auke Kok9a799d72007-09-15 14:07:45 -07002782 * @adapter: board private structure
2783 *
2784 * Configure the Tx unit of the MAC after a reset.
2785 **/
2786static void ixgbe_configure_tx(struct ixgbe_adapter *adapter)
2787{
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002788 struct ixgbe_hw *hw = &adapter->hw;
2789 u32 dmatxctl;
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002790 u32 i;
Auke Kok9a799d72007-09-15 14:07:45 -07002791
Alexander Duyck2f1860b2010-08-19 13:39:43 +00002792 ixgbe_setup_mtqc(adapter);
2793
2794 if (hw->mac.type != ixgbe_mac_82598EB) {
2795 /* DMATXCTL.EN must be before Tx queues are enabled */
2796 dmatxctl = IXGBE_READ_REG(hw, IXGBE_DMATXCTL);
2797 dmatxctl |= IXGBE_DMATXCTL_TE;
2798 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL, dmatxctl);
2799 }
2800
Auke Kok9a799d72007-09-15 14:07:45 -07002801 /* Setup the HW Tx Head and Tail descriptor pointers */
Alexander Duyck43e69bf2010-08-19 13:35:12 +00002802 for (i = 0; i < adapter->num_tx_queues; i++)
2803 ixgbe_configure_tx_ring(adapter, adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07002804}
2805
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002806#define IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT 2
Auke Kok9a799d72007-09-15 14:07:45 -07002807
Yi Zoua6616b42009-08-06 13:05:23 +00002808static void ixgbe_configure_srrctl(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00002809 struct ixgbe_ring *rx_ring)
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002810{
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002811 u32 srrctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002812 u8 reg_idx = rx_ring->reg_idx;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002813
Alexander Duyckbd508172010-11-16 19:27:03 -08002814 switch (adapter->hw.mac.type) {
2815 case ixgbe_mac_82598EB: {
2816 struct ixgbe_ring_feature *feature = adapter->ring_feature;
2817 const int mask = feature[RING_F_RSS].mask;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002818 reg_idx = reg_idx & mask;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002819 }
Alexander Duyckbd508172010-11-16 19:27:03 -08002820 break;
2821 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08002822 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08002823 default:
2824 break;
2825 }
2826
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002827 srrctl = IXGBE_READ_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx));
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002828
2829 srrctl &= ~IXGBE_SRRCTL_BSIZEHDR_MASK;
2830 srrctl &= ~IXGBE_SRRCTL_BSIZEPKT_MASK;
Alexander Duyck9e10e042010-08-19 13:40:06 +00002831 if (adapter->num_vfs)
2832 srrctl |= IXGBE_SRRCTL_DROP_EN;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002833
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002834 srrctl |= (IXGBE_RX_HDR_SIZE << IXGBE_SRRCTL_BSIZEHDRSIZE_SHIFT) &
2835 IXGBE_SRRCTL_BSIZEHDR_MASK;
2836
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002837 if (ring_is_ps_enabled(rx_ring)) {
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002838#if (PAGE_SIZE / 2) > IXGBE_MAX_RXBUFFER
2839 srrctl |= IXGBE_MAX_RXBUFFER >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2840#else
2841 srrctl |= (PAGE_SIZE / 2) >> IXGBE_SRRCTL_BSIZEPKT_SHIFT;
2842#endif
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002843 srrctl |= IXGBE_SRRCTL_DESCTYPE_HDR_SPLIT_ALWAYS;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002844 } else {
Alexander Duyckafafd5b2009-05-07 10:38:56 +00002845 srrctl |= ALIGN(rx_ring->rx_buf_len, 1024) >>
2846 IXGBE_SRRCTL_BSIZEPKT_SHIFT;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002847 srrctl |= IXGBE_SRRCTL_DESCTYPE_ADV_ONEBUF;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002848 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00002849
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002850 IXGBE_WRITE_REG(&adapter->hw, IXGBE_SRRCTL(reg_idx), srrctl);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07002851}
2852
Alexander Duyck05abb122010-08-19 13:35:41 +00002853static void ixgbe_setup_mrqc(struct ixgbe_adapter *adapter)
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002854{
Alexander Duyck05abb122010-08-19 13:35:41 +00002855 struct ixgbe_hw *hw = &adapter->hw;
2856 static const u32 seed[10] = { 0xE291D73D, 0x1805EC6C, 0x2A94B30D,
Joe Perchese8e9f692010-09-07 21:34:53 +00002857 0xA54F2BEC, 0xEA49AF7C, 0xE214AD3D, 0xB855AABE,
2858 0x6A3E67EA, 0x14364D17, 0x3BED200D};
Alexander Duyck05abb122010-08-19 13:35:41 +00002859 u32 mrqc = 0, reta = 0;
2860 u32 rxcsum;
2861 int i, j;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002862 int mask;
2863
Alexander Duyck05abb122010-08-19 13:35:41 +00002864 /* Fill out hash function seeds */
2865 for (i = 0; i < 10; i++)
2866 IXGBE_WRITE_REG(hw, IXGBE_RSSRK(i), seed[i]);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002867
Alexander Duyck05abb122010-08-19 13:35:41 +00002868 /* Fill out redirection table */
2869 for (i = 0, j = 0; i < 128; i++, j++) {
2870 if (j == adapter->ring_feature[RING_F_RSS].indices)
2871 j = 0;
2872 /* reta = 4-byte sliding window of
2873 * 0x00..(indices-1)(indices-1)00..etc. */
2874 reta = (reta << 8) | (j * 0x11);
2875 if ((i & 3) == 3)
2876 IXGBE_WRITE_REG(hw, IXGBE_RETA(i >> 2), reta);
2877 }
2878
2879 /* Disable indicating checksum in descriptor, enables RSS hash */
2880 rxcsum = IXGBE_READ_REG(hw, IXGBE_RXCSUM);
2881 rxcsum |= IXGBE_RXCSUM_PCSD;
2882 IXGBE_WRITE_REG(hw, IXGBE_RXCSUM, rxcsum);
2883
2884 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
2885 mask = adapter->flags & IXGBE_FLAG_RSS_ENABLED;
2886 else
2887 mask = adapter->flags & (IXGBE_FLAG_RSS_ENABLED
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002888#ifdef CONFIG_IXGBE_DCB
Alexander Duyck05abb122010-08-19 13:35:41 +00002889 | IXGBE_FLAG_DCB_ENABLED
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002890#endif
Alexander Duyck05abb122010-08-19 13:35:41 +00002891 | IXGBE_FLAG_SRIOV_ENABLED
2892 );
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002893
2894 switch (mask) {
John Fastabend8187cd42011-02-23 05:58:08 +00002895#ifdef CONFIG_IXGBE_DCB
2896 case (IXGBE_FLAG_DCB_ENABLED | IXGBE_FLAG_RSS_ENABLED):
2897 mrqc = IXGBE_MRQC_RTRSS8TCEN;
2898 break;
2899 case (IXGBE_FLAG_DCB_ENABLED):
2900 mrqc = IXGBE_MRQC_RT8TCEN;
2901 break;
2902#endif /* CONFIG_IXGBE_DCB */
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002903 case (IXGBE_FLAG_RSS_ENABLED):
2904 mrqc = IXGBE_MRQC_RSSEN;
2905 break;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00002906 case (IXGBE_FLAG_SRIOV_ENABLED):
2907 mrqc = IXGBE_MRQC_VMDQEN;
2908 break;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002909 default:
2910 break;
2911 }
2912
Alexander Duyck05abb122010-08-19 13:35:41 +00002913 /* Perform hash on these packet types */
2914 mrqc |= IXGBE_MRQC_RSS_FIELD_IPV4
2915 | IXGBE_MRQC_RSS_FIELD_IPV4_TCP
2916 | IXGBE_MRQC_RSS_FIELD_IPV6
2917 | IXGBE_MRQC_RSS_FIELD_IPV6_TCP;
2918
2919 IXGBE_WRITE_REG(hw, IXGBE_MRQC, mrqc);
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00002920}
2921
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07002922/**
Don Skidmoreb93a2222010-11-16 19:27:17 -08002923 * ixgbe_clear_rscctl - disable RSC for the indicated ring
2924 * @adapter: address of board private structure
2925 * @ring: structure containing ring specific data
2926 **/
2927void ixgbe_clear_rscctl(struct ixgbe_adapter *adapter,
2928 struct ixgbe_ring *ring)
2929{
2930 struct ixgbe_hw *hw = &adapter->hw;
2931 u32 rscctrl;
2932 u8 reg_idx = ring->reg_idx;
2933
2934 rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
2935 rscctrl &= ~IXGBE_RSCCTL_RSCEN;
2936 IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
2937}
2938
2939/**
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002940 * ixgbe_configure_rscctl - enable RSC for the indicated ring
2941 * @adapter: address of board private structure
2942 * @index: index of ring to set
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002943 **/
Don Skidmoreb93a2222010-11-16 19:27:17 -08002944void ixgbe_configure_rscctl(struct ixgbe_adapter *adapter,
Alexander Duyck73670962010-08-19 13:38:34 +00002945 struct ixgbe_ring *ring)
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002946{
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002947 struct ixgbe_hw *hw = &adapter->hw;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002948 u32 rscctrl;
Mallikarjuna R Chilakalaedd2ea552009-11-23 10:45:11 -08002949 int rx_buf_len;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08002950 u8 reg_idx = ring->reg_idx;
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002951
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002952 if (!ring_is_rsc_enabled(ring))
Alexander Duyck73670962010-08-19 13:38:34 +00002953 return;
2954
2955 rx_buf_len = ring->rx_buf_len;
2956 rscctrl = IXGBE_READ_REG(hw, IXGBE_RSCCTL(reg_idx));
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002957 rscctrl |= IXGBE_RSCCTL_RSCEN;
2958 /*
2959 * we must limit the number of descriptors so that the
2960 * total size of max desc * buf_len is not greater
2961 * than 65535
2962 */
Alexander Duyck7d637bc2010-11-16 19:26:56 -08002963 if (ring_is_ps_enabled(ring)) {
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002964#if (MAX_SKB_FRAGS > 16)
2965 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
2966#elif (MAX_SKB_FRAGS > 8)
2967 rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
2968#elif (MAX_SKB_FRAGS > 4)
2969 rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
2970#else
2971 rscctrl |= IXGBE_RSCCTL_MAXDESC_1;
2972#endif
2973 } else {
2974 if (rx_buf_len < IXGBE_RXBUFFER_4096)
2975 rscctrl |= IXGBE_RSCCTL_MAXDESC_16;
2976 else if (rx_buf_len < IXGBE_RXBUFFER_8192)
2977 rscctrl |= IXGBE_RSCCTL_MAXDESC_8;
2978 else
2979 rscctrl |= IXGBE_RSCCTL_MAXDESC_4;
2980 }
Alexander Duyck73670962010-08-19 13:38:34 +00002981 IXGBE_WRITE_REG(hw, IXGBE_RSCCTL(reg_idx), rscctrl);
Nelson, Shannonbb5a9ad2009-09-18 09:46:27 +00002982}
2983
Alexander Duyck9e10e042010-08-19 13:40:06 +00002984/**
2985 * ixgbe_set_uta - Set unicast filter table address
2986 * @adapter: board private structure
2987 *
2988 * The unicast table address is a register array of 32-bit registers.
2989 * The table is meant to be used in a way similar to how the MTA is used
2990 * however due to certain limitations in the hardware it is necessary to
2991 * set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
2992 * enable bit to allow vlan tag stripping when promiscuous mode is enabled
2993 **/
2994static void ixgbe_set_uta(struct ixgbe_adapter *adapter)
2995{
2996 struct ixgbe_hw *hw = &adapter->hw;
2997 int i;
2998
2999 /* The UTA table only exists on 82599 hardware and newer */
3000 if (hw->mac.type < ixgbe_mac_82599EB)
3001 return;
3002
3003 /* we only need to do this if VMDq is enabled */
3004 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
3005 return;
3006
3007 for (i = 0; i < 128; i++)
3008 IXGBE_WRITE_REG(hw, IXGBE_UTA(i), ~0);
3009}
3010
3011#define IXGBE_MAX_RX_DESC_POLL 10
3012static void ixgbe_rx_desc_queue_enable(struct ixgbe_adapter *adapter,
3013 struct ixgbe_ring *ring)
3014{
3015 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003016 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
3017 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003018 u8 reg_idx = ring->reg_idx;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003019
3020 /* RXDCTL.EN will return 0 on 82598 if link is down, so skip it */
3021 if (hw->mac.type == ixgbe_mac_82598EB &&
3022 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3023 return;
3024
3025 do {
Don Skidmore032b4322011-03-18 09:32:53 +00003026 usleep_range(1000, 2000);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003027 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3028 } while (--wait_loop && !(rxdctl & IXGBE_RXDCTL_ENABLE));
3029
3030 if (!wait_loop) {
3031 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not set within "
3032 "the polling period\n", reg_idx);
3033 }
3034}
3035
Yi Zou2d39d572011-01-06 14:29:56 +00003036void ixgbe_disable_rx_queue(struct ixgbe_adapter *adapter,
3037 struct ixgbe_ring *ring)
3038{
3039 struct ixgbe_hw *hw = &adapter->hw;
3040 int wait_loop = IXGBE_MAX_RX_DESC_POLL;
3041 u32 rxdctl;
3042 u8 reg_idx = ring->reg_idx;
3043
3044 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3045 rxdctl &= ~IXGBE_RXDCTL_ENABLE;
3046
3047 /* write value back with RXDCTL.ENABLE bit cleared */
3048 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3049
3050 if (hw->mac.type == ixgbe_mac_82598EB &&
3051 !(IXGBE_READ_REG(hw, IXGBE_LINKS) & IXGBE_LINKS_UP))
3052 return;
3053
3054 /* the hardware may take up to 100us to really disable the rx queue */
3055 do {
3056 udelay(10);
3057 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
3058 } while (--wait_loop && (rxdctl & IXGBE_RXDCTL_ENABLE));
3059
3060 if (!wait_loop) {
3061 e_err(drv, "RXDCTL.ENABLE on Rx queue %d not cleared within "
3062 "the polling period\n", reg_idx);
3063 }
3064}
3065
Alexander Duyck84418e32010-08-19 13:40:54 +00003066void ixgbe_configure_rx_ring(struct ixgbe_adapter *adapter,
3067 struct ixgbe_ring *ring)
Alexander Duyckacd37172010-08-19 13:36:05 +00003068{
3069 struct ixgbe_hw *hw = &adapter->hw;
3070 u64 rdba = ring->dma;
Alexander Duyck9e10e042010-08-19 13:40:06 +00003071 u32 rxdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08003072 u8 reg_idx = ring->reg_idx;
Alexander Duyckacd37172010-08-19 13:36:05 +00003073
Alexander Duyck9e10e042010-08-19 13:40:06 +00003074 /* disable queue to avoid issues while updating state */
3075 rxdctl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(reg_idx));
Yi Zou2d39d572011-01-06 14:29:56 +00003076 ixgbe_disable_rx_queue(adapter, ring);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003077
Alexander Duyckacd37172010-08-19 13:36:05 +00003078 IXGBE_WRITE_REG(hw, IXGBE_RDBAL(reg_idx), (rdba & DMA_BIT_MASK(32)));
3079 IXGBE_WRITE_REG(hw, IXGBE_RDBAH(reg_idx), (rdba >> 32));
3080 IXGBE_WRITE_REG(hw, IXGBE_RDLEN(reg_idx),
3081 ring->count * sizeof(union ixgbe_adv_rx_desc));
3082 IXGBE_WRITE_REG(hw, IXGBE_RDH(reg_idx), 0);
3083 IXGBE_WRITE_REG(hw, IXGBE_RDT(reg_idx), 0);
Alexander Duyck84ea2592010-11-16 19:26:49 -08003084 ring->tail = hw->hw_addr + IXGBE_RDT(reg_idx);
Alexander Duyck9e10e042010-08-19 13:40:06 +00003085
3086 ixgbe_configure_srrctl(adapter, ring);
3087 ixgbe_configure_rscctl(adapter, ring);
3088
Greg Rosee9f98072011-01-26 01:06:07 +00003089 /* If operating in IOV mode set RLPML for X540 */
3090 if ((adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) &&
3091 hw->mac.type == ixgbe_mac_X540) {
3092 rxdctl &= ~IXGBE_RXDCTL_RLPMLMASK;
3093 rxdctl |= ((ring->netdev->mtu + ETH_HLEN +
3094 ETH_FCS_LEN + VLAN_HLEN) | IXGBE_RXDCTL_RLPML_EN);
3095 }
3096
Alexander Duyck9e10e042010-08-19 13:40:06 +00003097 if (hw->mac.type == ixgbe_mac_82598EB) {
3098 /*
3099 * enable cache line friendly hardware writes:
3100 * PTHRESH=32 descriptors (half the internal cache),
3101 * this also removes ugly rx_no_buffer_count increment
3102 * HTHRESH=4 descriptors (to minimize latency on fetch)
3103 * WTHRESH=8 burst writeback up to two cache lines
3104 */
3105 rxdctl &= ~0x3FFFFF;
3106 rxdctl |= 0x080420;
3107 }
3108
3109 /* enable receive descriptor ring */
3110 rxdctl |= IXGBE_RXDCTL_ENABLE;
3111 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(reg_idx), rxdctl);
3112
3113 ixgbe_rx_desc_queue_enable(adapter, ring);
Alexander Duyckfc77dc32010-11-16 19:26:51 -08003114 ixgbe_alloc_rx_buffers(ring, IXGBE_DESC_UNUSED(ring));
Alexander Duyckacd37172010-08-19 13:36:05 +00003115}
3116
Alexander Duyck48654522010-08-19 13:36:27 +00003117static void ixgbe_setup_psrtype(struct ixgbe_adapter *adapter)
3118{
3119 struct ixgbe_hw *hw = &adapter->hw;
3120 int p;
3121
3122 /* PSRTYPE must be initialized in non 82598 adapters */
3123 u32 psrtype = IXGBE_PSRTYPE_TCPHDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003124 IXGBE_PSRTYPE_UDPHDR |
3125 IXGBE_PSRTYPE_IPV4HDR |
Alexander Duyck48654522010-08-19 13:36:27 +00003126 IXGBE_PSRTYPE_L2HDR |
Joe Perchese8e9f692010-09-07 21:34:53 +00003127 IXGBE_PSRTYPE_IPV6HDR;
Alexander Duyck48654522010-08-19 13:36:27 +00003128
3129 if (hw->mac.type == ixgbe_mac_82598EB)
3130 return;
3131
3132 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED)
3133 psrtype |= (adapter->num_rx_queues_per_pool << 29);
3134
3135 for (p = 0; p < adapter->num_rx_pools; p++)
3136 IXGBE_WRITE_REG(hw, IXGBE_PSRTYPE(adapter->num_vfs + p),
3137 psrtype);
3138}
3139
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003140static void ixgbe_configure_virtualization(struct ixgbe_adapter *adapter)
3141{
3142 struct ixgbe_hw *hw = &adapter->hw;
3143 u32 gcr_ext;
3144 u32 vt_reg_bits;
3145 u32 reg_offset, vf_shift;
3146 u32 vmdctl;
3147
3148 if (!(adapter->flags & IXGBE_FLAG_SRIOV_ENABLED))
3149 return;
3150
3151 vmdctl = IXGBE_READ_REG(hw, IXGBE_VT_CTL);
3152 vt_reg_bits = IXGBE_VMD_CTL_VMDQ_EN | IXGBE_VT_CTL_REPLEN;
3153 vt_reg_bits |= (adapter->num_vfs << IXGBE_VT_CTL_POOL_SHIFT);
3154 IXGBE_WRITE_REG(hw, IXGBE_VT_CTL, vmdctl | vt_reg_bits);
3155
3156 vf_shift = adapter->num_vfs % 32;
3157 reg_offset = (adapter->num_vfs > 32) ? 1 : 0;
3158
3159 /* Enable only the PF's pool for Tx/Rx */
3160 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset), (1 << vf_shift));
3161 IXGBE_WRITE_REG(hw, IXGBE_VFRE(reg_offset ^ 1), 0);
3162 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset), (1 << vf_shift));
3163 IXGBE_WRITE_REG(hw, IXGBE_VFTE(reg_offset ^ 1), 0);
3164 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
3165
3166 /* Map PF MAC address in RAR Entry 0 to first pool following VFs */
3167 hw->mac.ops.set_vmdq(hw, 0, adapter->num_vfs);
3168
3169 /*
3170 * Set up VF register offsets for selected VT Mode,
3171 * i.e. 32 or 64 VFs for SR-IOV
3172 */
3173 gcr_ext = IXGBE_READ_REG(hw, IXGBE_GCR_EXT);
3174 gcr_ext |= IXGBE_GCR_EXT_MSIX_EN;
3175 gcr_ext |= IXGBE_GCR_EXT_VT_MODE_64;
3176 IXGBE_WRITE_REG(hw, IXGBE_GCR_EXT, gcr_ext);
3177
3178 /* enable Tx loopback for VF/PF communication */
3179 IXGBE_WRITE_REG(hw, IXGBE_PFDTXGSWC, IXGBE_PFDTXGSWC_VT_LBEN);
Greg Rosea985b6c32010-11-18 03:02:52 +00003180 /* Enable MAC Anti-Spoofing */
3181 hw->mac.ops.set_mac_anti_spoofing(hw, (adapter->num_vfs != 0),
3182 adapter->num_vfs);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003183}
3184
Alexander Duyck477de6e2010-08-19 13:38:11 +00003185static void ixgbe_set_rx_buffer_len(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003186{
Auke Kok9a799d72007-09-15 14:07:45 -07003187 struct ixgbe_hw *hw = &adapter->hw;
3188 struct net_device *netdev = adapter->netdev;
3189 int max_frame = netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07003190 int rx_buf_len;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003191 struct ixgbe_ring *rx_ring;
3192 int i;
3193 u32 mhadd, hlreg0;
Alexander Duyck48654522010-08-19 13:36:27 +00003194
Auke Kok9a799d72007-09-15 14:07:45 -07003195 /* Decide whether to use packet split mode or not */
Don Skidmorea1243392011-01-18 22:53:47 +00003196 /* On by default */
3197 adapter->flags |= IXGBE_FLAG_RX_PS_ENABLED;
3198
Greg Rose1cdd1ec2010-01-09 02:26:46 +00003199 /* Do not use packet split if we're in SR-IOV Mode */
Don Skidmorea1243392011-01-18 22:53:47 +00003200 if (adapter->num_vfs)
3201 adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;
3202
3203 /* Disable packet split due to 82599 erratum #45 */
3204 if (hw->mac.type == ixgbe_mac_82599EB)
3205 adapter->flags &= ~IXGBE_FLAG_RX_PS_ENABLED;
Auke Kok9a799d72007-09-15 14:07:45 -07003206
3207 /* Set the RX buffer length according to the mode */
3208 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED) {
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07003209 rx_buf_len = IXGBE_RX_HDR_SIZE;
Auke Kok9a799d72007-09-15 14:07:45 -07003210 } else {
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00003211 if (!(adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) &&
Alexander Duyckf8212f92009-04-27 22:42:37 +00003212 (netdev->mtu <= ETH_DATA_LEN))
Jesse Brandeburg7c6e0a42008-08-26 04:27:16 -07003213 rx_buf_len = MAXIMUM_ETHERNET_VLAN_SIZE;
Auke Kok9a799d72007-09-15 14:07:45 -07003214 else
Alexander Duyck477de6e2010-08-19 13:38:11 +00003215 rx_buf_len = ALIGN(max_frame + VLAN_HLEN, 1024);
3216 }
3217
3218#ifdef IXGBE_FCOE
3219 /* adjust max frame to be able to do baby jumbo for FCoE */
3220 if ((adapter->flags & IXGBE_FLAG_FCOE_ENABLED) &&
3221 (max_frame < IXGBE_FCOE_JUMBO_FRAME_SIZE))
3222 max_frame = IXGBE_FCOE_JUMBO_FRAME_SIZE;
3223
3224#endif /* IXGBE_FCOE */
3225 mhadd = IXGBE_READ_REG(hw, IXGBE_MHADD);
3226 if (max_frame != (mhadd >> IXGBE_MHADD_MFS_SHIFT)) {
3227 mhadd &= ~IXGBE_MHADD_MFS_MASK;
3228 mhadd |= max_frame << IXGBE_MHADD_MFS_SHIFT;
3229
3230 IXGBE_WRITE_REG(hw, IXGBE_MHADD, mhadd);
Auke Kok9a799d72007-09-15 14:07:45 -07003231 }
3232
Auke Kok9a799d72007-09-15 14:07:45 -07003233 hlreg0 = IXGBE_READ_REG(hw, IXGBE_HLREG0);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003234 /* set jumbo enable since MHADD.MFS is keeping size locked at max_frame */
3235 hlreg0 |= IXGBE_HLREG0_JUMBOEN;
Auke Kok9a799d72007-09-15 14:07:45 -07003236 IXGBE_WRITE_REG(hw, IXGBE_HLREG0, hlreg0);
3237
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00003238 /*
3239 * Setup the HW Rx Head and Tail Descriptor Pointers and
3240 * the Base and Length of the Rx Descriptor Ring
3241 */
Auke Kok9a799d72007-09-15 14:07:45 -07003242 for (i = 0; i < adapter->num_rx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003243 rx_ring = adapter->rx_ring[i];
Yi Zoua6616b42009-08-06 13:05:23 +00003244 rx_ring->rx_buf_len = rx_buf_len;
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003245
Yi Zou6e455b892009-08-06 13:05:44 +00003246 if (adapter->flags & IXGBE_FLAG_RX_PS_ENABLED)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003247 set_ring_ps_enabled(rx_ring);
Peter P Waskiewicz Jr1b3ff022009-09-14 07:47:27 +00003248 else
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003249 clear_ring_ps_enabled(rx_ring);
3250
3251 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
3252 set_ring_rsc_enabled(rx_ring);
3253 else
3254 clear_ring_rsc_enabled(rx_ring);
Jesse Brandeburgcc41ac72008-08-26 04:27:27 -07003255
Yi Zou63f39bd2009-05-17 12:34:35 +00003256#ifdef IXGBE_FCOE
Joe Perchese8e9f692010-09-07 21:34:53 +00003257 if (netdev->features & NETIF_F_FCOE_MTU) {
Yi Zou63f39bd2009-05-17 12:34:35 +00003258 struct ixgbe_ring_feature *f;
3259 f = &adapter->ring_feature[RING_F_FCOE];
Yi Zou6e455b892009-08-06 13:05:44 +00003260 if ((i >= f->mask) && (i < f->mask + f->indices)) {
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003261 clear_ring_ps_enabled(rx_ring);
Yi Zou6e455b892009-08-06 13:05:44 +00003262 if (rx_buf_len < IXGBE_FCOE_JUMBO_FRAME_SIZE)
3263 rx_ring->rx_buf_len =
Joe Perchese8e9f692010-09-07 21:34:53 +00003264 IXGBE_FCOE_JUMBO_FRAME_SIZE;
Alexander Duyck7d637bc2010-11-16 19:26:56 -08003265 } else if (!ring_is_rsc_enabled(rx_ring) &&
3266 !ring_is_ps_enabled(rx_ring)) {
3267 rx_ring->rx_buf_len =
3268 IXGBE_FCOE_JUMBO_FRAME_SIZE;
Yi Zou6e455b892009-08-06 13:05:44 +00003269 }
Yi Zou63f39bd2009-05-17 12:34:35 +00003270 }
Yi Zou63f39bd2009-05-17 12:34:35 +00003271#endif /* IXGBE_FCOE */
Alexander Duyck477de6e2010-08-19 13:38:11 +00003272 }
Alexander Duyck477de6e2010-08-19 13:38:11 +00003273}
3274
Alexander Duyck73670962010-08-19 13:38:34 +00003275static void ixgbe_setup_rdrxctl(struct ixgbe_adapter *adapter)
3276{
3277 struct ixgbe_hw *hw = &adapter->hw;
3278 u32 rdrxctl = IXGBE_READ_REG(hw, IXGBE_RDRXCTL);
3279
3280 switch (hw->mac.type) {
3281 case ixgbe_mac_82598EB:
3282 /*
3283 * For VMDq support of different descriptor types or
3284 * buffer sizes through the use of multiple SRRCTL
3285 * registers, RDRXCTL.MVMEN must be set to 1
3286 *
3287 * also, the manual doesn't mention it clearly but DCA hints
3288 * will only use queue 0's tags unless this bit is set. Side
3289 * effects of setting this bit are only that SRRCTL must be
3290 * fully programmed [0..15]
3291 */
3292 rdrxctl |= IXGBE_RDRXCTL_MVMEN;
3293 break;
3294 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003295 case ixgbe_mac_X540:
Alexander Duyck73670962010-08-19 13:38:34 +00003296 /* Disable RSC for ACK packets */
3297 IXGBE_WRITE_REG(hw, IXGBE_RSCDBU,
3298 (IXGBE_RSCDBU_RSCACKDIS | IXGBE_READ_REG(hw, IXGBE_RSCDBU)));
3299 rdrxctl &= ~IXGBE_RDRXCTL_RSCFRSTSIZE;
3300 /* hardware requires some bits to be set by default */
3301 rdrxctl |= (IXGBE_RDRXCTL_RSCACKC | IXGBE_RDRXCTL_FCOE_WRFIX);
3302 rdrxctl |= IXGBE_RDRXCTL_CRCSTRIP;
3303 break;
3304 default:
3305 /* We should do nothing since we don't know this hardware */
3306 return;
3307 }
3308
3309 IXGBE_WRITE_REG(hw, IXGBE_RDRXCTL, rdrxctl);
3310}
3311
Alexander Duyck477de6e2010-08-19 13:38:11 +00003312/**
3313 * ixgbe_configure_rx - Configure 8259x Receive Unit after Reset
3314 * @adapter: board private structure
3315 *
3316 * Configure the Rx unit of the MAC after a reset.
3317 **/
3318static void ixgbe_configure_rx(struct ixgbe_adapter *adapter)
3319{
3320 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003321 int i;
3322 u32 rxctrl;
Alexander Duyck477de6e2010-08-19 13:38:11 +00003323
3324 /* disable receives while setting up the descriptors */
3325 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
3326 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
3327
3328 ixgbe_setup_psrtype(adapter);
Alexander Duyck73670962010-08-19 13:38:34 +00003329 ixgbe_setup_rdrxctl(adapter);
Alexander Duyck477de6e2010-08-19 13:38:11 +00003330
Alexander Duyck9e10e042010-08-19 13:40:06 +00003331 /* Program registers for the distribution of queues */
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003332 ixgbe_setup_mrqc(adapter);
Alexander Duyckf5b4a522010-08-19 13:38:57 +00003333
Alexander Duyck9e10e042010-08-19 13:40:06 +00003334 ixgbe_set_uta(adapter);
3335
Alexander Duyck477de6e2010-08-19 13:38:11 +00003336 /* set_rx_buffer_len must be called before ring initialization */
3337 ixgbe_set_rx_buffer_len(adapter);
3338
3339 /*
3340 * Setup the HW Rx Head and Tail Descriptor Pointers and
3341 * the Base and Length of the Rx Descriptor Ring
3342 */
Alexander Duyck9e10e042010-08-19 13:40:06 +00003343 for (i = 0; i < adapter->num_rx_queues; i++)
3344 ixgbe_configure_rx_ring(adapter, adapter->rx_ring[i]);
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07003345
Alexander Duyck9e10e042010-08-19 13:40:06 +00003346 /* disable drop enable for 82598 parts */
3347 if (hw->mac.type == ixgbe_mac_82598EB)
3348 rxctrl |= IXGBE_RXCTRL_DMBYPS;
3349
3350 /* enable all receives */
3351 rxctrl |= IXGBE_RXCTRL_RXEN;
3352 hw->mac.ops.enable_rx_dma(hw, rxctrl);
Auke Kok9a799d72007-09-15 14:07:45 -07003353}
3354
Auke Kok9a799d72007-09-15 14:07:45 -07003355static void ixgbe_vlan_rx_add_vid(struct net_device *netdev, u16 vid)
3356{
3357 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003358 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1ada1b12010-01-22 22:45:43 +00003359 int pool_ndx = adapter->num_vfs;
Auke Kok9a799d72007-09-15 14:07:45 -07003360
3361 /* add VID to filter table */
Greg Rose1ada1b12010-01-22 22:45:43 +00003362 hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, true);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003363 set_bit(vid, adapter->active_vlans);
Auke Kok9a799d72007-09-15 14:07:45 -07003364}
3365
3366static void ixgbe_vlan_rx_kill_vid(struct net_device *netdev, u16 vid)
3367{
3368 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003369 struct ixgbe_hw *hw = &adapter->hw;
Greg Rose1ada1b12010-01-22 22:45:43 +00003370 int pool_ndx = adapter->num_vfs;
Auke Kok9a799d72007-09-15 14:07:45 -07003371
Auke Kok9a799d72007-09-15 14:07:45 -07003372 /* remove VID from filter table */
Greg Rose1ada1b12010-01-22 22:45:43 +00003373 hw->mac.ops.set_vfta(&adapter->hw, vid, pool_ndx, false);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003374 clear_bit(vid, adapter->active_vlans);
Auke Kok9a799d72007-09-15 14:07:45 -07003375}
3376
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003377/**
3378 * ixgbe_vlan_filter_disable - helper to disable hw vlan filtering
3379 * @adapter: driver data
3380 */
3381static void ixgbe_vlan_filter_disable(struct ixgbe_adapter *adapter)
3382{
3383 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003384 u32 vlnctrl;
3385
3386 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3387 vlnctrl &= ~(IXGBE_VLNCTRL_VFE | IXGBE_VLNCTRL_CFIEN);
3388 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3389}
3390
3391/**
3392 * ixgbe_vlan_filter_enable - helper to enable hw vlan filtering
3393 * @adapter: driver data
3394 */
3395static void ixgbe_vlan_filter_enable(struct ixgbe_adapter *adapter)
3396{
3397 struct ixgbe_hw *hw = &adapter->hw;
3398 u32 vlnctrl;
3399
3400 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3401 vlnctrl |= IXGBE_VLNCTRL_VFE;
3402 vlnctrl &= ~IXGBE_VLNCTRL_CFIEN;
3403 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3404}
3405
3406/**
3407 * ixgbe_vlan_strip_disable - helper to disable hw vlan stripping
3408 * @adapter: driver data
3409 */
3410static void ixgbe_vlan_strip_disable(struct ixgbe_adapter *adapter)
3411{
3412 struct ixgbe_hw *hw = &adapter->hw;
3413 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003414 int i, j;
3415
3416 switch (hw->mac.type) {
3417 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003418 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3419 vlnctrl &= ~IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003420 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3421 break;
3422 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003423 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003424 for (i = 0; i < adapter->num_rx_queues; i++) {
3425 j = adapter->rx_ring[i]->reg_idx;
3426 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3427 vlnctrl &= ~IXGBE_RXDCTL_VME;
3428 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3429 }
3430 break;
3431 default:
3432 break;
3433 }
3434}
3435
3436/**
Jesse Grossf62bbb52010-10-20 13:56:10 +00003437 * ixgbe_vlan_strip_enable - helper to enable hw vlan stripping
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003438 * @adapter: driver data
3439 */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003440static void ixgbe_vlan_strip_enable(struct ixgbe_adapter *adapter)
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003441{
3442 struct ixgbe_hw *hw = &adapter->hw;
Jesse Grossf62bbb52010-10-20 13:56:10 +00003443 u32 vlnctrl;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003444 int i, j;
3445
3446 switch (hw->mac.type) {
3447 case ixgbe_mac_82598EB:
Jesse Grossf62bbb52010-10-20 13:56:10 +00003448 vlnctrl = IXGBE_READ_REG(hw, IXGBE_VLNCTRL);
3449 vlnctrl |= IXGBE_VLNCTRL_VME;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003450 IXGBE_WRITE_REG(hw, IXGBE_VLNCTRL, vlnctrl);
3451 break;
3452 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003453 case ixgbe_mac_X540:
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003454 for (i = 0; i < adapter->num_rx_queues; i++) {
3455 j = adapter->rx_ring[i]->reg_idx;
3456 vlnctrl = IXGBE_READ_REG(hw, IXGBE_RXDCTL(j));
3457 vlnctrl |= IXGBE_RXDCTL_VME;
3458 IXGBE_WRITE_REG(hw, IXGBE_RXDCTL(j), vlnctrl);
3459 }
3460 break;
3461 default:
3462 break;
3463 }
3464}
3465
Auke Kok9a799d72007-09-15 14:07:45 -07003466static void ixgbe_restore_vlan(struct ixgbe_adapter *adapter)
3467{
Jesse Grossf62bbb52010-10-20 13:56:10 +00003468 u16 vid;
Auke Kok9a799d72007-09-15 14:07:45 -07003469
Jesse Grossf62bbb52010-10-20 13:56:10 +00003470 ixgbe_vlan_rx_add_vid(adapter->netdev, 0);
3471
3472 for_each_set_bit(vid, adapter->active_vlans, VLAN_N_VID)
3473 ixgbe_vlan_rx_add_vid(adapter->netdev, vid);
Auke Kok9a799d72007-09-15 14:07:45 -07003474}
3475
3476/**
Alexander Duyck28500622010-06-15 09:25:48 +00003477 * ixgbe_write_uc_addr_list - write unicast addresses to RAR table
3478 * @netdev: network interface device structure
3479 *
3480 * Writes unicast address list to the RAR table.
3481 * Returns: -ENOMEM on failure/insufficient address space
3482 * 0 on no addresses written
3483 * X on writing X addresses to the RAR table
3484 **/
3485static int ixgbe_write_uc_addr_list(struct net_device *netdev)
3486{
3487 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3488 struct ixgbe_hw *hw = &adapter->hw;
3489 unsigned int vfn = adapter->num_vfs;
3490 unsigned int rar_entries = hw->mac.num_rar_entries - (vfn + 1);
3491 int count = 0;
3492
3493 /* return ENOMEM indicating insufficient memory for addresses */
3494 if (netdev_uc_count(netdev) > rar_entries)
3495 return -ENOMEM;
3496
3497 if (!netdev_uc_empty(netdev) && rar_entries) {
3498 struct netdev_hw_addr *ha;
3499 /* return error if we do not support writing to RAR table */
3500 if (!hw->mac.ops.set_rar)
3501 return -ENOMEM;
3502
3503 netdev_for_each_uc_addr(ha, netdev) {
3504 if (!rar_entries)
3505 break;
3506 hw->mac.ops.set_rar(hw, rar_entries--, ha->addr,
3507 vfn, IXGBE_RAH_AV);
3508 count++;
3509 }
3510 }
3511 /* write the addresses in reverse order to avoid write combining */
3512 for (; rar_entries > 0 ; rar_entries--)
3513 hw->mac.ops.clear_rar(hw, rar_entries);
3514
3515 return count;
3516}
3517
3518/**
Christopher Leech2c5645c2008-08-26 04:27:02 -07003519 * ixgbe_set_rx_mode - Unicast, Multicast and Promiscuous mode set
Auke Kok9a799d72007-09-15 14:07:45 -07003520 * @netdev: network interface device structure
3521 *
Christopher Leech2c5645c2008-08-26 04:27:02 -07003522 * The set_rx_method entry point is called whenever the unicast/multicast
3523 * address list or the network interface flags are updated. This routine is
3524 * responsible for configuring the hardware for proper unicast, multicast and
3525 * promiscuous mode.
Auke Kok9a799d72007-09-15 14:07:45 -07003526 **/
Greg Rose7f870472010-01-09 02:25:29 +00003527void ixgbe_set_rx_mode(struct net_device *netdev)
Auke Kok9a799d72007-09-15 14:07:45 -07003528{
3529 struct ixgbe_adapter *adapter = netdev_priv(netdev);
3530 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck28500622010-06-15 09:25:48 +00003531 u32 fctrl, vmolr = IXGBE_VMOLR_BAM | IXGBE_VMOLR_AUPE;
3532 int count;
Auke Kok9a799d72007-09-15 14:07:45 -07003533
3534 /* Check for Promiscuous and All Multicast modes */
3535
3536 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
3537
Alexander Duyckf5dc4422010-08-19 13:36:49 +00003538 /* set all bits that we expect to always be set */
3539 fctrl |= IXGBE_FCTRL_BAM;
3540 fctrl |= IXGBE_FCTRL_DPF; /* discard pause frames when FC enabled */
3541 fctrl |= IXGBE_FCTRL_PMCF;
3542
Alexander Duyck28500622010-06-15 09:25:48 +00003543 /* clear the bits we are changing the status of */
3544 fctrl &= ~(IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
3545
Auke Kok9a799d72007-09-15 14:07:45 -07003546 if (netdev->flags & IFF_PROMISC) {
Emil Tantilove433ea12010-05-13 17:33:00 +00003547 hw->addr_ctrl.user_set_promisc = true;
Auke Kok9a799d72007-09-15 14:07:45 -07003548 fctrl |= (IXGBE_FCTRL_UPE | IXGBE_FCTRL_MPE);
Alexander Duyck28500622010-06-15 09:25:48 +00003549 vmolr |= (IXGBE_VMOLR_ROPE | IXGBE_VMOLR_MPE);
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003550 /* don't hardware filter vlans in promisc mode */
3551 ixgbe_vlan_filter_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003552 } else {
Patrick McHardy746b9f02008-07-16 20:15:45 -07003553 if (netdev->flags & IFF_ALLMULTI) {
3554 fctrl |= IXGBE_FCTRL_MPE;
Alexander Duyck28500622010-06-15 09:25:48 +00003555 vmolr |= IXGBE_VMOLR_MPE;
3556 } else {
3557 /*
3558 * Write addresses to the MTA, if the attempt fails
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003559 * then we should just turn on promiscuous mode so
Alexander Duyck28500622010-06-15 09:25:48 +00003560 * that we can at least receive multicast traffic
3561 */
3562 hw->mac.ops.update_mc_addr_list(hw, netdev);
3563 vmolr |= IXGBE_VMOLR_ROMPE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07003564 }
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003565 ixgbe_vlan_filter_enable(adapter);
Emil Tantilove433ea12010-05-13 17:33:00 +00003566 hw->addr_ctrl.user_set_promisc = false;
Alexander Duyck28500622010-06-15 09:25:48 +00003567 /*
3568 * Write addresses to available RAR registers, if there is not
3569 * sufficient space to store all the addresses then enable
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003570 * unicast promiscuous mode
Alexander Duyck28500622010-06-15 09:25:48 +00003571 */
3572 count = ixgbe_write_uc_addr_list(netdev);
3573 if (count < 0) {
3574 fctrl |= IXGBE_FCTRL_UPE;
3575 vmolr |= IXGBE_VMOLR_ROPE;
3576 }
3577 }
3578
3579 if (adapter->num_vfs) {
3580 ixgbe_restore_vf_multicasts(adapter);
3581 vmolr |= IXGBE_READ_REG(hw, IXGBE_VMOLR(adapter->num_vfs)) &
3582 ~(IXGBE_VMOLR_MPE | IXGBE_VMOLR_ROMPE |
3583 IXGBE_VMOLR_ROPE);
3584 IXGBE_WRITE_REG(hw, IXGBE_VMOLR(adapter->num_vfs), vmolr);
Auke Kok9a799d72007-09-15 14:07:45 -07003585 }
3586
3587 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
Jesse Grossf62bbb52010-10-20 13:56:10 +00003588
3589 if (netdev->features & NETIF_F_HW_VLAN_RX)
3590 ixgbe_vlan_strip_enable(adapter);
3591 else
3592 ixgbe_vlan_strip_disable(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003593}
3594
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003595static void ixgbe_napi_enable_all(struct ixgbe_adapter *adapter)
3596{
3597 int q_idx;
3598 struct ixgbe_q_vector *q_vector;
3599 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3600
3601 /* legacy and MSI only use one vector */
3602 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
3603 q_vectors = 1;
3604
3605 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
Jesse Brandeburgf0848272008-09-11 19:59:42 -07003606 struct napi_struct *napi;
Alexander Duyck7a921c92009-05-06 10:43:28 +00003607 q_vector = adapter->q_vector[q_idx];
Jesse Brandeburgf0848272008-09-11 19:59:42 -07003608 napi = &q_vector->napi;
Alexander Duyck91281fd2009-06-04 16:00:27 +00003609 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
3610 if (!q_vector->rxr_count || !q_vector->txr_count) {
3611 if (q_vector->txr_count == 1)
3612 napi->poll = &ixgbe_clean_txonly;
3613 else if (q_vector->rxr_count == 1)
3614 napi->poll = &ixgbe_clean_rxonly;
3615 }
3616 }
Jesse Brandeburgf0848272008-09-11 19:59:42 -07003617
3618 napi_enable(napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003619 }
3620}
3621
3622static void ixgbe_napi_disable_all(struct ixgbe_adapter *adapter)
3623{
3624 int q_idx;
3625 struct ixgbe_q_vector *q_vector;
3626 int q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
3627
3628 /* legacy and MSI only use one vector */
3629 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED))
3630 q_vectors = 1;
3631
3632 for (q_idx = 0; q_idx < q_vectors; q_idx++) {
Alexander Duyck7a921c92009-05-06 10:43:28 +00003633 q_vector = adapter->q_vector[q_idx];
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003634 napi_disable(&q_vector->napi);
3635 }
3636}
3637
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003638#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08003639/*
3640 * ixgbe_configure_dcb - Configure DCB hardware
3641 * @adapter: ixgbe adapter struct
3642 *
3643 * This is called by the driver on open to configure the DCB hardware.
3644 * This is also called by the gennetlink interface when reconfiguring
3645 * the DCB state.
3646 */
3647static void ixgbe_configure_dcb(struct ixgbe_adapter *adapter)
3648{
3649 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend98063072010-10-28 00:59:57 +00003650 int max_frame = adapter->netdev->mtu + ETH_HLEN + ETH_FCS_LEN;
Alexander Duyck2f90b862008-11-20 20:52:10 -08003651
Alexander Duyck67ebd792010-08-19 13:34:04 +00003652 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED)) {
3653 if (hw->mac.type == ixgbe_mac_82598EB)
3654 netif_set_gso_max_size(adapter->netdev, 65536);
3655 return;
3656 }
3657
3658 if (hw->mac.type == ixgbe_mac_82598EB)
3659 netif_set_gso_max_size(adapter->netdev, 32768);
3660
Alexander Duyck2f90b862008-11-20 20:52:10 -08003661
Alexander Duyck2f90b862008-11-20 20:52:10 -08003662 /* Enable VLAN tag insert/strip */
Jesse Grossf62bbb52010-10-20 13:56:10 +00003663 adapter->netdev->features |= NETIF_F_HW_VLAN_RX;
Jesse Brandeburg5f6c0182010-04-14 16:04:23 -07003664
Alexander Duyck2f90b862008-11-20 20:52:10 -08003665 hw->mac.ops.set_vfta(&adapter->hw, 0, 0, true);
Alexander Duyck01fa7d92010-11-16 19:26:53 -08003666
3667 /* reconfigure the hardware */
John Fastabendc27931d2011-02-23 05:58:25 +00003668 if (adapter->dcbx_cap & (DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE)) {
3669#ifdef CONFIG_FCOE
3670 if (adapter->netdev->features & NETIF_F_FCOE_MTU)
3671 max_frame = max(max_frame, IXGBE_FCOE_JUMBO_FRAME_SIZE);
3672#endif
3673 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3674 DCB_TX_CONFIG);
3675 ixgbe_dcb_calculate_tc_credits(hw, &adapter->dcb_cfg, max_frame,
3676 DCB_RX_CONFIG);
3677 ixgbe_dcb_hw_config(hw, &adapter->dcb_cfg);
3678 } else {
3679 struct net_device *dev = adapter->netdev;
3680
3681 if (adapter->ixgbe_ieee_ets)
3682 dev->dcbnl_ops->ieee_setets(dev,
3683 adapter->ixgbe_ieee_ets);
3684 if (adapter->ixgbe_ieee_pfc)
3685 dev->dcbnl_ops->ieee_setpfc(dev,
3686 adapter->ixgbe_ieee_pfc);
3687 }
John Fastabend8187cd42011-02-23 05:58:08 +00003688
3689 /* Enable RSS Hash per TC */
3690 if (hw->mac.type != ixgbe_mac_82598EB) {
3691 int i;
3692 u32 reg = 0;
3693
3694 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
3695 u8 msb = 0;
3696 u8 cnt = adapter->netdev->tc_to_txq[i].count;
3697
3698 while (cnt >>= 1)
3699 msb++;
3700
3701 reg |= msb << IXGBE_RQTC_SHIFT_TC(i);
3702 }
3703 IXGBE_WRITE_REG(hw, IXGBE_RQTC, reg);
3704 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08003705}
3706
3707#endif
Auke Kok9a799d72007-09-15 14:07:45 -07003708static void ixgbe_configure(struct ixgbe_adapter *adapter)
3709{
3710 struct net_device *netdev = adapter->netdev;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003711 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07003712 int i;
3713
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08003714#ifdef CONFIG_IXGBE_DCB
Alexander Duyck67ebd792010-08-19 13:34:04 +00003715 ixgbe_configure_dcb(adapter);
Alexander Duyck2f90b862008-11-20 20:52:10 -08003716#endif
Auke Kok9a799d72007-09-15 14:07:45 -07003717
Jesse Grossf62bbb52010-10-20 13:56:10 +00003718 ixgbe_set_rx_mode(netdev);
3719 ixgbe_restore_vlan(adapter);
3720
Yi Zoueacd73f2009-05-13 13:11:06 +00003721#ifdef IXGBE_FCOE
3722 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
3723 ixgbe_configure_fcoe(adapter);
3724
3725#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003726 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
3727 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00003728 adapter->tx_ring[i]->atr_sample_rate =
Joe Perchese8e9f692010-09-07 21:34:53 +00003729 adapter->atr_sample_rate;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003730 ixgbe_init_fdir_signature_82599(hw, adapter->fdir_pballoc);
3731 } else if (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE) {
3732 ixgbe_init_fdir_perfect_82599(hw, adapter->fdir_pballoc);
3733 }
Alexander Duyck933d41f2010-09-07 21:34:29 +00003734 ixgbe_configure_virtualization(adapter);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00003735
Auke Kok9a799d72007-09-15 14:07:45 -07003736 ixgbe_configure_tx(adapter);
3737 ixgbe_configure_rx(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07003738}
3739
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003740static inline bool ixgbe_is_sfp(struct ixgbe_hw *hw)
3741{
3742 switch (hw->phy.type) {
3743 case ixgbe_phy_sfp_avago:
3744 case ixgbe_phy_sfp_ftl:
3745 case ixgbe_phy_sfp_intel:
3746 case ixgbe_phy_sfp_unknown:
Don Skidmoreea0a04d2010-05-18 16:00:13 +00003747 case ixgbe_phy_sfp_passive_tyco:
3748 case ixgbe_phy_sfp_passive_unknown:
3749 case ixgbe_phy_sfp_active_unknown:
3750 case ixgbe_phy_sfp_ftl_active:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003751 return true;
3752 default:
3753 return false;
3754 }
3755}
3756
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003757/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003758 * ixgbe_sfp_link_config - set up SFP+ link
3759 * @adapter: pointer to private adapter struct
3760 **/
3761static void ixgbe_sfp_link_config(struct ixgbe_adapter *adapter)
3762{
3763 struct ixgbe_hw *hw = &adapter->hw;
3764
3765 if (hw->phy.multispeed_fiber) {
3766 /*
3767 * In multispeed fiber setups, the device may not have
3768 * had a physical connection when the driver loaded.
3769 * If that's the case, the initial link configuration
3770 * couldn't get the MAC into 10G or 1G mode, so we'll
3771 * never have a link status change interrupt fire.
3772 * We need to try and force an autonegotiation
3773 * session, then bring up link.
3774 */
Andy Gospodarek4c7e6042011-02-17 01:13:13 -08003775 if (hw->mac.ops.setup_sfp)
3776 hw->mac.ops.setup_sfp(hw);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003777 if (!(adapter->flags & IXGBE_FLAG_IN_SFP_LINK_TASK))
3778 schedule_work(&adapter->multispeed_fiber_task);
3779 } else {
3780 /*
3781 * Direct Attach Cu and non-multispeed fiber modules
3782 * still need to be configured properly prior to
3783 * attempting link.
3784 */
3785 if (!(adapter->flags & IXGBE_FLAG_IN_SFP_MOD_TASK))
3786 schedule_work(&adapter->sfp_config_module_task);
3787 }
3788}
3789
3790/**
3791 * ixgbe_non_sfp_link_config - set up non-SFP+ link
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003792 * @hw: pointer to private hardware struct
3793 *
3794 * Returns 0 on success, negative on failure
3795 **/
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003796static int ixgbe_non_sfp_link_config(struct ixgbe_hw *hw)
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003797{
3798 u32 autoneg;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003799 bool negotiation, link_up = false;
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003800 u32 ret = IXGBE_ERR_LINK_SETUP;
3801
3802 if (hw->mac.ops.check_link)
3803 ret = hw->mac.ops.check_link(hw, &autoneg, &link_up, false);
3804
3805 if (ret)
3806 goto link_cfg_out;
3807
Emil Tantilov0b0c2b32011-02-26 06:40:16 +00003808 autoneg = hw->phy.autoneg_advertised;
3809 if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
Joe Perchese8e9f692010-09-07 21:34:53 +00003810 ret = hw->mac.ops.get_link_capabilities(hw, &autoneg,
3811 &negotiation);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003812 if (ret)
3813 goto link_cfg_out;
3814
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00003815 if (hw->mac.ops.setup_link)
3816 ret = hw->mac.ops.setup_link(hw, autoneg, negotiation, link_up);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003817link_cfg_out:
3818 return ret;
3819}
3820
Alexander Duycka34bcff2010-08-19 13:39:20 +00003821static void ixgbe_setup_gpie(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07003822{
Auke Kok9a799d72007-09-15 14:07:45 -07003823 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003824 u32 gpie = 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003825
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003826 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
Alexander Duycka34bcff2010-08-19 13:39:20 +00003827 gpie = IXGBE_GPIE_MSIX_MODE | IXGBE_GPIE_PBA_SUPPORT |
3828 IXGBE_GPIE_OCD;
3829 gpie |= IXGBE_GPIE_EIAME;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003830 /*
3831 * use EIAM to auto-mask when MSI-X interrupt is asserted
3832 * this saves a register write for every interrupt
3833 */
3834 switch (hw->mac.type) {
3835 case ixgbe_mac_82598EB:
3836 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
3837 break;
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003838 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08003839 case ixgbe_mac_X540:
3840 default:
Jesse Brandeburg9b471442009-12-03 11:33:54 +00003841 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(0), 0xFFFFFFFF);
3842 IXGBE_WRITE_REG(hw, IXGBE_EIAM_EX(1), 0xFFFFFFFF);
3843 break;
3844 }
3845 } else {
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003846 /* legacy interrupts, use EIAM to auto-mask when reading EICR,
3847 * specifically only auto mask tx and rx interrupts */
3848 IXGBE_WRITE_REG(hw, IXGBE_EIAM, IXGBE_EICS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07003849 }
3850
Alexander Duycka34bcff2010-08-19 13:39:20 +00003851 /* XXX: to interrupt immediately for EICS writes, enable this */
3852 /* gpie |= IXGBE_GPIE_EIMEN; */
3853
3854 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
3855 gpie &= ~IXGBE_GPIE_VTMODE_MASK;
3856 gpie |= IXGBE_GPIE_VTMODE_64;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07003857 }
3858
Alexander Duycka34bcff2010-08-19 13:39:20 +00003859 /* Enable fan failure interrupt */
3860 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE)
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07003861 gpie |= IXGBE_SDP1_GPIEN;
Jesse Brandeburg0befdb32008-10-31 00:46:40 -07003862
Alexander Duycka34bcff2010-08-19 13:39:20 +00003863 if (hw->mac.type == ixgbe_mac_82599EB)
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003864 gpie |= IXGBE_SDP1_GPIEN;
3865 gpie |= IXGBE_SDP2_GPIEN;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003866
3867 IXGBE_WRITE_REG(hw, IXGBE_GPIE, gpie);
3868}
3869
3870static int ixgbe_up_complete(struct ixgbe_adapter *adapter)
3871{
3872 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003873 int err;
Alexander Duycka34bcff2010-08-19 13:39:20 +00003874 u32 ctrl_ext;
3875
3876 ixgbe_get_hw_control(adapter);
3877 ixgbe_setup_gpie(adapter);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003878
Auke Kok9a799d72007-09-15 14:07:45 -07003879 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
3880 ixgbe_configure_msix(adapter);
3881 else
3882 ixgbe_configure_msi_and_legacy(adapter);
3883
Don Skidmorec6ecf392010-12-03 03:31:51 +00003884 /* enable the optics for both mult-speed fiber and 82599 SFP+ fiber */
3885 if (hw->mac.ops.enable_tx_laser &&
3886 ((hw->phy.multispeed_fiber) ||
Don Skidmore9f911702010-12-03 13:24:05 +00003887 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
Don Skidmorec6ecf392010-12-03 03:31:51 +00003888 (hw->mac.type == ixgbe_mac_82599EB))))
Peter Waskiewicz61fac742010-04-27 00:38:15 +00003889 hw->mac.ops.enable_tx_laser(hw);
3890
Auke Kok9a799d72007-09-15 14:07:45 -07003891 clear_bit(__IXGBE_DOWN, &adapter->state);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003892 ixgbe_napi_enable_all(adapter);
3893
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08003894 if (ixgbe_is_sfp(hw)) {
3895 ixgbe_sfp_link_config(adapter);
3896 } else {
3897 err = ixgbe_non_sfp_link_config(hw);
3898 if (err)
3899 e_err(probe, "link_config FAILED %d\n", err);
3900 }
3901
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08003902 /* clear any pending interrupts, may auto mask */
3903 IXGBE_READ_REG(hw, IXGBE_EICR);
Emil Tantilov6af3b9e2010-09-29 21:35:23 +00003904 ixgbe_irq_enable(adapter, true, true);
Auke Kok9a799d72007-09-15 14:07:45 -07003905
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003906 /*
Don Skidmorebf069c92009-05-07 10:39:54 +00003907 * If this adapter has a fan, check to see if we had a failure
3908 * before we enabled the interrupt.
3909 */
3910 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
3911 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
3912 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00003913 e_crit(drv, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00003914 }
3915
3916 /*
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003917 * For hot-pluggable SFP+ devices, a new SFP+ module may have
Don Skidmore19343de2009-07-02 12:50:31 +00003918 * arrived before interrupts were enabled but after probe. Such
3919 * devices wouldn't have their type identified yet. We need to
3920 * kick off the SFP+ module setup first, then try to bring up link.
PJ Waskiewicze8e26352009-02-27 15:45:05 +00003921 * If we're not hot-pluggable SFP+, we just need to configure link
3922 * and bring it up.
3923 */
Emil Tantilov21cc5b42011-02-12 10:52:07 +00003924 if (hw->phy.type == ixgbe_phy_none)
Alexander Duyck73c4b7c2010-11-16 19:26:57 -08003925 schedule_work(&adapter->sfp_config_module_task);
Peter P Waskiewicz Jr0ecc0612009-02-06 21:46:54 -08003926
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08003927 /* enable transmits */
Alexander Duyck477de6e2010-08-19 13:38:11 +00003928 netif_tx_start_all_queues(adapter->netdev);
Peter P Waskiewicz Jr1da100b2009-01-19 16:55:03 -08003929
Auke Kok9a799d72007-09-15 14:07:45 -07003930 /* bring the link up in the watchdog, this could race with our first
3931 * link up interrupt but shouldn't be a problem */
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07003932 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
3933 adapter->link_check_timeout = jiffies;
Auke Kok9a799d72007-09-15 14:07:45 -07003934 mod_timer(&adapter->watchdog_timer, jiffies);
Greg Rosec9205692010-01-22 22:46:22 +00003935
3936 /* Set PF Reset Done bit so PF/VF Mail Ops can work */
3937 ctrl_ext = IXGBE_READ_REG(hw, IXGBE_CTRL_EXT);
3938 ctrl_ext |= IXGBE_CTRL_EXT_PFRSTD;
3939 IXGBE_WRITE_REG(hw, IXGBE_CTRL_EXT, ctrl_ext);
3940
Auke Kok9a799d72007-09-15 14:07:45 -07003941 return 0;
3942}
3943
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003944void ixgbe_reinit_locked(struct ixgbe_adapter *adapter)
3945{
3946 WARN_ON(in_interrupt());
3947 while (test_and_set_bit(__IXGBE_RESETTING, &adapter->state))
Don Skidmore032b4322011-03-18 09:32:53 +00003948 usleep_range(1000, 2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003949 ixgbe_down(adapter);
Greg Rose5809a1a2010-03-24 09:36:08 +00003950 /*
3951 * If SR-IOV enabled then wait a bit before bringing the adapter
3952 * back up to give the VFs time to respond to the reset. The
3953 * two second wait is based upon the watchdog timer cycle in
3954 * the VF driver.
3955 */
3956 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
3957 msleep(2000);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08003958 ixgbe_up(adapter);
3959 clear_bit(__IXGBE_RESETTING, &adapter->state);
3960}
3961
Auke Kok9a799d72007-09-15 14:07:45 -07003962int ixgbe_up(struct ixgbe_adapter *adapter)
3963{
3964 /* hardware has been reset, we need to reload some things */
3965 ixgbe_configure(adapter);
3966
3967 return ixgbe_up_complete(adapter);
3968}
3969
3970void ixgbe_reset(struct ixgbe_adapter *adapter)
3971{
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07003972 struct ixgbe_hw *hw = &adapter->hw;
Don Skidmore8ca783a2009-05-26 20:40:47 -07003973 int err;
3974
3975 err = hw->mac.ops.init_hw(hw);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003976 switch (err) {
3977 case 0:
3978 case IXGBE_ERR_SFP_NOT_PRESENT:
3979 break;
3980 case IXGBE_ERR_MASTER_REQUESTS_PENDING:
Emil Tantilov849c4542010-06-03 16:53:41 +00003981 e_dev_err("master disable timed out\n");
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003982 break;
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00003983 case IXGBE_ERR_EEPROM_VERSION:
3984 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00003985 e_dev_warn("This device is a pre-production adapter/LOM. "
3986 "Please be aware there may be issuesassociated with "
3987 "your hardware. If you are experiencing problems "
3988 "please contact your Intel or hardware "
3989 "representative who provided you with this "
3990 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00003991 break;
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003992 default:
Emil Tantilov849c4542010-06-03 16:53:41 +00003993 e_dev_err("Hardware Error: %d\n", err);
Peter P Waskiewicz Jrda4dd0f2009-06-04 11:10:35 +00003994 }
Auke Kok9a799d72007-09-15 14:07:45 -07003995
3996 /* reprogram the RAR[0] in case user changed it. */
Greg Rose1cdd1ec2010-01-09 02:26:46 +00003997 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
3998 IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07003999}
4000
Auke Kok9a799d72007-09-15 14:07:45 -07004001/**
4002 * ixgbe_clean_rx_ring - Free Rx Buffers per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07004003 * @rx_ring: ring to free buffers from
4004 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004005static void ixgbe_clean_rx_ring(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004006{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004007 struct device *dev = rx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07004008 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004009 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07004010
Alexander Duyck84418e32010-08-19 13:40:54 +00004011 /* ring already cleared, nothing to do */
4012 if (!rx_ring->rx_buffer_info)
4013 return;
Auke Kok9a799d72007-09-15 14:07:45 -07004014
Alexander Duyck84418e32010-08-19 13:40:54 +00004015 /* Free all the Rx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07004016 for (i = 0; i < rx_ring->count; i++) {
4017 struct ixgbe_rx_buffer *rx_buffer_info;
4018
4019 rx_buffer_info = &rx_ring->rx_buffer_info[i];
4020 if (rx_buffer_info->dma) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004021 dma_unmap_single(rx_ring->dev, rx_buffer_info->dma,
Joe Perchese8e9f692010-09-07 21:34:53 +00004022 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00004023 DMA_FROM_DEVICE);
Auke Kok9a799d72007-09-15 14:07:45 -07004024 rx_buffer_info->dma = 0;
4025 }
4026 if (rx_buffer_info->skb) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00004027 struct sk_buff *skb = rx_buffer_info->skb;
Auke Kok9a799d72007-09-15 14:07:45 -07004028 rx_buffer_info->skb = NULL;
Alexander Duyckf8212f92009-04-27 22:42:37 +00004029 do {
4030 struct sk_buff *this = skb;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00004031 if (IXGBE_RSC_CB(this)->delay_unmap) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004032 dma_unmap_single(dev,
Nick Nunley1b507732010-04-27 13:10:27 +00004033 IXGBE_RSC_CB(this)->dma,
Joe Perchese8e9f692010-09-07 21:34:53 +00004034 rx_ring->rx_buf_len,
Nick Nunley1b507732010-04-27 13:10:27 +00004035 DMA_FROM_DEVICE);
Mallikarjuna R Chilakalafd3686a2010-03-19 04:41:33 +00004036 IXGBE_RSC_CB(this)->dma = 0;
Mallikarjuna R Chilakalae8171aa2010-05-13 17:33:21 +00004037 IXGBE_RSC_CB(skb)->delay_unmap = false;
Mallikarjuna R Chilakalafd3686a2010-03-19 04:41:33 +00004038 }
Alexander Duyckf8212f92009-04-27 22:42:37 +00004039 skb = skb->prev;
4040 dev_kfree_skb(this);
4041 } while (skb);
Auke Kok9a799d72007-09-15 14:07:45 -07004042 }
4043 if (!rx_buffer_info->page)
4044 continue;
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00004045 if (rx_buffer_info->page_dma) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004046 dma_unmap_page(dev, rx_buffer_info->page_dma,
Nick Nunley1b507732010-04-27 13:10:27 +00004047 PAGE_SIZE / 2, DMA_FROM_DEVICE);
Jesse Brandeburg4f57ca62009-06-30 11:44:56 +00004048 rx_buffer_info->page_dma = 0;
4049 }
Auke Kok9a799d72007-09-15 14:07:45 -07004050 put_page(rx_buffer_info->page);
4051 rx_buffer_info->page = NULL;
Jesse Brandeburg762f4c52008-09-11 19:58:43 -07004052 rx_buffer_info->page_offset = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004053 }
4054
4055 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
4056 memset(rx_ring->rx_buffer_info, 0, size);
4057
4058 /* Zero out the descriptor ring */
4059 memset(rx_ring->desc, 0, rx_ring->size);
4060
4061 rx_ring->next_to_clean = 0;
4062 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004063}
4064
4065/**
4066 * ixgbe_clean_tx_ring - Free Tx Buffers
Auke Kok9a799d72007-09-15 14:07:45 -07004067 * @tx_ring: ring to be cleaned
4068 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004069static void ixgbe_clean_tx_ring(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07004070{
4071 struct ixgbe_tx_buffer *tx_buffer_info;
4072 unsigned long size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004073 u16 i;
Auke Kok9a799d72007-09-15 14:07:45 -07004074
Alexander Duyck84418e32010-08-19 13:40:54 +00004075 /* ring already cleared, nothing to do */
4076 if (!tx_ring->tx_buffer_info)
4077 return;
Auke Kok9a799d72007-09-15 14:07:45 -07004078
Alexander Duyck84418e32010-08-19 13:40:54 +00004079 /* Free all the Tx ring sk_buffs */
Auke Kok9a799d72007-09-15 14:07:45 -07004080 for (i = 0; i < tx_ring->count; i++) {
4081 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004082 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Auke Kok9a799d72007-09-15 14:07:45 -07004083 }
4084
4085 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
4086 memset(tx_ring->tx_buffer_info, 0, size);
4087
4088 /* Zero out the descriptor ring */
4089 memset(tx_ring->desc, 0, tx_ring->size);
4090
4091 tx_ring->next_to_use = 0;
4092 tx_ring->next_to_clean = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004093}
4094
4095/**
Auke Kok9a799d72007-09-15 14:07:45 -07004096 * ixgbe_clean_all_rx_rings - Free Rx Buffers for all queues
4097 * @adapter: board private structure
4098 **/
4099static void ixgbe_clean_all_rx_rings(struct ixgbe_adapter *adapter)
4100{
4101 int i;
4102
4103 for (i = 0; i < adapter->num_rx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004104 ixgbe_clean_rx_ring(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07004105}
4106
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004107/**
4108 * ixgbe_clean_all_tx_rings - Free Tx Buffers for all queues
4109 * @adapter: board private structure
4110 **/
4111static void ixgbe_clean_all_tx_rings(struct ixgbe_adapter *adapter)
4112{
4113 int i;
4114
4115 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004116 ixgbe_clean_tx_ring(adapter->tx_ring[i]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004117}
4118
Auke Kok9a799d72007-09-15 14:07:45 -07004119void ixgbe_down(struct ixgbe_adapter *adapter)
4120{
4121 struct net_device *netdev = adapter->netdev;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004122 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07004123 u32 rxctrl;
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004124 u32 txdctl;
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004125 int i;
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004126 int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Auke Kok9a799d72007-09-15 14:07:45 -07004127
4128 /* signal that we are down to the interrupt handler */
4129 set_bit(__IXGBE_DOWN, &adapter->state);
4130
Greg Rose767081a2010-01-22 22:46:40 +00004131 /* disable receive for all VFs and wait one second */
4132 if (adapter->num_vfs) {
Greg Rose767081a2010-01-22 22:46:40 +00004133 /* ping all the active vfs to let them know we are going down */
4134 ixgbe_ping_all_vfs(adapter);
Greg Rose581d1aa2010-03-24 09:36:27 +00004135
Greg Rose767081a2010-01-22 22:46:40 +00004136 /* Disable all VFTE/VFRE TX/RX */
4137 ixgbe_disable_tx_rx(adapter);
Greg Rose581d1aa2010-03-24 09:36:27 +00004138
4139 /* Mark all the VFs as inactive */
4140 for (i = 0 ; i < adapter->num_vfs; i++)
4141 adapter->vfinfo[i].clear_to_send = 0;
Greg Rose767081a2010-01-22 22:46:40 +00004142 }
4143
Auke Kok9a799d72007-09-15 14:07:45 -07004144 /* disable receives */
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004145 rxctrl = IXGBE_READ_REG(hw, IXGBE_RXCTRL);
4146 IXGBE_WRITE_REG(hw, IXGBE_RXCTRL, rxctrl & ~IXGBE_RXCTRL_RXEN);
Auke Kok9a799d72007-09-15 14:07:45 -07004147
Yi Zou2d39d572011-01-06 14:29:56 +00004148 /* disable all enabled rx queues */
4149 for (i = 0; i < adapter->num_rx_queues; i++)
4150 /* this call also flushes the previous write */
4151 ixgbe_disable_rx_queue(adapter, adapter->rx_ring[i]);
4152
Don Skidmore032b4322011-03-18 09:32:53 +00004153 usleep_range(10000, 20000);
Auke Kok9a799d72007-09-15 14:07:45 -07004154
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004155 netif_tx_stop_all_queues(netdev);
4156
Don Skidmore0a1f87c2009-09-18 09:45:43 +00004157 clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
4158 del_timer_sync(&adapter->sfp_timer);
Auke Kok9a799d72007-09-15 14:07:45 -07004159 del_timer_sync(&adapter->watchdog_timer);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07004160 cancel_work_sync(&adapter->watchdog_task);
Auke Kok9a799d72007-09-15 14:07:45 -07004161
John Fastabendc0dfb902010-04-27 02:13:39 +00004162 netif_carrier_off(netdev);
4163 netif_tx_disable(netdev);
4164
4165 ixgbe_irq_disable(adapter);
4166
4167 ixgbe_napi_disable_all(adapter);
4168
Peter Waskiewiczb25ebfd2010-10-05 01:27:49 +00004169 /* Cleanup the affinity_hint CPU mask memory and callback */
4170 for (i = 0; i < num_q_vectors; i++) {
4171 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
4172 /* clear the affinity_mask in the IRQ descriptor */
4173 irq_set_affinity_hint(adapter->msix_entries[i]. vector, NULL);
4174 /* release the CPU mask memory */
4175 free_cpumask_var(q_vector->affinity_mask);
4176 }
4177
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004178 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
4179 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
4180 cancel_work_sync(&adapter->fdir_reinit_task);
4181
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07004182 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
4183 cancel_work_sync(&adapter->check_overtemp_task);
4184
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004185 /* disable transmits in the hardware now that interrupts are off */
4186 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004187 u8 reg_idx = adapter->tx_ring[i]->reg_idx;
4188 txdctl = IXGBE_READ_REG(hw, IXGBE_TXDCTL(reg_idx));
4189 IXGBE_WRITE_REG(hw, IXGBE_TXDCTL(reg_idx),
Joe Perchese8e9f692010-09-07 21:34:53 +00004190 (txdctl & ~IXGBE_TXDCTL_ENABLE));
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004191 }
PJ Waskiewicz88512532009-03-13 22:15:10 +00004192 /* Disable the Tx DMA engine on 82599 */
Alexander Duyckbd508172010-11-16 19:27:03 -08004193 switch (hw->mac.type) {
4194 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08004195 case ixgbe_mac_X540:
PJ Waskiewicz88512532009-03-13 22:15:10 +00004196 IXGBE_WRITE_REG(hw, IXGBE_DMATXCTL,
Joe Perchese8e9f692010-09-07 21:34:53 +00004197 (IXGBE_READ_REG(hw, IXGBE_DMATXCTL) &
4198 ~IXGBE_DMATXCTL_TE));
Alexander Duyckbd508172010-11-16 19:27:03 -08004199 break;
4200 default:
4201 break;
4202 }
Jesse Brandeburg7f821872008-09-11 20:00:16 -07004203
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00004204 /* clear n-tuple filters that are cached */
4205 ethtool_ntuple_flush(netdev);
4206
Paul Larson6f4a0e42008-06-24 17:00:56 -07004207 if (!pci_channel_offline(adapter->pdev))
4208 ixgbe_reset(adapter);
Don Skidmorec6ecf392010-12-03 03:31:51 +00004209
4210 /* power down the optics for multispeed fiber and 82599 SFP+ fiber */
4211 if (hw->mac.ops.disable_tx_laser &&
4212 ((hw->phy.multispeed_fiber) ||
Don Skidmore9f911702010-12-03 13:24:05 +00004213 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
Don Skidmorec6ecf392010-12-03 03:31:51 +00004214 (hw->mac.type == ixgbe_mac_82599EB))))
4215 hw->mac.ops.disable_tx_laser(hw);
4216
Auke Kok9a799d72007-09-15 14:07:45 -07004217 ixgbe_clean_all_tx_rings(adapter);
4218 ixgbe_clean_all_rx_rings(adapter);
4219
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004220#ifdef CONFIG_IXGBE_DCA
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004221 /* since we reset the hardware DCA settings were cleared */
Alexander Duycke35ec122009-05-21 13:07:12 +00004222 ixgbe_setup_dca(adapter);
Jesse Brandeburg96b0e0f2008-08-26 04:27:21 -07004223#endif
Auke Kok9a799d72007-09-15 14:07:45 -07004224}
4225
Auke Kok9a799d72007-09-15 14:07:45 -07004226/**
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004227 * ixgbe_poll - NAPI Rx polling callback
4228 * @napi: structure for representing this polling device
4229 * @budget: how many packets driver is allowed to clean
4230 *
4231 * This function is used for legacy and MSI, NAPI mode
Auke Kok9a799d72007-09-15 14:07:45 -07004232 **/
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004233static int ixgbe_poll(struct napi_struct *napi, int budget)
Auke Kok9a799d72007-09-15 14:07:45 -07004234{
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +00004235 struct ixgbe_q_vector *q_vector =
Joe Perchese8e9f692010-09-07 21:34:53 +00004236 container_of(napi, struct ixgbe_q_vector, napi);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004237 struct ixgbe_adapter *adapter = q_vector->adapter;
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +00004238 int tx_clean_complete, work_done = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07004239
Jeff Garzik5dd2d332008-10-16 05:09:31 -04004240#ifdef CONFIG_IXGBE_DCA
Alexander Duyck33cf09c2010-11-16 19:26:55 -08004241 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED)
4242 ixgbe_update_dca(q_vector);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08004243#endif
4244
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004245 tx_clean_complete = ixgbe_clean_tx_irq(q_vector, adapter->tx_ring[0]);
4246 ixgbe_clean_rx_irq(q_vector, adapter->rx_ring[0], &work_done, budget);
Auke Kok9a799d72007-09-15 14:07:45 -07004247
Jesse Brandeburg9a1a69ad2009-03-13 22:14:10 +00004248 if (!tx_clean_complete)
David S. Millerd2c7ddd2008-01-15 22:43:24 -08004249 work_done = budget;
4250
David S. Miller53e52c72008-01-07 21:06:12 -08004251 /* If budget not fully consumed, exit the polling mode */
4252 if (work_done < budget) {
Ben Hutchings288379f2009-01-19 16:43:59 -08004253 napi_complete(napi);
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004254 if (adapter->rx_itr_setting & 1)
Ayyappan Veeraiyanf494e8f2008-03-03 15:03:57 -08004255 ixgbe_set_itr(adapter);
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004256 if (!test_bit(__IXGBE_DOWN, &adapter->state))
Nelson, Shannon835462f2009-04-27 22:42:54 +00004257 ixgbe_irq_enable_queues(adapter, IXGBE_EIMS_RTX_QUEUE);
Auke Kok9a799d72007-09-15 14:07:45 -07004258 }
Auke Kok9a799d72007-09-15 14:07:45 -07004259 return work_done;
4260}
4261
4262/**
4263 * ixgbe_tx_timeout - Respond to a Tx Hang
4264 * @netdev: network interface device structure
4265 **/
4266static void ixgbe_tx_timeout(struct net_device *netdev)
4267{
4268 struct ixgbe_adapter *adapter = netdev_priv(netdev);
4269
John Fastabendc84d3242010-11-16 19:27:12 -08004270 adapter->tx_timeout_count++;
4271
Auke Kok9a799d72007-09-15 14:07:45 -07004272 /* Do the reset outside of interrupt context */
4273 schedule_work(&adapter->reset_task);
4274}
4275
4276static void ixgbe_reset_task(struct work_struct *work)
4277{
4278 struct ixgbe_adapter *adapter;
4279 adapter = container_of(work, struct ixgbe_adapter, reset_task);
4280
Alexander Duyck2f90b862008-11-20 20:52:10 -08004281 /* If we're already down or resetting, just bail */
4282 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
4283 test_bit(__IXGBE_RESETTING, &adapter->state))
4284 return;
4285
Taku Izumidcd79ae2010-04-27 14:39:53 +00004286 ixgbe_dump(adapter);
4287 netdev_err(adapter->netdev, "Reset adapter\n");
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08004288 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004289}
4290
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004291/**
4292 * ixgbe_set_rss_queues: Allocate queues for RSS
4293 * @adapter: board private structure to initialize
4294 *
4295 * This is our "base" multiqueue mode. RSS (Receive Side Scaling) will try
4296 * to allocate one Rx queue per CPU, and if available, one Tx queue per CPU.
4297 *
4298 **/
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004299static inline bool ixgbe_set_rss_queues(struct ixgbe_adapter *adapter)
4300{
4301 bool ret = false;
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00004302 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_RSS];
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004303
4304 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Jesse Brandeburg0cefafa2009-05-19 09:19:11 +00004305 f->mask = 0xF;
4306 adapter->num_rx_queues = f->indices;
4307 adapter->num_tx_queues = f->indices;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004308 ret = true;
4309 } else {
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004310 ret = false;
4311 }
4312
4313 return ret;
4314}
4315
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004316/**
4317 * ixgbe_set_fdir_queues: Allocate queues for Flow Director
4318 * @adapter: board private structure to initialize
4319 *
4320 * Flow Director is an advanced Rx filter, attempting to get Rx flows back
4321 * to the original CPU that initiated the Tx session. This runs in addition
4322 * to RSS, so if a packet doesn't match an FDIR filter, we can still spread the
4323 * Rx load across CPUs using RSS.
4324 *
4325 **/
Joe Perchese8e9f692010-09-07 21:34:53 +00004326static inline bool ixgbe_set_fdir_queues(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004327{
4328 bool ret = false;
4329 struct ixgbe_ring_feature *f_fdir = &adapter->ring_feature[RING_F_FDIR];
4330
4331 f_fdir->indices = min((int)num_online_cpus(), f_fdir->indices);
4332 f_fdir->mask = 0;
4333
4334 /* Flow Director must have RSS enabled */
4335 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED &&
4336 ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
4337 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)))) {
4338 adapter->num_tx_queues = f_fdir->indices;
4339 adapter->num_rx_queues = f_fdir->indices;
4340 ret = true;
4341 } else {
4342 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
4343 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
4344 }
4345 return ret;
4346}
4347
Yi Zou0331a832009-05-17 12:33:52 +00004348#ifdef IXGBE_FCOE
4349/**
4350 * ixgbe_set_fcoe_queues: Allocate queues for Fiber Channel over Ethernet (FCoE)
4351 * @adapter: board private structure to initialize
4352 *
4353 * FCoE RX FCRETA can use up to 8 rx queues for up to 8 different exchanges.
4354 * The ring feature mask is not used as a mask for FCoE, as it can take any 8
4355 * rx queues out of the max number of rx queues, instead, it is used as the
4356 * index of the first rx queue used by FCoE.
4357 *
4358 **/
4359static inline bool ixgbe_set_fcoe_queues(struct ixgbe_adapter *adapter)
4360{
Yi Zou0331a832009-05-17 12:33:52 +00004361 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
4362
John Fastabende5b64632011-03-08 03:44:52 +00004363 if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
4364 return false;
4365
4366 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
4367#ifdef CONFIG_IXGBE_DCB
4368 int tc;
4369 struct net_device *dev = adapter->netdev;
4370
4371 tc = netdev_get_prio_tc_map(dev, adapter->fcoe.up);
4372 f->indices = dev->tc_to_txq[tc].count;
4373 f->mask = dev->tc_to_txq[tc].offset;
4374#endif
4375 } else {
4376 f->indices = min((int)num_online_cpus(), f->indices);
4377
Yi Zou8de8b2e2009-09-03 14:55:50 +00004378 adapter->num_rx_queues = 1;
4379 adapter->num_tx_queues = 1;
John Fastabende5b64632011-03-08 03:44:52 +00004380
Yi Zou0331a832009-05-17 12:33:52 +00004381 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00004382 e_info(probe, "FCoE enabled with RSS\n");
Yi Zou8faa2a72009-07-09 02:29:50 +00004383 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
4384 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
4385 ixgbe_set_fdir_queues(adapter);
4386 else
4387 ixgbe_set_rss_queues(adapter);
Yi Zou0331a832009-05-17 12:33:52 +00004388 }
4389 /* adding FCoE rx rings to the end */
4390 f->mask = adapter->num_rx_queues;
4391 adapter->num_rx_queues += f->indices;
Yi Zou8de8b2e2009-09-03 14:55:50 +00004392 adapter->num_tx_queues += f->indices;
Yi Zou0331a832009-05-17 12:33:52 +00004393 }
4394
John Fastabende5b64632011-03-08 03:44:52 +00004395 return true;
4396}
4397#endif /* IXGBE_FCOE */
4398
4399#ifdef CONFIG_IXGBE_DCB
4400static inline bool ixgbe_set_dcb_queues(struct ixgbe_adapter *adapter)
4401{
4402 bool ret = false;
4403 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_DCB];
4404 int i, q;
4405
4406 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
4407 return ret;
4408
4409 f->indices = 0;
4410 for (i = 0; i < MAX_TRAFFIC_CLASS; i++) {
4411 q = min((int)num_online_cpus(), MAX_TRAFFIC_CLASS);
4412 f->indices += q;
4413 }
4414
4415 f->mask = 0x7 << 3;
4416 adapter->num_rx_queues = f->indices;
4417 adapter->num_tx_queues = f->indices;
4418 ret = true;
4419
4420#ifdef IXGBE_FCOE
4421 /* FCoE enabled queues require special configuration done through
4422 * configure_fcoe() and others. Here we map FCoE indices onto the
4423 * DCB queue pairs allowing FCoE to own configuration later.
4424 */
4425 ixgbe_set_fcoe_queues(adapter);
4426#endif
4427
Yi Zou0331a832009-05-17 12:33:52 +00004428 return ret;
4429}
John Fastabende5b64632011-03-08 03:44:52 +00004430#endif
Yi Zou0331a832009-05-17 12:33:52 +00004431
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004432/**
4433 * ixgbe_set_sriov_queues: Allocate queues for IOV use
4434 * @adapter: board private structure to initialize
4435 *
4436 * IOV doesn't actually use anything, so just NAK the
4437 * request for now and let the other queue routines
4438 * figure out what to do.
4439 */
4440static inline bool ixgbe_set_sriov_queues(struct ixgbe_adapter *adapter)
4441{
4442 return false;
4443}
4444
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004445/*
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004446 * ixgbe_set_num_queues: Allocate queues for device, feature dependent
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004447 * @adapter: board private structure to initialize
4448 *
4449 * This is the top level queue allocation routine. The order here is very
4450 * important, starting with the "most" number of features turned on at once,
4451 * and ending with the smallest set of features. This way large combinations
4452 * can be allocated if they're turned on, and smaller combinations are the
4453 * fallthrough conditions.
4454 *
4455 **/
Ben Hutchings847f53f2010-09-27 08:28:56 +00004456static int ixgbe_set_num_queues(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004457{
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004458 /* Start with base case */
4459 adapter->num_rx_queues = 1;
4460 adapter->num_tx_queues = 1;
4461 adapter->num_rx_pools = adapter->num_rx_queues;
4462 adapter->num_rx_queues_per_pool = 1;
4463
4464 if (ixgbe_set_sriov_queues(adapter))
Ben Hutchings847f53f2010-09-27 08:28:56 +00004465 goto done;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004466
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004467#ifdef CONFIG_IXGBE_DCB
4468 if (ixgbe_set_dcb_queues(adapter))
Wu Fengguangaf22ab12009-04-14 21:54:07 -07004469 goto done;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004470
4471#endif
John Fastabende5b64632011-03-08 03:44:52 +00004472#ifdef IXGBE_FCOE
4473 if (ixgbe_set_fcoe_queues(adapter))
4474 goto done;
4475
4476#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004477 if (ixgbe_set_fdir_queues(adapter))
4478 goto done;
4479
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004480 if (ixgbe_set_rss_queues(adapter))
Wu Fengguangaf22ab12009-04-14 21:54:07 -07004481 goto done;
4482
4483 /* fallback to base case */
4484 adapter->num_rx_queues = 1;
4485 adapter->num_tx_queues = 1;
4486
4487done:
Ben Hutchings847f53f2010-09-27 08:28:56 +00004488 /* Notify the stack of the (possibly) reduced queue counts. */
John Fastabendf0796d52010-07-01 13:21:57 +00004489 netif_set_real_num_tx_queues(adapter->netdev, adapter->num_tx_queues);
Ben Hutchings847f53f2010-09-27 08:28:56 +00004490 return netif_set_real_num_rx_queues(adapter->netdev,
4491 adapter->num_rx_queues);
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004492}
4493
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004494static void ixgbe_acquire_msix_vectors(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00004495 int vectors)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004496{
4497 int err, vector_threshold;
4498
4499 /* We'll want at least 3 (vector_threshold):
4500 * 1) TxQ[0] Cleanup
4501 * 2) RxQ[0] Cleanup
4502 * 3) Other (Link Status Change, etc.)
4503 * 4) TCP Timer (optional)
4504 */
4505 vector_threshold = MIN_MSIX_COUNT;
4506
4507 /* The more we get, the more we will assign to Tx/Rx Cleanup
4508 * for the separate queues...where Rx Cleanup >= Tx Cleanup.
4509 * Right now, we simply care about how many we'll get; we'll
4510 * set them up later while requesting irq's.
4511 */
4512 while (vectors >= vector_threshold) {
4513 err = pci_enable_msix(adapter->pdev, adapter->msix_entries,
Joe Perchese8e9f692010-09-07 21:34:53 +00004514 vectors);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004515 if (!err) /* Success in acquiring all requested vectors. */
4516 break;
4517 else if (err < 0)
4518 vectors = 0; /* Nasty failure, quit now */
4519 else /* err == number of vectors we should try again with */
4520 vectors = err;
4521 }
4522
4523 if (vectors < vector_threshold) {
4524 /* Can't allocate enough MSI-X interrupts? Oh well.
4525 * This just means we'll go with either a single MSI
4526 * vector or fall back to legacy interrupts.
4527 */
Emil Tantilov849c4542010-06-03 16:53:41 +00004528 netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
4529 "Unable to allocate MSI-X interrupts\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004530 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
4531 kfree(adapter->msix_entries);
4532 adapter->msix_entries = NULL;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004533 } else {
4534 adapter->flags |= IXGBE_FLAG_MSIX_ENABLED; /* Woot! */
Peter P Waskiewicz Jreb7f1392009-02-01 01:18:58 -08004535 /*
4536 * Adjust for only the vectors we'll use, which is minimum
4537 * of max_msix_q_vectors + NON_Q_VECTORS, or the number of
4538 * vectors we were allocated.
4539 */
4540 adapter->num_msix_vectors = min(vectors,
Joe Perchese8e9f692010-09-07 21:34:53 +00004541 adapter->max_msix_q_vectors + NON_Q_VECTORS);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004542 }
4543}
4544
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004545/**
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004546 * ixgbe_cache_ring_rss - Descriptor ring to register mapping for RSS
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004547 * @adapter: board private structure to initialize
4548 *
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004549 * Cache the descriptor ring offsets for RSS to the assigned rings.
4550 *
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004551 **/
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004552static inline bool ixgbe_cache_ring_rss(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004553{
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004554 int i;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004555
Alexander Duyck9d6b7582010-11-16 19:27:06 -08004556 if (!(adapter->flags & IXGBE_FLAG_RSS_ENABLED))
4557 return false;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004558
Alexander Duyck9d6b7582010-11-16 19:27:06 -08004559 for (i = 0; i < adapter->num_rx_queues; i++)
4560 adapter->rx_ring[i]->reg_idx = i;
4561 for (i = 0; i < adapter->num_tx_queues; i++)
4562 adapter->tx_ring[i]->reg_idx = i;
4563
4564 return true;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004565}
4566
4567#ifdef CONFIG_IXGBE_DCB
John Fastabende5b64632011-03-08 03:44:52 +00004568
4569/* ixgbe_get_first_reg_idx - Return first register index associated with ring */
4570void ixgbe_get_first_reg_idx(struct ixgbe_adapter *adapter, u8 tc,
4571 unsigned int *tx, unsigned int *rx)
4572{
4573 struct net_device *dev = adapter->netdev;
4574 struct ixgbe_hw *hw = &adapter->hw;
4575 u8 num_tcs = netdev_get_num_tc(dev);
4576
4577 *tx = 0;
4578 *rx = 0;
4579
4580 switch (hw->mac.type) {
4581 case ixgbe_mac_82598EB:
4582 *tx = tc << 3;
4583 *rx = tc << 2;
4584 break;
4585 case ixgbe_mac_82599EB:
4586 case ixgbe_mac_X540:
4587 if (num_tcs == 8) {
4588 if (tc < 3) {
4589 *tx = tc << 5;
4590 *rx = tc << 4;
4591 } else if (tc < 5) {
4592 *tx = ((tc + 2) << 4);
4593 *rx = tc << 4;
4594 } else if (tc < num_tcs) {
4595 *tx = ((tc + 8) << 3);
4596 *rx = tc << 4;
4597 }
4598 } else if (num_tcs == 4) {
4599 *rx = tc << 5;
4600 switch (tc) {
4601 case 0:
4602 *tx = 0;
4603 break;
4604 case 1:
4605 *tx = 64;
4606 break;
4607 case 2:
4608 *tx = 96;
4609 break;
4610 case 3:
4611 *tx = 112;
4612 break;
4613 default:
4614 break;
4615 }
4616 }
4617 break;
4618 default:
4619 break;
4620 }
4621}
4622
4623#define IXGBE_MAX_Q_PER_TC (IXGBE_MAX_DCB_INDICES / MAX_TRAFFIC_CLASS)
4624
4625/* ixgbe_setup_tc - routine to configure net_device for multiple traffic
4626 * classes.
4627 *
4628 * @netdev: net device to configure
4629 * @tc: number of traffic classes to enable
4630 */
4631int ixgbe_setup_tc(struct net_device *dev, u8 tc)
4632{
4633 int i;
4634 unsigned int q, offset = 0;
4635
4636 if (!tc) {
4637 netdev_reset_tc(dev);
4638 } else {
John Fastabend24095aa2011-02-23 05:58:03 +00004639 struct ixgbe_adapter *adapter = netdev_priv(dev);
4640
4641 /* Hardware supports up to 8 traffic classes */
4642 if (tc > MAX_TRAFFIC_CLASS || netdev_set_num_tc(dev, tc))
John Fastabende5b64632011-03-08 03:44:52 +00004643 return -EINVAL;
4644
4645 /* Partition Tx queues evenly amongst traffic classes */
4646 for (i = 0; i < tc; i++) {
4647 q = min((int)num_online_cpus(), IXGBE_MAX_Q_PER_TC);
4648 netdev_set_prio_tc_map(dev, i, i);
4649 netdev_set_tc_queue(dev, i, q, offset);
4650 offset += q;
4651 }
John Fastabend24095aa2011-02-23 05:58:03 +00004652
4653 /* This enables multiple traffic class support in the hardware
4654 * which defaults to strict priority transmission by default.
4655 * If traffic classes are already enabled perhaps through DCB
4656 * code path then existing configuration will be used.
4657 */
4658 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED) &&
4659 dev->dcbnl_ops && dev->dcbnl_ops->setdcbx) {
4660 struct ieee_ets ets = {
4661 .prio_tc = {0, 1, 2, 3, 4, 5, 6, 7},
4662 };
4663 u8 mode = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_IEEE;
4664
4665 dev->dcbnl_ops->setdcbx(dev, mode);
4666 dev->dcbnl_ops->ieee_setets(dev, &ets);
4667 }
John Fastabende5b64632011-03-08 03:44:52 +00004668 }
4669 return 0;
4670}
4671
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004672/**
4673 * ixgbe_cache_ring_dcb - Descriptor ring to register mapping for DCB
4674 * @adapter: board private structure to initialize
4675 *
4676 * Cache the descriptor ring offsets for DCB to the assigned rings.
4677 *
4678 **/
4679static inline bool ixgbe_cache_ring_dcb(struct ixgbe_adapter *adapter)
4680{
John Fastabende5b64632011-03-08 03:44:52 +00004681 struct net_device *dev = adapter->netdev;
4682 int i, j, k;
4683 u8 num_tcs = netdev_get_num_tc(dev);
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004684
Alexander Duyckbd508172010-11-16 19:27:03 -08004685 if (!(adapter->flags & IXGBE_FLAG_DCB_ENABLED))
4686 return false;
4687
John Fastabende5b64632011-03-08 03:44:52 +00004688 for (i = 0, k = 0; i < num_tcs; i++) {
4689 unsigned int tx_s, rx_s;
4690 u16 count = dev->tc_to_txq[i].count;
4691
4692 ixgbe_get_first_reg_idx(adapter, i, &tx_s, &rx_s);
4693 for (j = 0; j < count; j++, k++) {
4694 adapter->tx_ring[k]->reg_idx = tx_s + j;
4695 adapter->rx_ring[k]->reg_idx = rx_s + j;
4696 adapter->tx_ring[k]->dcb_tc = i;
4697 adapter->rx_ring[k]->dcb_tc = i;
Alexander Duyckbd508172010-11-16 19:27:03 -08004698 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004699 }
John Fastabende5b64632011-03-08 03:44:52 +00004700
4701 return true;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004702}
4703#endif
4704
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004705/**
4706 * ixgbe_cache_ring_fdir - Descriptor ring to register mapping for Flow Director
4707 * @adapter: board private structure to initialize
4708 *
4709 * Cache the descriptor ring offsets for Flow Director to the assigned rings.
4710 *
4711 **/
Joe Perchese8e9f692010-09-07 21:34:53 +00004712static inline bool ixgbe_cache_ring_fdir(struct ixgbe_adapter *adapter)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004713{
4714 int i;
4715 bool ret = false;
4716
4717 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED &&
4718 ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
4719 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))) {
4720 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004721 adapter->rx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004722 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004723 adapter->tx_ring[i]->reg_idx = i;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004724 ret = true;
4725 }
4726
4727 return ret;
4728}
4729
Yi Zou0331a832009-05-17 12:33:52 +00004730#ifdef IXGBE_FCOE
4731/**
4732 * ixgbe_cache_ring_fcoe - Descriptor ring to register mapping for the FCoE
4733 * @adapter: board private structure to initialize
4734 *
4735 * Cache the descriptor ring offsets for FCoE mode to the assigned rings.
4736 *
4737 */
4738static inline bool ixgbe_cache_ring_fcoe(struct ixgbe_adapter *adapter)
4739{
Yi Zou0331a832009-05-17 12:33:52 +00004740 struct ixgbe_ring_feature *f = &adapter->ring_feature[RING_F_FCOE];
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004741 int i;
4742 u8 fcoe_rx_i = 0, fcoe_tx_i = 0;
Yi Zou0331a832009-05-17 12:33:52 +00004743
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004744 if (!(adapter->flags & IXGBE_FLAG_FCOE_ENABLED))
4745 return false;
4746
Alexander Duyckbf29ee62010-11-16 19:27:07 -08004747 if (adapter->flags & IXGBE_FLAG_RSS_ENABLED) {
4748 if ((adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) ||
4749 (adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE))
4750 ixgbe_cache_ring_fdir(adapter);
4751 else
4752 ixgbe_cache_ring_rss(adapter);
4753
4754 fcoe_rx_i = f->mask;
4755 fcoe_tx_i = f->mask;
4756 }
4757 for (i = 0; i < f->indices; i++, fcoe_rx_i++, fcoe_tx_i++) {
4758 adapter->rx_ring[f->mask + i]->reg_idx = fcoe_rx_i;
4759 adapter->tx_ring[f->mask + i]->reg_idx = fcoe_tx_i;
4760 }
4761 return true;
Yi Zou0331a832009-05-17 12:33:52 +00004762}
4763
4764#endif /* IXGBE_FCOE */
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004765/**
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004766 * ixgbe_cache_ring_sriov - Descriptor ring to register mapping for sriov
4767 * @adapter: board private structure to initialize
4768 *
4769 * SR-IOV doesn't use any descriptor rings but changes the default if
4770 * no other mapping is used.
4771 *
4772 */
4773static inline bool ixgbe_cache_ring_sriov(struct ixgbe_adapter *adapter)
4774{
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004775 adapter->rx_ring[0]->reg_idx = adapter->num_vfs * 2;
4776 adapter->tx_ring[0]->reg_idx = adapter->num_vfs * 2;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004777 if (adapter->num_vfs)
4778 return true;
4779 else
4780 return false;
4781}
4782
4783/**
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004784 * ixgbe_cache_ring_register - Descriptor ring to register mapping
4785 * @adapter: board private structure to initialize
4786 *
4787 * Once we know the feature-set enabled for the device, we'll cache
4788 * the register offset the descriptor ring is assigned to.
4789 *
4790 * Note, the order the various feature calls is important. It must start with
4791 * the "most" features enabled at the same time, then trickle down to the
4792 * least amount of features turned on at once.
4793 **/
4794static void ixgbe_cache_ring_register(struct ixgbe_adapter *adapter)
4795{
4796 /* start with default case */
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004797 adapter->rx_ring[0]->reg_idx = 0;
4798 adapter->tx_ring[0]->reg_idx = 0;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004799
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004800 if (ixgbe_cache_ring_sriov(adapter))
4801 return;
4802
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004803#ifdef CONFIG_IXGBE_DCB
4804 if (ixgbe_cache_ring_dcb(adapter))
4805 return;
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004806#endif
John Fastabende5b64632011-03-08 03:44:52 +00004807
4808#ifdef IXGBE_FCOE
4809 if (ixgbe_cache_ring_fcoe(adapter))
4810 return;
4811#endif /* IXGBE_FCOE */
4812
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004813 if (ixgbe_cache_ring_fdir(adapter))
4814 return;
4815
Peter P Waskiewicz Jrbc971142009-02-05 23:53:59 -08004816 if (ixgbe_cache_ring_rss(adapter))
4817 return;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004818}
4819
Auke Kok9a799d72007-09-15 14:07:45 -07004820/**
4821 * ixgbe_alloc_queues - Allocate memory for all rings
4822 * @adapter: board private structure to initialize
4823 *
4824 * We allocate one ring per queue at run-time since we don't know the
Jesse Brandeburg4df10462009-03-13 22:15:31 +00004825 * number of queues at compile-time. The polling_netdev array is
4826 * intended for Multiqueue, but should work fine with a single queue.
Auke Kok9a799d72007-09-15 14:07:45 -07004827 **/
Alexander Duyck2f90b862008-11-20 20:52:10 -08004828static int ixgbe_alloc_queues(struct ixgbe_adapter *adapter)
Auke Kok9a799d72007-09-15 14:07:45 -07004829{
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004830 int rx = 0, tx = 0, nid = adapter->node;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004831
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004832 if (nid < 0 || !node_online(nid))
4833 nid = first_online_node;
4834
4835 for (; tx < adapter->num_tx_queues; tx++) {
4836 struct ixgbe_ring *ring;
4837
4838 ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, nid);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004839 if (!ring)
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004840 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004841 if (!ring)
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004842 goto err_allocation;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004843 ring->count = adapter->tx_ring_count;
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004844 ring->queue_index = tx;
4845 ring->numa_node = nid;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004846 ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08004847 ring->netdev = adapter->netdev;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004848
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004849 adapter->tx_ring[tx] = ring;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004850 }
Jesse Brandeburgb9804972008-09-11 20:00:29 -07004851
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004852 for (; rx < adapter->num_rx_queues; rx++) {
4853 struct ixgbe_ring *ring;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004854
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004855 ring = kzalloc_node(sizeof(*ring), GFP_KERNEL, nid);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004856 if (!ring)
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004857 ring = kzalloc(sizeof(*ring), GFP_KERNEL);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004858 if (!ring)
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004859 goto err_allocation;
4860 ring->count = adapter->rx_ring_count;
4861 ring->queue_index = rx;
4862 ring->numa_node = nid;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08004863 ring->dev = &adapter->pdev->dev;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08004864 ring->netdev = adapter->netdev;
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00004865
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004866 adapter->rx_ring[rx] = ring;
Auke Kok9a799d72007-09-15 14:07:45 -07004867 }
4868
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004869 ixgbe_cache_ring_register(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07004870
4871 return 0;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004872
Eric Dumazete2ddeba2010-11-16 19:27:18 -08004873err_allocation:
4874 while (tx)
4875 kfree(adapter->tx_ring[--tx]);
4876
4877 while (rx)
4878 kfree(adapter->rx_ring[--rx]);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004879 return -ENOMEM;
4880}
4881
4882/**
4883 * ixgbe_set_interrupt_capability - set MSI-X or MSI if supported
4884 * @adapter: board private structure to initialize
4885 *
4886 * Attempt to configure the interrupts using the best available
4887 * capabilities of the hardware and the kernel.
4888 **/
Al Virofeea6a52008-11-27 15:34:07 -08004889static int ixgbe_set_interrupt_capability(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004890{
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004891 struct ixgbe_hw *hw = &adapter->hw;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004892 int err = 0;
4893 int vector, v_budget;
4894
4895 /*
4896 * It's easy to be greedy for MSI-X vectors, but it really
4897 * doesn't do us much good if we have a lot more vectors
4898 * than CPU's. So let's be conservative and only ask for
PJ Waskiewicz342bde12009-11-12 23:50:43 +00004899 * (roughly) the same number of vectors as there are CPU's.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004900 */
4901 v_budget = min(adapter->num_rx_queues + adapter->num_tx_queues,
Joe Perchese8e9f692010-09-07 21:34:53 +00004902 (int)num_online_cpus()) + NON_Q_VECTORS;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004903
4904 /*
4905 * At the same time, hardware can only support a maximum of
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004906 * hw.mac->max_msix_vectors vectors. With features
4907 * such as RSS and VMDq, we can easily surpass the number of Rx and Tx
4908 * descriptor queues supported by our device. Thus, we cap it off in
4909 * those rare cases where the cpu count also exceeds our vector limit.
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004910 */
PJ Waskiewicz8be0e462009-03-31 21:34:05 +00004911 v_budget = min(v_budget, (int)hw->mac.max_msix_vectors);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004912
4913 /* A failure in MSI-X entry allocation isn't fatal, but it does
4914 * mean we disable MSI-X capabilities of the adapter. */
4915 adapter->msix_entries = kcalloc(v_budget,
Joe Perchese8e9f692010-09-07 21:34:53 +00004916 sizeof(struct msix_entry), GFP_KERNEL);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004917 if (adapter->msix_entries) {
4918 for (vector = 0; vector < v_budget; vector++)
4919 adapter->msix_entries[vector].entry = vector;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004920
Alexander Duyck7a921c92009-05-06 10:43:28 +00004921 ixgbe_acquire_msix_vectors(adapter, v_budget);
4922
4923 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
4924 goto out;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004925 }
David S. Miller26d27842010-05-03 15:18:22 -07004926
Alexander Duyck7a921c92009-05-06 10:43:28 +00004927 adapter->flags &= ~IXGBE_FLAG_DCB_ENABLED;
4928 adapter->flags &= ~IXGBE_FLAG_RSS_ENABLED;
Alexander Duyck45b9f502011-01-06 14:29:59 +00004929 if (adapter->flags & (IXGBE_FLAG_FDIR_HASH_CAPABLE |
4930 IXGBE_FLAG_FDIR_PERFECT_CAPABLE)) {
4931 e_err(probe,
4932 "Flow Director is not supported while multiple "
4933 "queues are disabled. Disabling Flow Director\n");
4934 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00004935 adapter->flags &= ~IXGBE_FLAG_FDIR_HASH_CAPABLE;
4936 adapter->flags &= ~IXGBE_FLAG_FDIR_PERFECT_CAPABLE;
4937 adapter->atr_sample_rate = 0;
Greg Rose1cdd1ec2010-01-09 02:26:46 +00004938 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
4939 ixgbe_disable_sriov(adapter);
4940
Ben Hutchings847f53f2010-09-27 08:28:56 +00004941 err = ixgbe_set_num_queues(adapter);
4942 if (err)
4943 return err;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004944
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004945 err = pci_enable_msi(adapter->pdev);
4946 if (!err) {
4947 adapter->flags |= IXGBE_FLAG_MSI_ENABLED;
4948 } else {
Emil Tantilov849c4542010-06-03 16:53:41 +00004949 netif_printk(adapter, hw, KERN_DEBUG, adapter->netdev,
4950 "Unable to allocate MSI interrupt, "
4951 "falling back to legacy. Error: %d\n", err);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004952 /* reset err */
4953 err = 0;
4954 }
4955
4956out:
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08004957 return err;
4958}
4959
Alexander Duyck7a921c92009-05-06 10:43:28 +00004960/**
4961 * ixgbe_alloc_q_vectors - Allocate memory for interrupt vectors
4962 * @adapter: board private structure to initialize
4963 *
4964 * We allocate one q_vector per queue interrupt. If allocation fails we
4965 * return -ENOMEM.
4966 **/
4967static int ixgbe_alloc_q_vectors(struct ixgbe_adapter *adapter)
4968{
4969 int q_idx, num_q_vectors;
4970 struct ixgbe_q_vector *q_vector;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004971 int (*poll)(struct napi_struct *, int);
4972
4973 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
4974 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004975 poll = &ixgbe_clean_rxtx_many;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004976 } else {
4977 num_q_vectors = 1;
Alexander Duyck7a921c92009-05-06 10:43:28 +00004978 poll = &ixgbe_poll;
4979 }
4980
4981 for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004982 q_vector = kzalloc_node(sizeof(struct ixgbe_q_vector),
Joe Perchese8e9f692010-09-07 21:34:53 +00004983 GFP_KERNEL, adapter->node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00004984 if (!q_vector)
4985 q_vector = kzalloc(sizeof(struct ixgbe_q_vector),
Joe Perchese8e9f692010-09-07 21:34:53 +00004986 GFP_KERNEL);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004987 if (!q_vector)
4988 goto err_out;
4989 q_vector->adapter = adapter;
Nelson, Shannonf7554a22009-09-18 09:46:06 +00004990 if (q_vector->txr_count && !q_vector->rxr_count)
4991 q_vector->eitr = adapter->tx_eitr_param;
4992 else
4993 q_vector->eitr = adapter->rx_eitr_param;
Alexander Duyckfe49f042009-06-04 16:00:09 +00004994 q_vector->v_idx = q_idx;
Alexander Duyck91281fd2009-06-04 16:00:27 +00004995 netif_napi_add(adapter->netdev, &q_vector->napi, (*poll), 64);
Alexander Duyck7a921c92009-05-06 10:43:28 +00004996 adapter->q_vector[q_idx] = q_vector;
4997 }
4998
4999 return 0;
5000
5001err_out:
5002 while (q_idx) {
5003 q_idx--;
5004 q_vector = adapter->q_vector[q_idx];
5005 netif_napi_del(&q_vector->napi);
5006 kfree(q_vector);
5007 adapter->q_vector[q_idx] = NULL;
5008 }
5009 return -ENOMEM;
5010}
5011
5012/**
5013 * ixgbe_free_q_vectors - Free memory allocated for interrupt vectors
5014 * @adapter: board private structure to initialize
5015 *
5016 * This function frees the memory allocated to the q_vectors. In addition if
5017 * NAPI is enabled it will delete any references to the NAPI struct prior
5018 * to freeing the q_vector.
5019 **/
5020static void ixgbe_free_q_vectors(struct ixgbe_adapter *adapter)
5021{
5022 int q_idx, num_q_vectors;
Alexander Duyck7a921c92009-05-06 10:43:28 +00005023
Alexander Duyck91281fd2009-06-04 16:00:27 +00005024 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED)
Alexander Duyck7a921c92009-05-06 10:43:28 +00005025 num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
Alexander Duyck91281fd2009-06-04 16:00:27 +00005026 else
Alexander Duyck7a921c92009-05-06 10:43:28 +00005027 num_q_vectors = 1;
Alexander Duyck7a921c92009-05-06 10:43:28 +00005028
5029 for (q_idx = 0; q_idx < num_q_vectors; q_idx++) {
5030 struct ixgbe_q_vector *q_vector = adapter->q_vector[q_idx];
Alexander Duyck7a921c92009-05-06 10:43:28 +00005031 adapter->q_vector[q_idx] = NULL;
Alexander Duyck91281fd2009-06-04 16:00:27 +00005032 netif_napi_del(&q_vector->napi);
Alexander Duyck7a921c92009-05-06 10:43:28 +00005033 kfree(q_vector);
5034 }
5035}
5036
Don Skidmore7b25cdb2009-08-25 04:47:32 +00005037static void ixgbe_reset_interrupt_capability(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005038{
5039 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
5040 adapter->flags &= ~IXGBE_FLAG_MSIX_ENABLED;
5041 pci_disable_msix(adapter->pdev);
5042 kfree(adapter->msix_entries);
5043 adapter->msix_entries = NULL;
5044 } else if (adapter->flags & IXGBE_FLAG_MSI_ENABLED) {
5045 adapter->flags &= ~IXGBE_FLAG_MSI_ENABLED;
5046 pci_disable_msi(adapter->pdev);
5047 }
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005048}
5049
5050/**
5051 * ixgbe_init_interrupt_scheme - Determine proper interrupt scheme
5052 * @adapter: board private structure to initialize
5053 *
5054 * We determine which interrupt scheme to use based on...
5055 * - Kernel support (MSI, MSI-X)
5056 * - which can be user-defined (via MODULE_PARAM)
5057 * - Hardware queue count (num_*_queues)
5058 * - defined by miscellaneous hardware support/features (RSS, etc.)
5059 **/
Alexander Duyck2f90b862008-11-20 20:52:10 -08005060int ixgbe_init_interrupt_scheme(struct ixgbe_adapter *adapter)
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005061{
5062 int err;
5063
5064 /* Number of supported queues */
Ben Hutchings847f53f2010-09-27 08:28:56 +00005065 err = ixgbe_set_num_queues(adapter);
5066 if (err)
5067 return err;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005068
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005069 err = ixgbe_set_interrupt_capability(adapter);
5070 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005071 e_dev_err("Unable to setup interrupt capabilities\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005072 goto err_set_interrupt;
5073 }
5074
Alexander Duyck7a921c92009-05-06 10:43:28 +00005075 err = ixgbe_alloc_q_vectors(adapter);
5076 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005077 e_dev_err("Unable to allocate memory for queue vectors\n");
Alexander Duyck7a921c92009-05-06 10:43:28 +00005078 goto err_alloc_q_vectors;
5079 }
5080
5081 err = ixgbe_alloc_queues(adapter);
5082 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005083 e_dev_err("Unable to allocate memory for queues\n");
Alexander Duyck7a921c92009-05-06 10:43:28 +00005084 goto err_alloc_queues;
5085 }
5086
Emil Tantilov849c4542010-06-03 16:53:41 +00005087 e_dev_info("Multiqueue %s: Rx Queue count = %u, Tx Queue count = %u\n",
Emil Tantilov396e7992010-07-01 20:05:12 +00005088 (adapter->num_rx_queues > 1) ? "Enabled" : "Disabled",
5089 adapter->num_rx_queues, adapter->num_tx_queues);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005090
5091 set_bit(__IXGBE_DOWN, &adapter->state);
5092
5093 return 0;
5094
Alexander Duyck7a921c92009-05-06 10:43:28 +00005095err_alloc_queues:
5096 ixgbe_free_q_vectors(adapter);
5097err_alloc_q_vectors:
5098 ixgbe_reset_interrupt_capability(adapter);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005099err_set_interrupt:
Alexander Duyck7a921c92009-05-06 10:43:28 +00005100 return err;
5101}
5102
Eric Dumazet1a515022010-11-16 19:26:42 -08005103static void ring_free_rcu(struct rcu_head *head)
5104{
5105 kfree(container_of(head, struct ixgbe_ring, rcu));
5106}
5107
Alexander Duyck7a921c92009-05-06 10:43:28 +00005108/**
5109 * ixgbe_clear_interrupt_scheme - Clear the current interrupt scheme settings
5110 * @adapter: board private structure to clear interrupt scheme on
5111 *
5112 * We go through and clear interrupt specific resources and reset the structure
5113 * to pre-load conditions
5114 **/
5115void ixgbe_clear_interrupt_scheme(struct ixgbe_adapter *adapter)
5116{
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005117 int i;
5118
5119 for (i = 0; i < adapter->num_tx_queues; i++) {
5120 kfree(adapter->tx_ring[i]);
5121 adapter->tx_ring[i] = NULL;
5122 }
5123 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08005124 struct ixgbe_ring *ring = adapter->rx_ring[i];
5125
5126 /* ixgbe_get_stats64() might access this ring, we must wait
5127 * a grace period before freeing it.
5128 */
5129 call_rcu(&ring->rcu, ring_free_rcu);
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005130 adapter->rx_ring[i] = NULL;
5131 }
Alexander Duyck7a921c92009-05-06 10:43:28 +00005132
Don Skidmoreb8eb3a12010-12-01 20:54:53 +00005133 adapter->num_tx_queues = 0;
5134 adapter->num_rx_queues = 0;
5135
Alexander Duyck7a921c92009-05-06 10:43:28 +00005136 ixgbe_free_q_vectors(adapter);
5137 ixgbe_reset_interrupt_capability(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005138}
5139
5140/**
Donald Skidmorec4900be2008-11-20 21:11:42 -08005141 * ixgbe_sfp_timer - worker thread to find a missing module
5142 * @data: pointer to our adapter struct
5143 **/
5144static void ixgbe_sfp_timer(unsigned long data)
5145{
5146 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
5147
Jesse Brandeburg4df10462009-03-13 22:15:31 +00005148 /*
5149 * Do the sfp_timer outside of interrupt context due to the
Donald Skidmorec4900be2008-11-20 21:11:42 -08005150 * delays that sfp+ detection requires
5151 */
5152 schedule_work(&adapter->sfp_task);
5153}
5154
5155/**
5156 * ixgbe_sfp_task - worker thread to find a missing module
5157 * @work: pointer to work_struct containing our data
5158 **/
5159static void ixgbe_sfp_task(struct work_struct *work)
5160{
5161 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00005162 struct ixgbe_adapter,
5163 sfp_task);
Donald Skidmorec4900be2008-11-20 21:11:42 -08005164 struct ixgbe_hw *hw = &adapter->hw;
5165
5166 if ((hw->phy.type == ixgbe_phy_nl) &&
5167 (hw->phy.sfp_type == ixgbe_sfp_type_not_present)) {
5168 s32 ret = hw->phy.ops.identify_sfp(hw);
Don Skidmore63d6e1d2009-07-02 12:50:12 +00005169 if (ret == IXGBE_ERR_SFP_NOT_PRESENT)
Donald Skidmorec4900be2008-11-20 21:11:42 -08005170 goto reschedule;
5171 ret = hw->phy.ops.reset(hw);
5172 if (ret == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005173 e_dev_err("failed to initialize because an unsupported "
5174 "SFP+ module type was detected.\n");
5175 e_dev_err("Reload the driver after installing a "
5176 "supported module.\n");
Donald Skidmorec4900be2008-11-20 21:11:42 -08005177 unregister_netdev(adapter->netdev);
5178 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00005179 e_info(probe, "detected SFP+: %d\n", hw->phy.sfp_type);
Donald Skidmorec4900be2008-11-20 21:11:42 -08005180 }
5181 /* don't need this routine any more */
5182 clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
5183 }
5184 return;
5185reschedule:
5186 if (test_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state))
5187 mod_timer(&adapter->sfp_timer,
Joe Perchese8e9f692010-09-07 21:34:53 +00005188 round_jiffies(jiffies + (2 * HZ)));
Donald Skidmorec4900be2008-11-20 21:11:42 -08005189}
5190
5191/**
Auke Kok9a799d72007-09-15 14:07:45 -07005192 * ixgbe_sw_init - Initialize general software structures (struct ixgbe_adapter)
5193 * @adapter: board private structure to initialize
5194 *
5195 * ixgbe_sw_init initializes the Adapter private data structure.
5196 * Fields are initialized based on PCI device information and
5197 * OS network device settings (MTU size).
5198 **/
5199static int __devinit ixgbe_sw_init(struct ixgbe_adapter *adapter)
5200{
5201 struct ixgbe_hw *hw = &adapter->hw;
5202 struct pci_dev *pdev = adapter->pdev;
Peter Waskiewicz9a713e72010-02-10 16:07:54 +00005203 struct net_device *dev = adapter->netdev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005204 unsigned int rss;
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08005205#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08005206 int j;
5207 struct tc_configuration *tc;
5208#endif
John Fastabend16b61be2010-11-16 19:26:44 -08005209 int max_frame = dev->mtu + ETH_HLEN + ETH_FCS_LEN;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005210
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07005211 /* PCI config space info */
5212
5213 hw->vendor_id = pdev->vendor;
5214 hw->device_id = pdev->device;
5215 hw->revision_id = pdev->revision;
5216 hw->subsystem_vendor_id = pdev->subsystem_vendor;
5217 hw->subsystem_device_id = pdev->subsystem_device;
5218
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005219 /* Set capability flags */
5220 rss = min(IXGBE_MAX_RSS_INDICES, (int)num_online_cpus());
5221 adapter->ring_feature[RING_F_RSS].indices = rss;
5222 adapter->flags |= IXGBE_FLAG_RSS_ENABLED;
Alexander Duyck2f90b862008-11-20 20:52:10 -08005223 adapter->ring_feature[RING_F_DCB].indices = IXGBE_MAX_DCB_INDICES;
Alexander Duyckbd508172010-11-16 19:27:03 -08005224 switch (hw->mac.type) {
5225 case ixgbe_mac_82598EB:
Don Skidmorebf069c92009-05-07 10:39:54 +00005226 if (hw->device_id == IXGBE_DEV_ID_82598AT)
5227 adapter->flags |= IXGBE_FLAG_FAN_FAIL_CAPABLE;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005228 adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82598;
Alexander Duyckbd508172010-11-16 19:27:03 -08005229 break;
5230 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005231 case ixgbe_mac_X540:
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005232 adapter->max_msix_q_vectors = MAX_MSIX_Q_VECTORS_82599;
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00005233 adapter->flags2 |= IXGBE_FLAG2_RSC_CAPABLE;
5234 adapter->flags2 |= IXGBE_FLAG2_RSC_ENABLED;
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07005235 if (hw->device_id == IXGBE_DEV_ID_82599_T3_LOM)
5236 adapter->flags2 |= IXGBE_FLAG2_TEMP_SENSOR_CAPABLE;
Alexander Duyck45b9f502011-01-06 14:29:59 +00005237 /* n-tuple support exists, always init our spinlock */
5238 spin_lock_init(&adapter->fdir_perfect_lock);
5239 /* Flow Director hash filters enabled */
5240 adapter->flags |= IXGBE_FLAG_FDIR_HASH_CAPABLE;
5241 adapter->atr_sample_rate = 20;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005242 adapter->ring_feature[RING_F_FDIR].indices =
Joe Perchese8e9f692010-09-07 21:34:53 +00005243 IXGBE_MAX_FDIR_INDICES;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00005244 adapter->fdir_pballoc = 0;
Yi Zoueacd73f2009-05-13 13:11:06 +00005245#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00005246 adapter->flags |= IXGBE_FLAG_FCOE_CAPABLE;
5247 adapter->flags &= ~IXGBE_FLAG_FCOE_ENABLED;
5248 adapter->ring_feature[RING_F_FCOE].indices = 0;
Yi Zou61a0f422009-12-03 11:32:22 +00005249#ifdef CONFIG_IXGBE_DCB
Yi Zou6ee16522009-08-31 12:34:28 +00005250 /* Default traffic class to use for FCoE */
5251 adapter->fcoe.tc = IXGBE_FCOE_DEFTC;
John Fastabend56075a92010-07-26 20:41:31 +00005252 adapter->fcoe.up = IXGBE_FCOE_DEFTC;
Yi Zou61a0f422009-12-03 11:32:22 +00005253#endif
Yi Zoueacd73f2009-05-13 13:11:06 +00005254#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08005255 break;
5256 default:
5257 break;
Alexander Duyckf8212f92009-04-27 22:42:37 +00005258 }
Alexander Duyck2f90b862008-11-20 20:52:10 -08005259
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08005260#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08005261 /* Configure DCB traffic classes */
5262 for (j = 0; j < MAX_TRAFFIC_CLASS; j++) {
5263 tc = &adapter->dcb_cfg.tc_config[j];
5264 tc->path[DCB_TX_CONFIG].bwg_id = 0;
5265 tc->path[DCB_TX_CONFIG].bwg_percent = 12 + (j & 1);
5266 tc->path[DCB_RX_CONFIG].bwg_id = 0;
5267 tc->path[DCB_RX_CONFIG].bwg_percent = 12 + (j & 1);
5268 tc->dcb_pfc = pfc_disabled;
5269 }
5270 adapter->dcb_cfg.bw_percentage[DCB_TX_CONFIG][0] = 100;
5271 adapter->dcb_cfg.bw_percentage[DCB_RX_CONFIG][0] = 100;
5272 adapter->dcb_cfg.rx_pba_cfg = pba_equal;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005273 adapter->dcb_cfg.pfc_mode_enable = false;
Alexander Duyck2f90b862008-11-20 20:52:10 -08005274 adapter->dcb_set_bitmap = 0x00;
John Fastabend30323092011-03-01 05:25:35 +00005275 adapter->dcbx_cap = DCB_CAP_DCBX_HOST | DCB_CAP_DCBX_VER_CEE;
Alexander Duyck2f90b862008-11-20 20:52:10 -08005276 ixgbe_copy_dcb_cfg(&adapter->dcb_cfg, &adapter->temp_dcb_cfg,
John Fastabende5b64632011-03-08 03:44:52 +00005277 MAX_TRAFFIC_CLASS);
Alexander Duyck2f90b862008-11-20 20:52:10 -08005278
5279#endif
Auke Kok9a799d72007-09-15 14:07:45 -07005280
5281 /* default flow control settings */
Don Skidmorecd7664f2009-03-31 21:33:44 +00005282 hw->fc.requested_mode = ixgbe_fc_full;
Don Skidmore71fd5702009-03-31 21:35:05 +00005283 hw->fc.current_mode = ixgbe_fc_full; /* init for ethtool output */
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00005284#ifdef CONFIG_DCB
5285 adapter->last_lfc_mode = hw->fc.current_mode;
5286#endif
John Fastabend16b61be2010-11-16 19:26:44 -08005287 hw->fc.high_water = FC_HIGH_WATER(max_frame);
5288 hw->fc.low_water = FC_LOW_WATER(max_frame);
Jesse Brandeburg2b9ade92008-08-26 04:27:10 -07005289 hw->fc.pause_time = IXGBE_DEFAULT_FCPAUSE;
5290 hw->fc.send_xon = true;
Don Skidmore71fd5702009-03-31 21:35:05 +00005291 hw->fc.disable_fc_autoneg = false;
Auke Kok9a799d72007-09-15 14:07:45 -07005292
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005293 /* enable itr by default in dynamic mode */
Nelson, Shannonf7554a22009-09-18 09:46:06 +00005294 adapter->rx_itr_setting = 1;
5295 adapter->rx_eitr_param = 20000;
5296 adapter->tx_itr_setting = 1;
5297 adapter->tx_eitr_param = 10000;
Jesse Brandeburg30efa5a2008-09-11 19:58:14 -07005298
5299 /* set defaults for eitr in MegaBytes */
5300 adapter->eitr_low = 10;
5301 adapter->eitr_high = 20;
5302
5303 /* set default ring sizes */
5304 adapter->tx_ring_count = IXGBE_DEFAULT_TXD;
5305 adapter->rx_ring_count = IXGBE_DEFAULT_RXD;
5306
Auke Kok9a799d72007-09-15 14:07:45 -07005307 /* initialize eeprom parameters */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07005308 if (ixgbe_init_eeprom_params_generic(hw)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005309 e_dev_err("EEPROM initialization failed\n");
Auke Kok9a799d72007-09-15 14:07:45 -07005310 return -EIO;
5311 }
5312
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005313 /* enable rx csum by default */
Auke Kok9a799d72007-09-15 14:07:45 -07005314 adapter->flags |= IXGBE_FLAG_RX_CSUM_ENABLED;
5315
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005316 /* get assigned NUMA node */
5317 adapter->node = dev_to_node(&pdev->dev);
5318
Auke Kok9a799d72007-09-15 14:07:45 -07005319 set_bit(__IXGBE_DOWN, &adapter->state);
5320
5321 return 0;
5322}
5323
5324/**
5325 * ixgbe_setup_tx_resources - allocate Tx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005326 * @tx_ring: tx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07005327 *
5328 * Return 0 on success, negative on failure
5329 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005330int ixgbe_setup_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005331{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005332 struct device *dev = tx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07005333 int size;
5334
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005335 size = sizeof(struct ixgbe_tx_buffer) * tx_ring->count;
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005336 tx_ring->tx_buffer_info = vzalloc_node(size, tx_ring->numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005337 if (!tx_ring->tx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005338 tx_ring->tx_buffer_info = vzalloc(size);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005339 if (!tx_ring->tx_buffer_info)
5340 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005341
5342 /* round up to nearest 4K */
Peter P Waskiewicz Jr12207e42009-02-06 21:47:24 -08005343 tx_ring->size = tx_ring->count * sizeof(union ixgbe_adv_tx_desc);
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005344 tx_ring->size = ALIGN(tx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07005345
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005346 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
Nick Nunley1b507732010-04-27 13:10:27 +00005347 &tx_ring->dma, GFP_KERNEL);
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005348 if (!tx_ring->desc)
5349 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005350
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005351 tx_ring->next_to_use = 0;
5352 tx_ring->next_to_clean = 0;
5353 tx_ring->work_limit = tx_ring->count;
Auke Kok9a799d72007-09-15 14:07:45 -07005354 return 0;
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005355
5356err:
5357 vfree(tx_ring->tx_buffer_info);
5358 tx_ring->tx_buffer_info = NULL;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005359 dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
Jesse Brandeburge01c31a2008-08-26 04:27:13 -07005360 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005361}
5362
5363/**
Alexander Duyck69888672008-09-11 20:05:39 -07005364 * ixgbe_setup_all_tx_resources - allocate all queues Tx resources
5365 * @adapter: board private structure
5366 *
5367 * If this function returns with an error, then it's possible one or
5368 * more of the rings is populated (while the rest are not). It is the
5369 * callers duty to clean those orphaned rings.
5370 *
5371 * Return 0 on success, negative on failure
5372 **/
5373static int ixgbe_setup_all_tx_resources(struct ixgbe_adapter *adapter)
5374{
5375 int i, err = 0;
5376
5377 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005378 err = ixgbe_setup_tx_resources(adapter->tx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005379 if (!err)
5380 continue;
Emil Tantilov396e7992010-07-01 20:05:12 +00005381 e_err(probe, "Allocation for Tx Queue %u failed\n", i);
Alexander Duyck69888672008-09-11 20:05:39 -07005382 break;
5383 }
5384
5385 return err;
5386}
5387
5388/**
Auke Kok9a799d72007-09-15 14:07:45 -07005389 * ixgbe_setup_rx_resources - allocate Rx resources (Descriptors)
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005390 * @rx_ring: rx descriptor ring (for a specific queue) to setup
Auke Kok9a799d72007-09-15 14:07:45 -07005391 *
5392 * Returns 0 on success, negative on failure
5393 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005394int ixgbe_setup_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005395{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005396 struct device *dev = rx_ring->dev;
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005397 int size;
Auke Kok9a799d72007-09-15 14:07:45 -07005398
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005399 size = sizeof(struct ixgbe_rx_buffer) * rx_ring->count;
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005400 rx_ring->rx_buffer_info = vzalloc_node(size, rx_ring->numa_node);
Jesse Brandeburg1a6c14a2010-02-03 14:18:50 +00005401 if (!rx_ring->rx_buffer_info)
Eric Dumazet89bf67f2010-11-22 00:15:06 +00005402 rx_ring->rx_buffer_info = vzalloc(size);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005403 if (!rx_ring->rx_buffer_info)
5404 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005405
Auke Kok9a799d72007-09-15 14:07:45 -07005406 /* Round up to nearest 4K */
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005407 rx_ring->size = rx_ring->count * sizeof(union ixgbe_adv_rx_desc);
5408 rx_ring->size = ALIGN(rx_ring->size, 4096);
Auke Kok9a799d72007-09-15 14:07:45 -07005409
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005410 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
Nick Nunley1b507732010-04-27 13:10:27 +00005411 &rx_ring->dma, GFP_KERNEL);
Auke Kok9a799d72007-09-15 14:07:45 -07005412
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005413 if (!rx_ring->desc)
5414 goto err;
Auke Kok9a799d72007-09-15 14:07:45 -07005415
Jesse Brandeburg3a581072008-08-26 04:27:08 -07005416 rx_ring->next_to_clean = 0;
5417 rx_ring->next_to_use = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005418
5419 return 0;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005420err:
5421 vfree(rx_ring->rx_buffer_info);
5422 rx_ring->rx_buffer_info = NULL;
5423 dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
Mallikarjuna R Chilakala177db6f2008-06-18 15:32:19 -07005424 return -ENOMEM;
Auke Kok9a799d72007-09-15 14:07:45 -07005425}
5426
5427/**
Alexander Duyck69888672008-09-11 20:05:39 -07005428 * ixgbe_setup_all_rx_resources - allocate all queues Rx resources
5429 * @adapter: board private structure
5430 *
5431 * If this function returns with an error, then it's possible one or
5432 * more of the rings is populated (while the rest are not). It is the
5433 * callers duty to clean those orphaned rings.
5434 *
5435 * Return 0 on success, negative on failure
5436 **/
Alexander Duyck69888672008-09-11 20:05:39 -07005437static int ixgbe_setup_all_rx_resources(struct ixgbe_adapter *adapter)
5438{
5439 int i, err = 0;
5440
5441 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005442 err = ixgbe_setup_rx_resources(adapter->rx_ring[i]);
Alexander Duyck69888672008-09-11 20:05:39 -07005443 if (!err)
5444 continue;
Emil Tantilov396e7992010-07-01 20:05:12 +00005445 e_err(probe, "Allocation for Rx Queue %u failed\n", i);
Alexander Duyck69888672008-09-11 20:05:39 -07005446 break;
5447 }
5448
5449 return err;
5450}
5451
5452/**
Auke Kok9a799d72007-09-15 14:07:45 -07005453 * ixgbe_free_tx_resources - Free Tx Resources per Queue
Auke Kok9a799d72007-09-15 14:07:45 -07005454 * @tx_ring: Tx descriptor ring for a specific queue
5455 *
5456 * Free all transmit software resources
5457 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005458void ixgbe_free_tx_resources(struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005459{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005460 ixgbe_clean_tx_ring(tx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005461
5462 vfree(tx_ring->tx_buffer_info);
5463 tx_ring->tx_buffer_info = NULL;
5464
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005465 /* if not set, then don't free */
5466 if (!tx_ring->desc)
5467 return;
5468
5469 dma_free_coherent(tx_ring->dev, tx_ring->size,
5470 tx_ring->desc, tx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005471
5472 tx_ring->desc = NULL;
5473}
5474
5475/**
5476 * ixgbe_free_all_tx_resources - Free Tx Resources for All Queues
5477 * @adapter: board private structure
5478 *
5479 * Free all transmit software resources
5480 **/
5481static void ixgbe_free_all_tx_resources(struct ixgbe_adapter *adapter)
5482{
5483 int i;
5484
5485 for (i = 0; i < adapter->num_tx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005486 if (adapter->tx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005487 ixgbe_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005488}
5489
5490/**
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07005491 * ixgbe_free_rx_resources - Free Rx Resources
Auke Kok9a799d72007-09-15 14:07:45 -07005492 * @rx_ring: ring to clean the resources from
5493 *
5494 * Free all receive software resources
5495 **/
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005496void ixgbe_free_rx_resources(struct ixgbe_ring *rx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07005497{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005498 ixgbe_clean_rx_ring(rx_ring);
Auke Kok9a799d72007-09-15 14:07:45 -07005499
5500 vfree(rx_ring->rx_buffer_info);
5501 rx_ring->rx_buffer_info = NULL;
5502
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005503 /* if not set, then don't free */
5504 if (!rx_ring->desc)
5505 return;
5506
5507 dma_free_coherent(rx_ring->dev, rx_ring->size,
5508 rx_ring->desc, rx_ring->dma);
Auke Kok9a799d72007-09-15 14:07:45 -07005509
5510 rx_ring->desc = NULL;
5511}
5512
5513/**
5514 * ixgbe_free_all_rx_resources - Free Rx Resources for All Queues
5515 * @adapter: board private structure
5516 *
5517 * Free all receive software resources
5518 **/
5519static void ixgbe_free_all_rx_resources(struct ixgbe_adapter *adapter)
5520{
5521 int i;
5522
5523 for (i = 0; i < adapter->num_rx_queues; i++)
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00005524 if (adapter->rx_ring[i]->desc)
Alexander Duyckb6ec8952010-11-16 19:26:49 -08005525 ixgbe_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9a799d72007-09-15 14:07:45 -07005526}
5527
5528/**
Auke Kok9a799d72007-09-15 14:07:45 -07005529 * ixgbe_change_mtu - Change the Maximum Transfer Unit
5530 * @netdev: network interface device structure
5531 * @new_mtu: new value for maximum frame size
5532 *
5533 * Returns 0 on success, negative on failure
5534 **/
5535static int ixgbe_change_mtu(struct net_device *netdev, int new_mtu)
5536{
5537 struct ixgbe_adapter *adapter = netdev_priv(netdev);
John Fastabend16b61be2010-11-16 19:26:44 -08005538 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07005539 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN;
5540
Jesse Brandeburg42c783c2008-09-11 19:56:28 -07005541 /* MTU < 68 is an error and causes problems on some kernels */
Greg Rosee9f98072011-01-26 01:06:07 +00005542 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED &&
5543 hw->mac.type != ixgbe_mac_X540) {
5544 if ((new_mtu < 68) || (max_frame > MAXIMUM_ETHERNET_VLAN_SIZE))
5545 return -EINVAL;
5546 } else {
5547 if ((new_mtu < 68) || (max_frame > IXGBE_MAX_JUMBO_FRAME_SIZE))
5548 return -EINVAL;
5549 }
Auke Kok9a799d72007-09-15 14:07:45 -07005550
Emil Tantilov396e7992010-07-01 20:05:12 +00005551 e_info(probe, "changing MTU from %d to %d\n", netdev->mtu, new_mtu);
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005552 /* must set new MTU before calling down or up */
Auke Kok9a799d72007-09-15 14:07:45 -07005553 netdev->mtu = new_mtu;
5554
John Fastabend16b61be2010-11-16 19:26:44 -08005555 hw->fc.high_water = FC_HIGH_WATER(max_frame);
5556 hw->fc.low_water = FC_LOW_WATER(max_frame);
5557
Ayyappan Veeraiyand4f80882008-02-01 15:58:41 -08005558 if (netif_running(netdev))
5559 ixgbe_reinit_locked(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005560
5561 return 0;
5562}
5563
5564/**
5565 * ixgbe_open - Called when a network interface is made active
5566 * @netdev: network interface device structure
5567 *
5568 * Returns 0 on success, negative value on failure
5569 *
5570 * The open entry point is called when a network interface is made
5571 * active by the system (IFF_UP). At this point all resources needed
5572 * for transmit and receive operations are allocated, the interrupt
5573 * handler is registered with the OS, the watchdog timer is started,
5574 * and the stack is notified that the interface is ready.
5575 **/
5576static int ixgbe_open(struct net_device *netdev)
5577{
5578 struct ixgbe_adapter *adapter = netdev_priv(netdev);
5579 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07005580
Auke Kok4bebfaa2008-02-11 09:26:01 -08005581 /* disallow open during test */
5582 if (test_bit(__IXGBE_TESTING, &adapter->state))
5583 return -EBUSY;
5584
Jesse Brandeburg54386462009-04-17 20:44:27 +00005585 netif_carrier_off(netdev);
5586
Auke Kok9a799d72007-09-15 14:07:45 -07005587 /* allocate transmit descriptors */
5588 err = ixgbe_setup_all_tx_resources(adapter);
5589 if (err)
5590 goto err_setup_tx;
5591
Auke Kok9a799d72007-09-15 14:07:45 -07005592 /* allocate receive descriptors */
5593 err = ixgbe_setup_all_rx_resources(adapter);
5594 if (err)
5595 goto err_setup_rx;
5596
5597 ixgbe_configure(adapter);
5598
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08005599 err = ixgbe_request_irq(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005600 if (err)
5601 goto err_req_irq;
5602
Auke Kok9a799d72007-09-15 14:07:45 -07005603 err = ixgbe_up_complete(adapter);
5604 if (err)
5605 goto err_up;
5606
Jeff Kirsherd55b53f2008-07-18 04:33:03 -07005607 netif_tx_start_all_queues(netdev);
5608
Auke Kok9a799d72007-09-15 14:07:45 -07005609 return 0;
5610
5611err_up:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005612 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005613 ixgbe_free_irq(adapter);
5614err_req_irq:
Auke Kok9a799d72007-09-15 14:07:45 -07005615err_setup_rx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005616 ixgbe_free_all_rx_resources(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005617err_setup_tx:
Mallikarjuna R Chilakalaa20a1192009-03-31 21:34:44 +00005618 ixgbe_free_all_tx_resources(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005619 ixgbe_reset(adapter);
5620
5621 return err;
5622}
5623
5624/**
5625 * ixgbe_close - Disables a network interface
5626 * @netdev: network interface device structure
5627 *
5628 * Returns 0, this is not allowed to fail
5629 *
5630 * The close entry point is called when an interface is de-activated
5631 * by the OS. The hardware is still under the drivers control, but
5632 * needs to be disabled. A global MAC reset is issued to stop the
5633 * hardware, and all transmit and receive resources are freed.
5634 **/
5635static int ixgbe_close(struct net_device *netdev)
5636{
5637 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07005638
5639 ixgbe_down(adapter);
5640 ixgbe_free_irq(adapter);
5641
5642 ixgbe_free_all_tx_resources(adapter);
5643 ixgbe_free_all_rx_resources(adapter);
5644
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08005645 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07005646
5647 return 0;
5648}
5649
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005650#ifdef CONFIG_PM
5651static int ixgbe_resume(struct pci_dev *pdev)
5652{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005653 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5654 struct net_device *netdev = adapter->netdev;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005655 u32 err;
5656
5657 pci_set_power_state(pdev, PCI_D0);
5658 pci_restore_state(pdev);
Don Skidmore656ab812009-12-23 21:19:19 -08005659 /*
5660 * pci_restore_state clears dev->state_saved so call
5661 * pci_save_state to restore it.
5662 */
5663 pci_save_state(pdev);
gouji-new9ce77662009-05-06 10:44:45 +00005664
5665 err = pci_enable_device_mem(pdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005666 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005667 e_dev_err("Cannot enable PCI device from suspend\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005668 return err;
5669 }
5670 pci_set_master(pdev);
5671
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005672 pci_wake_from_d3(pdev, false);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005673
5674 err = ixgbe_init_interrupt_scheme(adapter);
5675 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00005676 e_dev_err("Cannot initialize interrupts for device\n");
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005677 return err;
5678 }
5679
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005680 ixgbe_reset(adapter);
5681
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00005682 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
5683
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005684 if (netif_running(netdev)) {
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005685 err = ixgbe_open(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005686 if (err)
5687 return err;
5688 }
5689
5690 netif_device_attach(netdev);
5691
5692 return 0;
5693}
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005694#endif /* CONFIG_PM */
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005695
5696static int __ixgbe_shutdown(struct pci_dev *pdev, bool *enable_wake)
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005697{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08005698 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
5699 struct net_device *netdev = adapter->netdev;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005700 struct ixgbe_hw *hw = &adapter->hw;
5701 u32 ctrl, fctrl;
5702 u32 wufc = adapter->wol;
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005703#ifdef CONFIG_PM
5704 int retval = 0;
5705#endif
5706
5707 netif_device_detach(netdev);
5708
5709 if (netif_running(netdev)) {
5710 ixgbe_down(adapter);
5711 ixgbe_free_irq(adapter);
5712 ixgbe_free_all_tx_resources(adapter);
5713 ixgbe_free_all_rx_resources(adapter);
5714 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005715
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08005716 ixgbe_clear_interrupt_scheme(adapter);
John Fastabendd033d522011-02-10 14:40:01 +00005717#ifdef CONFIG_DCB
5718 kfree(adapter->ixgbe_ieee_pfc);
5719 kfree(adapter->ixgbe_ieee_ets);
5720#endif
Alexander Duyck5f5ae6f2010-11-16 19:26:52 -08005721
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005722#ifdef CONFIG_PM
5723 retval = pci_save_state(pdev);
5724 if (retval)
5725 return retval;
Jesse Brandeburg4df10462009-03-13 22:15:31 +00005726
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005727#endif
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005728 if (wufc) {
5729 ixgbe_set_rx_mode(netdev);
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005730
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005731 /* turn on all-multi mode if wake on multicast is enabled */
5732 if (wufc & IXGBE_WUFC_MC) {
5733 fctrl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
5734 fctrl |= IXGBE_FCTRL_MPE;
5735 IXGBE_WRITE_REG(hw, IXGBE_FCTRL, fctrl);
5736 }
5737
5738 ctrl = IXGBE_READ_REG(hw, IXGBE_CTRL);
5739 ctrl |= IXGBE_CTRL_GIO_DIS;
5740 IXGBE_WRITE_REG(hw, IXGBE_CTRL, ctrl);
5741
5742 IXGBE_WRITE_REG(hw, IXGBE_WUFC, wufc);
5743 } else {
5744 IXGBE_WRITE_REG(hw, IXGBE_WUC, 0);
5745 IXGBE_WRITE_REG(hw, IXGBE_WUFC, 0);
5746 }
5747
Alexander Duyckbd508172010-11-16 19:27:03 -08005748 switch (hw->mac.type) {
5749 case ixgbe_mac_82598EB:
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07005750 pci_wake_from_d3(pdev, false);
Alexander Duyckbd508172010-11-16 19:27:03 -08005751 break;
5752 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005753 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005754 pci_wake_from_d3(pdev, !!wufc);
5755 break;
5756 default:
5757 break;
5758 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005759
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005760 *enable_wake = !!wufc;
5761
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005762 ixgbe_release_hw_control(adapter);
5763
5764 pci_disable_device(pdev);
5765
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005766 return 0;
5767}
5768
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005769#ifdef CONFIG_PM
5770static int ixgbe_suspend(struct pci_dev *pdev, pm_message_t state)
5771{
5772 int retval;
5773 bool wake;
5774
5775 retval = __ixgbe_shutdown(pdev, &wake);
5776 if (retval)
5777 return retval;
5778
5779 if (wake) {
5780 pci_prepare_to_sleep(pdev);
5781 } else {
5782 pci_wake_from_d3(pdev, false);
5783 pci_set_power_state(pdev, PCI_D3hot);
5784 }
5785
5786 return 0;
5787}
5788#endif /* CONFIG_PM */
5789
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005790static void ixgbe_shutdown(struct pci_dev *pdev)
5791{
Rafael J. Wysocki9d8d05a2009-04-15 17:44:01 +00005792 bool wake;
5793
5794 __ixgbe_shutdown(pdev, &wake);
5795
5796 if (system_state == SYSTEM_POWER_OFF) {
5797 pci_wake_from_d3(pdev, wake);
5798 pci_set_power_state(pdev, PCI_D3hot);
5799 }
Alexander Duyckb3c8b4b2008-09-11 20:04:56 -07005800}
5801
5802/**
Auke Kok9a799d72007-09-15 14:07:45 -07005803 * ixgbe_update_stats - Update the board statistics counters.
5804 * @adapter: board private structure
5805 **/
5806void ixgbe_update_stats(struct ixgbe_adapter *adapter)
5807{
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005808 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07005809 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005810 struct ixgbe_hw_stats *hwstats = &adapter->stats;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005811 u64 total_mpc = 0;
5812 u32 i, missed_rx = 0, mpc, bprc, lxon, lxoff, xon_off_tot;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005813 u64 non_eop_descs = 0, restart_queue = 0, tx_busy = 0;
5814 u64 alloc_rx_page_failed = 0, alloc_rx_buff_failed = 0;
5815 u64 bytes = 0, packets = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07005816
Don Skidmored08935c2010-06-11 13:20:29 +00005817 if (test_bit(__IXGBE_DOWN, &adapter->state) ||
5818 test_bit(__IXGBE_RESETTING, &adapter->state))
5819 return;
5820
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005821 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED) {
Alexander Duyckf8212f92009-04-27 22:42:37 +00005822 u64 rsc_count = 0;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005823 u64 rsc_flush = 0;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005824 for (i = 0; i < 16; i++)
5825 adapter->hw_rx_no_dma_resources +=
Joe Perches7ca647b2010-09-07 21:35:40 +00005826 IXGBE_READ_REG(hw, IXGBE_QPRDC(i));
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005827 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08005828 rsc_count += adapter->rx_ring[i]->rx_stats.rsc_count;
5829 rsc_flush += adapter->rx_ring[i]->rx_stats.rsc_flush;
Mallikarjuna R Chilakala94b982b2009-11-23 06:32:06 +00005830 }
5831 adapter->rsc_total_count = rsc_count;
5832 adapter->rsc_total_flush = rsc_flush;
PJ Waskiewiczd51019a2009-03-13 22:12:48 +00005833 }
5834
Alexander Duyck5b7da512010-11-16 19:26:50 -08005835 for (i = 0; i < adapter->num_rx_queues; i++) {
5836 struct ixgbe_ring *rx_ring = adapter->rx_ring[i];
5837 non_eop_descs += rx_ring->rx_stats.non_eop_descs;
5838 alloc_rx_page_failed += rx_ring->rx_stats.alloc_rx_page_failed;
5839 alloc_rx_buff_failed += rx_ring->rx_stats.alloc_rx_buff_failed;
5840 bytes += rx_ring->stats.bytes;
5841 packets += rx_ring->stats.packets;
5842 }
Mallikarjuna R Chilakalaeb985f02009-12-15 11:56:59 +00005843 adapter->non_eop_descs = non_eop_descs;
Alexander Duyck5b7da512010-11-16 19:26:50 -08005844 adapter->alloc_rx_page_failed = alloc_rx_page_failed;
5845 adapter->alloc_rx_buff_failed = alloc_rx_buff_failed;
5846 netdev->stats.rx_bytes = bytes;
5847 netdev->stats.rx_packets = packets;
5848
5849 bytes = 0;
5850 packets = 0;
5851 /* gather some stats to the adapter struct that are per queue */
5852 for (i = 0; i < adapter->num_tx_queues; i++) {
5853 struct ixgbe_ring *tx_ring = adapter->tx_ring[i];
5854 restart_queue += tx_ring->tx_stats.restart_queue;
5855 tx_busy += tx_ring->tx_stats.tx_busy;
5856 bytes += tx_ring->stats.bytes;
5857 packets += tx_ring->stats.packets;
5858 }
5859 adapter->restart_queue = restart_queue;
5860 adapter->tx_busy = tx_busy;
5861 netdev->stats.tx_bytes = bytes;
5862 netdev->stats.tx_packets = packets;
Jesse Brandeburg7ca3bc52009-12-03 11:33:29 +00005863
Joe Perches7ca647b2010-09-07 21:35:40 +00005864 hwstats->crcerrs += IXGBE_READ_REG(hw, IXGBE_CRCERRS);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005865 for (i = 0; i < 8; i++) {
5866 /* for packet buffers not used, the register should read 0 */
5867 mpc = IXGBE_READ_REG(hw, IXGBE_MPC(i));
5868 missed_rx += mpc;
Joe Perches7ca647b2010-09-07 21:35:40 +00005869 hwstats->mpc[i] += mpc;
5870 total_mpc += hwstats->mpc[i];
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005871 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00005872 hwstats->rnbc[i] += IXGBE_READ_REG(hw, IXGBE_RNBC(i));
5873 hwstats->qptc[i] += IXGBE_READ_REG(hw, IXGBE_QPTC(i));
5874 hwstats->qbtc[i] += IXGBE_READ_REG(hw, IXGBE_QBTC(i));
5875 hwstats->qprc[i] += IXGBE_READ_REG(hw, IXGBE_QPRC(i));
5876 hwstats->qbrc[i] += IXGBE_READ_REG(hw, IXGBE_QBRC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005877 switch (hw->mac.type) {
5878 case ixgbe_mac_82598EB:
Joe Perches7ca647b2010-09-07 21:35:40 +00005879 hwstats->pxonrxc[i] +=
5880 IXGBE_READ_REG(hw, IXGBE_PXONRXC(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005881 break;
5882 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005883 case ixgbe_mac_X540:
Alexander Duyckbd508172010-11-16 19:27:03 -08005884 hwstats->pxonrxc[i] +=
5885 IXGBE_READ_REG(hw, IXGBE_PXONRXCNT(i));
Alexander Duyckbd508172010-11-16 19:27:03 -08005886 break;
5887 default:
5888 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005889 }
Joe Perches7ca647b2010-09-07 21:35:40 +00005890 hwstats->pxontxc[i] += IXGBE_READ_REG(hw, IXGBE_PXONTXC(i));
5891 hwstats->pxofftxc[i] += IXGBE_READ_REG(hw, IXGBE_PXOFFTXC(i));
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005892 }
Joe Perches7ca647b2010-09-07 21:35:40 +00005893 hwstats->gprc += IXGBE_READ_REG(hw, IXGBE_GPRC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005894 /* work around hardware counting issue */
Joe Perches7ca647b2010-09-07 21:35:40 +00005895 hwstats->gprc -= missed_rx;
Auke Kok9a799d72007-09-15 14:07:45 -07005896
John Fastabendc84d3242010-11-16 19:27:12 -08005897 ixgbe_update_xoff_received(adapter);
5898
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005899 /* 82598 hardware only has a 32 bit counter in the high register */
Alexander Duyckbd508172010-11-16 19:27:03 -08005900 switch (hw->mac.type) {
5901 case ixgbe_mac_82598EB:
5902 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXC);
Alexander Duyckbd508172010-11-16 19:27:03 -08005903 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCH);
5904 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCH);
5905 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORH);
5906 break;
5907 case ixgbe_mac_82599EB:
Don Skidmoreb93a2222010-11-16 19:27:17 -08005908 case ixgbe_mac_X540:
Joe Perches7ca647b2010-09-07 21:35:40 +00005909 hwstats->gorc += IXGBE_READ_REG(hw, IXGBE_GORCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005910 IXGBE_READ_REG(hw, IXGBE_GORCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005911 hwstats->gotc += IXGBE_READ_REG(hw, IXGBE_GOTCL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005912 IXGBE_READ_REG(hw, IXGBE_GOTCH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005913 hwstats->tor += IXGBE_READ_REG(hw, IXGBE_TORL);
Alexander Duyckbd508172010-11-16 19:27:03 -08005914 IXGBE_READ_REG(hw, IXGBE_TORH); /* to clear */
Joe Perches7ca647b2010-09-07 21:35:40 +00005915 hwstats->lxonrxc += IXGBE_READ_REG(hw, IXGBE_LXONRXCNT);
Joe Perches7ca647b2010-09-07 21:35:40 +00005916 hwstats->fdirmatch += IXGBE_READ_REG(hw, IXGBE_FDIRMATCH);
5917 hwstats->fdirmiss += IXGBE_READ_REG(hw, IXGBE_FDIRMISS);
Yi Zou6d455222009-05-13 13:12:16 +00005918#ifdef IXGBE_FCOE
Joe Perches7ca647b2010-09-07 21:35:40 +00005919 hwstats->fccrc += IXGBE_READ_REG(hw, IXGBE_FCCRC);
5920 hwstats->fcoerpdc += IXGBE_READ_REG(hw, IXGBE_FCOERPDC);
5921 hwstats->fcoeprc += IXGBE_READ_REG(hw, IXGBE_FCOEPRC);
5922 hwstats->fcoeptc += IXGBE_READ_REG(hw, IXGBE_FCOEPTC);
5923 hwstats->fcoedwrc += IXGBE_READ_REG(hw, IXGBE_FCOEDWRC);
5924 hwstats->fcoedwtc += IXGBE_READ_REG(hw, IXGBE_FCOEDWTC);
Yi Zou6d455222009-05-13 13:12:16 +00005925#endif /* IXGBE_FCOE */
Alexander Duyckbd508172010-11-16 19:27:03 -08005926 break;
5927 default:
5928 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005929 }
Auke Kok9a799d72007-09-15 14:07:45 -07005930 bprc = IXGBE_READ_REG(hw, IXGBE_BPRC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005931 hwstats->bprc += bprc;
5932 hwstats->mprc += IXGBE_READ_REG(hw, IXGBE_MPRC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00005933 if (hw->mac.type == ixgbe_mac_82598EB)
Joe Perches7ca647b2010-09-07 21:35:40 +00005934 hwstats->mprc -= bprc;
5935 hwstats->roc += IXGBE_READ_REG(hw, IXGBE_ROC);
5936 hwstats->prc64 += IXGBE_READ_REG(hw, IXGBE_PRC64);
5937 hwstats->prc127 += IXGBE_READ_REG(hw, IXGBE_PRC127);
5938 hwstats->prc255 += IXGBE_READ_REG(hw, IXGBE_PRC255);
5939 hwstats->prc511 += IXGBE_READ_REG(hw, IXGBE_PRC511);
5940 hwstats->prc1023 += IXGBE_READ_REG(hw, IXGBE_PRC1023);
5941 hwstats->prc1522 += IXGBE_READ_REG(hw, IXGBE_PRC1522);
5942 hwstats->rlec += IXGBE_READ_REG(hw, IXGBE_RLEC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005943 lxon = IXGBE_READ_REG(hw, IXGBE_LXONTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005944 hwstats->lxontxc += lxon;
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005945 lxoff = IXGBE_READ_REG(hw, IXGBE_LXOFFTXC);
Joe Perches7ca647b2010-09-07 21:35:40 +00005946 hwstats->lxofftxc += lxoff;
5947 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5948 hwstats->gptc += IXGBE_READ_REG(hw, IXGBE_GPTC);
5949 hwstats->mptc += IXGBE_READ_REG(hw, IXGBE_MPTC);
Ayyappan Veeraiyan6f11eef2008-02-01 15:59:14 -08005950 /*
5951 * 82598 errata - tx of flow control packets is included in tx counters
5952 */
5953 xon_off_tot = lxon + lxoff;
Joe Perches7ca647b2010-09-07 21:35:40 +00005954 hwstats->gptc -= xon_off_tot;
5955 hwstats->mptc -= xon_off_tot;
5956 hwstats->gotc -= (xon_off_tot * (ETH_ZLEN + ETH_FCS_LEN));
5957 hwstats->ruc += IXGBE_READ_REG(hw, IXGBE_RUC);
5958 hwstats->rfc += IXGBE_READ_REG(hw, IXGBE_RFC);
5959 hwstats->rjc += IXGBE_READ_REG(hw, IXGBE_RJC);
5960 hwstats->tpr += IXGBE_READ_REG(hw, IXGBE_TPR);
5961 hwstats->ptc64 += IXGBE_READ_REG(hw, IXGBE_PTC64);
5962 hwstats->ptc64 -= xon_off_tot;
5963 hwstats->ptc127 += IXGBE_READ_REG(hw, IXGBE_PTC127);
5964 hwstats->ptc255 += IXGBE_READ_REG(hw, IXGBE_PTC255);
5965 hwstats->ptc511 += IXGBE_READ_REG(hw, IXGBE_PTC511);
5966 hwstats->ptc1023 += IXGBE_READ_REG(hw, IXGBE_PTC1023);
5967 hwstats->ptc1522 += IXGBE_READ_REG(hw, IXGBE_PTC1522);
5968 hwstats->bptc += IXGBE_READ_REG(hw, IXGBE_BPTC);
Auke Kok9a799d72007-09-15 14:07:45 -07005969
5970 /* Fill out the OS statistics structure */
Joe Perches7ca647b2010-09-07 21:35:40 +00005971 netdev->stats.multicast = hwstats->mprc;
Auke Kok9a799d72007-09-15 14:07:45 -07005972
5973 /* Rx Errors */
Joe Perches7ca647b2010-09-07 21:35:40 +00005974 netdev->stats.rx_errors = hwstats->crcerrs + hwstats->rlec;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005975 netdev->stats.rx_dropped = 0;
Joe Perches7ca647b2010-09-07 21:35:40 +00005976 netdev->stats.rx_length_errors = hwstats->rlec;
5977 netdev->stats.rx_crc_errors = hwstats->crcerrs;
Ajit Khaparde2d86f132009-10-07 02:43:49 +00005978 netdev->stats.rx_missed_errors = total_mpc;
Auke Kok9a799d72007-09-15 14:07:45 -07005979}
5980
5981/**
5982 * ixgbe_watchdog - Timer Call-back
5983 * @data: pointer to adapter cast into an unsigned long
5984 **/
5985static void ixgbe_watchdog(unsigned long data)
5986{
5987 struct ixgbe_adapter *adapter = (struct ixgbe_adapter *)data;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07005988 struct ixgbe_hw *hw = &adapter->hw;
Alexander Duyckfe49f042009-06-04 16:00:09 +00005989 u64 eics = 0;
5990 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07005991
Alexander Duyckfe49f042009-06-04 16:00:09 +00005992 /*
5993 * Do the watchdog outside of interrupt context due to the lovely
5994 * delays that some of the newer hardware requires
5995 */
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005996
Alexander Duyckfe49f042009-06-04 16:00:09 +00005997 if (test_bit(__IXGBE_DOWN, &adapter->state))
5998 goto watchdog_short_circuit;
Jesse Brandeburg22d5a712009-03-19 01:24:04 +00005999
Alexander Duyckfe49f042009-06-04 16:00:09 +00006000 if (!(adapter->flags & IXGBE_FLAG_MSIX_ENABLED)) {
6001 /*
6002 * for legacy and MSI interrupts don't set any bits
6003 * that are enabled for EIAM, because this operation
6004 * would set *both* EIMS and EICS for any bit in EIAM
6005 */
6006 IXGBE_WRITE_REG(hw, IXGBE_EICS,
6007 (IXGBE_EICS_TCP_TIMER | IXGBE_EICS_OTHER));
6008 goto watchdog_reschedule;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006009 }
6010
Alexander Duyckfe49f042009-06-04 16:00:09 +00006011 /* get one bit for every active tx/rx interrupt vector */
6012 for (i = 0; i < adapter->num_msix_vectors - NON_Q_VECTORS; i++) {
6013 struct ixgbe_q_vector *qv = adapter->q_vector[i];
6014 if (qv->rxr_count || qv->txr_count)
6015 eics |= ((u64)1 << i);
6016 }
6017
6018 /* Cause software interrupt to ensure rx rings are cleaned */
6019 ixgbe_irq_rearm_queues(adapter, eics);
6020
6021watchdog_reschedule:
6022 /* Reset the timer */
6023 mod_timer(&adapter->watchdog_timer, round_jiffies(jiffies + 2 * HZ));
6024
6025watchdog_short_circuit:
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006026 schedule_work(&adapter->watchdog_task);
6027}
6028
6029/**
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006030 * ixgbe_multispeed_fiber_task - worker thread to configure multispeed fiber
6031 * @work: pointer to work_struct containing our data
6032 **/
6033static void ixgbe_multispeed_fiber_task(struct work_struct *work)
6034{
6035 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00006036 struct ixgbe_adapter,
6037 multispeed_fiber_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006038 struct ixgbe_hw *hw = &adapter->hw;
6039 u32 autoneg;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00006040 bool negotiation;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006041
6042 adapter->flags |= IXGBE_FLAG_IN_SFP_LINK_TASK;
Mallikarjuna R Chilakalaa1f25322009-06-30 11:44:36 +00006043 autoneg = hw->phy.autoneg_advertised;
6044 if ((!autoneg) && (hw->mac.ops.get_link_capabilities))
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00006045 hw->mac.ops.get_link_capabilities(hw, &autoneg, &negotiation);
Mallikarjuna R Chilakala1097cd12010-03-18 14:34:52 +00006046 hw->mac.autotry_restart = false;
Mallikarjuna R Chilakala8620a102009-09-01 13:49:35 +00006047 if (hw->mac.ops.setup_link)
6048 hw->mac.ops.setup_link(hw, autoneg, negotiation, true);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006049 adapter->flags |= IXGBE_FLAG_NEED_LINK_UPDATE;
6050 adapter->flags &= ~IXGBE_FLAG_IN_SFP_LINK_TASK;
6051}
6052
6053/**
6054 * ixgbe_sfp_config_module_task - worker thread to configure a new SFP+ module
6055 * @work: pointer to work_struct containing our data
6056 **/
6057static void ixgbe_sfp_config_module_task(struct work_struct *work)
6058{
6059 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00006060 struct ixgbe_adapter,
6061 sfp_config_module_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006062 struct ixgbe_hw *hw = &adapter->hw;
6063 u32 err;
6064
6065 adapter->flags |= IXGBE_FLAG_IN_SFP_MOD_TASK;
Don Skidmore63d6e1d2009-07-02 12:50:12 +00006066
6067 /* Time for electrical oscillations to settle down */
6068 msleep(100);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006069 err = hw->phy.ops.identify_sfp(hw);
Don Skidmore63d6e1d2009-07-02 12:50:12 +00006070
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006071 if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Emil Tantilov849c4542010-06-03 16:53:41 +00006072 e_dev_err("failed to initialize because an unsupported SFP+ "
6073 "module type was detected.\n");
6074 e_dev_err("Reload the driver after installing a supported "
6075 "module.\n");
Don Skidmore63d6e1d2009-07-02 12:50:12 +00006076 unregister_netdev(adapter->netdev);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006077 return;
6078 }
Andy Gospodarek4c7e6042011-02-17 01:13:13 -08006079 if (hw->mac.ops.setup_sfp)
6080 hw->mac.ops.setup_sfp(hw);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006081
Tony Breeds8d1c3c02009-04-09 22:29:10 +00006082 if (!(adapter->flags & IXGBE_FLAG_IN_SFP_LINK_TASK))
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006083 /* This will also work for DA Twinax connections */
6084 schedule_work(&adapter->multispeed_fiber_task);
6085 adapter->flags &= ~IXGBE_FLAG_IN_SFP_MOD_TASK;
6086}
6087
6088/**
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006089 * ixgbe_fdir_reinit_task - worker thread to reinit FDIR filter table
6090 * @work: pointer to work_struct containing our data
6091 **/
6092static void ixgbe_fdir_reinit_task(struct work_struct *work)
6093{
6094 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00006095 struct ixgbe_adapter,
6096 fdir_reinit_task);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006097 struct ixgbe_hw *hw = &adapter->hw;
6098 int i;
6099
6100 if (ixgbe_reinit_fdir_tables_82599(hw) == 0) {
6101 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck7d637bc2010-11-16 19:26:56 -08006102 set_bit(__IXGBE_TX_FDIR_INIT_DONE,
6103 &(adapter->tx_ring[i]->state));
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006104 } else {
Emil Tantilov396e7992010-07-01 20:05:12 +00006105 e_err(probe, "failed to finish FDIR re-initialization, "
Emil Tantilov849c4542010-06-03 16:53:41 +00006106 "ignored adding FDIR ATR filters\n");
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006107 }
6108 /* Done FDIR Re-initialization, enable transmits */
6109 netif_tx_start_all_queues(adapter->netdev);
6110}
6111
Greg Rosea985b6c32010-11-18 03:02:52 +00006112static void ixgbe_spoof_check(struct ixgbe_adapter *adapter)
6113{
6114 u32 ssvpc;
6115
6116 /* Do not perform spoof check for 82598 */
6117 if (adapter->hw.mac.type == ixgbe_mac_82598EB)
6118 return;
6119
6120 ssvpc = IXGBE_READ_REG(&adapter->hw, IXGBE_SSVPC);
6121
6122 /*
6123 * ssvpc register is cleared on read, if zero then no
6124 * spoofed packets in the last interval.
6125 */
6126 if (!ssvpc)
6127 return;
6128
6129 e_warn(drv, "%d Spoofed packets detected\n", ssvpc);
6130}
6131
John Fastabend10eec952010-02-03 14:23:32 +00006132static DEFINE_MUTEX(ixgbe_watchdog_lock);
6133
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006134/**
Alexander Duyck69888672008-09-11 20:05:39 -07006135 * ixgbe_watchdog_task - worker thread to bring link up
6136 * @work: pointer to work_struct containing our data
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006137 **/
6138static void ixgbe_watchdog_task(struct work_struct *work)
6139{
6140 struct ixgbe_adapter *adapter = container_of(work,
Joe Perchese8e9f692010-09-07 21:34:53 +00006141 struct ixgbe_adapter,
6142 watchdog_task);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006143 struct net_device *netdev = adapter->netdev;
6144 struct ixgbe_hw *hw = &adapter->hw;
John Fastabend10eec952010-02-03 14:23:32 +00006145 u32 link_speed;
6146 bool link_up;
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00006147 int i;
6148 struct ixgbe_ring *tx_ring;
6149 int some_tx_pending = 0;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006150
John Fastabend10eec952010-02-03 14:23:32 +00006151 mutex_lock(&ixgbe_watchdog_lock);
6152
6153 link_up = adapter->link_up;
6154 link_speed = adapter->link_speed;
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006155
6156 if (adapter->flags & IXGBE_FLAG_NEED_LINK_UPDATE) {
6157 hw->mac.ops.check_link(hw, &link_speed, &link_up, false);
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00006158 if (link_up) {
6159#ifdef CONFIG_DCB
6160 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
6161 for (i = 0; i < MAX_TRAFFIC_CLASS; i++)
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00006162 hw->mac.ops.fc_enable(hw, i);
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00006163 } else {
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00006164 hw->mac.ops.fc_enable(hw, 0);
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00006165 }
6166#else
Mallikarjuna R Chilakala620fa032009-06-04 11:11:13 +00006167 hw->mac.ops.fc_enable(hw, 0);
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00006168#endif
6169 }
6170
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006171 if (link_up ||
6172 time_after(jiffies, (adapter->link_check_timeout +
Joe Perchese8e9f692010-09-07 21:34:53 +00006173 IXGBE_TRY_LINK_TIMEOUT))) {
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006174 adapter->flags &= ~IXGBE_FLAG_NEED_LINK_UPDATE;
Peter P Waskiewicz Jr264857b2009-05-17 12:35:16 +00006175 IXGBE_WRITE_REG(hw, IXGBE_EIMS, IXGBE_EIMC_LSC);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006176 }
6177 adapter->link_up = link_up;
6178 adapter->link_speed = link_speed;
6179 }
Auke Kok9a799d72007-09-15 14:07:45 -07006180
6181 if (link_up) {
6182 if (!netif_carrier_ok(netdev)) {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006183 bool flow_rx, flow_tx;
6184
Alexander Duyckbd508172010-11-16 19:27:03 -08006185 switch (hw->mac.type) {
6186 case ixgbe_mac_82598EB: {
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006187 u32 frctl = IXGBE_READ_REG(hw, IXGBE_FCTRL);
6188 u32 rmcs = IXGBE_READ_REG(hw, IXGBE_RMCS);
Peter P Waskiewicz Jr078788b2009-07-16 15:50:32 +00006189 flow_rx = !!(frctl & IXGBE_FCTRL_RFCE);
6190 flow_tx = !!(rmcs & IXGBE_RMCS_TFCE_802_3X);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006191 }
Alexander Duyckbd508172010-11-16 19:27:03 -08006192 break;
Don Skidmoreb93a2222010-11-16 19:27:17 -08006193 case ixgbe_mac_82599EB:
6194 case ixgbe_mac_X540: {
Alexander Duyckbd508172010-11-16 19:27:03 -08006195 u32 mflcn = IXGBE_READ_REG(hw, IXGBE_MFLCN);
6196 u32 fccfg = IXGBE_READ_REG(hw, IXGBE_FCCFG);
6197 flow_rx = !!(mflcn & IXGBE_MFLCN_RFCE);
6198 flow_tx = !!(fccfg & IXGBE_FCCFG_TFCE_802_3X);
6199 }
6200 break;
6201 default:
6202 flow_tx = false;
6203 flow_rx = false;
6204 break;
6205 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006206
Emil Tantilov396e7992010-07-01 20:05:12 +00006207 e_info(drv, "NIC Link is Up %s, Flow Control: %s\n",
Jeff Kirshera46e5342008-11-27 00:22:21 -08006208 (link_speed == IXGBE_LINK_SPEED_10GB_FULL ?
Emil Tantilov849c4542010-06-03 16:53:41 +00006209 "10 Gbps" :
6210 (link_speed == IXGBE_LINK_SPEED_1GB_FULL ?
Atita Shirwaikar1b1c0a42011-01-05 02:00:55 +00006211 "1 Gbps" :
6212 (link_speed == IXGBE_LINK_SPEED_100_FULL ?
6213 "100 Mbps" :
6214 "unknown speed"))),
PJ Waskiewicze8e26352009-02-27 15:45:05 +00006215 ((flow_rx && flow_tx) ? "RX/TX" :
Emil Tantilov849c4542010-06-03 16:53:41 +00006216 (flow_rx ? "RX" :
6217 (flow_tx ? "TX" : "None"))));
Auke Kok9a799d72007-09-15 14:07:45 -07006218
6219 netif_carrier_on(netdev);
Lior Levyff4ab202011-03-11 02:03:07 +00006220 ixgbe_check_vf_rate_limit(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006221 } else {
6222 /* Force detection of hung controller */
Alexander Duyck7d637bc2010-11-16 19:26:56 -08006223 for (i = 0; i < adapter->num_tx_queues; i++) {
6224 tx_ring = adapter->tx_ring[i];
6225 set_check_for_tx_hang(tx_ring);
6226 }
Auke Kok9a799d72007-09-15 14:07:45 -07006227 }
6228 } else {
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07006229 adapter->link_up = false;
6230 adapter->link_speed = 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006231 if (netif_carrier_ok(netdev)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00006232 e_info(drv, "NIC Link is Down\n");
Auke Kok9a799d72007-09-15 14:07:45 -07006233 netif_carrier_off(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07006234 }
6235 }
6236
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00006237 if (!netif_carrier_ok(netdev)) {
6238 for (i = 0; i < adapter->num_tx_queues; i++) {
PJ Waskiewicz4a0b9ca2010-02-03 14:19:12 +00006239 tx_ring = adapter->tx_ring[i];
Nelson, Shannonbc59fcd2009-04-27 22:43:12 +00006240 if (tx_ring->next_to_use != tx_ring->next_to_clean) {
6241 some_tx_pending = 1;
6242 break;
6243 }
6244 }
6245
6246 if (some_tx_pending) {
6247 /* We've lost link, so the controller stops DMA,
6248 * but we've got queued Tx work that's never going
6249 * to get done, so reset controller to flush Tx.
6250 * (Do the reset outside of interrupt context).
6251 */
6252 schedule_work(&adapter->reset_task);
6253 }
6254 }
6255
Greg Rosea985b6c32010-11-18 03:02:52 +00006256 ixgbe_spoof_check(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07006257 ixgbe_update_stats(adapter);
John Fastabend10eec952010-02-03 14:23:32 +00006258 mutex_unlock(&ixgbe_watchdog_lock);
Auke Kok9a799d72007-09-15 14:07:45 -07006259}
6260
Auke Kok9a799d72007-09-15 14:07:45 -07006261static int ixgbe_tso(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00006262 struct ixgbe_ring *tx_ring, struct sk_buff *skb,
Hao Zheng5e09a102010-11-11 13:47:59 +00006263 u32 tx_flags, u8 *hdr_len, __be16 protocol)
Auke Kok9a799d72007-09-15 14:07:45 -07006264{
6265 struct ixgbe_adv_tx_context_desc *context_desc;
6266 unsigned int i;
6267 int err;
6268 struct ixgbe_tx_buffer *tx_buffer_info;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006269 u32 vlan_macip_lens = 0, type_tucmd_mlhl;
6270 u32 mss_l4len_idx, l4len;
Auke Kok9a799d72007-09-15 14:07:45 -07006271
6272 if (skb_is_gso(skb)) {
6273 if (skb_header_cloned(skb)) {
6274 err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
6275 if (err)
6276 return err;
6277 }
6278 l4len = tcp_hdrlen(skb);
6279 *hdr_len += l4len;
6280
Hao Zheng5e09a102010-11-11 13:47:59 +00006281 if (protocol == htons(ETH_P_IP)) {
Auke Kok9a799d72007-09-15 14:07:45 -07006282 struct iphdr *iph = ip_hdr(skb);
6283 iph->tot_len = 0;
6284 iph->check = 0;
6285 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
Joe Perchese8e9f692010-09-07 21:34:53 +00006286 iph->daddr, 0,
6287 IPPROTO_TCP,
6288 0);
Sridhar Samudrala8e1e8a42010-01-23 02:02:21 -08006289 } else if (skb_is_gso_v6(skb)) {
Auke Kok9a799d72007-09-15 14:07:45 -07006290 ipv6_hdr(skb)->payload_len = 0;
6291 tcp_hdr(skb)->check =
6292 ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
Joe Perchese8e9f692010-09-07 21:34:53 +00006293 &ipv6_hdr(skb)->daddr,
6294 0, IPPROTO_TCP, 0);
Auke Kok9a799d72007-09-15 14:07:45 -07006295 }
6296
6297 i = tx_ring->next_to_use;
6298
6299 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +00006300 context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07006301
6302 /* VLAN MACLEN IPLEN */
6303 if (tx_flags & IXGBE_TX_FLAGS_VLAN)
6304 vlan_macip_lens |=
6305 (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
6306 vlan_macip_lens |= ((skb_network_offset(skb)) <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006307 IXGBE_ADVTXD_MACLEN_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07006308 *hdr_len += skb_network_offset(skb);
6309 vlan_macip_lens |=
6310 (skb_transport_header(skb) - skb_network_header(skb));
6311 *hdr_len +=
6312 (skb_transport_header(skb) - skb_network_header(skb));
6313 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
6314 context_desc->seqnum_seed = 0;
6315
6316 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006317 type_tucmd_mlhl = (IXGBE_TXD_CMD_DEXT |
Joe Perchese8e9f692010-09-07 21:34:53 +00006318 IXGBE_ADVTXD_DTYP_CTXT);
Auke Kok9a799d72007-09-15 14:07:45 -07006319
Hao Zheng5e09a102010-11-11 13:47:59 +00006320 if (protocol == htons(ETH_P_IP))
Auke Kok9a799d72007-09-15 14:07:45 -07006321 type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_IPV4;
6322 type_tucmd_mlhl |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
6323 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
6324
6325 /* MSS L4LEN IDX */
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006326 mss_l4len_idx =
Auke Kok9a799d72007-09-15 14:07:45 -07006327 (skb_shinfo(skb)->gso_size << IXGBE_ADVTXD_MSS_SHIFT);
6328 mss_l4len_idx |= (l4len << IXGBE_ADVTXD_L4LEN_SHIFT);
PJ Waskiewicz4eeae6f2008-08-26 04:27:30 -07006329 /* use index 1 for TSO */
6330 mss_l4len_idx |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07006331 context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
6332
6333 tx_buffer_info->time_stamp = jiffies;
6334 tx_buffer_info->next_to_watch = i;
6335
6336 i++;
6337 if (i == tx_ring->count)
6338 i = 0;
6339 tx_ring->next_to_use = i;
6340
6341 return true;
6342 }
6343 return false;
6344}
6345
Hao Zheng5e09a102010-11-11 13:47:59 +00006346static u32 ixgbe_psum(struct ixgbe_adapter *adapter, struct sk_buff *skb,
6347 __be16 protocol)
Joe Perches7ca647b2010-09-07 21:35:40 +00006348{
6349 u32 rtn = 0;
Joe Perches7ca647b2010-09-07 21:35:40 +00006350
6351 switch (protocol) {
6352 case cpu_to_be16(ETH_P_IP):
6353 rtn |= IXGBE_ADVTXD_TUCMD_IPV4;
6354 switch (ip_hdr(skb)->protocol) {
6355 case IPPROTO_TCP:
6356 rtn |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
6357 break;
6358 case IPPROTO_SCTP:
6359 rtn |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
6360 break;
6361 }
6362 break;
6363 case cpu_to_be16(ETH_P_IPV6):
6364 /* XXX what about other V6 headers?? */
6365 switch (ipv6_hdr(skb)->nexthdr) {
6366 case IPPROTO_TCP:
6367 rtn |= IXGBE_ADVTXD_TUCMD_L4T_TCP;
6368 break;
6369 case IPPROTO_SCTP:
6370 rtn |= IXGBE_ADVTXD_TUCMD_L4T_SCTP;
6371 break;
6372 }
6373 break;
6374 default:
6375 if (unlikely(net_ratelimit()))
6376 e_warn(probe, "partial checksum but proto=%x!\n",
Hao Zheng5e09a102010-11-11 13:47:59 +00006377 protocol);
Joe Perches7ca647b2010-09-07 21:35:40 +00006378 break;
6379 }
6380
6381 return rtn;
6382}
6383
Auke Kok9a799d72007-09-15 14:07:45 -07006384static bool ixgbe_tx_csum(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00006385 struct ixgbe_ring *tx_ring,
Hao Zheng5e09a102010-11-11 13:47:59 +00006386 struct sk_buff *skb, u32 tx_flags,
6387 __be16 protocol)
Auke Kok9a799d72007-09-15 14:07:45 -07006388{
6389 struct ixgbe_adv_tx_context_desc *context_desc;
6390 unsigned int i;
6391 struct ixgbe_tx_buffer *tx_buffer_info;
6392 u32 vlan_macip_lens = 0, type_tucmd_mlhl = 0;
6393
6394 if (skb->ip_summed == CHECKSUM_PARTIAL ||
6395 (tx_flags & IXGBE_TX_FLAGS_VLAN)) {
6396 i = tx_ring->next_to_use;
6397 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +00006398 context_desc = IXGBE_TX_CTXTDESC_ADV(tx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07006399
6400 if (tx_flags & IXGBE_TX_FLAGS_VLAN)
6401 vlan_macip_lens |=
6402 (tx_flags & IXGBE_TX_FLAGS_VLAN_MASK);
6403 vlan_macip_lens |= (skb_network_offset(skb) <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006404 IXGBE_ADVTXD_MACLEN_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07006405 if (skb->ip_summed == CHECKSUM_PARTIAL)
6406 vlan_macip_lens |= (skb_transport_header(skb) -
Joe Perchese8e9f692010-09-07 21:34:53 +00006407 skb_network_header(skb));
Auke Kok9a799d72007-09-15 14:07:45 -07006408
6409 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
6410 context_desc->seqnum_seed = 0;
6411
6412 type_tucmd_mlhl |= (IXGBE_TXD_CMD_DEXT |
Joe Perchese8e9f692010-09-07 21:34:53 +00006413 IXGBE_ADVTXD_DTYP_CTXT);
Auke Kok9a799d72007-09-15 14:07:45 -07006414
Joe Perches7ca647b2010-09-07 21:35:40 +00006415 if (skb->ip_summed == CHECKSUM_PARTIAL)
Hao Zheng5e09a102010-11-11 13:47:59 +00006416 type_tucmd_mlhl |= ixgbe_psum(adapter, skb, protocol);
Auke Kok9a799d72007-09-15 14:07:45 -07006417
6418 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd_mlhl);
PJ Waskiewicz4eeae6f2008-08-26 04:27:30 -07006419 /* use index zero for tx checksum offload */
Auke Kok9a799d72007-09-15 14:07:45 -07006420 context_desc->mss_l4len_idx = 0;
6421
6422 tx_buffer_info->time_stamp = jiffies;
6423 tx_buffer_info->next_to_watch = i;
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006424
Auke Kok9a799d72007-09-15 14:07:45 -07006425 i++;
6426 if (i == tx_ring->count)
6427 i = 0;
6428 tx_ring->next_to_use = i;
6429
6430 return true;
6431 }
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006432
Auke Kok9a799d72007-09-15 14:07:45 -07006433 return false;
6434}
6435
6436static int ixgbe_tx_map(struct ixgbe_adapter *adapter,
Joe Perchese8e9f692010-09-07 21:34:53 +00006437 struct ixgbe_ring *tx_ring,
6438 struct sk_buff *skb, u32 tx_flags,
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006439 unsigned int first, const u8 hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07006440{
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006441 struct device *dev = tx_ring->dev;
Auke Kok9a799d72007-09-15 14:07:45 -07006442 struct ixgbe_tx_buffer *tx_buffer_info;
Yi Zoueacd73f2009-05-13 13:11:06 +00006443 unsigned int len;
6444 unsigned int total = skb->len;
Auke Kok9a799d72007-09-15 14:07:45 -07006445 unsigned int offset = 0, size, count = 0, i;
6446 unsigned int nr_frags = skb_shinfo(skb)->nr_frags;
6447 unsigned int f;
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006448 unsigned int bytecount = skb->len;
6449 u16 gso_segs = 1;
Auke Kok9a799d72007-09-15 14:07:45 -07006450
6451 i = tx_ring->next_to_use;
6452
Yi Zoueacd73f2009-05-13 13:11:06 +00006453 if (tx_flags & IXGBE_TX_FLAGS_FCOE)
6454 /* excluding fcoe_crc_eof for FCoE */
6455 total -= sizeof(struct fcoe_crc_eof);
6456
6457 len = min(skb_headlen(skb), total);
Auke Kok9a799d72007-09-15 14:07:45 -07006458 while (len) {
6459 tx_buffer_info = &tx_ring->tx_buffer_info[i];
6460 size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);
6461
6462 tx_buffer_info->length = size;
Alexander Duycke5a43542009-12-02 16:46:56 +00006463 tx_buffer_info->mapped_as_page = false;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006464 tx_buffer_info->dma = dma_map_single(dev,
Alexander Duycke5a43542009-12-02 16:46:56 +00006465 skb->data + offset,
Nick Nunley1b507732010-04-27 13:10:27 +00006466 size, DMA_TO_DEVICE);
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006467 if (dma_mapping_error(dev, tx_buffer_info->dma))
Alexander Duycke5a43542009-12-02 16:46:56 +00006468 goto dma_error;
Auke Kok9a799d72007-09-15 14:07:45 -07006469 tx_buffer_info->time_stamp = jiffies;
6470 tx_buffer_info->next_to_watch = i;
6471
6472 len -= size;
Yi Zoueacd73f2009-05-13 13:11:06 +00006473 total -= size;
Auke Kok9a799d72007-09-15 14:07:45 -07006474 offset += size;
6475 count++;
Alexander Duyck44df32c2009-03-31 21:34:23 +00006476
6477 if (len) {
6478 i++;
6479 if (i == tx_ring->count)
6480 i = 0;
6481 }
Auke Kok9a799d72007-09-15 14:07:45 -07006482 }
6483
6484 for (f = 0; f < nr_frags; f++) {
6485 struct skb_frag_struct *frag;
6486
6487 frag = &skb_shinfo(skb)->frags[f];
Yi Zoueacd73f2009-05-13 13:11:06 +00006488 len = min((unsigned int)frag->size, total);
Alexander Duycke5a43542009-12-02 16:46:56 +00006489 offset = frag->page_offset;
Auke Kok9a799d72007-09-15 14:07:45 -07006490
6491 while (len) {
Alexander Duyck44df32c2009-03-31 21:34:23 +00006492 i++;
6493 if (i == tx_ring->count)
6494 i = 0;
6495
Auke Kok9a799d72007-09-15 14:07:45 -07006496 tx_buffer_info = &tx_ring->tx_buffer_info[i];
6497 size = min(len, (uint)IXGBE_MAX_DATA_PER_TXD);
6498
6499 tx_buffer_info->length = size;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006500 tx_buffer_info->dma = dma_map_page(dev,
Alexander Duycke5a43542009-12-02 16:46:56 +00006501 frag->page,
6502 offset, size,
Nick Nunley1b507732010-04-27 13:10:27 +00006503 DMA_TO_DEVICE);
Alexander Duycke5a43542009-12-02 16:46:56 +00006504 tx_buffer_info->mapped_as_page = true;
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006505 if (dma_mapping_error(dev, tx_buffer_info->dma))
Alexander Duycke5a43542009-12-02 16:46:56 +00006506 goto dma_error;
Auke Kok9a799d72007-09-15 14:07:45 -07006507 tx_buffer_info->time_stamp = jiffies;
6508 tx_buffer_info->next_to_watch = i;
6509
6510 len -= size;
Yi Zoueacd73f2009-05-13 13:11:06 +00006511 total -= size;
Auke Kok9a799d72007-09-15 14:07:45 -07006512 offset += size;
6513 count++;
Auke Kok9a799d72007-09-15 14:07:45 -07006514 }
Yi Zoueacd73f2009-05-13 13:11:06 +00006515 if (total == 0)
6516 break;
Auke Kok9a799d72007-09-15 14:07:45 -07006517 }
Alexander Duyck44df32c2009-03-31 21:34:23 +00006518
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006519 if (tx_flags & IXGBE_TX_FLAGS_TSO)
6520 gso_segs = skb_shinfo(skb)->gso_segs;
6521#ifdef IXGBE_FCOE
6522 /* adjust for FCoE Sequence Offload */
6523 else if (tx_flags & IXGBE_TX_FLAGS_FSO)
6524 gso_segs = DIV_ROUND_UP(skb->len - hdr_len,
6525 skb_shinfo(skb)->gso_size);
6526#endif /* IXGBE_FCOE */
6527 bytecount += (gso_segs - 1) * hdr_len;
6528
6529 /* multiply data chunks by size of headers */
6530 tx_ring->tx_buffer_info[i].bytecount = bytecount;
6531 tx_ring->tx_buffer_info[i].gso_segs = gso_segs;
Auke Kok9a799d72007-09-15 14:07:45 -07006532 tx_ring->tx_buffer_info[i].skb = skb;
6533 tx_ring->tx_buffer_info[first].next_to_watch = i;
6534
6535 return count;
Alexander Duycke5a43542009-12-02 16:46:56 +00006536
6537dma_error:
Emil Tantilov849c4542010-06-03 16:53:41 +00006538 e_dev_err("TX DMA map failed\n");
Alexander Duycke5a43542009-12-02 16:46:56 +00006539
6540 /* clear timestamp and dma mappings for failed tx_buffer_info map */
6541 tx_buffer_info->dma = 0;
6542 tx_buffer_info->time_stamp = 0;
6543 tx_buffer_info->next_to_watch = 0;
Roel Kluinc1fa3472010-01-19 14:21:45 +00006544 if (count)
6545 count--;
Alexander Duycke5a43542009-12-02 16:46:56 +00006546
6547 /* clear timestamp and dma mappings for remaining portion of packet */
Roel Kluinc1fa3472010-01-19 14:21:45 +00006548 while (count--) {
Joe Perchese8e9f692010-09-07 21:34:53 +00006549 if (i == 0)
Alexander Duycke5a43542009-12-02 16:46:56 +00006550 i += tx_ring->count;
Roel Kluinc1fa3472010-01-19 14:21:45 +00006551 i--;
Alexander Duycke5a43542009-12-02 16:46:56 +00006552 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyckb6ec8952010-11-16 19:26:49 -08006553 ixgbe_unmap_and_free_tx_resource(tx_ring, tx_buffer_info);
Alexander Duycke5a43542009-12-02 16:46:56 +00006554 }
6555
Anton Blancharde44d38e2010-02-03 13:12:51 +00006556 return 0;
Auke Kok9a799d72007-09-15 14:07:45 -07006557}
6558
Alexander Duyck84ea2592010-11-16 19:26:49 -08006559static void ixgbe_tx_queue(struct ixgbe_ring *tx_ring,
Joe Perchese8e9f692010-09-07 21:34:53 +00006560 int tx_flags, int count, u32 paylen, u8 hdr_len)
Auke Kok9a799d72007-09-15 14:07:45 -07006561{
6562 union ixgbe_adv_tx_desc *tx_desc = NULL;
6563 struct ixgbe_tx_buffer *tx_buffer_info;
6564 u32 olinfo_status = 0, cmd_type_len = 0;
6565 unsigned int i;
6566 u32 txd_cmd = IXGBE_TXD_CMD_EOP | IXGBE_TXD_CMD_RS | IXGBE_TXD_CMD_IFCS;
6567
6568 cmd_type_len |= IXGBE_ADVTXD_DTYP_DATA;
6569
6570 cmd_type_len |= IXGBE_ADVTXD_DCMD_IFCS | IXGBE_ADVTXD_DCMD_DEXT;
6571
6572 if (tx_flags & IXGBE_TX_FLAGS_VLAN)
6573 cmd_type_len |= IXGBE_ADVTXD_DCMD_VLE;
6574
6575 if (tx_flags & IXGBE_TX_FLAGS_TSO) {
6576 cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;
6577
6578 olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006579 IXGBE_ADVTXD_POPTS_SHIFT;
Auke Kok9a799d72007-09-15 14:07:45 -07006580
PJ Waskiewicz4eeae6f2008-08-26 04:27:30 -07006581 /* use index 1 context for tso */
6582 olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
Auke Kok9a799d72007-09-15 14:07:45 -07006583 if (tx_flags & IXGBE_TX_FLAGS_IPV4)
6584 olinfo_status |= IXGBE_TXD_POPTS_IXSM <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006585 IXGBE_ADVTXD_POPTS_SHIFT;
Auke Kok9a799d72007-09-15 14:07:45 -07006586
6587 } else if (tx_flags & IXGBE_TX_FLAGS_CSUM)
6588 olinfo_status |= IXGBE_TXD_POPTS_TXSM <<
Joe Perchese8e9f692010-09-07 21:34:53 +00006589 IXGBE_ADVTXD_POPTS_SHIFT;
Auke Kok9a799d72007-09-15 14:07:45 -07006590
Yi Zoueacd73f2009-05-13 13:11:06 +00006591 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
6592 olinfo_status |= IXGBE_ADVTXD_CC;
6593 olinfo_status |= (1 << IXGBE_ADVTXD_IDX_SHIFT);
6594 if (tx_flags & IXGBE_TX_FLAGS_FSO)
6595 cmd_type_len |= IXGBE_ADVTXD_DCMD_TSE;
6596 }
6597
Auke Kok9a799d72007-09-15 14:07:45 -07006598 olinfo_status |= ((paylen - hdr_len) << IXGBE_ADVTXD_PAYLEN_SHIFT);
6599
6600 i = tx_ring->next_to_use;
6601 while (count--) {
6602 tx_buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyck31f05a22010-08-19 13:40:31 +00006603 tx_desc = IXGBE_TX_DESC_ADV(tx_ring, i);
Auke Kok9a799d72007-09-15 14:07:45 -07006604 tx_desc->read.buffer_addr = cpu_to_le64(tx_buffer_info->dma);
6605 tx_desc->read.cmd_type_len =
Joe Perchese8e9f692010-09-07 21:34:53 +00006606 cpu_to_le32(cmd_type_len | tx_buffer_info->length);
Auke Kok9a799d72007-09-15 14:07:45 -07006607 tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
Auke Kok9a799d72007-09-15 14:07:45 -07006608 i++;
6609 if (i == tx_ring->count)
6610 i = 0;
6611 }
6612
6613 tx_desc->read.cmd_type_len |= cpu_to_le32(txd_cmd);
6614
6615 /*
6616 * Force memory writes to complete before letting h/w
6617 * know there are new descriptors to fetch. (Only
6618 * applicable for weak-ordered memory model archs,
6619 * such as IA-64).
6620 */
6621 wmb();
6622
6623 tx_ring->next_to_use = i;
Alexander Duyck84ea2592010-11-16 19:26:49 -08006624 writel(i, tx_ring->tail);
Auke Kok9a799d72007-09-15 14:07:45 -07006625}
6626
Alexander Duyck69830522011-01-06 14:29:58 +00006627static void ixgbe_atr(struct ixgbe_ring *ring, struct sk_buff *skb,
6628 u32 tx_flags, __be16 protocol)
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006629{
Alexander Duyck69830522011-01-06 14:29:58 +00006630 struct ixgbe_q_vector *q_vector = ring->q_vector;
6631 union ixgbe_atr_hash_dword input = { .dword = 0 };
6632 union ixgbe_atr_hash_dword common = { .dword = 0 };
6633 union {
6634 unsigned char *network;
6635 struct iphdr *ipv4;
6636 struct ipv6hdr *ipv6;
6637 } hdr;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006638 struct tcphdr *th;
Alexander Duyck905e4a42011-01-06 14:29:57 +00006639 __be16 vlan_id;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006640
Alexander Duyck69830522011-01-06 14:29:58 +00006641 /* if ring doesn't have a interrupt vector, cannot perform ATR */
6642 if (!q_vector)
Guillaume Gaudonvilled3ead242010-06-29 18:29:00 +00006643 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006644
Alexander Duyck69830522011-01-06 14:29:58 +00006645 /* do nothing if sampling is disabled */
6646 if (!ring->atr_sample_rate)
6647 return;
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006648
Alexander Duyck69830522011-01-06 14:29:58 +00006649 ring->atr_count++;
6650
6651 /* snag network header to get L4 type and address */
6652 hdr.network = skb_network_header(skb);
6653
6654 /* Currently only IPv4/IPv6 with TCP is supported */
6655 if ((protocol != __constant_htons(ETH_P_IPV6) ||
6656 hdr.ipv6->nexthdr != IPPROTO_TCP) &&
6657 (protocol != __constant_htons(ETH_P_IP) ||
6658 hdr.ipv4->protocol != IPPROTO_TCP))
6659 return;
Alexander Duyckee9e0f02010-11-16 19:27:01 -08006660
6661 th = tcp_hdr(skb);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006662
Alexander Duyck69830522011-01-06 14:29:58 +00006663 /* skip this packet since the socket is closing */
6664 if (th->fin)
6665 return;
6666
6667 /* sample on all syn packets or once every atr sample count */
6668 if (!th->syn && (ring->atr_count < ring->atr_sample_rate))
6669 return;
6670
6671 /* reset sample count */
6672 ring->atr_count = 0;
6673
6674 vlan_id = htons(tx_flags >> IXGBE_TX_FLAGS_VLAN_SHIFT);
6675
6676 /*
6677 * src and dst are inverted, think how the receiver sees them
6678 *
6679 * The input is broken into two sections, a non-compressed section
6680 * containing vm_pool, vlan_id, and flow_type. The rest of the data
6681 * is XORed together and stored in the compressed dword.
6682 */
6683 input.formatted.vlan_id = vlan_id;
6684
6685 /*
6686 * since src port and flex bytes occupy the same word XOR them together
6687 * and write the value to source port portion of compressed dword
6688 */
6689 if (vlan_id)
6690 common.port.src ^= th->dest ^ __constant_htons(ETH_P_8021Q);
6691 else
6692 common.port.src ^= th->dest ^ protocol;
6693 common.port.dst ^= th->source;
6694
6695 if (protocol == __constant_htons(ETH_P_IP)) {
6696 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV4;
6697 common.ip ^= hdr.ipv4->saddr ^ hdr.ipv4->daddr;
6698 } else {
6699 input.formatted.flow_type = IXGBE_ATR_FLOW_TYPE_TCPV6;
6700 common.ip ^= hdr.ipv6->saddr.s6_addr32[0] ^
6701 hdr.ipv6->saddr.s6_addr32[1] ^
6702 hdr.ipv6->saddr.s6_addr32[2] ^
6703 hdr.ipv6->saddr.s6_addr32[3] ^
6704 hdr.ipv6->daddr.s6_addr32[0] ^
6705 hdr.ipv6->daddr.s6_addr32[1] ^
6706 hdr.ipv6->daddr.s6_addr32[2] ^
6707 hdr.ipv6->daddr.s6_addr32[3];
6708 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006709
6710 /* This assumes the Rx queue and Tx queue are bound to the same CPU */
Alexander Duyck69830522011-01-06 14:29:58 +00006711 ixgbe_fdir_add_signature_filter_82599(&q_vector->adapter->hw,
6712 input, common, ring->queue_index);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006713}
6714
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006715static int __ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, int size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006716{
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006717 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006718 /* Herbert's original patch had:
6719 * smp_mb__after_netif_stop_queue();
6720 * but since that doesn't exist yet, just open code it. */
6721 smp_mb();
6722
6723 /* We need to check again in a case another CPU has just
6724 * made room available. */
6725 if (likely(IXGBE_DESC_UNUSED(tx_ring) < size))
6726 return -EBUSY;
6727
6728 /* A reprieve! - use start_queue because it doesn't call schedule */
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006729 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
Alexander Duyck5b7da512010-11-16 19:26:50 -08006730 ++tx_ring->tx_stats.restart_queue;
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006731 return 0;
6732}
6733
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006734static int ixgbe_maybe_stop_tx(struct ixgbe_ring *tx_ring, int size)
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006735{
6736 if (likely(IXGBE_DESC_UNUSED(tx_ring) >= size))
6737 return 0;
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006738 return __ixgbe_maybe_stop_tx(tx_ring, size);
Ayyappan Veeraiyane092be62008-02-01 15:58:49 -08006739}
6740
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006741static u16 ixgbe_select_queue(struct net_device *dev, struct sk_buff *skb)
6742{
6743 struct ixgbe_adapter *adapter = netdev_priv(dev);
Yi Zou5f715822009-12-03 11:32:44 +00006744 int txq = smp_processor_id();
John Fastabend56075a92010-07-26 20:41:31 +00006745#ifdef IXGBE_FCOE
Hao Zheng5e09a102010-11-11 13:47:59 +00006746 __be16 protocol;
6747
6748 protocol = vlan_get_protocol(skb);
6749
John Fastabende5b64632011-03-08 03:44:52 +00006750 if (((protocol == htons(ETH_P_FCOE)) ||
6751 (protocol == htons(ETH_P_FIP))) &&
6752 (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)) {
6753 txq &= (adapter->ring_feature[RING_F_FCOE].indices - 1);
6754 txq += adapter->ring_feature[RING_F_FCOE].mask;
6755 return txq;
John Fastabend56075a92010-07-26 20:41:31 +00006756 }
6757#endif
6758
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006759 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE) {
6760 while (unlikely(txq >= dev->real_num_tx_queues))
6761 txq -= dev->real_num_tx_queues;
Yi Zou5f715822009-12-03 11:32:44 +00006762 return txq;
Krishna Kumarfdd3d632010-02-03 13:13:10 +00006763 }
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006764
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07006765 return skb_tx_hash(dev, skb);
6766}
6767
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006768netdev_tx_t ixgbe_xmit_frame_ring(struct sk_buff *skb,
Alexander Duyck84418e32010-08-19 13:40:54 +00006769 struct ixgbe_adapter *adapter,
6770 struct ixgbe_ring *tx_ring)
Auke Kok9a799d72007-09-15 14:07:45 -07006771{
Auke Kok9a799d72007-09-15 14:07:45 -07006772 unsigned int first;
6773 unsigned int tx_flags = 0;
Ayyappan Veeraiyan30eba972008-03-03 15:03:52 -08006774 u8 hdr_len = 0;
Yi Zou5f715822009-12-03 11:32:44 +00006775 int tso;
Auke Kok9a799d72007-09-15 14:07:45 -07006776 int count = 0;
6777 unsigned int f;
Hao Zheng5e09a102010-11-11 13:47:59 +00006778 __be16 protocol;
6779
6780 protocol = vlan_get_protocol(skb);
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006781
Jesse Grosseab6d182010-10-20 13:56:03 +00006782 if (vlan_tx_tag_present(skb)) {
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006783 tx_flags |= vlan_tx_tag_get(skb);
Alexander Duyck2f90b862008-11-20 20:52:10 -08006784 if (adapter->flags & IXGBE_FLAG_DCB_ENABLED) {
6785 tx_flags &= ~IXGBE_TX_FLAGS_VLAN_PRIO_MASK;
John Fastabende5b64632011-03-08 03:44:52 +00006786 tx_flags |= tx_ring->dcb_tc << 13;
Alexander Duyck2f90b862008-11-20 20:52:10 -08006787 }
6788 tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
6789 tx_flags |= IXGBE_TX_FLAGS_VLAN;
John Fastabend33c66bd2010-05-18 16:00:11 +00006790 } else if (adapter->flags & IXGBE_FLAG_DCB_ENABLED &&
6791 skb->priority != TC_PRIO_CONTROL) {
John Fastabende5b64632011-03-08 03:44:52 +00006792 tx_flags |= tx_ring->dcb_tc << 13;
John Fastabend2ea186a2010-02-27 03:28:24 -08006793 tx_flags <<= IXGBE_TX_FLAGS_VLAN_SHIFT;
6794 tx_flags |= IXGBE_TX_FLAGS_VLAN;
Auke Kok9a799d72007-09-15 14:07:45 -07006795 }
Yi Zoueacd73f2009-05-13 13:11:06 +00006796
Yi Zou09ad1cc2009-09-03 14:56:10 +00006797#ifdef IXGBE_FCOE
John Fastabend56075a92010-07-26 20:41:31 +00006798 /* for FCoE with DCB, we force the priority to what
6799 * was specified by the switch */
6800 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED &&
John Fastabende5b64632011-03-08 03:44:52 +00006801 (protocol == htons(ETH_P_FCOE)))
6802 tx_flags |= IXGBE_TX_FLAGS_FCOE;
Robert Loveca77cd52010-03-24 12:45:00 +00006803#endif
6804
Yi Zoueacd73f2009-05-13 13:11:06 +00006805 /* four things can cause us to need a context descriptor */
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006806 if (skb_is_gso(skb) ||
6807 (skb->ip_summed == CHECKSUM_PARTIAL) ||
Yi Zoueacd73f2009-05-13 13:11:06 +00006808 (tx_flags & IXGBE_TX_FLAGS_VLAN) ||
6809 (tx_flags & IXGBE_TX_FLAGS_FCOE))
Auke Kok9a799d72007-09-15 14:07:45 -07006810 count++;
6811
Jesse Brandeburg9f8cdf42008-09-11 20:03:35 -07006812 count += TXD_USE_COUNT(skb_headlen(skb));
6813 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
Auke Kok9a799d72007-09-15 14:07:45 -07006814 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
6815
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006816 if (ixgbe_maybe_stop_tx(tx_ring, count)) {
Alexander Duyck5b7da512010-11-16 19:26:50 -08006817 tx_ring->tx_stats.tx_busy++;
Auke Kok9a799d72007-09-15 14:07:45 -07006818 return NETDEV_TX_BUSY;
6819 }
Auke Kok9a799d72007-09-15 14:07:45 -07006820
Auke Kok9a799d72007-09-15 14:07:45 -07006821 first = tx_ring->next_to_use;
Yi Zoueacd73f2009-05-13 13:11:06 +00006822 if (tx_flags & IXGBE_TX_FLAGS_FCOE) {
6823#ifdef IXGBE_FCOE
6824 /* setup tx offload for FCoE */
6825 tso = ixgbe_fso(adapter, tx_ring, skb, tx_flags, &hdr_len);
6826 if (tso < 0) {
6827 dev_kfree_skb_any(skb);
6828 return NETDEV_TX_OK;
6829 }
6830 if (tso)
6831 tx_flags |= IXGBE_TX_FLAGS_FSO;
6832#endif /* IXGBE_FCOE */
6833 } else {
Hao Zheng5e09a102010-11-11 13:47:59 +00006834 if (protocol == htons(ETH_P_IP))
Yi Zoueacd73f2009-05-13 13:11:06 +00006835 tx_flags |= IXGBE_TX_FLAGS_IPV4;
Hao Zheng5e09a102010-11-11 13:47:59 +00006836 tso = ixgbe_tso(adapter, tx_ring, skb, tx_flags, &hdr_len,
6837 protocol);
Yi Zoueacd73f2009-05-13 13:11:06 +00006838 if (tso < 0) {
6839 dev_kfree_skb_any(skb);
6840 return NETDEV_TX_OK;
6841 }
6842
6843 if (tso)
6844 tx_flags |= IXGBE_TX_FLAGS_TSO;
Hao Zheng5e09a102010-11-11 13:47:59 +00006845 else if (ixgbe_tx_csum(adapter, tx_ring, skb, tx_flags,
6846 protocol) &&
Yi Zoueacd73f2009-05-13 13:11:06 +00006847 (skb->ip_summed == CHECKSUM_PARTIAL))
6848 tx_flags |= IXGBE_TX_FLAGS_CSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07006849 }
6850
Alexander Duyck8ad494b2010-11-16 19:26:47 -08006851 count = ixgbe_tx_map(adapter, tx_ring, skb, tx_flags, first, hdr_len);
Alexander Duyck44df32c2009-03-31 21:34:23 +00006852 if (count) {
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00006853 /* add the ATR filter if ATR is on */
Alexander Duyck69830522011-01-06 14:29:58 +00006854 if (test_bit(__IXGBE_TX_FDIR_INIT_DONE, &tx_ring->state))
6855 ixgbe_atr(tx_ring, skb, tx_flags, protocol);
Alexander Duyck84ea2592010-11-16 19:26:49 -08006856 ixgbe_tx_queue(tx_ring, tx_flags, count, skb->len, hdr_len);
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006857 ixgbe_maybe_stop_tx(tx_ring, DESC_NEEDED);
Auke Kok9a799d72007-09-15 14:07:45 -07006858
Alexander Duyck44df32c2009-03-31 21:34:23 +00006859 } else {
6860 dev_kfree_skb_any(skb);
6861 tx_ring->tx_buffer_info[first].time_stamp = 0;
6862 tx_ring->next_to_use = first;
6863 }
Auke Kok9a799d72007-09-15 14:07:45 -07006864
6865 return NETDEV_TX_OK;
6866}
6867
Alexander Duyck84418e32010-08-19 13:40:54 +00006868static netdev_tx_t ixgbe_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
6869{
6870 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6871 struct ixgbe_ring *tx_ring;
6872
6873 tx_ring = adapter->tx_ring[skb->queue_mapping];
Alexander Duyckfc77dc32010-11-16 19:26:51 -08006874 return ixgbe_xmit_frame_ring(skb, adapter, tx_ring);
Alexander Duyck84418e32010-08-19 13:40:54 +00006875}
6876
Auke Kok9a799d72007-09-15 14:07:45 -07006877/**
Auke Kok9a799d72007-09-15 14:07:45 -07006878 * ixgbe_set_mac - Change the Ethernet Address of the NIC
6879 * @netdev: network interface device structure
6880 * @p: pointer to an address structure
6881 *
6882 * Returns 0 on success, negative on failure
6883 **/
6884static int ixgbe_set_mac(struct net_device *netdev, void *p)
6885{
6886 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006887 struct ixgbe_hw *hw = &adapter->hw;
Auke Kok9a799d72007-09-15 14:07:45 -07006888 struct sockaddr *addr = p;
6889
6890 if (!is_valid_ether_addr(addr->sa_data))
6891 return -EADDRNOTAVAIL;
6892
6893 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07006894 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
Auke Kok9a799d72007-09-15 14:07:45 -07006895
Greg Rose1cdd1ec2010-01-09 02:26:46 +00006896 hw->mac.ops.set_rar(hw, 0, hw->mac.addr, adapter->num_vfs,
6897 IXGBE_RAH_AV);
Auke Kok9a799d72007-09-15 14:07:45 -07006898
6899 return 0;
6900}
6901
Ben Hutchings6b73e102009-04-29 08:08:58 +00006902static int
6903ixgbe_mdio_read(struct net_device *netdev, int prtad, int devad, u16 addr)
6904{
6905 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6906 struct ixgbe_hw *hw = &adapter->hw;
6907 u16 value;
6908 int rc;
6909
6910 if (prtad != hw->phy.mdio.prtad)
6911 return -EINVAL;
6912 rc = hw->phy.ops.read_reg(hw, addr, devad, &value);
6913 if (!rc)
6914 rc = value;
6915 return rc;
6916}
6917
6918static int ixgbe_mdio_write(struct net_device *netdev, int prtad, int devad,
6919 u16 addr, u16 value)
6920{
6921 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6922 struct ixgbe_hw *hw = &adapter->hw;
6923
6924 if (prtad != hw->phy.mdio.prtad)
6925 return -EINVAL;
6926 return hw->phy.ops.write_reg(hw, addr, devad, value);
6927}
6928
6929static int ixgbe_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
6930{
6931 struct ixgbe_adapter *adapter = netdev_priv(netdev);
6932
6933 return mdio_mii_ioctl(&adapter->hw.phy.mdio, if_mii(req), cmd);
6934}
6935
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006936/**
6937 * ixgbe_add_sanmac_netdev - Add the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00006938 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006939 * @netdev: network interface device structure
6940 *
6941 * Returns non-zero on failure
6942 **/
6943static int ixgbe_add_sanmac_netdev(struct net_device *dev)
6944{
6945 int err = 0;
6946 struct ixgbe_adapter *adapter = netdev_priv(dev);
6947 struct ixgbe_mac_info *mac = &adapter->hw.mac;
6948
6949 if (is_valid_ether_addr(mac->san_addr)) {
6950 rtnl_lock();
6951 err = dev_addr_add(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
6952 rtnl_unlock();
6953 }
6954 return err;
6955}
6956
6957/**
6958 * ixgbe_del_sanmac_netdev - Removes the SAN MAC address to the corresponding
Jiri Pirko31278e72009-06-17 01:12:19 +00006959 * netdev->dev_addrs
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00006960 * @netdev: network interface device structure
6961 *
6962 * Returns non-zero on failure
6963 **/
6964static int ixgbe_del_sanmac_netdev(struct net_device *dev)
6965{
6966 int err = 0;
6967 struct ixgbe_adapter *adapter = netdev_priv(dev);
6968 struct ixgbe_mac_info *mac = &adapter->hw.mac;
6969
6970 if (is_valid_ether_addr(mac->san_addr)) {
6971 rtnl_lock();
6972 err = dev_addr_del(dev, mac->san_addr, NETDEV_HW_ADDR_T_SAN);
6973 rtnl_unlock();
6974 }
6975 return err;
6976}
6977
Auke Kok9a799d72007-09-15 14:07:45 -07006978#ifdef CONFIG_NET_POLL_CONTROLLER
6979/*
6980 * Polling 'interrupt' - used by things like netconsole to send skbs
6981 * without having to re-enable interrupts. It's not called while
6982 * the interrupt routine is executing.
6983 */
6984static void ixgbe_netpoll(struct net_device *netdev)
6985{
6986 struct ixgbe_adapter *adapter = netdev_priv(netdev);
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006987 int i;
Auke Kok9a799d72007-09-15 14:07:45 -07006988
Alexander Duyck1a647bd2010-01-13 01:49:13 +00006989 /* if interface is down do nothing */
6990 if (test_bit(__IXGBE_DOWN, &adapter->state))
6991 return;
6992
Auke Kok9a799d72007-09-15 14:07:45 -07006993 adapter->flags |= IXGBE_FLAG_IN_NETPOLL;
Peter P Waskiewicz Jr8f9a7162009-07-30 12:25:09 +00006994 if (adapter->flags & IXGBE_FLAG_MSIX_ENABLED) {
6995 int num_q_vectors = adapter->num_msix_vectors - NON_Q_VECTORS;
6996 for (i = 0; i < num_q_vectors; i++) {
6997 struct ixgbe_q_vector *q_vector = adapter->q_vector[i];
6998 ixgbe_msix_clean_many(0, q_vector);
6999 }
7000 } else {
7001 ixgbe_intr(adapter->pdev->irq, netdev);
7002 }
Auke Kok9a799d72007-09-15 14:07:45 -07007003 adapter->flags &= ~IXGBE_FLAG_IN_NETPOLL;
Auke Kok9a799d72007-09-15 14:07:45 -07007004}
7005#endif
7006
Eric Dumazetde1036b2010-10-20 23:00:04 +00007007static struct rtnl_link_stats64 *ixgbe_get_stats64(struct net_device *netdev,
7008 struct rtnl_link_stats64 *stats)
7009{
7010 struct ixgbe_adapter *adapter = netdev_priv(netdev);
7011 int i;
7012
Eric Dumazet1a515022010-11-16 19:26:42 -08007013 rcu_read_lock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00007014 for (i = 0; i < adapter->num_rx_queues; i++) {
Eric Dumazet1a515022010-11-16 19:26:42 -08007015 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->rx_ring[i]);
Eric Dumazetde1036b2010-10-20 23:00:04 +00007016 u64 bytes, packets;
7017 unsigned int start;
7018
Eric Dumazet1a515022010-11-16 19:26:42 -08007019 if (ring) {
7020 do {
7021 start = u64_stats_fetch_begin_bh(&ring->syncp);
7022 packets = ring->stats.packets;
7023 bytes = ring->stats.bytes;
7024 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
7025 stats->rx_packets += packets;
7026 stats->rx_bytes += bytes;
7027 }
Eric Dumazetde1036b2010-10-20 23:00:04 +00007028 }
Eric Dumazet1ac9ad12011-01-12 12:13:14 +00007029
7030 for (i = 0; i < adapter->num_tx_queues; i++) {
7031 struct ixgbe_ring *ring = ACCESS_ONCE(adapter->tx_ring[i]);
7032 u64 bytes, packets;
7033 unsigned int start;
7034
7035 if (ring) {
7036 do {
7037 start = u64_stats_fetch_begin_bh(&ring->syncp);
7038 packets = ring->stats.packets;
7039 bytes = ring->stats.bytes;
7040 } while (u64_stats_fetch_retry_bh(&ring->syncp, start));
7041 stats->tx_packets += packets;
7042 stats->tx_bytes += bytes;
7043 }
7044 }
Eric Dumazet1a515022010-11-16 19:26:42 -08007045 rcu_read_unlock();
Eric Dumazetde1036b2010-10-20 23:00:04 +00007046 /* following stats updated by ixgbe_watchdog_task() */
7047 stats->multicast = netdev->stats.multicast;
7048 stats->rx_errors = netdev->stats.rx_errors;
7049 stats->rx_length_errors = netdev->stats.rx_length_errors;
7050 stats->rx_crc_errors = netdev->stats.rx_crc_errors;
7051 stats->rx_missed_errors = netdev->stats.rx_missed_errors;
7052 return stats;
7053}
7054
7055
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007056static const struct net_device_ops ixgbe_netdev_ops = {
Joe Perchese8e9f692010-09-07 21:34:53 +00007057 .ndo_open = ixgbe_open,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007058 .ndo_stop = ixgbe_close,
Stephen Hemminger00829822008-11-20 20:14:53 -08007059 .ndo_start_xmit = ixgbe_xmit_frame,
Stephen Hemminger09a3b1f2009-03-21 13:40:01 -07007060 .ndo_select_queue = ixgbe_select_queue,
Chris Leeche90d4002009-03-10 16:00:24 +00007061 .ndo_set_rx_mode = ixgbe_set_rx_mode,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007062 .ndo_set_multicast_list = ixgbe_set_rx_mode,
7063 .ndo_validate_addr = eth_validate_addr,
7064 .ndo_set_mac_address = ixgbe_set_mac,
7065 .ndo_change_mtu = ixgbe_change_mtu,
7066 .ndo_tx_timeout = ixgbe_tx_timeout,
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007067 .ndo_vlan_rx_add_vid = ixgbe_vlan_rx_add_vid,
7068 .ndo_vlan_rx_kill_vid = ixgbe_vlan_rx_kill_vid,
Ben Hutchings6b73e102009-04-29 08:08:58 +00007069 .ndo_do_ioctl = ixgbe_ioctl,
Greg Rose7f016482010-05-04 22:12:06 +00007070 .ndo_set_vf_mac = ixgbe_ndo_set_vf_mac,
7071 .ndo_set_vf_vlan = ixgbe_ndo_set_vf_vlan,
7072 .ndo_set_vf_tx_rate = ixgbe_ndo_set_vf_bw,
7073 .ndo_get_vf_config = ixgbe_ndo_get_vf_config,
Eric Dumazetde1036b2010-10-20 23:00:04 +00007074 .ndo_get_stats64 = ixgbe_get_stats64,
John Fastabend24095aa2011-02-23 05:58:03 +00007075#ifdef CONFIG_IXGBE_DCB
7076 .ndo_setup_tc = ixgbe_setup_tc,
7077#endif
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007078#ifdef CONFIG_NET_POLL_CONTROLLER
7079 .ndo_poll_controller = ixgbe_netpoll,
7080#endif
Yi Zou332d4a72009-05-13 13:11:53 +00007081#ifdef IXGBE_FCOE
7082 .ndo_fcoe_ddp_setup = ixgbe_fcoe_ddp_get,
Yi Zou68a683c2011-02-01 07:22:16 +00007083 .ndo_fcoe_ddp_target = ixgbe_fcoe_ddp_target,
Yi Zou332d4a72009-05-13 13:11:53 +00007084 .ndo_fcoe_ddp_done = ixgbe_fcoe_ddp_put,
Yi Zou8450ff82009-08-31 12:32:14 +00007085 .ndo_fcoe_enable = ixgbe_fcoe_enable,
7086 .ndo_fcoe_disable = ixgbe_fcoe_disable,
Yi Zou61a1fa12009-10-28 18:24:56 +00007087 .ndo_fcoe_get_wwn = ixgbe_fcoe_get_wwn,
Yi Zou332d4a72009-05-13 13:11:53 +00007088#endif /* IXGBE_FCOE */
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007089};
7090
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007091static void __devinit ixgbe_probe_vf(struct ixgbe_adapter *adapter,
7092 const struct ixgbe_info *ii)
7093{
7094#ifdef CONFIG_PCI_IOV
7095 struct ixgbe_hw *hw = &adapter->hw;
7096 int err;
7097
Greg Rose3377eba792010-12-07 08:16:45 +00007098 if (hw->mac.type == ixgbe_mac_82598EB || !max_vfs)
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007099 return;
7100
7101 /* The 82599 supports up to 64 VFs per physical function
7102 * but this implementation limits allocation to 63 so that
7103 * basic networking resources are still available to the
7104 * physical function
7105 */
7106 adapter->num_vfs = (max_vfs > 63) ? 63 : max_vfs;
7107 adapter->flags |= IXGBE_FLAG_SRIOV_ENABLED;
7108 err = pci_enable_sriov(adapter->pdev, adapter->num_vfs);
7109 if (err) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007110 e_err(probe, "Failed to enable PCI sriov: %d\n", err);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007111 goto err_novfs;
7112 }
7113 /* If call to enable VFs succeeded then allocate memory
7114 * for per VF control structures.
7115 */
7116 adapter->vfinfo =
7117 kcalloc(adapter->num_vfs,
7118 sizeof(struct vf_data_storage), GFP_KERNEL);
7119 if (adapter->vfinfo) {
7120 /* Now that we're sure SR-IOV is enabled
7121 * and memory allocated set up the mailbox parameters
7122 */
7123 ixgbe_init_mbx_params_pf(hw);
7124 memcpy(&hw->mbx.ops, ii->mbx_ops,
7125 sizeof(hw->mbx.ops));
7126
7127 /* Disable RSC when in SR-IOV mode */
7128 adapter->flags2 &= ~(IXGBE_FLAG2_RSC_CAPABLE |
7129 IXGBE_FLAG2_RSC_ENABLED);
7130 return;
7131 }
7132
7133 /* Oh oh */
Emil Tantilov396e7992010-07-01 20:05:12 +00007134 e_err(probe, "Unable to allocate memory for VF Data Storage - "
7135 "SRIOV disabled\n");
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007136 pci_disable_sriov(adapter->pdev);
7137
7138err_novfs:
7139 adapter->flags &= ~IXGBE_FLAG_SRIOV_ENABLED;
7140 adapter->num_vfs = 0;
7141#endif /* CONFIG_PCI_IOV */
7142}
7143
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007144/**
Auke Kok9a799d72007-09-15 14:07:45 -07007145 * ixgbe_probe - Device Initialization Routine
7146 * @pdev: PCI device information struct
7147 * @ent: entry in ixgbe_pci_tbl
7148 *
7149 * Returns 0 on success, negative on failure
7150 *
7151 * ixgbe_probe initializes an adapter identified by a pci_dev structure.
7152 * The OS initialization, configuring of the adapter private structure,
7153 * and a hardware reset occur.
7154 **/
7155static int __devinit ixgbe_probe(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007156 const struct pci_device_id *ent)
Auke Kok9a799d72007-09-15 14:07:45 -07007157{
7158 struct net_device *netdev;
7159 struct ixgbe_adapter *adapter = NULL;
7160 struct ixgbe_hw *hw;
7161 const struct ixgbe_info *ii = ixgbe_info_tbl[ent->driver_data];
Auke Kok9a799d72007-09-15 14:07:45 -07007162 static int cards_found;
7163 int i, err, pci_using_dac;
Don Skidmore289700db2010-12-03 03:32:58 +00007164 u8 part_str[IXGBE_PBANUM_LENGTH];
John Fastabendc85a2612010-02-25 23:15:21 +00007165 unsigned int indices = num_possible_cpus();
Yi Zoueacd73f2009-05-13 13:11:06 +00007166#ifdef IXGBE_FCOE
7167 u16 device_caps;
7168#endif
Don Skidmore289700db2010-12-03 03:32:58 +00007169 u32 eec;
Auke Kok9a799d72007-09-15 14:07:45 -07007170
Andy Gospodarekbded64a2010-07-21 06:40:31 +00007171 /* Catch broken hardware that put the wrong VF device ID in
7172 * the PCIe SR-IOV capability.
7173 */
7174 if (pdev->is_virtfn) {
7175 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
7176 pci_name(pdev), pdev->vendor, pdev->device);
7177 return -EINVAL;
7178 }
7179
gouji-new9ce77662009-05-06 10:44:45 +00007180 err = pci_enable_device_mem(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007181 if (err)
7182 return err;
7183
Nick Nunley1b507732010-04-27 13:10:27 +00007184 if (!dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) &&
7185 !dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
Auke Kok9a799d72007-09-15 14:07:45 -07007186 pci_using_dac = 1;
7187 } else {
Nick Nunley1b507732010-04-27 13:10:27 +00007188 err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007189 if (err) {
Nick Nunley1b507732010-04-27 13:10:27 +00007190 err = dma_set_coherent_mask(&pdev->dev,
7191 DMA_BIT_MASK(32));
Auke Kok9a799d72007-09-15 14:07:45 -07007192 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007193 dev_err(&pdev->dev,
7194 "No usable DMA configuration, aborting\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007195 goto err_dma;
7196 }
7197 }
7198 pci_using_dac = 0;
7199 }
7200
gouji-new9ce77662009-05-06 10:44:45 +00007201 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007202 IORESOURCE_MEM), ixgbe_driver_name);
Auke Kok9a799d72007-09-15 14:07:45 -07007203 if (err) {
Dan Carpenterb8bc0422010-07-27 00:05:56 +00007204 dev_err(&pdev->dev,
7205 "pci_request_selected_regions failed 0x%x\n", err);
Auke Kok9a799d72007-09-15 14:07:45 -07007206 goto err_pci_reg;
7207 }
7208
Frans Pop19d5afd2009-10-02 10:04:12 -07007209 pci_enable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007210
Auke Kok9a799d72007-09-15 14:07:45 -07007211 pci_set_master(pdev);
Wendy Xiongfb3b27b2008-04-23 11:09:24 -07007212 pci_save_state(pdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007213
John Fastabendc85a2612010-02-25 23:15:21 +00007214 if (ii->mac == ixgbe_mac_82598EB)
7215 indices = min_t(unsigned int, indices, IXGBE_MAX_RSS_INDICES);
7216 else
7217 indices = min_t(unsigned int, indices, IXGBE_MAX_FDIR_INDICES);
7218
John Fastabende5b64632011-03-08 03:44:52 +00007219#if defined(CONFIG_DCB)
John Fastabendc85a2612010-02-25 23:15:21 +00007220 indices = max_t(unsigned int, indices, IXGBE_MAX_DCB_INDICES);
John Fastabende5b64632011-03-08 03:44:52 +00007221#elif defined(IXGBE_FCOE)
John Fastabendc85a2612010-02-25 23:15:21 +00007222 indices += min_t(unsigned int, num_possible_cpus(),
7223 IXGBE_MAX_FCOE_INDICES);
7224#endif
John Fastabendc85a2612010-02-25 23:15:21 +00007225 netdev = alloc_etherdev_mq(sizeof(struct ixgbe_adapter), indices);
Auke Kok9a799d72007-09-15 14:07:45 -07007226 if (!netdev) {
7227 err = -ENOMEM;
7228 goto err_alloc_etherdev;
7229 }
7230
Auke Kok9a799d72007-09-15 14:07:45 -07007231 SET_NETDEV_DEV(netdev, &pdev->dev);
7232
Auke Kok9a799d72007-09-15 14:07:45 -07007233 adapter = netdev_priv(netdev);
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007234 pci_set_drvdata(pdev, adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007235
7236 adapter->netdev = netdev;
7237 adapter->pdev = pdev;
7238 hw = &adapter->hw;
7239 hw->back = adapter;
7240 adapter->msg_enable = (1 << DEFAULT_DEBUG_LEVEL_SHIFT) - 1;
7241
Jeff Kirsher05857982008-09-11 19:57:00 -07007242 hw->hw_addr = ioremap(pci_resource_start(pdev, 0),
Joe Perchese8e9f692010-09-07 21:34:53 +00007243 pci_resource_len(pdev, 0));
Auke Kok9a799d72007-09-15 14:07:45 -07007244 if (!hw->hw_addr) {
7245 err = -EIO;
7246 goto err_ioremap;
7247 }
7248
7249 for (i = 1; i <= 5; i++) {
7250 if (pci_resource_len(pdev, i) == 0)
7251 continue;
7252 }
7253
Stephen Hemminger0edc3522008-11-19 22:24:29 -08007254 netdev->netdev_ops = &ixgbe_netdev_ops;
Auke Kok9a799d72007-09-15 14:07:45 -07007255 ixgbe_set_ethtool_ops(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007256 netdev->watchdog_timeo = 5 * HZ;
Don Skidmore9fe93af2010-12-03 09:33:54 +00007257 strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
Auke Kok9a799d72007-09-15 14:07:45 -07007258
Auke Kok9a799d72007-09-15 14:07:45 -07007259 adapter->bd_number = cards_found;
7260
Auke Kok9a799d72007-09-15 14:07:45 -07007261 /* Setup hw api */
7262 memcpy(&hw->mac.ops, ii->mac_ops, sizeof(hw->mac.ops));
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007263 hw->mac.type = ii->mac;
Auke Kok9a799d72007-09-15 14:07:45 -07007264
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007265 /* EEPROM */
7266 memcpy(&hw->eeprom.ops, ii->eeprom_ops, sizeof(hw->eeprom.ops));
7267 eec = IXGBE_READ_REG(hw, IXGBE_EEC);
7268 /* If EEPROM is valid (bit 8 = 1), use default otherwise use bit bang */
7269 if (!(eec & (1 << 8)))
7270 hw->eeprom.ops.read = &ixgbe_read_eeprom_bit_bang_generic;
7271
7272 /* PHY */
7273 memcpy(&hw->phy.ops, ii->phy_ops, sizeof(hw->phy.ops));
Donald Skidmorec4900be2008-11-20 21:11:42 -08007274 hw->phy.sfp_type = ixgbe_sfp_type_unknown;
Ben Hutchings6b73e102009-04-29 08:08:58 +00007275 /* ixgbe_identify_phy_generic will set prtad and mmds properly */
7276 hw->phy.mdio.prtad = MDIO_PRTAD_NONE;
7277 hw->phy.mdio.mmds = 0;
7278 hw->phy.mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
7279 hw->phy.mdio.dev = netdev;
7280 hw->phy.mdio.mdio_read = ixgbe_mdio_read;
7281 hw->phy.mdio.mdio_write = ixgbe_mdio_write;
Donald Skidmorec4900be2008-11-20 21:11:42 -08007282
7283 /* set up this timer and work struct before calling get_invariants
7284 * which might start the timer
7285 */
7286 init_timer(&adapter->sfp_timer);
Joe Perchesc061b182010-08-23 18:20:03 +00007287 adapter->sfp_timer.function = ixgbe_sfp_timer;
Donald Skidmorec4900be2008-11-20 21:11:42 -08007288 adapter->sfp_timer.data = (unsigned long) adapter;
7289
7290 INIT_WORK(&adapter->sfp_task, ixgbe_sfp_task);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007291
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007292 /* multispeed fiber has its own tasklet, called from GPI SDP1 context */
7293 INIT_WORK(&adapter->multispeed_fiber_task, ixgbe_multispeed_fiber_task);
7294
7295 /* a new SFP+ module arrival, called from GPI SDP2 context */
7296 INIT_WORK(&adapter->sfp_config_module_task,
Joe Perchese8e9f692010-09-07 21:34:53 +00007297 ixgbe_sfp_config_module_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007298
Don Skidmore8ca783a2009-05-26 20:40:47 -07007299 ii->get_invariants(hw);
Auke Kok9a799d72007-09-15 14:07:45 -07007300
7301 /* setup the private structure */
7302 err = ixgbe_sw_init(adapter);
7303 if (err)
7304 goto err_sw_init;
7305
Don Skidmoree86bff02010-02-11 04:14:08 +00007306 /* Make it possible the adapter to be woken up via WOL */
Don Skidmoreb93a2222010-11-16 19:27:17 -08007307 switch (adapter->hw.mac.type) {
7308 case ixgbe_mac_82599EB:
7309 case ixgbe_mac_X540:
Don Skidmoree86bff02010-02-11 04:14:08 +00007310 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Don Skidmoreb93a2222010-11-16 19:27:17 -08007311 break;
7312 default:
7313 break;
7314 }
Don Skidmoree86bff02010-02-11 04:14:08 +00007315
Don Skidmorebf069c92009-05-07 10:39:54 +00007316 /*
7317 * If there is a fan on this device and it has failed log the
7318 * failure.
7319 */
7320 if (adapter->flags & IXGBE_FLAG_FAN_FAIL_CAPABLE) {
7321 u32 esdp = IXGBE_READ_REG(hw, IXGBE_ESDP);
7322 if (esdp & IXGBE_ESDP_SDP1)
Emil Tantilov396e7992010-07-01 20:05:12 +00007323 e_crit(probe, "Fan has stopped, replace the adapter\n");
Don Skidmorebf069c92009-05-07 10:39:54 +00007324 }
7325
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007326 /* reset_hw fills in the perm_addr as well */
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007327 hw->phy.reset_if_overtemp = true;
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007328 err = hw->mac.ops.reset_hw(hw);
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007329 hw->phy.reset_if_overtemp = false;
Don Skidmore8ca783a2009-05-26 20:40:47 -07007330 if (err == IXGBE_ERR_SFP_NOT_PRESENT &&
7331 hw->mac.type == ixgbe_mac_82598EB) {
7332 /*
7333 * Start a kernel thread to watch for a module to arrive.
7334 * Only do this for 82598, since 82599 will generate
7335 * interrupts on module arrival.
7336 */
7337 set_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
7338 mod_timer(&adapter->sfp_timer,
7339 round_jiffies(jiffies + (2 * HZ)));
7340 err = 0;
7341 } else if (err == IXGBE_ERR_SFP_NOT_SUPPORTED) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007342 e_dev_err("failed to initialize because an unsupported SFP+ "
7343 "module type was detected.\n");
7344 e_dev_err("Reload the driver after installing a supported "
7345 "module.\n");
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007346 goto err_sw_init;
7347 } else if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007348 e_dev_err("HW Init failed: %d\n", err);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007349 goto err_sw_init;
7350 }
7351
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007352 ixgbe_probe_vf(adapter, ii);
7353
Emil Tantilov396e7992010-07-01 20:05:12 +00007354 netdev->features = NETIF_F_SG |
Joe Perchese8e9f692010-09-07 21:34:53 +00007355 NETIF_F_IP_CSUM |
7356 NETIF_F_HW_VLAN_TX |
7357 NETIF_F_HW_VLAN_RX |
7358 NETIF_F_HW_VLAN_FILTER;
Auke Kok9a799d72007-09-15 14:07:45 -07007359
Jesse Brandeburge9990a92008-08-26 04:27:24 -07007360 netdev->features |= NETIF_F_IPV6_CSUM;
Auke Kok9a799d72007-09-15 14:07:45 -07007361 netdev->features |= NETIF_F_TSO;
Auke Kok9a799d72007-09-15 14:07:45 -07007362 netdev->features |= NETIF_F_TSO6;
Herbert Xu78b6f4c2009-01-18 21:49:45 -08007363 netdev->features |= NETIF_F_GRO;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007364
Jesse Brandeburg45a5ead2009-04-27 22:36:35 +00007365 if (adapter->hw.mac.type == ixgbe_mac_82599EB)
7366 netdev->features |= NETIF_F_SCTP_CSUM;
7367
Jeff Kirsherad31c402008-06-05 04:05:30 -07007368 netdev->vlan_features |= NETIF_F_TSO;
7369 netdev->vlan_features |= NETIF_F_TSO6;
Jesse Brandeburg22f32b7a52008-08-26 04:27:18 -07007370 netdev->vlan_features |= NETIF_F_IP_CSUM;
Alexander Duyckcd1da502009-08-25 04:47:50 +00007371 netdev->vlan_features |= NETIF_F_IPV6_CSUM;
Jeff Kirsherad31c402008-06-05 04:05:30 -07007372 netdev->vlan_features |= NETIF_F_SG;
7373
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007374 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7375 adapter->flags &= ~(IXGBE_FLAG_RSS_ENABLED |
7376 IXGBE_FLAG_DCB_ENABLED);
Alexander Duyck2f90b862008-11-20 20:52:10 -08007377
Jeff Kirsher7a6b6f52008-11-25 01:02:08 -08007378#ifdef CONFIG_IXGBE_DCB
Alexander Duyck2f90b862008-11-20 20:52:10 -08007379 netdev->dcbnl_ops = &dcbnl_ops;
7380#endif
7381
Yi Zoueacd73f2009-05-13 13:11:06 +00007382#ifdef IXGBE_FCOE
Yi Zou0d551582009-07-22 14:07:12 +00007383 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
Yi Zoueacd73f2009-05-13 13:11:06 +00007384 if (hw->mac.ops.get_device_caps) {
7385 hw->mac.ops.get_device_caps(hw, &device_caps);
Yi Zou0d551582009-07-22 14:07:12 +00007386 if (device_caps & IXGBE_DEVICE_CAPS_FCOE_OFFLOADS)
7387 adapter->flags &= ~IXGBE_FLAG_FCOE_CAPABLE;
Yi Zoueacd73f2009-05-13 13:11:06 +00007388 }
7389 }
Yi Zou5e09d7f2010-07-19 13:59:52 +00007390 if (adapter->flags & IXGBE_FLAG_FCOE_CAPABLE) {
7391 netdev->vlan_features |= NETIF_F_FCOE_CRC;
7392 netdev->vlan_features |= NETIF_F_FSO;
7393 netdev->vlan_features |= NETIF_F_FCOE_MTU;
7394 }
Yi Zoueacd73f2009-05-13 13:11:06 +00007395#endif /* IXGBE_FCOE */
Yi Zou7b872a52010-09-22 17:57:58 +00007396 if (pci_using_dac) {
Auke Kok9a799d72007-09-15 14:07:45 -07007397 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00007398 netdev->vlan_features |= NETIF_F_HIGHDMA;
7399 }
Auke Kok9a799d72007-09-15 14:07:45 -07007400
Peter P Waskiewicz Jr0c19d6a2009-07-30 12:25:28 +00007401 if (adapter->flags2 & IXGBE_FLAG2_RSC_ENABLED)
Alexander Duyckf8212f92009-04-27 22:42:37 +00007402 netdev->features |= NETIF_F_LRO;
7403
Auke Kok9a799d72007-09-15 14:07:45 -07007404 /* make sure the EEPROM is good */
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007405 if (hw->eeprom.ops.validate_checksum(hw, NULL) < 0) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007406 e_dev_err("The EEPROM Checksum Is Not Valid\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007407 err = -EIO;
7408 goto err_eeprom;
7409 }
7410
7411 memcpy(netdev->dev_addr, hw->mac.perm_addr, netdev->addr_len);
7412 memcpy(netdev->perm_addr, hw->mac.perm_addr, netdev->addr_len);
7413
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007414 if (ixgbe_validate_mac_addr(netdev->perm_addr)) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007415 e_dev_err("invalid MAC address\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007416 err = -EIO;
7417 goto err_eeprom;
7418 }
7419
Don Skidmorec6ecf392010-12-03 03:31:51 +00007420 /* power down the optics for multispeed fiber and 82599 SFP+ fiber */
7421 if (hw->mac.ops.disable_tx_laser &&
7422 ((hw->phy.multispeed_fiber) ||
Don Skidmore9f911702010-12-03 13:24:05 +00007423 ((hw->mac.ops.get_media_type(hw) == ixgbe_media_type_fiber) &&
Don Skidmorec6ecf392010-12-03 03:31:51 +00007424 (hw->mac.type == ixgbe_mac_82599EB))))
Peter Waskiewicz61fac742010-04-27 00:38:15 +00007425 hw->mac.ops.disable_tx_laser(hw);
7426
Auke Kok9a799d72007-09-15 14:07:45 -07007427 init_timer(&adapter->watchdog_timer);
Joe Perchesc061b182010-08-23 18:20:03 +00007428 adapter->watchdog_timer.function = ixgbe_watchdog;
Auke Kok9a799d72007-09-15 14:07:45 -07007429 adapter->watchdog_timer.data = (unsigned long)adapter;
7430
7431 INIT_WORK(&adapter->reset_task, ixgbe_reset_task);
Jesse Brandeburgcf8280e2008-09-11 19:55:32 -07007432 INIT_WORK(&adapter->watchdog_task, ixgbe_watchdog_task);
Auke Kok9a799d72007-09-15 14:07:45 -07007433
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007434 err = ixgbe_init_interrupt_scheme(adapter);
7435 if (err)
7436 goto err_sw_init;
Auke Kok9a799d72007-09-15 14:07:45 -07007437
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007438 switch (pdev->device) {
Don Skidmore0b077fe2010-12-03 03:32:13 +00007439 case IXGBE_DEV_ID_82599_SFP:
7440 /* Only this subdevice supports WOL */
7441 if (pdev->subsystem_device == IXGBE_SUBDEV_ID_82599_SFP)
7442 adapter->wol = (IXGBE_WUFC_MAG | IXGBE_WUFC_EX |
7443 IXGBE_WUFC_MC | IXGBE_WUFC_BC);
7444 break;
Alexander Duyck50d6c682010-11-16 19:27:05 -08007445 case IXGBE_DEV_ID_82599_COMBO_BACKPLANE:
7446 /* All except this subdevice support WOL */
Don Skidmore0b077fe2010-12-03 03:32:13 +00007447 if (pdev->subsystem_device != IXGBE_SUBDEV_ID_82599_KX4_KR_MEZZ)
7448 adapter->wol = (IXGBE_WUFC_MAG | IXGBE_WUFC_EX |
7449 IXGBE_WUFC_MC | IXGBE_WUFC_BC);
7450 break;
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007451 case IXGBE_DEV_ID_82599_KX4:
Waskiewicz Jr, Peter P495dce12009-04-23 11:15:18 +00007452 adapter->wol = (IXGBE_WUFC_MAG | IXGBE_WUFC_EX |
Joe Perchese8e9f692010-09-07 21:34:53 +00007453 IXGBE_WUFC_MC | IXGBE_WUFC_BC);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007454 break;
7455 default:
7456 adapter->wol = 0;
7457 break;
7458 }
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007459 device_set_wakeup_enable(&adapter->pdev->dev, adapter->wol);
7460
PJ Waskiewicz04f165e2009-04-09 22:27:57 +00007461 /* pick up the PCI bus settings for reporting later */
7462 hw->mac.ops.get_bus_info(hw);
7463
Auke Kok9a799d72007-09-15 14:07:45 -07007464 /* print bus type/speed/width info */
Emil Tantilov849c4542010-06-03 16:53:41 +00007465 e_dev_info("(PCI Express:%s:%s) %pM\n",
Joe Perchese8e9f692010-09-07 21:34:53 +00007466 (hw->bus.speed == ixgbe_bus_speed_5000 ? "5.0Gb/s" :
7467 hw->bus.speed == ixgbe_bus_speed_2500 ? "2.5Gb/s" :
7468 "Unknown"),
7469 (hw->bus.width == ixgbe_bus_width_pcie_x8 ? "Width x8" :
7470 hw->bus.width == ixgbe_bus_width_pcie_x4 ? "Width x4" :
7471 hw->bus.width == ixgbe_bus_width_pcie_x1 ? "Width x1" :
7472 "Unknown"),
7473 netdev->dev_addr);
Don Skidmore289700db2010-12-03 03:32:58 +00007474
7475 err = ixgbe_read_pba_string_generic(hw, part_str, IXGBE_PBANUM_LENGTH);
7476 if (err)
Don Skidmore9fe93af2010-12-03 09:33:54 +00007477 strncpy(part_str, "Unknown", IXGBE_PBANUM_LENGTH);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007478 if (ixgbe_is_sfp(hw) && hw->phy.sfp_type != ixgbe_sfp_type_not_present)
Don Skidmore289700db2010-12-03 03:32:58 +00007479 e_dev_info("MAC: %d, PHY: %d, SFP+: %d, PBA No: %s\n",
Emil Tantilov849c4542010-06-03 16:53:41 +00007480 hw->mac.type, hw->phy.type, hw->phy.sfp_type,
Don Skidmore289700db2010-12-03 03:32:58 +00007481 part_str);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007482 else
Don Skidmore289700db2010-12-03 03:32:58 +00007483 e_dev_info("MAC: %d, PHY: %d, PBA No: %s\n",
7484 hw->mac.type, hw->phy.type, part_str);
Auke Kok9a799d72007-09-15 14:07:45 -07007485
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007486 if (hw->bus.width <= ixgbe_bus_width_pcie_x4) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007487 e_dev_warn("PCI-Express bandwidth available for this card is "
7488 "not sufficient for optimal performance.\n");
7489 e_dev_warn("For optimal performance a x8 PCI-Express slot "
7490 "is required.\n");
Auke Kok0c254d82008-02-11 09:25:56 -08007491 }
7492
Peter P Waskiewicz Jr34b03682009-02-05 23:54:42 -08007493 /* save off EEPROM version number */
7494 hw->eeprom.ops.read(hw, 0x29, &adapter->eeprom_version);
7495
Auke Kok9a799d72007-09-15 14:07:45 -07007496 /* reset the hardware with the new settings */
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007497 err = hw->mac.ops.start_hw(hw);
Jesse Brandeburgc44ade92008-09-11 19:59:59 -07007498
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007499 if (err == IXGBE_ERR_EEPROM_VERSION) {
7500 /* We are running on a pre-production device, log a warning */
Emil Tantilov849c4542010-06-03 16:53:41 +00007501 e_dev_warn("This device is a pre-production adapter/LOM. "
7502 "Please be aware there may be issues associated "
7503 "with your hardware. If you are experiencing "
7504 "problems please contact your Intel or hardware "
7505 "representative who provided you with this "
7506 "hardware.\n");
Peter P Waskiewicz Jr794caeb2009-06-04 16:02:24 +00007507 }
Auke Kok9a799d72007-09-15 14:07:45 -07007508 strcpy(netdev->name, "eth%d");
7509 err = register_netdev(netdev);
7510 if (err)
7511 goto err_register;
7512
Jesse Brandeburg54386462009-04-17 20:44:27 +00007513 /* carrier off reporting is important to ethtool even BEFORE open */
7514 netif_carrier_off(netdev);
7515
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00007516 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
7517 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
7518 INIT_WORK(&adapter->fdir_reinit_task, ixgbe_fdir_reinit_task);
7519
Mallikarjuna R Chilakala119fc602010-05-20 23:07:06 -07007520 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
Joe Perchese8e9f692010-09-07 21:34:53 +00007521 INIT_WORK(&adapter->check_overtemp_task,
7522 ixgbe_check_overtemp_task);
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007523#ifdef CONFIG_IXGBE_DCA
Denis V. Lunev652f0932008-03-27 14:39:17 +03007524 if (dca_add_requester(&pdev->dev) == 0) {
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007525 adapter->flags |= IXGBE_FLAG_DCA_ENABLED;
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007526 ixgbe_setup_dca(adapter);
7527 }
7528#endif
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007529 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007530 e_info(probe, "IOV is enabled with %d VFs\n", adapter->num_vfs);
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007531 for (i = 0; i < adapter->num_vfs; i++)
7532 ixgbe_vf_configuration(pdev, (i | 0x10000000));
7533 }
7534
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007535 /* add san mac addr to netdev */
7536 ixgbe_add_sanmac_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007537
Emil Tantilov849c4542010-06-03 16:53:41 +00007538 e_dev_info("Intel(R) 10 Gigabit Network Connection\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007539 cards_found++;
7540 return 0;
7541
7542err_register:
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007543 ixgbe_release_hw_control(adapter);
Alexander Duyck7a921c92009-05-06 10:43:28 +00007544 ixgbe_clear_interrupt_scheme(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007545err_sw_init:
7546err_eeprom:
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007547 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7548 ixgbe_disable_sriov(adapter);
Donald Skidmorec4900be2008-11-20 21:11:42 -08007549 clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
7550 del_timer_sync(&adapter->sfp_timer);
7551 cancel_work_sync(&adapter->sfp_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007552 cancel_work_sync(&adapter->multispeed_fiber_task);
7553 cancel_work_sync(&adapter->sfp_config_module_task);
Auke Kok9a799d72007-09-15 14:07:45 -07007554 iounmap(hw->hw_addr);
7555err_ioremap:
7556 free_netdev(netdev);
7557err_alloc_etherdev:
Joe Perchese8e9f692010-09-07 21:34:53 +00007558 pci_release_selected_regions(pdev,
7559 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007560err_pci_reg:
7561err_dma:
7562 pci_disable_device(pdev);
7563 return err;
7564}
7565
7566/**
7567 * ixgbe_remove - Device Removal Routine
7568 * @pdev: PCI device information struct
7569 *
7570 * ixgbe_remove is called by the PCI subsystem to alert the driver
7571 * that it should release a PCI device. The could be caused by a
7572 * Hot-Plug event, or because the driver is going to be removed from
7573 * memory.
7574 **/
7575static void __devexit ixgbe_remove(struct pci_dev *pdev)
7576{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007577 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7578 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007579
7580 set_bit(__IXGBE_DOWN, &adapter->state);
Tejun Heo760141a2010-12-12 16:45:14 +01007581
7582 /*
7583 * The timers may be rescheduled, so explicitly disable them
7584 * from being rescheduled.
Donald Skidmorec4900be2008-11-20 21:11:42 -08007585 */
7586 clear_bit(__IXGBE_SFP_MODULE_NOT_FOUND, &adapter->state);
Auke Kok9a799d72007-09-15 14:07:45 -07007587 del_timer_sync(&adapter->watchdog_timer);
Donald Skidmorec4900be2008-11-20 21:11:42 -08007588 del_timer_sync(&adapter->sfp_timer);
Tejun Heo760141a2010-12-12 16:45:14 +01007589
Donald Skidmorec4900be2008-11-20 21:11:42 -08007590 cancel_work_sync(&adapter->watchdog_task);
7591 cancel_work_sync(&adapter->sfp_task);
PJ Waskiewicze8e26352009-02-27 15:45:05 +00007592 cancel_work_sync(&adapter->multispeed_fiber_task);
7593 cancel_work_sync(&adapter->sfp_config_module_task);
Peter P Waskiewicz Jrc4cf55e2009-06-04 16:01:43 +00007594 if (adapter->flags & IXGBE_FLAG_FDIR_HASH_CAPABLE ||
7595 adapter->flags & IXGBE_FLAG_FDIR_PERFECT_CAPABLE)
7596 cancel_work_sync(&adapter->fdir_reinit_task);
Tejun Heo760141a2010-12-12 16:45:14 +01007597 if (adapter->flags2 & IXGBE_FLAG2_TEMP_SENSOR_CAPABLE)
7598 cancel_work_sync(&adapter->check_overtemp_task);
Auke Kok9a799d72007-09-15 14:07:45 -07007599
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007600#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007601 if (adapter->flags & IXGBE_FLAG_DCA_ENABLED) {
7602 adapter->flags &= ~IXGBE_FLAG_DCA_ENABLED;
7603 dca_remove_requester(&pdev->dev);
7604 IXGBE_WRITE_REG(&adapter->hw, IXGBE_DCA_CTRL, 1);
7605 }
7606
7607#endif
Yi Zou332d4a72009-05-13 13:11:53 +00007608#ifdef IXGBE_FCOE
7609 if (adapter->flags & IXGBE_FLAG_FCOE_ENABLED)
7610 ixgbe_cleanup_fcoe(adapter);
7611
7612#endif /* IXGBE_FCOE */
PJ Waskiewicz0365e6e2009-05-17 12:32:25 +00007613
7614 /* remove the added san mac */
7615 ixgbe_del_sanmac_netdev(netdev);
7616
Donald Skidmorec4900be2008-11-20 21:11:42 -08007617 if (netdev->reg_state == NETREG_REGISTERED)
7618 unregister_netdev(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007619
Greg Rose1cdd1ec2010-01-09 02:26:46 +00007620 if (adapter->flags & IXGBE_FLAG_SRIOV_ENABLED)
7621 ixgbe_disable_sriov(adapter);
7622
Alexander Duyck7a921c92009-05-06 10:43:28 +00007623 ixgbe_clear_interrupt_scheme(adapter);
Ayyappan Veeraiyan5eba3692008-02-01 15:59:04 -08007624
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007625 ixgbe_release_hw_control(adapter);
Auke Kok9a799d72007-09-15 14:07:45 -07007626
7627 iounmap(adapter->hw.hw_addr);
gouji-new9ce77662009-05-06 10:44:45 +00007628 pci_release_selected_regions(pdev, pci_select_bars(pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007629 IORESOURCE_MEM));
Auke Kok9a799d72007-09-15 14:07:45 -07007630
Emil Tantilov849c4542010-06-03 16:53:41 +00007631 e_dev_info("complete\n");
Ayyappan Veeraiyan021230d2008-03-03 15:03:45 -08007632
Auke Kok9a799d72007-09-15 14:07:45 -07007633 free_netdev(netdev);
7634
Frans Pop19d5afd2009-10-02 10:04:12 -07007635 pci_disable_pcie_error_reporting(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007636
Auke Kok9a799d72007-09-15 14:07:45 -07007637 pci_disable_device(pdev);
7638}
7639
7640/**
7641 * ixgbe_io_error_detected - called when PCI error is detected
7642 * @pdev: Pointer to PCI device
7643 * @state: The current pci connection state
7644 *
7645 * This function is called after a PCI bus error affecting
7646 * this device has been detected.
7647 */
7648static pci_ers_result_t ixgbe_io_error_detected(struct pci_dev *pdev,
Joe Perchese8e9f692010-09-07 21:34:53 +00007649 pci_channel_state_t state)
Auke Kok9a799d72007-09-15 14:07:45 -07007650{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007651 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7652 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007653
7654 netif_device_detach(netdev);
7655
Breno Leitao3044b8d2009-05-06 10:44:26 +00007656 if (state == pci_channel_io_perm_failure)
7657 return PCI_ERS_RESULT_DISCONNECT;
7658
Auke Kok9a799d72007-09-15 14:07:45 -07007659 if (netif_running(netdev))
7660 ixgbe_down(adapter);
7661 pci_disable_device(pdev);
7662
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007663 /* Request a slot reset. */
Auke Kok9a799d72007-09-15 14:07:45 -07007664 return PCI_ERS_RESULT_NEED_RESET;
7665}
7666
7667/**
7668 * ixgbe_io_slot_reset - called after the pci bus has been reset.
7669 * @pdev: Pointer to PCI device
7670 *
7671 * Restart the card from scratch, as if from a cold-boot.
7672 */
7673static pci_ers_result_t ixgbe_io_slot_reset(struct pci_dev *pdev)
7674{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007675 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007676 pci_ers_result_t result;
7677 int err;
Auke Kok9a799d72007-09-15 14:07:45 -07007678
gouji-new9ce77662009-05-06 10:44:45 +00007679 if (pci_enable_device_mem(pdev)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007680 e_err(probe, "Cannot re-enable PCI device after reset.\n");
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007681 result = PCI_ERS_RESULT_DISCONNECT;
7682 } else {
7683 pci_set_master(pdev);
7684 pci_restore_state(pdev);
Breno Leitaoc0e1f682009-11-10 08:37:47 +00007685 pci_save_state(pdev);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007686
Don Skidmoredd4d8ca2009-04-29 00:22:31 -07007687 pci_wake_from_d3(pdev, false);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007688
7689 ixgbe_reset(adapter);
PJ Waskiewicz88512532009-03-13 22:15:10 +00007690 IXGBE_WRITE_REG(&adapter->hw, IXGBE_WUS, ~0);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007691 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9a799d72007-09-15 14:07:45 -07007692 }
Auke Kok9a799d72007-09-15 14:07:45 -07007693
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007694 err = pci_cleanup_aer_uncorrect_error_status(pdev);
7695 if (err) {
Emil Tantilov849c4542010-06-03 16:53:41 +00007696 e_dev_err("pci_cleanup_aer_uncorrect_error_status "
7697 "failed 0x%0x\n", err);
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007698 /* non-fatal, continue */
7699 }
Auke Kok9a799d72007-09-15 14:07:45 -07007700
Peter P Waskiewicz Jr6fabd712008-12-10 01:13:08 -08007701 return result;
Auke Kok9a799d72007-09-15 14:07:45 -07007702}
7703
7704/**
7705 * ixgbe_io_resume - called when traffic can start flowing again.
7706 * @pdev: Pointer to PCI device
7707 *
7708 * This callback is called when the error recovery driver tells us that
7709 * its OK to resume normal operation.
7710 */
7711static void ixgbe_io_resume(struct pci_dev *pdev)
7712{
Alexander Duyckc60fbb02010-11-16 19:26:54 -08007713 struct ixgbe_adapter *adapter = pci_get_drvdata(pdev);
7714 struct net_device *netdev = adapter->netdev;
Auke Kok9a799d72007-09-15 14:07:45 -07007715
7716 if (netif_running(netdev)) {
7717 if (ixgbe_up(adapter)) {
Emil Tantilov396e7992010-07-01 20:05:12 +00007718 e_info(probe, "ixgbe_up failed after reset\n");
Auke Kok9a799d72007-09-15 14:07:45 -07007719 return;
7720 }
7721 }
7722
7723 netif_device_attach(netdev);
Auke Kok9a799d72007-09-15 14:07:45 -07007724}
7725
7726static struct pci_error_handlers ixgbe_err_handler = {
7727 .error_detected = ixgbe_io_error_detected,
7728 .slot_reset = ixgbe_io_slot_reset,
7729 .resume = ixgbe_io_resume,
7730};
7731
7732static struct pci_driver ixgbe_driver = {
7733 .name = ixgbe_driver_name,
7734 .id_table = ixgbe_pci_tbl,
7735 .probe = ixgbe_probe,
7736 .remove = __devexit_p(ixgbe_remove),
7737#ifdef CONFIG_PM
7738 .suspend = ixgbe_suspend,
7739 .resume = ixgbe_resume,
7740#endif
7741 .shutdown = ixgbe_shutdown,
7742 .err_handler = &ixgbe_err_handler
7743};
7744
7745/**
7746 * ixgbe_init_module - Driver Registration Routine
7747 *
7748 * ixgbe_init_module is the first routine called when the driver is
7749 * loaded. All it does is register with the PCI subsystem.
7750 **/
7751static int __init ixgbe_init_module(void)
7752{
7753 int ret;
Joe Perchesc7689572010-09-07 21:35:17 +00007754 pr_info("%s - version %s\n", ixgbe_driver_string, ixgbe_driver_version);
Emil Tantilov849c4542010-06-03 16:53:41 +00007755 pr_info("%s\n", ixgbe_copyright);
Auke Kok9a799d72007-09-15 14:07:45 -07007756
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007757#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007758 dca_register_notify(&dca_notifier);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007759#endif
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007760
Auke Kok9a799d72007-09-15 14:07:45 -07007761 ret = pci_register_driver(&ixgbe_driver);
7762 return ret;
7763}
Peter P Waskiewiczb4617242008-09-11 20:04:46 -07007764
Auke Kok9a799d72007-09-15 14:07:45 -07007765module_init(ixgbe_init_module);
7766
7767/**
7768 * ixgbe_exit_module - Driver Exit Cleanup Routine
7769 *
7770 * ixgbe_exit_module is called just before the driver is removed
7771 * from memory.
7772 **/
7773static void __exit ixgbe_exit_module(void)
7774{
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007775#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007776 dca_unregister_notify(&dca_notifier);
7777#endif
Auke Kok9a799d72007-09-15 14:07:45 -07007778 pci_unregister_driver(&ixgbe_driver);
Eric Dumazet1a515022010-11-16 19:26:42 -08007779 rcu_barrier(); /* Wait for completion of call_rcu()'s */
Auke Kok9a799d72007-09-15 14:07:45 -07007780}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007781
Jeff Garzik5dd2d332008-10-16 05:09:31 -04007782#ifdef CONFIG_IXGBE_DCA
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007783static int ixgbe_notify_dca(struct notifier_block *nb, unsigned long event,
Joe Perchese8e9f692010-09-07 21:34:53 +00007784 void *p)
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007785{
7786 int ret_val;
7787
7788 ret_val = driver_for_each_device(&ixgbe_driver.driver, NULL, &event,
Joe Perchese8e9f692010-09-07 21:34:53 +00007789 __ixgbe_notify_dca);
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007790
7791 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
7792}
Jeb Cramerbd0362d2008-03-03 15:04:02 -08007793
Alexander Duyckb4533682009-03-31 21:32:42 +00007794#endif /* CONFIG_IXGBE_DCA */
Emil Tantilov849c4542010-06-03 16:53:41 +00007795
Auke Kok9a799d72007-09-15 14:07:45 -07007796module_exit(ixgbe_exit_module);
7797
7798/* ixgbe_main.c */