blob: e66a7e89cd3c621b0b7c928a153b1f57917d7b32 [file] [log] [blame]
Mike Frysingerbc8c84c2007-08-05 17:32:25 +08001/*
Mike Frysingeraf5d7fc2009-11-15 18:18:41 -05002 * DO NOT EDIT THIS FILE
3 * This file is under version control at
4 * svn://sources.blackfin.uclinux.org/toolchain/trunk/proc-defs/header-frags/
5 * and can be replaced with that version at any time
6 * DO NOT EDIT THIS FILE
Mike Frysingerbc8c84c2007-08-05 17:32:25 +08007 *
Mike Frysinger93f17422011-05-06 02:26:38 -04008 * Copyright 2004-2011 Analog Devices Inc.
Mike Frysingeraf5d7fc2009-11-15 18:18:41 -05009 * Licensed under the ADI BSD license.
10 * https://docs.blackfin.uclinux.org/doku.php?id=adi_bsd
Mike Frysingerbc8c84c2007-08-05 17:32:25 +080011 */
12
Mike Frysingera4136472009-05-08 07:40:25 +000013/* This file should be up to date with:
Mike Frysingerdc7101b2010-05-27 21:47:31 +000014 * - Revision E, 03/15/2010; ADSP-BF526 Blackfin Processor Anomaly List
Mike Frysinger93f17422011-05-06 02:26:38 -040015 * - Revision H, 04/29/2010; ADSP-BF527 Blackfin Processor Anomaly List
Mike Frysingerbc8c84c2007-08-05 17:32:25 +080016 */
17
18#ifndef _MACH_ANOMALY_H_
19#define _MACH_ANOMALY_H_
20
Mike Frysingera4136472009-05-08 07:40:25 +000021/* We do not support old silicon - sorry */
22#if __SILICON_REVISION__ < 0
23# error will not work on BF526/BF527 silicon version
24#endif
25
Mike Frysinger4e8086d2008-10-10 21:07:55 +080026#if defined(__ADSPBF522__) || defined(__ADSPBF524__) || defined(__ADSPBF526__)
27# define ANOMALY_BF526 1
28#else
29# define ANOMALY_BF526 0
30#endif
31#if defined(__ADSPBF523__) || defined(__ADSPBF525__) || defined(__ADSPBF527__)
32# define ANOMALY_BF527 1
33#else
34# define ANOMALY_BF527 0
35#endif
36
Mike Frysingera4136472009-05-08 07:40:25 +000037#define _ANOMALY_BF526(rev526) (ANOMALY_BF526 && __SILICON_REVISION__ rev526)
38#define _ANOMALY_BF527(rev527) (ANOMALY_BF527 && __SILICON_REVISION__ rev527)
39#define _ANOMALY_BF526_BF527(rev526, rev527) (_ANOMALY_BF526(rev526) || _ANOMALY_BF527(rev527))
40
Mike Frysingera200ad22009-06-13 06:37:14 -040041/* Multi-Issue Instruction with dsp32shiftimm in slot1 and P-reg Store in slot2 Not Supported */
Mike Frysingerbc8c84c2007-08-05 17:32:25 +080042#define ANOMALY_05000074 (1)
Mike Frysingera70ce072008-05-31 15:47:17 +080043/* DMA_RUN Bit Is Not Valid after a Peripheral Receive Channel DMA Stops */
Mike Frysingerdc7101b2010-05-27 21:47:31 +000044#define ANOMALY_05000119 (1)
Mike Frysingerbc8c84c2007-08-05 17:32:25 +080045/* Rx.H Cannot Be Used to Access 16-bit System MMR Registers */
46#define ANOMALY_05000122 (1)
Mike Frysingera4136472009-05-08 07:40:25 +000047/* False Hardware Error from an Access in the Shadow of a Conditional Branch */
Mike Frysingerbc8c84c2007-08-05 17:32:25 +080048#define ANOMALY_05000245 (1)
Mike Frysingera4136472009-05-08 07:40:25 +000049/* Incorrect Timer Pulse Width in Single-Shot PWM_OUT Mode with External Clock */
50#define ANOMALY_05000254 (1)
Mike Frysingerbc8c84c2007-08-05 17:32:25 +080051/* Sensitivity To Noise with Slow Input Edge Rates on External SPORT TX and RX Clocks */
52#define ANOMALY_05000265 (1)
Mike Frysinger4e8086d2008-10-10 21:07:55 +080053/* False Hardware Errors Caused by Fetches at the Boundary of Reserved Memory */
54#define ANOMALY_05000310 (1)
Mike Frysinger4e8086d2008-10-10 21:07:55 +080055/* PPI Is Level-Sensitive on First Transfer In Single Frame Sync Modes */
Mike Frysingera4136472009-05-08 07:40:25 +000056#define ANOMALY_05000313 (_ANOMALY_BF526_BF527(< 1, < 2))
Mike Frysingerbc8c84c2007-08-05 17:32:25 +080057/* Incorrect Access of OTP_STATUS During otp_write() Function */
Mike Frysingera4136472009-05-08 07:40:25 +000058#define ANOMALY_05000328 (_ANOMALY_BF527(< 2))
59/* Host DMA Boot Modes Are Not Functional */
60#define ANOMALY_05000330 (__SILICON_REVISION__ < 2)
Mike Frysingerbc8c84c2007-08-05 17:32:25 +080061/* Disallowed Configuration Prevents Subsequent Allowed Configuration on Host DMA Port */
Mike Frysingera4136472009-05-08 07:40:25 +000062#define ANOMALY_05000337 (_ANOMALY_BF527(< 2))
Sonic Zhang4d555632008-04-25 03:28:10 +080063/* Ethernet MAC MDIO Reads Do Not Meet IEEE Specification */
Mike Frysingera4136472009-05-08 07:40:25 +000064#define ANOMALY_05000341 (_ANOMALY_BF527(< 2))
Sonic Zhang4d555632008-04-25 03:28:10 +080065/* TWI May Not Operate Correctly Under Certain Signal Termination Conditions */
Mike Frysingera4136472009-05-08 07:40:25 +000066#define ANOMALY_05000342 (_ANOMALY_BF527(< 2))
Sonic Zhang4d555632008-04-25 03:28:10 +080067/* USB Calibration Value Is Not Initialized */
Mike Frysingera4136472009-05-08 07:40:25 +000068#define ANOMALY_05000346 (_ANOMALY_BF526_BF527(< 1, < 2))
Robin Getz202d7bd2008-10-09 11:59:46 +080069/* USB Calibration Value to use */
70#define ANOMALY_05000346_value 0xE510
Sonic Zhang4d555632008-04-25 03:28:10 +080071/* Preboot Routine Incorrectly Alters Reset Value of USB Register */
Mike Frysingera4136472009-05-08 07:40:25 +000072#define ANOMALY_05000347 (_ANOMALY_BF527(< 2))
Sonic Zhang4d555632008-04-25 03:28:10 +080073/* Security Features Are Not Functional */
Mike Frysingera4136472009-05-08 07:40:25 +000074#define ANOMALY_05000348 (_ANOMALY_BF527(< 1))
Mike Frysinger4e8086d2008-10-10 21:07:55 +080075/* bfrom_SysControl() Firmware Function Performs Improper System Reset */
Mike Frysingera4136472009-05-08 07:40:25 +000076#define ANOMALY_05000353 (_ANOMALY_BF526(< 1))
Sonic Zhang4d555632008-04-25 03:28:10 +080077/* Regulator Programming Blocked when Hibernate Wakeup Source Remains Active */
Mike Frysingera4136472009-05-08 07:40:25 +000078#define ANOMALY_05000355 (_ANOMALY_BF527(< 2))
Sonic Zhang4d555632008-04-25 03:28:10 +080079/* Serial Port (SPORT) Multichannel Transmit Failure when Channel 0 Is Disabled */
Mike Frysingera4136472009-05-08 07:40:25 +000080#define ANOMALY_05000357 (_ANOMALY_BF527(< 2))
Sonic Zhang4d555632008-04-25 03:28:10 +080081/* Incorrect Revision Number in DSPID Register */
Mike Frysingera4136472009-05-08 07:40:25 +000082#define ANOMALY_05000364 (_ANOMALY_BF527(== 1))
Sonic Zhang4d555632008-04-25 03:28:10 +080083/* PPI Underflow Error Goes Undetected in ITU-R 656 Mode */
84#define ANOMALY_05000366 (1)
Mike Frysinger4e8086d2008-10-10 21:07:55 +080085/* Incorrect Default CSEL Value in PLL_DIV */
Mike Frysingera4136472009-05-08 07:40:25 +000086#define ANOMALY_05000368 (_ANOMALY_BF527(< 2))
Sonic Zhang4d555632008-04-25 03:28:10 +080087/* Possible RETS Register Corruption when Subroutine Is under 5 Cycles in Duration */
Mike Frysingera4136472009-05-08 07:40:25 +000088#define ANOMALY_05000371 (_ANOMALY_BF527(< 2))
Sonic Zhang4d555632008-04-25 03:28:10 +080089/* Authentication Fails To Initiate */
Mike Frysingera4136472009-05-08 07:40:25 +000090#define ANOMALY_05000376 (_ANOMALY_BF527(< 2))
Sonic Zhang4d555632008-04-25 03:28:10 +080091/* Data Read From L3 Memory by USB DMA May be Corrupted */
Mike Frysingera4136472009-05-08 07:40:25 +000092#define ANOMALY_05000380 (_ANOMALY_BF527(< 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +080093/* 8-Bit NAND Flash Boot Mode Not Functional */
Mike Frysingera4136472009-05-08 07:40:25 +000094#define ANOMALY_05000382 (_ANOMALY_BF526_BF527(< 1, < 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +080095/* Boot from OTP Memory Not Functional */
Mike Frysingera4136472009-05-08 07:40:25 +000096#define ANOMALY_05000385 (_ANOMALY_BF527(< 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +080097/* bfrom_SysControl() Firmware Routine Not Functional */
Mike Frysingera4136472009-05-08 07:40:25 +000098#define ANOMALY_05000386 (_ANOMALY_BF527(< 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +080099/* Programmable Preboot Settings Not Functional */
Mike Frysingera4136472009-05-08 07:40:25 +0000100#define ANOMALY_05000387 (_ANOMALY_BF527(< 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800101/* CRC32 Checksum Support Not Functional */
Mike Frysingera4136472009-05-08 07:40:25 +0000102#define ANOMALY_05000388 (_ANOMALY_BF526_BF527(< 1, < 2))
Sonic Zhang4d555632008-04-25 03:28:10 +0800103/* Reset Vector Must Not Be in SDRAM Memory Space */
Mike Frysingera4136472009-05-08 07:40:25 +0000104#define ANOMALY_05000389 (_ANOMALY_BF527(< 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800105/* pTempCurrent Not Present in ADI_BOOT_DATA Structure */
Mike Frysingera4136472009-05-08 07:40:25 +0000106#define ANOMALY_05000392 (_ANOMALY_BF527(< 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800107/* Deprecated Value of dTempByteCount in ADI_BOOT_DATA Structure */
Mike Frysingera4136472009-05-08 07:40:25 +0000108#define ANOMALY_05000393 (_ANOMALY_BF527(< 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800109/* Log Buffer Not Functional */
Mike Frysingera4136472009-05-08 07:40:25 +0000110#define ANOMALY_05000394 (_ANOMALY_BF527(< 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800111/* Hook Routine Not Functional */
Mike Frysingera4136472009-05-08 07:40:25 +0000112#define ANOMALY_05000395 (_ANOMALY_BF527(< 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800113/* Header Indirect Bit Not Functional */
Mike Frysingera4136472009-05-08 07:40:25 +0000114#define ANOMALY_05000396 (_ANOMALY_BF527(< 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800115/* BK_ONES, BK_ZEROS, and BK_DATECODE Constants Not Functional */
Mike Frysingera4136472009-05-08 07:40:25 +0000116#define ANOMALY_05000397 (_ANOMALY_BF527(< 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800117/* SWRESET, DFRESET and WDRESET Bits in the SYSCR Register Not Functional */
Mike Frysingera4136472009-05-08 07:40:25 +0000118#define ANOMALY_05000398 (_ANOMALY_BF527(< 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800119/* BCODE_NOBOOT in BCODE Field of SYSCR Register Not Functional */
Mike Frysingera4136472009-05-08 07:40:25 +0000120#define ANOMALY_05000399 (_ANOMALY_BF527(< 2))
Sonic Zhang4d555632008-04-25 03:28:10 +0800121/* PPI Data Signals D0 and D8 do not Tristate After Disabling PPI */
Mike Frysingera4136472009-05-08 07:40:25 +0000122#define ANOMALY_05000401 (_ANOMALY_BF526_BF527(< 1, < 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800123/* Level-Sensitive External GPIO Wakeups May Cause Indefinite Stall */
Mike Frysingera4136472009-05-08 07:40:25 +0000124#define ANOMALY_05000403 (_ANOMALY_BF526_BF527(< 1, < 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800125/* Lockbox SESR Disallows Certain User Interrupts */
Mike Frysingera4136472009-05-08 07:40:25 +0000126#define ANOMALY_05000404 (_ANOMALY_BF526_BF527(< 1, < 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800127/* Lockbox SESR Firmware Does Not Save/Restore Full Context */
128#define ANOMALY_05000405 (1)
129/* Lockbox SESR Firmware Arguments Are Not Retained After First Initialization */
Mike Frysingera4136472009-05-08 07:40:25 +0000130#define ANOMALY_05000407 (_ANOMALY_BF526_BF527(< 1, < 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800131/* Lockbox Firmware Memory Cleanup Routine Does not Clear Registers */
132#define ANOMALY_05000408 (1)
133/* Lockbox firmware leaves MDMA0 channel enabled */
Mike Frysingera4136472009-05-08 07:40:25 +0000134#define ANOMALY_05000409 (_ANOMALY_BF526_BF527(< 1, < 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800135/* Incorrect Default Internal Voltage Regulator Setting */
Mike Frysingera4136472009-05-08 07:40:25 +0000136#define ANOMALY_05000410 (_ANOMALY_BF527(< 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800137/* bfrom_SysControl() Firmware Function Cannot be Used to Enter Power Saving Modes */
Mike Frysingera4136472009-05-08 07:40:25 +0000138#define ANOMALY_05000411 (_ANOMALY_BF526_BF527(< 1, < 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800139/* OTP_CHECK_FOR_PREV_WRITE Bit is Not Functional in bfrom_OtpWrite() API */
Mike Frysingera4136472009-05-08 07:40:25 +0000140#define ANOMALY_05000414 (_ANOMALY_BF526_BF527(< 1, < 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800141/* DEB2_URGENT Bit Not Functional */
Mike Frysingera4136472009-05-08 07:40:25 +0000142#define ANOMALY_05000415 (_ANOMALY_BF526_BF527(< 1, < 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800143/* Speculative Fetches Can Cause Undesired External FIFO Operations */
144#define ANOMALY_05000416 (1)
145/* SPORT0 Ignores External TSCLK0 on PG14 When TMR6 is an Output */
Mike Frysingera4136472009-05-08 07:40:25 +0000146#define ANOMALY_05000417 (_ANOMALY_BF527(< 2))
147/* PPI Timing Requirements tSFSPE and tHFSPE Do Not Meet Data Sheet Specifications */
148#define ANOMALY_05000418 (_ANOMALY_BF526_BF527(< 1, < 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800149/* USB PLL_STABLE Bit May Not Accurately Reflect the USB PLL's Status */
Mike Frysingera4136472009-05-08 07:40:25 +0000150#define ANOMALY_05000420 (_ANOMALY_BF526_BF527(< 1, < 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800151/* TWI Fall Time (Tof) May Violate the Minimum I2C Specification */
152#define ANOMALY_05000421 (1)
153/* TWI Input Capacitance (Ci) May Violate the Maximum I2C Specification */
Mike Frysingera4136472009-05-08 07:40:25 +0000154#define ANOMALY_05000422 (_ANOMALY_BF526_BF527(> 0, > 1))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800155/* Certain Ethernet Frames With Errors are Misclassified in RMII Mode */
Mike Frysingera4136472009-05-08 07:40:25 +0000156#define ANOMALY_05000423 (_ANOMALY_BF526_BF527(< 1, < 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800157/* Internal Voltage Regulator Not Trimmed */
Mike Frysingera4136472009-05-08 07:40:25 +0000158#define ANOMALY_05000424 (_ANOMALY_BF527(< 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800159/* Multichannel SPORT Channel Misalignment Under Specific Configuration */
Mike Frysingera4136472009-05-08 07:40:25 +0000160#define ANOMALY_05000425 (_ANOMALY_BF526_BF527(< 1, < 2))
161/* Speculative Fetches of Indirect-Pointer Instructions Can Cause False Hardware Errors */
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800162#define ANOMALY_05000426 (1)
163/* WB_EDGE Bit in NFC_IRQSTAT Incorrectly Reflects Buffer Status Instead of IRQ Status */
Mike Frysingera4136472009-05-08 07:40:25 +0000164#define ANOMALY_05000429 (_ANOMALY_BF526_BF527(< 1, < 2))
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800165/* Software System Reset Corrupts PLL_LOCKCNT Register */
Mike Frysingera4136472009-05-08 07:40:25 +0000166#define ANOMALY_05000430 (_ANOMALY_BF527(> 1))
167/* Incorrect Use of Stack in Lockbox Firmware During Authentication */
168#define ANOMALY_05000431 (1)
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800169/* bfrom_SysControl() Does Not Clear SIC_IWR1 Before Executing PLL Programming Sequence */
Mike Frysingera4136472009-05-08 07:40:25 +0000170#define ANOMALY_05000432 (_ANOMALY_BF526(< 1))
Mike Frysingerdc7101b2010-05-27 21:47:31 +0000171/* SW Breakpoints Ignored Upon Return From Lockbox Authentication */
172#define ANOMALY_05000434 (1)
Mike Frysinger94b28212008-11-18 17:48:21 +0800173/* Certain SIC Registers are not Reset After Soft or Core Double Fault Reset */
Mike Frysingera4136472009-05-08 07:40:25 +0000174#define ANOMALY_05000435 (_ANOMALY_BF526_BF527(< 1, >= 0))
175/* Preboot Cannot be Used to Alter the PLL_DIV Register */
176#define ANOMALY_05000439 (_ANOMALY_BF526_BF527(< 1, >= 0))
177/* bfrom_SysControl() Cannot be Used to Write the PLL_DIV Register */
178#define ANOMALY_05000440 (_ANOMALY_BF526_BF527(< 1, >= 0))
179/* OTP Write Accesses Not Supported */
180#define ANOMALY_05000442 (_ANOMALY_BF527(< 1))
Mike Frysinger3529e042008-10-28 16:22:41 +0800181/* IFLUSH Instruction at End of Hardware Loop Causes Infinite Stall */
182#define ANOMALY_05000443 (1)
Mike Frysingera4136472009-05-08 07:40:25 +0000183/* The WURESET Bit in the SYSCR Register is not Functional */
184#define ANOMALY_05000445 (1)
Yi Libd411b12009-08-05 10:02:14 +0000185/* USB DMA Mode 1 Short Packet Data Corruption */
Graf Yang976119b2009-07-01 07:05:40 +0000186#define ANOMALY_05000450 (1)
Mike Frysingera4136472009-05-08 07:40:25 +0000187/* BCODE_QUICKBOOT, BCODE_ALLBOOT, and BCODE_FULLBOOT Settings in SYSCR Register Not Functional */
188#define ANOMALY_05000451 (1)
189/* Incorrect Default Hysteresis Setting for RESET, NMI, and BMODE Signals */
190#define ANOMALY_05000452 (_ANOMALY_BF526_BF527(< 1, >= 0))
191/* USB Receive Interrupt Is Not Generated in DMA Mode 1 */
192#define ANOMALY_05000456 (1)
193/* Host DMA Port Responds to Certain Bus Activity Without HOST_CE Assertion */
194#define ANOMALY_05000457 (1)
Yi Libd411b12009-08-05 10:02:14 +0000195/* USB DMA Mode 1 Failure When Multiple USB DMA Channels Are Concurrently Enabled */
196#define ANOMALY_05000460 (1)
Mike Frysingera200ad22009-06-13 06:37:14 -0400197/* False Hardware Error when RETI Points to Invalid Memory */
Mike Frysingera4136472009-05-08 07:40:25 +0000198#define ANOMALY_05000461 (1)
Yi Libd411b12009-08-05 10:02:14 +0000199/* Synchronization Problem at Startup May Cause SPORT Transmit Channels to Misalign */
200#define ANOMALY_05000462 (1)
Mike Frysingera200ad22009-06-13 06:37:14 -0400201/* USB Rx DMA hang */
202#define ANOMALY_05000465 (1)
Yi Libd411b12009-08-05 10:02:14 +0000203/* TxPktRdy Bit Not Set for Transmit Endpoint When Core and DMA Access USB Endpoint FIFOs Simultaneously */
204#define ANOMALY_05000466 (1)
Mike Frysingera200ad22009-06-13 06:37:14 -0400205/* Possible RX data corruption when control & data EP FIFOs are accessed via the core */
206#define ANOMALY_05000467 (1)
Yi Libd411b12009-08-05 10:02:14 +0000207/* PLL Latches Incorrect Settings During Reset */
208#define ANOMALY_05000469 (1)
Mike Frysingerdc7101b2010-05-27 21:47:31 +0000209/* Incorrect Default MSEL Value in PLL_CTL */
210#define ANOMALY_05000472 (_ANOMALY_BF526(>= 0))
Mike Frysingeraf5d7fc2009-11-15 18:18:41 -0500211/* Interrupted 32-Bit SPORT Data Register Access Results In Underflow */
212#define ANOMALY_05000473 (1)
Mike Frysingerdc7101b2010-05-27 21:47:31 +0000213/* Possible Lockup Condition whem Modifying PLL from External Memory */
214#define ANOMALY_05000475 (1)
Mike Frysingeraf5d7fc2009-11-15 18:18:41 -0500215/* TESTSET Instruction Cannot Be Interrupted */
216#define ANOMALY_05000477 (1)
Mike Frysingerdc7101b2010-05-27 21:47:31 +0000217/* Reads of ITEST_COMMAND and ITEST_DATA Registers Cause Cache Corruption */
218#define ANOMALY_05000481 (1)
219/* Possible USB Data Corruption When Multiple Endpoints Are Accessed by the Core */
220#define ANOMALY_05000483 (1)
221/* PLL_CTL Change Using bfrom_SysControl() Can Result in Processor Overclocking */
222#define ANOMALY_05000485 (_ANOMALY_BF526_BF527(< 2, < 3))
Mike Frysinger93f17422011-05-06 02:26:38 -0400223/* The CODEC Zero-Cross Detect Feature is not Functional */
224#define ANOMALY_05000487 (1)
Mike Frysingerdc7101b2010-05-27 21:47:31 +0000225/* IFLUSH sucks at life */
226#define ANOMALY_05000491 (1)
Mike Frysingerbc8c84c2007-08-05 17:32:25 +0800227
Michael Hennerich2b393312007-10-10 16:58:49 +0800228/* Anomalies that don't exist on this proc */
Mike Frysingera4136472009-05-08 07:40:25 +0000229#define ANOMALY_05000099 (0)
230#define ANOMALY_05000120 (0)
Michael Hennerich59003142007-10-21 16:54:27 +0800231#define ANOMALY_05000125 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000232#define ANOMALY_05000149 (0)
Michael Hennerich59003142007-10-21 16:54:27 +0800233#define ANOMALY_05000158 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000234#define ANOMALY_05000171 (0)
235#define ANOMALY_05000179 (0)
Mike Frysingera200ad22009-06-13 06:37:14 -0400236#define ANOMALY_05000182 (0)
Sonic Zhang4d555632008-04-25 03:28:10 +0800237#define ANOMALY_05000183 (0)
Graf Yang976119b2009-07-01 07:05:40 +0000238#define ANOMALY_05000189 (0)
Sonic Zhang4d555632008-04-25 03:28:10 +0800239#define ANOMALY_05000198 (0)
Mike Frysingera200ad22009-06-13 06:37:14 -0400240#define ANOMALY_05000202 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000241#define ANOMALY_05000215 (0)
Mike Frysingerdc7101b2010-05-27 21:47:31 +0000242#define ANOMALY_05000219 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000243#define ANOMALY_05000220 (0)
244#define ANOMALY_05000227 (0)
Michael Hennerich59003142007-10-21 16:54:27 +0800245#define ANOMALY_05000230 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000246#define ANOMALY_05000231 (0)
247#define ANOMALY_05000233 (0)
Mike Frysingera200ad22009-06-13 06:37:14 -0400248#define ANOMALY_05000234 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000249#define ANOMALY_05000242 (0)
Sonic Zhang4d555632008-04-25 03:28:10 +0800250#define ANOMALY_05000244 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000251#define ANOMALY_05000248 (0)
252#define ANOMALY_05000250 (0)
Mike Frysingera200ad22009-06-13 06:37:14 -0400253#define ANOMALY_05000257 (0)
Sonic Zhang4d555632008-04-25 03:28:10 +0800254#define ANOMALY_05000261 (0)
255#define ANOMALY_05000263 (0)
256#define ANOMALY_05000266 (0)
257#define ANOMALY_05000273 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000258#define ANOMALY_05000274 (0)
Mike Frysingeree554be2009-03-03 16:52:55 +0800259#define ANOMALY_05000278 (0)
Mike Frysingera200ad22009-06-13 06:37:14 -0400260#define ANOMALY_05000281 (0)
261#define ANOMALY_05000283 (0)
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800262#define ANOMALY_05000285 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000263#define ANOMALY_05000287 (0)
264#define ANOMALY_05000301 (0)
Mike Frysingerc18e99c2009-03-04 17:36:49 +0800265#define ANOMALY_05000305 (0)
Mike Frysinger4e8086d2008-10-10 21:07:55 +0800266#define ANOMALY_05000307 (0)
Sonic Zhang4d555632008-04-25 03:28:10 +0800267#define ANOMALY_05000311 (0)
Mike Frysinger3529e042008-10-28 16:22:41 +0800268#define ANOMALY_05000312 (0)
Mike Frysingera200ad22009-06-13 06:37:14 -0400269#define ANOMALY_05000315 (0)
Sonic Zhang4d555632008-04-25 03:28:10 +0800270#define ANOMALY_05000323 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000271#define ANOMALY_05000362 (1)
Sonic Zhang4d555632008-04-25 03:28:10 +0800272#define ANOMALY_05000363 (0)
Mike Frysinger93f17422011-05-06 02:26:38 -0400273#define ANOMALY_05000383 (0)
Mike Frysingera4136472009-05-08 07:40:25 +0000274#define ANOMALY_05000400 (0)
Yi Libd411b12009-08-05 10:02:14 +0000275#define ANOMALY_05000402 (0)
Mike Frysinger6651ece2009-01-07 23:14:38 +0800276#define ANOMALY_05000412 (0)
Mike Frysinger7dbc3f62009-03-06 00:20:49 +0800277#define ANOMALY_05000447 (0)
278#define ANOMALY_05000448 (0)
Mike Frysingeraf5d7fc2009-11-15 18:18:41 -0500279#define ANOMALY_05000474 (0)
Mike Frysinger93f17422011-05-06 02:26:38 -0400280#define ANOMALY_05000480 (0)
Sonic Zhang4d555632008-04-25 03:28:10 +0800281
Mike Frysingerbc8c84c2007-08-05 17:32:25 +0800282#endif