blob: e969f691cbfde23c6ffd53a540d0e3841084255d [file] [log] [blame]
Jack Steiner952cf6d2008-03-28 14:12:13 -05001/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * SGI UV architectural definitions
7 *
Russ Andersonc8f730b2010-10-26 16:27:28 -05008 * Copyright (C) 2007-2010 Silicon Graphics, Inc. All rights reserved.
Jack Steiner952cf6d2008-03-28 14:12:13 -05009 */
10
H. Peter Anvin05e4d312008-10-23 00:01:39 -070011#ifndef _ASM_X86_UV_UV_HUB_H
12#define _ASM_X86_UV_UV_HUB_H
Jack Steiner952cf6d2008-03-28 14:12:13 -050013
Jack Steinerbc5d9942009-04-02 16:59:00 -070014#ifdef CONFIG_X86_64
Jack Steiner952cf6d2008-03-28 14:12:13 -050015#include <linux/numa.h>
16#include <linux/percpu.h>
Mike Travisc08b6ac2008-10-30 11:33:19 -070017#include <linux/timer.h>
Jack Steiner8dc579e2009-09-10 09:31:49 -050018#include <linux/io.h>
Jack Steiner952cf6d2008-03-28 14:12:13 -050019#include <asm/types.h>
20#include <asm/percpu.h>
Jack Steiner66666e52009-04-02 16:59:03 -070021#include <asm/uv/uv_mmrs.h>
Robin Holt02dd0a02009-10-20 14:36:15 -050022#include <asm/irq_vectors.h>
23#include <asm/io_apic.h>
Jack Steiner952cf6d2008-03-28 14:12:13 -050024
25
26/*
27 * Addressing Terminology
28 *
Jack Steiner9f5314f2008-05-28 09:51:18 -050029 * M - The low M bits of a physical address represent the offset
30 * into the blade local memory. RAM memory on a blade is physically
31 * contiguous (although various IO spaces may punch holes in
32 * it)..
Jack Steiner952cf6d2008-03-28 14:12:13 -050033 *
Mike Travis39d30772009-12-28 13:28:25 -080034 * N - Number of bits in the node portion of a socket physical
35 * address.
Jack Steiner9f5314f2008-05-28 09:51:18 -050036 *
Mike Travis39d30772009-12-28 13:28:25 -080037 * NASID - network ID of a router, Mbrick or Cbrick. Nasid values of
38 * routers always have low bit of 1, C/MBricks have low bit
39 * equal to 0. Most addressing macros that target UV hub chips
40 * right shift the NASID by 1 to exclude the always-zero bit.
41 * NASIDs contain up to 15 bits.
Jack Steiner9f5314f2008-05-28 09:51:18 -050042 *
43 * GNODE - NASID right shifted by 1 bit. Most mmrs contain gnodes instead
44 * of nasids.
45 *
Mike Travis39d30772009-12-28 13:28:25 -080046 * PNODE - the low N bits of the GNODE. The PNODE is the most useful variant
47 * of the nasid for socket usage.
Jack Steiner9f5314f2008-05-28 09:51:18 -050048 *
49 *
50 * NumaLink Global Physical Address Format:
51 * +--------------------------------+---------------------+
52 * |00..000| GNODE | NodeOffset |
53 * +--------------------------------+---------------------+
54 * |<-------53 - M bits --->|<--------M bits ----->
55 *
56 * M - number of node offset bits (35 .. 40)
Jack Steiner952cf6d2008-03-28 14:12:13 -050057 *
58 *
59 * Memory/UV-HUB Processor Socket Address Format:
Jack Steiner9f5314f2008-05-28 09:51:18 -050060 * +----------------+---------------+---------------------+
61 * |00..000000000000| PNODE | NodeOffset |
62 * +----------------+---------------+---------------------+
63 * <--- N bits --->|<--------M bits ----->
Jack Steiner952cf6d2008-03-28 14:12:13 -050064 *
Jack Steiner9f5314f2008-05-28 09:51:18 -050065 * M - number of node offset bits (35 .. 40)
66 * N - number of PNODE bits (0 .. 10)
Jack Steiner952cf6d2008-03-28 14:12:13 -050067 *
68 * Note: M + N cannot currently exceed 44 (x86_64) or 46 (IA64).
69 * The actual values are configuration dependent and are set at
Jack Steiner9f5314f2008-05-28 09:51:18 -050070 * boot time. M & N values are set by the hardware/BIOS at boot.
71 *
Jack Steiner952cf6d2008-03-28 14:12:13 -050072 *
73 * APICID format
Mike Travis39d30772009-12-28 13:28:25 -080074 * NOTE!!!!!! This is the current format of the APICID. However, code
75 * should assume that this will change in the future. Use functions
76 * in this file for all APICID bit manipulations and conversion.
Jack Steiner952cf6d2008-03-28 14:12:13 -050077 *
Mike Travis39d30772009-12-28 13:28:25 -080078 * 1111110000000000
79 * 5432109876543210
Russ Andersonc8f730b2010-10-26 16:27:28 -050080 * pppppppppplc0cch Nehalem-EX
81 * ppppppppplcc0cch Westmere-EX
Jack Steiner952cf6d2008-03-28 14:12:13 -050082 * sssssssssss
83 *
Jack Steiner9f5314f2008-05-28 09:51:18 -050084 * p = pnode bits
Jack Steiner952cf6d2008-03-28 14:12:13 -050085 * l = socket number on board
86 * c = core
87 * h = hyperthread
Jack Steiner9f5314f2008-05-28 09:51:18 -050088 * s = bits that are in the SOCKET_ID CSR
Jack Steiner952cf6d2008-03-28 14:12:13 -050089 *
90 * Note: Processor only supports 12 bits in the APICID register. The ACPI
91 * tables hold all 16 bits. Software needs to be aware of this.
92 *
Mike Travis39d30772009-12-28 13:28:25 -080093 * Unless otherwise specified, all references to APICID refer to
94 * the FULL value contained in ACPI tables, not the subset in the
95 * processor APICID register.
Jack Steiner952cf6d2008-03-28 14:12:13 -050096 */
97
98
99/*
100 * Maximum number of bricks in all partitions and in all coherency domains.
101 * This is the total number of bricks accessible in the numalink fabric. It
102 * includes all C & M bricks. Routers are NOT included.
103 *
104 * This value is also the value of the maximum number of non-router NASIDs
105 * in the numalink fabric.
106 *
Jack Steiner9f5314f2008-05-28 09:51:18 -0500107 * NOTE: a brick may contain 1 or 2 OS nodes. Don't get these confused.
Jack Steiner952cf6d2008-03-28 14:12:13 -0500108 */
109#define UV_MAX_NUMALINK_BLADES 16384
110
111/*
112 * Maximum number of C/Mbricks within a software SSI (hardware may support
113 * more).
114 */
115#define UV_MAX_SSI_BLADES 256
116
117/*
118 * The largest possible NASID of a C or M brick (+ 2)
119 */
Robin Holt1d21e6e2009-10-16 06:29:20 -0500120#define UV_MAX_NASID_VALUE (UV_MAX_NUMALINK_BLADES * 2)
Jack Steiner952cf6d2008-03-28 14:12:13 -0500121
Mike Travis7f1baa02008-10-24 15:24:29 -0700122struct uv_scir_s {
123 struct timer_list timer;
124 unsigned long offset;
125 unsigned long last;
126 unsigned long idle_on;
127 unsigned long idle_off;
128 unsigned char state;
129 unsigned char enabled;
130};
131
Jack Steiner952cf6d2008-03-28 14:12:13 -0500132/*
133 * The following defines attributes of the HUB chip. These attributes are
134 * frequently referenced and are kept in the per-cpu data areas of each cpu.
135 * They are kept together in a struct to minimize cache misses.
136 */
137struct uv_hub_info_s {
Mike Travis69a72a02008-10-27 07:51:20 -0700138 unsigned long global_mmr_base;
139 unsigned long gpa_mask;
Jack Steinerc4ed3f02009-06-08 10:44:05 -0500140 unsigned int gnode_extra;
Mike Travis69a72a02008-10-27 07:51:20 -0700141 unsigned long gnode_upper;
142 unsigned long lowmem_remap_top;
143 unsigned long lowmem_remap_base;
144 unsigned short pnode;
145 unsigned short pnode_mask;
146 unsigned short coherency_domain_number;
147 unsigned short numa_blade_id;
148 unsigned char blade_processor_id;
149 unsigned char m_val;
150 unsigned char n_val;
151 struct uv_scir_s scir;
Russ Andersonc8f730b2010-10-26 16:27:28 -0500152 unsigned char apic_pnode_shift;
Jack Steiner952cf6d2008-03-28 14:12:13 -0500153};
Mike Travis7f1baa02008-10-24 15:24:29 -0700154
Jack Steiner952cf6d2008-03-28 14:12:13 -0500155DECLARE_PER_CPU(struct uv_hub_info_s, __uv_hub_info);
Mike Travis39d30772009-12-28 13:28:25 -0800156#define uv_hub_info (&__get_cpu_var(__uv_hub_info))
Jack Steiner952cf6d2008-03-28 14:12:13 -0500157#define uv_cpu_hub_info(cpu) (&per_cpu(__uv_hub_info, cpu))
158
Russ Andersonc8f730b2010-10-26 16:27:28 -0500159union uvh_apicid {
160 unsigned long v;
161 struct uvh_apicid_s {
162 unsigned long local_apic_mask : 24;
163 unsigned long local_apic_shift : 5;
164 unsigned long unused1 : 3;
165 unsigned long pnode_mask : 24;
166 unsigned long pnode_shift : 5;
167 unsigned long unused2 : 3;
168 } s;
169};
170
Jack Steiner952cf6d2008-03-28 14:12:13 -0500171/*
172 * Local & Global MMR space macros.
Mike Travis39d30772009-12-28 13:28:25 -0800173 * Note: macros are intended to be used ONLY by inline functions
174 * in this file - not by other kernel code.
175 * n - NASID (full 15-bit global nasid)
176 * g - GNODE (full 15-bit global nasid, right shifted 1)
177 * p - PNODE (local part of nsids, right shifted 1)
Jack Steiner952cf6d2008-03-28 14:12:13 -0500178 */
Jack Steiner9f5314f2008-05-28 09:51:18 -0500179#define UV_NASID_TO_PNODE(n) (((n) >> 1) & uv_hub_info->pnode_mask)
Jack Steinerc4ed3f02009-06-08 10:44:05 -0500180#define UV_PNODE_TO_GNODE(p) ((p) |uv_hub_info->gnode_extra)
181#define UV_PNODE_TO_NASID(p) (UV_PNODE_TO_GNODE(p) << 1)
Jack Steiner952cf6d2008-03-28 14:12:13 -0500182
183#define UV_LOCAL_MMR_BASE 0xf4000000UL
184#define UV_GLOBAL_MMR32_BASE 0xf8000000UL
185#define UV_GLOBAL_MMR64_BASE (uv_hub_info->global_mmr_base)
Jack Steiner83f5d892008-07-01 14:45:38 -0500186#define UV_LOCAL_MMR_SIZE (64UL * 1024 * 1024)
187#define UV_GLOBAL_MMR32_SIZE (64UL * 1024 * 1024)
Jack Steiner952cf6d2008-03-28 14:12:13 -0500188
Jack Steiner56abcf22009-12-15 16:48:20 -0800189#define UV_GLOBAL_GRU_MMR_BASE 0x4000000
190
Jack Steiner9f5314f2008-05-28 09:51:18 -0500191#define UV_GLOBAL_MMR32_PNODE_SHIFT 15
192#define UV_GLOBAL_MMR64_PNODE_SHIFT 26
Jack Steiner952cf6d2008-03-28 14:12:13 -0500193
Jack Steiner9f5314f2008-05-28 09:51:18 -0500194#define UV_GLOBAL_MMR32_PNODE_BITS(p) ((p) << (UV_GLOBAL_MMR32_PNODE_SHIFT))
Jack Steiner952cf6d2008-03-28 14:12:13 -0500195
Jack Steiner9f5314f2008-05-28 09:51:18 -0500196#define UV_GLOBAL_MMR64_PNODE_BITS(p) \
Jack Steiner67e83f32009-07-27 09:38:08 -0500197 (((unsigned long)(p)) << UV_GLOBAL_MMR64_PNODE_SHIFT)
Jack Steiner952cf6d2008-03-28 14:12:13 -0500198
Russ Andersonc8f730b2010-10-26 16:27:28 -0500199#define UVH_APICID 0x002D0E00L
Jack Steiner9f5314f2008-05-28 09:51:18 -0500200#define UV_APIC_PNODE_SHIFT 6
Jack Steiner952cf6d2008-03-28 14:12:13 -0500201
Mike Travis7f1baa02008-10-24 15:24:29 -0700202/* Local Bus from cpu's perspective */
203#define LOCAL_BUS_BASE 0x1c00000
204#define LOCAL_BUS_SIZE (4 * 1024 * 1024)
205
206/*
207 * System Controller Interface Reg
208 *
209 * Note there are NO leds on a UV system. This register is only
210 * used by the system controller to monitor system-wide operation.
211 * There are 64 regs per node. With Nahelem cpus (2 cores per node,
212 * 8 cpus per core, 2 threads per cpu) there are 32 cpu threads on
213 * a node.
214 *
215 * The window is located at top of ACPI MMR space
216 */
217#define SCIR_WINDOW_COUNT 64
218#define SCIR_LOCAL_MMR_BASE (LOCAL_BUS_BASE + \
219 LOCAL_BUS_SIZE - \
220 SCIR_WINDOW_COUNT)
221
222#define SCIR_CPU_HEARTBEAT 0x01 /* timer interrupt */
223#define SCIR_CPU_ACTIVITY 0x02 /* not idle */
224#define SCIR_CPU_HB_INTERVAL (HZ) /* once per second */
225
Dimitri Sivanich86619842009-03-04 12:57:19 -0600226/* Loop through all installed blades */
227#define for_each_possible_blade(bid) \
228 for ((bid) = 0; (bid) < uv_num_possible_blades(); (bid)++)
229
Jack Steiner952cf6d2008-03-28 14:12:13 -0500230/*
Jack Steiner9f5314f2008-05-28 09:51:18 -0500231 * Macros for converting between kernel virtual addresses, socket local physical
232 * addresses, and UV global physical addresses.
Mike Travis39d30772009-12-28 13:28:25 -0800233 * Note: use the standard __pa() & __va() macros for converting
234 * between socket virtual and socket physical addresses.
Jack Steiner952cf6d2008-03-28 14:12:13 -0500235 */
Jack Steiner9f5314f2008-05-28 09:51:18 -0500236
237/* socket phys RAM --> UV global physical address */
238static inline unsigned long uv_soc_phys_ram_to_gpa(unsigned long paddr)
Jack Steiner952cf6d2008-03-28 14:12:13 -0500239{
Jack Steiner9f5314f2008-05-28 09:51:18 -0500240 if (paddr < uv_hub_info->lowmem_remap_top)
Jack Steiner189f67c2008-12-12 14:50:40 -0600241 paddr |= uv_hub_info->lowmem_remap_base;
Jack Steiner9f5314f2008-05-28 09:51:18 -0500242 return paddr | uv_hub_info->gnode_upper;
243}
244
245
246/* socket virtual --> UV global physical address */
247static inline unsigned long uv_gpa(void *v)
248{
Jack Steiner189f67c2008-12-12 14:50:40 -0600249 return uv_soc_phys_ram_to_gpa(__pa(v));
Jack Steiner9f5314f2008-05-28 09:51:18 -0500250}
251
Robin Holtfae419f2009-12-15 16:47:54 -0800252/* Top two bits indicate the requested address is in MMR space. */
253static inline int
254uv_gpa_in_mmr_space(unsigned long gpa)
255{
256 return (gpa >> 62) == 0x3UL;
257}
258
Robin Holt729d69e2009-12-15 16:47:52 -0800259/* UV global physical address --> socket phys RAM */
260static inline unsigned long uv_gpa_to_soc_phys_ram(unsigned long gpa)
261{
262 unsigned long paddr = gpa & uv_hub_info->gpa_mask;
263 unsigned long remap_base = uv_hub_info->lowmem_remap_base;
264 unsigned long remap_top = uv_hub_info->lowmem_remap_top;
265
266 if (paddr >= remap_base && paddr < remap_base + remap_top)
267 paddr -= remap_base;
268 return paddr;
269}
270
271
Robin Holt1d21e6e2009-10-16 06:29:20 -0500272/* gnode -> pnode */
273static inline unsigned long uv_gpa_to_gnode(unsigned long gpa)
274{
275 return gpa >> uv_hub_info->m_val;
276}
277
278/* gpa -> pnode */
279static inline int uv_gpa_to_pnode(unsigned long gpa)
280{
281 unsigned long n_mask = (1UL << uv_hub_info->n_val) - 1;
282
283 return uv_gpa_to_gnode(gpa) & n_mask;
284}
285
Jack Steiner9f5314f2008-05-28 09:51:18 -0500286/* pnode, offset --> socket virtual */
287static inline void *uv_pnode_offset_to_vaddr(int pnode, unsigned long offset)
288{
289 return __va(((unsigned long)pnode << uv_hub_info->m_val) | offset);
290}
291
292
293/*
294 * Extract a PNODE from an APICID (full apicid, not processor subset)
295 */
296static inline int uv_apicid_to_pnode(int apicid)
297{
Russ Andersonc8f730b2010-10-26 16:27:28 -0500298 return (apicid >> uv_hub_info->apic_pnode_shift);
Jack Steiner952cf6d2008-03-28 14:12:13 -0500299}
300
301/*
302 * Access global MMRs using the low memory MMR32 space. This region supports
303 * faster MMR access but not all MMRs are accessible in this space.
304 */
Mike Travis39d30772009-12-28 13:28:25 -0800305static inline unsigned long *uv_global_mmr32_address(int pnode, unsigned long offset)
Jack Steiner952cf6d2008-03-28 14:12:13 -0500306{
307 return __va(UV_GLOBAL_MMR32_BASE |
Jack Steiner9f5314f2008-05-28 09:51:18 -0500308 UV_GLOBAL_MMR32_PNODE_BITS(pnode) | offset);
Jack Steiner952cf6d2008-03-28 14:12:13 -0500309}
310
Mike Travis39d30772009-12-28 13:28:25 -0800311static inline void uv_write_global_mmr32(int pnode, unsigned long offset, unsigned long val)
Jack Steiner952cf6d2008-03-28 14:12:13 -0500312{
Jack Steiner8dc579e2009-09-10 09:31:49 -0500313 writeq(val, uv_global_mmr32_address(pnode, offset));
Jack Steiner952cf6d2008-03-28 14:12:13 -0500314}
315
Mike Travis39d30772009-12-28 13:28:25 -0800316static inline unsigned long uv_read_global_mmr32(int pnode, unsigned long offset)
Jack Steiner952cf6d2008-03-28 14:12:13 -0500317{
Jack Steiner8dc579e2009-09-10 09:31:49 -0500318 return readq(uv_global_mmr32_address(pnode, offset));
Jack Steiner952cf6d2008-03-28 14:12:13 -0500319}
320
321/*
322 * Access Global MMR space using the MMR space located at the top of physical
323 * memory.
324 */
Randy Dunlapa289cc72010-04-16 17:51:42 -0700325static inline volatile void __iomem *uv_global_mmr64_address(int pnode, unsigned long offset)
Jack Steiner952cf6d2008-03-28 14:12:13 -0500326{
327 return __va(UV_GLOBAL_MMR64_BASE |
Jack Steiner9f5314f2008-05-28 09:51:18 -0500328 UV_GLOBAL_MMR64_PNODE_BITS(pnode) | offset);
Jack Steiner952cf6d2008-03-28 14:12:13 -0500329}
330
Mike Travis39d30772009-12-28 13:28:25 -0800331static inline void uv_write_global_mmr64(int pnode, unsigned long offset, unsigned long val)
Jack Steiner952cf6d2008-03-28 14:12:13 -0500332{
Jack Steiner8dc579e2009-09-10 09:31:49 -0500333 writeq(val, uv_global_mmr64_address(pnode, offset));
Jack Steiner952cf6d2008-03-28 14:12:13 -0500334}
335
Mike Travis39d30772009-12-28 13:28:25 -0800336static inline unsigned long uv_read_global_mmr64(int pnode, unsigned long offset)
Jack Steiner952cf6d2008-03-28 14:12:13 -0500337{
Jack Steiner8dc579e2009-09-10 09:31:49 -0500338 return readq(uv_global_mmr64_address(pnode, offset));
Jack Steiner952cf6d2008-03-28 14:12:13 -0500339}
340
341/*
Jack Steiner56abcf22009-12-15 16:48:20 -0800342 * Global MMR space addresses when referenced by the GRU. (GRU does
343 * NOT use socket addressing).
344 */
345static inline unsigned long uv_global_gru_mmr_address(int pnode, unsigned long offset)
346{
Jack Steinere1e01382010-01-07 10:12:40 -0600347 return UV_GLOBAL_GRU_MMR_BASE | offset |
348 ((unsigned long)pnode << uv_hub_info->m_val);
Jack Steiner56abcf22009-12-15 16:48:20 -0800349}
350
Mike Travis39d30772009-12-28 13:28:25 -0800351static inline void uv_write_global_mmr8(int pnode, unsigned long offset, unsigned char val)
352{
353 writeb(val, uv_global_mmr64_address(pnode, offset));
354}
355
356static inline unsigned char uv_read_global_mmr8(int pnode, unsigned long offset)
357{
358 return readb(uv_global_mmr64_address(pnode, offset));
359}
360
Jack Steiner56abcf22009-12-15 16:48:20 -0800361/*
Jack Steiner9f5314f2008-05-28 09:51:18 -0500362 * Access hub local MMRs. Faster than using global space but only local MMRs
Jack Steiner952cf6d2008-03-28 14:12:13 -0500363 * are accessible.
364 */
365static inline unsigned long *uv_local_mmr_address(unsigned long offset)
366{
367 return __va(UV_LOCAL_MMR_BASE | offset);
368}
369
370static inline unsigned long uv_read_local_mmr(unsigned long offset)
371{
Jack Steiner8dc579e2009-09-10 09:31:49 -0500372 return readq(uv_local_mmr_address(offset));
Jack Steiner952cf6d2008-03-28 14:12:13 -0500373}
374
375static inline void uv_write_local_mmr(unsigned long offset, unsigned long val)
376{
Jack Steiner8dc579e2009-09-10 09:31:49 -0500377 writeq(val, uv_local_mmr_address(offset));
Jack Steiner952cf6d2008-03-28 14:12:13 -0500378}
379
Mike Travis7f1baa02008-10-24 15:24:29 -0700380static inline unsigned char uv_read_local_mmr8(unsigned long offset)
381{
Jack Steiner8dc579e2009-09-10 09:31:49 -0500382 return readb(uv_local_mmr_address(offset));
Mike Travis7f1baa02008-10-24 15:24:29 -0700383}
384
385static inline void uv_write_local_mmr8(unsigned long offset, unsigned char val)
386{
Jack Steiner8dc579e2009-09-10 09:31:49 -0500387 writeb(val, uv_local_mmr_address(offset));
Mike Travis7f1baa02008-10-24 15:24:29 -0700388}
389
Jack Steiner8400def2008-03-28 14:12:14 -0500390/*
Jack Steiner9f5314f2008-05-28 09:51:18 -0500391 * Structures and definitions for converting between cpu, node, pnode, and blade
Jack Steiner8400def2008-03-28 14:12:14 -0500392 * numbers.
393 */
394struct uv_blade_info {
Jack Steiner9f5314f2008-05-28 09:51:18 -0500395 unsigned short nr_possible_cpus;
Jack Steiner8400def2008-03-28 14:12:14 -0500396 unsigned short nr_online_cpus;
Jack Steiner9f5314f2008-05-28 09:51:18 -0500397 unsigned short pnode;
Jack Steiner6c7184b2009-07-27 09:35:07 -0500398 short memory_nid;
Jack Steiner8400def2008-03-28 14:12:14 -0500399};
Jack Steiner9f5314f2008-05-28 09:51:18 -0500400extern struct uv_blade_info *uv_blade_info;
Jack Steiner8400def2008-03-28 14:12:14 -0500401extern short *uv_node_to_blade;
402extern short *uv_cpu_to_blade;
403extern short uv_possible_blades;
404
405/* Blade-local cpu number of current cpu. Numbered 0 .. <# cpus on the blade> */
406static inline int uv_blade_processor_id(void)
407{
408 return uv_hub_info->blade_processor_id;
409}
410
411/* Blade number of current cpu. Numnbered 0 .. <#blades -1> */
412static inline int uv_numa_blade_id(void)
413{
414 return uv_hub_info->numa_blade_id;
415}
416
417/* Convert a cpu number to the the UV blade number */
418static inline int uv_cpu_to_blade_id(int cpu)
419{
420 return uv_cpu_to_blade[cpu];
421}
422
423/* Convert linux node number to the UV blade number */
424static inline int uv_node_to_blade_id(int nid)
425{
426 return uv_node_to_blade[nid];
427}
428
Jack Steiner9f5314f2008-05-28 09:51:18 -0500429/* Convert a blade id to the PNODE of the blade */
430static inline int uv_blade_to_pnode(int bid)
Jack Steiner8400def2008-03-28 14:12:14 -0500431{
Jack Steiner9f5314f2008-05-28 09:51:18 -0500432 return uv_blade_info[bid].pnode;
Jack Steiner8400def2008-03-28 14:12:14 -0500433}
434
Jack Steiner6c7184b2009-07-27 09:35:07 -0500435/* Nid of memory node on blade. -1 if no blade-local memory */
436static inline int uv_blade_to_memory_nid(int bid)
437{
438 return uv_blade_info[bid].memory_nid;
439}
440
Jack Steiner8400def2008-03-28 14:12:14 -0500441/* Determine the number of possible cpus on a blade */
442static inline int uv_blade_nr_possible_cpus(int bid)
443{
Jack Steiner9f5314f2008-05-28 09:51:18 -0500444 return uv_blade_info[bid].nr_possible_cpus;
Jack Steiner8400def2008-03-28 14:12:14 -0500445}
446
447/* Determine the number of online cpus on a blade */
448static inline int uv_blade_nr_online_cpus(int bid)
449{
450 return uv_blade_info[bid].nr_online_cpus;
451}
452
Jack Steiner9f5314f2008-05-28 09:51:18 -0500453/* Convert a cpu id to the PNODE of the blade containing the cpu */
454static inline int uv_cpu_to_pnode(int cpu)
Jack Steiner8400def2008-03-28 14:12:14 -0500455{
Jack Steiner9f5314f2008-05-28 09:51:18 -0500456 return uv_blade_info[uv_cpu_to_blade_id(cpu)].pnode;
Jack Steiner8400def2008-03-28 14:12:14 -0500457}
458
Jack Steiner9f5314f2008-05-28 09:51:18 -0500459/* Convert a linux node number to the PNODE of the blade */
460static inline int uv_node_to_pnode(int nid)
Jack Steiner8400def2008-03-28 14:12:14 -0500461{
Jack Steiner9f5314f2008-05-28 09:51:18 -0500462 return uv_blade_info[uv_node_to_blade_id(nid)].pnode;
Jack Steiner8400def2008-03-28 14:12:14 -0500463}
464
465/* Maximum possible number of blades */
466static inline int uv_num_possible_blades(void)
467{
468 return uv_possible_blades;
469}
470
Mike Travis7f1baa02008-10-24 15:24:29 -0700471/* Update SCIR state */
472static inline void uv_set_scir_bits(unsigned char value)
473{
474 if (uv_hub_info->scir.state != value) {
475 uv_hub_info->scir.state = value;
476 uv_write_local_mmr8(uv_hub_info->scir.offset, value);
477 }
478}
Jack Steiner66666e52009-04-02 16:59:03 -0700479
Mike Travis39d30772009-12-28 13:28:25 -0800480static inline unsigned long uv_scir_offset(int apicid)
481{
482 return SCIR_LOCAL_MMR_BASE | (apicid & 0x3f);
483}
484
Mike Travis7f1baa02008-10-24 15:24:29 -0700485static inline void uv_set_cpu_scir_bits(int cpu, unsigned char value)
486{
487 if (uv_cpu_hub_info(cpu)->scir.state != value) {
Mike Travis39d30772009-12-28 13:28:25 -0800488 uv_write_global_mmr8(uv_cpu_to_pnode(cpu),
489 uv_cpu_hub_info(cpu)->scir.offset, value);
Mike Travis7f1baa02008-10-24 15:24:29 -0700490 uv_cpu_hub_info(cpu)->scir.state = value;
Mike Travis7f1baa02008-10-24 15:24:29 -0700491 }
492}
Jack Steiner952cf6d2008-03-28 14:12:13 -0500493
Jack Steiner56abcf22009-12-15 16:48:20 -0800494static unsigned long uv_hub_ipi_value(int apicid, int vector, int mode)
495{
496 return (1UL << UVH_IPI_INT_SEND_SHFT) |
497 ((apicid) << UVH_IPI_INT_APIC_ID_SHFT) |
498 (mode << UVH_IPI_INT_DELIVERY_MODE_SHFT) |
499 (vector << UVH_IPI_INT_VECTOR_SHFT);
500}
501
Jack Steiner66666e52009-04-02 16:59:03 -0700502static inline void uv_hub_send_ipi(int pnode, int apicid, int vector)
503{
504 unsigned long val;
Robin Holt02dd0a02009-10-20 14:36:15 -0500505 unsigned long dmode = dest_Fixed;
506
507 if (vector == NMI_VECTOR)
508 dmode = dest_NMI;
Jack Steiner66666e52009-04-02 16:59:03 -0700509
Jack Steiner56abcf22009-12-15 16:48:20 -0800510 val = uv_hub_ipi_value(apicid, vector, dmode);
Jack Steiner66666e52009-04-02 16:59:03 -0700511 uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
512}
513
Jack Steiner7a1110e2010-01-12 15:09:04 -0600514/*
515 * Get the minimum revision number of the hub chips within the partition.
516 * 1 - initial rev 1.0 silicon
517 * 2 - rev 2.0 production silicon
518 */
519static inline int uv_get_min_hub_revision_id(void)
520{
521 extern int uv_min_hub_revision_id;
522
523 return uv_min_hub_revision_id;
524}
525
Jack Steinerbc5d9942009-04-02 16:59:00 -0700526#endif /* CONFIG_X86_64 */
Mike Travis7f1baa02008-10-24 15:24:29 -0700527#endif /* _ASM_X86_UV_UV_HUB_H */