blob: 7d6fe92a5db78786d35030ea52368200604e5fb5 [file] [log] [blame]
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
23/*
24 * Ring initialization rules:
25 * 1. Each segment is initialized to zero, except for link TRBs.
26 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
27 * Consumer Cycle State (CCS), depending on ring function.
28 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
29 *
30 * Ring behavior rules:
31 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
32 * least one free TRB in the ring. This is useful if you want to turn that
33 * into a link TRB and expand the ring.
34 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
35 * link TRB, then load the pointer with the address in the link TRB. If the
36 * link TRB had its toggle bit set, you may need to update the ring cycle
37 * state (see cycle bit rules). You may have to do this multiple times
38 * until you reach a non-link TRB.
39 * 3. A ring is full if enqueue++ (for the definition of increment above)
40 * equals the dequeue pointer.
41 *
42 * Cycle bit rules:
43 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
44 * in a link TRB, it must toggle the ring cycle state.
45 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
46 * in a link TRB, it must toggle the ring cycle state.
47 *
48 * Producer rules:
49 * 1. Check if ring is full before you enqueue.
50 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
51 * Update enqueue pointer between each write (which may update the ring
52 * cycle state).
53 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
54 * and endpoint rings. If HC is the producer for the event ring,
55 * and it generates an interrupt according to interrupt modulation rules.
56 *
57 * Consumer rules:
58 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
59 * the TRB is owned by the consumer.
60 * 2. Update dequeue pointer (which may update the ring cycle state) and
61 * continue processing TRBs until you reach a TRB which is not owned by you.
62 * 3. Notify the producer. SW is the consumer for the event ring, and it
63 * updates event ring dequeue pointer. HC is the consumer for the command and
64 * endpoint rings; it generates events on the event ring for these.
65 */
66
Sarah Sharp8a96c052009-04-27 19:59:19 -070067#include <linux/scatterlist.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090068#include <linux/slab.h>
Mathias Nymanf9c589e2016-06-21 10:58:02 +030069#include <linux/dma-mapping.h>
Sarah Sharp7f84eef2009-04-27 19:53:56 -070070#include "xhci.h"
Xenia Ragiadakou3a7fa5b2013-07-31 07:35:27 +030071#include "xhci-trace.h"
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +020072#include "xhci-mtk.h"
Sarah Sharp7f84eef2009-04-27 19:53:56 -070073
74/*
75 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
76 * address of the TRB.
77 */
Sarah Sharp23e3be12009-04-29 19:05:20 -070078dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
Sarah Sharp7f84eef2009-04-27 19:53:56 -070079 union xhci_trb *trb)
80{
Sarah Sharp6071d832009-05-14 11:44:14 -070081 unsigned long segment_offset;
Sarah Sharp7f84eef2009-04-27 19:53:56 -070082
Sarah Sharp6071d832009-05-14 11:44:14 -070083 if (!seg || !trb || trb < seg->trbs)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070084 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070085 /* offset in TRBs */
86 segment_offset = trb - seg->trbs;
Mathias Nyman78950862015-08-03 16:07:48 +030087 if (segment_offset >= TRBS_PER_SEGMENT)
Sarah Sharp7f84eef2009-04-27 19:53:56 -070088 return 0;
Sarah Sharp6071d832009-05-14 11:44:14 -070089 return seg->dma + (segment_offset * sizeof(*trb));
Sarah Sharp7f84eef2009-04-27 19:53:56 -070090}
91
Mathias Nyman0ce57492016-11-11 15:13:14 +020092static bool trb_is_noop(union xhci_trb *trb)
93{
94 return TRB_TYPE_NOOP_LE32(trb->generic.field[3]);
95}
96
Mathias Nyman2d98ef42016-06-21 10:58:04 +030097static bool trb_is_link(union xhci_trb *trb)
98{
99 return TRB_TYPE_LINK_LE32(trb->link.control);
100}
101
Mathias Nymanbd5e67f2016-06-21 10:58:05 +0300102static bool last_trb_on_seg(struct xhci_segment *seg, union xhci_trb *trb)
103{
104 return trb == &seg->trbs[TRBS_PER_SEGMENT - 1];
105}
106
107static bool last_trb_on_ring(struct xhci_ring *ring,
108 struct xhci_segment *seg, union xhci_trb *trb)
109{
110 return last_trb_on_seg(seg, trb) && (seg->next == ring->first_seg);
111}
112
Mathias Nymand0c77d82016-06-21 10:58:07 +0300113static bool link_trb_toggles_cycle(union xhci_trb *trb)
114{
115 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
116}
117
Mathias Nyman2a721262016-11-11 15:13:24 +0200118static bool last_td_in_urb(struct xhci_td *td)
119{
120 struct urb_priv *urb_priv = td->urb->hcpriv;
121
122 return urb_priv->td_cnt == urb_priv->length;
123}
124
125static void inc_td_cnt(struct urb *urb)
126{
127 struct urb_priv *urb_priv = urb->hcpriv;
128
129 urb_priv->td_cnt++;
130}
131
Sarah Sharpae636742009-04-29 19:02:31 -0700132/* Updates trb to point to the next TRB in the ring, and updates seg if the next
133 * TRB is in a new segment. This does not skip over link TRBs, and it does not
134 * effect the ring dequeue or enqueue pointers.
135 */
136static void next_trb(struct xhci_hcd *xhci,
137 struct xhci_ring *ring,
138 struct xhci_segment **seg,
139 union xhci_trb **trb)
140{
Mathias Nyman2d98ef42016-06-21 10:58:04 +0300141 if (trb_is_link(*trb)) {
Sarah Sharpae636742009-04-29 19:02:31 -0700142 *seg = (*seg)->next;
143 *trb = ((*seg)->trbs);
144 } else {
John Youna1669b22010-08-09 13:56:11 -0700145 (*trb)++;
Sarah Sharpae636742009-04-29 19:02:31 -0700146 }
147}
148
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700149/*
150 * See Cycle bit rules. SW is the consumer for the event ring only.
151 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
152 */
Andiry Xu3b72fca2012-03-05 17:49:32 +0800153static void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700154{
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700155 ring->deq_updates++;
Andiry Xub008df62012-03-05 17:49:34 +0800156
Mathias Nymanbd5e67f2016-06-21 10:58:05 +0300157 /* event ring doesn't have link trbs, check for last trb */
158 if (ring->type == TYPE_EVENT) {
159 if (!last_trb_on_seg(ring->deq_seg, ring->dequeue)) {
Sarah Sharp50d0206f2012-07-26 12:03:59 -0700160 ring->dequeue++;
Mathias Nymanbd5e67f2016-06-21 10:58:05 +0300161 return;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700162 }
Mathias Nymanbd5e67f2016-06-21 10:58:05 +0300163 if (last_trb_on_ring(ring, ring->deq_seg, ring->dequeue))
164 ring->cycle_state ^= 1;
165 ring->deq_seg = ring->deq_seg->next;
166 ring->dequeue = ring->deq_seg->trbs;
167 return;
168 }
169
170 /* All other rings have link trbs */
171 if (!trb_is_link(ring->dequeue)) {
172 ring->dequeue++;
173 ring->num_trbs_free++;
174 }
175 while (trb_is_link(ring->dequeue)) {
176 ring->deq_seg = ring->deq_seg->next;
177 ring->dequeue = ring->deq_seg->trbs;
178 }
179 return;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700180}
181
182/*
183 * See Cycle bit rules. SW is the consumer for the event ring only.
184 * Don't make a ring full of link TRBs. That would be dumb and this would loop.
185 *
186 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
187 * chain bit is set), then set the chain bit in all the following link TRBs.
188 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
189 * have their chain bit cleared (so that each Link TRB is a separate TD).
190 *
191 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
Sarah Sharpb0567b32009-08-07 14:04:36 -0700192 * set, but other sections talk about dealing with the chain bit set. This was
193 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
194 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700195 *
196 * @more_trbs_coming: Will you enqueue more TRBs before calling
197 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700198 */
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700199static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +0800200 bool more_trbs_coming)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700201{
202 u32 chain;
203 union xhci_trb *next;
204
Matt Evans28ccd292011-03-29 13:40:46 +1100205 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
Andiry Xub008df62012-03-05 17:49:34 +0800206 /* If this is not event ring, there is one less usable TRB */
Mathias Nyman2d98ef42016-06-21 10:58:04 +0300207 if (!trb_is_link(ring->enqueue))
Andiry Xub008df62012-03-05 17:49:34 +0800208 ring->num_trbs_free--;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700209 next = ++(ring->enqueue);
210
211 ring->enq_updates++;
Mathias Nyman22511982016-06-21 10:58:03 +0300212 /* Update the dequeue pointer further if that was a link TRB */
Mathias Nyman2d98ef42016-06-21 10:58:04 +0300213 while (trb_is_link(next)) {
Sarah Sharp6cc30d82010-06-10 12:25:28 -0700214
Mathias Nyman22511982016-06-21 10:58:03 +0300215 /*
216 * If the caller doesn't plan on enqueueing more TDs before
217 * ringing the doorbell, then we don't want to give the link TRB
218 * to the hardware just yet. We'll give the link TRB back in
219 * prepare_ring() just before we enqueue the TD at the top of
220 * the ring.
221 */
222 if (!chain && !more_trbs_coming)
223 break;
Andiry Xu3b72fca2012-03-05 17:49:32 +0800224
Mathias Nyman22511982016-06-21 10:58:03 +0300225 /* If we're not dealing with 0.95 hardware or isoc rings on
226 * AMD 0.96 host, carry over the chain bit of the previous TRB
227 * (which may mean the chain bit is cleared).
228 */
229 if (!(ring->type == TYPE_ISOC &&
230 (xhci->quirks & XHCI_AMD_0x96_HOST)) &&
231 !xhci_link_trb_quirk(xhci)) {
232 next->link.control &= cpu_to_le32(~TRB_CHAIN);
233 next->link.control |= cpu_to_le32(chain);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700234 }
Mathias Nyman22511982016-06-21 10:58:03 +0300235 /* Give this link TRB to the hardware */
236 wmb();
237 next->link.control ^= cpu_to_le32(TRB_CYCLE);
238
239 /* Toggle the cycle bit after the last ring segment. */
Mathias Nymand0c77d82016-06-21 10:58:07 +0300240 if (link_trb_toggles_cycle(next))
Mathias Nyman22511982016-06-21 10:58:03 +0300241 ring->cycle_state ^= 1;
242
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700243 ring->enq_seg = ring->enq_seg->next;
244 ring->enqueue = ring->enq_seg->trbs;
245 next = ring->enqueue;
246 }
247}
248
249/*
Andiry Xu085deb12012-03-05 17:49:40 +0800250 * Check to see if there's room to enqueue num_trbs on the ring and make sure
251 * enqueue pointer will not advance into dequeue segment. See rules above.
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700252 */
Andiry Xub008df62012-03-05 17:49:34 +0800253static inline int room_on_ring(struct xhci_hcd *xhci, struct xhci_ring *ring,
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700254 unsigned int num_trbs)
255{
Andiry Xu085deb12012-03-05 17:49:40 +0800256 int num_trbs_in_deq_seg;
Andiry Xub008df62012-03-05 17:49:34 +0800257
Andiry Xu085deb12012-03-05 17:49:40 +0800258 if (ring->num_trbs_free < num_trbs)
259 return 0;
260
261 if (ring->type != TYPE_COMMAND && ring->type != TYPE_EVENT) {
262 num_trbs_in_deq_seg = ring->dequeue - ring->deq_seg->trbs;
263 if (ring->num_trbs_free < num_trbs + num_trbs_in_deq_seg)
264 return 0;
265 }
266
267 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700268}
269
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700270/* Ring the host controller doorbell after placing a command on the ring */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700271void xhci_ring_cmd_db(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700272{
Elric Fuc181bc52012-06-27 16:30:57 +0800273 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
274 return;
275
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700276 xhci_dbg(xhci, "// Ding dong!\n");
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200277 writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700278 /* Flush PCI posted writes */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +0200279 readl(&xhci->dba->doorbell[0]);
Sarah Sharp7f84eef2009-04-27 19:53:56 -0700280}
281
Elric Fub92cc662012-06-27 16:31:12 +0800282static int xhci_abort_cmd_ring(struct xhci_hcd *xhci)
283{
284 u64 temp_64;
285 int ret;
286
287 xhci_dbg(xhci, "Abort command ring\n");
288
Sarah Sharpf7b2e402014-01-30 13:27:49 -0800289 temp_64 = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
Elric Fub92cc662012-06-27 16:31:12 +0800290 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
Mathias Nyman3425aa02016-06-01 18:09:08 +0300291
292 /*
293 * Writing the CMD_RING_ABORT bit should cause a cmd completion event,
294 * however on some host hw the CMD_RING_RUNNING bit is correctly cleared
295 * but the completion event in never sent. Use the cmd timeout timer to
296 * handle those cases. Use twice the time to cover the bit polling retry
297 */
298 mod_timer(&xhci->cmd_timer, jiffies + (2 * XHCI_CMD_DEFAULT_TIMEOUT));
Sarah Sharp477632d2014-01-29 14:02:00 -0800299 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
300 &xhci->op_regs->cmd_ring);
Elric Fub92cc662012-06-27 16:31:12 +0800301
302 /* Section 4.6.1.2 of xHCI 1.0 spec says software should
303 * time the completion od all xHCI commands, including
304 * the Command Abort operation. If software doesn't see
305 * CRR negated in a timely manner (e.g. longer than 5
306 * seconds), then it should assume that the there are
307 * larger problems with the xHC and assert HCRST.
308 */
Lin Wangdc0b1772015-01-09 16:06:28 +0200309 ret = xhci_handshake(&xhci->op_regs->cmd_ring,
Elric Fub92cc662012-06-27 16:31:12 +0800310 CMD_RING_RUNNING, 0, 5 * 1000 * 1000);
311 if (ret < 0) {
Mathias Nymana6809ff2015-09-21 17:46:10 +0300312 /* we are about to kill xhci, give it one more chance */
313 xhci_write_64(xhci, temp_64 | CMD_RING_ABORT,
314 &xhci->op_regs->cmd_ring);
315 udelay(1000);
316 ret = xhci_handshake(&xhci->op_regs->cmd_ring,
317 CMD_RING_RUNNING, 0, 3 * 1000 * 1000);
318 if (ret == 0)
319 return 0;
320
Elric Fub92cc662012-06-27 16:31:12 +0800321 xhci_err(xhci, "Stopped the command ring failed, "
322 "maybe the host is dead\n");
Mathias Nyman3425aa02016-06-01 18:09:08 +0300323 del_timer(&xhci->cmd_timer);
Elric Fub92cc662012-06-27 16:31:12 +0800324 xhci->xhc_state |= XHCI_STATE_DYING;
Elric Fub92cc662012-06-27 16:31:12 +0800325 xhci_halt(xhci);
326 return -ESHUTDOWN;
327 }
328
329 return 0;
330}
331
Andiry Xube88fe42010-10-14 07:22:57 -0700332void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700333 unsigned int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700334 unsigned int ep_index,
335 unsigned int stream_id)
Sarah Sharpae636742009-04-29 19:02:31 -0700336{
Matt Evans28ccd292011-03-29 13:40:46 +1100337 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
Matthew Wilcox50d646762010-12-15 14:18:11 -0500338 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
339 unsigned int ep_state = ep->ep_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700340
Sarah Sharpae636742009-04-29 19:02:31 -0700341 /* Don't ring the doorbell for this endpoint if there are pending
Matthew Wilcox50d646762010-12-15 14:18:11 -0500342 * cancellations because we don't want to interrupt processing.
Sarah Sharp8df75f42010-04-02 15:34:16 -0700343 * We don't want to restart any stream rings if there's a set dequeue
344 * pointer command pending because the device can choose to start any
345 * stream once the endpoint is on the HW schedule.
Sarah Sharpae636742009-04-29 19:02:31 -0700346 */
Matthew Wilcox50d646762010-12-15 14:18:11 -0500347 if ((ep_state & EP_HALT_PENDING) || (ep_state & SET_DEQ_PENDING) ||
348 (ep_state & EP_HALTED))
349 return;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +0200350 writel(DB_VALUE(ep_index, stream_id), db_addr);
Matthew Wilcox50d646762010-12-15 14:18:11 -0500351 /* The CPU has better things to do at this point than wait for a
352 * write-posting flush. It'll get there soon enough.
353 */
Sarah Sharpae636742009-04-29 19:02:31 -0700354}
355
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700356/* Ring the doorbell for any rings with pending URBs */
357static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
358 unsigned int slot_id,
359 unsigned int ep_index)
360{
361 unsigned int stream_id;
362 struct xhci_virt_ep *ep;
363
364 ep = &xhci->devs[slot_id]->eps[ep_index];
365
366 /* A ring has pending URBs if its TD list is not empty */
367 if (!(ep->ep_state & EP_HAS_STREAMS)) {
Oleksij Rempeld66eaf92013-07-21 15:36:19 +0200368 if (ep->ring && !(list_empty(&ep->ring->td_list)))
Andiry Xube88fe42010-10-14 07:22:57 -0700369 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700370 return;
371 }
372
373 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
374 stream_id++) {
375 struct xhci_stream_info *stream_info = ep->stream_info;
376 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
Andiry Xube88fe42010-10-14 07:22:57 -0700377 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
378 stream_id);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700379 }
380}
381
Alexandr Ivanov75b040e2016-04-22 13:17:10 +0300382/* Get the right ring for the given slot_id, ep_index and stream_id.
383 * If the endpoint supports streams, boundary check the URB's stream ID.
384 * If the endpoint doesn't support streams, return the singular endpoint ring.
385 */
386struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
Sarah Sharp021bff92010-07-29 22:12:20 -0700387 unsigned int slot_id, unsigned int ep_index,
388 unsigned int stream_id)
389{
390 struct xhci_virt_ep *ep;
391
392 ep = &xhci->devs[slot_id]->eps[ep_index];
393 /* Common case: no streams */
394 if (!(ep->ep_state & EP_HAS_STREAMS))
395 return ep->ring;
396
397 if (stream_id == 0) {
398 xhci_warn(xhci,
399 "WARN: Slot ID %u, ep index %u has streams, "
400 "but URB has no stream ID.\n",
401 slot_id, ep_index);
402 return NULL;
403 }
404
405 if (stream_id < ep->stream_info->num_streams)
406 return ep->stream_info->stream_rings[stream_id];
407
408 xhci_warn(xhci,
409 "WARN: Slot ID %u, ep index %u has "
410 "stream IDs 1 to %u allocated, "
411 "but stream ID %u is requested.\n",
412 slot_id, ep_index,
413 ep->stream_info->num_streams - 1,
414 stream_id);
415 return NULL;
416}
417
Sarah Sharpae636742009-04-29 19:02:31 -0700418/*
419 * Move the xHC's endpoint ring dequeue pointer past cur_td.
420 * Record the new state of the xHC's endpoint ring dequeue segment,
421 * dequeue pointer, and new consumer cycle state in state.
422 * Update our internal representation of the ring's dequeue pointer.
423 *
424 * We do this in three jumps:
425 * - First we update our new ring state to be the same as when the xHC stopped.
426 * - Then we traverse the ring to find the segment that contains
427 * the last TRB in the TD. We toggle the xHC's new cycle state when we pass
428 * any link TRBs with the toggle cycle bit set.
429 * - Finally we move the dequeue state one TRB further, toggling the cycle bit
430 * if we've moved it past a link TRB with the toggle cycle bit set.
Matt Evans28ccd292011-03-29 13:40:46 +1100431 *
432 * Some of the uses of xhci_generic_trb are grotty, but if they're done
433 * with correct __le32 accesses they should work fine. Only users of this are
434 * in here.
Sarah Sharpae636742009-04-29 19:02:31 -0700435 */
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700436void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
Sarah Sharpae636742009-04-29 19:02:31 -0700437 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700438 unsigned int stream_id, struct xhci_td *cur_td,
439 struct xhci_dequeue_state *state)
Sarah Sharpae636742009-04-29 19:02:31 -0700440{
441 struct xhci_virt_device *dev = xhci->devs[slot_id];
Hans de Goedec4bedb72013-10-04 00:29:47 +0200442 struct xhci_virt_ep *ep = &dev->eps[ep_index];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700443 struct xhci_ring *ep_ring;
Mathias Nyman365038d2014-08-19 15:17:58 +0300444 struct xhci_segment *new_seg;
445 union xhci_trb *new_deq;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700446 dma_addr_t addr;
Julius Werner1f81b6d2014-04-25 19:20:13 +0300447 u64 hw_dequeue;
Mathias Nyman365038d2014-08-19 15:17:58 +0300448 bool cycle_found = false;
449 bool td_last_trb_found = false;
Sarah Sharpae636742009-04-29 19:02:31 -0700450
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700451 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
452 ep_index, stream_id);
453 if (!ep_ring) {
454 xhci_warn(xhci, "WARN can't find new dequeue state "
455 "for invalid stream ID %u.\n",
456 stream_id);
457 return;
458 }
Paul Zimmerman68e41c52011-02-12 14:06:06 -0800459
Sarah Sharpae636742009-04-29 19:02:31 -0700460 /* Dig out the cycle state saved by the xHC during the stop ep cmd */
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300461 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
462 "Finding endpoint context");
Hans de Goedec4bedb72013-10-04 00:29:47 +0200463 /* 4.6.9 the css flag is written to the stream context for streams */
464 if (ep->ep_state & EP_HAS_STREAMS) {
465 struct xhci_stream_ctx *ctx =
466 &ep->stream_info->stream_ctx_array[stream_id];
Julius Werner1f81b6d2014-04-25 19:20:13 +0300467 hw_dequeue = le64_to_cpu(ctx->stream_ring);
Hans de Goedec4bedb72013-10-04 00:29:47 +0200468 } else {
469 struct xhci_ep_ctx *ep_ctx
470 = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
Julius Werner1f81b6d2014-04-25 19:20:13 +0300471 hw_dequeue = le64_to_cpu(ep_ctx->deq);
Hans de Goedec4bedb72013-10-04 00:29:47 +0200472 }
Sarah Sharpae636742009-04-29 19:02:31 -0700473
Mathias Nyman365038d2014-08-19 15:17:58 +0300474 new_seg = ep_ring->deq_seg;
475 new_deq = ep_ring->dequeue;
476 state->new_cycle_state = hw_dequeue & 0x1;
477
478 /*
479 * We want to find the pointer, segment and cycle state of the new trb
480 * (the one after current TD's last_trb). We know the cycle state at
481 * hw_dequeue, so walk the ring until both hw_dequeue and last_trb are
482 * found.
483 */
484 do {
485 if (!cycle_found && xhci_trb_virt_to_dma(new_seg, new_deq)
486 == (dma_addr_t)(hw_dequeue & ~0xf)) {
487 cycle_found = true;
488 if (td_last_trb_found)
489 break;
490 }
491 if (new_deq == cur_td->last_trb)
492 td_last_trb_found = true;
493
Mathias Nyman3495e452016-11-11 15:13:13 +0200494 if (cycle_found && trb_is_link(new_deq) &&
495 link_trb_toggles_cycle(new_deq))
Mathias Nyman365038d2014-08-19 15:17:58 +0300496 state->new_cycle_state ^= 0x1;
497
498 next_trb(xhci, ep_ring, &new_seg, &new_deq);
499
500 /* Search wrapped around, bail out */
501 if (new_deq == ep->ring->dequeue) {
502 xhci_err(xhci, "Error: Failed finding new dequeue state\n");
503 state->new_deq_seg = NULL;
504 state->new_deq_ptr = NULL;
Julius Werner1f81b6d2014-04-25 19:20:13 +0300505 return;
506 }
Julius Werner1f81b6d2014-04-25 19:20:13 +0300507
Mathias Nyman365038d2014-08-19 15:17:58 +0300508 } while (!cycle_found || !td_last_trb_found);
Sarah Sharpae636742009-04-29 19:02:31 -0700509
Mathias Nyman365038d2014-08-19 15:17:58 +0300510 state->new_deq_seg = new_seg;
511 state->new_deq_ptr = new_deq;
Sarah Sharpae636742009-04-29 19:02:31 -0700512
Julius Werner1f81b6d2014-04-25 19:20:13 +0300513 /* Don't update the ring cycle state for the producer (us). */
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300514 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
515 "Cycle state = 0x%x", state->new_cycle_state);
Sarah Sharp01a1fdb2011-02-23 18:12:29 -0800516
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300517 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
518 "New dequeue segment = %p (virtual)",
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700519 state->new_deq_seg);
520 addr = xhci_trb_virt_to_dma(state->new_deq_seg, state->new_deq_ptr);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300521 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
522 "New dequeue pointer = 0x%llx (DMA)",
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700523 (unsigned long long) addr);
Sarah Sharpae636742009-04-29 19:02:31 -0700524}
525
Sarah Sharp522989a2011-07-29 12:44:32 -0700526/* flip_cycle means flip the cycle bit of all but the first and last TRB.
527 * (The last TRB actually points to the ring enqueue pointer, which is not part
528 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
529 */
Sarah Sharp23e3be12009-04-29 19:05:20 -0700530static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Mathias Nyman0d58a1a2016-11-11 15:13:20 +0200531 struct xhci_td *td, bool flip_cycle)
Sarah Sharpae636742009-04-29 19:02:31 -0700532{
Mathias Nyman0d58a1a2016-11-11 15:13:20 +0200533 struct xhci_segment *seg = td->start_seg;
534 union xhci_trb *trb = td->first_trb;
Sarah Sharpae636742009-04-29 19:02:31 -0700535
Mathias Nyman0d58a1a2016-11-11 15:13:20 +0200536 while (1) {
537 if (trb_is_link(trb)) {
538 /* unchain chained link TRBs */
539 trb->link.control &= cpu_to_le32(~TRB_CHAIN);
Sarah Sharpae636742009-04-29 19:02:31 -0700540 } else {
Mathias Nyman0d58a1a2016-11-11 15:13:20 +0200541 trb->generic.field[0] = 0;
542 trb->generic.field[1] = 0;
543 trb->generic.field[2] = 0;
Sarah Sharpae636742009-04-29 19:02:31 -0700544 /* Preserve only the cycle bit of this TRB */
Mathias Nyman0d58a1a2016-11-11 15:13:20 +0200545 trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
546 trb->generic.field[3] |= cpu_to_le32(
Matt Evans28ccd292011-03-29 13:40:46 +1100547 TRB_TYPE(TRB_TR_NOOP));
Sarah Sharpae636742009-04-29 19:02:31 -0700548 }
Mathias Nyman0d58a1a2016-11-11 15:13:20 +0200549 /* flip cycle if asked to */
550 if (flip_cycle && trb != td->first_trb && trb != td->last_trb)
551 trb->generic.field[3] ^= cpu_to_le32(TRB_CYCLE);
552
553 if (trb == td->last_trb)
Sarah Sharpae636742009-04-29 19:02:31 -0700554 break;
Mathias Nyman0d58a1a2016-11-11 15:13:20 +0200555
556 next_trb(xhci, ep_ring, &seg, &trb);
Sarah Sharpae636742009-04-29 19:02:31 -0700557 }
558}
559
Dmitry Torokhov575688e2011-03-20 02:15:16 -0700560static void xhci_stop_watchdog_timer_in_irq(struct xhci_hcd *xhci,
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700561 struct xhci_virt_ep *ep)
562{
563 ep->ep_state &= ~EP_HALT_PENDING;
564 /* Can't del_timer_sync in interrupt, so we attempt to cancel. If the
565 * timer is running on another CPU, we don't decrement stop_cmds_pending
566 * (since we didn't successfully stop the watchdog timer).
567 */
568 if (del_timer(&ep->stop_cmd_timer))
569 ep->stop_cmds_pending--;
570}
571
Mathias Nyman446b3142016-11-11 15:13:22 +0200572/*
Mathias Nyman2a721262016-11-11 15:13:24 +0200573 * Must be called with xhci->lock held in interrupt context,
574 * releases and re-acquires xhci->lock
Mathias Nyman446b3142016-11-11 15:13:22 +0200575 */
Mathias Nyman2a721262016-11-11 15:13:24 +0200576static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
577 struct xhci_td *cur_td, int status)
Mathias Nyman446b3142016-11-11 15:13:22 +0200578{
Mathias Nyman2a721262016-11-11 15:13:24 +0200579 struct urb *urb = cur_td->urb;
580 struct urb_priv *urb_priv = urb->hcpriv;
581 struct usb_hcd *hcd = bus_to_hcd(urb->dev->bus);
Mathias Nyman446b3142016-11-11 15:13:22 +0200582
Mathias Nyman2a721262016-11-11 15:13:24 +0200583 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
584 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
585 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
586 if (xhci->quirks & XHCI_AMD_PLL_FIX)
587 usb_amd_quirk_pll_enable();
588 }
589 }
Mathias Nyman446b3142016-11-11 15:13:22 +0200590 xhci_urb_free_priv(urb_priv);
Mathias Nyman2a721262016-11-11 15:13:24 +0200591 usb_hcd_unlink_urb_from_ep(hcd, urb);
Mathias Nyman446b3142016-11-11 15:13:22 +0200592 spin_unlock(&xhci->lock);
Mathias Nyman2a721262016-11-11 15:13:24 +0200593 usb_hcd_giveback_urb(hcd, urb, status);
Mathias Nyman446b3142016-11-11 15:13:22 +0200594 spin_lock(&xhci->lock);
595}
596
Wei Yongjun2d6d5762016-11-11 15:13:21 +0200597static void xhci_unmap_td_bounce_buffer(struct xhci_hcd *xhci,
598 struct xhci_ring *ring, struct xhci_td *td)
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300599{
600 struct device *dev = xhci_to_hcd(xhci)->self.controller;
601 struct xhci_segment *seg = td->bounce_seg;
602 struct urb *urb = td->urb;
603
604 if (!seg || !urb)
605 return;
606
607 if (usb_urb_dir_out(urb)) {
608 dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
609 DMA_TO_DEVICE);
610 return;
611 }
612
613 /* for in tranfers we need to copy the data from bounce to sg */
614 sg_pcopy_from_buffer(urb->sg, urb->num_mapped_sgs, seg->bounce_buf,
615 seg->bounce_len, seg->bounce_offs);
616 dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
617 DMA_FROM_DEVICE);
618 seg->bounce_len = 0;
619 seg->bounce_offs = 0;
620}
621
Sarah Sharpae636742009-04-29 19:02:31 -0700622/*
623 * When we get a command completion for a Stop Endpoint Command, we need to
624 * unlink any cancelled TDs from the ring. There are two ways to do that:
625 *
626 * 1. If the HW was in the middle of processing the TD that needs to be
627 * cancelled, then we must move the ring's dequeue pointer past the last TRB
628 * in the TD with a Set Dequeue Pointer Command.
629 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
630 * bit cleared) so that the HW will skip over them.
631 */
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +0300632static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
Andiry Xube88fe42010-10-14 07:22:57 -0700633 union xhci_trb *trb, struct xhci_event_cmd *event)
Sarah Sharpae636742009-04-29 19:02:31 -0700634{
Sarah Sharpae636742009-04-29 19:02:31 -0700635 unsigned int ep_index;
636 struct xhci_ring *ep_ring;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700637 struct xhci_virt_ep *ep;
Sarah Sharpae636742009-04-29 19:02:31 -0700638 struct list_head *entry;
Randy Dunlap326b4812010-04-19 08:53:50 -0700639 struct xhci_td *cur_td = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700640 struct xhci_td *last_unlinked_td;
641
Sarah Sharpc92bcfa2009-07-27 12:05:21 -0700642 struct xhci_dequeue_state deq_state;
Sarah Sharpae636742009-04-29 19:02:31 -0700643
Xenia Ragiadakoubc752bd2013-09-09 13:29:59 +0300644 if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
Mathias Nyman9ea18332014-05-08 19:26:02 +0300645 if (!xhci->devs[slot_id])
Andiry Xube88fe42010-10-14 07:22:57 -0700646 xhci_warn(xhci, "Stop endpoint command "
647 "completion for disabled slot %u\n",
648 slot_id);
649 return;
650 }
651
Sarah Sharpae636742009-04-29 19:02:31 -0700652 memset(&deq_state, 0, sizeof(deq_state));
Matt Evans28ccd292011-03-29 13:40:46 +1100653 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700654 ep = &xhci->devs[slot_id]->eps[ep_index];
Sarah Sharpae636742009-04-29 19:02:31 -0700655
Sarah Sharp678539c2009-10-27 10:55:52 -0700656 if (list_empty(&ep->cancelled_td_list)) {
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700657 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharp0714a572011-05-24 11:53:29 -0700658 ep->stopped_td = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700659 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700660 return;
Sarah Sharp678539c2009-10-27 10:55:52 -0700661 }
Sarah Sharpae636742009-04-29 19:02:31 -0700662
663 /* Fix up the ep ring first, so HW stops executing cancelled TDs.
664 * We have the xHCI lock, so nothing can modify this list until we drop
665 * it. We're also in the event handler, so we can't get re-interrupted
666 * if another Stop Endpoint command completes
667 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700668 list_for_each(entry, &ep->cancelled_td_list) {
Sarah Sharpae636742009-04-29 19:02:31 -0700669 cur_td = list_entry(entry, struct xhci_td, cancelled_td_list);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300670 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
671 "Removing canceled TD starting at 0x%llx (dma).",
Sarah Sharp79688ac2011-12-19 16:56:04 -0800672 (unsigned long long)xhci_trb_virt_to_dma(
673 cur_td->start_seg, cur_td->first_trb));
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700674 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
675 if (!ep_ring) {
676 /* This shouldn't happen unless a driver is mucking
677 * with the stream ID after submission. This will
678 * leave the TD on the hardware ring, and the hardware
679 * will try to execute it, and may access a buffer
680 * that has already been freed. In the best case, the
681 * hardware will execute it, and the event handler will
682 * ignore the completion event for that TD, since it was
683 * removed from the td_list for that endpoint. In
684 * short, don't muck with the stream ID after
685 * submission.
686 */
687 xhci_warn(xhci, "WARN Cancelled URB %p "
688 "has invalid stream ID %u.\n",
689 cur_td->urb,
690 cur_td->urb->stream_id);
691 goto remove_finished_td;
692 }
Sarah Sharpae636742009-04-29 19:02:31 -0700693 /*
694 * If we stopped on the TD we need to cancel, then we have to
695 * move the xHC endpoint ring dequeue pointer past this TD.
696 */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700697 if (cur_td == ep->stopped_td)
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700698 xhci_find_new_dequeue_state(xhci, slot_id, ep_index,
699 cur_td->urb->stream_id,
700 cur_td, &deq_state);
Sarah Sharpae636742009-04-29 19:02:31 -0700701 else
Sarah Sharp522989a2011-07-29 12:44:32 -0700702 td_to_noop(xhci, ep_ring, cur_td, false);
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700703remove_finished_td:
Sarah Sharpae636742009-04-29 19:02:31 -0700704 /*
705 * The event handler won't see a completion for this TD anymore,
706 * so remove it from the endpoint ring's TD list. Keep it in
707 * the cancelled TD list for URB completion later.
708 */
Sarah Sharp585df1d2011-08-02 15:43:40 -0700709 list_del_init(&cur_td->td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700710 }
711 last_unlinked_td = cur_td;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700712 xhci_stop_watchdog_timer_in_irq(xhci, ep);
Sarah Sharpae636742009-04-29 19:02:31 -0700713
714 /* If necessary, queue a Set Transfer Ring Dequeue Pointer command */
715 if (deq_state.new_deq_ptr && deq_state.new_deq_seg) {
Hans de Goede1e3452e2014-08-20 16:41:52 +0300716 xhci_queue_new_dequeue_state(xhci, slot_id, ep_index,
717 ep->stopped_td->urb->stream_id, &deq_state);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -0700718 xhci_ring_cmd_db(xhci);
Sarah Sharpae636742009-04-29 19:02:31 -0700719 } else {
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700720 /* Otherwise ring the doorbell(s) to restart queued transfers */
721 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -0700722 }
Florian Wolter526867c2013-08-14 10:33:16 +0200723
Mathias Nymand97b4f82014-11-27 18:19:16 +0200724 ep->stopped_td = NULL;
Sarah Sharpae636742009-04-29 19:02:31 -0700725
726 /*
727 * Drop the lock and complete the URBs in the cancelled TD list.
728 * New TDs to be cancelled might be added to the end of the list before
729 * we can complete all the URBs for the TDs we already unlinked.
730 * So stop when we've completed the URB for the last TD we unlinked.
731 */
732 do {
Sarah Sharp63a0d9a2009-09-04 10:53:09 -0700733 cur_td = list_entry(ep->cancelled_td_list.next,
Sarah Sharpae636742009-04-29 19:02:31 -0700734 struct xhci_td, cancelled_td_list);
Sarah Sharp585df1d2011-08-02 15:43:40 -0700735 list_del_init(&cur_td->cancelled_td_list);
Sarah Sharpae636742009-04-29 19:02:31 -0700736
737 /* Clean up the cancelled URB */
Sarah Sharpae636742009-04-29 19:02:31 -0700738 /* Doesn't matter what we pass for status, since the core will
739 * just overwrite it (because the URB has been unlinked).
740 */
Arnd Bergmannf76a28a2016-06-30 14:26:17 +0200741 ep_ring = xhci_urb_to_transfer_ring(xhci, cur_td->urb);
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300742 if (ep_ring && cur_td->bounce_seg)
743 xhci_unmap_td_bounce_buffer(xhci, ep_ring, cur_td);
Mathias Nyman2a721262016-11-11 15:13:24 +0200744 inc_td_cnt(cur_td->urb);
745 if (last_td_in_urb(cur_td))
746 xhci_giveback_urb_in_irq(xhci, cur_td, 0);
Sarah Sharpae636742009-04-29 19:02:31 -0700747
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700748 /* Stop processing the cancelled list if the watchdog timer is
749 * running.
750 */
751 if (xhci->xhc_state & XHCI_STATE_DYING)
752 return;
Sarah Sharpae636742009-04-29 19:02:31 -0700753 } while (cur_td != last_unlinked_td);
754
755 /* Return to the event handler with xhci->lock re-acquired */
756}
757
Sarah Sharp50e87252014-02-21 09:27:30 -0800758static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring)
759{
760 struct xhci_td *cur_td;
761
762 while (!list_empty(&ring->td_list)) {
763 cur_td = list_first_entry(&ring->td_list,
764 struct xhci_td, td_list);
765 list_del_init(&cur_td->td_list);
766 if (!list_empty(&cur_td->cancelled_td_list))
767 list_del_init(&cur_td->cancelled_td_list);
Mathias Nymanf9c589e2016-06-21 10:58:02 +0300768
769 if (cur_td->bounce_seg)
770 xhci_unmap_td_bounce_buffer(xhci, ring, cur_td);
Mathias Nyman2a721262016-11-11 15:13:24 +0200771
772 inc_td_cnt(cur_td->urb);
773 if (last_td_in_urb(cur_td))
774 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
Sarah Sharp50e87252014-02-21 09:27:30 -0800775 }
776}
777
778static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci,
779 int slot_id, int ep_index)
780{
781 struct xhci_td *cur_td;
782 struct xhci_virt_ep *ep;
783 struct xhci_ring *ring;
784
785 ep = &xhci->devs[slot_id]->eps[ep_index];
Sarah Sharp21d0e512014-02-21 14:29:02 -0800786 if ((ep->ep_state & EP_HAS_STREAMS) ||
787 (ep->ep_state & EP_GETTING_NO_STREAMS)) {
788 int stream_id;
789
790 for (stream_id = 0; stream_id < ep->stream_info->num_streams;
791 stream_id++) {
792 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
793 "Killing URBs for slot ID %u, ep index %u, stream %u",
794 slot_id, ep_index, stream_id + 1);
795 xhci_kill_ring_urbs(xhci,
796 ep->stream_info->stream_rings[stream_id]);
797 }
798 } else {
799 ring = ep->ring;
800 if (!ring)
801 return;
802 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
803 "Killing URBs for slot ID %u, ep index %u",
804 slot_id, ep_index);
805 xhci_kill_ring_urbs(xhci, ring);
806 }
Sarah Sharp50e87252014-02-21 09:27:30 -0800807 while (!list_empty(&ep->cancelled_td_list)) {
808 cur_td = list_first_entry(&ep->cancelled_td_list,
809 struct xhci_td, cancelled_td_list);
810 list_del_init(&cur_td->cancelled_td_list);
Mathias Nyman2a721262016-11-11 15:13:24 +0200811
812 inc_td_cnt(cur_td->urb);
813 if (last_td_in_urb(cur_td))
814 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
Sarah Sharp50e87252014-02-21 09:27:30 -0800815 }
816}
817
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700818/* Watchdog timer function for when a stop endpoint command fails to complete.
819 * In this case, we assume the host controller is broken or dying or dead. The
820 * host may still be completing some other events, so we have to be careful to
821 * let the event ring handler and the URB dequeueing/enqueueing functions know
822 * through xhci->state.
823 *
824 * The timer may also fire if the host takes a very long time to respond to the
825 * command, and the stop endpoint command completion handler cannot delete the
826 * timer before the timer function is called. Another endpoint cancellation may
827 * sneak in before the timer function can grab the lock, and that may queue
828 * another stop endpoint command and add the timer back. So we cannot use a
829 * simple flag to say whether there is a pending stop endpoint command for a
830 * particular endpoint.
831 *
832 * Instead we use a combination of that flag and a counter for the number of
833 * pending stop endpoint commands. If the timer is the tail end of the last
834 * stop endpoint command, and the endpoint's command is still pending, we assume
835 * the host is dying.
836 */
837void xhci_stop_endpoint_command_watchdog(unsigned long arg)
838{
839 struct xhci_hcd *xhci;
840 struct xhci_virt_ep *ep;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700841 int ret, i, j;
Don Zickusf43d6232011-10-20 23:52:14 -0400842 unsigned long flags;
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700843
844 ep = (struct xhci_virt_ep *) arg;
845 xhci = ep->xhci;
846
Don Zickusf43d6232011-10-20 23:52:14 -0400847 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700848
849 ep->stop_cmds_pending--;
Mathias Nymanbcf42aa2016-09-07 17:26:33 +0300850 if (xhci->xhc_state & XHCI_STATE_REMOVING) {
851 spin_unlock_irqrestore(&xhci->lock, flags);
852 return;
853 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700854 if (xhci->xhc_state & XHCI_STATE_DYING) {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300855 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
856 "Stop EP timer ran, but another timer marked "
857 "xHCI as DYING, exiting.");
Don Zickusf43d6232011-10-20 23:52:14 -0400858 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700859 return;
860 }
861 if (!(ep->stop_cmds_pending == 0 && (ep->ep_state & EP_HALT_PENDING))) {
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300862 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
863 "Stop EP timer ran, but no command pending, "
864 "exiting.");
Don Zickusf43d6232011-10-20 23:52:14 -0400865 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700866 return;
867 }
868
869 xhci_warn(xhci, "xHCI host not responding to stop endpoint command.\n");
870 xhci_warn(xhci, "Assuming host is dying, halting host.\n");
871 /* Oops, HC is dead or dying or at least not responding to the stop
872 * endpoint command.
873 */
874 xhci->xhc_state |= XHCI_STATE_DYING;
875 /* Disable interrupts from the host controller and start halting it */
876 xhci_quiesce(xhci);
Don Zickusf43d6232011-10-20 23:52:14 -0400877 spin_unlock_irqrestore(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700878
879 ret = xhci_halt(xhci);
880
Don Zickusf43d6232011-10-20 23:52:14 -0400881 spin_lock_irqsave(&xhci->lock, flags);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700882 if (ret < 0) {
883 /* This is bad; the host is not responding to commands and it's
884 * not allowing itself to be halted. At least interrupts are
Sarah Sharpac04e6f2011-03-11 08:47:33 -0800885 * disabled. If we call usb_hc_died(), it will attempt to
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700886 * disconnect all device drivers under this host. Those
887 * disconnect() methods will wait for all URBs to be unlinked,
888 * so we must complete them.
889 */
890 xhci_warn(xhci, "Non-responsive xHCI host is not halting.\n");
891 xhci_warn(xhci, "Completing active URBs anyway.\n");
892 /* We could turn all TDs on the rings to no-ops. This won't
893 * help if the host has cached part of the ring, and is slow if
894 * we want to preserve the cycle bit. Skip it and hope the host
895 * doesn't touch the memory.
896 */
897 }
898 for (i = 0; i < MAX_HC_SLOTS; i++) {
899 if (!xhci->devs[i])
900 continue;
Sarah Sharp50e87252014-02-21 09:27:30 -0800901 for (j = 0; j < 31; j++)
902 xhci_kill_endpoint_urbs(xhci, i, j);
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700903 }
Don Zickusf43d6232011-10-20 23:52:14 -0400904 spin_unlock_irqrestore(&xhci->lock, flags);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300905 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
906 "Calling usb_hc_died()");
Mathias Nymanbcf42aa2016-09-07 17:26:33 +0300907 usb_hc_died(xhci_to_hcd(xhci));
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +0300908 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
909 "xHCI host controller is dead.");
Sarah Sharp6f5165c2009-10-27 10:57:01 -0700910}
911
Andiry Xub008df62012-03-05 17:49:34 +0800912
913static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
914 struct xhci_virt_device *dev,
915 struct xhci_ring *ep_ring,
916 unsigned int ep_index)
917{
918 union xhci_trb *dequeue_temp;
919 int num_trbs_free_temp;
920 bool revert = false;
921
922 num_trbs_free_temp = ep_ring->num_trbs_free;
923 dequeue_temp = ep_ring->dequeue;
924
Sarah Sharp0d9f78a2012-06-21 16:28:30 -0700925 /* If we get two back-to-back stalls, and the first stalled transfer
926 * ends just before a link TRB, the dequeue pointer will be left on
927 * the link TRB by the code in the while loop. So we have to update
928 * the dequeue pointer one segment further, or we'll jump off
929 * the segment into la-la-land.
930 */
Mathias Nyman2d98ef42016-06-21 10:58:04 +0300931 if (trb_is_link(ep_ring->dequeue)) {
Sarah Sharp0d9f78a2012-06-21 16:28:30 -0700932 ep_ring->deq_seg = ep_ring->deq_seg->next;
933 ep_ring->dequeue = ep_ring->deq_seg->trbs;
934 }
935
Andiry Xub008df62012-03-05 17:49:34 +0800936 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
937 /* We have more usable TRBs */
938 ep_ring->num_trbs_free++;
939 ep_ring->dequeue++;
Mathias Nyman2d98ef42016-06-21 10:58:04 +0300940 if (trb_is_link(ep_ring->dequeue)) {
Andiry Xub008df62012-03-05 17:49:34 +0800941 if (ep_ring->dequeue ==
942 dev->eps[ep_index].queued_deq_ptr)
943 break;
944 ep_ring->deq_seg = ep_ring->deq_seg->next;
945 ep_ring->dequeue = ep_ring->deq_seg->trbs;
946 }
947 if (ep_ring->dequeue == dequeue_temp) {
948 revert = true;
949 break;
950 }
951 }
952
953 if (revert) {
954 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
955 ep_ring->num_trbs_free = num_trbs_free_temp;
956 }
957}
958
Sarah Sharpae636742009-04-29 19:02:31 -0700959/*
960 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
961 * we need to clear the set deq pending flag in the endpoint ring state, so that
962 * the TD queueing code can ring the doorbell again. We also need to ring the
963 * endpoint doorbell to restart the ring, but only if there aren't more
964 * cancellations pending.
965 */
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +0300966static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +0300967 union xhci_trb *trb, u32 cmd_comp_code)
Sarah Sharpae636742009-04-29 19:02:31 -0700968{
Sarah Sharpae636742009-04-29 19:02:31 -0700969 unsigned int ep_index;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700970 unsigned int stream_id;
Sarah Sharpae636742009-04-29 19:02:31 -0700971 struct xhci_ring *ep_ring;
972 struct xhci_virt_device *dev;
Hans de Goede9aad95e2013-10-04 00:29:49 +0200973 struct xhci_virt_ep *ep;
John Yound115b042009-07-27 12:05:15 -0700974 struct xhci_ep_ctx *ep_ctx;
975 struct xhci_slot_ctx *slot_ctx;
Sarah Sharpae636742009-04-29 19:02:31 -0700976
Matt Evans28ccd292011-03-29 13:40:46 +1100977 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
978 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
Sarah Sharpae636742009-04-29 19:02:31 -0700979 dev = xhci->devs[slot_id];
Hans de Goede9aad95e2013-10-04 00:29:49 +0200980 ep = &dev->eps[ep_index];
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700981
982 ep_ring = xhci_stream_id_to_ring(dev, ep_index, stream_id);
983 if (!ep_ring) {
Oliver Neukume587b8b2014-01-08 17:13:11 +0100984 xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n",
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700985 stream_id);
986 /* XXX: Harmless??? */
Hans de Goede0d4976e2014-08-20 16:41:55 +0300987 goto cleanup;
Sarah Sharpe9df17e2010-04-02 15:34:43 -0700988 }
989
John Yound115b042009-07-27 12:05:15 -0700990 ep_ctx = xhci_get_ep_ctx(xhci, dev->out_ctx, ep_index);
991 slot_ctx = xhci_get_slot_ctx(xhci, dev->out_ctx);
Sarah Sharpae636742009-04-29 19:02:31 -0700992
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +0300993 if (cmd_comp_code != COMP_SUCCESS) {
Sarah Sharpae636742009-04-29 19:02:31 -0700994 unsigned int ep_state;
995 unsigned int slot_state;
996
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +0300997 switch (cmd_comp_code) {
Sarah Sharpae636742009-04-29 19:02:31 -0700998 case COMP_TRB_ERR:
Oliver Neukume587b8b2014-01-08 17:13:11 +0100999 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n");
Sarah Sharpae636742009-04-29 19:02:31 -07001000 break;
1001 case COMP_CTX_STATE:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001002 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n");
Mathias Nyman5071e6b2016-11-11 15:13:28 +02001003 ep_state = GET_EP_CTX_STATE(ep_ctx);
Matt Evans28ccd292011-03-29 13:40:46 +11001004 slot_state = le32_to_cpu(slot_ctx->dev_state);
Sarah Sharpae636742009-04-29 19:02:31 -07001005 slot_state = GET_SLOT_STATE(slot_state);
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001006 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1007 "Slot state = %u, EP state = %u",
Sarah Sharpae636742009-04-29 19:02:31 -07001008 slot_state, ep_state);
1009 break;
1010 case COMP_EBADSLT:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001011 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n",
1012 slot_id);
Sarah Sharpae636742009-04-29 19:02:31 -07001013 break;
1014 default:
Oliver Neukume587b8b2014-01-08 17:13:11 +01001015 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n",
1016 cmd_comp_code);
Sarah Sharpae636742009-04-29 19:02:31 -07001017 break;
1018 }
1019 /* OK what do we do now? The endpoint state is hosed, and we
1020 * should never get to this point if the synchronization between
1021 * queueing, and endpoint state are correct. This might happen
1022 * if the device gets disconnected after we've finished
1023 * cancelling URBs, which might not be an error...
1024 */
1025 } else {
Hans de Goede9aad95e2013-10-04 00:29:49 +02001026 u64 deq;
1027 /* 4.6.10 deq ptr is written to the stream ctx for streams */
1028 if (ep->ep_state & EP_HAS_STREAMS) {
1029 struct xhci_stream_ctx *ctx =
1030 &ep->stream_info->stream_ctx_array[stream_id];
1031 deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK;
1032 } else {
1033 deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK;
1034 }
Xenia Ragiadakouaa50b292013-08-14 06:33:54 +03001035 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
Hans de Goede9aad95e2013-10-04 00:29:49 +02001036 "Successful Set TR Deq Ptr cmd, deq = @%08llx", deq);
1037 if (xhci_trb_virt_to_dma(ep->queued_deq_seg,
1038 ep->queued_deq_ptr) == deq) {
Sarah Sharpbf161e82011-02-23 15:46:42 -08001039 /* Update the ring's dequeue segment and dequeue pointer
1040 * to reflect the new position.
1041 */
Andiry Xub008df62012-03-05 17:49:34 +08001042 update_ring_for_set_deq_completion(xhci, dev,
1043 ep_ring, ep_index);
Sarah Sharpbf161e82011-02-23 15:46:42 -08001044 } else {
Oliver Neukume587b8b2014-01-08 17:13:11 +01001045 xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n");
Sarah Sharpbf161e82011-02-23 15:46:42 -08001046 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
Hans de Goede9aad95e2013-10-04 00:29:49 +02001047 ep->queued_deq_seg, ep->queued_deq_ptr);
Sarah Sharpbf161e82011-02-23 15:46:42 -08001048 }
Sarah Sharpae636742009-04-29 19:02:31 -07001049 }
1050
Hans de Goede0d4976e2014-08-20 16:41:55 +03001051cleanup:
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001052 dev->eps[ep_index].ep_state &= ~SET_DEQ_PENDING;
Sarah Sharpbf161e82011-02-23 15:46:42 -08001053 dev->eps[ep_index].queued_deq_seg = NULL;
1054 dev->eps[ep_index].queued_deq_ptr = NULL;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001055 /* Restart any rings with pending URBs */
1056 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
Sarah Sharpae636742009-04-29 19:02:31 -07001057}
1058
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001059static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001060 union xhci_trb *trb, u32 cmd_comp_code)
Sarah Sharpa1587d92009-07-27 12:03:15 -07001061{
Sarah Sharpa1587d92009-07-27 12:03:15 -07001062 unsigned int ep_index;
1063
Matt Evans28ccd292011-03-29 13:40:46 +11001064 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
Sarah Sharpa1587d92009-07-27 12:03:15 -07001065 /* This command will only fail if the endpoint wasn't halted,
1066 * but we don't care.
1067 */
Xenia Ragiadakoua0254322013-08-06 07:52:46 +03001068 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001069 "Ignoring reset ep completion code of %u", cmd_comp_code);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001070
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001071 /* HW with the reset endpoint quirk needs to have a configure endpoint
1072 * command complete before the endpoint can be used. Queue that here
1073 * because the HW can't handle two commands being queued in a row.
1074 */
1075 if (xhci->quirks & XHCI_RESET_EP_QUIRK) {
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001076 struct xhci_command *command;
1077 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
Hans de Goedea0ee6192014-07-25 22:01:21 +02001078 if (!command) {
1079 xhci_warn(xhci, "WARN Cannot submit cfg ep: ENOMEM\n");
1080 return;
1081 }
Xenia Ragiadakou4bdfe4c2013-08-06 07:52:45 +03001082 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1083 "Queueing configure endpoint command");
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001084 xhci_queue_configure_endpoint(xhci, command,
Sarah Sharp913a8a32009-09-04 10:53:13 -07001085 xhci->devs[slot_id]->in_ctx->dma, slot_id,
1086 false);
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001087 xhci_ring_cmd_db(xhci);
1088 } else {
Mathias Nymanc3492db2014-11-18 11:27:11 +02001089 /* Clear our internal halted state */
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07001090 xhci->devs[slot_id]->eps[ep_index].ep_state &= ~EP_HALTED;
Sarah Sharpac9d8fe2009-08-07 14:04:55 -07001091 }
Sarah Sharpa1587d92009-07-27 12:03:15 -07001092}
Sarah Sharpae636742009-04-29 19:02:31 -07001093
Xenia Ragiadakoub244b432013-09-09 13:29:47 +03001094static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
1095 u32 cmd_comp_code)
1096{
1097 if (cmd_comp_code == COMP_SUCCESS)
1098 xhci->slot_id = slot_id;
1099 else
1100 xhci->slot_id = 0;
Xenia Ragiadakoub244b432013-09-09 13:29:47 +03001101}
1102
Xenia Ragiadakou6c02dd12013-09-09 13:29:48 +03001103static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
1104{
1105 struct xhci_virt_device *virt_dev;
1106
1107 virt_dev = xhci->devs[slot_id];
1108 if (!virt_dev)
1109 return;
1110 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1111 /* Delete default control endpoint resources */
1112 xhci_free_device_endpoint_resources(xhci, virt_dev, true);
1113 xhci_free_virt_device(xhci, slot_id);
1114}
1115
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001116static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
1117 struct xhci_event_cmd *event, u32 cmd_comp_code)
1118{
1119 struct xhci_virt_device *virt_dev;
1120 struct xhci_input_control_ctx *ctrl_ctx;
1121 unsigned int ep_index;
1122 unsigned int ep_state;
1123 u32 add_flags, drop_flags;
1124
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001125 /*
1126 * Configure endpoint commands can come from the USB core
1127 * configuration or alt setting changes, or because the HW
1128 * needed an extra configure endpoint command after a reset
1129 * endpoint command or streams were being configured.
1130 * If the command was for a halted endpoint, the xHCI driver
1131 * is not waiting on the configure endpoint command.
1132 */
Mathias Nyman9ea18332014-05-08 19:26:02 +03001133 virt_dev = xhci->devs[slot_id];
Lin Wang4daf9df2015-01-09 16:06:31 +02001134 ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001135 if (!ctrl_ctx) {
1136 xhci_warn(xhci, "Could not get input context, bad type.\n");
1137 return;
1138 }
1139
1140 add_flags = le32_to_cpu(ctrl_ctx->add_flags);
1141 drop_flags = le32_to_cpu(ctrl_ctx->drop_flags);
1142 /* Input ctx add_flags are the endpoint index plus one */
1143 ep_index = xhci_last_valid_endpoint(add_flags) - 1;
1144
1145 /* A usb_set_interface() call directly after clearing a halted
1146 * condition may race on this quirky hardware. Not worth
1147 * worrying about, since this is prototype hardware. Not sure
1148 * if this will work for streams, but streams support was
1149 * untested on this prototype.
1150 */
1151 if (xhci->quirks & XHCI_RESET_EP_QUIRK &&
1152 ep_index != (unsigned int) -1 &&
1153 add_flags - SLOT_FLAG == drop_flags) {
1154 ep_state = virt_dev->eps[ep_index].ep_state;
1155 if (!(ep_state & EP_HALTED))
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001156 return;
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001157 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1158 "Completed config ep cmd - "
1159 "last ep index = %d, state = %d",
1160 ep_index, ep_state);
1161 /* Clear internal halted state and restart ring(s) */
1162 virt_dev->eps[ep_index].ep_state &= ~EP_HALTED;
1163 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
1164 return;
1165 }
Xenia Ragiadakou6ed46d32013-09-09 13:29:55 +03001166 return;
1167}
1168
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001169static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id,
1170 struct xhci_event_cmd *event)
1171{
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001172 xhci_dbg(xhci, "Completed reset device command.\n");
Mathias Nyman9ea18332014-05-08 19:26:02 +03001173 if (!xhci->devs[slot_id])
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001174 xhci_warn(xhci, "Reset device command completion "
1175 "for disabled slot %u\n", slot_id);
1176}
1177
Xenia Ragiadakou2c070822013-09-09 13:29:52 +03001178static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
1179 struct xhci_event_cmd *event)
1180{
1181 if (!(xhci->quirks & XHCI_NEC_HOST)) {
Lu Baoluf4c8f032016-11-11 15:13:25 +02001182 xhci_warn(xhci, "WARN NEC_GET_FW command on non-NEC host\n");
Xenia Ragiadakou2c070822013-09-09 13:29:52 +03001183 return;
1184 }
1185 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1186 "NEC firmware version %2x.%02x",
1187 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1188 NEC_FW_MINOR(le32_to_cpu(event->status)));
1189}
1190
Mathias Nyman9ea18332014-05-08 19:26:02 +03001191static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status)
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001192{
1193 list_del(&cmd->cmd_list);
Mathias Nyman9ea18332014-05-08 19:26:02 +03001194
1195 if (cmd->completion) {
1196 cmd->status = status;
1197 complete(cmd->completion);
1198 } else {
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001199 kfree(cmd);
Mathias Nyman9ea18332014-05-08 19:26:02 +03001200 }
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001201}
1202
1203void xhci_cleanup_command_queue(struct xhci_hcd *xhci)
1204{
1205 struct xhci_command *cur_cmd, *tmp_cmd;
1206 list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list)
Mathias Nyman9ea18332014-05-08 19:26:02 +03001207 xhci_complete_del_and_free_cmd(cur_cmd, COMP_CMD_ABORT);
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001208}
1209
Mathias Nymanc311e392014-05-08 19:26:03 +03001210/*
1211 * Turn all commands on command ring with status set to "aborted" to no-op trbs.
1212 * If there are other commands waiting then restart the ring and kick the timer.
1213 * This must be called with command ring stopped and xhci->lock held.
1214 */
1215static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci,
1216 struct xhci_command *cur_cmd)
1217{
1218 struct xhci_command *i_cmd, *tmp_cmd;
1219 u32 cycle_state;
1220
1221 /* Turn all aborted commands in list to no-ops, then restart */
1222 list_for_each_entry_safe(i_cmd, tmp_cmd, &xhci->cmd_list,
1223 cmd_list) {
1224
1225 if (i_cmd->status != COMP_CMD_ABORT)
1226 continue;
1227
1228 i_cmd->status = COMP_CMD_STOP;
1229
1230 xhci_dbg(xhci, "Turn aborted command %p to no-op\n",
1231 i_cmd->command_trb);
1232 /* get cycle state from the original cmd trb */
1233 cycle_state = le32_to_cpu(
1234 i_cmd->command_trb->generic.field[3]) & TRB_CYCLE;
1235 /* modify the command trb to no-op command */
1236 i_cmd->command_trb->generic.field[0] = 0;
1237 i_cmd->command_trb->generic.field[1] = 0;
1238 i_cmd->command_trb->generic.field[2] = 0;
1239 i_cmd->command_trb->generic.field[3] = cpu_to_le32(
1240 TRB_TYPE(TRB_CMD_NOOP) | cycle_state);
1241
1242 /*
1243 * caller waiting for completion is called when command
1244 * completion event is received for these no-op commands
1245 */
1246 }
1247
1248 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
1249
1250 /* ring command ring doorbell to restart the command ring */
1251 if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) &&
1252 !(xhci->xhc_state & XHCI_STATE_DYING)) {
1253 xhci->current_cmd = cur_cmd;
1254 mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
1255 xhci_ring_cmd_db(xhci);
1256 }
1257 return;
1258}
1259
1260
1261void xhci_handle_command_timeout(unsigned long data)
1262{
1263 struct xhci_hcd *xhci;
1264 int ret;
1265 unsigned long flags;
1266 u64 hw_ring_state;
Mathias Nyman3425aa02016-06-01 18:09:08 +03001267 bool second_timeout = false;
Mathias Nymanc311e392014-05-08 19:26:03 +03001268 xhci = (struct xhci_hcd *) data;
1269
1270 /* mark this command to be cancelled */
1271 spin_lock_irqsave(&xhci->lock, flags);
1272 if (xhci->current_cmd) {
Mathias Nyman3425aa02016-06-01 18:09:08 +03001273 if (xhci->current_cmd->status == COMP_CMD_ABORT)
1274 second_timeout = true;
1275 xhci->current_cmd->status = COMP_CMD_ABORT;
Mathias Nymanc311e392014-05-08 19:26:03 +03001276 }
1277
Mathias Nymanc311e392014-05-08 19:26:03 +03001278 /* Make sure command ring is running before aborting it */
1279 hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
1280 if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) &&
1281 (hw_ring_state & CMD_RING_RUNNING)) {
Mathias Nymanc311e392014-05-08 19:26:03 +03001282 spin_unlock_irqrestore(&xhci->lock, flags);
1283 xhci_dbg(xhci, "Command timeout\n");
1284 ret = xhci_abort_cmd_ring(xhci);
1285 if (unlikely(ret == -ESHUTDOWN)) {
1286 xhci_err(xhci, "Abort command ring failed\n");
1287 xhci_cleanup_command_queue(xhci);
1288 usb_hc_died(xhci_to_hcd(xhci)->primary_hcd);
1289 xhci_dbg(xhci, "xHCI host controller is dead.\n");
1290 }
1291 return;
1292 }
Mathias Nyman3425aa02016-06-01 18:09:08 +03001293
1294 /* command ring failed to restart, or host removed. Bail out */
1295 if (second_timeout || xhci->xhc_state & XHCI_STATE_REMOVING) {
1296 spin_unlock_irqrestore(&xhci->lock, flags);
1297 xhci_dbg(xhci, "command timed out twice, ring start fail?\n");
1298 xhci_cleanup_command_queue(xhci);
1299 return;
1300 }
1301
Mathias Nymanc311e392014-05-08 19:26:03 +03001302 /* command timeout on stopped ring, ring can't be aborted */
1303 xhci_dbg(xhci, "Command timeout on stopped ring\n");
1304 xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd);
1305 spin_unlock_irqrestore(&xhci->lock, flags);
1306 return;
1307}
1308
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001309static void handle_cmd_completion(struct xhci_hcd *xhci,
1310 struct xhci_event_cmd *event)
1311{
Matt Evans28ccd292011-03-29 13:40:46 +11001312 int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001313 u64 cmd_dma;
1314 dma_addr_t cmd_dequeue_dma;
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001315 u32 cmd_comp_code;
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001316 union xhci_trb *cmd_trb;
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001317 struct xhci_command *cmd;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001318 u32 cmd_type;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001319
Matt Evans28ccd292011-03-29 13:40:46 +11001320 cmd_dma = le64_to_cpu(event->cmd_trb);
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001321 cmd_trb = xhci->cmd_ring->dequeue;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001322 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001323 cmd_trb);
Lu Baoluf4c8f032016-11-11 15:13:25 +02001324 /*
1325 * Check whether the completion event is for our internal kept
1326 * command.
1327 */
1328 if (!cmd_dequeue_dma || cmd_dma != (u64)cmd_dequeue_dma) {
1329 xhci_warn(xhci,
1330 "ERROR mismatched command completion event\n");
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001331 return;
1332 }
Elric Fub63f4052012-06-27 16:55:43 +08001333
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001334 cmd = list_entry(xhci->cmd_list.next, struct xhci_command, cmd_list);
1335
Mathias Nymanc311e392014-05-08 19:26:03 +03001336 del_timer(&xhci->cmd_timer);
1337
Xenia Ragiadakou9124b122013-09-09 13:29:57 +03001338 trace_xhci_cmd_completion(cmd_trb, (struct xhci_generic_trb *) event);
Xenia Ragiadakou63a23b9a2013-08-06 07:52:48 +03001339
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001340 cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
Mathias Nymanc311e392014-05-08 19:26:03 +03001341
1342 /* If CMD ring stopped we own the trbs between enqueue and dequeue */
1343 if (cmd_comp_code == COMP_CMD_STOP) {
1344 xhci_handle_stopped_cmd_ring(xhci, cmd);
1345 return;
1346 }
Mathias Nyman33be1262016-08-16 10:18:03 +03001347
1348 if (cmd->command_trb != xhci->cmd_ring->dequeue) {
1349 xhci_err(xhci,
1350 "Command completion event does not match command\n");
1351 return;
1352 }
1353
Mathias Nymanc311e392014-05-08 19:26:03 +03001354 /*
1355 * Host aborted the command ring, check if the current command was
1356 * supposed to be aborted, otherwise continue normally.
1357 * The command ring is stopped now, but the xHC will issue a Command
1358 * Ring Stopped event which will cause us to restart it.
1359 */
1360 if (cmd_comp_code == COMP_CMD_ABORT) {
1361 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
1362 if (cmd->status == COMP_CMD_ABORT)
1363 goto event_handled;
Elric Fub63f4052012-06-27 16:55:43 +08001364 }
1365
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001366 cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
1367 switch (cmd_type) {
1368 case TRB_ENABLE_SLOT:
Xenia Ragiadakoue7a79a12013-09-09 13:29:56 +03001369 xhci_handle_cmd_enable_slot(xhci, slot_id, cmd_comp_code);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001370 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001371 case TRB_DISABLE_SLOT:
Xenia Ragiadakou6c02dd12013-09-09 13:29:48 +03001372 xhci_handle_cmd_disable_slot(xhci, slot_id);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001373 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001374 case TRB_CONFIG_EP:
Mathias Nyman9ea18332014-05-08 19:26:02 +03001375 if (!cmd->completion)
1376 xhci_handle_cmd_config_ep(xhci, slot_id, event,
1377 cmd_comp_code);
Sarah Sharpf94e01862009-04-27 19:58:38 -07001378 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001379 case TRB_EVAL_CONTEXT:
Sarah Sharp2d3f1fa2009-08-07 14:04:49 -07001380 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001381 case TRB_ADDR_DEV:
Sarah Sharp3ffbba92009-04-27 19:57:38 -07001382 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001383 case TRB_STOP_RING:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001384 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1385 le32_to_cpu(cmd_trb->generic.field[3])));
1386 xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb, event);
Sarah Sharpae636742009-04-29 19:02:31 -07001387 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001388 case TRB_SET_DEQ:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001389 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1390 le32_to_cpu(cmd_trb->generic.field[3])));
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001391 xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
Sarah Sharpae636742009-04-29 19:02:31 -07001392 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001393 case TRB_CMD_NOOP:
Mathias Nymanc311e392014-05-08 19:26:03 +03001394 /* Is this an aborted command turned to NO-OP? */
1395 if (cmd->status == COMP_CMD_STOP)
1396 cmd_comp_code = COMP_CMD_STOP;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001397 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001398 case TRB_RESET_EP:
Xenia Ragiadakoub8200c92013-09-09 13:30:00 +03001399 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1400 le32_to_cpu(cmd_trb->generic.field[3])));
Xenia Ragiadakouc69a0592013-09-09 13:30:01 +03001401 xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
Sarah Sharpa1587d92009-07-27 12:03:15 -07001402 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001403 case TRB_RESET_DEV:
Mathias Nyman6fcfb0d2014-06-24 17:14:40 +03001404 /* SLOT_ID field in reset device cmd completion event TRB is 0.
1405 * Use the SLOT_ID from the command TRB instead (xhci 4.6.11)
1406 */
1407 slot_id = TRB_TO_SLOT_ID(
1408 le32_to_cpu(cmd_trb->generic.field[3]));
Xenia Ragiadakouf6813212013-09-09 13:29:51 +03001409 xhci_handle_cmd_reset_dev(xhci, slot_id, event);
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08001410 break;
Xenia Ragiadakoub54fc462013-09-09 13:29:58 +03001411 case TRB_NEC_GET_FW:
Xenia Ragiadakou2c070822013-09-09 13:29:52 +03001412 xhci_handle_cmd_nec_get_fw(xhci, event);
Sarah Sharp02386342010-05-24 13:25:28 -07001413 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001414 default:
1415 /* Skip over unknown commands on the event ring */
Lu Baoluf4c8f032016-11-11 15:13:25 +02001416 xhci_info(xhci, "INFO unknown command type %d\n", cmd_type);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001417 break;
1418 }
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001419
Mathias Nymanc311e392014-05-08 19:26:03 +03001420 /* restart timer if this wasn't the last command */
1421 if (cmd->cmd_list.next != &xhci->cmd_list) {
1422 xhci->current_cmd = list_entry(cmd->cmd_list.next,
1423 struct xhci_command, cmd_list);
1424 mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
1425 }
1426
1427event_handled:
Mathias Nyman9ea18332014-05-08 19:26:02 +03001428 xhci_complete_del_and_free_cmd(cmd, cmd_comp_code);
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03001429
Andiry Xu3b72fca2012-03-05 17:49:32 +08001430 inc_deq(xhci, xhci->cmd_ring);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07001431}
1432
Sarah Sharp02386342010-05-24 13:25:28 -07001433static void handle_vendor_event(struct xhci_hcd *xhci,
1434 union xhci_trb *event)
1435{
1436 u32 trb_type;
1437
Matt Evans28ccd292011-03-29 13:40:46 +11001438 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->generic.field[3]));
Sarah Sharp02386342010-05-24 13:25:28 -07001439 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1440 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1441 handle_cmd_completion(xhci, &event->event_cmd);
1442}
1443
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001444/* @port_id: the one-based port ID from the hardware (indexed from array of all
1445 * port registers -- USB 3.0 and USB 2.0).
1446 *
1447 * Returns a zero-based port number, which is suitable for indexing into each of
1448 * the split roothubs' port arrays and bus state arrays.
Sarah Sharpd0cd5d42011-11-14 17:51:39 -08001449 * Add one to it in order to call xhci_find_slot_id_by_port.
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001450 */
1451static unsigned int find_faked_portnum_from_hw_portnum(struct usb_hcd *hcd,
1452 struct xhci_hcd *xhci, u32 port_id)
1453{
1454 unsigned int i;
1455 unsigned int num_similar_speed_ports = 0;
1456
1457 /* port_id from the hardware is 1-based, but port_array[], usb3_ports[],
1458 * and usb2_ports are 0-based indexes. Count the number of similar
1459 * speed ports, up to 1 port before this port.
1460 */
1461 for (i = 0; i < (port_id - 1); i++) {
1462 u8 port_speed = xhci->port_array[i];
1463
1464 /*
1465 * Skip ports that don't have known speeds, or have duplicate
1466 * Extended Capabilities port speed entries.
1467 */
Dan Carpenter22e04872011-03-17 22:39:49 +03001468 if (port_speed == 0 || port_speed == DUPLICATE_ENTRY)
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001469 continue;
1470
1471 /*
1472 * USB 3.0 ports are always under a USB 3.0 hub. USB 2.0 and
1473 * 1.1 ports are under the USB 2.0 hub. If the port speed
1474 * matches the device speed, it's a similar speed port.
1475 */
Mathias Nymanb50107b2015-10-01 18:40:38 +03001476 if ((port_speed == 0x03) == (hcd->speed >= HCD_USB3))
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001477 num_similar_speed_ports++;
1478 }
1479 return num_similar_speed_ports;
1480}
1481
Sarah Sharp623bef92011-11-11 14:57:33 -08001482static void handle_device_notification(struct xhci_hcd *xhci,
1483 union xhci_trb *event)
1484{
1485 u32 slot_id;
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001486 struct usb_device *udev;
Sarah Sharp623bef92011-11-11 14:57:33 -08001487
Xenia Ragiadakou7e76ad42013-09-09 21:03:10 +03001488 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001489 if (!xhci->devs[slot_id]) {
Sarah Sharp623bef92011-11-11 14:57:33 -08001490 xhci_warn(xhci, "Device Notification event for "
1491 "unused slot %u\n", slot_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001492 return;
1493 }
1494
1495 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1496 slot_id);
1497 udev = xhci->devs[slot_id]->udev;
1498 if (udev && udev->parent)
1499 usb_wakeup_notification(udev->parent, udev->portnum);
Sarah Sharp623bef92011-11-11 14:57:33 -08001500}
1501
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001502static void handle_port_status(struct xhci_hcd *xhci,
1503 union xhci_trb *event)
1504{
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001505 struct usb_hcd *hcd;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001506 u32 port_id;
Andiry Xu56192532010-10-14 07:23:00 -07001507 u32 temp, temp1;
Sarah Sharp518e8482010-12-15 11:56:29 -08001508 int max_ports;
Andiry Xu56192532010-10-14 07:23:00 -07001509 int slot_id;
Sarah Sharp5308a912010-12-01 11:34:59 -08001510 unsigned int faked_port_index;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001511 u8 major_revision;
Sarah Sharp20b67cf2010-12-15 12:47:14 -08001512 struct xhci_bus_state *bus_state;
Matt Evans28ccd292011-03-29 13:40:46 +11001513 __le32 __iomem **port_array;
Sarah Sharp386139d2011-03-24 08:02:58 -07001514 bool bogus_port_status = false;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001515
1516 /* Port status change events always have a successful completion code */
Lu Baoluf4c8f032016-11-11 15:13:25 +02001517 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS)
1518 xhci_warn(xhci,
1519 "WARN: xHC returned failed port status event\n");
1520
Matt Evans28ccd292011-03-29 13:40:46 +11001521 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001522 xhci_dbg(xhci, "Port Status Change Event for port %d\n", port_id);
1523
Sarah Sharp518e8482010-12-15 11:56:29 -08001524 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
1525 if ((port_id <= 0) || (port_id > max_ports)) {
Andiry Xu56192532010-10-14 07:23:00 -07001526 xhci_warn(xhci, "Invalid port id %d\n", port_id);
Peter Chen09ce0c02013-03-20 09:30:00 +08001527 inc_deq(xhci, xhci->event_ring);
1528 return;
Andiry Xu56192532010-10-14 07:23:00 -07001529 }
1530
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001531 /* Figure out which usb_hcd this port is attached to:
1532 * is it a USB 3.0 port or a USB 2.0/1.1 port?
1533 */
1534 major_revision = xhci->port_array[port_id - 1];
Peter Chen09ce0c02013-03-20 09:30:00 +08001535
1536 /* Find the right roothub. */
1537 hcd = xhci_to_hcd(xhci);
Mathias Nymanb50107b2015-10-01 18:40:38 +03001538 if ((major_revision == 0x03) != (hcd->speed >= HCD_USB3))
Peter Chen09ce0c02013-03-20 09:30:00 +08001539 hcd = xhci->shared_hcd;
1540
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001541 if (major_revision == 0) {
1542 xhci_warn(xhci, "Event for port %u not in "
1543 "Extended Capabilities, ignoring.\n",
1544 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001545 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001546 goto cleanup;
1547 }
Dan Carpenter22e04872011-03-17 22:39:49 +03001548 if (major_revision == DUPLICATE_ENTRY) {
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001549 xhci_warn(xhci, "Event for port %u duplicated in"
1550 "Extended Capabilities, ignoring.\n",
1551 port_id);
Sarah Sharp386139d2011-03-24 08:02:58 -07001552 bogus_port_status = true;
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001553 goto cleanup;
Sarah Sharp5308a912010-12-01 11:34:59 -08001554 }
1555
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001556 /*
1557 * Hardware port IDs reported by a Port Status Change Event include USB
1558 * 3.0 and USB 2.0 ports. We want to check if the port has reported a
1559 * resume event, but we first need to translate the hardware port ID
1560 * into the index into the ports on the correct split roothub, and the
1561 * correct bus_state structure.
1562 */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001563 bus_state = &xhci->bus_state[hcd_index(hcd)];
Mathias Nymanb50107b2015-10-01 18:40:38 +03001564 if (hcd->speed >= HCD_USB3)
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001565 port_array = xhci->usb3_ports;
1566 else
1567 port_array = xhci->usb2_ports;
1568 /* Find the faked port hub number */
1569 faked_port_index = find_faked_portnum_from_hw_portnum(hcd, xhci,
1570 port_id);
1571
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001572 temp = readl(port_array[faked_port_index]);
Sarah Sharp7111ebc2010-12-14 13:24:55 -08001573 if (hcd->state == HC_STATE_SUSPENDED) {
Andiry Xu56192532010-10-14 07:23:00 -07001574 xhci_dbg(xhci, "resume root hub\n");
1575 usb_hcd_resume_root_hub(hcd);
1576 }
1577
Mathias Nymanb50107b2015-10-01 18:40:38 +03001578 if (hcd->speed >= HCD_USB3 && (temp & PORT_PLS_MASK) == XDEV_INACTIVE)
Zhuang Jin Canfac42712015-07-21 17:20:30 +03001579 bus_state->port_remote_wakeup &= ~(1 << faked_port_index);
1580
Andiry Xu56192532010-10-14 07:23:00 -07001581 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_RESUME) {
1582 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1583
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02001584 temp1 = readl(&xhci->op_regs->command);
Andiry Xu56192532010-10-14 07:23:00 -07001585 if (!(temp1 & CMD_RUN)) {
1586 xhci_warn(xhci, "xHC is not running.\n");
1587 goto cleanup;
1588 }
1589
Mathias Nyman2338b9e2015-10-01 18:40:36 +03001590 if (DEV_SUPERSPEED_ANY(temp)) {
Sarah Sharpd93814c2012-01-24 16:39:02 -08001591 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001592 /* Set a flag to say the port signaled remote wakeup,
1593 * so we can tell the difference between the end of
1594 * device and host initiated resume.
1595 */
1596 bus_state->port_remote_wakeup |= 1 << faked_port_index;
Sarah Sharpd93814c2012-01-24 16:39:02 -08001597 xhci_test_and_clear_bit(xhci, port_array,
1598 faked_port_index, PORT_PLC);
Andiry Xuc9682df2011-09-23 14:19:48 -07001599 xhci_set_link_state(xhci, port_array, faked_port_index,
1600 XDEV_U0);
Sarah Sharpd93814c2012-01-24 16:39:02 -08001601 /* Need to wait until the next link state change
1602 * indicates the device is actually in U0.
1603 */
1604 bogus_port_status = true;
1605 goto cleanup;
Mathias Nymanf69115f2015-12-11 14:38:06 +02001606 } else if (!test_bit(faked_port_index,
1607 &bus_state->resuming_ports)) {
Andiry Xu56192532010-10-14 07:23:00 -07001608 xhci_dbg(xhci, "resume HS port %d\n", port_id);
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001609 bus_state->resume_done[faked_port_index] = jiffies +
Felipe Balbib9e45182015-02-13 14:39:13 -06001610 msecs_to_jiffies(USB_RESUME_TIMEOUT);
Andiry Xuf370b992012-04-14 02:54:30 +08001611 set_bit(faked_port_index, &bus_state->resuming_ports);
Andiry Xu56192532010-10-14 07:23:00 -07001612 mod_timer(&hcd->rh_timer,
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001613 bus_state->resume_done[faked_port_index]);
Andiry Xu56192532010-10-14 07:23:00 -07001614 /* Do the rest in GetPortStatus */
1615 }
1616 }
1617
Sarah Sharpd93814c2012-01-24 16:39:02 -08001618 if ((temp & PORT_PLC) && (temp & PORT_PLS_MASK) == XDEV_U0 &&
Mathias Nyman2338b9e2015-10-01 18:40:36 +03001619 DEV_SUPERSPEED_ANY(temp)) {
Sarah Sharpd93814c2012-01-24 16:39:02 -08001620 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001621 /* We've just brought the device into U0 through either the
1622 * Resume state after a device remote wakeup, or through the
1623 * U3Exit state after a host-initiated resume. If it's a device
1624 * initiated remote wake, don't pass up the link state change,
1625 * so the roothub behavior is consistent with external
1626 * USB 3.0 hub behavior.
1627 */
Sarah Sharpd93814c2012-01-24 16:39:02 -08001628 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1629 faked_port_index + 1);
1630 if (slot_id && xhci->devs[slot_id])
1631 xhci_ring_device(xhci, slot_id);
Nickolai Zeldovichba7b5c22013-01-07 22:39:31 -05001632 if (bus_state->port_remote_wakeup & (1 << faked_port_index)) {
Sarah Sharp4ee823b2011-11-14 18:00:01 -08001633 bus_state->port_remote_wakeup &=
1634 ~(1 << faked_port_index);
1635 xhci_test_and_clear_bit(xhci, port_array,
1636 faked_port_index, PORT_PLC);
1637 usb_wakeup_notification(hcd->self.root_hub,
1638 faked_port_index + 1);
1639 bogus_port_status = true;
1640 goto cleanup;
1641 }
Sarah Sharpd93814c2012-01-24 16:39:02 -08001642 }
1643
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001644 /*
1645 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
1646 * RExit to a disconnect state). If so, let the the driver know it's
1647 * out of the RExit state.
1648 */
Mathias Nyman2338b9e2015-10-01 18:40:36 +03001649 if (!DEV_SUPERSPEED_ANY(temp) &&
Sarah Sharp8b3d4572013-08-20 08:12:12 -07001650 test_and_clear_bit(faked_port_index,
1651 &bus_state->rexit_ports)) {
1652 complete(&bus_state->rexit_done[faked_port_index]);
1653 bogus_port_status = true;
1654 goto cleanup;
1655 }
1656
Mathias Nymanb50107b2015-10-01 18:40:38 +03001657 if (hcd->speed < HCD_USB3)
Andiry Xu6fd45622011-09-23 14:19:50 -07001658 xhci_test_and_clear_bit(xhci, port_array, faked_port_index,
1659 PORT_PLC);
1660
Andiry Xu56192532010-10-14 07:23:00 -07001661cleanup:
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001662 /* Update event ring dequeue pointer before dropping the lock */
Andiry Xu3b72fca2012-03-05 17:49:32 +08001663 inc_deq(xhci, xhci->event_ring);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001664
Sarah Sharp386139d2011-03-24 08:02:58 -07001665 /* Don't make the USB core poll the roothub if we got a bad port status
1666 * change event. Besides, at that point we can't tell which roothub
1667 * (USB 2.0 or USB 3.0) to kick.
1668 */
1669 if (bogus_port_status)
1670 return;
1671
Sarah Sharpc52804a2012-11-27 12:30:23 -08001672 /*
1673 * xHCI port-status-change events occur when the "or" of all the
1674 * status-change bits in the portsc register changes from 0 to 1.
1675 * New status changes won't cause an event if any other change
1676 * bits are still set. When an event occurs, switch over to
1677 * polling to avoid losing status changes.
1678 */
1679 xhci_dbg(xhci, "%s: starting port polling.\n", __func__);
1680 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001681 spin_unlock(&xhci->lock);
1682 /* Pass this up to the core */
Sarah Sharpf6ff0ac2010-12-16 11:21:10 -08001683 usb_hcd_poll_rh_status(hcd);
Sarah Sharp0f2a7932009-04-27 19:57:12 -07001684 spin_lock(&xhci->lock);
1685}
1686
1687/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001688 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
1689 * at end_trb, which may be in another segment. If the suspect DMA address is a
1690 * TRB in this TD, this function returns that TRB's segment. Otherwise it
1691 * returns 0.
1692 */
Hans de Goedecffb9be2014-08-20 16:41:51 +03001693struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
1694 struct xhci_segment *start_seg,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001695 union xhci_trb *start_trb,
1696 union xhci_trb *end_trb,
Hans de Goedecffb9be2014-08-20 16:41:51 +03001697 dma_addr_t suspect_dma,
1698 bool debug)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001699{
1700 dma_addr_t start_dma;
1701 dma_addr_t end_seg_dma;
1702 dma_addr_t end_trb_dma;
1703 struct xhci_segment *cur_seg;
1704
Sarah Sharp23e3be12009-04-29 19:05:20 -07001705 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001706 cur_seg = start_seg;
1707
1708 do {
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001709 if (start_dma == 0)
Randy Dunlap326b4812010-04-19 08:53:50 -07001710 return NULL;
Sarah Sharpae636742009-04-29 19:02:31 -07001711 /* We may get an event for a Link TRB in the middle of a TD */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001712 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001713 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001714 /* If the end TRB isn't in this segment, this is set to 0 */
Sarah Sharp23e3be12009-04-29 19:05:20 -07001715 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001716
Hans de Goedecffb9be2014-08-20 16:41:51 +03001717 if (debug)
1718 xhci_warn(xhci,
1719 "Looking for event-dma %016llx trb-start %016llx trb-end %016llx seg-start %016llx seg-end %016llx\n",
1720 (unsigned long long)suspect_dma,
1721 (unsigned long long)start_dma,
1722 (unsigned long long)end_trb_dma,
1723 (unsigned long long)cur_seg->dma,
1724 (unsigned long long)end_seg_dma);
1725
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001726 if (end_trb_dma > 0) {
1727 /* The end TRB is in this segment, so suspect should be here */
1728 if (start_dma <= end_trb_dma) {
1729 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
1730 return cur_seg;
1731 } else {
1732 /* Case for one segment with
1733 * a TD wrapped around to the top
1734 */
1735 if ((suspect_dma >= start_dma &&
1736 suspect_dma <= end_seg_dma) ||
1737 (suspect_dma >= cur_seg->dma &&
1738 suspect_dma <= end_trb_dma))
1739 return cur_seg;
1740 }
Randy Dunlap326b4812010-04-19 08:53:50 -07001741 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001742 } else {
1743 /* Might still be somewhere in this segment */
1744 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
1745 return cur_seg;
1746 }
1747 cur_seg = cur_seg->next;
Sarah Sharp23e3be12009-04-29 19:05:20 -07001748 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
Sarah Sharp2fa88da2009-11-03 22:02:24 -08001749 } while (cur_seg != start_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001750
Randy Dunlap326b4812010-04-19 08:53:50 -07001751 return NULL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001752}
1753
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001754static void xhci_cleanup_halted_endpoint(struct xhci_hcd *xhci,
1755 unsigned int slot_id, unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001756 unsigned int stream_id,
Mathias Nymanf97c08a2016-11-11 15:13:18 +02001757 struct xhci_td *td, union xhci_trb *ep_trb)
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001758{
1759 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001760 struct xhci_command *command;
1761 command = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
1762 if (!command)
1763 return;
1764
Mathias Nymand0167ad2015-03-10 19:49:00 +02001765 ep->ep_state |= EP_HALTED;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07001766 ep->stopped_stream = stream_id;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001767
Mathias Nymanddba5cd2014-05-08 19:26:00 +03001768 xhci_queue_reset_ep(xhci, command, slot_id, ep_index);
Mathias Nymand97b4f82014-11-27 18:19:16 +02001769 xhci_cleanup_stalled_ring(xhci, ep_index, td);
Sarah Sharp1624ae12010-05-06 13:40:08 -07001770
Sarah Sharp5e5cf6f2010-05-06 13:40:18 -07001771 ep->stopped_stream = 0;
Sarah Sharp1624ae12010-05-06 13:40:08 -07001772
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001773 xhci_ring_cmd_db(xhci);
1774}
1775
1776/* Check if an error has halted the endpoint ring. The class driver will
1777 * cleanup the halt for a non-default control endpoint if we indicate a stall.
1778 * However, a babble and other errors also halt the endpoint ring, and the class
1779 * driver won't clear the halt in that case, so we need to issue a Set Transfer
1780 * Ring Dequeue Pointer command manually.
1781 */
1782static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
1783 struct xhci_ep_ctx *ep_ctx,
1784 unsigned int trb_comp_code)
1785{
1786 /* TRB completion codes that may require a manual halt cleanup */
1787 if (trb_comp_code == COMP_TX_ERR ||
1788 trb_comp_code == COMP_BABBLE ||
1789 trb_comp_code == COMP_SPLIT_ERR)
Rajesh Bhagatd4fc8bf2016-03-11 10:27:49 +05301790 /* The 0.95 spec says a babbling control endpoint
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001791 * is not halted. The 0.96 spec says it is. Some HW
1792 * claims to be 0.95 compliant, but it halts the control
1793 * endpoint anyway. Check if a babble halted the
1794 * endpoint.
1795 */
Mathias Nyman5071e6b2016-11-11 15:13:28 +02001796 if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_HALTED)
Sarah Sharpbcef3fd2009-11-11 10:28:44 -08001797 return 1;
1798
1799 return 0;
1800}
1801
Sarah Sharpb45b5062009-12-09 15:59:06 -08001802int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
1803{
1804 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
1805 /* Vendor defined "informational" completion code,
1806 * treat as not-an-error.
1807 */
1808 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
1809 trb_comp_code);
1810 xhci_dbg(xhci, "Treating code as success.\n");
1811 return 1;
1812 }
1813 return 0;
1814}
1815
Sarah Sharpd0e96f52009-04-27 19:58:01 -07001816/*
Andiry Xu4422da62010-07-22 15:22:55 -07001817 * Finish the td processing, remove the td from td list;
1818 * Return 1 if the urb can be given back.
1819 */
1820static int finish_td(struct xhci_hcd *xhci, struct xhci_td *td,
Mathias Nymanf97c08a2016-11-11 15:13:18 +02001821 union xhci_trb *ep_trb, struct xhci_transfer_event *event,
Andiry Xu4422da62010-07-22 15:22:55 -07001822 struct xhci_virt_ep *ep, int *status, bool skip)
1823{
1824 struct xhci_virt_device *xdev;
1825 struct xhci_ring *ep_ring;
1826 unsigned int slot_id;
1827 int ep_index;
1828 struct urb *urb = NULL;
1829 struct xhci_ep_ctx *ep_ctx;
Andiry Xu8e51adc2010-07-22 15:23:31 -07001830 struct urb_priv *urb_priv;
Andiry Xu4422da62010-07-22 15:22:55 -07001831 u32 trb_comp_code;
1832
Matt Evans28ccd292011-03-29 13:40:46 +11001833 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu4422da62010-07-22 15:22:55 -07001834 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001835 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1836 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu4422da62010-07-22 15:22:55 -07001837 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001838 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu4422da62010-07-22 15:22:55 -07001839
1840 if (skip)
1841 goto td_cleanup;
1842
Lu Baolu40a3b772015-08-06 19:24:01 +03001843 if (trb_comp_code == COMP_STOP_INVAL ||
1844 trb_comp_code == COMP_STOP ||
1845 trb_comp_code == COMP_STOP_SHORT) {
Andiry Xu4422da62010-07-22 15:22:55 -07001846 /* The Endpoint Stop Command completion will take care of any
1847 * stopped TDs. A stopped TD may be restarted, so don't update
1848 * the ring dequeue pointer or take this TD off any lists yet.
1849 */
1850 ep->stopped_td = td;
Andiry Xu4422da62010-07-22 15:22:55 -07001851 return 0;
Mathias Nyman69defe02014-11-27 18:19:14 +02001852 }
1853 if (trb_comp_code == COMP_STALL ||
1854 xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
1855 trb_comp_code)) {
1856 /* Issue a reset endpoint command to clear the host side
1857 * halt, followed by a set dequeue command to move the
1858 * dequeue pointer past the TD.
1859 * The class driver clears the device side halt later.
1860 */
1861 xhci_cleanup_halted_endpoint(xhci, slot_id, ep_index,
Mathias Nymanf97c08a2016-11-11 15:13:18 +02001862 ep_ring->stream_id, td, ep_trb);
Andiry Xu4422da62010-07-22 15:22:55 -07001863 } else {
Mathias Nyman69defe02014-11-27 18:19:14 +02001864 /* Update ring dequeue pointer */
1865 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08001866 inc_deq(xhci, ep_ring);
Mathias Nyman69defe02014-11-27 18:19:14 +02001867 inc_deq(xhci, ep_ring);
1868 }
Andiry Xu4422da62010-07-22 15:22:55 -07001869
1870td_cleanup:
Mathias Nyman69defe02014-11-27 18:19:14 +02001871 /* Clean up the endpoint's TD list */
1872 urb = td->urb;
1873 urb_priv = urb->hcpriv;
Andiry Xu4422da62010-07-22 15:22:55 -07001874
Mathias Nymanf9c589e2016-06-21 10:58:02 +03001875 /* if a bounce buffer was used to align this td then unmap it */
1876 if (td->bounce_seg)
1877 xhci_unmap_td_bounce_buffer(xhci, ep_ring, td);
1878
Mathias Nyman69defe02014-11-27 18:19:14 +02001879 /* Do one last check of the actual transfer length.
1880 * If the host controller said we transferred more data than the buffer
1881 * length, urb->actual_length will be a very big number (since it's
1882 * unsigned). Play it safe and say we didn't transfer anything.
1883 */
1884 if (urb->actual_length > urb->transfer_buffer_length) {
Mathias Nyman2a721262016-11-11 15:13:24 +02001885 xhci_warn(xhci, "URB req %u and actual %u transfer length mismatch\n",
1886 urb->transfer_buffer_length, urb->actual_length);
Mathias Nyman69defe02014-11-27 18:19:14 +02001887 urb->actual_length = 0;
Mathias Nyman2a721262016-11-11 15:13:24 +02001888 *status = 0;
Mathias Nyman69defe02014-11-27 18:19:14 +02001889 }
1890 list_del_init(&td->td_list);
1891 /* Was this TD slated to be cancelled but completed anyway? */
1892 if (!list_empty(&td->cancelled_td_list))
1893 list_del_init(&td->cancelled_td_list);
Andiry Xu4422da62010-07-22 15:22:55 -07001894
Mathias Nyman2a721262016-11-11 15:13:24 +02001895 inc_td_cnt(urb);
Mathias Nyman69defe02014-11-27 18:19:14 +02001896 /* Giveback the urb when all the tds are completed */
Mathias Nyman2a721262016-11-11 15:13:24 +02001897 if (last_td_in_urb(td)) {
1898 if ((urb->actual_length != urb->transfer_buffer_length &&
1899 (urb->transfer_flags & URB_SHORT_NOT_OK)) ||
1900 (*status != 0 && !usb_endpoint_xfer_isoc(&urb->ep->desc)))
1901 xhci_dbg(xhci, "Giveback URB %p, len = %d, expected = %d, status = %d\n",
1902 urb, urb->actual_length,
1903 urb->transfer_buffer_length, *status);
Andiry Xu4422da62010-07-22 15:22:55 -07001904
Mathias Nyman2a721262016-11-11 15:13:24 +02001905 /* set isoc urb status to 0 just as EHCI, UHCI, and OHCI */
1906 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
1907 *status = 0;
1908 xhci_giveback_urb_in_irq(xhci, td, *status);
1909 }
Mathias Nyman0c03d892016-11-11 15:13:23 +02001910 return 0;
Andiry Xu4422da62010-07-22 15:22:55 -07001911}
1912
Mathias Nyman30a65b42016-11-11 15:13:17 +02001913/* sum trb lengths from ring dequeue up to stop_trb, _excluding_ stop_trb */
1914static int sum_trb_lengths(struct xhci_hcd *xhci, struct xhci_ring *ring,
1915 union xhci_trb *stop_trb)
1916{
1917 u32 sum;
1918 union xhci_trb *trb = ring->dequeue;
1919 struct xhci_segment *seg = ring->deq_seg;
1920
1921 for (sum = 0; trb != stop_trb; next_trb(xhci, ring, &seg, &trb)) {
1922 if (!trb_is_noop(trb) && !trb_is_link(trb))
1923 sum += TRB_LEN(le32_to_cpu(trb->generic.field[2]));
1924 }
1925 return sum;
1926}
1927
Andiry Xu4422da62010-07-22 15:22:55 -07001928/*
Andiry Xu8af56be2010-07-22 15:23:03 -07001929 * Process control tds, update urb status and actual_length.
1930 */
1931static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_td *td,
Mathias Nymanf97c08a2016-11-11 15:13:18 +02001932 union xhci_trb *ep_trb, struct xhci_transfer_event *event,
Andiry Xu8af56be2010-07-22 15:23:03 -07001933 struct xhci_virt_ep *ep, int *status)
1934{
1935 struct xhci_virt_device *xdev;
1936 struct xhci_ring *ep_ring;
1937 unsigned int slot_id;
1938 int ep_index;
1939 struct xhci_ep_ctx *ep_ctx;
1940 u32 trb_comp_code;
Mathias Nyman0b6c3242016-11-11 15:13:16 +02001941 u32 remaining, requested;
1942 bool on_data_stage;
Andiry Xu8af56be2010-07-22 15:23:03 -07001943
Matt Evans28ccd292011-03-29 13:40:46 +11001944 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Andiry Xu8af56be2010-07-22 15:23:03 -07001945 xdev = xhci->devs[slot_id];
Matt Evans28ccd292011-03-29 13:40:46 +11001946 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
1947 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Andiry Xu8af56be2010-07-22 15:23:03 -07001948 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Matt Evans28ccd292011-03-29 13:40:46 +11001949 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Mathias Nyman0b6c3242016-11-11 15:13:16 +02001950 requested = td->urb->transfer_buffer_length;
1951 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
1952
1953 /* not setup (dequeue), or status stage means we are at data stage */
Mathias Nymanf97c08a2016-11-11 15:13:18 +02001954 on_data_stage = (ep_trb != ep_ring->dequeue && ep_trb != td->last_trb);
Andiry Xu8af56be2010-07-22 15:23:03 -07001955
Andiry Xu8af56be2010-07-22 15:23:03 -07001956 switch (trb_comp_code) {
1957 case COMP_SUCCESS:
Mathias Nymanf97c08a2016-11-11 15:13:18 +02001958 if (ep_trb != td->last_trb) {
Mathias Nyman0b6c3242016-11-11 15:13:16 +02001959 xhci_warn(xhci, "WARN: Success on ctrl %s TRB without IOC set?\n",
1960 on_data_stage ? "data" : "setup");
Andiry Xu8af56be2010-07-22 15:23:03 -07001961 *status = -ESHUTDOWN;
Mathias Nyman0b6c3242016-11-11 15:13:16 +02001962 break;
Andiry Xu8af56be2010-07-22 15:23:03 -07001963 }
Mathias Nyman0b6c3242016-11-11 15:13:16 +02001964 *status = 0;
Andiry Xu8af56be2010-07-22 15:23:03 -07001965 break;
1966 case COMP_SHORT_TX:
Mathias Nyman0b6c3242016-11-11 15:13:16 +02001967 *status = 0;
Andiry Xu8af56be2010-07-22 15:23:03 -07001968 break;
Lu Baolu40a3b772015-08-06 19:24:01 +03001969 case COMP_STOP_SHORT:
Mathias Nyman0b6c3242016-11-11 15:13:16 +02001970 if (on_data_stage)
1971 td->urb->actual_length = remaining;
Lu Baolu40a3b772015-08-06 19:24:01 +03001972 else
Mathias Nyman0b6c3242016-11-11 15:13:16 +02001973 xhci_warn(xhci, "WARN: Stopped Short Packet on ctrl setup or status TRB\n");
1974 goto finish_td;
Sarah Sharp3abeca92011-05-05 19:08:09 -07001975 case COMP_STOP:
Mathias Nyman0b6c3242016-11-11 15:13:16 +02001976 if (on_data_stage)
1977 td->urb->actual_length = requested - remaining;
1978 goto finish_td;
Lu Baolu40a3b772015-08-06 19:24:01 +03001979 case COMP_STOP_INVAL:
Mathias Nyman0b6c3242016-11-11 15:13:16 +02001980 goto finish_td;
Andiry Xu8af56be2010-07-22 15:23:03 -07001981 default:
1982 if (!xhci_requires_manual_halt_cleanup(xhci,
Mathias Nyman0b6c3242016-11-11 15:13:16 +02001983 ep_ctx, trb_comp_code))
Andiry Xu8af56be2010-07-22 15:23:03 -07001984 break;
Mathias Nyman0b6c3242016-11-11 15:13:16 +02001985 xhci_dbg(xhci, "TRB error %u, halted endpoint index = %u\n",
1986 trb_comp_code, ep_index);
Andiry Xu8af56be2010-07-22 15:23:03 -07001987 /* else fall through */
1988 case COMP_STALL:
1989 /* Did we transfer part of the data (middle) phase? */
Mathias Nyman0b6c3242016-11-11 15:13:16 +02001990 if (on_data_stage)
1991 td->urb->actual_length = requested - remaining;
Mathias Nyman22ae47e2015-05-29 17:01:53 +03001992 else if (!td->urb_length_set)
Andiry Xu8af56be2010-07-22 15:23:03 -07001993 td->urb->actual_length = 0;
Mathias Nyman0b6c3242016-11-11 15:13:16 +02001994 goto finish_td;
Andiry Xu8af56be2010-07-22 15:23:03 -07001995 }
Mathias Nyman0b6c3242016-11-11 15:13:16 +02001996
1997 /* stopped at setup stage, no data transferred */
Mathias Nymanf97c08a2016-11-11 15:13:18 +02001998 if (ep_trb == ep_ring->dequeue)
Mathias Nyman0b6c3242016-11-11 15:13:16 +02001999 goto finish_td;
2000
Andiry Xu8af56be2010-07-22 15:23:03 -07002001 /*
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002002 * if on data stage then update the actual_length of the URB and flag it
2003 * as set, so it won't be overwritten in the event for the last TRB.
Andiry Xu8af56be2010-07-22 15:23:03 -07002004 */
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002005 if (on_data_stage) {
2006 td->urb_length_set = true;
2007 td->urb->actual_length = requested - remaining;
2008 xhci_dbg(xhci, "Waiting for status stage event\n");
2009 return 0;
Andiry Xu8af56be2010-07-22 15:23:03 -07002010 }
2011
Mathias Nyman0b6c3242016-11-11 15:13:16 +02002012 /* at status stage */
2013 if (!td->urb_length_set)
2014 td->urb->actual_length = requested;
2015
2016finish_td:
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002017 return finish_td(xhci, td, ep_trb, event, ep, status, false);
Andiry Xu8af56be2010-07-22 15:23:03 -07002018}
2019
2020/*
Andiry Xu04e51902010-07-22 15:23:39 -07002021 * Process isochronous tds, update urb packet status and actual_length.
2022 */
2023static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002024 union xhci_trb *ep_trb, struct xhci_transfer_event *event,
Andiry Xu04e51902010-07-22 15:23:39 -07002025 struct xhci_virt_ep *ep, int *status)
2026{
2027 struct xhci_ring *ep_ring;
2028 struct urb_priv *urb_priv;
2029 int idx;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002030 struct usb_iso_packet_descriptor *frame;
Andiry Xu04e51902010-07-22 15:23:39 -07002031 u32 trb_comp_code;
Mathias Nyman36da3a12016-11-11 15:13:19 +02002032 bool sum_trbs_for_length = false;
2033 u32 remaining, requested, ep_trb_len;
2034 int short_framestatus;
Andiry Xu04e51902010-07-22 15:23:39 -07002035
Matt Evans28ccd292011-03-29 13:40:46 +11002036 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2037 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu04e51902010-07-22 15:23:39 -07002038 urb_priv = td->urb->hcpriv;
2039 idx = urb_priv->td_cnt;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002040 frame = &td->urb->iso_frame_desc[idx];
Mathias Nyman36da3a12016-11-11 15:13:19 +02002041 requested = frame->length;
2042 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2043 ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
2044 short_framestatus = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2045 -EREMOTEIO : 0;
Andiry Xu04e51902010-07-22 15:23:39 -07002046
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002047 /* handle completion code */
2048 switch (trb_comp_code) {
2049 case COMP_SUCCESS:
Mathias Nyman36da3a12016-11-11 15:13:19 +02002050 if (remaining) {
2051 frame->status = short_framestatus;
2052 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2053 sum_trbs_for_length = true;
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002054 break;
2055 }
Mathias Nyman36da3a12016-11-11 15:13:19 +02002056 frame->status = 0;
2057 break;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002058 case COMP_SHORT_TX:
Mathias Nyman36da3a12016-11-11 15:13:19 +02002059 frame->status = short_framestatus;
2060 sum_trbs_for_length = true;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002061 break;
2062 case COMP_BW_OVER:
2063 frame->status = -ECOMM;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002064 break;
2065 case COMP_BUFF_OVER:
2066 case COMP_BABBLE:
2067 frame->status = -EOVERFLOW;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002068 break;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002069 case COMP_DEV_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002070 case COMP_STALL:
Mathias Nymand104d012015-04-30 17:16:02 +03002071 frame->status = -EPROTO;
Mathias Nymand104d012015-04-30 17:16:02 +03002072 break;
Hans de Goede9c745992012-04-23 15:06:09 +02002073 case COMP_TX_ERR:
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002074 frame->status = -EPROTO;
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002075 if (ep_trb != td->last_trb)
Mathias Nymand104d012015-04-30 17:16:02 +03002076 return 0;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002077 break;
2078 case COMP_STOP:
Mathias Nyman36da3a12016-11-11 15:13:19 +02002079 sum_trbs_for_length = true;
2080 break;
2081 case COMP_STOP_SHORT:
2082 /* field normally containing residue now contains tranferred */
2083 frame->status = short_framestatus;
2084 requested = remaining;
2085 break;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002086 case COMP_STOP_INVAL:
Mathias Nyman36da3a12016-11-11 15:13:19 +02002087 requested = 0;
2088 remaining = 0;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002089 break;
2090 default:
Mathias Nyman36da3a12016-11-11 15:13:19 +02002091 sum_trbs_for_length = true;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002092 frame->status = -1;
2093 break;
Andiry Xu04e51902010-07-22 15:23:39 -07002094 }
2095
Mathias Nyman36da3a12016-11-11 15:13:19 +02002096 if (sum_trbs_for_length)
2097 frame->actual_length = sum_trb_lengths(xhci, ep_ring, ep_trb) +
2098 ep_trb_len - remaining;
2099 else
2100 frame->actual_length = requested;
Andiry Xu04e51902010-07-22 15:23:39 -07002101
Mathias Nyman36da3a12016-11-11 15:13:19 +02002102 td->urb->actual_length += frame->actual_length;
Andiry Xu04e51902010-07-22 15:23:39 -07002103
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002104 return finish_td(xhci, td, ep_trb, event, ep, status, false);
Andiry Xu04e51902010-07-22 15:23:39 -07002105}
2106
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002107static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
2108 struct xhci_transfer_event *event,
2109 struct xhci_virt_ep *ep, int *status)
2110{
2111 struct xhci_ring *ep_ring;
2112 struct urb_priv *urb_priv;
2113 struct usb_iso_packet_descriptor *frame;
2114 int idx;
2115
Matt Evansf6975312011-06-01 13:01:01 +10002116 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002117 urb_priv = td->urb->hcpriv;
2118 idx = urb_priv->td_cnt;
2119 frame = &td->urb->iso_frame_desc[idx];
2120
Sarah Sharpb3df3f92011-06-15 19:57:46 -07002121 /* The transfer is partly done. */
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002122 frame->status = -EXDEV;
2123
2124 /* calc actual length */
2125 frame->actual_length = 0;
2126
2127 /* Update ring dequeue pointer */
2128 while (ep_ring->dequeue != td->last_trb)
Andiry Xu3b72fca2012-03-05 17:49:32 +08002129 inc_deq(xhci, ep_ring);
2130 inc_deq(xhci, ep_ring);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002131
2132 return finish_td(xhci, td, NULL, event, ep, status, true);
2133}
2134
Andiry Xu04e51902010-07-22 15:23:39 -07002135/*
Andiry Xu22405ed2010-07-22 15:23:08 -07002136 * Process bulk and interrupt tds, update urb status and actual_length.
2137 */
2138static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_td *td,
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002139 union xhci_trb *ep_trb, struct xhci_transfer_event *event,
Andiry Xu22405ed2010-07-22 15:23:08 -07002140 struct xhci_virt_ep *ep, int *status)
2141{
2142 struct xhci_ring *ep_ring;
Andiry Xu22405ed2010-07-22 15:23:08 -07002143 u32 trb_comp_code;
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002144 u32 remaining, requested, ep_trb_len;
Andiry Xu22405ed2010-07-22 15:23:08 -07002145
Matt Evans28ccd292011-03-29 13:40:46 +11002146 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
2147 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Mathias Nyman30a65b42016-11-11 15:13:17 +02002148 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002149 ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
Mathias Nyman30a65b42016-11-11 15:13:17 +02002150 requested = td->urb->transfer_buffer_length;
Andiry Xu22405ed2010-07-22 15:23:08 -07002151
2152 switch (trb_comp_code) {
2153 case COMP_SUCCESS:
Mathias Nyman30a65b42016-11-11 15:13:17 +02002154 /* handle success with untransferred data as short packet */
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002155 if (ep_trb != td->last_trb || remaining) {
Mathias Nyman52ab8682016-11-11 15:13:15 +02002156 xhci_warn(xhci, "WARN Successful completion on short TX\n");
Mathias Nyman30a65b42016-11-11 15:13:17 +02002157 xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
2158 td->urb->ep->desc.bEndpointAddress,
2159 requested, remaining);
Andiry Xu22405ed2010-07-22 15:23:08 -07002160 }
Mathias Nyman52ab8682016-11-11 15:13:15 +02002161 *status = 0;
Andiry Xu22405ed2010-07-22 15:23:08 -07002162 break;
Mathias Nyman30a65b42016-11-11 15:13:17 +02002163 case COMP_SHORT_TX:
2164 xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
2165 td->urb->ep->desc.bEndpointAddress,
2166 requested, remaining);
2167 *status = 0;
2168 break;
Lu Baolu40a3b772015-08-06 19:24:01 +03002169 case COMP_STOP_SHORT:
Mathias Nyman30a65b42016-11-11 15:13:17 +02002170 td->urb->actual_length = remaining;
2171 goto finish_td;
2172 case COMP_STOP_INVAL:
2173 /* stopped on ep trb with invalid length, exclude it */
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002174 ep_trb_len = 0;
Mathias Nyman30a65b42016-11-11 15:13:17 +02002175 remaining = 0;
Andiry Xu22405ed2010-07-22 15:23:08 -07002176 break;
2177 default:
Mathias Nyman30a65b42016-11-11 15:13:17 +02002178 /* do nothing */
Andiry Xu22405ed2010-07-22 15:23:08 -07002179 break;
2180 }
Mathias Nyman30a65b42016-11-11 15:13:17 +02002181
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002182 if (ep_trb == td->last_trb)
Mathias Nyman30a65b42016-11-11 15:13:17 +02002183 td->urb->actual_length = requested - remaining;
2184 else
Lu Baolu40a3b772015-08-06 19:24:01 +03002185 td->urb->actual_length =
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002186 sum_trb_lengths(xhci, ep_ring, ep_trb) +
2187 ep_trb_len - remaining;
Mathias Nyman30a65b42016-11-11 15:13:17 +02002188finish_td:
2189 if (remaining > requested) {
2190 xhci_warn(xhci, "bad transfer trb length %d in event trb\n",
2191 remaining);
Andiry Xu22405ed2010-07-22 15:23:08 -07002192 td->urb->actual_length = 0;
Andiry Xu22405ed2010-07-22 15:23:08 -07002193 }
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002194 return finish_td(xhci, td, ep_trb, event, ep, status, false);
Andiry Xu22405ed2010-07-22 15:23:08 -07002195}
2196
2197/*
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002198 * If this function returns an error condition, it means it got a Transfer
2199 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2200 * At this point, the host controller is probably hosed and should be reset.
2201 */
2202static int handle_tx_event(struct xhci_hcd *xhci,
2203 struct xhci_transfer_event *event)
Felipe Balbied384bd2012-08-07 14:10:03 +03002204 __releases(&xhci->lock)
2205 __acquires(&xhci->lock)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002206{
2207 struct xhci_virt_device *xdev;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002208 struct xhci_virt_ep *ep;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002209 struct xhci_ring *ep_ring;
Sarah Sharp82d10092009-08-07 14:04:52 -07002210 unsigned int slot_id;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002211 int ep_index;
Randy Dunlap326b4812010-04-19 08:53:50 -07002212 struct xhci_td *td = NULL;
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002213 dma_addr_t ep_trb_dma;
2214 struct xhci_segment *ep_seg;
2215 union xhci_trb *ep_trb;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002216 int status = -EINPROGRESS;
John Yound115b042009-07-27 12:05:15 -07002217 struct xhci_ep_ctx *ep_ctx;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002218 struct list_head *tmp;
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002219 u32 trb_comp_code;
Andiry Xuc2d7b492011-09-19 16:05:12 -07002220 int td_num = 0;
Mathias Nyman3b4739b82015-10-12 11:30:12 +03002221 bool handling_skipped_tds = false;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002222
Matt Evans28ccd292011-03-29 13:40:46 +11002223 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
Sarah Sharp82d10092009-08-07 14:04:52 -07002224 xdev = xhci->devs[slot_id];
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002225 if (!xdev) {
2226 xhci_err(xhci, "ERROR Transfer event pointed to bad slot\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002227 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002228 (unsigned long long) xhci_trb_virt_to_dma(
2229 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002230 xhci->event_ring->dequeue),
2231 lower_32_bits(le64_to_cpu(event->buffer)),
2232 upper_32_bits(le64_to_cpu(event->buffer)),
2233 le32_to_cpu(event->transfer_len),
2234 le32_to_cpu(event->flags));
2235 xhci_dbg(xhci, "Event ring:\n");
2236 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002237 return -ENODEV;
2238 }
2239
2240 /* Endpoint ID is 1 based, our index is zero based */
Matt Evans28ccd292011-03-29 13:40:46 +11002241 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002242 ep = &xdev->eps[ep_index];
Matt Evans28ccd292011-03-29 13:40:46 +11002243 ep_ring = xhci_dma_to_transfer_ring(ep, le64_to_cpu(event->buffer));
John Yound115b042009-07-27 12:05:15 -07002244 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Mathias Nyman5071e6b2016-11-11 15:13:28 +02002245 if (!ep_ring || GET_EP_CTX_STATE(ep_ctx) == EP_STATE_DISABLED) {
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002246 xhci_err(xhci, "ERROR Transfer event for disabled endpoint "
2247 "or incorrect stream ring\n");
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002248 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
Sarah Sharpe910b442012-01-04 16:54:12 -08002249 (unsigned long long) xhci_trb_virt_to_dma(
2250 xhci->event_ring->deq_seg,
Sarah Sharp9258c0b2011-12-01 14:50:30 -08002251 xhci->event_ring->dequeue),
2252 lower_32_bits(le64_to_cpu(event->buffer)),
2253 upper_32_bits(le64_to_cpu(event->buffer)),
2254 le32_to_cpu(event->transfer_len),
2255 le32_to_cpu(event->flags));
2256 xhci_dbg(xhci, "Event ring:\n");
2257 xhci_debug_segment(xhci, xhci->event_ring->deq_seg);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002258 return -ENODEV;
2259 }
2260
Andiry Xuc2d7b492011-09-19 16:05:12 -07002261 /* Count current td numbers if ep->skip is set */
2262 if (ep->skip) {
2263 list_for_each(tmp, &ep_ring->td_list)
2264 td_num++;
2265 }
2266
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002267 ep_trb_dma = le64_to_cpu(event->buffer);
Matt Evans28ccd292011-03-29 13:40:46 +11002268 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
Andiry Xu986a92d2010-07-22 15:23:20 -07002269 /* Look for common error cases */
Sarah Sharp66d1eeb2009-08-27 14:35:53 -07002270 switch (trb_comp_code) {
Sarah Sharpb10de142009-04-27 19:58:50 -07002271 /* Skip codes that require special handling depending on
2272 * transfer type
2273 */
2274 case COMP_SUCCESS:
Vivek Gautam1c11a172013-03-21 12:06:48 +05302275 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
Sarah Sharp1530bbc62012-05-08 09:22:49 -07002276 break;
2277 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2278 trb_comp_code = COMP_SHORT_TX;
2279 else
Sarah Sharp8202ce22012-07-25 10:52:45 -07002280 xhci_warn_ratelimited(xhci,
2281 "WARN Successful completion on short TX: needs XHCI_TRUST_TX_LENGTH quirk?\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002282 case COMP_SHORT_TX:
2283 break;
Sarah Sharpae636742009-04-29 19:02:31 -07002284 case COMP_STOP:
2285 xhci_dbg(xhci, "Stopped on Transfer TRB\n");
2286 break;
2287 case COMP_STOP_INVAL:
2288 xhci_dbg(xhci, "Stopped on No-op or Link TRB\n");
2289 break;
Lu Baolu40a3b772015-08-06 19:24:01 +03002290 case COMP_STOP_SHORT:
2291 xhci_dbg(xhci, "Stopped with short packet transfer detected\n");
2292 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002293 case COMP_STALL:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002294 xhci_dbg(xhci, "Stalled endpoint\n");
Sarah Sharp63a0d9a2009-09-04 10:53:09 -07002295 ep->ep_state |= EP_HALTED;
Sarah Sharpb10de142009-04-27 19:58:50 -07002296 status = -EPIPE;
2297 break;
2298 case COMP_TRB_ERR:
2299 xhci_warn(xhci, "WARN: TRB error on endpoint\n");
2300 status = -EILSEQ;
2301 break;
Sarah Sharpec74e402009-11-11 10:28:36 -08002302 case COMP_SPLIT_ERR:
Sarah Sharpb10de142009-04-27 19:58:50 -07002303 case COMP_TX_ERR:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002304 xhci_dbg(xhci, "Transfer error on endpoint\n");
Sarah Sharpb10de142009-04-27 19:58:50 -07002305 status = -EPROTO;
2306 break;
Sarah Sharp4a731432009-07-27 12:04:32 -07002307 case COMP_BABBLE:
Sarah Sharp2a9227a2011-10-25 13:55:30 +02002308 xhci_dbg(xhci, "Babble error on endpoint\n");
Sarah Sharp4a731432009-07-27 12:04:32 -07002309 status = -EOVERFLOW;
2310 break;
Sarah Sharpb10de142009-04-27 19:58:50 -07002311 case COMP_DB_ERR:
2312 xhci_warn(xhci, "WARN: HC couldn't access mem fast enough\n");
2313 status = -ENOSR;
2314 break;
Andiry Xu986a92d2010-07-22 15:23:20 -07002315 case COMP_BW_OVER:
2316 xhci_warn(xhci, "WARN: bandwidth overrun event on endpoint\n");
2317 break;
2318 case COMP_BUFF_OVER:
2319 xhci_warn(xhci, "WARN: buffer overrun event on endpoint\n");
2320 break;
2321 case COMP_UNDERRUN:
2322 /*
2323 * When the Isoch ring is empty, the xHC will generate
2324 * a Ring Overrun Event for IN Isoch endpoint or Ring
2325 * Underrun Event for OUT Isoch endpoint.
2326 */
2327 xhci_dbg(xhci, "underrun event on endpoint\n");
2328 if (!list_empty(&ep_ring->td_list))
2329 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2330 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002331 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2332 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002333 goto cleanup;
2334 case COMP_OVERRUN:
2335 xhci_dbg(xhci, "overrun event on endpoint\n");
2336 if (!list_empty(&ep_ring->td_list))
2337 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2338 "still with TDs queued?\n",
Matt Evans28ccd292011-03-29 13:40:46 +11002339 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2340 ep_index);
Andiry Xu986a92d2010-07-22 15:23:20 -07002341 goto cleanup;
Alex Hef6ba6fe2011-06-08 18:34:06 +08002342 case COMP_DEV_ERR:
2343 xhci_warn(xhci, "WARN: detect an incompatible device");
2344 status = -EPROTO;
2345 break;
Andiry Xud18240d2010-07-22 15:23:25 -07002346 case COMP_MISSED_INT:
2347 /*
2348 * When encounter missed service error, one or more isoc tds
2349 * may be missed by xHC.
2350 * Set skip flag of the ep_ring; Complete the missed tds as
2351 * short transfer when process the ep_ring next time.
2352 */
2353 ep->skip = true;
2354 xhci_dbg(xhci, "Miss service interval error, set skip flag\n");
2355 goto cleanup;
Mathias Nyman3b4739b82015-10-12 11:30:12 +03002356 case COMP_PING_ERR:
2357 ep->skip = true;
2358 xhci_dbg(xhci, "No Ping response error, Skip one Isoc TD\n");
2359 goto cleanup;
Sarah Sharpb10de142009-04-27 19:58:50 -07002360 default:
Sarah Sharpb45b5062009-12-09 15:59:06 -08002361 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
Sarah Sharp5ad6a522009-11-11 10:28:40 -08002362 status = 0;
2363 break;
2364 }
Mathias Nyman86cd7402015-01-09 16:06:32 +02002365 xhci_warn(xhci, "ERROR Unknown event condition %u, HC probably busted\n",
2366 trb_comp_code);
Sarah Sharpb10de142009-04-27 19:58:50 -07002367 goto cleanup;
2368 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002369
Andiry Xud18240d2010-07-22 15:23:25 -07002370 do {
2371 /* This TRB should be in the TD at the head of this ring's
2372 * TD list.
2373 */
2374 if (list_empty(&ep_ring->td_list)) {
Sarah Sharpa83d6752013-03-18 10:19:51 -07002375 /*
2376 * A stopped endpoint may generate an extra completion
2377 * event if the device was suspended. Don't print
2378 * warnings.
2379 */
2380 if (!(trb_comp_code == COMP_STOP ||
2381 trb_comp_code == COMP_STOP_INVAL)) {
2382 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2383 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2384 ep_index);
2385 xhci_dbg(xhci, "Event TRB with TRB type ID %u\n",
2386 (le32_to_cpu(event->flags) &
2387 TRB_TYPE_BITMASK)>>10);
2388 xhci_print_trb_offsets(xhci, (union xhci_trb *) event);
2389 }
Andiry Xud18240d2010-07-22 15:23:25 -07002390 if (ep->skip) {
2391 ep->skip = false;
2392 xhci_dbg(xhci, "td_list is empty while skip "
2393 "flag set. Clear skip flag.\n");
2394 }
Andiry Xud18240d2010-07-22 15:23:25 -07002395 goto cleanup;
2396 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002397
Andiry Xuc2d7b492011-09-19 16:05:12 -07002398 /* We've skipped all the TDs on the ep ring when ep->skip set */
2399 if (ep->skip && td_num == 0) {
2400 ep->skip = false;
2401 xhci_dbg(xhci, "All tds on the ep_ring skipped. "
2402 "Clear skip flag.\n");
Andiry Xuc2d7b492011-09-19 16:05:12 -07002403 goto cleanup;
2404 }
2405
Andiry Xud18240d2010-07-22 15:23:25 -07002406 td = list_entry(ep_ring->td_list.next, struct xhci_td, td_list);
Andiry Xuc2d7b492011-09-19 16:05:12 -07002407 if (ep->skip)
2408 td_num--;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002409
Andiry Xud18240d2010-07-22 15:23:25 -07002410 /* Is this a TRB in the currently executing TD? */
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002411 ep_seg = trb_in_td(xhci, ep_ring->deq_seg, ep_ring->dequeue,
2412 td->last_trb, ep_trb_dma, false);
Alex Hee1cf4862011-06-03 15:58:25 +08002413
2414 /*
2415 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2416 * is not in the current TD pointed by ep_ring->dequeue because
2417 * that the hardware dequeue pointer still at the previous TRB
2418 * of the current TD. The previous TRB maybe a Link TD or the
2419 * last TRB of the previous TD. The command completion handle
2420 * will take care the rest.
2421 */
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002422 if (!ep_seg && (trb_comp_code == COMP_STOP ||
Hans de Goede9a548862014-08-19 15:17:56 +03002423 trb_comp_code == COMP_STOP_INVAL)) {
Alex Hee1cf4862011-06-03 15:58:25 +08002424 goto cleanup;
2425 }
2426
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002427 if (!ep_seg) {
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002428 if (!ep->skip ||
2429 !usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
Sarah Sharpad808332011-05-25 10:43:56 -07002430 /* Some host controllers give a spurious
2431 * successful event after a short transfer.
2432 * Ignore it.
2433 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03002434 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
Sarah Sharpad808332011-05-25 10:43:56 -07002435 ep_ring->last_td_was_short) {
2436 ep_ring->last_td_was_short = false;
Sarah Sharpad808332011-05-25 10:43:56 -07002437 goto cleanup;
2438 }
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002439 /* HC is busted, give up! */
2440 xhci_err(xhci,
2441 "ERROR Transfer event TRB DMA ptr not "
Hans de Goedecffb9be2014-08-20 16:41:51 +03002442 "part of current TD ep_index %d "
2443 "comp_code %u\n", ep_index,
2444 trb_comp_code);
2445 trb_in_td(xhci, ep_ring->deq_seg,
2446 ep_ring->dequeue, td->last_trb,
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002447 ep_trb_dma, true);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002448 return -ESHUTDOWN;
2449 }
2450
Mathias Nyman0c03d892016-11-11 15:13:23 +02002451 skip_isoc_td(xhci, td, event, ep, &status);
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002452 goto cleanup;
2453 }
Sarah Sharpad808332011-05-25 10:43:56 -07002454 if (trb_comp_code == COMP_SHORT_TX)
2455 ep_ring->last_td_was_short = true;
2456 else
2457 ep_ring->last_td_was_short = false;
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002458
2459 if (ep->skip) {
Andiry Xud18240d2010-07-22 15:23:25 -07002460 xhci_dbg(xhci, "Found td. Clear skip flag.\n");
2461 ep->skip = false;
2462 }
Andiry Xu986a92d2010-07-22 15:23:20 -07002463
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002464 ep_trb = &ep_seg->trbs[(ep_trb_dma - ep_seg->dma) /
2465 sizeof(*ep_trb)];
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002466 /*
2467 * No-op TRB should not trigger interrupts.
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002468 * If ep_trb is a no-op TRB, it means the
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002469 * corresponding TD has been cancelled. Just ignore
2470 * the TD.
2471 */
Mathias Nymanf97c08a2016-11-11 15:13:18 +02002472 if (trb_is_noop(ep_trb)) {
2473 xhci_dbg(xhci, "ep_trb is a no-op TRB. Skip it\n");
Dmitry Torokhov926008c2011-03-23 20:47:05 -07002474 goto cleanup;
Andiry Xud18240d2010-07-22 15:23:25 -07002475 }
2476
Mathias Nyman0c03d892016-11-11 15:13:23 +02002477 /* update the urb's actual_length and give back to the core */
Andiry Xud18240d2010-07-22 15:23:25 -07002478 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
Mathias Nyman0c03d892016-11-11 15:13:23 +02002479 process_ctrl_td(xhci, td, ep_trb, event, ep, &status);
Andiry Xu04e51902010-07-22 15:23:39 -07002480 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
Mathias Nyman0c03d892016-11-11 15:13:23 +02002481 process_isoc_td(xhci, td, ep_trb, event, ep, &status);
Andiry Xud18240d2010-07-22 15:23:25 -07002482 else
Mathias Nyman0c03d892016-11-11 15:13:23 +02002483 process_bulk_intr_td(xhci, td, ep_trb, event, ep,
2484 &status);
Andiry Xu4422da62010-07-22 15:22:55 -07002485cleanup:
Mathias Nyman3b4739b82015-10-12 11:30:12 +03002486 handling_skipped_tds = ep->skip &&
2487 trb_comp_code != COMP_MISSED_INT &&
2488 trb_comp_code != COMP_PING_ERR;
2489
Andiry Xud18240d2010-07-22 15:23:25 -07002490 /*
Mathias Nyman3b4739b82015-10-12 11:30:12 +03002491 * Do not update event ring dequeue pointer if we're in a loop
2492 * processing missed tds.
Sarah Sharp82d10092009-08-07 14:04:52 -07002493 */
Mathias Nyman3b4739b82015-10-12 11:30:12 +03002494 if (!handling_skipped_tds)
Andiry Xu3b72fca2012-03-05 17:49:32 +08002495 inc_deq(xhci, xhci->event_ring);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002496
Andiry Xud18240d2010-07-22 15:23:25 -07002497 /*
2498 * If ep->skip is set, it means there are missed tds on the
2499 * endpoint ring need to take care of.
2500 * Process them as short transfer until reach the td pointed by
2501 * the event.
2502 */
Mathias Nyman3b4739b82015-10-12 11:30:12 +03002503 } while (handling_skipped_tds);
Andiry Xud18240d2010-07-22 15:23:25 -07002504
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002505 return 0;
2506}
2507
2508/*
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002509 * This function handles all OS-owned events on the event ring. It may drop
2510 * xhci->lock between event processing (e.g. to pass up port status changes).
Matt Evans9dee9a22011-03-29 13:41:02 +11002511 * Returns >0 for "possibly more events to process" (caller should call again),
2512 * otherwise 0 if done. In future, <0 returns should indicate error code.
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002513 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002514static int xhci_handle_event(struct xhci_hcd *xhci)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002515{
2516 union xhci_trb *event;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002517 int update_ptrs = 1;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002518 int ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002519
Lu Baoluf4c8f032016-11-11 15:13:25 +02002520 /* Event ring hasn't been allocated yet. */
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002521 if (!xhci->event_ring || !xhci->event_ring->dequeue) {
Lu Baoluf4c8f032016-11-11 15:13:25 +02002522 xhci_err(xhci, "ERROR event ring not ready\n");
2523 return -ENOMEM;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002524 }
2525
2526 event = xhci->event_ring->dequeue;
2527 /* Does the HC or OS own the TRB? */
Matt Evans28ccd292011-03-29 13:40:46 +11002528 if ((le32_to_cpu(event->event_cmd.flags) & TRB_CYCLE) !=
Lu Baoluf4c8f032016-11-11 15:13:25 +02002529 xhci->event_ring->cycle_state)
Matt Evans9dee9a22011-03-29 13:41:02 +11002530 return 0;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002531
Matt Evans92a3da42011-03-29 13:40:51 +11002532 /*
2533 * Barrier between reading the TRB_CYCLE (valid) flag above and any
2534 * speculative reads of the event's flags/data below.
2535 */
2536 rmb();
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002537 /* FIXME: Handle more event types. */
Lu Baoluf4c8f032016-11-11 15:13:25 +02002538 switch (le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) {
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002539 case TRB_TYPE(TRB_COMPLETION):
2540 handle_cmd_completion(xhci, &event->event_cmd);
2541 break;
Sarah Sharp0f2a7932009-04-27 19:57:12 -07002542 case TRB_TYPE(TRB_PORT_STATUS):
2543 handle_port_status(xhci, event);
2544 update_ptrs = 0;
2545 break;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002546 case TRB_TYPE(TRB_TRANSFER):
2547 ret = handle_tx_event(xhci, &event->trans_event);
Lu Baoluf4c8f032016-11-11 15:13:25 +02002548 if (ret >= 0)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002549 update_ptrs = 0;
2550 break;
Sarah Sharp623bef92011-11-11 14:57:33 -08002551 case TRB_TYPE(TRB_DEV_NOTE):
2552 handle_device_notification(xhci, event);
2553 break;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002554 default:
Matt Evans28ccd292011-03-29 13:40:46 +11002555 if ((le32_to_cpu(event->event_cmd.flags) & TRB_TYPE_BITMASK) >=
2556 TRB_TYPE(48))
Sarah Sharp02386342010-05-24 13:25:28 -07002557 handle_vendor_event(xhci, event);
2558 else
Lu Baoluf4c8f032016-11-11 15:13:25 +02002559 xhci_warn(xhci, "ERROR unknown event type %d\n",
2560 TRB_FIELD_TO_TYPE(
2561 le32_to_cpu(event->event_cmd.flags)));
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002562 }
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002563 /* Any of the above functions may drop and re-acquire the lock, so check
2564 * to make sure a watchdog timer didn't mark the host as non-responsive.
2565 */
2566 if (xhci->xhc_state & XHCI_STATE_DYING) {
2567 xhci_dbg(xhci, "xHCI host dying, returning from "
2568 "event handler.\n");
Matt Evans9dee9a22011-03-29 13:41:02 +11002569 return 0;
Sarah Sharp6f5165c2009-10-27 10:57:01 -07002570 }
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002571
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002572 if (update_ptrs)
2573 /* Update SW event ring dequeue pointer */
Andiry Xu3b72fca2012-03-05 17:49:32 +08002574 inc_deq(xhci, xhci->event_ring);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002575
Matt Evans9dee9a22011-03-29 13:41:02 +11002576 /* Are there more items on the event ring? Caller will call us again to
2577 * check.
2578 */
2579 return 1;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002580}
Sarah Sharp9032cd52010-07-29 22:12:29 -07002581
2582/*
2583 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
2584 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
2585 * indicators of an event TRB error, but we check the status *first* to be safe.
2586 */
2587irqreturn_t xhci_irq(struct usb_hcd *hcd)
2588{
2589 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002590 u32 status;
Sarah Sharpbda53142010-07-29 22:12:38 -07002591 u64 temp_64;
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002592 union xhci_trb *event_ring_deq;
2593 dma_addr_t deq;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002594
2595 spin_lock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002596 /* Check if the xHC generated the interrupt, or the irq is shared */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02002597 status = readl(&xhci->op_regs->status);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002598 if (status == 0xffffffff)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002599 goto hw_died;
2600
Sarah Sharpc21599a2010-07-29 22:13:00 -07002601 if (!(status & STS_EINT)) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002602 spin_unlock(&xhci->lock);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002603 return IRQ_NONE;
2604 }
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002605 if (status & STS_FATAL) {
Sarah Sharp9032cd52010-07-29 22:12:29 -07002606 xhci_warn(xhci, "WARNING: Host System Error\n");
2607 xhci_halt(xhci);
2608hw_died:
Sarah Sharp9032cd52010-07-29 22:12:29 -07002609 spin_unlock(&xhci->lock);
Joe Lawrence948fa132015-04-30 17:16:04 +03002610 return IRQ_HANDLED;
Sarah Sharp9032cd52010-07-29 22:12:29 -07002611 }
2612
Sarah Sharpbda53142010-07-29 22:12:38 -07002613 /*
2614 * Clear the op reg interrupt status first,
2615 * so we can receive interrupts from other MSI-X interrupters.
2616 * Write 1 to clear the interrupt status.
2617 */
Sarah Sharp27e0dd42010-07-29 22:12:43 -07002618 status |= STS_EINT;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02002619 writel(status, &xhci->op_regs->status);
Sarah Sharpbda53142010-07-29 22:12:38 -07002620 /* FIXME when MSI-X is supported and there are multiple vectors */
2621 /* Clear the MSI-X event interrupt status */
2622
Felipe Balbicd704692012-02-29 16:46:23 +02002623 if (hcd->irq) {
Sarah Sharpc21599a2010-07-29 22:13:00 -07002624 u32 irq_pending;
2625 /* Acknowledge the PCI interrupt */
Xenia Ragiadakoub0ba9722013-11-15 05:34:06 +02002626 irq_pending = readl(&xhci->ir_set->irq_pending);
Felipe Balbi4e833c02012-03-15 16:37:08 +02002627 irq_pending |= IMAN_IP;
Xenia Ragiadakou204b7792013-11-15 05:34:07 +02002628 writel(irq_pending, &xhci->ir_set->irq_pending);
Sarah Sharpc21599a2010-07-29 22:13:00 -07002629 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002630
Gabriel Krisman Bertazi27a41a82016-06-01 18:09:07 +03002631 if (xhci->xhc_state & XHCI_STATE_DYING ||
2632 xhci->xhc_state & XHCI_STATE_HALTED) {
Sarah Sharpbda53142010-07-29 22:12:38 -07002633 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. "
2634 "Shouldn't IRQs be disabled?\n");
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002635 /* Clear the event handler busy flag (RW1C);
2636 * the event ring should be empty.
Sarah Sharpbda53142010-07-29 22:12:38 -07002637 */
Sarah Sharpf7b2e402014-01-30 13:27:49 -08002638 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharp477632d2014-01-29 14:02:00 -08002639 xhci_write_64(xhci, temp_64 | ERST_EHB,
2640 &xhci->ir_set->erst_dequeue);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002641 spin_unlock(&xhci->lock);
2642
2643 return IRQ_HANDLED;
2644 }
2645
2646 event_ring_deq = xhci->event_ring->dequeue;
2647 /* FIXME this should be a delayed service routine
2648 * that clears the EHB.
2649 */
Matt Evans9dee9a22011-03-29 13:41:02 +11002650 while (xhci_handle_event(xhci) > 0) {}
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002651
Sarah Sharpf7b2e402014-01-30 13:27:49 -08002652 temp_64 = xhci_read_64(xhci, &xhci->ir_set->erst_dequeue);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002653 /* If necessary, update the HW's version of the event ring deq ptr. */
2654 if (event_ring_deq != xhci->event_ring->dequeue) {
2655 deq = xhci_trb_virt_to_dma(xhci->event_ring->deq_seg,
2656 xhci->event_ring->dequeue);
2657 if (deq == 0)
2658 xhci_warn(xhci, "WARN something wrong with SW event "
2659 "ring dequeue ptr.\n");
2660 /* Update HC event ring dequeue pointer */
2661 temp_64 &= ERST_PTR_MASK;
2662 temp_64 |= ((u64) deq & (u64) ~ERST_PTR_MASK);
2663 }
Sarah Sharpbda53142010-07-29 22:12:38 -07002664
2665 /* Clear the event handler busy flag (RW1C); event ring is empty. */
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002666 temp_64 |= ERST_EHB;
Sarah Sharp477632d2014-01-29 14:02:00 -08002667 xhci_write_64(xhci, temp_64, &xhci->ir_set->erst_dequeue);
Sarah Sharpc06d68b2010-07-29 22:12:49 -07002668
Sarah Sharp9032cd52010-07-29 22:12:29 -07002669 spin_unlock(&xhci->lock);
2670
2671 return IRQ_HANDLED;
2672}
2673
Alex Shi851ec162013-05-24 10:54:19 +08002674irqreturn_t xhci_msi_irq(int irq, void *hcd)
Sarah Sharp9032cd52010-07-29 22:12:29 -07002675{
Alan Stern968b8222011-11-03 12:03:38 -04002676 return xhci_irq(hcd);
Sarah Sharp9032cd52010-07-29 22:12:29 -07002677}
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002678
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002679/**** Endpoint Ring Operations ****/
2680
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002681/*
2682 * Generic function for queueing a TRB on a ring.
2683 * The caller must have checked to make sure there's room on the ring.
Sarah Sharp6cc30d82010-06-10 12:25:28 -07002684 *
2685 * @more_trbs_coming: Will you enqueue more TRBs before calling
2686 * prepare_transfer()?
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002687 */
2688static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002689 bool more_trbs_coming,
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002690 u32 field1, u32 field2, u32 field3, u32 field4)
2691{
2692 struct xhci_generic_trb *trb;
2693
2694 trb = &ring->enqueue->generic;
Matt Evans28ccd292011-03-29 13:40:46 +11002695 trb->field[0] = cpu_to_le32(field1);
2696 trb->field[1] = cpu_to_le32(field2);
2697 trb->field[2] = cpu_to_le32(field3);
2698 trb->field[3] = cpu_to_le32(field4);
Andiry Xu3b72fca2012-03-05 17:49:32 +08002699 inc_enq(xhci, ring, more_trbs_coming);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07002700}
2701
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002702/*
2703 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
2704 * FIXME allocate segments if the ring is full.
2705 */
2706static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
Andiry Xu3b72fca2012-03-05 17:49:32 +08002707 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002708{
Andiry Xu8dfec612012-03-05 17:49:37 +08002709 unsigned int num_trbs_needed;
2710
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002711 /* Make sure the endpoint has been added to xHC schedule */
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002712 switch (ep_state) {
2713 case EP_STATE_DISABLED:
2714 /*
2715 * USB core changed config/interfaces without notifying us,
2716 * or hardware is reporting the wrong state.
2717 */
2718 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
2719 return -ENOENT;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002720 case EP_STATE_ERROR:
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002721 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002722 /* FIXME event handling code for error needs to clear it */
2723 /* XXX not sure if this should be -ENOENT or not */
2724 return -EINVAL;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07002725 case EP_STATE_HALTED:
2726 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002727 case EP_STATE_STOPPED:
2728 case EP_STATE_RUNNING:
2729 break;
2730 default:
2731 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
2732 /*
2733 * FIXME issue Configure Endpoint command to try to get the HC
2734 * back into a known state.
2735 */
2736 return -EINVAL;
2737 }
Andiry Xu8dfec612012-03-05 17:49:37 +08002738
2739 while (1) {
Sarah Sharp3d4b81e2014-01-31 11:52:57 -08002740 if (room_on_ring(xhci, ep_ring, num_trbs))
2741 break;
Andiry Xu8dfec612012-03-05 17:49:37 +08002742
2743 if (ep_ring == xhci->cmd_ring) {
2744 xhci_err(xhci, "Do not support expand command ring\n");
2745 return -ENOMEM;
2746 }
2747
Xenia Ragiadakou68ffb012013-08-14 06:33:56 +03002748 xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
2749 "ERROR no room on ep ring, try ring expansion");
Andiry Xu8dfec612012-03-05 17:49:37 +08002750 num_trbs_needed = num_trbs - ep_ring->num_trbs_free;
2751 if (xhci_ring_expansion(xhci, ep_ring, num_trbs_needed,
2752 mem_flags)) {
2753 xhci_err(xhci, "Ring expansion failed\n");
2754 return -ENOMEM;
2755 }
Peter Senna Tschudin261fa122012-09-12 19:03:17 +02002756 }
John Youn6c12db92010-05-10 15:33:00 -07002757
Mathias Nymand0c77d82016-06-21 10:58:07 +03002758 while (trb_is_link(ep_ring->enqueue)) {
2759 /* If we're not dealing with 0.95 hardware or isoc rings
2760 * on AMD 0.96 host, clear the chain bit.
2761 */
2762 if (!xhci_link_trb_quirk(xhci) &&
2763 !(ep_ring->type == TYPE_ISOC &&
2764 (xhci->quirks & XHCI_AMD_0x96_HOST)))
2765 ep_ring->enqueue->link.control &=
2766 cpu_to_le32(~TRB_CHAIN);
2767 else
2768 ep_ring->enqueue->link.control |=
2769 cpu_to_le32(TRB_CHAIN);
John Youn6c12db92010-05-10 15:33:00 -07002770
Mathias Nymand0c77d82016-06-21 10:58:07 +03002771 wmb();
2772 ep_ring->enqueue->link.control ^= cpu_to_le32(TRB_CYCLE);
John Youn6c12db92010-05-10 15:33:00 -07002773
Mathias Nymand0c77d82016-06-21 10:58:07 +03002774 /* Toggle the cycle bit after the last ring segment. */
2775 if (link_trb_toggles_cycle(ep_ring->enqueue))
2776 ep_ring->cycle_state ^= 1;
John Youn6c12db92010-05-10 15:33:00 -07002777
Mathias Nymand0c77d82016-06-21 10:58:07 +03002778 ep_ring->enq_seg = ep_ring->enq_seg->next;
2779 ep_ring->enqueue = ep_ring->enq_seg->trbs;
John Youn6c12db92010-05-10 15:33:00 -07002780 }
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002781 return 0;
2782}
2783
Sarah Sharp23e3be12009-04-29 19:05:20 -07002784static int prepare_transfer(struct xhci_hcd *xhci,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002785 struct xhci_virt_device *xdev,
2786 unsigned int ep_index,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002787 unsigned int stream_id,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002788 unsigned int num_trbs,
2789 struct urb *urb,
Andiry Xu8e51adc2010-07-22 15:23:31 -07002790 unsigned int td_index,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002791 gfp_t mem_flags)
2792{
2793 int ret;
Andiry Xu8e51adc2010-07-22 15:23:31 -07002794 struct urb_priv *urb_priv;
2795 struct xhci_td *td;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002796 struct xhci_ring *ep_ring;
John Yound115b042009-07-27 12:05:15 -07002797 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002798
2799 ep_ring = xhci_stream_id_to_ring(xdev, ep_index, stream_id);
2800 if (!ep_ring) {
2801 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
2802 stream_id);
2803 return -EINVAL;
2804 }
2805
Mathias Nyman5071e6b2016-11-11 15:13:28 +02002806 ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
Andiry Xu3b72fca2012-03-05 17:49:32 +08002807 num_trbs, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002808 if (ret)
2809 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002810
Andiry Xu8e51adc2010-07-22 15:23:31 -07002811 urb_priv = urb->hcpriv;
2812 td = urb_priv->td[td_index];
2813
2814 INIT_LIST_HEAD(&td->td_list);
2815 INIT_LIST_HEAD(&td->cancelled_td_list);
2816
2817 if (td_index == 0) {
Sarah Sharp214f76f2010-10-26 11:22:02 -07002818 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
Sarah Sharpd13565c2011-07-22 14:34:34 -07002819 if (unlikely(ret))
Andiry Xu8e51adc2010-07-22 15:23:31 -07002820 return ret;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002821 }
2822
Andiry Xu8e51adc2010-07-22 15:23:31 -07002823 td->urb = urb;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002824 /* Add this TD to the tail of the endpoint ring's TD list */
Andiry Xu8e51adc2010-07-22 15:23:31 -07002825 list_add_tail(&td->td_list, &ep_ring->td_list);
2826 td->start_seg = ep_ring->enq_seg;
2827 td->first_trb = ep_ring->enqueue;
2828
2829 urb_priv->td[td_index] = td;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07002830
2831 return 0;
2832}
2833
Alexandr Ivanovd2510342016-04-22 13:17:09 +03002834static unsigned int count_trbs(u64 addr, u64 len)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002835{
Alexandr Ivanovd2510342016-04-22 13:17:09 +03002836 unsigned int num_trbs;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002837
Alexandr Ivanovd2510342016-04-22 13:17:09 +03002838 num_trbs = DIV_ROUND_UP(len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
2839 TRB_MAX_BUFF_SIZE);
2840 if (num_trbs == 0)
2841 num_trbs++;
Sarah Sharp8a96c052009-04-27 19:59:19 -07002842
Sarah Sharp8a96c052009-04-27 19:59:19 -07002843 return num_trbs;
2844}
2845
Alexandr Ivanovd2510342016-04-22 13:17:09 +03002846static inline unsigned int count_trbs_needed(struct urb *urb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002847{
Alexandr Ivanovd2510342016-04-22 13:17:09 +03002848 return count_trbs(urb->transfer_dma, urb->transfer_buffer_length);
2849}
2850
2851static unsigned int count_sg_trbs_needed(struct urb *urb)
2852{
2853 struct scatterlist *sg;
2854 unsigned int i, len, full_len, num_trbs = 0;
2855
2856 full_len = urb->transfer_buffer_length;
2857
2858 for_each_sg(urb->sg, sg, urb->num_mapped_sgs, i) {
2859 len = sg_dma_len(sg);
2860 num_trbs += count_trbs(sg_dma_address(sg), len);
2861 len = min_t(unsigned int, len, full_len);
2862 full_len -= len;
2863 if (full_len == 0)
2864 break;
2865 }
2866
2867 return num_trbs;
2868}
2869
2870static unsigned int count_isoc_trbs_needed(struct urb *urb, int i)
2871{
2872 u64 addr, len;
2873
2874 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
2875 len = urb->iso_frame_desc[i].length;
2876
2877 return count_trbs(addr, len);
2878}
2879
2880static void check_trb_math(struct urb *urb, int running_total)
2881{
2882 if (unlikely(running_total != urb->transfer_buffer_length))
Paul Zimmermana2490182011-02-12 14:06:44 -08002883 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
Sarah Sharp8a96c052009-04-27 19:59:19 -07002884 "queued %#x (%d), asked for %#x (%d)\n",
2885 __func__,
2886 urb->ep->desc.bEndpointAddress,
2887 running_total, running_total,
2888 urb->transfer_buffer_length,
2889 urb->transfer_buffer_length);
2890}
2891
Sarah Sharp23e3be12009-04-29 19:05:20 -07002892static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
Sarah Sharpe9df17e2010-04-02 15:34:43 -07002893 unsigned int ep_index, unsigned int stream_id, int start_cycle,
Andiry Xue1eab2e2011-01-04 16:30:39 -08002894 struct xhci_generic_trb *start_trb)
Sarah Sharp8a96c052009-04-27 19:59:19 -07002895{
Sarah Sharp8a96c052009-04-27 19:59:19 -07002896 /*
2897 * Pass all the TRBs to the hardware at once and make sure this write
2898 * isn't reordered.
2899 */
2900 wmb();
Andiry Xu50f7b522010-12-20 15:09:34 +08002901 if (start_cycle)
Matt Evans28ccd292011-03-29 13:40:46 +11002902 start_trb->field[3] |= cpu_to_le32(start_cycle);
Andiry Xu50f7b522010-12-20 15:09:34 +08002903 else
Matt Evans28ccd292011-03-29 13:40:46 +11002904 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
Andiry Xube88fe42010-10-14 07:22:57 -07002905 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
Sarah Sharp8a96c052009-04-27 19:59:19 -07002906}
2907
Alexandr Ivanov78140152016-04-22 13:17:11 +03002908static void check_interval(struct xhci_hcd *xhci, struct urb *urb,
2909 struct xhci_ep_ctx *ep_ctx)
Sarah Sharp624defa2009-09-02 12:14:28 -07002910{
Sarah Sharp624defa2009-09-02 12:14:28 -07002911 int xhci_interval;
2912 int ep_interval;
2913
Matt Evans28ccd292011-03-29 13:40:46 +11002914 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
Sarah Sharp624defa2009-09-02 12:14:28 -07002915 ep_interval = urb->interval;
Alexandr Ivanov78140152016-04-22 13:17:11 +03002916
Sarah Sharp624defa2009-09-02 12:14:28 -07002917 /* Convert to microframes */
2918 if (urb->dev->speed == USB_SPEED_LOW ||
2919 urb->dev->speed == USB_SPEED_FULL)
2920 ep_interval *= 8;
Alexandr Ivanov78140152016-04-22 13:17:11 +03002921
Sarah Sharp624defa2009-09-02 12:14:28 -07002922 /* FIXME change this to a warning and a suggestion to use the new API
2923 * to set the polling interval (once the API is added).
2924 */
2925 if (xhci_interval != ep_interval) {
Dmitry Kasatkin0730d522013-08-27 17:47:35 +03002926 dev_dbg_ratelimited(&urb->dev->dev,
2927 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
2928 ep_interval, ep_interval == 1 ? "" : "s",
2929 xhci_interval, xhci_interval == 1 ? "" : "s");
Sarah Sharp624defa2009-09-02 12:14:28 -07002930 urb->interval = xhci_interval;
2931 /* Convert back to frames for LS/FS devices */
2932 if (urb->dev->speed == USB_SPEED_LOW ||
2933 urb->dev->speed == USB_SPEED_FULL)
2934 urb->interval /= 8;
2935 }
Alexandr Ivanov78140152016-04-22 13:17:11 +03002936}
2937
2938/*
2939 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
2940 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
2941 * (comprised of sg list entries) can take several service intervals to
2942 * transmit.
2943 */
2944int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
2945 struct urb *urb, int slot_id, unsigned int ep_index)
2946{
2947 struct xhci_ep_ctx *ep_ctx;
2948
2949 ep_ctx = xhci_get_ep_ctx(xhci, xhci->devs[slot_id]->out_ctx, ep_index);
2950 check_interval(xhci, urb, ep_ctx);
2951
Dan Carpenter3fc82062012-03-28 10:30:26 +03002952 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
Sarah Sharp624defa2009-09-02 12:14:28 -07002953}
2954
Sarah Sharp04dd9502009-11-11 10:28:30 -08002955/*
Sarah Sharp4525c0a2012-10-25 15:56:40 -07002956 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
2957 * packets remaining in the TD (*not* including this TRB).
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002958 *
2959 * Total TD packet count = total_packet_count =
Sarah Sharp4525c0a2012-10-25 15:56:40 -07002960 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002961 *
2962 * Packets transferred up to and including this TRB = packets_transferred =
2963 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
2964 *
2965 * TD size = total_packet_count - packets_transferred
2966 *
Mathias Nymanc840d6c2015-10-09 13:30:08 +03002967 * For xHCI 0.96 and older, TD size field should be the remaining bytes
2968 * including this TRB, right shifted by 10
2969 *
2970 * For all hosts it must fit in bits 21:17, so it can't be bigger than 31.
2971 * This is taken care of in the TRB_TD_SIZE() macro
2972 *
Sarah Sharp4525c0a2012-10-25 15:56:40 -07002973 * The last TRB in a TD must have the TD size set to zero.
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002974 */
Mathias Nymanc840d6c2015-10-09 13:30:08 +03002975static u32 xhci_td_remainder(struct xhci_hcd *xhci, int transferred,
2976 int trb_buff_len, unsigned int td_total_len,
Mathias Nyman124c3932016-06-21 10:57:59 +03002977 struct urb *urb, bool more_trbs_coming)
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002978{
Mathias Nymanc840d6c2015-10-09 13:30:08 +03002979 u32 maxp, total_packet_count;
2980
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02002981 /* MTK xHCI is mostly 0.97 but contains some features from 1.0 */
2982 if (xhci->hci_version < 0x100 && !(xhci->quirks & XHCI_MTK_HOST))
Mathias Nymanc840d6c2015-10-09 13:30:08 +03002983 return ((td_total_len - transferred) >> 10);
2984
Sarah Sharp48df4a62011-08-12 10:23:01 -07002985 /* One TRB with a zero-length data packet. */
Mathias Nyman124c3932016-06-21 10:57:59 +03002986 if (!more_trbs_coming || (transferred == 0 && trb_buff_len == 0) ||
Mathias Nymanc840d6c2015-10-09 13:30:08 +03002987 trb_buff_len == td_total_len)
Sarah Sharp48df4a62011-08-12 10:23:01 -07002988 return 0;
2989
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02002990 /* for MTK xHCI, TD size doesn't include this TRB */
2991 if (xhci->quirks & XHCI_MTK_HOST)
2992 trb_buff_len = 0;
2993
2994 maxp = GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
2995 total_packet_count = DIV_ROUND_UP(td_total_len, maxp);
2996
Mathias Nymanc840d6c2015-10-09 13:30:08 +03002997 /* Queueing functions don't count the current TRB into transferred */
2998 return (total_packet_count - ((transferred + trb_buff_len) / maxp));
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07002999}
3000
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003001
Mathias Nyman474ed232016-06-21 10:58:01 +03003002static int xhci_align_td(struct xhci_hcd *xhci, struct urb *urb, u32 enqd_len,
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003003 u32 *trb_buff_len, struct xhci_segment *seg)
Mathias Nyman474ed232016-06-21 10:58:01 +03003004{
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003005 struct device *dev = xhci_to_hcd(xhci)->self.controller;
Mathias Nyman474ed232016-06-21 10:58:01 +03003006 unsigned int unalign;
3007 unsigned int max_pkt;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003008 u32 new_buff_len;
Mathias Nyman474ed232016-06-21 10:58:01 +03003009
3010 max_pkt = GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
3011 unalign = (enqd_len + *trb_buff_len) % max_pkt;
3012
3013 /* we got lucky, last normal TRB data on segment is packet aligned */
3014 if (unalign == 0)
3015 return 0;
3016
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003017 xhci_dbg(xhci, "Unaligned %d bytes, buff len %d\n",
3018 unalign, *trb_buff_len);
3019
Mathias Nyman474ed232016-06-21 10:58:01 +03003020 /* is the last nornal TRB alignable by splitting it */
3021 if (*trb_buff_len > unalign) {
3022 *trb_buff_len -= unalign;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003023 xhci_dbg(xhci, "split align, new buff len %d\n", *trb_buff_len);
Mathias Nyman474ed232016-06-21 10:58:01 +03003024 return 0;
3025 }
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003026
3027 /*
3028 * We want enqd_len + trb_buff_len to sum up to a number aligned to
3029 * number which is divisible by the endpoint's wMaxPacketSize. IOW:
3030 * (size of currently enqueued TRBs + remainder) % wMaxPacketSize == 0.
3031 */
3032 new_buff_len = max_pkt - (enqd_len % max_pkt);
3033
3034 if (new_buff_len > (urb->transfer_buffer_length - enqd_len))
3035 new_buff_len = (urb->transfer_buffer_length - enqd_len);
3036
3037 /* create a max max_pkt sized bounce buffer pointed to by last trb */
3038 if (usb_urb_dir_out(urb)) {
3039 sg_pcopy_to_buffer(urb->sg, urb->num_mapped_sgs,
3040 seg->bounce_buf, new_buff_len, enqd_len);
3041 seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3042 max_pkt, DMA_TO_DEVICE);
3043 } else {
3044 seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3045 max_pkt, DMA_FROM_DEVICE);
3046 }
3047
3048 if (dma_mapping_error(dev, seg->bounce_dma)) {
3049 /* try without aligning. Some host controllers survive */
3050 xhci_warn(xhci, "Failed mapping bounce buffer, not aligning\n");
3051 return 0;
3052 }
3053 *trb_buff_len = new_buff_len;
3054 seg->bounce_len = new_buff_len;
3055 seg->bounce_offs = enqd_len;
3056
3057 xhci_dbg(xhci, "Bounce align, new buff len %d\n", *trb_buff_len);
3058
Mathias Nyman474ed232016-06-21 10:58:01 +03003059 return 1;
3060}
3061
Sarah Sharpb10de142009-04-27 19:58:50 -07003062/* This is very similar to what ehci-q.c qtd_fill() does */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003063int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpb10de142009-04-27 19:58:50 -07003064 struct urb *urb, int slot_id, unsigned int ep_index)
3065{
Mathias Nyman5a5a0b12016-06-21 10:57:57 +03003066 struct xhci_ring *ring;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003067 struct urb_priv *urb_priv;
Sarah Sharpb10de142009-04-27 19:58:50 -07003068 struct xhci_td *td;
Sarah Sharpb10de142009-04-27 19:58:50 -07003069 struct xhci_generic_trb *start_trb;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003070 struct scatterlist *sg = NULL;
Mathias Nyman5a83f042016-06-21 10:57:58 +03003071 bool more_trbs_coming = true;
3072 bool need_zero_pkt = false;
Mathias Nyman86065c22016-06-21 10:58:00 +03003073 bool first_trb = true;
3074 unsigned int num_trbs;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003075 unsigned int start_cycle, num_sgs = 0;
Mathias Nyman86065c22016-06-21 10:58:00 +03003076 unsigned int enqd_len, block_len, trb_buff_len, full_len;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003077 int sent_len, ret;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003078 u32 field, length_field, remainder;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003079 u64 addr, send_addr;
Sarah Sharpb10de142009-04-27 19:58:50 -07003080
Mathias Nyman5a5a0b12016-06-21 10:57:57 +03003081 ring = xhci_urb_to_transfer_ring(xhci, urb);
3082 if (!ring)
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003083 return -EINVAL;
Sarah Sharpb10de142009-04-27 19:58:50 -07003084
Mathias Nyman86065c22016-06-21 10:58:00 +03003085 full_len = urb->transfer_buffer_length;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003086 /* If we have scatter/gather list, we use it. */
3087 if (urb->num_sgs) {
3088 num_sgs = urb->num_mapped_sgs;
3089 sg = urb->sg;
Mathias Nyman86065c22016-06-21 10:58:00 +03003090 addr = (u64) sg_dma_address(sg);
3091 block_len = sg_dma_len(sg);
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003092 num_trbs = count_sg_trbs_needed(urb);
Mathias Nyman86065c22016-06-21 10:58:00 +03003093 } else {
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003094 num_trbs = count_trbs_needed(urb);
Mathias Nyman86065c22016-06-21 10:58:00 +03003095 addr = (u64) urb->transfer_dma;
3096 block_len = full_len;
3097 }
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003098 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3099 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003100 num_trbs, urb, 0, mem_flags);
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003101 if (unlikely(ret < 0))
Sarah Sharpb10de142009-04-27 19:58:50 -07003102 return ret;
3103
Andiry Xu8e51adc2010-07-22 15:23:31 -07003104 urb_priv = urb->hcpriv;
Reyad Attiyat4758dcd2015-08-06 19:23:58 +03003105
3106 /* Deal with URB_ZERO_PACKET - need one more td/trb */
Mathias Nyman5a83f042016-06-21 10:57:58 +03003107 if (urb->transfer_flags & URB_ZERO_PACKET && urb_priv->length > 1)
3108 need_zero_pkt = true;
Reyad Attiyat4758dcd2015-08-06 19:23:58 +03003109
Andiry Xu8e51adc2010-07-22 15:23:31 -07003110 td = urb_priv->td[0];
3111
Sarah Sharpb10de142009-04-27 19:58:50 -07003112 /*
3113 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3114 * until we've finished creating all the other TRBs. The ring's cycle
3115 * state may change as we enqueue the other TRBs, so save it too.
3116 */
Mathias Nyman5a5a0b12016-06-21 10:57:57 +03003117 start_trb = &ring->enqueue->generic;
3118 start_cycle = ring->cycle_state;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003119 send_addr = addr;
Sarah Sharpb10de142009-04-27 19:58:50 -07003120
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003121 /* Queue the TRBs, even if they are zero-length */
Alban Browaeys0d2daad2016-08-16 10:18:04 +03003122 for (enqd_len = 0; first_trb || enqd_len < full_len;
3123 enqd_len += trb_buff_len) {
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003124 field = TRB_TYPE(TRB_NORMAL);
3125
Mathias Nyman86065c22016-06-21 10:58:00 +03003126 /* TRB buffer should not cross 64KB boundaries */
3127 trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
3128 trb_buff_len = min_t(unsigned int, trb_buff_len, block_len);
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003129
Mathias Nyman86065c22016-06-21 10:58:00 +03003130 if (enqd_len + trb_buff_len > full_len)
3131 trb_buff_len = full_len - enqd_len;
Sarah Sharpb10de142009-04-27 19:58:50 -07003132
3133 /* Don't change the cycle bit of the first TRB until later */
Mathias Nyman86065c22016-06-21 10:58:00 +03003134 if (first_trb) {
3135 first_trb = false;
Andiry Xu50f7b522010-12-20 15:09:34 +08003136 if (start_cycle == 0)
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003137 field |= TRB_CYCLE;
Andiry Xu50f7b522010-12-20 15:09:34 +08003138 } else
Mathias Nyman5a5a0b12016-06-21 10:57:57 +03003139 field |= ring->cycle_state;
Sarah Sharpb10de142009-04-27 19:58:50 -07003140
3141 /* Chain all the TRBs together; clear the chain bit in the last
3142 * TRB to indicate it's the last TRB in the chain.
3143 */
Mathias Nyman86065c22016-06-21 10:58:00 +03003144 if (enqd_len + trb_buff_len < full_len) {
Sarah Sharpb10de142009-04-27 19:58:50 -07003145 field |= TRB_CHAIN;
Mathias Nyman2d98ef42016-06-21 10:58:04 +03003146 if (trb_is_link(ring->enqueue + 1)) {
Mathias Nyman474ed232016-06-21 10:58:01 +03003147 if (xhci_align_td(xhci, urb, enqd_len,
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003148 &trb_buff_len,
3149 ring->enq_seg)) {
3150 send_addr = ring->enq_seg->bounce_dma;
3151 /* assuming TD won't span 2 segs */
3152 td->bounce_seg = ring->enq_seg;
3153 }
Mathias Nyman474ed232016-06-21 10:58:01 +03003154 }
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003155 }
3156 if (enqd_len + trb_buff_len >= full_len) {
3157 field &= ~TRB_CHAIN;
Sarah Sharpb10de142009-04-27 19:58:50 -07003158 field |= TRB_IOC;
Mathias Nyman124c3932016-06-21 10:57:59 +03003159 more_trbs_coming = false;
Mathias Nyman5a83f042016-06-21 10:57:58 +03003160 td->last_trb = ring->enqueue;
Sarah Sharpb10de142009-04-27 19:58:50 -07003161 }
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003162
3163 /* Only set interrupt on short packet for IN endpoints */
3164 if (usb_urb_dir_in(urb))
3165 field |= TRB_ISP;
3166
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003167 /* Set the TRB length, TD size, and interrupter fields. */
Mathias Nyman86065c22016-06-21 10:58:00 +03003168 remainder = xhci_td_remainder(xhci, enqd_len, trb_buff_len,
3169 full_len, urb, more_trbs_coming);
3170
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003171 length_field = TRB_LEN(trb_buff_len) |
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003172 TRB_TD_SIZE(remainder) |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003173 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003174
Mathias Nyman124c3932016-06-21 10:57:59 +03003175 queue_trb(xhci, ring, more_trbs_coming | need_zero_pkt,
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003176 lower_32_bits(send_addr),
3177 upper_32_bits(send_addr),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003178 length_field,
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003179 field);
3180
Sarah Sharpb10de142009-04-27 19:58:50 -07003181 addr += trb_buff_len;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003182 sent_len = trb_buff_len;
Sarah Sharpb10de142009-04-27 19:58:50 -07003183
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003184 while (sg && sent_len >= block_len) {
Mathias Nyman86065c22016-06-21 10:58:00 +03003185 /* New sg entry */
3186 --num_sgs;
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003187 sent_len -= block_len;
Mathias Nyman86065c22016-06-21 10:58:00 +03003188 if (num_sgs != 0) {
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003189 sg = sg_next(sg);
Mathias Nyman86065c22016-06-21 10:58:00 +03003190 block_len = sg_dma_len(sg);
3191 addr = (u64) sg_dma_address(sg);
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003192 addr += sent_len;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003193 }
3194 }
Mathias Nymanf9c589e2016-06-21 10:58:02 +03003195 block_len -= sent_len;
3196 send_addr = addr;
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003197 }
3198
Mathias Nyman5a83f042016-06-21 10:57:58 +03003199 if (need_zero_pkt) {
3200 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3201 ep_index, urb->stream_id,
3202 1, urb, 1, mem_flags);
3203 urb_priv->td[1]->last_trb = ring->enqueue;
3204 field = TRB_TYPE(TRB_NORMAL) | ring->cycle_state | TRB_IOC;
3205 queue_trb(xhci, ring, 0, 0, 0, TRB_INTR_TARGET(0), field);
3206 }
3207
Mathias Nyman86065c22016-06-21 10:58:00 +03003208 check_trb_math(urb, enqd_len);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003209 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003210 start_cycle, start_trb);
Sarah Sharpb10de142009-04-27 19:58:50 -07003211 return 0;
3212}
3213
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003214/* Caller must have locked xhci->lock */
Sarah Sharp23e3be12009-04-29 19:05:20 -07003215int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003216 struct urb *urb, int slot_id, unsigned int ep_index)
3217{
3218 struct xhci_ring *ep_ring;
3219 int num_trbs;
3220 int ret;
3221 struct usb_ctrlrequest *setup;
3222 struct xhci_generic_trb *start_trb;
3223 int start_cycle;
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003224 u32 field, length_field, remainder;
Andiry Xu8e51adc2010-07-22 15:23:31 -07003225 struct urb_priv *urb_priv;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003226 struct xhci_td *td;
3227
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003228 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3229 if (!ep_ring)
3230 return -EINVAL;
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003231
3232 /*
3233 * Need to copy setup packet into setup TRB, so we can't use the setup
3234 * DMA address.
3235 */
3236 if (!urb->setup_packet)
3237 return -EINVAL;
3238
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003239 /* 1 TRB for setup, 1 for status */
3240 num_trbs = 2;
3241 /*
3242 * Don't need to check if we need additional event data and normal TRBs,
3243 * since data in control transfers will never get bigger than 16MB
3244 * XXX: can we get a buffer that crosses 64KB boundaries?
3245 */
3246 if (urb->transfer_buffer_length > 0)
3247 num_trbs++;
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003248 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3249 ep_index, urb->stream_id,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003250 num_trbs, urb, 0, mem_flags);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003251 if (ret < 0)
3252 return ret;
3253
Andiry Xu8e51adc2010-07-22 15:23:31 -07003254 urb_priv = urb->hcpriv;
3255 td = urb_priv->td[0];
3256
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003257 /*
3258 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3259 * until we've finished creating all the other TRBs. The ring's cycle
3260 * state may change as we enqueue the other TRBs, so save it too.
3261 */
3262 start_trb = &ep_ring->enqueue->generic;
3263 start_cycle = ep_ring->cycle_state;
3264
3265 /* Queue setup TRB - see section 6.4.1.2.1 */
3266 /* FIXME better way to translate setup_packet into two u32 fields? */
3267 setup = (struct usb_ctrlrequest *) urb->setup_packet;
Andiry Xu50f7b522010-12-20 15:09:34 +08003268 field = 0;
3269 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3270 if (start_cycle == 0)
3271 field |= 0x1;
Andiry Xub83cdc82011-05-05 18:13:56 +08003272
Mathias Nymandca77942015-09-21 17:46:16 +03003273 /* xHCI 1.0/1.1 6.4.1.2.1: Transfer Type field */
Chunfeng Yun0cbd4b32015-11-24 13:09:55 +02003274 if ((xhci->hci_version >= 0x100) || (xhci->quirks & XHCI_MTK_HOST)) {
Andiry Xub83cdc82011-05-05 18:13:56 +08003275 if (urb->transfer_buffer_length > 0) {
3276 if (setup->bRequestType & USB_DIR_IN)
3277 field |= TRB_TX_TYPE(TRB_DATA_IN);
3278 else
3279 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3280 }
3281 }
3282
Andiry Xu3b72fca2012-03-05 17:49:32 +08003283 queue_trb(xhci, ep_ring, true,
Matt Evans28ccd292011-03-29 13:40:46 +11003284 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3285 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3286 TRB_LEN(8) | TRB_INTR_TARGET(0),
3287 /* Immediate data in pointer */
3288 field);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003289
3290 /* If there's data, queue data TRBs */
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003291 /* Only set interrupt on short packet for IN endpoints */
3292 if (usb_urb_dir_in(urb))
3293 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3294 else
3295 field = TRB_TYPE(TRB_DATA);
3296
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003297 remainder = xhci_td_remainder(xhci, 0,
3298 urb->transfer_buffer_length,
3299 urb->transfer_buffer_length,
3300 urb, 1);
3301
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003302 length_field = TRB_LEN(urb->transfer_buffer_length) |
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003303 TRB_TD_SIZE(remainder) |
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003304 TRB_INTR_TARGET(0);
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003305
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003306 if (urb->transfer_buffer_length > 0) {
3307 if (setup->bRequestType & USB_DIR_IN)
3308 field |= TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003309 queue_trb(xhci, ep_ring, true,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003310 lower_32_bits(urb->transfer_dma),
3311 upper_32_bits(urb->transfer_dma),
Sarah Sharpf9dc68f2009-07-27 12:03:07 -07003312 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003313 field | ep_ring->cycle_state);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003314 }
3315
3316 /* Save the DMA address of the last TRB in the TD */
3317 td->last_trb = ep_ring->enqueue;
3318
3319 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3320 /* If the device sent data, the status stage is an OUT transfer */
3321 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3322 field = 0;
3323 else
3324 field = TRB_DIR_IN;
Andiry Xu3b72fca2012-03-05 17:49:32 +08003325 queue_trb(xhci, ep_ring, false,
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003326 0,
3327 0,
3328 TRB_INTR_TARGET(0),
3329 /* Event on completion */
3330 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3331
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003332 giveback_first_trb(xhci, slot_id, ep_index, 0,
Andiry Xue1eab2e2011-01-04 16:30:39 -08003333 start_cycle, start_trb);
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003334 return 0;
3335}
3336
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003337/*
3338 * The transfer burst count field of the isochronous TRB defines the number of
3339 * bursts that are required to move all packets in this TD. Only SuperSpeed
3340 * devices can burst up to bMaxBurst number of packets per service interval.
3341 * This field is zero based, meaning a value of zero in the field means one
3342 * burst. Basically, for everything but SuperSpeed devices, this field will be
3343 * zero. Only xHCI 1.0 host controllers support this field.
3344 */
3345static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003346 struct urb *urb, unsigned int total_packet_count)
3347{
3348 unsigned int max_burst;
3349
Mathias Nyman09c352e2016-02-12 16:40:17 +02003350 if (xhci->hci_version < 0x100 || urb->dev->speed < USB_SPEED_SUPER)
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003351 return 0;
3352
3353 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
Mathias Nyman3213b152014-06-24 17:14:41 +03003354 return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1;
Sarah Sharp5cd43e32011-04-08 09:37:29 -07003355}
3356
Sarah Sharpb61d3782011-04-19 17:43:33 -07003357/*
3358 * Returns the number of packets in the last "burst" of packets. This field is
3359 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3360 * the last burst packet count is equal to the total number of packets in the
3361 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3362 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3363 * contain 1 to (bMaxBurst + 1) packets.
3364 */
3365static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
Sarah Sharpb61d3782011-04-19 17:43:33 -07003366 struct urb *urb, unsigned int total_packet_count)
3367{
3368 unsigned int max_burst;
3369 unsigned int residue;
3370
3371 if (xhci->hci_version < 0x100)
3372 return 0;
3373
Mathias Nyman09c352e2016-02-12 16:40:17 +02003374 if (urb->dev->speed >= USB_SPEED_SUPER) {
Sarah Sharpb61d3782011-04-19 17:43:33 -07003375 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3376 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3377 residue = total_packet_count % (max_burst + 1);
3378 /* If residue is zero, the last burst contains (max_burst + 1)
3379 * number of packets, but the TLBPC field is zero-based.
3380 */
3381 if (residue == 0)
3382 return max_burst;
3383 return residue - 1;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003384 }
Mathias Nyman09c352e2016-02-12 16:40:17 +02003385 if (total_packet_count == 0)
3386 return 0;
3387 return total_packet_count - 1;
Sarah Sharpb61d3782011-04-19 17:43:33 -07003388}
3389
Lu Baolu79b80942015-08-06 19:24:00 +03003390/*
3391 * Calculates Frame ID field of the isochronous TRB identifies the
3392 * target frame that the Interval associated with this Isochronous
3393 * Transfer Descriptor will start on. Refer to 4.11.2.5 in 1.1 spec.
3394 *
3395 * Returns actual frame id on success, negative value on error.
3396 */
3397static int xhci_get_isoc_frame_id(struct xhci_hcd *xhci,
3398 struct urb *urb, int index)
3399{
3400 int start_frame, ist, ret = 0;
3401 int start_frame_id, end_frame_id, current_frame_id;
3402
3403 if (urb->dev->speed == USB_SPEED_LOW ||
3404 urb->dev->speed == USB_SPEED_FULL)
3405 start_frame = urb->start_frame + index * urb->interval;
3406 else
3407 start_frame = (urb->start_frame + index * urb->interval) >> 3;
3408
3409 /* Isochronous Scheduling Threshold (IST, bits 0~3 in HCSPARAMS2):
3410 *
3411 * If bit [3] of IST is cleared to '0', software can add a TRB no
3412 * later than IST[2:0] Microframes before that TRB is scheduled to
3413 * be executed.
3414 * If bit [3] of IST is set to '1', software can add a TRB no later
3415 * than IST[2:0] Frames before that TRB is scheduled to be executed.
3416 */
3417 ist = HCS_IST(xhci->hcs_params2) & 0x7;
3418 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3419 ist <<= 3;
3420
3421 /* Software shall not schedule an Isoch TD with a Frame ID value that
3422 * is less than the Start Frame ID or greater than the End Frame ID,
3423 * where:
3424 *
3425 * End Frame ID = (Current MFINDEX register value + 895 ms.) MOD 2048
3426 * Start Frame ID = (Current MFINDEX register value + IST + 1) MOD 2048
3427 *
3428 * Both the End Frame ID and Start Frame ID values are calculated
3429 * in microframes. When software determines the valid Frame ID value;
3430 * The End Frame ID value should be rounded down to the nearest Frame
3431 * boundary, and the Start Frame ID value should be rounded up to the
3432 * nearest Frame boundary.
3433 */
3434 current_frame_id = readl(&xhci->run_regs->microframe_index);
3435 start_frame_id = roundup(current_frame_id + ist + 1, 8);
3436 end_frame_id = rounddown(current_frame_id + 895 * 8, 8);
3437
3438 start_frame &= 0x7ff;
3439 start_frame_id = (start_frame_id >> 3) & 0x7ff;
3440 end_frame_id = (end_frame_id >> 3) & 0x7ff;
3441
3442 xhci_dbg(xhci, "%s: index %d, reg 0x%x start_frame_id 0x%x, end_frame_id 0x%x, start_frame 0x%x\n",
3443 __func__, index, readl(&xhci->run_regs->microframe_index),
3444 start_frame_id, end_frame_id, start_frame);
3445
3446 if (start_frame_id < end_frame_id) {
3447 if (start_frame > end_frame_id ||
3448 start_frame < start_frame_id)
3449 ret = -EINVAL;
3450 } else if (start_frame_id > end_frame_id) {
3451 if ((start_frame > end_frame_id &&
3452 start_frame < start_frame_id))
3453 ret = -EINVAL;
3454 } else {
3455 ret = -EINVAL;
3456 }
3457
3458 if (index == 0) {
3459 if (ret == -EINVAL || start_frame == start_frame_id) {
3460 start_frame = start_frame_id + 1;
3461 if (urb->dev->speed == USB_SPEED_LOW ||
3462 urb->dev->speed == USB_SPEED_FULL)
3463 urb->start_frame = start_frame;
3464 else
3465 urb->start_frame = start_frame << 3;
3466 ret = 0;
3467 }
3468 }
3469
3470 if (ret) {
3471 xhci_warn(xhci, "Frame ID %d (reg %d, index %d) beyond range (%d, %d)\n",
3472 start_frame, current_frame_id, index,
3473 start_frame_id, end_frame_id);
3474 xhci_warn(xhci, "Ignore frame ID field, use SIA bit instead\n");
3475 return ret;
3476 }
3477
3478 return start_frame;
3479}
3480
Andiry Xu04e51902010-07-22 15:23:39 -07003481/* This is for isoc transfer */
3482static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3483 struct urb *urb, int slot_id, unsigned int ep_index)
3484{
3485 struct xhci_ring *ep_ring;
3486 struct urb_priv *urb_priv;
3487 struct xhci_td *td;
3488 int num_tds, trbs_per_td;
3489 struct xhci_generic_trb *start_trb;
3490 bool first_trb;
3491 int start_cycle;
3492 u32 field, length_field;
3493 int running_total, trb_buff_len, td_len, td_remain_len, ret;
3494 u64 start_addr, addr;
3495 int i, j;
Andiry Xu47cbf692010-12-20 14:49:48 +08003496 bool more_trbs_coming;
Lu Baolu79b80942015-08-06 19:24:00 +03003497 struct xhci_virt_ep *xep;
Mathias Nyman09c352e2016-02-12 16:40:17 +02003498 int frame_id;
Andiry Xu04e51902010-07-22 15:23:39 -07003499
Lu Baolu79b80942015-08-06 19:24:00 +03003500 xep = &xhci->devs[slot_id]->eps[ep_index];
Andiry Xu04e51902010-07-22 15:23:39 -07003501 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
3502
3503 num_tds = urb->number_of_packets;
3504 if (num_tds < 1) {
3505 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
3506 return -EINVAL;
3507 }
Andiry Xu04e51902010-07-22 15:23:39 -07003508 start_addr = (u64) urb->transfer_dma;
3509 start_trb = &ep_ring->enqueue->generic;
3510 start_cycle = ep_ring->cycle_state;
3511
Sarah Sharp522989a2011-07-29 12:44:32 -07003512 urb_priv = urb->hcpriv;
Mathias Nyman09c352e2016-02-12 16:40:17 +02003513 /* Queue the TRBs for each TD, even if they are zero-length */
Andiry Xu04e51902010-07-22 15:23:39 -07003514 for (i = 0; i < num_tds; i++) {
Mathias Nyman09c352e2016-02-12 16:40:17 +02003515 unsigned int total_pkt_count, max_pkt;
3516 unsigned int burst_count, last_burst_pkt_count;
3517 u32 sia_frame_id;
Andiry Xu04e51902010-07-22 15:23:39 -07003518
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003519 first_trb = true;
Andiry Xu04e51902010-07-22 15:23:39 -07003520 running_total = 0;
3521 addr = start_addr + urb->iso_frame_desc[i].offset;
3522 td_len = urb->iso_frame_desc[i].length;
3523 td_remain_len = td_len;
Mathias Nyman09c352e2016-02-12 16:40:17 +02003524 max_pkt = GET_MAX_PACKET(usb_endpoint_maxp(&urb->ep->desc));
3525 total_pkt_count = DIV_ROUND_UP(td_len, max_pkt);
3526
Sarah Sharp48df4a62011-08-12 10:23:01 -07003527 /* A zero-length transfer still involves at least one packet. */
Mathias Nyman09c352e2016-02-12 16:40:17 +02003528 if (total_pkt_count == 0)
3529 total_pkt_count++;
3530 burst_count = xhci_get_burst_count(xhci, urb, total_pkt_count);
3531 last_burst_pkt_count = xhci_get_last_burst_packet_count(xhci,
3532 urb, total_pkt_count);
Andiry Xu04e51902010-07-22 15:23:39 -07003533
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003534 trbs_per_td = count_isoc_trbs_needed(urb, i);
Andiry Xu04e51902010-07-22 15:23:39 -07003535
3536 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003537 urb->stream_id, trbs_per_td, urb, i, mem_flags);
Sarah Sharp522989a2011-07-29 12:44:32 -07003538 if (ret < 0) {
3539 if (i == 0)
3540 return ret;
3541 goto cleanup;
3542 }
Andiry Xu04e51902010-07-22 15:23:39 -07003543 td = urb_priv->td[i];
Mathias Nyman09c352e2016-02-12 16:40:17 +02003544
3545 /* use SIA as default, if frame id is used overwrite it */
3546 sia_frame_id = TRB_SIA;
3547 if (!(urb->transfer_flags & URB_ISO_ASAP) &&
3548 HCC_CFC(xhci->hcc_params)) {
3549 frame_id = xhci_get_isoc_frame_id(xhci, urb, i);
3550 if (frame_id >= 0)
3551 sia_frame_id = TRB_FRAME_ID(frame_id);
3552 }
3553 /*
3554 * Set isoc specific data for the first TRB in a TD.
3555 * Prevent HW from getting the TRBs by keeping the cycle state
3556 * inverted in the first TDs isoc TRB.
3557 */
Mathias Nyman2f6d3b62016-02-12 16:40:18 +02003558 field = TRB_TYPE(TRB_ISOC) |
Mathias Nyman09c352e2016-02-12 16:40:17 +02003559 TRB_TLBPC(last_burst_pkt_count) |
3560 sia_frame_id |
3561 (i ? ep_ring->cycle_state : !start_cycle);
3562
Mathias Nyman2f6d3b62016-02-12 16:40:18 +02003563 /* xhci 1.1 with ETE uses TD_Size field for TBC, old is Rsvdz */
3564 if (!xep->use_extended_tbc)
3565 field |= TRB_TBC(burst_count);
3566
Mathias Nyman09c352e2016-02-12 16:40:17 +02003567 /* fill the rest of the TRB fields, and remaining normal TRBs */
Andiry Xu04e51902010-07-22 15:23:39 -07003568 for (j = 0; j < trbs_per_td; j++) {
3569 u32 remainder = 0;
Andiry Xu04e51902010-07-22 15:23:39 -07003570
Mathias Nyman09c352e2016-02-12 16:40:17 +02003571 /* only first TRB is isoc, overwrite otherwise */
3572 if (!first_trb)
3573 field = TRB_TYPE(TRB_NORMAL) |
3574 ep_ring->cycle_state;
Andiry Xu04e51902010-07-22 15:23:39 -07003575
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003576 /* Only set interrupt on short packet for IN EPs */
3577 if (usb_urb_dir_in(urb))
3578 field |= TRB_ISP;
3579
Mathias Nyman09c352e2016-02-12 16:40:17 +02003580 /* Set the chain bit for all except the last TRB */
Andiry Xu04e51902010-07-22 15:23:39 -07003581 if (j < trbs_per_td - 1) {
Andiry Xu47cbf692010-12-20 14:49:48 +08003582 more_trbs_coming = true;
Mathias Nyman09c352e2016-02-12 16:40:17 +02003583 field |= TRB_CHAIN;
Andiry Xu04e51902010-07-22 15:23:39 -07003584 } else {
Mathias Nyman09c352e2016-02-12 16:40:17 +02003585 more_trbs_coming = false;
Andiry Xu04e51902010-07-22 15:23:39 -07003586 td->last_trb = ep_ring->enqueue;
3587 field |= TRB_IOC;
Mathias Nyman09c352e2016-02-12 16:40:17 +02003588 /* set BEI, except for the last TD */
3589 if (xhci->hci_version >= 0x100 &&
3590 !(xhci->quirks & XHCI_AVOID_BEI) &&
3591 i < num_tds - 1)
3592 field |= TRB_BEI;
Andiry Xu04e51902010-07-22 15:23:39 -07003593 }
Andiry Xu04e51902010-07-22 15:23:39 -07003594 /* Calculate TRB length */
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003595 trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
Andiry Xu04e51902010-07-22 15:23:39 -07003596 if (trb_buff_len > td_remain_len)
3597 trb_buff_len = td_remain_len;
3598
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003599 /* Set the TRB length, TD size, & interrupter fields. */
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003600 remainder = xhci_td_remainder(xhci, running_total,
3601 trb_buff_len, td_len,
Mathias Nyman124c3932016-06-21 10:57:59 +03003602 urb, more_trbs_coming);
Mathias Nymanc840d6c2015-10-09 13:30:08 +03003603
Andiry Xu04e51902010-07-22 15:23:39 -07003604 length_field = TRB_LEN(trb_buff_len) |
Andiry Xu04e51902010-07-22 15:23:39 -07003605 TRB_INTR_TARGET(0);
Sarah Sharp4da6e6f2011-04-01 14:01:30 -07003606
Mathias Nyman2f6d3b62016-02-12 16:40:18 +02003607 /* xhci 1.1 with ETE uses TD Size field for TBC */
3608 if (first_trb && xep->use_extended_tbc)
3609 length_field |= TRB_TD_SIZE_TBC(burst_count);
3610 else
3611 length_field |= TRB_TD_SIZE(remainder);
3612 first_trb = false;
3613
Andiry Xu3b72fca2012-03-05 17:49:32 +08003614 queue_trb(xhci, ep_ring, more_trbs_coming,
Andiry Xu04e51902010-07-22 15:23:39 -07003615 lower_32_bits(addr),
3616 upper_32_bits(addr),
3617 length_field,
Sarah Sharpaf8b9e62011-03-23 16:26:26 -07003618 field);
Andiry Xu04e51902010-07-22 15:23:39 -07003619 running_total += trb_buff_len;
3620
3621 addr += trb_buff_len;
3622 td_remain_len -= trb_buff_len;
3623 }
3624
3625 /* Check TD length */
3626 if (running_total != td_len) {
3627 xhci_err(xhci, "ISOC TD length unmatch\n");
Andiry Xucf840552012-01-18 17:47:12 +08003628 ret = -EINVAL;
3629 goto cleanup;
Andiry Xu04e51902010-07-22 15:23:39 -07003630 }
3631 }
3632
Lu Baolu79b80942015-08-06 19:24:00 +03003633 /* store the next frame id */
3634 if (HCC_CFC(xhci->hcc_params))
3635 xep->next_frame_id = urb->start_frame + num_tds * urb->interval;
3636
Andiry Xuc41136b2011-03-22 17:08:14 +08003637 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
3638 if (xhci->quirks & XHCI_AMD_PLL_FIX)
3639 usb_amd_quirk_pll_disable();
3640 }
3641 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
3642
Andiry Xue1eab2e2011-01-04 16:30:39 -08003643 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
3644 start_cycle, start_trb);
Andiry Xu04e51902010-07-22 15:23:39 -07003645 return 0;
Sarah Sharp522989a2011-07-29 12:44:32 -07003646cleanup:
3647 /* Clean up a partially enqueued isoc transfer. */
3648
3649 for (i--; i >= 0; i--)
Sarah Sharp585df1d2011-08-02 15:43:40 -07003650 list_del_init(&urb_priv->td[i]->td_list);
Sarah Sharp522989a2011-07-29 12:44:32 -07003651
3652 /* Use the first TD as a temporary variable to turn the TDs we've queued
3653 * into No-ops with a software-owned cycle bit. That way the hardware
3654 * won't accidentally start executing bogus TDs when we partially
3655 * overwrite them. td->first_trb and td->start_seg are already set.
3656 */
3657 urb_priv->td[0]->last_trb = ep_ring->enqueue;
3658 /* Every TRB except the first & last will have its cycle bit flipped. */
3659 td_to_noop(xhci, ep_ring, urb_priv->td[0], true);
3660
3661 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
3662 ep_ring->enqueue = urb_priv->td[0]->first_trb;
3663 ep_ring->enq_seg = urb_priv->td[0]->start_seg;
3664 ep_ring->cycle_state = start_cycle;
Andiry Xub008df62012-03-05 17:49:34 +08003665 ep_ring->num_trbs_free = ep_ring->num_trbs_free_temp;
Sarah Sharp522989a2011-07-29 12:44:32 -07003666 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
3667 return ret;
Andiry Xu04e51902010-07-22 15:23:39 -07003668}
3669
3670/*
3671 * Check transfer ring to guarantee there is enough room for the urb.
3672 * Update ISO URB start_frame and interval.
Lu Baolu79b80942015-08-06 19:24:00 +03003673 * Update interval as xhci_queue_intr_tx does. Use xhci frame_index to
3674 * update urb->start_frame if URB_ISO_ASAP is set in transfer_flags or
3675 * Contiguous Frame ID is not supported by HC.
Andiry Xu04e51902010-07-22 15:23:39 -07003676 */
3677int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
3678 struct urb *urb, int slot_id, unsigned int ep_index)
3679{
3680 struct xhci_virt_device *xdev;
3681 struct xhci_ring *ep_ring;
3682 struct xhci_ep_ctx *ep_ctx;
3683 int start_frame;
Andiry Xu04e51902010-07-22 15:23:39 -07003684 int num_tds, num_trbs, i;
3685 int ret;
Lu Baolu79b80942015-08-06 19:24:00 +03003686 struct xhci_virt_ep *xep;
3687 int ist;
Andiry Xu04e51902010-07-22 15:23:39 -07003688
3689 xdev = xhci->devs[slot_id];
Lu Baolu79b80942015-08-06 19:24:00 +03003690 xep = &xhci->devs[slot_id]->eps[ep_index];
Andiry Xu04e51902010-07-22 15:23:39 -07003691 ep_ring = xdev->eps[ep_index].ring;
3692 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
3693
3694 num_trbs = 0;
3695 num_tds = urb->number_of_packets;
3696 for (i = 0; i < num_tds; i++)
Alexandr Ivanovd2510342016-04-22 13:17:09 +03003697 num_trbs += count_isoc_trbs_needed(urb, i);
Andiry Xu04e51902010-07-22 15:23:39 -07003698
3699 /* Check the ring to guarantee there is enough room for the whole urb.
3700 * Do not insert any td of the urb to the ring if the check failed.
3701 */
Mathias Nyman5071e6b2016-11-11 15:13:28 +02003702 ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
Andiry Xu3b72fca2012-03-05 17:49:32 +08003703 num_trbs, mem_flags);
Andiry Xu04e51902010-07-22 15:23:39 -07003704 if (ret)
3705 return ret;
3706
Lu Baolu79b80942015-08-06 19:24:00 +03003707 /*
3708 * Check interval value. This should be done before we start to
3709 * calculate the start frame value.
3710 */
Alexandr Ivanov78140152016-04-22 13:17:11 +03003711 check_interval(xhci, urb, ep_ctx);
Lu Baolu79b80942015-08-06 19:24:00 +03003712
3713 /* Calculate the start frame and put it in urb->start_frame. */
Lu Baolu42df7212015-11-18 10:48:21 +02003714 if (HCC_CFC(xhci->hcc_params) && !list_empty(&ep_ring->td_list)) {
Mathias Nyman5071e6b2016-11-11 15:13:28 +02003715 if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_RUNNING) {
Lu Baolu42df7212015-11-18 10:48:21 +02003716 urb->start_frame = xep->next_frame_id;
3717 goto skip_start_over;
3718 }
Lu Baolu79b80942015-08-06 19:24:00 +03003719 }
3720
3721 start_frame = readl(&xhci->run_regs->microframe_index);
3722 start_frame &= 0x3fff;
3723 /*
3724 * Round up to the next frame and consider the time before trb really
3725 * gets scheduled by hardare.
3726 */
3727 ist = HCS_IST(xhci->hcs_params2) & 0x7;
3728 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3729 ist <<= 3;
3730 start_frame += ist + XHCI_CFC_DELAY;
3731 start_frame = roundup(start_frame, 8);
3732
3733 /*
3734 * Round up to the next ESIT (Endpoint Service Interval Time) if ESIT
3735 * is greate than 8 microframes.
3736 */
3737 if (urb->dev->speed == USB_SPEED_LOW ||
3738 urb->dev->speed == USB_SPEED_FULL) {
3739 start_frame = roundup(start_frame, urb->interval << 3);
3740 urb->start_frame = start_frame >> 3;
3741 } else {
3742 start_frame = roundup(start_frame, urb->interval);
3743 urb->start_frame = start_frame;
3744 }
3745
3746skip_start_over:
Andiry Xub008df62012-03-05 17:49:34 +08003747 ep_ring->num_trbs_free_temp = ep_ring->num_trbs_free;
3748
Dan Carpenter3fc82062012-03-28 10:30:26 +03003749 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
Andiry Xu04e51902010-07-22 15:23:39 -07003750}
3751
Sarah Sharpd0e96f52009-04-27 19:58:01 -07003752/**** Command Ring Operations ****/
3753
Sarah Sharp913a8a32009-09-04 10:53:13 -07003754/* Generic function for queueing a command TRB on the command ring.
3755 * Check to make sure there's room on the command ring for one command TRB.
3756 * Also check that there's room reserved for commands that must not fail.
3757 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
3758 * then only check for the number of reserved spots.
3759 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
3760 * because the command event handler may want to resubmit a failed command.
3761 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003762static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
3763 u32 field1, u32 field2,
3764 u32 field3, u32 field4, bool command_must_succeed)
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003765{
Sarah Sharp913a8a32009-09-04 10:53:13 -07003766 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003767 int ret;
Roger Quadrosad6b1d92015-05-29 17:01:49 +03003768
Mathias Nyman98d74f92016-04-08 16:25:10 +03003769 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
3770 (xhci->xhc_state & XHCI_STATE_HALTED)) {
Roger Quadrosad6b1d92015-05-29 17:01:49 +03003771 xhci_dbg(xhci, "xHCI dying or halted, can't queue_command\n");
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03003772 return -ESHUTDOWN;
Roger Quadrosad6b1d92015-05-29 17:01:49 +03003773 }
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003774
Sarah Sharp913a8a32009-09-04 10:53:13 -07003775 if (!command_must_succeed)
3776 reserved_trbs++;
3777
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003778 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
Andiry Xu3b72fca2012-03-05 17:49:32 +08003779 reserved_trbs, GFP_ATOMIC);
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003780 if (ret < 0) {
3781 xhci_err(xhci, "ERR: No room for command on command ring\n");
Sarah Sharp913a8a32009-09-04 10:53:13 -07003782 if (command_must_succeed)
3783 xhci_err(xhci, "ERR: Reserved TRB counting for "
3784 "unfailable commands failed.\n");
Sarah Sharpd1dc9082010-07-09 17:08:38 +02003785 return ret;
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003786 }
Mathias Nymanc9aa1a22014-05-08 19:26:01 +03003787
3788 cmd->command_trb = xhci->cmd_ring->enqueue;
3789 list_add_tail(&cmd->cmd_list, &xhci->cmd_list);
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003790
Mathias Nymanc311e392014-05-08 19:26:03 +03003791 /* if there are no other commands queued we start the timeout timer */
3792 if (xhci->cmd_list.next == &cmd->cmd_list &&
3793 !timer_pending(&xhci->cmd_timer)) {
3794 xhci->current_cmd = cmd;
3795 mod_timer(&xhci->cmd_timer, jiffies + XHCI_CMD_DEFAULT_TIMEOUT);
3796 }
3797
Andiry Xu3b72fca2012-03-05 17:49:32 +08003798 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
3799 field4 | xhci->cmd_ring->cycle_state);
Sarah Sharp7f84eef2009-04-27 19:53:56 -07003800 return 0;
3801}
3802
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003803/* Queue a slot enable or disable request on the command ring */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003804int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
3805 u32 trb_type, u32 slot_id)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003806{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003807 return queue_command(xhci, cmd, 0, 0, 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003808 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003809}
3810
3811/* Queue an address device command TRB */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003812int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
3813 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup)
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003814{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003815 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
Sarah Sharp8e595a52009-07-27 12:03:31 -07003816 upper_32_bits(in_ctx_ptr), 0,
Dan Williams48fc7db2013-12-05 17:07:27 -08003817 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
3818 | (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
Sarah Sharp3ffbba92009-04-27 19:57:38 -07003819}
Sarah Sharpf94e01862009-04-27 19:58:38 -07003820
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003821int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
Sarah Sharp02386342010-05-24 13:25:28 -07003822 u32 field1, u32 field2, u32 field3, u32 field4)
3823{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003824 return queue_command(xhci, cmd, field1, field2, field3, field4, false);
Sarah Sharp02386342010-05-24 13:25:28 -07003825}
3826
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003827/* Queue a reset device command TRB */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003828int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
3829 u32 slot_id)
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003830{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003831 return queue_command(xhci, cmd, 0, 0, 0,
Sarah Sharp2a8f82c2009-12-09 15:59:13 -08003832 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
3833 false);
3834}
3835
Sarah Sharpf94e01862009-04-27 19:58:38 -07003836/* Queue a configure endpoint command TRB */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003837int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
3838 struct xhci_command *cmd, dma_addr_t in_ctx_ptr,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003839 u32 slot_id, bool command_must_succeed)
Sarah Sharpf94e01862009-04-27 19:58:38 -07003840{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003841 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
Sarah Sharp8e595a52009-07-27 12:03:31 -07003842 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003843 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
3844 command_must_succeed);
Sarah Sharpf94e01862009-04-27 19:58:38 -07003845}
Sarah Sharpae636742009-04-29 19:02:31 -07003846
Sarah Sharpf2217e82009-08-07 14:04:43 -07003847/* Queue an evaluate context command TRB */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003848int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
3849 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed)
Sarah Sharpf2217e82009-08-07 14:04:43 -07003850{
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003851 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
Sarah Sharpf2217e82009-08-07 14:04:43 -07003852 upper_32_bits(in_ctx_ptr), 0,
Sarah Sharp913a8a32009-09-04 10:53:13 -07003853 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
Sarah Sharp4b266542012-05-07 15:34:26 -07003854 command_must_succeed);
Sarah Sharpf2217e82009-08-07 14:04:43 -07003855}
3856
Andiry Xube88fe42010-10-14 07:22:57 -07003857/*
3858 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
3859 * activity on an endpoint that is about to be suspended.
3860 */
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003861int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
3862 int slot_id, unsigned int ep_index, int suspend)
Sarah Sharpae636742009-04-29 19:02:31 -07003863{
3864 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3865 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3866 u32 type = TRB_TYPE(TRB_STOP_RING);
Andiry Xube88fe42010-10-14 07:22:57 -07003867 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
Sarah Sharpae636742009-04-29 19:02:31 -07003868
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003869 return queue_command(xhci, cmd, 0, 0, 0,
Andiry Xube88fe42010-10-14 07:22:57 -07003870 trb_slot_id | trb_ep_index | type | trb_suspend, false);
Sarah Sharpae636742009-04-29 19:02:31 -07003871}
3872
Hans de Goeded3a43e62014-08-20 16:41:53 +03003873/* Set Transfer Ring Dequeue Pointer command */
3874void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
3875 unsigned int slot_id, unsigned int ep_index,
3876 unsigned int stream_id,
3877 struct xhci_dequeue_state *deq_state)
Sarah Sharpae636742009-04-29 19:02:31 -07003878{
3879 dma_addr_t addr;
3880 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3881 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
Sarah Sharpe9df17e2010-04-02 15:34:43 -07003882 u32 trb_stream_id = STREAM_ID_FOR_TRB(stream_id);
Hans de Goede95241db2013-10-04 00:29:48 +02003883 u32 trb_sct = 0;
Sarah Sharpae636742009-04-29 19:02:31 -07003884 u32 type = TRB_TYPE(TRB_SET_DEQ);
Sarah Sharpbf161e82011-02-23 15:46:42 -08003885 struct xhci_virt_ep *ep;
Hans de Goede1e3452e2014-08-20 16:41:52 +03003886 struct xhci_command *cmd;
3887 int ret;
Sarah Sharpae636742009-04-29 19:02:31 -07003888
Hans de Goeded3a43e62014-08-20 16:41:53 +03003889 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
3890 "Set TR Deq Ptr cmd, new deq seg = %p (0x%llx dma), new deq ptr = %p (0x%llx dma), new cycle = %u",
3891 deq_state->new_deq_seg,
3892 (unsigned long long)deq_state->new_deq_seg->dma,
3893 deq_state->new_deq_ptr,
3894 (unsigned long long)xhci_trb_virt_to_dma(
3895 deq_state->new_deq_seg, deq_state->new_deq_ptr),
3896 deq_state->new_cycle_state);
3897
3898 addr = xhci_trb_virt_to_dma(deq_state->new_deq_seg,
3899 deq_state->new_deq_ptr);
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003900 if (addr == 0) {
Sarah Sharpae636742009-04-29 19:02:31 -07003901 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
Greg Kroah-Hartman700e2052009-04-29 19:14:08 -07003902 xhci_warn(xhci, "WARN deq seg = %p, deq pt = %p\n",
Hans de Goeded3a43e62014-08-20 16:41:53 +03003903 deq_state->new_deq_seg, deq_state->new_deq_ptr);
3904 return;
Sarah Sharpc92bcfa2009-07-27 12:05:21 -07003905 }
Sarah Sharpbf161e82011-02-23 15:46:42 -08003906 ep = &xhci->devs[slot_id]->eps[ep_index];
3907 if ((ep->ep_state & SET_DEQ_PENDING)) {
3908 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr\n");
3909 xhci_warn(xhci, "A Set TR Deq Ptr command is pending.\n");
Hans de Goeded3a43e62014-08-20 16:41:53 +03003910 return;
Sarah Sharpbf161e82011-02-23 15:46:42 -08003911 }
Hans de Goede1e3452e2014-08-20 16:41:52 +03003912
3913 /* This function gets called from contexts where it cannot sleep */
3914 cmd = xhci_alloc_command(xhci, false, false, GFP_ATOMIC);
3915 if (!cmd) {
3916 xhci_warn(xhci, "WARN Cannot submit Set TR Deq Ptr: ENOMEM\n");
Hans de Goeded3a43e62014-08-20 16:41:53 +03003917 return;
Hans de Goede1e3452e2014-08-20 16:41:52 +03003918 }
3919
Hans de Goeded3a43e62014-08-20 16:41:53 +03003920 ep->queued_deq_seg = deq_state->new_deq_seg;
3921 ep->queued_deq_ptr = deq_state->new_deq_ptr;
Hans de Goede95241db2013-10-04 00:29:48 +02003922 if (stream_id)
3923 trb_sct = SCT_FOR_TRB(SCT_PRI_TR);
Hans de Goede1e3452e2014-08-20 16:41:52 +03003924 ret = queue_command(xhci, cmd,
Hans de Goeded3a43e62014-08-20 16:41:53 +03003925 lower_32_bits(addr) | trb_sct | deq_state->new_cycle_state,
3926 upper_32_bits(addr), trb_stream_id,
3927 trb_slot_id | trb_ep_index | type, false);
Hans de Goede1e3452e2014-08-20 16:41:52 +03003928 if (ret < 0) {
3929 xhci_free_command(xhci, cmd);
Hans de Goeded3a43e62014-08-20 16:41:53 +03003930 return;
Hans de Goede1e3452e2014-08-20 16:41:52 +03003931 }
3932
Hans de Goeded3a43e62014-08-20 16:41:53 +03003933 /* Stop the TD queueing code from ringing the doorbell until
3934 * this command completes. The HC won't set the dequeue pointer
3935 * if the ring is running, and ringing the doorbell starts the
3936 * ring running.
3937 */
3938 ep->ep_state |= SET_DEQ_PENDING;
Sarah Sharpae636742009-04-29 19:02:31 -07003939}
Sarah Sharpa1587d92009-07-27 12:03:15 -07003940
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003941int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
3942 int slot_id, unsigned int ep_index)
Sarah Sharpa1587d92009-07-27 12:03:15 -07003943{
3944 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
3945 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
3946 u32 type = TRB_TYPE(TRB_RESET_EP);
3947
Mathias Nymanddba5cd2014-05-08 19:26:00 +03003948 return queue_command(xhci, cmd, 0, 0, 0,
3949 trb_slot_id | trb_ep_index | type, false);
Sarah Sharpa1587d92009-07-27 12:03:15 -07003950}