Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2001 MontaVista Software Inc. |
| 3 | * Author: Jun Sun, jsun@mvista.com or jsun@junsun.net |
| 4 | * |
| 5 | * Copyright (C) 2001 Ralf Baechle |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 6 | * Copyright (C) 2005 MIPS Technologies, Inc. All rights reserved. |
| 7 | * Author: Maciej W. Rozycki <macro@mips.com> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 8 | * |
| 9 | * This file define the irq handler for MIPS CPU interrupts. |
| 10 | * |
Ralf Baechle | 7034228 | 2013-01-22 12:59:30 +0100 | [diff] [blame] | 11 | * This program is free software; you can redistribute it and/or modify it |
| 12 | * under the terms of the GNU General Public License as published by the |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 13 | * Free Software Foundation; either version 2 of the License, or (at your |
| 14 | * option) any later version. |
| 15 | */ |
| 16 | |
| 17 | /* |
| 18 | * Almost all MIPS CPUs define 8 interrupt sources. They are typically |
| 19 | * level triggered (i.e., cannot be cleared from CPU; must be cleared from |
Paul Burton | 3838a54 | 2017-03-30 12:06:11 -0700 | [diff] [blame] | 20 | * device). |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 21 | * |
Paul Burton | 3838a54 | 2017-03-30 12:06:11 -0700 | [diff] [blame] | 22 | * The first two are software interrupts (i.e. not exposed as pins) which |
| 23 | * may be used for IPIs in multi-threaded single-core systems. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 24 | * |
Paul Burton | 3838a54 | 2017-03-30 12:06:11 -0700 | [diff] [blame] | 25 | * The last one is usually the CPU timer interrupt if the counter register |
| 26 | * is present, or for old CPUs with an external FPU by convention it's the |
| 27 | * FPU exception interrupt. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 28 | */ |
| 29 | #include <linux/init.h> |
| 30 | #include <linux/interrupt.h> |
| 31 | #include <linux/kernel.h> |
David Howells | ca4d3e67 | 2010-10-07 14:08:54 +0100 | [diff] [blame] | 32 | #include <linux/irq.h> |
Joel Porquet | 41a83e0 | 2015-07-07 17:11:46 -0400 | [diff] [blame] | 33 | #include <linux/irqchip.h> |
Gabor Juhos | 0916b46 | 2013-01-31 12:20:43 +0000 | [diff] [blame] | 34 | #include <linux/irqdomain.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 35 | |
| 36 | #include <asm/irq_cpu.h> |
| 37 | #include <asm/mipsregs.h> |
Ralf Baechle | d03d0a5 | 2005-08-17 13:44:26 +0000 | [diff] [blame] | 38 | #include <asm/mipsmtregs.h> |
Andrew Bresticker | f64e55d | 2014-09-18 14:47:10 -0700 | [diff] [blame] | 39 | #include <asm/setup.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 40 | |
Paul Burton | 131735a | 2017-03-30 12:06:10 -0700 | [diff] [blame] | 41 | static struct irq_domain *irq_domain; |
Paul Burton | 3838a54 | 2017-03-30 12:06:11 -0700 | [diff] [blame] | 42 | static struct irq_domain *ipi_domain; |
Paul Burton | 131735a | 2017-03-30 12:06:10 -0700 | [diff] [blame] | 43 | |
Thomas Gleixner | a93951c | 2011-03-23 21:09:02 +0000 | [diff] [blame] | 44 | static inline void unmask_mips_irq(struct irq_data *d) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 45 | { |
Paul Burton | 131735a | 2017-03-30 12:06:10 -0700 | [diff] [blame] | 46 | set_c0_status(IE_SW0 << d->hwirq); |
Ralf Baechle | 569f75b | 2005-07-13 18:20:33 +0000 | [diff] [blame] | 47 | irq_enable_hazard(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 48 | } |
| 49 | |
Thomas Gleixner | a93951c | 2011-03-23 21:09:02 +0000 | [diff] [blame] | 50 | static inline void mask_mips_irq(struct irq_data *d) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 51 | { |
Paul Burton | 131735a | 2017-03-30 12:06:10 -0700 | [diff] [blame] | 52 | clear_c0_status(IE_SW0 << d->hwirq); |
Ralf Baechle | 569f75b | 2005-07-13 18:20:33 +0000 | [diff] [blame] | 53 | irq_disable_hazard(); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 54 | } |
| 55 | |
Ralf Baechle | 94dee17 | 2006-07-02 14:41:42 +0100 | [diff] [blame] | 56 | static struct irq_chip mips_cpu_irq_controller = { |
Atsushi Nemoto | 70d21cd | 2007-01-15 00:07:25 +0900 | [diff] [blame] | 57 | .name = "MIPS", |
Thomas Gleixner | a93951c | 2011-03-23 21:09:02 +0000 | [diff] [blame] | 58 | .irq_ack = mask_mips_irq, |
| 59 | .irq_mask = mask_mips_irq, |
| 60 | .irq_mask_ack = mask_mips_irq, |
| 61 | .irq_unmask = unmask_mips_irq, |
| 62 | .irq_eoi = unmask_mips_irq, |
Felix Fietkau | a3e6c1e | 2015-01-15 19:05:28 +0100 | [diff] [blame] | 63 | .irq_disable = mask_mips_irq, |
| 64 | .irq_enable = unmask_mips_irq, |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 65 | }; |
| 66 | |
Ralf Baechle | d03d0a5 | 2005-08-17 13:44:26 +0000 | [diff] [blame] | 67 | /* |
| 68 | * Basically the same as above but taking care of all the MT stuff |
| 69 | */ |
| 70 | |
Thomas Gleixner | a93951c | 2011-03-23 21:09:02 +0000 | [diff] [blame] | 71 | static unsigned int mips_mt_cpu_irq_startup(struct irq_data *d) |
Ralf Baechle | d03d0a5 | 2005-08-17 13:44:26 +0000 | [diff] [blame] | 72 | { |
| 73 | unsigned int vpflags = dvpe(); |
| 74 | |
Paul Burton | 131735a | 2017-03-30 12:06:10 -0700 | [diff] [blame] | 75 | clear_c0_cause(C_SW0 << d->hwirq); |
Ralf Baechle | d03d0a5 | 2005-08-17 13:44:26 +0000 | [diff] [blame] | 76 | evpe(vpflags); |
Thomas Gleixner | a93951c | 2011-03-23 21:09:02 +0000 | [diff] [blame] | 77 | unmask_mips_irq(d); |
Ralf Baechle | d03d0a5 | 2005-08-17 13:44:26 +0000 | [diff] [blame] | 78 | return 0; |
| 79 | } |
| 80 | |
Ralf Baechle | d03d0a5 | 2005-08-17 13:44:26 +0000 | [diff] [blame] | 81 | /* |
| 82 | * While we ack the interrupt interrupts are disabled and thus we don't need |
| 83 | * to deal with concurrency issues. Same for mips_cpu_irq_end. |
| 84 | */ |
Thomas Gleixner | a93951c | 2011-03-23 21:09:02 +0000 | [diff] [blame] | 85 | static void mips_mt_cpu_irq_ack(struct irq_data *d) |
Ralf Baechle | d03d0a5 | 2005-08-17 13:44:26 +0000 | [diff] [blame] | 86 | { |
| 87 | unsigned int vpflags = dvpe(); |
Paul Burton | 131735a | 2017-03-30 12:06:10 -0700 | [diff] [blame] | 88 | clear_c0_cause(C_SW0 << d->hwirq); |
Ralf Baechle | d03d0a5 | 2005-08-17 13:44:26 +0000 | [diff] [blame] | 89 | evpe(vpflags); |
Thomas Gleixner | a93951c | 2011-03-23 21:09:02 +0000 | [diff] [blame] | 90 | mask_mips_irq(d); |
Ralf Baechle | d03d0a5 | 2005-08-17 13:44:26 +0000 | [diff] [blame] | 91 | } |
| 92 | |
Paul Burton | 3838a54 | 2017-03-30 12:06:11 -0700 | [diff] [blame] | 93 | #ifdef CONFIG_GENERIC_IRQ_IPI |
| 94 | |
| 95 | static void mips_mt_send_ipi(struct irq_data *d, unsigned int cpu) |
| 96 | { |
| 97 | irq_hw_number_t hwirq = irqd_to_hwirq(d); |
| 98 | unsigned long flags; |
| 99 | int vpflags; |
| 100 | |
| 101 | local_irq_save(flags); |
| 102 | |
| 103 | /* We can only send IPIs to VPEs within the local core */ |
| 104 | WARN_ON(cpu_data[cpu].core != current_cpu_data.core); |
| 105 | |
| 106 | vpflags = dvpe(); |
| 107 | settc(cpu_vpe_id(&cpu_data[cpu])); |
| 108 | write_vpe_c0_cause(read_vpe_c0_cause() | (C_SW0 << hwirq)); |
| 109 | evpe(vpflags); |
| 110 | |
| 111 | local_irq_restore(flags); |
| 112 | } |
| 113 | |
| 114 | #endif /* CONFIG_GENERIC_IRQ_IPI */ |
| 115 | |
Ralf Baechle | 94dee17 | 2006-07-02 14:41:42 +0100 | [diff] [blame] | 116 | static struct irq_chip mips_mt_cpu_irq_controller = { |
Atsushi Nemoto | 70d21cd | 2007-01-15 00:07:25 +0900 | [diff] [blame] | 117 | .name = "MIPS", |
Thomas Gleixner | a93951c | 2011-03-23 21:09:02 +0000 | [diff] [blame] | 118 | .irq_startup = mips_mt_cpu_irq_startup, |
| 119 | .irq_ack = mips_mt_cpu_irq_ack, |
| 120 | .irq_mask = mask_mips_irq, |
| 121 | .irq_mask_ack = mips_mt_cpu_irq_ack, |
| 122 | .irq_unmask = unmask_mips_irq, |
| 123 | .irq_eoi = unmask_mips_irq, |
Felix Fietkau | a3e6c1e | 2015-01-15 19:05:28 +0100 | [diff] [blame] | 124 | .irq_disable = mask_mips_irq, |
| 125 | .irq_enable = unmask_mips_irq, |
Paul Burton | 3838a54 | 2017-03-30 12:06:11 -0700 | [diff] [blame] | 126 | #ifdef CONFIG_GENERIC_IRQ_IPI |
| 127 | .ipi_send_single = mips_mt_send_ipi, |
| 128 | #endif |
Ralf Baechle | d03d0a5 | 2005-08-17 13:44:26 +0000 | [diff] [blame] | 129 | }; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 130 | |
Andrew Bresticker | 85f7cda | 2014-09-18 14:47:09 -0700 | [diff] [blame] | 131 | asmlinkage void __weak plat_irq_dispatch(void) |
| 132 | { |
| 133 | unsigned long pending = read_c0_cause() & read_c0_status() & ST0_IM; |
Paul Burton | 131735a | 2017-03-30 12:06:10 -0700 | [diff] [blame] | 134 | unsigned int virq; |
Andrew Bresticker | 85f7cda | 2014-09-18 14:47:09 -0700 | [diff] [blame] | 135 | int irq; |
| 136 | |
| 137 | if (!pending) { |
| 138 | spurious_interrupt(); |
| 139 | return; |
| 140 | } |
| 141 | |
| 142 | pending >>= CAUSEB_IP; |
| 143 | while (pending) { |
| 144 | irq = fls(pending) - 1; |
Paul Burton | 3838a54 | 2017-03-30 12:06:11 -0700 | [diff] [blame] | 145 | if (IS_ENABLED(CONFIG_GENERIC_IRQ_IPI) && irq < 2) |
| 146 | virq = irq_linear_revmap(ipi_domain, irq); |
| 147 | else |
| 148 | virq = irq_linear_revmap(irq_domain, irq); |
Paul Burton | 131735a | 2017-03-30 12:06:10 -0700 | [diff] [blame] | 149 | do_IRQ(virq); |
Andrew Bresticker | 85f7cda | 2014-09-18 14:47:09 -0700 | [diff] [blame] | 150 | pending &= ~BIT(irq); |
| 151 | } |
| 152 | } |
| 153 | |
Gabor Juhos | 0916b46 | 2013-01-31 12:20:43 +0000 | [diff] [blame] | 154 | static int mips_cpu_intc_map(struct irq_domain *d, unsigned int irq, |
| 155 | irq_hw_number_t hw) |
| 156 | { |
| 157 | static struct irq_chip *chip; |
| 158 | |
| 159 | if (hw < 2 && cpu_has_mipsmt) { |
| 160 | /* Software interrupts are used for MT/CMT IPI */ |
| 161 | chip = &mips_mt_cpu_irq_controller; |
| 162 | } else { |
| 163 | chip = &mips_cpu_irq_controller; |
| 164 | } |
| 165 | |
Andrew Bresticker | f64e55d | 2014-09-18 14:47:10 -0700 | [diff] [blame] | 166 | if (cpu_has_vint) |
| 167 | set_vi_handler(hw, plat_irq_dispatch); |
| 168 | |
Gabor Juhos | 0916b46 | 2013-01-31 12:20:43 +0000 | [diff] [blame] | 169 | irq_set_chip_and_handler(irq, chip, handle_percpu_irq); |
| 170 | |
| 171 | return 0; |
| 172 | } |
| 173 | |
| 174 | static const struct irq_domain_ops mips_cpu_intc_irq_domain_ops = { |
| 175 | .map = mips_cpu_intc_map, |
| 176 | .xlate = irq_domain_xlate_onecell, |
| 177 | }; |
| 178 | |
Paul Burton | 3838a54 | 2017-03-30 12:06:11 -0700 | [diff] [blame] | 179 | #ifdef CONFIG_GENERIC_IRQ_IPI |
| 180 | |
| 181 | struct cpu_ipi_domain_state { |
| 182 | DECLARE_BITMAP(allocated, 2); |
| 183 | }; |
| 184 | |
| 185 | static int mips_cpu_ipi_alloc(struct irq_domain *domain, unsigned int virq, |
| 186 | unsigned int nr_irqs, void *arg) |
| 187 | { |
| 188 | struct cpu_ipi_domain_state *state = domain->host_data; |
| 189 | unsigned int i, hwirq; |
| 190 | int ret; |
| 191 | |
| 192 | for (i = 0; i < nr_irqs; i++) { |
| 193 | hwirq = find_first_zero_bit(state->allocated, 2); |
| 194 | if (hwirq == 2) |
| 195 | return -EBUSY; |
| 196 | bitmap_set(state->allocated, hwirq, 1); |
| 197 | |
| 198 | ret = irq_domain_set_hwirq_and_chip(domain, virq + i, hwirq, |
| 199 | &mips_mt_cpu_irq_controller, |
| 200 | NULL); |
| 201 | if (ret) |
| 202 | return ret; |
| 203 | |
| 204 | ret = irq_set_irq_type(virq + i, IRQ_TYPE_LEVEL_HIGH); |
| 205 | if (ret) |
| 206 | return ret; |
| 207 | } |
| 208 | |
| 209 | return 0; |
| 210 | } |
| 211 | |
| 212 | static int mips_cpu_ipi_match(struct irq_domain *d, struct device_node *node, |
| 213 | enum irq_domain_bus_token bus_token) |
| 214 | { |
| 215 | bool is_ipi; |
| 216 | |
| 217 | switch (bus_token) { |
| 218 | case DOMAIN_BUS_IPI: |
| 219 | is_ipi = d->bus_token == bus_token; |
| 220 | return (!node || (to_of_node(d->fwnode) == node)) && is_ipi; |
| 221 | default: |
| 222 | return 0; |
| 223 | } |
| 224 | } |
| 225 | |
| 226 | static const struct irq_domain_ops mips_cpu_ipi_chip_ops = { |
| 227 | .alloc = mips_cpu_ipi_alloc, |
| 228 | .match = mips_cpu_ipi_match, |
| 229 | }; |
| 230 | |
| 231 | static void mips_cpu_register_ipi_domain(struct device_node *of_node) |
| 232 | { |
| 233 | struct cpu_ipi_domain_state *ipi_domain_state; |
| 234 | |
| 235 | ipi_domain_state = kzalloc(sizeof(*ipi_domain_state), GFP_KERNEL); |
| 236 | ipi_domain = irq_domain_add_hierarchy(irq_domain, |
| 237 | IRQ_DOMAIN_FLAG_IPI_SINGLE, |
| 238 | 2, of_node, |
| 239 | &mips_cpu_ipi_chip_ops, |
| 240 | ipi_domain_state); |
| 241 | if (!ipi_domain) |
| 242 | panic("Failed to add MIPS CPU IPI domain"); |
Marc Zyngier | 96f0d93 | 2017-06-22 11:42:50 +0100 | [diff] [blame] | 243 | irq_domain_update_bus_token(ipi_domain, DOMAIN_BUS_IPI); |
Paul Burton | 3838a54 | 2017-03-30 12:06:11 -0700 | [diff] [blame] | 244 | } |
| 245 | |
| 246 | #else /* !CONFIG_GENERIC_IRQ_IPI */ |
| 247 | |
| 248 | static inline void mips_cpu_register_ipi_domain(struct device_node *of_node) {} |
| 249 | |
| 250 | #endif /* !CONFIG_GENERIC_IRQ_IPI */ |
| 251 | |
Andrew Bresticker | 0f84c30 | 2014-09-18 14:47:07 -0700 | [diff] [blame] | 252 | static void __init __mips_cpu_irq_init(struct device_node *of_node) |
Gabor Juhos | 0916b46 | 2013-01-31 12:20:43 +0000 | [diff] [blame] | 253 | { |
Gabor Juhos | 0916b46 | 2013-01-31 12:20:43 +0000 | [diff] [blame] | 254 | /* Mask interrupts. */ |
| 255 | clear_c0_status(ST0_IM); |
| 256 | clear_c0_cause(CAUSEF_IP); |
| 257 | |
Paul Burton | 131735a | 2017-03-30 12:06:10 -0700 | [diff] [blame] | 258 | irq_domain = irq_domain_add_legacy(of_node, 8, MIPS_CPU_IRQ_BASE, 0, |
| 259 | &mips_cpu_intc_irq_domain_ops, |
| 260 | NULL); |
| 261 | if (!irq_domain) |
Ralf Baechle | f7777dc | 2013-09-18 16:05:26 +0200 | [diff] [blame] | 262 | panic("Failed to add irqdomain for MIPS CPU"); |
Paul Burton | 3838a54 | 2017-03-30 12:06:11 -0700 | [diff] [blame] | 263 | |
| 264 | /* |
| 265 | * Only proceed to register the software interrupt IPI implementation |
| 266 | * for CPUs which implement the MIPS MT (multi-threading) ASE. |
| 267 | */ |
| 268 | if (cpu_has_mipsmt) |
| 269 | mips_cpu_register_ipi_domain(of_node); |
Andrew Bresticker | 0f84c30 | 2014-09-18 14:47:07 -0700 | [diff] [blame] | 270 | } |
Gabor Juhos | 0916b46 | 2013-01-31 12:20:43 +0000 | [diff] [blame] | 271 | |
Andrew Bresticker | 0f84c30 | 2014-09-18 14:47:07 -0700 | [diff] [blame] | 272 | void __init mips_cpu_irq_init(void) |
| 273 | { |
| 274 | __mips_cpu_irq_init(NULL); |
| 275 | } |
| 276 | |
Andrew Bresticker | afe8dc2 | 2014-09-18 14:47:08 -0700 | [diff] [blame] | 277 | int __init mips_cpu_irq_of_init(struct device_node *of_node, |
| 278 | struct device_node *parent) |
Andrew Bresticker | 0f84c30 | 2014-09-18 14:47:07 -0700 | [diff] [blame] | 279 | { |
| 280 | __mips_cpu_irq_init(of_node); |
Gabor Juhos | 0916b46 | 2013-01-31 12:20:43 +0000 | [diff] [blame] | 281 | return 0; |
| 282 | } |
Paul Burton | 892b8cf | 2015-05-24 16:11:16 +0100 | [diff] [blame] | 283 | IRQCHIP_DECLARE(cpu_intc, "mti,cpu-interrupt-controller", mips_cpu_irq_of_init); |