blob: 3cf646cdab1a00fed46aa640aafc2b8b31411887 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
David Howells760285e2012-10-02 18:01:07 +010033#include <drm/drmP.h>
34#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010036#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080037#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
Egbert Eiche5868a32013-02-28 04:17:12 -050039static const u32 hpd_ibx[] = {
40 [HPD_CRT] = SDE_CRT_HOTPLUG,
41 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
42 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
43 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
44 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
45};
46
47static const u32 hpd_cpt[] = {
48 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010049 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050050 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
51 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
52 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
53};
54
55static const u32 hpd_mask_i915[] = {
56 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
57 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
58 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
59 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
60 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
61 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
62};
63
64static const u32 hpd_status_gen4[] = {
65 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
66 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
67 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
68 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
69 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
70 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
71};
72
73static const u32 hpd_status_i965[] = {
74 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
75 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I965,
76 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I965,
77 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
78 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
79 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
80};
81
82static const u32 hpd_status_i915[] = { /* i915 and valleyview are the same */
83 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
84 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
85 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
86 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
87 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
88 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
89};
90
Egbert Eichcd569ae2013-04-16 13:36:57 +020091static void ibx_hpd_irq_setup(struct drm_device *dev);
92static void i915_hpd_irq_setup(struct drm_device *dev);
Egbert Eiche5868a32013-02-28 04:17:12 -050093
Zhenyu Wang036a4a72009-06-08 14:40:19 +080094/* For display hotplug interrupt */
Chris Wilson995b67622010-08-20 13:23:26 +010095static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -050096ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +080097{
Chris Wilson1ec14ad2010-12-04 11:30:53 +000098 if ((dev_priv->irq_mask & mask) != 0) {
99 dev_priv->irq_mask &= ~mask;
100 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000101 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800102 }
103}
104
Paulo Zanoni0ff98002013-02-22 17:05:31 -0300105static void
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500106ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800107{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000108 if ((dev_priv->irq_mask & mask) != mask) {
109 dev_priv->irq_mask |= mask;
110 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000111 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800112 }
113}
114
Paulo Zanoni86642812013-04-12 17:57:57 -0300115static bool ivb_can_enable_err_int(struct drm_device *dev)
116{
117 struct drm_i915_private *dev_priv = dev->dev_private;
118 struct intel_crtc *crtc;
119 enum pipe pipe;
120
121 for_each_pipe(pipe) {
122 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
123
124 if (crtc->cpu_fifo_underrun_disabled)
125 return false;
126 }
127
128 return true;
129}
130
131static bool cpt_can_enable_serr_int(struct drm_device *dev)
132{
133 struct drm_i915_private *dev_priv = dev->dev_private;
134 enum pipe pipe;
135 struct intel_crtc *crtc;
136
137 for_each_pipe(pipe) {
138 crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
139
140 if (crtc->pch_fifo_underrun_disabled)
141 return false;
142 }
143
144 return true;
145}
146
147static void ironlake_set_fifo_underrun_reporting(struct drm_device *dev,
148 enum pipe pipe, bool enable)
149{
150 struct drm_i915_private *dev_priv = dev->dev_private;
151 uint32_t bit = (pipe == PIPE_A) ? DE_PIPEA_FIFO_UNDERRUN :
152 DE_PIPEB_FIFO_UNDERRUN;
153
154 if (enable)
155 ironlake_enable_display_irq(dev_priv, bit);
156 else
157 ironlake_disable_display_irq(dev_priv, bit);
158}
159
160static void ivybridge_set_fifo_underrun_reporting(struct drm_device *dev,
161 bool enable)
162{
163 struct drm_i915_private *dev_priv = dev->dev_private;
164
165 if (enable) {
166 if (!ivb_can_enable_err_int(dev))
167 return;
168
169 I915_WRITE(GEN7_ERR_INT, ERR_INT_FIFO_UNDERRUN_A |
170 ERR_INT_FIFO_UNDERRUN_B |
171 ERR_INT_FIFO_UNDERRUN_C);
172
173 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
174 } else {
175 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
176 }
177}
178
179static void ibx_set_fifo_underrun_reporting(struct intel_crtc *crtc,
180 bool enable)
181{
182 struct drm_device *dev = crtc->base.dev;
183 struct drm_i915_private *dev_priv = dev->dev_private;
184 uint32_t bit = (crtc->pipe == PIPE_A) ? SDE_TRANSA_FIFO_UNDER :
185 SDE_TRANSB_FIFO_UNDER;
186
187 if (enable)
188 I915_WRITE(SDEIMR, I915_READ(SDEIMR) & ~bit);
189 else
190 I915_WRITE(SDEIMR, I915_READ(SDEIMR) | bit);
191
192 POSTING_READ(SDEIMR);
193}
194
195static void cpt_set_fifo_underrun_reporting(struct drm_device *dev,
196 enum transcoder pch_transcoder,
197 bool enable)
198{
199 struct drm_i915_private *dev_priv = dev->dev_private;
200
201 if (enable) {
202 if (!cpt_can_enable_serr_int(dev))
203 return;
204
205 I915_WRITE(SERR_INT, SERR_INT_TRANS_A_FIFO_UNDERRUN |
206 SERR_INT_TRANS_B_FIFO_UNDERRUN |
207 SERR_INT_TRANS_C_FIFO_UNDERRUN);
208
209 I915_WRITE(SDEIMR, I915_READ(SDEIMR) & ~SDE_ERROR_CPT);
210 } else {
211 I915_WRITE(SDEIMR, I915_READ(SDEIMR) | SDE_ERROR_CPT);
212 }
213
214 POSTING_READ(SDEIMR);
215}
216
217/**
218 * intel_set_cpu_fifo_underrun_reporting - enable/disable FIFO underrun messages
219 * @dev: drm device
220 * @pipe: pipe
221 * @enable: true if we want to report FIFO underrun errors, false otherwise
222 *
223 * This function makes us disable or enable CPU fifo underruns for a specific
224 * pipe. Notice that on some Gens (e.g. IVB, HSW), disabling FIFO underrun
225 * reporting for one pipe may also disable all the other CPU error interruts for
226 * the other pipes, due to the fact that there's just one interrupt mask/enable
227 * bit for all the pipes.
228 *
229 * Returns the previous state of underrun reporting.
230 */
231bool intel_set_cpu_fifo_underrun_reporting(struct drm_device *dev,
232 enum pipe pipe, bool enable)
233{
234 struct drm_i915_private *dev_priv = dev->dev_private;
235 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
236 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
237 unsigned long flags;
238 bool ret;
239
240 spin_lock_irqsave(&dev_priv->irq_lock, flags);
241
242 ret = !intel_crtc->cpu_fifo_underrun_disabled;
243
244 if (enable == ret)
245 goto done;
246
247 intel_crtc->cpu_fifo_underrun_disabled = !enable;
248
249 if (IS_GEN5(dev) || IS_GEN6(dev))
250 ironlake_set_fifo_underrun_reporting(dev, pipe, enable);
251 else if (IS_GEN7(dev))
252 ivybridge_set_fifo_underrun_reporting(dev, enable);
253
254done:
255 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
256 return ret;
257}
258
259/**
260 * intel_set_pch_fifo_underrun_reporting - enable/disable FIFO underrun messages
261 * @dev: drm device
262 * @pch_transcoder: the PCH transcoder (same as pipe on IVB and older)
263 * @enable: true if we want to report FIFO underrun errors, false otherwise
264 *
265 * This function makes us disable or enable PCH fifo underruns for a specific
266 * PCH transcoder. Notice that on some PCHs (e.g. CPT/PPT), disabling FIFO
267 * underrun reporting for one transcoder may also disable all the other PCH
268 * error interruts for the other transcoders, due to the fact that there's just
269 * one interrupt mask/enable bit for all the transcoders.
270 *
271 * Returns the previous state of underrun reporting.
272 */
273bool intel_set_pch_fifo_underrun_reporting(struct drm_device *dev,
274 enum transcoder pch_transcoder,
275 bool enable)
276{
277 struct drm_i915_private *dev_priv = dev->dev_private;
278 enum pipe p;
279 struct drm_crtc *crtc;
280 struct intel_crtc *intel_crtc;
281 unsigned long flags;
282 bool ret;
283
284 if (HAS_PCH_LPT(dev)) {
285 crtc = NULL;
286 for_each_pipe(p) {
287 struct drm_crtc *c = dev_priv->pipe_to_crtc_mapping[p];
288 if (intel_pipe_has_type(c, INTEL_OUTPUT_ANALOG)) {
289 crtc = c;
290 break;
291 }
292 }
293 if (!crtc) {
294 DRM_ERROR("PCH FIFO underrun, but no CRTC using the PCH found\n");
295 return false;
296 }
297 } else {
298 crtc = dev_priv->pipe_to_crtc_mapping[pch_transcoder];
299 }
300 intel_crtc = to_intel_crtc(crtc);
301
302 spin_lock_irqsave(&dev_priv->irq_lock, flags);
303
304 ret = !intel_crtc->pch_fifo_underrun_disabled;
305
306 if (enable == ret)
307 goto done;
308
309 intel_crtc->pch_fifo_underrun_disabled = !enable;
310
311 if (HAS_PCH_IBX(dev))
312 ibx_set_fifo_underrun_reporting(intel_crtc, enable);
313 else
314 cpt_set_fifo_underrun_reporting(dev, pch_transcoder, enable);
315
316done:
317 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
318 return ret;
319}
320
321
Keith Packard7c463582008-11-04 02:03:27 -0800322void
323i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
324{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200325 u32 reg = PIPESTAT(pipe);
326 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800327
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200328 if ((pipestat & mask) == mask)
329 return;
330
331 /* Enable the interrupt, clear any pending status */
332 pipestat |= mask | (mask >> 16);
333 I915_WRITE(reg, pipestat);
334 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800335}
336
337void
338i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
339{
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200340 u32 reg = PIPESTAT(pipe);
341 u32 pipestat = I915_READ(reg) & 0x7fff0000;
Keith Packard7c463582008-11-04 02:03:27 -0800342
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200343 if ((pipestat & mask) == 0)
344 return;
345
346 pipestat &= ~mask;
347 I915_WRITE(reg, pipestat);
348 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800349}
350
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000351/**
Zhao Yakui01c66882009-10-28 05:10:00 +0000352 * intel_enable_asle - enable ASLE interrupt for OpRegion
353 */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000354void intel_enable_asle(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000355{
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000356 drm_i915_private_t *dev_priv = dev->dev_private;
357 unsigned long irqflags;
358
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700359 /* FIXME: opregion/asle for VLV */
360 if (IS_VALLEYVIEW(dev))
361 return;
362
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000363 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000364
Eric Anholtc619eed2010-01-28 16:45:52 -0800365 if (HAS_PCH_SPLIT(dev))
Adam Jacksonf2b115e2009-12-03 17:14:42 -0500366 ironlake_enable_display_irq(dev_priv, DE_GSE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800367 else {
Zhao Yakui01c66882009-10-28 05:10:00 +0000368 i915_enable_pipestat(dev_priv, 1,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700369 PIPE_LEGACY_BLC_EVENT_ENABLE);
Chris Wilsona6c45cf2010-09-17 00:32:17 +0100370 if (INTEL_INFO(dev)->gen >= 4)
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800371 i915_enable_pipestat(dev_priv, 0,
Jesse Barnesd874bcf2010-06-30 13:16:00 -0700372 PIPE_LEGACY_BLC_EVENT_ENABLE);
Zhao Yakuiedcb49c2010-04-07 17:11:21 +0800373 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000374
375 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Zhao Yakui01c66882009-10-28 05:10:00 +0000376}
377
378/**
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700379 * i915_pipe_enabled - check if a pipe is enabled
380 * @dev: DRM device
381 * @pipe: pipe to check
382 *
383 * Reading certain registers when the pipe is disabled can hang the chip.
384 * Use this routine to make sure the PLL is running and the pipe is active
385 * before reading such registers if unsure.
386 */
387static int
388i915_pipe_enabled(struct drm_device *dev, int pipe)
389{
390 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Paulo Zanoni702e7a52012-10-23 18:29:59 -0200391 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
392 pipe);
393
394 return I915_READ(PIPECONF(cpu_transcoder)) & PIPECONF_ENABLE;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700395}
396
Keith Packard42f52ef2008-10-18 19:39:29 -0700397/* Called from drm generic code, passed a 'crtc', which
398 * we use as a pipe index
399 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700400static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700401{
402 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
403 unsigned long high_frame;
404 unsigned long low_frame;
Chris Wilson5eddb702010-09-11 13:48:45 +0100405 u32 high1, high2, low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700406
407 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800408 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800409 "pipe %c\n", pipe_name(pipe));
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700410 return 0;
411 }
412
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800413 high_frame = PIPEFRAME(pipe);
414 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100415
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700416 /*
417 * High & low register fields aren't synchronized, so make sure
418 * we get a low value that's stable across two reads of the high
419 * register.
420 */
421 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100422 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
423 low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
424 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700425 } while (high1 != high2);
426
Chris Wilson5eddb702010-09-11 13:48:45 +0100427 high1 >>= PIPE_FRAME_HIGH_SHIFT;
428 low >>= PIPE_FRAME_LOW_SHIFT;
429 return (high1 << 8) | low;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700430}
431
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700432static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800433{
434 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800435 int reg = PIPE_FRMCOUNT_GM45(pipe);
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800436
437 if (!i915_pipe_enabled(dev, pipe)) {
Zhao Yakui44d98a62009-10-09 11:39:40 +0800438 DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800439 "pipe %c\n", pipe_name(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800440 return 0;
441 }
442
443 return I915_READ(reg);
444}
445
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700446static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100447 int *vpos, int *hpos)
448{
449 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
450 u32 vbl = 0, position = 0;
451 int vbl_start, vbl_end, htotal, vtotal;
452 bool in_vbl = true;
453 int ret = 0;
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200454 enum transcoder cpu_transcoder = intel_pipe_to_cpu_transcoder(dev_priv,
455 pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100456
457 if (!i915_pipe_enabled(dev, pipe)) {
458 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800459 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100460 return 0;
461 }
462
463 /* Get vtotal. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200464 vtotal = 1 + ((I915_READ(VTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100465
466 if (INTEL_INFO(dev)->gen >= 4) {
467 /* No obvious pixelcount register. Only query vertical
468 * scanout position from Display scan line register.
469 */
470 position = I915_READ(PIPEDSL(pipe));
471
472 /* Decode into vertical scanout position. Don't have
473 * horizontal scanout position.
474 */
475 *vpos = position & 0x1fff;
476 *hpos = 0;
477 } else {
478 /* Have access to pixelcount since start of frame.
479 * We can split this into vertical and horizontal
480 * scanout position.
481 */
482 position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
483
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200484 htotal = 1 + ((I915_READ(HTOTAL(cpu_transcoder)) >> 16) & 0x1fff);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100485 *vpos = position / htotal;
486 *hpos = position - (*vpos * htotal);
487 }
488
489 /* Query vblank area. */
Paulo Zanonife2b8f92012-10-23 18:30:02 -0200490 vbl = I915_READ(VBLANK(cpu_transcoder));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100491
492 /* Test position against vblank region. */
493 vbl_start = vbl & 0x1fff;
494 vbl_end = (vbl >> 16) & 0x1fff;
495
496 if ((*vpos < vbl_start) || (*vpos > vbl_end))
497 in_vbl = false;
498
499 /* Inside "upper part" of vblank area? Apply corrective offset: */
500 if (in_vbl && (*vpos >= vbl_start))
501 *vpos = *vpos - vtotal;
502
503 /* Readouts valid? */
504 if (vbl > 0)
505 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
506
507 /* In vblank? */
508 if (in_vbl)
509 ret |= DRM_SCANOUTPOS_INVBL;
510
511 return ret;
512}
513
Jesse Barnesf71d4af2011-06-28 13:00:41 -0700514static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100515 int *max_error,
516 struct timeval *vblank_time,
517 unsigned flags)
518{
Chris Wilson4041b852011-01-22 10:07:56 +0000519 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100520
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700521 if (pipe < 0 || pipe >= INTEL_INFO(dev)->num_pipes) {
Chris Wilson4041b852011-01-22 10:07:56 +0000522 DRM_ERROR("Invalid crtc %d\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100523 return -EINVAL;
524 }
525
526 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000527 crtc = intel_get_crtc_for_pipe(dev, pipe);
528 if (crtc == NULL) {
529 DRM_ERROR("Invalid crtc %d\n", pipe);
530 return -EINVAL;
531 }
532
533 if (!crtc->enabled) {
534 DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
535 return -EBUSY;
536 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100537
538 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000539 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
540 vblank_time, flags,
541 crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100542}
543
Egbert Eich321a1b32013-04-11 16:00:26 +0200544static int intel_hpd_irq_event(struct drm_device *dev, struct drm_connector *connector)
545{
546 enum drm_connector_status old_status;
547
548 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
549 old_status = connector->status;
550
551 connector->status = connector->funcs->detect(connector, false);
552 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] status updated from %d to %d\n",
553 connector->base.id,
554 drm_get_connector_name(connector),
555 old_status, connector->status);
556 return (old_status != connector->status);
557}
558
Jesse Barnes5ca58282009-03-31 14:11:15 -0700559/*
560 * Handle hotplug events outside the interrupt handler proper.
561 */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200562#define I915_REENABLE_HOTPLUG_DELAY (2*60*1000)
563
Jesse Barnes5ca58282009-03-31 14:11:15 -0700564static void i915_hotplug_work_func(struct work_struct *work)
565{
566 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
567 hotplug_work);
568 struct drm_device *dev = dev_priv->dev;
Keith Packardc31c4ba2009-05-06 11:48:58 -0700569 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200570 struct intel_connector *intel_connector;
571 struct intel_encoder *intel_encoder;
572 struct drm_connector *connector;
573 unsigned long irqflags;
574 bool hpd_disabled = false;
Egbert Eich321a1b32013-04-11 16:00:26 +0200575 bool changed = false;
Egbert Eich142e2392013-04-11 15:57:57 +0200576 u32 hpd_event_bits;
Jesse Barnes5ca58282009-03-31 14:11:15 -0700577
Daniel Vetter52d7ece2012-12-01 21:03:22 +0100578 /* HPD irq before everything is fully set up. */
579 if (!dev_priv->enable_hotplug_processing)
580 return;
581
Keith Packarda65e34c2011-07-25 10:04:56 -0700582 mutex_lock(&mode_config->mutex);
Jesse Barnese67189ab2011-02-11 14:44:51 -0800583 DRM_DEBUG_KMS("running encoder hotplug functions\n");
584
Egbert Eichcd569ae2013-04-16 13:36:57 +0200585 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Egbert Eich142e2392013-04-11 15:57:57 +0200586
587 hpd_event_bits = dev_priv->hpd_event_bits;
588 dev_priv->hpd_event_bits = 0;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200589 list_for_each_entry(connector, &mode_config->connector_list, head) {
590 intel_connector = to_intel_connector(connector);
591 intel_encoder = intel_connector->encoder;
592 if (intel_encoder->hpd_pin > HPD_NONE &&
593 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_MARK_DISABLED &&
594 connector->polled == DRM_CONNECTOR_POLL_HPD) {
595 DRM_INFO("HPD interrupt storm detected on connector %s: "
596 "switching from hotplug detection to polling\n",
597 drm_get_connector_name(connector));
598 dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark = HPD_DISABLED;
599 connector->polled = DRM_CONNECTOR_POLL_CONNECT
600 | DRM_CONNECTOR_POLL_DISCONNECT;
601 hpd_disabled = true;
602 }
Egbert Eich142e2392013-04-11 15:57:57 +0200603 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
604 DRM_DEBUG_KMS("Connector %s (pin %i) received hotplug event.\n",
605 drm_get_connector_name(connector), intel_encoder->hpd_pin);
606 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200607 }
608 /* if there were no outputs to poll, poll was disabled,
609 * therefore make sure it's enabled when disabling HPD on
610 * some connectors */
Egbert Eichac4c16c2013-04-16 13:36:58 +0200611 if (hpd_disabled) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200612 drm_kms_helper_poll_enable(dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +0200613 mod_timer(&dev_priv->hotplug_reenable_timer,
614 jiffies + msecs_to_jiffies(I915_REENABLE_HOTPLUG_DELAY));
615 }
Egbert Eichcd569ae2013-04-16 13:36:57 +0200616
617 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
618
Egbert Eich321a1b32013-04-11 16:00:26 +0200619 list_for_each_entry(connector, &mode_config->connector_list, head) {
620 intel_connector = to_intel_connector(connector);
621 intel_encoder = intel_connector->encoder;
622 if (hpd_event_bits & (1 << intel_encoder->hpd_pin)) {
623 if (intel_encoder->hot_plug)
624 intel_encoder->hot_plug(intel_encoder);
625 if (intel_hpd_irq_event(dev, connector))
626 changed = true;
627 }
628 }
Keith Packard40ee3382011-07-28 15:31:19 -0700629 mutex_unlock(&mode_config->mutex);
630
Egbert Eich321a1b32013-04-11 16:00:26 +0200631 if (changed)
632 drm_kms_helper_hotplug_event(dev);
Jesse Barnes5ca58282009-03-31 14:11:15 -0700633}
634
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200635static void ironlake_handle_rps_change(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800636{
637 drm_i915_private_t *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000638 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200639 u8 new_delay;
640 unsigned long flags;
641
642 spin_lock_irqsave(&mchdev_lock, flags);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800643
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200644 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
645
Daniel Vetter20e4d402012-08-08 23:35:39 +0200646 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200647
Jesse Barnes7648fa92010-05-20 14:28:11 -0700648 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000649 busy_up = I915_READ(RCPREVBSYTUPAVG);
650 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800651 max_avg = I915_READ(RCBMAXAVG);
652 min_avg = I915_READ(RCBMINAVG);
653
654 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000655 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200656 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
657 new_delay = dev_priv->ips.cur_delay - 1;
658 if (new_delay < dev_priv->ips.max_delay)
659 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000660 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200661 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
662 new_delay = dev_priv->ips.cur_delay + 1;
663 if (new_delay > dev_priv->ips.min_delay)
664 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800665 }
666
Jesse Barnes7648fa92010-05-20 14:28:11 -0700667 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200668 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800669
Daniel Vetter92703882012-08-09 16:46:01 +0200670 spin_unlock_irqrestore(&mchdev_lock, flags);
671
Jesse Barnesf97108d2010-01-29 11:27:07 -0800672 return;
673}
674
Chris Wilson549f7362010-10-19 11:19:32 +0100675static void notify_ring(struct drm_device *dev,
676 struct intel_ring_buffer *ring)
677{
678 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson9862e602011-01-04 22:22:17 +0000679
Chris Wilson475553d2011-01-20 09:52:56 +0000680 if (ring->obj == NULL)
681 return;
682
Chris Wilsonb2eadbc2012-08-09 10:58:30 +0100683 trace_i915_gem_request_complete(ring, ring->get_seqno(ring, false));
Chris Wilson9862e602011-01-04 22:22:17 +0000684
Chris Wilson549f7362010-10-19 11:19:32 +0100685 wake_up_all(&ring->irq_queue);
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700686 if (i915_enable_hangcheck) {
Daniel Vetter99584db2012-11-14 17:14:04 +0100687 dev_priv->gpu_error.hangcheck_count = 0;
688 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +0100689 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -0700690 }
Chris Wilson549f7362010-10-19 11:19:32 +0100691}
692
Ben Widawsky4912d042011-04-25 11:25:20 -0700693static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800694{
Ben Widawsky4912d042011-04-25 11:25:20 -0700695 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200696 rps.work);
Ben Widawsky4912d042011-04-25 11:25:20 -0700697 u32 pm_iir, pm_imr;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100698 u8 new_delay;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800699
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200700 spin_lock_irq(&dev_priv->rps.lock);
701 pm_iir = dev_priv->rps.pm_iir;
702 dev_priv->rps.pm_iir = 0;
Ben Widawsky4912d042011-04-25 11:25:20 -0700703 pm_imr = I915_READ(GEN6_PMIMR);
Daniel Vettera9e26412011-09-08 14:00:21 +0200704 I915_WRITE(GEN6_PMIMR, 0);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200705 spin_unlock_irq(&dev_priv->rps.lock);
Ben Widawsky4912d042011-04-25 11:25:20 -0700706
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100707 if ((pm_iir & GEN6_PM_DEFERRED_EVENTS) == 0)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800708 return;
709
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700710 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100711
712 if (pm_iir & GEN6_PM_RP_UP_THRESHOLD)
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200713 new_delay = dev_priv->rps.cur_delay + 1;
Chris Wilson7b9e0ae2012-04-28 08:56:39 +0100714 else
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200715 new_delay = dev_priv->rps.cur_delay - 1;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800716
Ben Widawsky79249632012-09-07 19:43:42 -0700717 /* sysfs frequency interfaces may have snuck in while servicing the
718 * interrupt
719 */
720 if (!(new_delay > dev_priv->rps.max_delay ||
721 new_delay < dev_priv->rps.min_delay)) {
Jesse Barnes0a073b82013-04-17 15:54:58 -0700722 if (IS_VALLEYVIEW(dev_priv->dev))
723 valleyview_set_rps(dev_priv->dev, new_delay);
724 else
725 gen6_set_rps(dev_priv->dev, new_delay);
Ben Widawsky79249632012-09-07 19:43:42 -0700726 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800727
Jesse Barnes52ceb902013-04-23 10:09:26 -0700728 if (IS_VALLEYVIEW(dev_priv->dev)) {
729 /*
730 * On VLV, when we enter RC6 we may not be at the minimum
731 * voltage level, so arm a timer to check. It should only
732 * fire when there's activity or once after we've entered
733 * RC6, and then won't be re-armed until the next RPS interrupt.
734 */
735 mod_delayed_work(dev_priv->wq, &dev_priv->rps.vlv_work,
736 msecs_to_jiffies(100));
737 }
738
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700739 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -0800740}
741
Ben Widawskye3689192012-05-25 16:56:22 -0700742
743/**
744 * ivybridge_parity_work - Workqueue called when a parity error interrupt
745 * occurred.
746 * @work: workqueue struct
747 *
748 * Doesn't actually do anything except notify userspace. As a consequence of
749 * this event, userspace should try to remap the bad rows since statistically
750 * it is likely the same row is more likely to go bad again.
751 */
752static void ivybridge_parity_work(struct work_struct *work)
753{
754 drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100755 l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700756 u32 error_status, row, bank, subbank;
757 char *parity_event[5];
758 uint32_t misccpctl;
759 unsigned long flags;
760
761 /* We must turn off DOP level clock gating to access the L3 registers.
762 * In order to prevent a get/put style interface, acquire struct mutex
763 * any time we access those registers.
764 */
765 mutex_lock(&dev_priv->dev->struct_mutex);
766
767 misccpctl = I915_READ(GEN7_MISCCPCTL);
768 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
769 POSTING_READ(GEN7_MISCCPCTL);
770
771 error_status = I915_READ(GEN7_L3CDERRST1);
772 row = GEN7_PARITY_ERROR_ROW(error_status);
773 bank = GEN7_PARITY_ERROR_BANK(error_status);
774 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
775
776 I915_WRITE(GEN7_L3CDERRST1, GEN7_PARITY_ERROR_VALID |
777 GEN7_L3CDERRST1_ENABLE);
778 POSTING_READ(GEN7_L3CDERRST1);
779
780 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
781
782 spin_lock_irqsave(&dev_priv->irq_lock, flags);
783 dev_priv->gt_irq_mask &= ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
784 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
785 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
786
787 mutex_unlock(&dev_priv->dev->struct_mutex);
788
789 parity_event[0] = "L3_PARITY_ERROR=1";
790 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
791 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
792 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
793 parity_event[4] = NULL;
794
795 kobject_uevent_env(&dev_priv->dev->primary->kdev.kobj,
796 KOBJ_CHANGE, parity_event);
797
798 DRM_DEBUG("Parity error: Row = %d, Bank = %d, Sub bank = %d.\n",
799 row, bank, subbank);
800
801 kfree(parity_event[3]);
802 kfree(parity_event[2]);
803 kfree(parity_event[1]);
804}
805
Daniel Vetterd2ba8472012-05-31 14:57:41 +0200806static void ivybridge_handle_parity_error(struct drm_device *dev)
Ben Widawskye3689192012-05-25 16:56:22 -0700807{
808 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
809 unsigned long flags;
810
Ben Widawskye1ef7cc2012-07-24 20:47:31 -0700811 if (!HAS_L3_GPU_CACHE(dev))
Ben Widawskye3689192012-05-25 16:56:22 -0700812 return;
813
814 spin_lock_irqsave(&dev_priv->irq_lock, flags);
815 dev_priv->gt_irq_mask |= GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
816 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
817 spin_unlock_irqrestore(&dev_priv->irq_lock, flags);
818
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100819 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -0700820}
821
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200822static void snb_gt_irq_handler(struct drm_device *dev,
823 struct drm_i915_private *dev_priv,
824 u32 gt_iir)
825{
826
827 if (gt_iir & (GEN6_RENDER_USER_INTERRUPT |
828 GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT))
829 notify_ring(dev, &dev_priv->ring[RCS]);
830 if (gt_iir & GEN6_BSD_USER_INTERRUPT)
831 notify_ring(dev, &dev_priv->ring[VCS]);
832 if (gt_iir & GEN6_BLITTER_USER_INTERRUPT)
833 notify_ring(dev, &dev_priv->ring[BCS]);
834
835 if (gt_iir & (GT_GEN6_BLT_CS_ERROR_INTERRUPT |
836 GT_GEN6_BSD_CS_ERROR_INTERRUPT |
837 GT_RENDER_CS_ERROR_INTERRUPT)) {
838 DRM_ERROR("GT error interrupt 0x%08x\n", gt_iir);
839 i915_handle_error(dev, false);
840 }
Ben Widawskye3689192012-05-25 16:56:22 -0700841
842 if (gt_iir & GT_GEN7_L3_PARITY_ERROR_INTERRUPT)
843 ivybridge_handle_parity_error(dev);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200844}
845
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100846static void gen6_queue_rps_work(struct drm_i915_private *dev_priv,
847 u32 pm_iir)
848{
849 unsigned long flags;
850
851 /*
852 * IIR bits should never already be set because IMR should
853 * prevent an interrupt from being shown in IIR. The warning
854 * displays a case where we've unsafely cleared
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200855 * dev_priv->rps.pm_iir. Although missing an interrupt of the same
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100856 * type is not a problem, it displays a problem in the logic.
857 *
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200858 * The mask bit in IMR is cleared by dev_priv->rps.work.
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100859 */
860
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200861 spin_lock_irqsave(&dev_priv->rps.lock, flags);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200862 dev_priv->rps.pm_iir |= pm_iir;
863 I915_WRITE(GEN6_PMIMR, dev_priv->rps.pm_iir);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100864 POSTING_READ(GEN6_PMIMR);
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200865 spin_unlock_irqrestore(&dev_priv->rps.lock, flags);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100866
Daniel Vetterc6a828d2012-08-08 23:35:35 +0200867 queue_work(dev_priv->wq, &dev_priv->rps.work);
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100868}
869
Egbert Eichb543fb02013-04-16 13:36:54 +0200870#define HPD_STORM_DETECT_PERIOD 1000
871#define HPD_STORM_THRESHOLD 5
872
Egbert Eichcd569ae2013-04-16 13:36:57 +0200873static inline bool hotplug_irq_storm_detect(struct drm_device *dev,
Egbert Eichb543fb02013-04-16 13:36:54 +0200874 u32 hotplug_trigger,
875 const u32 *hpd)
876{
877 drm_i915_private_t *dev_priv = dev->dev_private;
878 unsigned long irqflags;
879 int i;
Egbert Eichcd569ae2013-04-16 13:36:57 +0200880 bool ret = false;
Egbert Eichb543fb02013-04-16 13:36:54 +0200881
882 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
883
884 for (i = 1; i < HPD_NUM_PINS; i++) {
Egbert Eich821450c2013-04-16 13:36:55 +0200885
Egbert Eichb543fb02013-04-16 13:36:54 +0200886 if (!(hpd[i] & hotplug_trigger) ||
887 dev_priv->hpd_stats[i].hpd_mark != HPD_ENABLED)
Egbert Eich142e2392013-04-11 15:57:57 +0200888 dev_priv->hpd_event_bits |= (1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +0200889 continue;
890
891 if (!time_in_range(jiffies, dev_priv->hpd_stats[i].hpd_last_jiffies,
892 dev_priv->hpd_stats[i].hpd_last_jiffies
893 + msecs_to_jiffies(HPD_STORM_DETECT_PERIOD))) {
894 dev_priv->hpd_stats[i].hpd_last_jiffies = jiffies;
895 dev_priv->hpd_stats[i].hpd_cnt = 0;
896 } else if (dev_priv->hpd_stats[i].hpd_cnt > HPD_STORM_THRESHOLD) {
897 dev_priv->hpd_stats[i].hpd_mark = HPD_MARK_DISABLED;
Egbert Eich142e2392013-04-11 15:57:57 +0200898 dev_priv->hpd_event_bits &= ~(1 << i);
Egbert Eichb543fb02013-04-16 13:36:54 +0200899 DRM_DEBUG_KMS("HPD interrupt storm detected on PIN %d\n", i);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200900 ret = true;
Egbert Eichb543fb02013-04-16 13:36:54 +0200901 } else {
902 dev_priv->hpd_stats[i].hpd_cnt++;
903 }
904 }
905
906 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Egbert Eichcd569ae2013-04-16 13:36:57 +0200907
908 return ret;
Egbert Eichb543fb02013-04-16 13:36:54 +0200909}
910
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100911static void gmbus_irq_handler(struct drm_device *dev)
912{
Daniel Vetter28c70f12012-12-01 13:53:45 +0100913 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
914
Daniel Vetter28c70f12012-12-01 13:53:45 +0100915 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100916}
917
Daniel Vetterce99c252012-12-01 13:53:47 +0100918static void dp_aux_irq_handler(struct drm_device *dev)
919{
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100920 struct drm_i915_private *dev_priv = (drm_i915_private_t *) dev->dev_private;
921
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100922 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +0100923}
924
Daniel Vetterff1f5252012-10-02 15:10:55 +0200925static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700926{
927 struct drm_device *dev = (struct drm_device *) arg;
928 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
929 u32 iir, gt_iir, pm_iir;
930 irqreturn_t ret = IRQ_NONE;
931 unsigned long irqflags;
932 int pipe;
933 u32 pipe_stats[I915_MAX_PIPES];
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700934
935 atomic_inc(&dev_priv->irq_received);
936
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700937 while (true) {
938 iir = I915_READ(VLV_IIR);
939 gt_iir = I915_READ(GTIIR);
940 pm_iir = I915_READ(GEN6_PMIIR);
941
942 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
943 goto out;
944
945 ret = IRQ_HANDLED;
946
Daniel Vettere7b4c6b2012-03-30 20:24:35 +0200947 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700948
949 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
950 for_each_pipe(pipe) {
951 int reg = PIPESTAT(pipe);
952 pipe_stats[pipe] = I915_READ(reg);
953
954 /*
955 * Clear the PIPE*STAT regs before the IIR
956 */
957 if (pipe_stats[pipe] & 0x8000ffff) {
958 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
959 DRM_DEBUG_DRIVER("pipe %c underrun\n",
960 pipe_name(pipe));
961 I915_WRITE(reg, pipe_stats[pipe]);
962 }
963 }
964 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
965
Jesse Barnes31acc7f2012-06-20 10:53:11 -0700966 for_each_pipe(pipe) {
967 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
968 drm_handle_vblank(dev, pipe);
969
970 if (pipe_stats[pipe] & PLANE_FLIPDONE_INT_STATUS_VLV) {
971 intel_prepare_page_flip(dev, pipe);
972 intel_finish_page_flip(dev, pipe);
973 }
974 }
975
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700976 /* Consume port. Then clear IIR or we'll miss events */
977 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
978 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +0200979 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700980
981 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
982 hotplug_status);
Egbert Eichb543fb02013-04-16 13:36:54 +0200983 if (hotplug_trigger) {
Egbert Eichcd569ae2013-04-16 13:36:57 +0200984 if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915))
985 i915_hpd_irq_setup(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700986 queue_work(dev_priv->wq,
987 &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +0200988 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700989 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
990 I915_READ(PORT_HOTPLUG_STAT);
991 }
992
Daniel Vetter515ac2b2012-12-01 13:53:44 +0100993 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
994 gmbus_irq_handler(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700995
Chris Wilsonfc6826d2012-04-15 11:56:03 +0100996 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
997 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700998
999 I915_WRITE(GTIIR, gt_iir);
1000 I915_WRITE(GEN6_PMIIR, pm_iir);
1001 I915_WRITE(VLV_IIR, iir);
1002 }
1003
1004out:
1005 return ret;
1006}
1007
Adam Jackson23e81d62012-06-06 15:45:44 -04001008static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001009{
1010 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001011 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001012 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001013
Egbert Eichb543fb02013-04-16 13:36:54 +02001014 if (hotplug_trigger) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02001015 if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_ibx))
1016 ibx_hpd_irq_setup(dev);
Daniel Vetter76e43832012-10-12 20:14:05 +02001017 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001018 }
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001019 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1020 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1021 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001022 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001023 port_name(port));
1024 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001025
Daniel Vetterce99c252012-12-01 13:53:47 +01001026 if (pch_iir & SDE_AUX_MASK)
1027 dp_aux_irq_handler(dev);
1028
Jesse Barnes776ad802011-01-04 15:09:39 -08001029 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001030 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001031
1032 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1033 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1034
1035 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1036 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1037
1038 if (pch_iir & SDE_POISON)
1039 DRM_ERROR("PCH poison interrupt\n");
1040
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001041 if (pch_iir & SDE_FDI_MASK)
1042 for_each_pipe(pipe)
1043 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1044 pipe_name(pipe),
1045 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001046
1047 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1048 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1049
1050 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1051 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1052
Jesse Barnes776ad802011-01-04 15:09:39 -08001053 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Paulo Zanoni86642812013-04-12 17:57:57 -03001054 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1055 false))
1056 DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
1057
1058 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
1059 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1060 false))
1061 DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
1062}
1063
1064static void ivb_err_int_handler(struct drm_device *dev)
1065{
1066 struct drm_i915_private *dev_priv = dev->dev_private;
1067 u32 err_int = I915_READ(GEN7_ERR_INT);
1068
Paulo Zanonide032bf2013-04-12 17:57:58 -03001069 if (err_int & ERR_INT_POISON)
1070 DRM_ERROR("Poison interrupt\n");
1071
Paulo Zanoni86642812013-04-12 17:57:57 -03001072 if (err_int & ERR_INT_FIFO_UNDERRUN_A)
1073 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
1074 DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
1075
1076 if (err_int & ERR_INT_FIFO_UNDERRUN_B)
1077 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
1078 DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
1079
1080 if (err_int & ERR_INT_FIFO_UNDERRUN_C)
1081 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_C, false))
1082 DRM_DEBUG_DRIVER("Pipe C FIFO underrun\n");
1083
1084 I915_WRITE(GEN7_ERR_INT, err_int);
1085}
1086
1087static void cpt_serr_int_handler(struct drm_device *dev)
1088{
1089 struct drm_i915_private *dev_priv = dev->dev_private;
1090 u32 serr_int = I915_READ(SERR_INT);
1091
Paulo Zanonide032bf2013-04-12 17:57:58 -03001092 if (serr_int & SERR_INT_POISON)
1093 DRM_ERROR("PCH poison interrupt\n");
1094
Paulo Zanoni86642812013-04-12 17:57:57 -03001095 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
1096 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_A,
1097 false))
1098 DRM_DEBUG_DRIVER("PCH transcoder A FIFO underrun\n");
1099
1100 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
1101 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_B,
1102 false))
1103 DRM_DEBUG_DRIVER("PCH transcoder B FIFO underrun\n");
1104
1105 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
1106 if (intel_set_pch_fifo_underrun_reporting(dev, TRANSCODER_C,
1107 false))
1108 DRM_DEBUG_DRIVER("PCH transcoder C FIFO underrun\n");
1109
1110 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001111}
1112
Adam Jackson23e81d62012-06-06 15:45:44 -04001113static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1114{
1115 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1116 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001117 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001118
Egbert Eichb543fb02013-04-16 13:36:54 +02001119 if (hotplug_trigger) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02001120 if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_cpt))
1121 ibx_hpd_irq_setup(dev);
Daniel Vetter76e43832012-10-12 20:14:05 +02001122 queue_work(dev_priv->wq, &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02001123 }
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001124 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
1125 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
1126 SDE_AUDIO_POWER_SHIFT_CPT);
1127 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
1128 port_name(port));
1129 }
Adam Jackson23e81d62012-06-06 15:45:44 -04001130
1131 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01001132 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001133
1134 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001135 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001136
1137 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
1138 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
1139
1140 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
1141 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
1142
1143 if (pch_iir & SDE_FDI_MASK_CPT)
1144 for_each_pipe(pipe)
1145 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1146 pipe_name(pipe),
1147 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03001148
1149 if (pch_iir & SDE_ERROR_CPT)
1150 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04001151}
1152
Daniel Vetterff1f5252012-10-02 15:10:55 +02001153static irqreturn_t ivybridge_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001154{
1155 struct drm_device *dev = (struct drm_device *) arg;
1156 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Ben Widawskyab5c6082013-04-05 13:12:41 -07001157 u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01001158 irqreturn_t ret = IRQ_NONE;
1159 int i;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001160
1161 atomic_inc(&dev_priv->irq_received);
1162
Paulo Zanoni86642812013-04-12 17:57:57 -03001163 /* We get interrupts on unclaimed registers, so check for this before we
1164 * do any I915_{READ,WRITE}. */
1165 if (IS_HASWELL(dev) &&
1166 (I915_READ_NOTRACE(FPGA_DBG) & FPGA_DBG_RM_NOCLAIM)) {
1167 DRM_ERROR("Unclaimed register before interrupt\n");
1168 I915_WRITE_NOTRACE(FPGA_DBG, FPGA_DBG_RM_NOCLAIM);
1169 }
1170
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001171 /* disable master interrupt before clearing iir */
1172 de_ier = I915_READ(DEIER);
1173 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson0e434062012-05-09 21:45:44 +01001174
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001175 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1176 * interrupts will will be stored on its back queue, and then we'll be
1177 * able to process them after we restore SDEIER (as soon as we restore
1178 * it, we'll get an interrupt if SDEIIR still has something to process
1179 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07001180 if (!HAS_PCH_NOP(dev)) {
1181 sde_ier = I915_READ(SDEIER);
1182 I915_WRITE(SDEIER, 0);
1183 POSTING_READ(SDEIER);
1184 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001185
Paulo Zanoni86642812013-04-12 17:57:57 -03001186 /* On Haswell, also mask ERR_INT because we don't want to risk
1187 * generating "unclaimed register" interrupts from inside the interrupt
1188 * handler. */
1189 if (IS_HASWELL(dev))
1190 ironlake_disable_display_irq(dev_priv, DE_ERR_INT_IVB);
1191
Chris Wilson0e434062012-05-09 21:45:44 +01001192 gt_iir = I915_READ(GTIIR);
1193 if (gt_iir) {
1194 snb_gt_irq_handler(dev, dev_priv, gt_iir);
1195 I915_WRITE(GTIIR, gt_iir);
1196 ret = IRQ_HANDLED;
1197 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001198
1199 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01001200 if (de_iir) {
Paulo Zanoni86642812013-04-12 17:57:57 -03001201 if (de_iir & DE_ERR_INT_IVB)
1202 ivb_err_int_handler(dev);
1203
Daniel Vetterce99c252012-12-01 13:53:47 +01001204 if (de_iir & DE_AUX_CHANNEL_A_IVB)
1205 dp_aux_irq_handler(dev);
1206
Chris Wilson0e434062012-05-09 21:45:44 +01001207 if (de_iir & DE_GSE_IVB)
1208 intel_opregion_gse_intr(dev);
1209
1210 for (i = 0; i < 3; i++) {
Daniel Vetter74d44442012-10-02 17:54:35 +02001211 if (de_iir & (DE_PIPEA_VBLANK_IVB << (5 * i)))
1212 drm_handle_vblank(dev, i);
Chris Wilson0e434062012-05-09 21:45:44 +01001213 if (de_iir & (DE_PLANEA_FLIP_DONE_IVB << (5 * i))) {
1214 intel_prepare_page_flip(dev, i);
1215 intel_finish_page_flip_plane(dev, i);
1216 }
Chris Wilson0e434062012-05-09 21:45:44 +01001217 }
1218
1219 /* check event from PCH */
Ben Widawskyab5c6082013-04-05 13:12:41 -07001220 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
Chris Wilson0e434062012-05-09 21:45:44 +01001221 u32 pch_iir = I915_READ(SDEIIR);
1222
Adam Jackson23e81d62012-06-06 15:45:44 -04001223 cpt_irq_handler(dev, pch_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01001224
1225 /* clear PCH hotplug event before clear CPU irq */
1226 I915_WRITE(SDEIIR, pch_iir);
1227 }
1228
1229 I915_WRITE(DEIIR, de_iir);
1230 ret = IRQ_HANDLED;
1231 }
1232
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001233 pm_iir = I915_READ(GEN6_PMIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01001234 if (pm_iir) {
1235 if (pm_iir & GEN6_PM_DEFERRED_EVENTS)
1236 gen6_queue_rps_work(dev_priv, pm_iir);
1237 I915_WRITE(GEN6_PMIIR, pm_iir);
1238 ret = IRQ_HANDLED;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001239 }
1240
Paulo Zanoni86642812013-04-12 17:57:57 -03001241 if (IS_HASWELL(dev) && ivb_can_enable_err_int(dev))
1242 ironlake_enable_display_irq(dev_priv, DE_ERR_INT_IVB);
1243
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001244 I915_WRITE(DEIER, de_ier);
1245 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07001246 if (!HAS_PCH_NOP(dev)) {
1247 I915_WRITE(SDEIER, sde_ier);
1248 POSTING_READ(SDEIER);
1249 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07001250
1251 return ret;
1252}
1253
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001254static void ilk_gt_irq_handler(struct drm_device *dev,
1255 struct drm_i915_private *dev_priv,
1256 u32 gt_iir)
1257{
1258 if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
1259 notify_ring(dev, &dev_priv->ring[RCS]);
1260 if (gt_iir & GT_BSD_USER_INTERRUPT)
1261 notify_ring(dev, &dev_priv->ring[VCS]);
1262}
1263
Daniel Vetterff1f5252012-10-02 15:10:55 +02001264static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001265{
Jesse Barnes46979952011-04-07 13:53:55 -07001266 struct drm_device *dev = (struct drm_device *) arg;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001267 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
1268 int ret = IRQ_NONE;
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001269 u32 de_iir, gt_iir, de_ier, pm_iir, sde_ier;
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001270
Jesse Barnes46979952011-04-07 13:53:55 -07001271 atomic_inc(&dev_priv->irq_received);
1272
Zou, Nanhai2d109a82009-11-06 02:13:01 +00001273 /* disable master interrupt before clearing iir */
1274 de_ier = I915_READ(DEIER);
1275 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001276 POSTING_READ(DEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +00001277
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001278 /* Disable south interrupts. We'll only write to SDEIIR once, so further
1279 * interrupts will will be stored on its back queue, and then we'll be
1280 * able to process them after we restore SDEIER (as soon as we restore
1281 * it, we'll get an interrupt if SDEIIR still has something to process
1282 * due to its back queue). */
1283 sde_ier = I915_READ(SDEIER);
1284 I915_WRITE(SDEIER, 0);
1285 POSTING_READ(SDEIER);
1286
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001287 de_iir = I915_READ(DEIIR);
1288 gt_iir = I915_READ(GTIIR);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001289 pm_iir = I915_READ(GEN6_PMIIR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001290
Daniel Vetteracd15b62012-11-30 11:24:50 +01001291 if (de_iir == 0 && gt_iir == 0 && (!IS_GEN6(dev) || pm_iir == 0))
Zou Nan haic7c85102010-01-15 10:29:06 +08001292 goto done;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001293
Zou Nan haic7c85102010-01-15 10:29:06 +08001294 ret = IRQ_HANDLED;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001295
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001296 if (IS_GEN5(dev))
1297 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
1298 else
1299 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +08001300
Daniel Vetterce99c252012-12-01 13:53:47 +01001301 if (de_iir & DE_AUX_CHANNEL_A)
1302 dp_aux_irq_handler(dev);
1303
Zou Nan haic7c85102010-01-15 10:29:06 +08001304 if (de_iir & DE_GSE)
Chris Wilson3b617962010-08-24 09:02:58 +01001305 intel_opregion_gse_intr(dev);
Zou Nan haic7c85102010-01-15 10:29:06 +08001306
Daniel Vetter74d44442012-10-02 17:54:35 +02001307 if (de_iir & DE_PIPEA_VBLANK)
1308 drm_handle_vblank(dev, 0);
1309
1310 if (de_iir & DE_PIPEB_VBLANK)
1311 drm_handle_vblank(dev, 1);
1312
Paulo Zanonide032bf2013-04-12 17:57:58 -03001313 if (de_iir & DE_POISON)
1314 DRM_ERROR("Poison interrupt\n");
1315
Paulo Zanoni86642812013-04-12 17:57:57 -03001316 if (de_iir & DE_PIPEA_FIFO_UNDERRUN)
1317 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_A, false))
1318 DRM_DEBUG_DRIVER("Pipe A FIFO underrun\n");
1319
1320 if (de_iir & DE_PIPEB_FIFO_UNDERRUN)
1321 if (intel_set_cpu_fifo_underrun_reporting(dev, PIPE_B, false))
1322 DRM_DEBUG_DRIVER("Pipe B FIFO underrun\n");
1323
Zhenyu Wangf072d2e2010-02-09 09:46:19 +08001324 if (de_iir & DE_PLANEA_FLIP_DONE) {
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001325 intel_prepare_page_flip(dev, 0);
Chris Wilson2bbda382010-09-02 17:59:39 +01001326 intel_finish_page_flip_plane(dev, 0);
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001327 }
1328
Zhenyu Wangf072d2e2010-02-09 09:46:19 +08001329 if (de_iir & DE_PLANEB_FLIP_DONE) {
1330 intel_prepare_page_flip(dev, 1);
Chris Wilson2bbda382010-09-02 17:59:39 +01001331 intel_finish_page_flip_plane(dev, 1);
Jesse Barnes013d5aa2010-01-29 11:18:31 -08001332 }
Li Pengc062df62010-01-23 00:12:58 +08001333
Zou Nan haic7c85102010-01-15 10:29:06 +08001334 /* check event from PCH */
Jesse Barnes776ad802011-01-04 15:09:39 -08001335 if (de_iir & DE_PCH_EVENT) {
Daniel Vetteracd15b62012-11-30 11:24:50 +01001336 u32 pch_iir = I915_READ(SDEIIR);
1337
Adam Jackson23e81d62012-06-06 15:45:44 -04001338 if (HAS_PCH_CPT(dev))
1339 cpt_irq_handler(dev, pch_iir);
1340 else
1341 ibx_irq_handler(dev, pch_iir);
Daniel Vetteracd15b62012-11-30 11:24:50 +01001342
1343 /* should clear PCH hotplug event before clear CPU irq */
1344 I915_WRITE(SDEIIR, pch_iir);
Jesse Barnes776ad802011-01-04 15:09:39 -08001345 }
Zou Nan haic7c85102010-01-15 10:29:06 +08001346
Daniel Vetter73edd18f2012-08-08 23:35:37 +02001347 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
1348 ironlake_handle_rps_change(dev);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001349
Chris Wilsonfc6826d2012-04-15 11:56:03 +01001350 if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS)
1351 gen6_queue_rps_work(dev_priv, pm_iir);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001352
Zou Nan haic7c85102010-01-15 10:29:06 +08001353 I915_WRITE(GTIIR, gt_iir);
1354 I915_WRITE(DEIIR, de_iir);
Ben Widawsky4912d042011-04-25 11:25:20 -07001355 I915_WRITE(GEN6_PMIIR, pm_iir);
Zou Nan haic7c85102010-01-15 10:29:06 +08001356
1357done:
Zou, Nanhai2d109a82009-11-06 02:13:01 +00001358 I915_WRITE(DEIER, de_ier);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001359 POSTING_READ(DEIER);
Paulo Zanoni44498ae2013-02-22 17:05:28 -03001360 I915_WRITE(SDEIER, sde_ier);
1361 POSTING_READ(SDEIER);
Zou, Nanhai2d109a82009-11-06 02:13:01 +00001362
Zhenyu Wang036a4a72009-06-08 14:40:19 +08001363 return ret;
1364}
1365
Jesse Barnes8a905232009-07-11 16:48:03 -04001366/**
1367 * i915_error_work_func - do process context error handling work
1368 * @work: work struct
1369 *
1370 * Fire an error uevent so userspace can see that a hang or error
1371 * was detected.
1372 */
1373static void i915_error_work_func(struct work_struct *work)
1374{
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001375 struct i915_gpu_error *error = container_of(work, struct i915_gpu_error,
1376 work);
1377 drm_i915_private_t *dev_priv = container_of(error, drm_i915_private_t,
1378 gpu_error);
Jesse Barnes8a905232009-07-11 16:48:03 -04001379 struct drm_device *dev = dev_priv->dev;
Daniel Vetterf69061b2012-12-06 09:01:42 +01001380 struct intel_ring_buffer *ring;
Ben Gamarif316a422009-09-14 17:48:46 -04001381 char *error_event[] = { "ERROR=1", NULL };
1382 char *reset_event[] = { "RESET=1", NULL };
1383 char *reset_done_event[] = { "ERROR=0", NULL };
Daniel Vetterf69061b2012-12-06 09:01:42 +01001384 int i, ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04001385
Ben Gamarif316a422009-09-14 17:48:46 -04001386 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04001387
Daniel Vetter7db0ba22012-12-06 16:23:37 +01001388 /*
1389 * Note that there's only one work item which does gpu resets, so we
1390 * need not worry about concurrent gpu resets potentially incrementing
1391 * error->reset_counter twice. We only need to take care of another
1392 * racing irq/hangcheck declaring the gpu dead for a second time. A
1393 * quick check for that is good enough: schedule_work ensures the
1394 * correct ordering between hang detection and this work item, and since
1395 * the reset in-progress bit is only ever set by code outside of this
1396 * work we don't need to worry about any other races.
1397 */
1398 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01001399 DRM_DEBUG_DRIVER("resetting chip\n");
Daniel Vetter7db0ba22012-12-06 16:23:37 +01001400 kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE,
1401 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001402
Daniel Vetterf69061b2012-12-06 09:01:42 +01001403 ret = i915_reset(dev);
1404
1405 if (ret == 0) {
1406 /*
1407 * After all the gem state is reset, increment the reset
1408 * counter and wake up everyone waiting for the reset to
1409 * complete.
1410 *
1411 * Since unlock operations are a one-sided barrier only,
1412 * we need to insert a barrier here to order any seqno
1413 * updates before
1414 * the counter increment.
1415 */
1416 smp_mb__before_atomic_inc();
1417 atomic_inc(&dev_priv->gpu_error.reset_counter);
1418
1419 kobject_uevent_env(&dev->primary->kdev.kobj,
1420 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001421 } else {
1422 atomic_set(&error->reset_counter, I915_WEDGED);
Ben Gamarif316a422009-09-14 17:48:46 -04001423 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001424
Daniel Vetterf69061b2012-12-06 09:01:42 +01001425 for_each_ring(ring, dev_priv, i)
1426 wake_up_all(&ring->irq_queue);
1427
Ville Syrjälä96a02912013-02-18 19:08:49 +02001428 intel_display_handle_reset(dev);
1429
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001430 wake_up_all(&dev_priv->gpu_error.reset_queue);
Ben Gamarif316a422009-09-14 17:48:46 -04001431 }
Jesse Barnes8a905232009-07-11 16:48:03 -04001432}
1433
Daniel Vetter85f9e502012-08-31 21:42:26 +02001434/* NB: please notice the memset */
1435static void i915_get_extra_instdone(struct drm_device *dev,
1436 uint32_t *instdone)
1437{
1438 struct drm_i915_private *dev_priv = dev->dev_private;
1439 memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
1440
1441 switch(INTEL_INFO(dev)->gen) {
1442 case 2:
1443 case 3:
1444 instdone[0] = I915_READ(INSTDONE);
1445 break;
1446 case 4:
1447 case 5:
1448 case 6:
1449 instdone[0] = I915_READ(INSTDONE_I965);
1450 instdone[1] = I915_READ(INSTDONE1);
1451 break;
1452 default:
1453 WARN_ONCE(1, "Unsupported platform\n");
1454 case 7:
1455 instdone[0] = I915_READ(GEN7_INSTDONE_1);
1456 instdone[1] = I915_READ(GEN7_SC_INSTDONE);
1457 instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
1458 instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
1459 break;
1460 }
1461}
1462
Chris Wilson3bd3c932010-08-19 08:19:30 +01001463#ifdef CONFIG_DEBUG_FS
Chris Wilson9df30792010-02-18 10:24:56 +00001464static struct drm_i915_error_object *
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001465i915_error_object_create_sized(struct drm_i915_private *dev_priv,
1466 struct drm_i915_gem_object *src,
1467 const int num_pages)
Chris Wilson9df30792010-02-18 10:24:56 +00001468{
1469 struct drm_i915_error_object *dst;
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001470 int i;
Chris Wilsone56660d2010-08-07 11:01:26 +01001471 u32 reloc_offset;
Chris Wilson9df30792010-02-18 10:24:56 +00001472
Chris Wilson05394f32010-11-08 19:18:58 +00001473 if (src == NULL || src->pages == NULL)
Chris Wilson9df30792010-02-18 10:24:56 +00001474 return NULL;
1475
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001476 dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +00001477 if (dst == NULL)
1478 return NULL;
1479
Chris Wilson05394f32010-11-08 19:18:58 +00001480 reloc_offset = src->gtt_offset;
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001481 for (i = 0; i < num_pages; i++) {
Andrew Morton788885a2010-05-11 14:07:05 -07001482 unsigned long flags;
Chris Wilsone56660d2010-08-07 11:01:26 +01001483 void *d;
Andrew Morton788885a2010-05-11 14:07:05 -07001484
Chris Wilsone56660d2010-08-07 11:01:26 +01001485 d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
Chris Wilson9df30792010-02-18 10:24:56 +00001486 if (d == NULL)
1487 goto unwind;
Chris Wilsone56660d2010-08-07 11:01:26 +01001488
Andrew Morton788885a2010-05-11 14:07:05 -07001489 local_irq_save(flags);
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001490 if (reloc_offset < dev_priv->gtt.mappable_end &&
Daniel Vetter74898d72012-02-15 23:50:22 +01001491 src->has_global_gtt_mapping) {
Chris Wilson172975aa2011-12-14 13:57:25 +01001492 void __iomem *s;
1493
1494 /* Simply ignore tiling or any overlapping fence.
1495 * It's part of the error state, and this hopefully
1496 * captures what the GPU read.
1497 */
1498
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001499 s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
Chris Wilson172975aa2011-12-14 13:57:25 +01001500 reloc_offset);
1501 memcpy_fromio(d, s, PAGE_SIZE);
1502 io_mapping_unmap_atomic(s);
Chris Wilson960e3562012-11-15 11:32:23 +00001503 } else if (src->stolen) {
1504 unsigned long offset;
1505
1506 offset = dev_priv->mm.stolen_base;
1507 offset += src->stolen->start;
1508 offset += i << PAGE_SHIFT;
1509
Daniel Vetter1a240d42012-11-29 22:18:51 +01001510 memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
Chris Wilson172975aa2011-12-14 13:57:25 +01001511 } else {
Chris Wilson9da3da62012-06-01 15:20:22 +01001512 struct page *page;
Chris Wilson172975aa2011-12-14 13:57:25 +01001513 void *s;
1514
Chris Wilson9da3da62012-06-01 15:20:22 +01001515 page = i915_gem_object_get_page(src, i);
Chris Wilson172975aa2011-12-14 13:57:25 +01001516
Chris Wilson9da3da62012-06-01 15:20:22 +01001517 drm_clflush_pages(&page, 1);
1518
1519 s = kmap_atomic(page);
Chris Wilson172975aa2011-12-14 13:57:25 +01001520 memcpy(d, s, PAGE_SIZE);
1521 kunmap_atomic(s);
1522
Chris Wilson9da3da62012-06-01 15:20:22 +01001523 drm_clflush_pages(&page, 1);
Chris Wilson172975aa2011-12-14 13:57:25 +01001524 }
Andrew Morton788885a2010-05-11 14:07:05 -07001525 local_irq_restore(flags);
Chris Wilsone56660d2010-08-07 11:01:26 +01001526
Chris Wilson9da3da62012-06-01 15:20:22 +01001527 dst->pages[i] = d;
Chris Wilsone56660d2010-08-07 11:01:26 +01001528
1529 reloc_offset += PAGE_SIZE;
Chris Wilson9df30792010-02-18 10:24:56 +00001530 }
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001531 dst->page_count = num_pages;
Chris Wilson05394f32010-11-08 19:18:58 +00001532 dst->gtt_offset = src->gtt_offset;
Chris Wilson9df30792010-02-18 10:24:56 +00001533
1534 return dst;
1535
1536unwind:
Chris Wilson9da3da62012-06-01 15:20:22 +01001537 while (i--)
1538 kfree(dst->pages[i]);
Chris Wilson9df30792010-02-18 10:24:56 +00001539 kfree(dst);
1540 return NULL;
1541}
Ben Widawskyd0d045e2013-02-24 18:10:00 -08001542#define i915_error_object_create(dev_priv, src) \
1543 i915_error_object_create_sized((dev_priv), (src), \
1544 (src)->base.size>>PAGE_SHIFT)
Chris Wilson9df30792010-02-18 10:24:56 +00001545
1546static void
1547i915_error_object_free(struct drm_i915_error_object *obj)
1548{
1549 int page;
1550
1551 if (obj == NULL)
1552 return;
1553
1554 for (page = 0; page < obj->page_count; page++)
1555 kfree(obj->pages[page]);
1556
1557 kfree(obj);
1558}
1559
Daniel Vetter742cbee2012-04-27 15:17:39 +02001560void
1561i915_error_state_free(struct kref *error_ref)
Chris Wilson9df30792010-02-18 10:24:56 +00001562{
Daniel Vetter742cbee2012-04-27 15:17:39 +02001563 struct drm_i915_error_state *error = container_of(error_ref,
1564 typeof(*error), ref);
Chris Wilsone2f973d2011-01-27 19:15:11 +00001565 int i;
1566
Chris Wilson52d39a22012-02-15 11:25:37 +00001567 for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
1568 i915_error_object_free(error->ring[i].batchbuffer);
1569 i915_error_object_free(error->ring[i].ringbuffer);
1570 kfree(error->ring[i].requests);
1571 }
Chris Wilsone2f973d2011-01-27 19:15:11 +00001572
Chris Wilson9df30792010-02-18 10:24:56 +00001573 kfree(error->active_bo);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001574 kfree(error->overlay);
Chris Wilson9df30792010-02-18 10:24:56 +00001575 kfree(error);
1576}
Chris Wilson1b502472012-04-24 15:47:30 +01001577static void capture_bo(struct drm_i915_error_buffer *err,
1578 struct drm_i915_gem_object *obj)
1579{
1580 err->size = obj->base.size;
1581 err->name = obj->base.name;
Chris Wilson0201f1e2012-07-20 12:41:01 +01001582 err->rseqno = obj->last_read_seqno;
1583 err->wseqno = obj->last_write_seqno;
Chris Wilson1b502472012-04-24 15:47:30 +01001584 err->gtt_offset = obj->gtt_offset;
1585 err->read_domains = obj->base.read_domains;
1586 err->write_domain = obj->base.write_domain;
1587 err->fence_reg = obj->fence_reg;
1588 err->pinned = 0;
1589 if (obj->pin_count > 0)
1590 err->pinned = 1;
1591 if (obj->user_pin_count > 0)
1592 err->pinned = -1;
1593 err->tiling = obj->tiling_mode;
1594 err->dirty = obj->dirty;
1595 err->purgeable = obj->madv != I915_MADV_WILLNEED;
1596 err->ring = obj->ring ? obj->ring->id : -1;
1597 err->cache_level = obj->cache_level;
1598}
Chris Wilson9df30792010-02-18 10:24:56 +00001599
Chris Wilson1b502472012-04-24 15:47:30 +01001600static u32 capture_active_bo(struct drm_i915_error_buffer *err,
1601 int count, struct list_head *head)
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001602{
1603 struct drm_i915_gem_object *obj;
1604 int i = 0;
1605
1606 list_for_each_entry(obj, head, mm_list) {
Chris Wilson1b502472012-04-24 15:47:30 +01001607 capture_bo(err++, obj);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001608 if (++i == count)
1609 break;
Chris Wilson1b502472012-04-24 15:47:30 +01001610 }
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001611
Chris Wilson1b502472012-04-24 15:47:30 +01001612 return i;
1613}
1614
1615static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
1616 int count, struct list_head *head)
1617{
1618 struct drm_i915_gem_object *obj;
1619 int i = 0;
1620
1621 list_for_each_entry(obj, head, gtt_list) {
1622 if (obj->pin_count == 0)
1623 continue;
1624
1625 capture_bo(err++, obj);
1626 if (++i == count)
1627 break;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001628 }
1629
1630 return i;
1631}
1632
Chris Wilson748ebc62010-10-24 10:28:47 +01001633static void i915_gem_record_fences(struct drm_device *dev,
1634 struct drm_i915_error_state *error)
1635{
1636 struct drm_i915_private *dev_priv = dev->dev_private;
1637 int i;
1638
1639 /* Fences */
1640 switch (INTEL_INFO(dev)->gen) {
Daniel Vetter775d17b2011-10-09 21:52:01 +02001641 case 7:
Chris Wilson748ebc62010-10-24 10:28:47 +01001642 case 6:
Ville Syrjälä42b5aea2013-04-09 13:02:47 +03001643 for (i = 0; i < dev_priv->num_fence_regs; i++)
Chris Wilson748ebc62010-10-24 10:28:47 +01001644 error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
1645 break;
1646 case 5:
1647 case 4:
1648 for (i = 0; i < 16; i++)
1649 error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
1650 break;
1651 case 3:
1652 if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
1653 for (i = 0; i < 8; i++)
1654 error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
1655 case 2:
1656 for (i = 0; i < 8; i++)
1657 error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
1658 break;
1659
Ben Widawsky7dbf9d62012-12-18 10:31:22 -08001660 default:
1661 BUG();
Chris Wilson748ebc62010-10-24 10:28:47 +01001662 }
1663}
1664
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001665static struct drm_i915_error_object *
1666i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
1667 struct intel_ring_buffer *ring)
1668{
1669 struct drm_i915_gem_object *obj;
1670 u32 seqno;
1671
1672 if (!ring->get_seqno)
1673 return NULL;
1674
Daniel Vetterb45305f2012-12-17 16:21:27 +01001675 if (HAS_BROKEN_CS_TLB(dev_priv->dev)) {
1676 u32 acthd = I915_READ(ACTHD);
1677
1678 if (WARN_ON(ring->id != RCS))
1679 return NULL;
1680
1681 obj = ring->private;
1682 if (acthd >= obj->gtt_offset &&
1683 acthd < obj->gtt_offset + obj->base.size)
1684 return i915_error_object_create(dev_priv, obj);
1685 }
1686
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001687 seqno = ring->get_seqno(ring, false);
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001688 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
1689 if (obj->ring != ring)
1690 continue;
1691
Chris Wilson0201f1e2012-07-20 12:41:01 +01001692 if (i915_seqno_passed(seqno, obj->last_read_seqno))
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001693 continue;
1694
1695 if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
1696 continue;
1697
1698 /* We need to copy these to an anonymous buffer as the simplest
1699 * method to avoid being overwritten by userspace.
1700 */
1701 return i915_error_object_create(dev_priv, obj);
1702 }
1703
1704 return NULL;
1705}
1706
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001707static void i915_record_ring_state(struct drm_device *dev,
1708 struct drm_i915_error_state *error,
1709 struct intel_ring_buffer *ring)
1710{
1711 struct drm_i915_private *dev_priv = dev->dev_private;
1712
Daniel Vetter33f3f512011-12-14 13:57:39 +01001713 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilson12f55812012-07-05 17:14:01 +01001714 error->rc_psmi[ring->id] = I915_READ(ring->mmio_base + 0x50);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001715 error->fault_reg[ring->id] = I915_READ(RING_FAULT_REG(ring));
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001716 error->semaphore_mboxes[ring->id][0]
1717 = I915_READ(RING_SYNC_0(ring->mmio_base));
1718 error->semaphore_mboxes[ring->id][1]
1719 = I915_READ(RING_SYNC_1(ring->mmio_base));
Chris Wilsondf2b23d2012-11-27 17:06:54 +00001720 error->semaphore_seqno[ring->id][0] = ring->sync_seqno[0];
1721 error->semaphore_seqno[ring->id][1] = ring->sync_seqno[1];
Daniel Vetter33f3f512011-12-14 13:57:39 +01001722 }
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001723
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001724 if (INTEL_INFO(dev)->gen >= 4) {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001725 error->faddr[ring->id] = I915_READ(RING_DMA_FADD(ring->mmio_base));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001726 error->ipeir[ring->id] = I915_READ(RING_IPEIR(ring->mmio_base));
1727 error->ipehr[ring->id] = I915_READ(RING_IPEHR(ring->mmio_base));
1728 error->instdone[ring->id] = I915_READ(RING_INSTDONE(ring->mmio_base));
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001729 error->instps[ring->id] = I915_READ(RING_INSTPS(ring->mmio_base));
Ben Widawsky050ee912012-08-22 11:32:15 -07001730 if (ring->id == RCS)
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001731 error->bbaddr = I915_READ64(BB_ADDR);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001732 } else {
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001733 error->faddr[ring->id] = I915_READ(DMA_FADD_I8XX);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001734 error->ipeir[ring->id] = I915_READ(IPEIR);
1735 error->ipehr[ring->id] = I915_READ(IPEHR);
1736 error->instdone[ring->id] = I915_READ(INSTDONE);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001737 }
1738
Ben Widawsky9574b3f2012-04-26 16:03:01 -07001739 error->waiting[ring->id] = waitqueue_active(&ring->irq_queue);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001740 error->instpm[ring->id] = I915_READ(RING_INSTPM(ring->mmio_base));
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01001741 error->seqno[ring->id] = ring->get_seqno(ring, false);
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001742 error->acthd[ring->id] = intel_ring_get_active_head(ring);
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001743 error->head[ring->id] = I915_READ_HEAD(ring);
1744 error->tail[ring->id] = I915_READ_TAIL(ring);
Chris Wilson0f3b6842013-01-15 12:05:55 +00001745 error->ctl[ring->id] = I915_READ_CTL(ring);
Daniel Vetter7e3b8732012-02-01 22:26:45 +01001746
1747 error->cpu_ring_head[ring->id] = ring->head;
1748 error->cpu_ring_tail[ring->id] = ring->tail;
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001749}
1750
Ben Widawsky8c123e52013-03-04 17:00:29 -08001751
1752static void i915_gem_record_active_context(struct intel_ring_buffer *ring,
1753 struct drm_i915_error_state *error,
1754 struct drm_i915_error_ring *ering)
1755{
1756 struct drm_i915_private *dev_priv = ring->dev->dev_private;
1757 struct drm_i915_gem_object *obj;
1758
1759 /* Currently render ring is the only HW context user */
1760 if (ring->id != RCS || !error->ccid)
1761 return;
1762
1763 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list) {
1764 if ((error->ccid & PAGE_MASK) == obj->gtt_offset) {
1765 ering->ctx = i915_error_object_create_sized(dev_priv,
1766 obj, 1);
1767 }
1768 }
1769}
1770
Chris Wilson52d39a22012-02-15 11:25:37 +00001771static void i915_gem_record_rings(struct drm_device *dev,
1772 struct drm_i915_error_state *error)
1773{
1774 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01001775 struct intel_ring_buffer *ring;
Chris Wilson52d39a22012-02-15 11:25:37 +00001776 struct drm_i915_gem_request *request;
1777 int i, count;
1778
Chris Wilsonb4519512012-05-11 14:29:30 +01001779 for_each_ring(ring, dev_priv, i) {
Chris Wilson52d39a22012-02-15 11:25:37 +00001780 i915_record_ring_state(dev, error, ring);
1781
1782 error->ring[i].batchbuffer =
1783 i915_error_first_batchbuffer(dev_priv, ring);
1784
1785 error->ring[i].ringbuffer =
1786 i915_error_object_create(dev_priv, ring->obj);
1787
Ben Widawsky8c123e52013-03-04 17:00:29 -08001788
1789 i915_gem_record_active_context(ring, error, &error->ring[i]);
1790
Chris Wilson52d39a22012-02-15 11:25:37 +00001791 count = 0;
1792 list_for_each_entry(request, &ring->request_list, list)
1793 count++;
1794
1795 error->ring[i].num_requests = count;
1796 error->ring[i].requests =
1797 kmalloc(count*sizeof(struct drm_i915_error_request),
1798 GFP_ATOMIC);
1799 if (error->ring[i].requests == NULL) {
1800 error->ring[i].num_requests = 0;
1801 continue;
1802 }
1803
1804 count = 0;
1805 list_for_each_entry(request, &ring->request_list, list) {
1806 struct drm_i915_error_request *erq;
1807
1808 erq = &error->ring[i].requests[count++];
1809 erq->seqno = request->seqno;
1810 erq->jiffies = request->emitted_jiffies;
Chris Wilsonee4f42b2012-02-15 11:25:38 +00001811 erq->tail = request->tail;
Chris Wilson52d39a22012-02-15 11:25:37 +00001812 }
1813 }
1814}
1815
Jesse Barnes8a905232009-07-11 16:48:03 -04001816/**
1817 * i915_capture_error_state - capture an error record for later analysis
1818 * @dev: drm device
1819 *
1820 * Should be called when an error is detected (either a hang or an error
1821 * interrupt) to capture error state from the time of the error. Fills
1822 * out a structure which becomes available in debugfs for user level tools
1823 * to pick up.
1824 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001825static void i915_capture_error_state(struct drm_device *dev)
1826{
1827 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson05394f32010-11-08 19:18:58 +00001828 struct drm_i915_gem_object *obj;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001829 struct drm_i915_error_state *error;
1830 unsigned long flags;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001831 int i, pipe;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001832
Daniel Vetter99584db2012-11-14 17:14:04 +01001833 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1834 error = dev_priv->gpu_error.first_error;
1835 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001836 if (error)
1837 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001838
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001839 /* Account for pipe specific data like PIPE*STAT */
Daniel Vetter33f3f512011-12-14 13:57:39 +01001840 error = kzalloc(sizeof(*error), GFP_ATOMIC);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001841 if (!error) {
Chris Wilson9df30792010-02-18 10:24:56 +00001842 DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
1843 return;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001844 }
1845
Paulo Zanoni5d83d292013-03-06 20:03:22 -03001846 DRM_INFO("capturing error event; look for more information in "
Ben Widawsky2f86f192013-01-28 15:32:15 -08001847 "/sys/kernel/debug/dri/%d/i915_error_state\n",
Chris Wilsonb6f78332011-02-01 14:15:55 +00001848 dev->primary->index);
Chris Wilson2fa772f32010-10-01 13:23:27 +01001849
Daniel Vetter742cbee2012-04-27 15:17:39 +02001850 kref_init(&error->ref);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001851 error->eir = I915_READ(EIR);
1852 error->pgtbl_er = I915_READ(PGTBL_ER);
Ben Widawsky211816e2013-02-24 18:10:01 -08001853 if (HAS_HW_CONTEXTS(dev))
1854 error->ccid = I915_READ(CCID);
Ben Widawskybe998e22012-04-26 16:03:00 -07001855
1856 if (HAS_PCH_SPLIT(dev))
1857 error->ier = I915_READ(DEIER) | I915_READ(GTIER);
1858 else if (IS_VALLEYVIEW(dev))
1859 error->ier = I915_READ(GTIER) | I915_READ(VLV_IER);
1860 else if (IS_GEN2(dev))
1861 error->ier = I915_READ16(IER);
1862 else
1863 error->ier = I915_READ(IER);
1864
Chris Wilson0f3b6842013-01-15 12:05:55 +00001865 if (INTEL_INFO(dev)->gen >= 6)
1866 error->derrmr = I915_READ(DERRMR);
1867
1868 if (IS_VALLEYVIEW(dev))
1869 error->forcewake = I915_READ(FORCEWAKE_VLV);
1870 else if (INTEL_INFO(dev)->gen >= 7)
1871 error->forcewake = I915_READ(FORCEWAKE_MT);
1872 else if (INTEL_INFO(dev)->gen == 6)
1873 error->forcewake = I915_READ(FORCEWAKE);
1874
Paulo Zanoni4f3308b2013-03-22 14:24:16 -03001875 if (!HAS_PCH_SPLIT(dev))
1876 for_each_pipe(pipe)
1877 error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001878
Daniel Vetter33f3f512011-12-14 13:57:39 +01001879 if (INTEL_INFO(dev)->gen >= 6) {
Chris Wilsonf4068392010-10-27 20:36:41 +01001880 error->error = I915_READ(ERROR_GEN6);
Daniel Vetter33f3f512011-12-14 13:57:39 +01001881 error->done_reg = I915_READ(DONE_REG);
1882 }
Chris Wilsonadd354d2010-10-29 19:00:51 +01001883
Ben Widawsky71e172e2012-08-20 16:15:13 -07001884 if (INTEL_INFO(dev)->gen == 7)
1885 error->err_int = I915_READ(GEN7_ERR_INT);
1886
Ben Widawsky050ee912012-08-22 11:32:15 -07001887 i915_get_extra_instdone(dev, error->extra_instdone);
1888
Chris Wilson748ebc62010-10-24 10:28:47 +01001889 i915_gem_record_fences(dev, error);
Chris Wilson52d39a22012-02-15 11:25:37 +00001890 i915_gem_record_rings(dev, error);
Chris Wilson9df30792010-02-18 10:24:56 +00001891
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001892 /* Record buffers on the active and pinned lists. */
Chris Wilson9df30792010-02-18 10:24:56 +00001893 error->active_bo = NULL;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001894 error->pinned_bo = NULL;
Chris Wilson9df30792010-02-18 10:24:56 +00001895
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001896 i = 0;
1897 list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
1898 i++;
1899 error->active_bo_count = i;
Chris Wilson6c085a72012-08-20 11:40:46 +02001900 list_for_each_entry(obj, &dev_priv->mm.bound_list, gtt_list)
Chris Wilson1b502472012-04-24 15:47:30 +01001901 if (obj->pin_count)
1902 i++;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001903 error->pinned_bo_count = i - error->active_bo_count;
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001904
Chris Wilson8e934db2011-01-24 12:34:00 +00001905 error->active_bo = NULL;
1906 error->pinned_bo = NULL;
Chris Wilsonbcfb2e22011-01-07 21:06:07 +00001907 if (i) {
1908 error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
Chris Wilson9df30792010-02-18 10:24:56 +00001909 GFP_ATOMIC);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001910 if (error->active_bo)
1911 error->pinned_bo =
1912 error->active_bo + error->active_bo_count;
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001913 }
1914
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001915 if (error->active_bo)
1916 error->active_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001917 capture_active_bo(error->active_bo,
1918 error->active_bo_count,
1919 &dev_priv->mm.active_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001920
1921 if (error->pinned_bo)
1922 error->pinned_bo_count =
Chris Wilson1b502472012-04-24 15:47:30 +01001923 capture_pinned_bo(error->pinned_bo,
1924 error->pinned_bo_count,
Chris Wilson6c085a72012-08-20 11:40:46 +02001925 &dev_priv->mm.bound_list);
Chris Wilsonc724e8a2010-11-22 08:07:02 +00001926
Jesse Barnes8a905232009-07-11 16:48:03 -04001927 do_gettimeofday(&error->time);
1928
Chris Wilson6ef3d422010-08-04 20:26:07 +01001929 error->overlay = intel_overlay_capture_error_state(dev);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00001930 error->display = intel_display_capture_error_state(dev);
Chris Wilson6ef3d422010-08-04 20:26:07 +01001931
Daniel Vetter99584db2012-11-14 17:14:04 +01001932 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1933 if (dev_priv->gpu_error.first_error == NULL) {
1934 dev_priv->gpu_error.first_error = error;
Chris Wilson9df30792010-02-18 10:24:56 +00001935 error = NULL;
1936 }
Daniel Vetter99584db2012-11-14 17:14:04 +01001937 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001938
1939 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001940 i915_error_state_free(&error->ref);
Chris Wilson9df30792010-02-18 10:24:56 +00001941}
1942
1943void i915_destroy_error_state(struct drm_device *dev)
1944{
1945 struct drm_i915_private *dev_priv = dev->dev_private;
1946 struct drm_i915_error_state *error;
Ben Widawsky6dc0e812012-01-23 15:30:02 -08001947 unsigned long flags;
Chris Wilson9df30792010-02-18 10:24:56 +00001948
Daniel Vetter99584db2012-11-14 17:14:04 +01001949 spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
1950 error = dev_priv->gpu_error.first_error;
1951 dev_priv->gpu_error.first_error = NULL;
1952 spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
Chris Wilson9df30792010-02-18 10:24:56 +00001953
1954 if (error)
Daniel Vetter742cbee2012-04-27 15:17:39 +02001955 kref_put(&error->ref, i915_error_state_free);
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001956}
Chris Wilson3bd3c932010-08-19 08:19:30 +01001957#else
1958#define i915_capture_error_state(x)
1959#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001960
Chris Wilson35aed2e2010-05-27 13:18:12 +01001961static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04001962{
1963 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07001964 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04001965 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07001966 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04001967
Chris Wilson35aed2e2010-05-27 13:18:12 +01001968 if (!eir)
1969 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04001970
Joe Perchesa70491c2012-03-18 13:00:11 -07001971 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04001972
Ben Widawskybd9854f2012-08-23 15:18:09 -07001973 i915_get_extra_instdone(dev, instdone);
1974
Jesse Barnes8a905232009-07-11 16:48:03 -04001975 if (IS_G4X(dev)) {
1976 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
1977 u32 ipeir = I915_READ(IPEIR_I965);
1978
Joe Perchesa70491c2012-03-18 13:00:11 -07001979 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
1980 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07001981 for (i = 0; i < ARRAY_SIZE(instdone); i++)
1982 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07001983 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07001984 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04001985 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001986 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04001987 }
1988 if (eir & GM45_ERROR_PAGE_TABLE) {
1989 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07001990 pr_err("page table error\n");
1991 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04001992 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00001993 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04001994 }
1995 }
1996
Chris Wilsona6c45cf2010-09-17 00:32:17 +01001997 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04001998 if (eir & I915_ERROR_PAGE_TABLE) {
1999 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002000 pr_err("page table error\n");
2001 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002002 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002003 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002004 }
2005 }
2006
2007 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002008 pr_err("memory refresh error:\n");
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002009 for_each_pipe(pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002010 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002011 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002012 /* pipestat has already been acked */
2013 }
2014 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002015 pr_err("instruction error\n");
2016 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002017 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2018 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002019 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002020 u32 ipeir = I915_READ(IPEIR);
2021
Joe Perchesa70491c2012-03-18 13:00:11 -07002022 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2023 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002024 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002025 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002026 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002027 } else {
2028 u32 ipeir = I915_READ(IPEIR_I965);
2029
Joe Perchesa70491c2012-03-18 13:00:11 -07002030 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2031 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002032 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002033 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002034 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002035 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002036 }
2037 }
2038
2039 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002040 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002041 eir = I915_READ(EIR);
2042 if (eir) {
2043 /*
2044 * some errors might have become stuck,
2045 * mask them.
2046 */
2047 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2048 I915_WRITE(EMR, I915_READ(EMR) | eir);
2049 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2050 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002051}
2052
2053/**
2054 * i915_handle_error - handle an error interrupt
2055 * @dev: drm device
2056 *
2057 * Do some basic checking of regsiter state at error interrupt time and
2058 * dump it to the syslog. Also call i915_capture_error_state() to make
2059 * sure we get a record and make it available in debugfs. Fire a uevent
2060 * so userspace knows something bad happened (should trigger collection
2061 * of a ring dump etc.).
2062 */
Chris Wilson527f9e92010-11-11 01:16:58 +00002063void i915_handle_error(struct drm_device *dev, bool wedged)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002064{
2065 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonb4519512012-05-11 14:29:30 +01002066 struct intel_ring_buffer *ring;
2067 int i;
Chris Wilson35aed2e2010-05-27 13:18:12 +01002068
2069 i915_capture_error_state(dev);
2070 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002071
Ben Gamariba1234d2009-09-14 17:48:47 -04002072 if (wedged) {
Daniel Vetterf69061b2012-12-06 09:01:42 +01002073 atomic_set_mask(I915_RESET_IN_PROGRESS_FLAG,
2074 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002075
Ben Gamari11ed50e2009-09-14 17:48:45 -04002076 /*
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002077 * Wakeup waiting processes so that the reset work item
2078 * doesn't deadlock trying to grab various locks.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002079 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002080 for_each_ring(ring, dev_priv, i)
2081 wake_up_all(&ring->irq_queue);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002082 }
2083
Daniel Vetter99584db2012-11-14 17:14:04 +01002084 queue_work(dev_priv->wq, &dev_priv->gpu_error.work);
Jesse Barnes8a905232009-07-11 16:48:03 -04002085}
2086
Ville Syrjälä21ad8332013-02-19 15:16:39 +02002087static void __always_unused i915_pageflip_stall_check(struct drm_device *dev, int pipe)
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002088{
2089 drm_i915_private_t *dev_priv = dev->dev_private;
2090 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
2091 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Chris Wilson05394f32010-11-08 19:18:58 +00002092 struct drm_i915_gem_object *obj;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002093 struct intel_unpin_work *work;
2094 unsigned long flags;
2095 bool stall_detected;
2096
2097 /* Ignore early vblank irqs */
2098 if (intel_crtc == NULL)
2099 return;
2100
2101 spin_lock_irqsave(&dev->event_lock, flags);
2102 work = intel_crtc->unpin_work;
2103
Chris Wilsone7d841c2012-12-03 11:36:30 +00002104 if (work == NULL ||
2105 atomic_read(&work->pending) >= INTEL_FLIP_COMPLETE ||
2106 !work->enable_stall_check) {
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002107 /* Either the pending flip IRQ arrived, or we're too early. Don't check */
2108 spin_unlock_irqrestore(&dev->event_lock, flags);
2109 return;
2110 }
2111
2112 /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
Chris Wilson05394f32010-11-08 19:18:58 +00002113 obj = work->pending_flip_obj;
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002114 if (INTEL_INFO(dev)->gen >= 4) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002115 int dspsurf = DSPSURF(intel_crtc->plane);
Armin Reese446f2542012-03-30 16:20:16 -07002116 stall_detected = I915_HI_DISPBASE(I915_READ(dspsurf)) ==
2117 obj->gtt_offset;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002118 } else {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002119 int dspaddr = DSPADDR(intel_crtc->plane);
Chris Wilson05394f32010-11-08 19:18:58 +00002120 stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
Ville Syrjälä01f2c772011-12-20 00:06:49 +02002121 crtc->y * crtc->fb->pitches[0] +
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01002122 crtc->x * crtc->fb->bits_per_pixel/8);
2123 }
2124
2125 spin_unlock_irqrestore(&dev->event_lock, flags);
2126
2127 if (stall_detected) {
2128 DRM_DEBUG_DRIVER("Pageflip stall detected\n");
2129 intel_prepare_page_flip(dev, intel_crtc->plane);
2130 }
2131}
2132
Keith Packard42f52ef2008-10-18 19:39:29 -07002133/* Called from drm generic code, passed 'crtc' which
2134 * we use as a pipe index
2135 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002136static int i915_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002137{
2138 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002139 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002140
Chris Wilson5eddb702010-09-11 13:48:45 +01002141 if (!i915_pipe_enabled(dev, pipe))
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002142 return -EINVAL;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002143
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002144 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002145 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002146 i915_enable_pipestat(dev_priv, pipe,
2147 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Keith Packarde9d21d72008-10-16 11:31:38 -07002148 else
Keith Packard7c463582008-11-04 02:03:27 -08002149 i915_enable_pipestat(dev_priv, pipe,
2150 PIPE_VBLANK_INTERRUPT_ENABLE);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002151
2152 /* maintain vblank delivery even in deep C-states */
2153 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002154 I915_WRITE(INSTPM, _MASKED_BIT_DISABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002155 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002156
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002157 return 0;
2158}
2159
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002160static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002161{
2162 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2163 unsigned long irqflags;
2164
2165 if (!i915_pipe_enabled(dev, pipe))
2166 return -EINVAL;
2167
2168 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2169 ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04002170 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002171 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2172
2173 return 0;
2174}
2175
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002176static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002177{
2178 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2179 unsigned long irqflags;
2180
2181 if (!i915_pipe_enabled(dev, pipe))
2182 return -EINVAL;
2183
2184 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01002185 ironlake_enable_display_irq(dev_priv,
2186 DE_PIPEA_VBLANK_IVB << (5 * pipe));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002187 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2188
2189 return 0;
2190}
2191
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002192static int valleyview_enable_vblank(struct drm_device *dev, int pipe)
2193{
2194 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2195 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002196 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002197
2198 if (!i915_pipe_enabled(dev, pipe))
2199 return -EINVAL;
2200
2201 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002202 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002203 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002204 imr &= ~I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002205 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002206 imr &= ~I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002207 I915_WRITE(VLV_IMR, imr);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002208 i915_enable_pipestat(dev_priv, pipe,
2209 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002210 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2211
2212 return 0;
2213}
2214
Keith Packard42f52ef2008-10-18 19:39:29 -07002215/* Called from drm generic code, passed 'crtc' which
2216 * we use as a pipe index
2217 */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002218static void i915_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002219{
2220 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002221 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002222
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002223 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002224 if (dev_priv->info->gen == 3)
Daniel Vetter6b26c862012-04-24 14:04:12 +02002225 I915_WRITE(INSTPM, _MASKED_BIT_ENABLE(INSTPM_AGPBUSY_DIS));
Chris Wilson8692d00e2011-02-05 10:08:21 +00002226
Jesse Barnesf796cf82011-04-07 13:58:17 -07002227 i915_disable_pipestat(dev_priv, pipe,
2228 PIPE_VBLANK_INTERRUPT_ENABLE |
2229 PIPE_START_VBLANK_INTERRUPT_ENABLE);
2230 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2231}
2232
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002233static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002234{
2235 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2236 unsigned long irqflags;
2237
2238 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2239 ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
Akshay Joshi0206e352011-08-16 15:34:10 -04002240 DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002241 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002242}
2243
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002244static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002245{
2246 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2247 unsigned long irqflags;
2248
2249 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Chris Wilsonb615b572012-05-02 09:52:12 +01002250 ironlake_disable_display_irq(dev_priv,
2251 DE_PIPEA_VBLANK_IVB << (pipe * 5));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002252 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2253}
2254
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002255static void valleyview_disable_vblank(struct drm_device *dev, int pipe)
2256{
2257 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2258 unsigned long irqflags;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002259 u32 imr;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002260
2261 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002262 i915_disable_pipestat(dev_priv, pipe,
2263 PIPE_START_VBLANK_INTERRUPT_ENABLE);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002264 imr = I915_READ(VLV_IMR);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002265 if (pipe == 0)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002266 imr |= I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002267 else
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002268 imr |= I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002269 I915_WRITE(VLV_IMR, imr);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002270 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2271}
2272
Chris Wilson893eead2010-10-27 14:44:35 +01002273static u32
2274ring_last_seqno(struct intel_ring_buffer *ring)
Zou Nan hai852835f2010-05-21 09:08:56 +08002275{
Chris Wilson893eead2010-10-27 14:44:35 +01002276 return list_entry(ring->request_list.prev,
2277 struct drm_i915_gem_request, list)->seqno;
2278}
2279
2280static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
2281{
2282 if (list_empty(&ring->request_list) ||
Chris Wilsonb2eadbc2012-08-09 10:58:30 +01002283 i915_seqno_passed(ring->get_seqno(ring, false),
2284 ring_last_seqno(ring))) {
Chris Wilson893eead2010-10-27 14:44:35 +01002285 /* Issue a wake-up to catch stuck h/w. */
Ben Widawsky9574b3f2012-04-26 16:03:01 -07002286 if (waitqueue_active(&ring->irq_queue)) {
2287 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
2288 ring->name);
Chris Wilson893eead2010-10-27 14:44:35 +01002289 wake_up_all(&ring->irq_queue);
2290 *err = true;
2291 }
2292 return true;
2293 }
2294 return false;
Ben Gamarif65d9422009-09-14 17:48:44 -04002295}
2296
Chris Wilsona24a11e2013-03-14 17:52:05 +02002297static bool semaphore_passed(struct intel_ring_buffer *ring)
2298{
2299 struct drm_i915_private *dev_priv = ring->dev->dev_private;
2300 u32 acthd = intel_ring_get_active_head(ring) & HEAD_ADDR;
2301 struct intel_ring_buffer *signaller;
2302 u32 cmd, ipehr, acthd_min;
2303
2304 ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
2305 if ((ipehr & ~(0x3 << 16)) !=
2306 (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE | MI_SEMAPHORE_REGISTER))
2307 return false;
2308
2309 /* ACTHD is likely pointing to the dword after the actual command,
2310 * so scan backwards until we find the MBOX.
2311 */
2312 acthd_min = max((int)acthd - 3 * 4, 0);
2313 do {
2314 cmd = ioread32(ring->virtual_start + acthd);
2315 if (cmd == ipehr)
2316 break;
2317
2318 acthd -= 4;
2319 if (acthd < acthd_min)
2320 return false;
2321 } while (1);
2322
2323 signaller = &dev_priv->ring[(ring->id + (((ipehr >> 17) & 1) + 1)) % 3];
2324 return i915_seqno_passed(signaller->get_seqno(signaller, false),
2325 ioread32(ring->virtual_start+acthd+4)+1);
2326}
2327
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002328static bool kick_ring(struct intel_ring_buffer *ring)
2329{
2330 struct drm_device *dev = ring->dev;
2331 struct drm_i915_private *dev_priv = dev->dev_private;
2332 u32 tmp = I915_READ_CTL(ring);
2333 if (tmp & RING_WAIT) {
2334 DRM_ERROR("Kicking stuck wait on %s\n",
2335 ring->name);
2336 I915_WRITE_CTL(ring, tmp);
2337 return true;
2338 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002339
2340 if (INTEL_INFO(dev)->gen >= 6 &&
2341 tmp & RING_WAIT_SEMAPHORE &&
2342 semaphore_passed(ring)) {
2343 DRM_ERROR("Kicking stuck semaphore on %s\n",
2344 ring->name);
2345 I915_WRITE_CTL(ring, tmp);
2346 return true;
2347 }
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002348 return false;
2349}
2350
Chris Wilsond1e61e72012-04-10 17:00:41 +01002351static bool i915_hangcheck_hung(struct drm_device *dev)
2352{
2353 drm_i915_private_t *dev_priv = dev->dev_private;
2354
Daniel Vetter99584db2012-11-14 17:14:04 +01002355 if (dev_priv->gpu_error.hangcheck_count++ > 1) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002356 bool hung = true;
2357
Chris Wilsond1e61e72012-04-10 17:00:41 +01002358 DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
2359 i915_handle_error(dev, true);
2360
2361 if (!IS_GEN2(dev)) {
Chris Wilsonb4519512012-05-11 14:29:30 +01002362 struct intel_ring_buffer *ring;
2363 int i;
2364
Chris Wilsond1e61e72012-04-10 17:00:41 +01002365 /* Is the chip hanging on a WAIT_FOR_EVENT?
2366 * If so we can simply poke the RB_WAIT bit
2367 * and break the hang. This should work on
2368 * all but the second generation chipsets.
2369 */
Chris Wilsonb4519512012-05-11 14:29:30 +01002370 for_each_ring(ring, dev_priv, i)
2371 hung &= !kick_ring(ring);
Chris Wilsond1e61e72012-04-10 17:00:41 +01002372 }
2373
Chris Wilsonb4519512012-05-11 14:29:30 +01002374 return hung;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002375 }
2376
2377 return false;
2378}
2379
Ben Gamarif65d9422009-09-14 17:48:44 -04002380/**
2381 * This is called when the chip hasn't reported back with completed
2382 * batchbuffers in a long time. The first time this is called we simply record
2383 * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
2384 * again, we assume the chip is wedged and try to fix it.
2385 */
2386void i915_hangcheck_elapsed(unsigned long data)
2387{
2388 struct drm_device *dev = (struct drm_device *)data;
2389 drm_i915_private_t *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002390 uint32_t acthd[I915_NUM_RINGS], instdone[I915_NUM_INSTDONE_REG];
Chris Wilsonb4519512012-05-11 14:29:30 +01002391 struct intel_ring_buffer *ring;
2392 bool err = false, idle;
2393 int i;
Chris Wilson893eead2010-10-27 14:44:35 +01002394
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07002395 if (!i915_enable_hangcheck)
2396 return;
2397
Chris Wilsonb4519512012-05-11 14:29:30 +01002398 memset(acthd, 0, sizeof(acthd));
2399 idle = true;
2400 for_each_ring(ring, dev_priv, i) {
2401 idle &= i915_hangcheck_ring_idle(ring, &err);
2402 acthd[i] = intel_ring_get_active_head(ring);
2403 }
2404
Chris Wilson893eead2010-10-27 14:44:35 +01002405 /* If all work is done then ACTHD clearly hasn't advanced. */
Chris Wilsonb4519512012-05-11 14:29:30 +01002406 if (idle) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01002407 if (err) {
2408 if (i915_hangcheck_hung(dev))
2409 return;
2410
Chris Wilson893eead2010-10-27 14:44:35 +01002411 goto repeat;
Chris Wilsond1e61e72012-04-10 17:00:41 +01002412 }
2413
Daniel Vetter99584db2012-11-14 17:14:04 +01002414 dev_priv->gpu_error.hangcheck_count = 0;
Chris Wilson893eead2010-10-27 14:44:35 +01002415 return;
2416 }
Eric Anholtb9201c12010-01-08 14:25:16 -08002417
Ben Widawskybd9854f2012-08-23 15:18:09 -07002418 i915_get_extra_instdone(dev, instdone);
Daniel Vetter99584db2012-11-14 17:14:04 +01002419 if (memcmp(dev_priv->gpu_error.last_acthd, acthd,
2420 sizeof(acthd)) == 0 &&
2421 memcmp(dev_priv->gpu_error.prev_instdone, instdone,
2422 sizeof(instdone)) == 0) {
Chris Wilsond1e61e72012-04-10 17:00:41 +01002423 if (i915_hangcheck_hung(dev))
Chris Wilsoncbb465e2010-06-06 12:16:24 +01002424 return;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01002425 } else {
Daniel Vetter99584db2012-11-14 17:14:04 +01002426 dev_priv->gpu_error.hangcheck_count = 0;
Chris Wilsoncbb465e2010-06-06 12:16:24 +01002427
Daniel Vetter99584db2012-11-14 17:14:04 +01002428 memcpy(dev_priv->gpu_error.last_acthd, acthd,
2429 sizeof(acthd));
2430 memcpy(dev_priv->gpu_error.prev_instdone, instdone,
2431 sizeof(instdone));
Chris Wilsoncbb465e2010-06-06 12:16:24 +01002432 }
Ben Gamarif65d9422009-09-14 17:48:44 -04002433
Chris Wilson893eead2010-10-27 14:44:35 +01002434repeat:
Ben Gamarif65d9422009-09-14 17:48:44 -04002435 /* Reset timer case chip hangs without another request being added */
Daniel Vetter99584db2012-11-14 17:14:04 +01002436 mod_timer(&dev_priv->gpu_error.hangcheck_timer,
Chris Wilsoncecc21f2012-10-05 17:02:56 +01002437 round_jiffies_up(jiffies + DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04002438}
2439
Linus Torvalds1da177e2005-04-16 15:20:36 -07002440/* drm_dma.h hooks
2441*/
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002442static void ironlake_irq_preinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002443{
2444 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2445
Jesse Barnes46979952011-04-07 13:53:55 -07002446 atomic_set(&dev_priv->irq_received, 0);
2447
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002448 I915_WRITE(HWSTAM, 0xeffe);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01002449
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002450 /* XXX hotplug from PCH */
2451
2452 I915_WRITE(DEIMR, 0xffffffff);
2453 I915_WRITE(DEIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002454 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002455
2456 /* and GT */
2457 I915_WRITE(GTIMR, 0xffffffff);
2458 I915_WRITE(GTIER, 0x0);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002459 POSTING_READ(GTIER);
Zhenyu Wangc6501562009-11-03 18:57:21 +00002460
Ben Widawskyab5c6082013-04-05 13:12:41 -07002461 if (HAS_PCH_NOP(dev))
2462 return;
2463
Zhenyu Wangc6501562009-11-03 18:57:21 +00002464 /* south display irq */
2465 I915_WRITE(SDEIMR, 0xffffffff);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002466 /*
2467 * SDEIER is also touched by the interrupt handler to work around missed
2468 * PCH interrupts. Hence we can't update it after the interrupt handler
2469 * is enabled - instead we unconditionally enable all PCH interrupt
2470 * sources here, but then only unmask them as needed with SDEIMR.
2471 */
2472 I915_WRITE(SDEIER, 0xffffffff);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002473 POSTING_READ(SDEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002474}
2475
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002476static void valleyview_irq_preinstall(struct drm_device *dev)
2477{
2478 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2479 int pipe;
2480
2481 atomic_set(&dev_priv->irq_received, 0);
2482
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002483 /* VLV magic */
2484 I915_WRITE(VLV_IMR, 0);
2485 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
2486 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
2487 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
2488
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002489 /* and GT */
2490 I915_WRITE(GTIIR, I915_READ(GTIIR));
2491 I915_WRITE(GTIIR, I915_READ(GTIIR));
2492 I915_WRITE(GTIMR, 0xffffffff);
2493 I915_WRITE(GTIER, 0x0);
2494 POSTING_READ(GTIER);
2495
2496 I915_WRITE(DPINVGTT, 0xff);
2497
2498 I915_WRITE(PORT_HOTPLUG_EN, 0);
2499 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2500 for_each_pipe(pipe)
2501 I915_WRITE(PIPESTAT(pipe), 0xffff);
2502 I915_WRITE(VLV_IIR, 0xffffffff);
2503 I915_WRITE(VLV_IMR, 0xffffffff);
2504 I915_WRITE(VLV_IER, 0x0);
2505 POSTING_READ(VLV_IER);
2506}
2507
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002508static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07002509{
2510 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002511 struct drm_mode_config *mode_config = &dev->mode_config;
2512 struct intel_encoder *intel_encoder;
2513 u32 mask = ~I915_READ(SDEIMR);
2514 u32 hotplug;
Keith Packard7fe0b972011-09-19 13:31:02 -07002515
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002516 if (HAS_PCH_IBX(dev)) {
Egbert Eich995e6b32013-04-16 13:36:56 +02002517 mask &= ~SDE_HOTPLUG_MASK;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002518 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002519 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2520 mask |= hpd_ibx[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002521 } else {
Egbert Eich995e6b32013-04-16 13:36:56 +02002522 mask &= ~SDE_HOTPLUG_MASK_CPT;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002523 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
Egbert Eichcd569ae2013-04-16 13:36:57 +02002524 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
2525 mask |= hpd_cpt[intel_encoder->hpd_pin];
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002526 }
2527
2528 I915_WRITE(SDEIMR, ~mask);
2529
2530 /*
2531 * Enable digital hotplug on the PCH, and configure the DP short pulse
2532 * duration to 2ms (which is the minimum in the Display Port spec)
2533 *
2534 * This register is the same on all known PCH chips.
2535 */
Keith Packard7fe0b972011-09-19 13:31:02 -07002536 hotplug = I915_READ(PCH_PORT_HOTPLUG);
2537 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
2538 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
2539 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
2540 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
2541 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
2542}
2543
Paulo Zanonid46da432013-02-08 17:35:15 -02002544static void ibx_irq_postinstall(struct drm_device *dev)
2545{
2546 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01002547 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02002548
Paulo Zanoni86642812013-04-12 17:57:57 -03002549 if (HAS_PCH_IBX(dev)) {
2550 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_TRANSB_FIFO_UNDER |
Paulo Zanonide032bf2013-04-12 17:57:58 -03002551 SDE_TRANSA_FIFO_UNDER | SDE_POISON;
Paulo Zanoni86642812013-04-12 17:57:57 -03002552 } else {
2553 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT | SDE_ERROR_CPT;
2554
2555 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
2556 }
Ben Widawskyab5c6082013-04-05 13:12:41 -07002557
2558 if (HAS_PCH_NOP(dev))
2559 return;
2560
Paulo Zanonid46da432013-02-08 17:35:15 -02002561 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
2562 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02002563}
2564
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002565static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002566{
2567 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2568 /* enable kind of interrupts always enabled */
Jesse Barnes013d5aa2010-01-29 11:18:31 -08002569 u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
Daniel Vetterce99c252012-12-01 13:53:47 +01002570 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Paulo Zanoni86642812013-04-12 17:57:57 -03002571 DE_AUX_CHANNEL_A | DE_PIPEB_FIFO_UNDERRUN |
Paulo Zanonide032bf2013-04-12 17:57:58 -03002572 DE_PIPEA_FIFO_UNDERRUN | DE_POISON;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002573 u32 render_irqs;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002574
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002575 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002576
2577 /* should always can generate irq */
2578 I915_WRITE(DEIIR, I915_READ(DEIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002579 I915_WRITE(DEIMR, dev_priv->irq_mask);
2580 I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002581 POSTING_READ(DEIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002582
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002583 dev_priv->gt_irq_mask = ~0;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002584
2585 I915_WRITE(GTIIR, I915_READ(GTIIR));
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002586 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002587
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002588 if (IS_GEN6(dev))
2589 render_irqs =
2590 GT_USER_INTERRUPT |
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07002591 GEN6_BSD_USER_INTERRUPT |
2592 GEN6_BLITTER_USER_INTERRUPT;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002593 else
2594 render_irqs =
Chris Wilson88f23b82010-12-05 15:08:31 +00002595 GT_USER_INTERRUPT |
Chris Wilsonc6df5412010-12-15 09:56:50 +00002596 GT_PIPE_NOTIFY |
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002597 GT_BSD_USER_INTERRUPT;
2598 I915_WRITE(GTIER, render_irqs);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002599 POSTING_READ(GTIER);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002600
Paulo Zanonid46da432013-02-08 17:35:15 -02002601 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07002602
Jesse Barnesf97108d2010-01-29 11:27:07 -08002603 if (IS_IRONLAKE_M(dev)) {
2604 /* Clear & enable PCU event interrupts */
2605 I915_WRITE(DEIIR, DE_PCU_EVENT);
2606 I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
2607 ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
2608 }
2609
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002610 return 0;
2611}
2612
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002613static int ivybridge_irq_postinstall(struct drm_device *dev)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002614{
2615 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2616 /* enable kind of interrupts always enabled */
Chris Wilsonb615b572012-05-02 09:52:12 +01002617 u32 display_mask =
2618 DE_MASTER_IRQ_CONTROL | DE_GSE_IVB | DE_PCH_EVENT_IVB |
2619 DE_PLANEC_FLIP_DONE_IVB |
2620 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetterce99c252012-12-01 13:53:47 +01002621 DE_PLANEA_FLIP_DONE_IVB |
Paulo Zanoni86642812013-04-12 17:57:57 -03002622 DE_AUX_CHANNEL_A_IVB |
2623 DE_ERR_INT_IVB;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002624 u32 render_irqs;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002625
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002626 dev_priv->irq_mask = ~display_mask;
2627
2628 /* should always can generate irq */
Paulo Zanoni86642812013-04-12 17:57:57 -03002629 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002630 I915_WRITE(DEIIR, I915_READ(DEIIR));
2631 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilsonb615b572012-05-02 09:52:12 +01002632 I915_WRITE(DEIER,
2633 display_mask |
2634 DE_PIPEC_VBLANK_IVB |
2635 DE_PIPEB_VBLANK_IVB |
2636 DE_PIPEA_VBLANK_IVB);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002637 POSTING_READ(DEIER);
2638
Ben Widawsky15b9f802012-05-25 16:56:23 -07002639 dev_priv->gt_irq_mask = ~GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002640
2641 I915_WRITE(GTIIR, I915_READ(GTIIR));
2642 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
2643
Ben Widawskye2a1e2f2012-03-29 19:11:26 -07002644 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
Ben Widawsky15b9f802012-05-25 16:56:23 -07002645 GEN6_BLITTER_USER_INTERRUPT | GT_GEN7_L3_PARITY_ERROR_INTERRUPT;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002646 I915_WRITE(GTIER, render_irqs);
2647 POSTING_READ(GTIER);
2648
Paulo Zanonid46da432013-02-08 17:35:15 -02002649 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07002650
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002651 return 0;
2652}
2653
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002654static int valleyview_irq_postinstall(struct drm_device *dev)
2655{
2656 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002657 u32 enable_mask;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002658 u32 pipestat_enable = PLANE_FLIP_DONE_INT_EN_VLV;
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002659 u32 render_irqs;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002660 u16 msid;
2661
2662 enable_mask = I915_DISPLAY_PORT_INTERRUPT;
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002663 enable_mask |= I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2664 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2665 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002666 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
2667
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002668 /*
2669 *Leave vblank interrupts masked initially. enable/disable will
2670 * toggle them based on usage.
2671 */
2672 dev_priv->irq_mask = (~enable_mask) |
2673 I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT |
2674 I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002675
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002676 /* Hack for broken MSIs on VLV */
2677 pci_write_config_dword(dev_priv->dev->pdev, 0x94, 0xfee00000);
2678 pci_read_config_word(dev->pdev, 0x98, &msid);
2679 msid &= 0xff; /* mask out delivery bits */
2680 msid |= (1<<14);
2681 pci_write_config_word(dev_priv->dev->pdev, 0x98, msid);
2682
Daniel Vetter20afbda2012-12-11 14:05:07 +01002683 I915_WRITE(PORT_HOTPLUG_EN, 0);
2684 POSTING_READ(PORT_HOTPLUG_EN);
2685
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002686 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
2687 I915_WRITE(VLV_IER, enable_mask);
2688 I915_WRITE(VLV_IIR, 0xffffffff);
2689 I915_WRITE(PIPESTAT(0), 0xffff);
2690 I915_WRITE(PIPESTAT(1), 0xffff);
2691 POSTING_READ(VLV_IER);
2692
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002693 i915_enable_pipestat(dev_priv, 0, pipestat_enable);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002694 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002695 i915_enable_pipestat(dev_priv, 1, pipestat_enable);
2696
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002697 I915_WRITE(VLV_IIR, 0xffffffff);
2698 I915_WRITE(VLV_IIR, 0xffffffff);
2699
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002700 I915_WRITE(GTIIR, I915_READ(GTIIR));
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002701 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
Jesse Barnes3bcedbe2012-09-19 13:29:01 -07002702
2703 render_irqs = GT_USER_INTERRUPT | GEN6_BSD_USER_INTERRUPT |
2704 GEN6_BLITTER_USER_INTERRUPT;
2705 I915_WRITE(GTIER, render_irqs);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002706 POSTING_READ(GTIER);
2707
2708 /* ack & enable invalid PTE error interrupts */
2709#if 0 /* FIXME: add support to irq handler for checking these bits */
2710 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
2711 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
2712#endif
2713
2714 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01002715
2716 return 0;
2717}
2718
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002719static void valleyview_irq_uninstall(struct drm_device *dev)
2720{
2721 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2722 int pipe;
2723
2724 if (!dev_priv)
2725 return;
2726
Egbert Eichac4c16c2013-04-16 13:36:58 +02002727 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2728
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002729 for_each_pipe(pipe)
2730 I915_WRITE(PIPESTAT(pipe), 0xffff);
2731
2732 I915_WRITE(HWSTAM, 0xffffffff);
2733 I915_WRITE(PORT_HOTPLUG_EN, 0);
2734 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2735 for_each_pipe(pipe)
2736 I915_WRITE(PIPESTAT(pipe), 0xffff);
2737 I915_WRITE(VLV_IIR, 0xffffffff);
2738 I915_WRITE(VLV_IMR, 0xffffffff);
2739 I915_WRITE(VLV_IER, 0x0);
2740 POSTING_READ(VLV_IER);
2741}
2742
Jesse Barnesf71d4af2011-06-28 13:00:41 -07002743static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002744{
2745 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07002746
2747 if (!dev_priv)
2748 return;
2749
Egbert Eichac4c16c2013-04-16 13:36:58 +02002750 del_timer_sync(&dev_priv->hotplug_reenable_timer);
2751
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002752 I915_WRITE(HWSTAM, 0xffffffff);
2753
2754 I915_WRITE(DEIMR, 0xffffffff);
2755 I915_WRITE(DEIER, 0x0);
2756 I915_WRITE(DEIIR, I915_READ(DEIIR));
Paulo Zanoni86642812013-04-12 17:57:57 -03002757 if (IS_GEN7(dev))
2758 I915_WRITE(GEN7_ERR_INT, I915_READ(GEN7_ERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002759
2760 I915_WRITE(GTIMR, 0xffffffff);
2761 I915_WRITE(GTIER, 0x0);
2762 I915_WRITE(GTIIR, I915_READ(GTIIR));
Keith Packard192aac1f2011-09-20 10:12:44 -07002763
Ben Widawskyab5c6082013-04-05 13:12:41 -07002764 if (HAS_PCH_NOP(dev))
2765 return;
2766
Keith Packard192aac1f2011-09-20 10:12:44 -07002767 I915_WRITE(SDEIMR, 0xffffffff);
2768 I915_WRITE(SDEIER, 0x0);
2769 I915_WRITE(SDEIIR, I915_READ(SDEIIR));
Paulo Zanoni86642812013-04-12 17:57:57 -03002770 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
2771 I915_WRITE(SERR_INT, I915_READ(SERR_INT));
Zhenyu Wang036a4a72009-06-08 14:40:19 +08002772}
2773
Chris Wilsonc2798b12012-04-22 21:13:57 +01002774static void i8xx_irq_preinstall(struct drm_device * dev)
2775{
2776 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2777 int pipe;
2778
2779 atomic_set(&dev_priv->irq_received, 0);
2780
2781 for_each_pipe(pipe)
2782 I915_WRITE(PIPESTAT(pipe), 0);
2783 I915_WRITE16(IMR, 0xffff);
2784 I915_WRITE16(IER, 0x0);
2785 POSTING_READ16(IER);
2786}
2787
2788static int i8xx_irq_postinstall(struct drm_device *dev)
2789{
2790 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2791
Chris Wilsonc2798b12012-04-22 21:13:57 +01002792 I915_WRITE16(EMR,
2793 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2794
2795 /* Unmask the interrupts that we always want on. */
2796 dev_priv->irq_mask =
2797 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2798 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2799 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2800 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2801 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2802 I915_WRITE16(IMR, dev_priv->irq_mask);
2803
2804 I915_WRITE16(IER,
2805 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2806 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2807 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2808 I915_USER_INTERRUPT);
2809 POSTING_READ16(IER);
2810
2811 return 0;
2812}
2813
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002814/*
2815 * Returns true when a page flip has completed.
2816 */
2817static bool i8xx_handle_vblank(struct drm_device *dev,
2818 int pipe, u16 iir)
2819{
2820 drm_i915_private_t *dev_priv = dev->dev_private;
2821 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(pipe);
2822
2823 if (!drm_handle_vblank(dev, pipe))
2824 return false;
2825
2826 if ((iir & flip_pending) == 0)
2827 return false;
2828
2829 intel_prepare_page_flip(dev, pipe);
2830
2831 /* We detect FlipDone by looking for the change in PendingFlip from '1'
2832 * to '0' on the following vblank, i.e. IIR has the Pendingflip
2833 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
2834 * the flip is completed (no longer pending). Since this doesn't raise
2835 * an interrupt per se, we watch for the change at vblank.
2836 */
2837 if (I915_READ16(ISR) & flip_pending)
2838 return false;
2839
2840 intel_finish_page_flip(dev, pipe);
2841
2842 return true;
2843}
2844
Daniel Vetterff1f5252012-10-02 15:10:55 +02002845static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01002846{
2847 struct drm_device *dev = (struct drm_device *) arg;
2848 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01002849 u16 iir, new_iir;
2850 u32 pipe_stats[2];
2851 unsigned long irqflags;
2852 int irq_received;
2853 int pipe;
2854 u16 flip_mask =
2855 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2856 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
2857
2858 atomic_inc(&dev_priv->irq_received);
2859
2860 iir = I915_READ16(IIR);
2861 if (iir == 0)
2862 return IRQ_NONE;
2863
2864 while (iir & ~flip_mask) {
2865 /* Can't rely on pipestat interrupt bit in iir as it might
2866 * have been cleared after the pipestat interrupt was received.
2867 * It doesn't set the bit in iir again, but it still produces
2868 * interrupts (for non-MSI).
2869 */
2870 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
2871 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
2872 i915_handle_error(dev, false);
2873
2874 for_each_pipe(pipe) {
2875 int reg = PIPESTAT(pipe);
2876 pipe_stats[pipe] = I915_READ(reg);
2877
2878 /*
2879 * Clear the PIPE*STAT regs before the IIR
2880 */
2881 if (pipe_stats[pipe] & 0x8000ffff) {
2882 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
2883 DRM_DEBUG_DRIVER("pipe %c underrun\n",
2884 pipe_name(pipe));
2885 I915_WRITE(reg, pipe_stats[pipe]);
2886 irq_received = 1;
2887 }
2888 }
2889 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2890
2891 I915_WRITE16(IIR, iir & ~flip_mask);
2892 new_iir = I915_READ16(IIR); /* Flush posted writes */
2893
Daniel Vetterd05c6172012-04-26 23:28:09 +02002894 i915_update_dri1_breadcrumb(dev);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002895
2896 if (iir & I915_USER_INTERRUPT)
2897 notify_ring(dev, &dev_priv->ring[RCS]);
2898
2899 if (pipe_stats[0] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002900 i8xx_handle_vblank(dev, 0, iir))
2901 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(0);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002902
2903 if (pipe_stats[1] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002904 i8xx_handle_vblank(dev, 1, iir))
2905 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(1);
Chris Wilsonc2798b12012-04-22 21:13:57 +01002906
2907 iir = new_iir;
2908 }
2909
2910 return IRQ_HANDLED;
2911}
2912
2913static void i8xx_irq_uninstall(struct drm_device * dev)
2914{
2915 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2916 int pipe;
2917
Chris Wilsonc2798b12012-04-22 21:13:57 +01002918 for_each_pipe(pipe) {
2919 /* Clear enable bits; then clear status bits */
2920 I915_WRITE(PIPESTAT(pipe), 0);
2921 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
2922 }
2923 I915_WRITE16(IMR, 0xffff);
2924 I915_WRITE16(IER, 0x0);
2925 I915_WRITE16(IIR, I915_READ16(IIR));
2926}
2927
Chris Wilsona266c7d2012-04-24 22:59:44 +01002928static void i915_irq_preinstall(struct drm_device * dev)
2929{
2930 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
2931 int pipe;
2932
2933 atomic_set(&dev_priv->irq_received, 0);
2934
2935 if (I915_HAS_HOTPLUG(dev)) {
2936 I915_WRITE(PORT_HOTPLUG_EN, 0);
2937 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
2938 }
2939
Chris Wilson00d98eb2012-04-24 22:59:48 +01002940 I915_WRITE16(HWSTAM, 0xeffe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01002941 for_each_pipe(pipe)
2942 I915_WRITE(PIPESTAT(pipe), 0);
2943 I915_WRITE(IMR, 0xffffffff);
2944 I915_WRITE(IER, 0x0);
2945 POSTING_READ(IER);
2946}
2947
2948static int i915_irq_postinstall(struct drm_device *dev)
2949{
2950 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01002951 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01002952
Chris Wilson38bde182012-04-24 22:59:50 +01002953 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
2954
2955 /* Unmask the interrupts that we always want on. */
2956 dev_priv->irq_mask =
2957 ~(I915_ASLE_INTERRUPT |
2958 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2959 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2960 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
2961 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
2962 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2963
2964 enable_mask =
2965 I915_ASLE_INTERRUPT |
2966 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
2967 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
2968 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
2969 I915_USER_INTERRUPT;
2970
Chris Wilsona266c7d2012-04-24 22:59:44 +01002971 if (I915_HAS_HOTPLUG(dev)) {
Daniel Vetter20afbda2012-12-11 14:05:07 +01002972 I915_WRITE(PORT_HOTPLUG_EN, 0);
2973 POSTING_READ(PORT_HOTPLUG_EN);
2974
Chris Wilsona266c7d2012-04-24 22:59:44 +01002975 /* Enable in IER... */
2976 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
2977 /* and unmask in IMR */
2978 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
2979 }
2980
Chris Wilsona266c7d2012-04-24 22:59:44 +01002981 I915_WRITE(IMR, dev_priv->irq_mask);
2982 I915_WRITE(IER, enable_mask);
2983 POSTING_READ(IER);
2984
Daniel Vetter20afbda2012-12-11 14:05:07 +01002985 intel_opregion_enable_asle(dev);
2986
2987 return 0;
2988}
2989
Ville Syrjälä90a72f82013-02-19 23:16:44 +02002990/*
2991 * Returns true when a page flip has completed.
2992 */
2993static bool i915_handle_vblank(struct drm_device *dev,
2994 int plane, int pipe, u32 iir)
2995{
2996 drm_i915_private_t *dev_priv = dev->dev_private;
2997 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
2998
2999 if (!drm_handle_vblank(dev, pipe))
3000 return false;
3001
3002 if ((iir & flip_pending) == 0)
3003 return false;
3004
3005 intel_prepare_page_flip(dev, plane);
3006
3007 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3008 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3009 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3010 * the flip is completed (no longer pending). Since this doesn't raise
3011 * an interrupt per se, we watch for the change at vblank.
3012 */
3013 if (I915_READ(ISR) & flip_pending)
3014 return false;
3015
3016 intel_finish_page_flip(dev, pipe);
3017
3018 return true;
3019}
3020
Daniel Vetterff1f5252012-10-02 15:10:55 +02003021static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003022{
3023 struct drm_device *dev = (struct drm_device *) arg;
3024 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01003025 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003026 unsigned long irqflags;
Chris Wilson38bde182012-04-24 22:59:50 +01003027 u32 flip_mask =
3028 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3029 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01003030 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003031
3032 atomic_inc(&dev_priv->irq_received);
3033
3034 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01003035 do {
3036 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01003037 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003038
3039 /* Can't rely on pipestat interrupt bit in iir as it might
3040 * have been cleared after the pipestat interrupt was received.
3041 * It doesn't set the bit in iir again, but it still produces
3042 * interrupts (for non-MSI).
3043 */
3044 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3045 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3046 i915_handle_error(dev, false);
3047
3048 for_each_pipe(pipe) {
3049 int reg = PIPESTAT(pipe);
3050 pipe_stats[pipe] = I915_READ(reg);
3051
Chris Wilson38bde182012-04-24 22:59:50 +01003052 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003053 if (pipe_stats[pipe] & 0x8000ffff) {
3054 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3055 DRM_DEBUG_DRIVER("pipe %c underrun\n",
3056 pipe_name(pipe));
3057 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01003058 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003059 }
3060 }
3061 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3062
3063 if (!irq_received)
3064 break;
3065
Chris Wilsona266c7d2012-04-24 22:59:44 +01003066 /* Consume port. Then clear IIR or we'll miss events */
3067 if ((I915_HAS_HOTPLUG(dev)) &&
3068 (iir & I915_DISPLAY_PORT_INTERRUPT)) {
3069 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02003070 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003071
3072 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
3073 hotplug_status);
Egbert Eichb543fb02013-04-16 13:36:54 +02003074 if (hotplug_trigger) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02003075 if (hotplug_irq_storm_detect(dev, hotplug_trigger, hpd_status_i915))
3076 i915_hpd_irq_setup(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003077 queue_work(dev_priv->wq,
3078 &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02003079 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003080 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
Chris Wilson38bde182012-04-24 22:59:50 +01003081 POSTING_READ(PORT_HOTPLUG_STAT);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003082 }
3083
Chris Wilson38bde182012-04-24 22:59:50 +01003084 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003085 new_iir = I915_READ(IIR); /* Flush posted writes */
3086
Chris Wilsona266c7d2012-04-24 22:59:44 +01003087 if (iir & I915_USER_INTERRUPT)
3088 notify_ring(dev, &dev_priv->ring[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003089
Chris Wilsona266c7d2012-04-24 22:59:44 +01003090 for_each_pipe(pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01003091 int plane = pipe;
3092 if (IS_MOBILE(dev))
3093 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02003094
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003095 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
3096 i915_handle_vblank(dev, plane, pipe, iir))
3097 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003098
3099 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3100 blc_event = true;
3101 }
3102
Chris Wilsona266c7d2012-04-24 22:59:44 +01003103 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3104 intel_opregion_asle_intr(dev);
3105
3106 /* With MSI, interrupts are only generated when iir
3107 * transitions from zero to nonzero. If another bit got
3108 * set while we were handling the existing iir bits, then
3109 * we would never get another interrupt.
3110 *
3111 * This is fine on non-MSI as well, as if we hit this path
3112 * we avoid exiting the interrupt handler only to generate
3113 * another one.
3114 *
3115 * Note that for MSI this could cause a stray interrupt report
3116 * if an interrupt landed in the time between writing IIR and
3117 * the posting read. This should be rare enough to never
3118 * trigger the 99% of 100,000 interrupts test for disabling
3119 * stray interrupts.
3120 */
Chris Wilson38bde182012-04-24 22:59:50 +01003121 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003122 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01003123 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003124
Daniel Vetterd05c6172012-04-26 23:28:09 +02003125 i915_update_dri1_breadcrumb(dev);
Chris Wilson8291ee92012-04-24 22:59:47 +01003126
Chris Wilsona266c7d2012-04-24 22:59:44 +01003127 return ret;
3128}
3129
3130static void i915_irq_uninstall(struct drm_device * dev)
3131{
3132 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3133 int pipe;
3134
Egbert Eichac4c16c2013-04-16 13:36:58 +02003135 del_timer_sync(&dev_priv->hotplug_reenable_timer);
3136
Chris Wilsona266c7d2012-04-24 22:59:44 +01003137 if (I915_HAS_HOTPLUG(dev)) {
3138 I915_WRITE(PORT_HOTPLUG_EN, 0);
3139 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3140 }
3141
Chris Wilson00d98eb2012-04-24 22:59:48 +01003142 I915_WRITE16(HWSTAM, 0xffff);
Chris Wilson55b39752012-04-24 22:59:49 +01003143 for_each_pipe(pipe) {
3144 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01003145 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01003146 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
3147 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003148 I915_WRITE(IMR, 0xffffffff);
3149 I915_WRITE(IER, 0x0);
3150
Chris Wilsona266c7d2012-04-24 22:59:44 +01003151 I915_WRITE(IIR, I915_READ(IIR));
3152}
3153
3154static void i965_irq_preinstall(struct drm_device * dev)
3155{
3156 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3157 int pipe;
3158
3159 atomic_set(&dev_priv->irq_received, 0);
3160
Chris Wilsonadca4732012-05-11 18:01:31 +01003161 I915_WRITE(PORT_HOTPLUG_EN, 0);
3162 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003163
3164 I915_WRITE(HWSTAM, 0xeffe);
3165 for_each_pipe(pipe)
3166 I915_WRITE(PIPESTAT(pipe), 0);
3167 I915_WRITE(IMR, 0xffffffff);
3168 I915_WRITE(IER, 0x0);
3169 POSTING_READ(IER);
3170}
3171
3172static int i965_irq_postinstall(struct drm_device *dev)
3173{
3174 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003175 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003176 u32 error_mask;
3177
Chris Wilsona266c7d2012-04-24 22:59:44 +01003178 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003179 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01003180 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003181 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3182 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3183 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3184 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
3185 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
3186
3187 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003188 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3189 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01003190 enable_mask |= I915_USER_INTERRUPT;
3191
3192 if (IS_G4X(dev))
3193 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003194
Daniel Vetter515ac2b2012-12-01 13:53:44 +01003195 i915_enable_pipestat(dev_priv, 0, PIPE_GMBUS_EVENT_ENABLE);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003196
Chris Wilsona266c7d2012-04-24 22:59:44 +01003197 /*
3198 * Enable some error detection, note the instruction error mask
3199 * bit is reserved, so we leave it masked.
3200 */
3201 if (IS_G4X(dev)) {
3202 error_mask = ~(GM45_ERROR_PAGE_TABLE |
3203 GM45_ERROR_MEM_PRIV |
3204 GM45_ERROR_CP_PRIV |
3205 I915_ERROR_MEMORY_REFRESH);
3206 } else {
3207 error_mask = ~(I915_ERROR_PAGE_TABLE |
3208 I915_ERROR_MEMORY_REFRESH);
3209 }
3210 I915_WRITE(EMR, error_mask);
3211
3212 I915_WRITE(IMR, dev_priv->irq_mask);
3213 I915_WRITE(IER, enable_mask);
3214 POSTING_READ(IER);
3215
Daniel Vetter20afbda2012-12-11 14:05:07 +01003216 I915_WRITE(PORT_HOTPLUG_EN, 0);
3217 POSTING_READ(PORT_HOTPLUG_EN);
3218
3219 intel_opregion_enable_asle(dev);
3220
3221 return 0;
3222}
3223
Egbert Eichbac56d52013-02-25 12:06:51 -05003224static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01003225{
3226 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Egbert Eiche5868a32013-02-28 04:17:12 -05003227 struct drm_mode_config *mode_config = &dev->mode_config;
Egbert Eichcd569ae2013-04-16 13:36:57 +02003228 struct intel_encoder *intel_encoder;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003229 u32 hotplug_en;
3230
Egbert Eichbac56d52013-02-25 12:06:51 -05003231 if (I915_HAS_HOTPLUG(dev)) {
3232 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
3233 hotplug_en &= ~HOTPLUG_INT_EN_MASK;
3234 /* Note HDMI and DP share hotplug bits */
Egbert Eiche5868a32013-02-28 04:17:12 -05003235 /* enable bits are the same for all generations */
Egbert Eichcd569ae2013-04-16 13:36:57 +02003236 list_for_each_entry(intel_encoder, &mode_config->encoder_list, base.head)
3237 if (dev_priv->hpd_stats[intel_encoder->hpd_pin].hpd_mark == HPD_ENABLED)
3238 hotplug_en |= hpd_mask_i915[intel_encoder->hpd_pin];
Egbert Eichbac56d52013-02-25 12:06:51 -05003239 /* Programming the CRT detection parameters tends
3240 to generate a spurious hotplug event about three
3241 seconds later. So just do it once.
3242 */
3243 if (IS_G4X(dev))
3244 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Daniel Vetter85fc95b2013-03-27 15:47:11 +01003245 hotplug_en &= ~CRT_HOTPLUG_VOLTAGE_COMPARE_MASK;
Egbert Eichbac56d52013-02-25 12:06:51 -05003246 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003247
Egbert Eichbac56d52013-02-25 12:06:51 -05003248 /* Ignore TV since it's buggy */
3249 I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
3250 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003251}
3252
Daniel Vetterff1f5252012-10-02 15:10:55 +02003253static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01003254{
3255 struct drm_device *dev = (struct drm_device *) arg;
3256 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003257 u32 iir, new_iir;
3258 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01003259 unsigned long irqflags;
3260 int irq_received;
3261 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003262 u32 flip_mask =
3263 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
3264 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003265
3266 atomic_inc(&dev_priv->irq_received);
3267
3268 iir = I915_READ(IIR);
3269
Chris Wilsona266c7d2012-04-24 22:59:44 +01003270 for (;;) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01003271 bool blc_event = false;
3272
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003273 irq_received = (iir & ~flip_mask) != 0;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003274
3275 /* Can't rely on pipestat interrupt bit in iir as it might
3276 * have been cleared after the pipestat interrupt was received.
3277 * It doesn't set the bit in iir again, but it still produces
3278 * interrupts (for non-MSI).
3279 */
3280 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3281 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
3282 i915_handle_error(dev, false);
3283
3284 for_each_pipe(pipe) {
3285 int reg = PIPESTAT(pipe);
3286 pipe_stats[pipe] = I915_READ(reg);
3287
3288 /*
3289 * Clear the PIPE*STAT regs before the IIR
3290 */
3291 if (pipe_stats[pipe] & 0x8000ffff) {
3292 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
3293 DRM_DEBUG_DRIVER("pipe %c underrun\n",
3294 pipe_name(pipe));
3295 I915_WRITE(reg, pipe_stats[pipe]);
3296 irq_received = 1;
3297 }
3298 }
3299 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3300
3301 if (!irq_received)
3302 break;
3303
3304 ret = IRQ_HANDLED;
3305
3306 /* Consume port. Then clear IIR or we'll miss events */
Chris Wilsonadca4732012-05-11 18:01:31 +01003307 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003308 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Egbert Eichb543fb02013-04-16 13:36:54 +02003309 u32 hotplug_trigger = hotplug_status & (IS_G4X(dev) ?
3310 HOTPLUG_INT_STATUS_G4X :
3311 HOTPLUG_INT_STATUS_I965);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003312
3313 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
3314 hotplug_status);
Egbert Eichb543fb02013-04-16 13:36:54 +02003315 if (hotplug_trigger) {
Egbert Eichcd569ae2013-04-16 13:36:57 +02003316 if (hotplug_irq_storm_detect(dev, hotplug_trigger,
3317 IS_G4X(dev) ? hpd_status_gen4 : hpd_status_i965))
3318 i915_hpd_irq_setup(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003319 queue_work(dev_priv->wq,
3320 &dev_priv->hotplug_work);
Egbert Eichb543fb02013-04-16 13:36:54 +02003321 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01003322 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
3323 I915_READ(PORT_HOTPLUG_STAT);
3324 }
3325
Ville Syrjälä21ad8332013-02-19 15:16:39 +02003326 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003327 new_iir = I915_READ(IIR); /* Flush posted writes */
3328
Chris Wilsona266c7d2012-04-24 22:59:44 +01003329 if (iir & I915_USER_INTERRUPT)
3330 notify_ring(dev, &dev_priv->ring[RCS]);
3331 if (iir & I915_BSD_USER_INTERRUPT)
3332 notify_ring(dev, &dev_priv->ring[VCS]);
3333
Chris Wilsona266c7d2012-04-24 22:59:44 +01003334 for_each_pipe(pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01003335 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003336 i915_handle_vblank(dev, pipe, pipe, iir))
3337 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01003338
3339 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
3340 blc_event = true;
3341 }
3342
3343
3344 if (blc_event || (iir & I915_ASLE_INTERRUPT))
3345 intel_opregion_asle_intr(dev);
3346
Daniel Vetter515ac2b2012-12-01 13:53:44 +01003347 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
3348 gmbus_irq_handler(dev);
3349
Chris Wilsona266c7d2012-04-24 22:59:44 +01003350 /* With MSI, interrupts are only generated when iir
3351 * transitions from zero to nonzero. If another bit got
3352 * set while we were handling the existing iir bits, then
3353 * we would never get another interrupt.
3354 *
3355 * This is fine on non-MSI as well, as if we hit this path
3356 * we avoid exiting the interrupt handler only to generate
3357 * another one.
3358 *
3359 * Note that for MSI this could cause a stray interrupt report
3360 * if an interrupt landed in the time between writing IIR and
3361 * the posting read. This should be rare enough to never
3362 * trigger the 99% of 100,000 interrupts test for disabling
3363 * stray interrupts.
3364 */
3365 iir = new_iir;
3366 }
3367
Daniel Vetterd05c6172012-04-26 23:28:09 +02003368 i915_update_dri1_breadcrumb(dev);
Chris Wilson2c8ba292012-04-24 22:59:46 +01003369
Chris Wilsona266c7d2012-04-24 22:59:44 +01003370 return ret;
3371}
3372
3373static void i965_irq_uninstall(struct drm_device * dev)
3374{
3375 drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
3376 int pipe;
3377
3378 if (!dev_priv)
3379 return;
3380
Egbert Eichac4c16c2013-04-16 13:36:58 +02003381 del_timer_sync(&dev_priv->hotplug_reenable_timer);
3382
Chris Wilsonadca4732012-05-11 18:01:31 +01003383 I915_WRITE(PORT_HOTPLUG_EN, 0);
3384 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01003385
3386 I915_WRITE(HWSTAM, 0xffffffff);
3387 for_each_pipe(pipe)
3388 I915_WRITE(PIPESTAT(pipe), 0);
3389 I915_WRITE(IMR, 0xffffffff);
3390 I915_WRITE(IER, 0x0);
3391
3392 for_each_pipe(pipe)
3393 I915_WRITE(PIPESTAT(pipe),
3394 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
3395 I915_WRITE(IIR, I915_READ(IIR));
3396}
3397
Egbert Eichac4c16c2013-04-16 13:36:58 +02003398static void i915_reenable_hotplug_timer_func(unsigned long data)
3399{
3400 drm_i915_private_t *dev_priv = (drm_i915_private_t *)data;
3401 struct drm_device *dev = dev_priv->dev;
3402 struct drm_mode_config *mode_config = &dev->mode_config;
3403 unsigned long irqflags;
3404 int i;
3405
3406 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
3407 for (i = (HPD_NONE + 1); i < HPD_NUM_PINS; i++) {
3408 struct drm_connector *connector;
3409
3410 if (dev_priv->hpd_stats[i].hpd_mark != HPD_DISABLED)
3411 continue;
3412
3413 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3414
3415 list_for_each_entry(connector, &mode_config->connector_list, head) {
3416 struct intel_connector *intel_connector = to_intel_connector(connector);
3417
3418 if (intel_connector->encoder->hpd_pin == i) {
3419 if (connector->polled != intel_connector->polled)
3420 DRM_DEBUG_DRIVER("Reenabling HPD on connector %s\n",
3421 drm_get_connector_name(connector));
3422 connector->polled = intel_connector->polled;
3423 if (!connector->polled)
3424 connector->polled = DRM_CONNECTOR_POLL_HPD;
3425 }
3426 }
3427 }
3428 if (dev_priv->display.hpd_irq_setup)
3429 dev_priv->display.hpd_irq_setup(dev);
3430 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
3431}
3432
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003433void intel_irq_init(struct drm_device *dev)
3434{
Chris Wilson8b2e3262012-04-24 22:59:41 +01003435 struct drm_i915_private *dev_priv = dev->dev_private;
3436
3437 INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
Daniel Vetter99584db2012-11-14 17:14:04 +01003438 INIT_WORK(&dev_priv->gpu_error.work, i915_error_work_func);
Daniel Vetterc6a828d2012-08-08 23:35:35 +02003439 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01003440 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01003441
Daniel Vetter99584db2012-11-14 17:14:04 +01003442 setup_timer(&dev_priv->gpu_error.hangcheck_timer,
3443 i915_hangcheck_elapsed,
Daniel Vetter61bac782012-12-01 21:03:21 +01003444 (unsigned long) dev);
Egbert Eichac4c16c2013-04-16 13:36:58 +02003445 setup_timer(&dev_priv->hotplug_reenable_timer, i915_reenable_hotplug_timer_func,
3446 (unsigned long) dev_priv);
Daniel Vetter61bac782012-12-01 21:03:21 +01003447
Tomas Janousek97a19a22012-12-08 13:48:13 +01003448 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY, PM_QOS_DEFAULT_VALUE);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01003449
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003450 dev->driver->get_vblank_counter = i915_get_vblank_counter;
3451 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Eugeni Dodonov7d4e1462012-05-09 15:37:09 -03003452 if (IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003453 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
3454 dev->driver->get_vblank_counter = gm45_get_vblank_counter;
3455 }
3456
Keith Packardc3613de2011-08-12 17:05:54 -07003457 if (drm_core_check_feature(dev, DRIVER_MODESET))
3458 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
3459 else
3460 dev->driver->get_vblank_timestamp = NULL;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003461 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
3462
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003463 if (IS_VALLEYVIEW(dev)) {
3464 dev->driver->irq_handler = valleyview_irq_handler;
3465 dev->driver->irq_preinstall = valleyview_irq_preinstall;
3466 dev->driver->irq_postinstall = valleyview_irq_postinstall;
3467 dev->driver->irq_uninstall = valleyview_irq_uninstall;
3468 dev->driver->enable_vblank = valleyview_enable_vblank;
3469 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05003470 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetter4a06e202012-12-01 13:53:40 +01003471 } else if (IS_IVYBRIDGE(dev) || IS_HASWELL(dev)) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003472 /* Share pre & uninstall handlers with ILK/SNB */
3473 dev->driver->irq_handler = ivybridge_irq_handler;
3474 dev->driver->irq_preinstall = ironlake_irq_preinstall;
3475 dev->driver->irq_postinstall = ivybridge_irq_postinstall;
3476 dev->driver->irq_uninstall = ironlake_irq_uninstall;
3477 dev->driver->enable_vblank = ivybridge_enable_vblank;
3478 dev->driver->disable_vblank = ivybridge_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003479 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003480 } else if (HAS_PCH_SPLIT(dev)) {
3481 dev->driver->irq_handler = ironlake_irq_handler;
3482 dev->driver->irq_preinstall = ironlake_irq_preinstall;
3483 dev->driver->irq_postinstall = ironlake_irq_postinstall;
3484 dev->driver->irq_uninstall = ironlake_irq_uninstall;
3485 dev->driver->enable_vblank = ironlake_enable_vblank;
3486 dev->driver->disable_vblank = ironlake_disable_vblank;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003487 dev_priv->display.hpd_irq_setup = ibx_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003488 } else {
Chris Wilsonc2798b12012-04-22 21:13:57 +01003489 if (INTEL_INFO(dev)->gen == 2) {
3490 dev->driver->irq_preinstall = i8xx_irq_preinstall;
3491 dev->driver->irq_postinstall = i8xx_irq_postinstall;
3492 dev->driver->irq_handler = i8xx_irq_handler;
3493 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Chris Wilsona266c7d2012-04-24 22:59:44 +01003494 } else if (INTEL_INFO(dev)->gen == 3) {
3495 dev->driver->irq_preinstall = i915_irq_preinstall;
3496 dev->driver->irq_postinstall = i915_irq_postinstall;
3497 dev->driver->irq_uninstall = i915_irq_uninstall;
3498 dev->driver->irq_handler = i915_irq_handler;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003499 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003500 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01003501 dev->driver->irq_preinstall = i965_irq_preinstall;
3502 dev->driver->irq_postinstall = i965_irq_postinstall;
3503 dev->driver->irq_uninstall = i965_irq_uninstall;
3504 dev->driver->irq_handler = i965_irq_handler;
Egbert Eichbac56d52013-02-25 12:06:51 -05003505 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003506 }
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003507 dev->driver->enable_vblank = i915_enable_vblank;
3508 dev->driver->disable_vblank = i915_disable_vblank;
3509 }
3510}
Daniel Vetter20afbda2012-12-11 14:05:07 +01003511
3512void intel_hpd_init(struct drm_device *dev)
3513{
3514 struct drm_i915_private *dev_priv = dev->dev_private;
Egbert Eich821450c2013-04-16 13:36:55 +02003515 struct drm_mode_config *mode_config = &dev->mode_config;
3516 struct drm_connector *connector;
3517 int i;
Daniel Vetter20afbda2012-12-11 14:05:07 +01003518
Egbert Eich821450c2013-04-16 13:36:55 +02003519 for (i = 1; i < HPD_NUM_PINS; i++) {
3520 dev_priv->hpd_stats[i].hpd_cnt = 0;
3521 dev_priv->hpd_stats[i].hpd_mark = HPD_ENABLED;
3522 }
3523 list_for_each_entry(connector, &mode_config->connector_list, head) {
3524 struct intel_connector *intel_connector = to_intel_connector(connector);
3525 connector->polled = intel_connector->polled;
3526 if (!connector->polled && I915_HAS_HOTPLUG(dev) && intel_connector->encoder->hpd_pin > HPD_NONE)
3527 connector->polled = DRM_CONNECTOR_POLL_HPD;
3528 }
Daniel Vetter20afbda2012-12-11 14:05:07 +01003529 if (dev_priv->display.hpd_irq_setup)
3530 dev_priv->display.hpd_irq_setup(dev);
3531}