blob: ceee4f50ba42d93c1b6ef56b814c36046070c962 [file] [log] [blame]
Kumar Galaedf1b8f2011-05-09 15:24:57 -05001/*
2 * P5020DS Device Tree Source
3 *
4 * Copyright 2010-2011 Freescale Semiconductor Inc.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions are met:
8 * * Redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer.
10 * * Redistributions in binary form must reproduce the above copyright
11 * notice, this list of conditions and the following disclaimer in the
12 * documentation and/or other materials provided with the distribution.
13 * * Neither the name of Freescale Semiconductor nor the
14 * names of its contributors may be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 *
18 * ALTERNATIVELY, this software may be distributed under the terms of the
19 * GNU General Public License ("GPL") as published by the Free Software
20 * Foundation, either version 2 of that License or (at your option) any
21 * later version.
22 *
23 * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
24 * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
25 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
26 * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
27 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
28 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
29 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
30 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
32 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 */
34
Kumar Gala03f42012011-11-07 10:22:36 -060035/include/ "fsl/p5020si-pre.dtsi"
Kumar Galaedf1b8f2011-05-09 15:24:57 -050036
37/ {
38 model = "fsl,P5020DS";
39 compatible = "fsl,P5020DS";
40 #address-cells = <2>;
41 #size-cells = <2>;
42 interrupt-parent = <&mpic>;
43
Kumar Galaedf1b8f2011-05-09 15:24:57 -050044 memory {
45 device_type = "memory";
46 };
47
Stephen Georgeb9df0222011-09-16 10:36:34 -050048 dcsr: dcsr@f00000000 {
49 ranges = <0x00000000 0xf 0x00000000 0x01008000>;
50 };
51
Kumar Galaedf1b8f2011-05-09 15:24:57 -050052 soc: soc@ffe000000 {
Kumar Gala03f42012011-11-07 10:22:36 -060053 ranges = <0x00000000 0xf 0xfe000000 0x1000000>;
54 reg = <0xf 0xfe000000 0 0x00001000>;
Kumar Galaedf1b8f2011-05-09 15:24:57 -050055 spi@110000 {
Kumar Galaedf1b8f2011-05-09 15:24:57 -050056 flash@0 {
57 #address-cells = <1>;
58 #size-cells = <1>;
59 compatible = "spansion,s25sl12801";
60 reg = <0>;
61 spi-max-frequency = <40000000>; /* input clock */
62 partition@u-boot {
63 label = "u-boot";
64 reg = <0x00000000 0x00100000>;
65 read-only;
66 };
67 partition@kernel {
68 label = "kernel";
69 reg = <0x00100000 0x00500000>;
70 read-only;
71 };
72 partition@dtb {
73 label = "dtb";
74 reg = <0x00600000 0x00100000>;
75 read-only;
76 };
77 partition@fs {
78 label = "file system";
79 reg = <0x00700000 0x00900000>;
80 };
81 };
82 };
83
Kumar Galaedf1b8f2011-05-09 15:24:57 -050084 i2c@118100 {
Kumar Galaedf1b8f2011-05-09 15:24:57 -050085 eeprom@51 {
86 compatible = "at24,24c256";
87 reg = <0x51>;
88 };
89 eeprom@52 {
90 compatible = "at24,24c256";
91 reg = <0x52>;
92 };
93 };
94
Kumar Galaedf1b8f2011-05-09 15:24:57 -050095 i2c@119100 {
Kumar Galaedf1b8f2011-05-09 15:24:57 -050096 rtc@68 {
97 compatible = "dallas,ds3232";
98 reg = <0x68>;
99 interrupts = <0x1 0x1 0 0>;
100 };
101 };
Kumar Galaedf1b8f2011-05-09 15:24:57 -0500102 };
103
Kumar Gala03f42012011-11-07 10:22:36 -0600104 lbc: localbus@ffe124000 {
Kumar Galaedf1b8f2011-05-09 15:24:57 -0500105 reg = <0xf 0xfe124000 0 0x1000>;
Kumar Galaedf1b8f2011-05-09 15:24:57 -0500106 ranges = <0 0 0xf 0xe8000000 0x08000000
Lei Xu045e1692011-05-23 18:48:58 +0800107 2 0 0xf 0xffa00000 0x00040000
Kumar Galaedf1b8f2011-05-09 15:24:57 -0500108 3 0 0xf 0xffdf0000 0x00008000>;
109
110 flash@0,0 {
111 compatible = "cfi-flash";
112 reg = <0 0 0x08000000>;
113 bank-width = <2>;
114 device-width = <2>;
115 };
116
Lei Xu045e1692011-05-23 18:48:58 +0800117 nand@2,0 {
118 #address-cells = <1>;
119 #size-cells = <1>;
120 compatible = "fsl,elbc-fcm-nand";
121 reg = <0x2 0x0 0x40000>;
122
123 partition@0 {
124 label = "NAND U-Boot Image";
125 reg = <0x0 0x02000000>;
126 read-only;
127 };
128
129 partition@2000000 {
130 label = "NAND Root File System";
131 reg = <0x02000000 0x10000000>;
132 };
133
134 partition@12000000 {
135 label = "NAND Compressed RFS Image";
136 reg = <0x12000000 0x08000000>;
137 };
138
139 partition@1a000000 {
140 label = "NAND Linux Kernel Image";
141 reg = <0x1a000000 0x04000000>;
142 };
143
144 partition@1e000000 {
145 label = "NAND DTB Image";
146 reg = <0x1e000000 0x01000000>;
147 };
148
149 partition@1f000000 {
150 label = "NAND Writable User area";
151 reg = <0x1f000000 0x21000000>;
152 };
153 };
154
Kumar Galaedf1b8f2011-05-09 15:24:57 -0500155 board-control@3,0 {
Timur Tabi499ccb272011-09-15 13:04:13 -0500156 compatible = "fsl,p5020ds-fpga", "fsl,fpga-ngpixis";
157 reg = <3 0 0x30>;
Kumar Galaedf1b8f2011-05-09 15:24:57 -0500158 };
159 };
160
161 pci0: pcie@ffe200000 {
Kumar Galaedf1b8f2011-05-09 15:24:57 -0500162 reg = <0xf 0xfe200000 0 0x1000>;
Kumar Galaedf1b8f2011-05-09 15:24:57 -0500163 ranges = <0x02000000 0 0xe0000000 0xc 0x00000000 0x0 0x20000000
164 0x01000000 0 0x00000000 0xf 0xf8000000 0x0 0x00010000>;
Kumar Gala03f42012011-11-07 10:22:36 -0600165 fsl,msi = <&msi0>;
Kumar Galaedf1b8f2011-05-09 15:24:57 -0500166 pcie@0 {
Kumar Galaedf1b8f2011-05-09 15:24:57 -0500167 ranges = <0x02000000 0 0xe0000000
168 0x02000000 0 0xe0000000
169 0 0x20000000
170
171 0x01000000 0 0x00000000
172 0x01000000 0 0x00000000
173 0 0x00010000>;
174 };
175 };
176
177 pci1: pcie@ffe201000 {
Kumar Galaedf1b8f2011-05-09 15:24:57 -0500178 reg = <0xf 0xfe201000 0 0x1000>;
Kumar Galaedf1b8f2011-05-09 15:24:57 -0500179 ranges = <0x02000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000
180 0x01000000 0x0 0x00000000 0xf 0xf8010000 0x0 0x00010000>;
Kumar Gala03f42012011-11-07 10:22:36 -0600181 fsl,msi = <&msi1>;
Kumar Galaedf1b8f2011-05-09 15:24:57 -0500182 pcie@0 {
Kumar Galaedf1b8f2011-05-09 15:24:57 -0500183 ranges = <0x02000000 0 0xe0000000
184 0x02000000 0 0xe0000000
185 0 0x20000000
186
187 0x01000000 0 0x00000000
188 0x01000000 0 0x00000000
189 0 0x00010000>;
190 };
191 };
192
193 pci2: pcie@ffe202000 {
Kumar Galaedf1b8f2011-05-09 15:24:57 -0500194 reg = <0xf 0xfe202000 0 0x1000>;
Kumar Galaedf1b8f2011-05-09 15:24:57 -0500195 ranges = <0x02000000 0 0xe0000000 0xc 0x40000000 0 0x20000000
196 0x01000000 0 0x00000000 0xf 0xf8020000 0 0x00010000>;
Kumar Gala03f42012011-11-07 10:22:36 -0600197 fsl,msi = <&msi2>;
Kumar Galaedf1b8f2011-05-09 15:24:57 -0500198 pcie@0 {
Kumar Galaedf1b8f2011-05-09 15:24:57 -0500199 ranges = <0x02000000 0 0xe0000000
200 0x02000000 0 0xe0000000
201 0 0x20000000
202
203 0x01000000 0 0x00000000
204 0x01000000 0 0x00000000
205 0 0x00010000>;
206 };
207 };
208
209 pci3: pcie@ffe203000 {
Kumar Galaedf1b8f2011-05-09 15:24:57 -0500210 reg = <0xf 0xfe203000 0 0x1000>;
Kumar Galaedf1b8f2011-05-09 15:24:57 -0500211 ranges = <0x02000000 0 0xe0000000 0xc 0x60000000 0 0x20000000
212 0x01000000 0 0x00000000 0xf 0xf8030000 0 0x00010000>;
Kumar Gala03f42012011-11-07 10:22:36 -0600213 fsl,msi = <&msi2>;
Kumar Galaedf1b8f2011-05-09 15:24:57 -0500214 pcie@0 {
Kumar Galaedf1b8f2011-05-09 15:24:57 -0500215 ranges = <0x02000000 0 0xe0000000
216 0x02000000 0 0xe0000000
217 0 0x20000000
218
219 0x01000000 0 0x00000000
220 0x01000000 0 0x00000000
221 0 0x00010000>;
222 };
223 };
224};
Kumar Gala03f42012011-11-07 10:22:36 -0600225
226/include/ "fsl/p5020si-post.dtsi"