blob: d45b311c1ab6f926bef77df109c1ac6a7f4b60a9 [file] [log] [blame]
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Keith Packard <keithp@keithp.com>
25 *
26 */
27
28#include <linux/i2c.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090029#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040030#include <linux/export.h>
David Howells760285e2012-10-02 18:01:07 +010031#include <drm/drmP.h>
32#include <drm/drm_crtc.h>
33#include <drm/drm_crtc_helper.h>
34#include <drm/drm_edid.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070035#include "intel_drv.h"
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/i915_drm.h>
Keith Packarda4fc5ed2009-04-07 16:16:42 -070037#include "i915_drv.h"
Keith Packarda4fc5ed2009-04-07 16:16:42 -070038
Keith Packarda4fc5ed2009-04-07 16:16:42 -070039#define DP_LINK_CHECK_TIMEOUT (10 * 1000)
40
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +080041struct dp_link_dpll {
42 int link_bw;
43 struct dpll dpll;
44};
45
46static const struct dp_link_dpll gen4_dpll[] = {
47 { DP_LINK_BW_1_62,
48 { .p1 = 2, .p2 = 10, .n = 2, .m1 = 23, .m2 = 8 } },
49 { DP_LINK_BW_2_7,
50 { .p1 = 1, .p2 = 10, .n = 1, .m1 = 14, .m2 = 2 } }
51};
52
53static const struct dp_link_dpll pch_dpll[] = {
54 { DP_LINK_BW_1_62,
55 { .p1 = 2, .p2 = 10, .n = 1, .m1 = 12, .m2 = 9 } },
56 { DP_LINK_BW_2_7,
57 { .p1 = 1, .p2 = 10, .n = 2, .m1 = 14, .m2 = 8 } }
58};
59
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080060static const struct dp_link_dpll vlv_dpll[] = {
61 { DP_LINK_BW_1_62,
Chon Ming Lee58f6e632013-09-25 15:47:51 +080062 { .p1 = 3, .p2 = 2, .n = 5, .m1 = 3, .m2 = 81 } },
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +080063 { DP_LINK_BW_2_7,
64 { .p1 = 2, .p2 = 2, .n = 1, .m1 = 2, .m2 = 27 } }
65};
66
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070067/**
68 * is_edp - is the given port attached to an eDP panel (either CPU or PCH)
69 * @intel_dp: DP struct
70 *
71 * If a CPU or PCH DP output is attached to an eDP panel, this function
72 * will return true, and false otherwise.
73 */
74static bool is_edp(struct intel_dp *intel_dp)
75{
Paulo Zanonida63a9f2012-10-26 19:05:46 -020076 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
77
78 return intel_dig_port->base.type == INTEL_OUTPUT_EDP;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070079}
80
Imre Deak68b4d822013-05-08 13:14:06 +030081static struct drm_device *intel_dp_to_dev(struct intel_dp *intel_dp)
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070082{
Imre Deak68b4d822013-05-08 13:14:06 +030083 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
84
85 return intel_dig_port->base.base.dev;
Jesse Barnescfcb0fc2010-10-07 16:01:06 -070086}
87
Chris Wilsondf0e9242010-09-09 16:20:55 +010088static struct intel_dp *intel_attached_dp(struct drm_connector *connector)
89{
Paulo Zanonifa90ece2012-10-26 19:05:44 -020090 return enc_to_intel_dp(&intel_attached_encoder(connector)->base);
Chris Wilsondf0e9242010-09-09 16:20:55 +010091}
92
Chris Wilsonea5b2132010-08-04 13:50:23 +010093static void intel_dp_link_down(struct intel_dp *intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -070094
95static int
Chris Wilsonea5b2132010-08-04 13:50:23 +010096intel_dp_max_link_bw(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -070097{
Jesse Barnes7183dc22011-07-07 11:10:58 -070098 int max_link_bw = intel_dp->dpcd[DP_MAX_LINK_RATE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -070099
100 switch (max_link_bw) {
101 case DP_LINK_BW_1_62:
102 case DP_LINK_BW_2_7:
103 break;
Imre Deakd4eead52013-07-09 17:05:26 +0300104 case DP_LINK_BW_5_4: /* 1.2 capable displays may advertise higher bw */
105 max_link_bw = DP_LINK_BW_2_7;
106 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700107 default:
Imre Deakd4eead52013-07-09 17:05:26 +0300108 WARN(1, "invalid max DP link bw val %x, using 1.62Gbps\n",
109 max_link_bw);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700110 max_link_bw = DP_LINK_BW_1_62;
111 break;
112 }
113 return max_link_bw;
114}
115
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400116/*
117 * The units on the numbers in the next two are... bizarre. Examples will
118 * make it clearer; this one parallels an example in the eDP spec.
119 *
120 * intel_dp_max_data_rate for one lane of 2.7GHz evaluates as:
121 *
122 * 270000 * 1 * 8 / 10 == 216000
123 *
124 * The actual data capacity of that configuration is 2.16Gbit/s, so the
125 * units are decakilobits. ->clock in a drm_display_mode is in kilohertz -
126 * or equivalently, kilopixels per second - so for 1680x1050R it'd be
127 * 119000. At 18bpp that's 2142000 kilobits per second.
128 *
129 * Thus the strange-looking division by 10 in intel_dp_link_required, to
130 * get the result in decakilobits instead of kilobits.
131 */
132
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700133static int
Keith Packardc8982612012-01-25 08:16:25 -0800134intel_dp_link_required(int pixel_clock, int bpp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700135{
Adam Jacksoncd9dde42011-10-14 12:43:49 -0400136 return (pixel_clock * bpp + 9) / 10;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700137}
138
139static int
Dave Airliefe27d532010-06-30 11:46:17 +1000140intel_dp_max_data_rate(int max_link_clock, int max_lanes)
141{
142 return (max_link_clock * max_lanes * 8) / 10;
143}
144
Damien Lespiauc19de8e2013-11-28 15:29:18 +0000145static enum drm_mode_status
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700146intel_dp_mode_valid(struct drm_connector *connector,
147 struct drm_display_mode *mode)
148{
Chris Wilsondf0e9242010-09-09 16:20:55 +0100149 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +0300150 struct intel_connector *intel_connector = to_intel_connector(connector);
151 struct drm_display_mode *fixed_mode = intel_connector->panel.fixed_mode;
Daniel Vetter36008362013-03-27 00:44:59 +0100152 int target_clock = mode->clock;
153 int max_rate, mode_rate, max_lanes, max_link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700154
Jani Nikuladd06f902012-10-19 14:51:50 +0300155 if (is_edp(intel_dp) && fixed_mode) {
156 if (mode->hdisplay > fixed_mode->hdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100157 return MODE_PANEL;
158
Jani Nikuladd06f902012-10-19 14:51:50 +0300159 if (mode->vdisplay > fixed_mode->vdisplay)
Zhao Yakui7de56f42010-07-19 09:43:14 +0100160 return MODE_PANEL;
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200161
162 target_clock = fixed_mode->clock;
Zhao Yakui7de56f42010-07-19 09:43:14 +0100163 }
164
Daniel Vetter36008362013-03-27 00:44:59 +0100165 max_link_clock = drm_dp_bw_code_to_link_rate(intel_dp_max_link_bw(intel_dp));
166 max_lanes = drm_dp_max_lane_count(intel_dp->dpcd);
167
168 max_rate = intel_dp_max_data_rate(max_link_clock, max_lanes);
169 mode_rate = intel_dp_link_required(target_clock, 18);
170
171 if (mode_rate > max_rate)
Daniel Vetterc4867932012-04-10 10:42:36 +0200172 return MODE_CLOCK_HIGH;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700173
174 if (mode->clock < 10000)
175 return MODE_CLOCK_LOW;
176
Daniel Vetter0af78a22012-05-23 11:30:55 +0200177 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
178 return MODE_H_ILLEGAL;
179
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700180 return MODE_OK;
181}
182
183static uint32_t
184pack_aux(uint8_t *src, int src_bytes)
185{
186 int i;
187 uint32_t v = 0;
188
189 if (src_bytes > 4)
190 src_bytes = 4;
191 for (i = 0; i < src_bytes; i++)
192 v |= ((uint32_t) src[i]) << ((3-i) * 8);
193 return v;
194}
195
196static void
197unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
198{
199 int i;
200 if (dst_bytes > 4)
201 dst_bytes = 4;
202 for (i = 0; i < dst_bytes; i++)
203 dst[i] = src >> ((3-i) * 8);
204}
205
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700206/* hrawclock is 1/4 the FSB frequency */
207static int
208intel_hrawclk(struct drm_device *dev)
209{
210 struct drm_i915_private *dev_priv = dev->dev_private;
211 uint32_t clkcfg;
212
Vijay Purushothaman9473c8f2012-09-27 19:13:01 +0530213 /* There is no CLKCFG reg in Valleyview. VLV hrawclk is 200 MHz */
214 if (IS_VALLEYVIEW(dev))
215 return 200;
216
Keith Packardfb0f8fb2009-06-11 22:31:31 -0700217 clkcfg = I915_READ(CLKCFG);
218 switch (clkcfg & CLKCFG_FSB_MASK) {
219 case CLKCFG_FSB_400:
220 return 100;
221 case CLKCFG_FSB_533:
222 return 133;
223 case CLKCFG_FSB_667:
224 return 166;
225 case CLKCFG_FSB_800:
226 return 200;
227 case CLKCFG_FSB_1067:
228 return 266;
229 case CLKCFG_FSB_1333:
230 return 333;
231 /* these two are just a guess; one of them might be right */
232 case CLKCFG_FSB_1600:
233 case CLKCFG_FSB_1600_ALT:
234 return 400;
235 default:
236 return 133;
237 }
238}
239
Jani Nikulabf13e812013-09-06 07:40:05 +0300240static void
241intel_dp_init_panel_power_sequencer(struct drm_device *dev,
242 struct intel_dp *intel_dp,
243 struct edp_power_seq *out);
244static void
245intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
246 struct intel_dp *intel_dp,
247 struct edp_power_seq *out);
248
249static enum pipe
250vlv_power_sequencer_pipe(struct intel_dp *intel_dp)
251{
252 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
253 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
254 struct drm_device *dev = intel_dig_port->base.base.dev;
255 struct drm_i915_private *dev_priv = dev->dev_private;
256 enum port port = intel_dig_port->port;
257 enum pipe pipe;
258
259 /* modeset should have pipe */
260 if (crtc)
261 return to_intel_crtc(crtc)->pipe;
262
263 /* init time, try to find a pipe with this port selected */
264 for (pipe = PIPE_A; pipe <= PIPE_B; pipe++) {
265 u32 port_sel = I915_READ(VLV_PIPE_PP_ON_DELAYS(pipe)) &
266 PANEL_PORT_SELECT_MASK;
267 if (port_sel == PANEL_PORT_SELECT_DPB_VLV && port == PORT_B)
268 return pipe;
269 if (port_sel == PANEL_PORT_SELECT_DPC_VLV && port == PORT_C)
270 return pipe;
271 }
272
273 /* shrug */
274 return PIPE_A;
275}
276
277static u32 _pp_ctrl_reg(struct intel_dp *intel_dp)
278{
279 struct drm_device *dev = intel_dp_to_dev(intel_dp);
280
281 if (HAS_PCH_SPLIT(dev))
282 return PCH_PP_CONTROL;
283 else
284 return VLV_PIPE_PP_CONTROL(vlv_power_sequencer_pipe(intel_dp));
285}
286
287static u32 _pp_stat_reg(struct intel_dp *intel_dp)
288{
289 struct drm_device *dev = intel_dp_to_dev(intel_dp);
290
291 if (HAS_PCH_SPLIT(dev))
292 return PCH_PP_STATUS;
293 else
294 return VLV_PIPE_PP_STATUS(vlv_power_sequencer_pipe(intel_dp));
295}
296
Keith Packardebf33b12011-09-29 15:53:27 -0700297static bool ironlake_edp_have_panel_power(struct intel_dp *intel_dp)
298{
Paulo Zanoni30add222012-10-26 19:05:45 -0200299 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700300 struct drm_i915_private *dev_priv = dev->dev_private;
301
Jani Nikulabf13e812013-09-06 07:40:05 +0300302 return (I915_READ(_pp_stat_reg(intel_dp)) & PP_ON) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700303}
304
305static bool ironlake_edp_have_panel_vdd(struct intel_dp *intel_dp)
306{
Paulo Zanoni30add222012-10-26 19:05:45 -0200307 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardebf33b12011-09-29 15:53:27 -0700308 struct drm_i915_private *dev_priv = dev->dev_private;
309
Jani Nikulabf13e812013-09-06 07:40:05 +0300310 return (I915_READ(_pp_ctrl_reg(intel_dp)) & EDP_FORCE_VDD) != 0;
Keith Packardebf33b12011-09-29 15:53:27 -0700311}
312
Keith Packard9b984da2011-09-19 13:54:47 -0700313static void
314intel_dp_check_edp(struct intel_dp *intel_dp)
315{
Paulo Zanoni30add222012-10-26 19:05:45 -0200316 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700317 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packardebf33b12011-09-29 15:53:27 -0700318
Keith Packard9b984da2011-09-19 13:54:47 -0700319 if (!is_edp(intel_dp))
320 return;
Jesse Barnes453c5422013-03-28 09:55:41 -0700321
Keith Packardebf33b12011-09-29 15:53:27 -0700322 if (!ironlake_edp_have_panel_power(intel_dp) && !ironlake_edp_have_panel_vdd(intel_dp)) {
Keith Packard9b984da2011-09-19 13:54:47 -0700323 WARN(1, "eDP powered off while attempting aux channel communication.\n");
324 DRM_DEBUG_KMS("Status 0x%08x Control 0x%08x\n",
Jani Nikulabf13e812013-09-06 07:40:05 +0300325 I915_READ(_pp_stat_reg(intel_dp)),
326 I915_READ(_pp_ctrl_reg(intel_dp)));
Keith Packard9b984da2011-09-19 13:54:47 -0700327 }
328}
329
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100330static uint32_t
331intel_dp_aux_wait_done(struct intel_dp *intel_dp, bool has_aux_irq)
332{
333 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
334 struct drm_device *dev = intel_dig_port->base.base.dev;
335 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300336 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100337 uint32_t status;
338 bool done;
339
Daniel Vetteref04f002012-12-01 21:03:59 +0100340#define C (((status = I915_READ_NOTRACE(ch_ctl)) & DP_AUX_CH_CTL_SEND_BUSY) == 0)
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100341 if (has_aux_irq)
Paulo Zanonib18ac462013-02-18 19:00:24 -0300342 done = wait_event_timeout(dev_priv->gmbus_wait_queue, C,
Imre Deak35987062013-05-21 20:03:20 +0300343 msecs_to_jiffies_timeout(10));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100344 else
345 done = wait_for_atomic(C, 10) == 0;
346 if (!done)
347 DRM_ERROR("dp aux hw did not signal timeout (has irq: %i)!\n",
348 has_aux_irq);
349#undef C
350
351 return status;
352}
353
Chris Wilsonbc866252013-07-21 16:00:03 +0100354static uint32_t get_aux_clock_divider(struct intel_dp *intel_dp,
355 int index)
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300356{
357 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
358 struct drm_device *dev = intel_dig_port->base.base.dev;
359 struct drm_i915_private *dev_priv = dev->dev_private;
360
361 /* The clock divider is based off the hrawclk,
362 * and would like to run at 2MHz. So, take the
363 * hrawclk value and divide by 2 and use that
364 *
365 * Note that PCH attached eDP panels should use a 125MHz input
366 * clock divider.
367 */
368 if (IS_VALLEYVIEW(dev)) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100369 return index ? 0 : 100;
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300370 } else if (intel_dig_port->port == PORT_A) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100371 if (index)
372 return 0;
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300373 if (HAS_DDI(dev))
Chris Wilsonbc866252013-07-21 16:00:03 +0100374 return DIV_ROUND_CLOSEST(intel_ddi_get_cdclk_freq(dev_priv), 2000);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300375 else if (IS_GEN6(dev) || IS_GEN7(dev))
376 return 200; /* SNB & IVB eDP input clock at 400Mhz */
377 else
378 return 225; /* eDP input clock at 450Mhz */
379 } else if (dev_priv->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE) {
380 /* Workaround for non-ULT HSW */
Chris Wilsonbc866252013-07-21 16:00:03 +0100381 switch (index) {
382 case 0: return 63;
383 case 1: return 72;
384 default: return 0;
385 }
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300386 } else if (HAS_PCH_SPLIT(dev)) {
Chris Wilsonbc866252013-07-21 16:00:03 +0100387 return index ? 0 : DIV_ROUND_UP(intel_pch_rawclk(dev), 2);
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300388 } else {
Chris Wilsonbc866252013-07-21 16:00:03 +0100389 return index ? 0 :intel_hrawclk(dev) / 2;
Rodrigo Vivib84a1cf2013-07-11 18:44:57 -0300390 }
391}
392
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700393static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100394intel_dp_aux_ch(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700395 uint8_t *send, int send_bytes,
396 uint8_t *recv, int recv_size)
397{
Paulo Zanoni174edf12012-10-26 19:05:50 -0200398 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
399 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700400 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -0300401 uint32_t ch_ctl = intel_dp->aux_ch_ctl_reg;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700402 uint32_t ch_data = ch_ctl + 4;
Chris Wilsonbc866252013-07-21 16:00:03 +0100403 uint32_t aux_clock_divider;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100404 int i, ret, recv_bytes;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700405 uint32_t status;
Chris Wilsonbc866252013-07-21 16:00:03 +0100406 int try, precharge, clock = 0;
Daniel Vetter4aeebd72013-10-31 09:53:36 +0100407 bool has_aux_irq = true;
Ben Widawskya81a5072013-11-04 23:11:32 -0800408 uint32_t timeout;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100409
410 /* dp aux is extremely sensitive to irq latency, hence request the
411 * lowest possible wakeup latency and so prevent the cpu from going into
412 * deep sleep states.
413 */
414 pm_qos_update_request(&dev_priv->pm_qos, 0);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700415
Keith Packard9b984da2011-09-19 13:54:47 -0700416 intel_dp_check_edp(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +0800417
Daniel Vetter6b4e0a92012-06-14 22:15:00 +0200418 if (IS_GEN6(dev))
419 precharge = 3;
420 else
421 precharge = 5;
422
Ben Widawskya81a5072013-11-04 23:11:32 -0800423 if (IS_BROADWELL(dev) && ch_ctl == DPA_AUX_CH_CTL)
424 timeout = DP_AUX_CH_CTL_TIME_OUT_600us;
425 else
426 timeout = DP_AUX_CH_CTL_TIME_OUT_400us;
427
Paulo Zanonic67a4702013-08-19 13:18:09 -0300428 intel_aux_display_runtime_get(dev_priv);
429
Jesse Barnes11bee432011-08-01 15:02:20 -0700430 /* Try to wait for any previous AUX channel activity */
431 for (try = 0; try < 3; try++) {
Daniel Vetteref04f002012-12-01 21:03:59 +0100432 status = I915_READ_NOTRACE(ch_ctl);
Jesse Barnes11bee432011-08-01 15:02:20 -0700433 if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
434 break;
435 msleep(1);
436 }
437
438 if (try == 3) {
439 WARN(1, "dp_aux_ch not started status 0x%08x\n",
440 I915_READ(ch_ctl));
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100441 ret = -EBUSY;
442 goto out;
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100443 }
444
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300445 /* Only 5 data registers! */
446 if (WARN_ON(send_bytes > 20 || recv_size > 20)) {
447 ret = -E2BIG;
448 goto out;
449 }
450
Chris Wilsonbc866252013-07-21 16:00:03 +0100451 while ((aux_clock_divider = get_aux_clock_divider(intel_dp, clock++))) {
452 /* Must try at least 3 times according to DP spec */
453 for (try = 0; try < 5; try++) {
454 /* Load the send data into the aux channel data registers */
455 for (i = 0; i < send_bytes; i += 4)
456 I915_WRITE(ch_data + i,
457 pack_aux(send + i, send_bytes - i));
Akshay Joshi0206e352011-08-16 15:34:10 -0400458
Chris Wilsonbc866252013-07-21 16:00:03 +0100459 /* Send the command and wait for it to complete */
460 I915_WRITE(ch_ctl,
461 DP_AUX_CH_CTL_SEND_BUSY |
462 (has_aux_irq ? DP_AUX_CH_CTL_INTERRUPT : 0) |
Ben Widawskya81a5072013-11-04 23:11:32 -0800463 timeout |
Chris Wilsonbc866252013-07-21 16:00:03 +0100464 (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
465 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
466 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
467 DP_AUX_CH_CTL_DONE |
468 DP_AUX_CH_CTL_TIME_OUT_ERROR |
469 DP_AUX_CH_CTL_RECEIVE_ERROR);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100470
Chris Wilsonbc866252013-07-21 16:00:03 +0100471 status = intel_dp_aux_wait_done(intel_dp, has_aux_irq);
Akshay Joshi0206e352011-08-16 15:34:10 -0400472
Chris Wilsonbc866252013-07-21 16:00:03 +0100473 /* Clear done status and any errors */
474 I915_WRITE(ch_ctl,
475 status |
476 DP_AUX_CH_CTL_DONE |
477 DP_AUX_CH_CTL_TIME_OUT_ERROR |
478 DP_AUX_CH_CTL_RECEIVE_ERROR);
Adam Jacksond7e96fe2011-07-26 15:39:46 -0400479
Chris Wilsonbc866252013-07-21 16:00:03 +0100480 if (status & (DP_AUX_CH_CTL_TIME_OUT_ERROR |
481 DP_AUX_CH_CTL_RECEIVE_ERROR))
482 continue;
483 if (status & DP_AUX_CH_CTL_DONE)
484 break;
485 }
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100486 if (status & DP_AUX_CH_CTL_DONE)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700487 break;
488 }
489
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700490 if ((status & DP_AUX_CH_CTL_DONE) == 0) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700491 DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100492 ret = -EBUSY;
493 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700494 }
495
496 /* Check for timeout or receive error.
497 * Timeouts occur when the sink is not connected
498 */
Keith Packarda5b3da52009-06-11 22:30:32 -0700499 if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700500 DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100501 ret = -EIO;
502 goto out;
Keith Packarda5b3da52009-06-11 22:30:32 -0700503 }
Keith Packard1ae8c0a2009-06-28 15:42:17 -0700504
505 /* Timeouts occur when the device isn't connected, so they're
506 * "normal" -- don't fill the kernel log with these */
Keith Packarda5b3da52009-06-11 22:30:32 -0700507 if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
Zhao Yakui28c97732009-10-09 11:39:41 +0800508 DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100509 ret = -ETIMEDOUT;
510 goto out;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700511 }
512
513 /* Unload any bytes sent back from the other side */
514 recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
515 DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700516 if (recv_bytes > recv_size)
517 recv_bytes = recv_size;
Akshay Joshi0206e352011-08-16 15:34:10 -0400518
Chris Wilson4f7f7b72010-08-18 18:12:56 +0100519 for (i = 0; i < recv_bytes; i += 4)
520 unpack_aux(I915_READ(ch_data + i),
521 recv + i, recv_bytes - i);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700522
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100523 ret = recv_bytes;
524out:
525 pm_qos_update_request(&dev_priv->pm_qos, PM_QOS_DEFAULT_VALUE);
Paulo Zanonic67a4702013-08-19 13:18:09 -0300526 intel_aux_display_runtime_put(dev_priv);
Daniel Vetter9ee32fea2012-12-01 13:53:48 +0100527
528 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700529}
530
531/* Write data to the aux channel in native mode */
532static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100533intel_dp_aux_native_write(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700534 uint16_t address, uint8_t *send, int send_bytes)
535{
536 int ret;
537 uint8_t msg[20];
538 int msg_bytes;
539 uint8_t ack;
540
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300541 if (WARN_ON(send_bytes > 16))
542 return -E2BIG;
543
Keith Packard9b984da2011-09-19 13:54:47 -0700544 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700545 msg[0] = AUX_NATIVE_WRITE << 4;
546 msg[1] = address >> 8;
Zhenyu Wangeebc8632009-07-24 01:00:30 +0800547 msg[2] = address & 0xff;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700548 msg[3] = send_bytes - 1;
549 memcpy(&msg[4], send, send_bytes);
550 msg_bytes = send_bytes + 4;
551 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100552 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes, &ack, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700553 if (ret < 0)
554 return ret;
555 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
556 break;
557 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
558 udelay(100);
559 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700560 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700561 }
562 return send_bytes;
563}
564
565/* Write a single byte to the aux channel in native mode */
566static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100567intel_dp_aux_native_write_1(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700568 uint16_t address, uint8_t byte)
569{
Chris Wilsonea5b2132010-08-04 13:50:23 +0100570 return intel_dp_aux_native_write(intel_dp, address, &byte, 1);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700571}
572
573/* read bytes from a native aux channel */
574static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100575intel_dp_aux_native_read(struct intel_dp *intel_dp,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700576 uint16_t address, uint8_t *recv, int recv_bytes)
577{
578 uint8_t msg[4];
579 int msg_bytes;
580 uint8_t reply[20];
581 int reply_bytes;
582 uint8_t ack;
583 int ret;
584
Paulo Zanoni46a5ae92013-09-17 11:14:10 -0300585 if (WARN_ON(recv_bytes > 19))
586 return -E2BIG;
587
Keith Packard9b984da2011-09-19 13:54:47 -0700588 intel_dp_check_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700589 msg[0] = AUX_NATIVE_READ << 4;
590 msg[1] = address >> 8;
591 msg[2] = address & 0xff;
592 msg[3] = recv_bytes - 1;
593
594 msg_bytes = 4;
595 reply_bytes = recv_bytes + 1;
596
597 for (;;) {
Chris Wilsonea5b2132010-08-04 13:50:23 +0100598 ret = intel_dp_aux_ch(intel_dp, msg, msg_bytes,
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700599 reply, reply_bytes);
Keith Packarda5b3da52009-06-11 22:30:32 -0700600 if (ret == 0)
601 return -EPROTO;
602 if (ret < 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700603 return ret;
604 ack = reply[0];
605 if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
606 memcpy(recv, reply + 1, ret - 1);
607 return ret - 1;
608 }
609 else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
610 udelay(100);
611 else
Keith Packarda5b3da52009-06-11 22:30:32 -0700612 return -EIO;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700613 }
614}
615
616static int
Dave Airlieab2c0672009-12-04 10:55:24 +1000617intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
618 uint8_t write_byte, uint8_t *read_byte)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700619{
Dave Airlieab2c0672009-12-04 10:55:24 +1000620 struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100621 struct intel_dp *intel_dp = container_of(adapter,
622 struct intel_dp,
623 adapter);
Dave Airlieab2c0672009-12-04 10:55:24 +1000624 uint16_t address = algo_data->address;
625 uint8_t msg[5];
626 uint8_t reply[2];
David Flynn8316f332010-12-08 16:10:21 +0000627 unsigned retry;
Dave Airlieab2c0672009-12-04 10:55:24 +1000628 int msg_bytes;
629 int reply_bytes;
630 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700631
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200632 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard9b984da2011-09-19 13:54:47 -0700633 intel_dp_check_edp(intel_dp);
Dave Airlieab2c0672009-12-04 10:55:24 +1000634 /* Set up the command byte */
635 if (mode & MODE_I2C_READ)
636 msg[0] = AUX_I2C_READ << 4;
637 else
638 msg[0] = AUX_I2C_WRITE << 4;
639
640 if (!(mode & MODE_I2C_STOP))
641 msg[0] |= AUX_I2C_MOT << 4;
642
643 msg[1] = address >> 8;
644 msg[2] = address;
645
646 switch (mode) {
647 case MODE_I2C_WRITE:
648 msg[3] = 0;
649 msg[4] = write_byte;
650 msg_bytes = 5;
651 reply_bytes = 1;
652 break;
653 case MODE_I2C_READ:
654 msg[3] = 0;
655 msg_bytes = 4;
656 reply_bytes = 2;
657 break;
658 default:
659 msg_bytes = 3;
660 reply_bytes = 1;
661 break;
662 }
663
Jani Nikula58c67ce2013-09-20 16:42:14 +0300664 /*
665 * DP1.2 sections 2.7.7.1.5.6.1 and 2.7.7.1.6.6.1: A DP Source device is
666 * required to retry at least seven times upon receiving AUX_DEFER
667 * before giving up the AUX transaction.
668 */
669 for (retry = 0; retry < 7; retry++) {
David Flynn8316f332010-12-08 16:10:21 +0000670 ret = intel_dp_aux_ch(intel_dp,
671 msg, msg_bytes,
672 reply, reply_bytes);
Dave Airlieab2c0672009-12-04 10:55:24 +1000673 if (ret < 0) {
Dave Airlie3ff99162009-12-08 14:03:47 +1000674 DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200675 goto out;
Dave Airlieab2c0672009-12-04 10:55:24 +1000676 }
David Flynn8316f332010-12-08 16:10:21 +0000677
678 switch (reply[0] & AUX_NATIVE_REPLY_MASK) {
679 case AUX_NATIVE_REPLY_ACK:
680 /* I2C-over-AUX Reply field is only valid
681 * when paired with AUX ACK.
682 */
683 break;
684 case AUX_NATIVE_REPLY_NACK:
685 DRM_DEBUG_KMS("aux_ch native nack\n");
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200686 ret = -EREMOTEIO;
687 goto out;
David Flynn8316f332010-12-08 16:10:21 +0000688 case AUX_NATIVE_REPLY_DEFER:
Jani Nikula8d16f252013-09-20 16:42:15 +0300689 /*
690 * For now, just give more slack to branch devices. We
691 * could check the DPCD for I2C bit rate capabilities,
692 * and if available, adjust the interval. We could also
693 * be more careful with DP-to-Legacy adapters where a
694 * long legacy cable may force very low I2C bit rates.
695 */
696 if (intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
697 DP_DWN_STRM_PORT_PRESENT)
698 usleep_range(500, 600);
699 else
700 usleep_range(300, 400);
David Flynn8316f332010-12-08 16:10:21 +0000701 continue;
702 default:
703 DRM_ERROR("aux_ch invalid native reply 0x%02x\n",
704 reply[0]);
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200705 ret = -EREMOTEIO;
706 goto out;
David Flynn8316f332010-12-08 16:10:21 +0000707 }
708
Dave Airlieab2c0672009-12-04 10:55:24 +1000709 switch (reply[0] & AUX_I2C_REPLY_MASK) {
710 case AUX_I2C_REPLY_ACK:
711 if (mode == MODE_I2C_READ) {
712 *read_byte = reply[1];
713 }
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200714 ret = reply_bytes - 1;
715 goto out;
Dave Airlieab2c0672009-12-04 10:55:24 +1000716 case AUX_I2C_REPLY_NACK:
David Flynn8316f332010-12-08 16:10:21 +0000717 DRM_DEBUG_KMS("aux_i2c nack\n");
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200718 ret = -EREMOTEIO;
719 goto out;
Dave Airlieab2c0672009-12-04 10:55:24 +1000720 case AUX_I2C_REPLY_DEFER:
David Flynn8316f332010-12-08 16:10:21 +0000721 DRM_DEBUG_KMS("aux_i2c defer\n");
Dave Airlieab2c0672009-12-04 10:55:24 +1000722 udelay(100);
723 break;
724 default:
David Flynn8316f332010-12-08 16:10:21 +0000725 DRM_ERROR("aux_i2c invalid reply 0x%02x\n", reply[0]);
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200726 ret = -EREMOTEIO;
727 goto out;
Dave Airlieab2c0672009-12-04 10:55:24 +1000728 }
729 }
David Flynn8316f332010-12-08 16:10:21 +0000730
731 DRM_ERROR("too many retries, giving up\n");
Paulo Zanoni8a5e6aeb2013-10-30 19:50:26 -0200732 ret = -EREMOTEIO;
733
734out:
735 ironlake_edp_panel_vdd_off(intel_dp, false);
736 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700737}
738
739static int
Chris Wilsonea5b2132010-08-04 13:50:23 +0100740intel_dp_i2c_init(struct intel_dp *intel_dp,
Zhenyu Wang55f78c42010-03-29 16:13:57 +0800741 struct intel_connector *intel_connector, const char *name)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700742{
Keith Packard0b5c5412011-09-28 16:41:05 -0700743 int ret;
744
Zhenyu Wangd54e9d22009-10-19 15:43:51 +0800745 DRM_DEBUG_KMS("i2c_init %s\n", name);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100746 intel_dp->algo.running = false;
747 intel_dp->algo.address = 0;
748 intel_dp->algo.aux_ch = intel_dp_i2c_aux_ch;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700749
Akshay Joshi0206e352011-08-16 15:34:10 -0400750 memset(&intel_dp->adapter, '\0', sizeof(intel_dp->adapter));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100751 intel_dp->adapter.owner = THIS_MODULE;
752 intel_dp->adapter.class = I2C_CLASS_DDC;
Akshay Joshi0206e352011-08-16 15:34:10 -0400753 strncpy(intel_dp->adapter.name, name, sizeof(intel_dp->adapter.name) - 1);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100754 intel_dp->adapter.name[sizeof(intel_dp->adapter.name) - 1] = '\0';
755 intel_dp->adapter.algo_data = &intel_dp->algo;
Dave Airlie5bdebb12013-10-11 14:07:25 +1000756 intel_dp->adapter.dev.parent = intel_connector->base.kdev;
Chris Wilsonea5b2132010-08-04 13:50:23 +0100757
Keith Packard0b5c5412011-09-28 16:41:05 -0700758 ret = i2c_dp_aux_add_bus(&intel_dp->adapter);
Keith Packard0b5c5412011-09-28 16:41:05 -0700759 return ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700760}
761
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200762static void
763intel_dp_set_clock(struct intel_encoder *encoder,
764 struct intel_crtc_config *pipe_config, int link_bw)
765{
766 struct drm_device *dev = encoder->base.dev;
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800767 const struct dp_link_dpll *divisor = NULL;
768 int i, count = 0;
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200769
770 if (IS_G4X(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800771 divisor = gen4_dpll;
772 count = ARRAY_SIZE(gen4_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200773 } else if (IS_HASWELL(dev)) {
774 /* Haswell has special-purpose DP DDI clocks. */
775 } else if (HAS_PCH_SPLIT(dev)) {
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800776 divisor = pch_dpll;
777 count = ARRAY_SIZE(pch_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200778 } else if (IS_VALLEYVIEW(dev)) {
Chon Ming Lee65ce4bf2013-09-04 01:30:38 +0800779 divisor = vlv_dpll;
780 count = ARRAY_SIZE(vlv_dpll);
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200781 }
Chon Ming Lee9dd4ffd2013-09-04 01:30:37 +0800782
783 if (divisor && count) {
784 for (i = 0; i < count; i++) {
785 if (link_bw == divisor[i].link_bw) {
786 pipe_config->dpll = divisor[i].dpll;
787 pipe_config->clock_set = true;
788 break;
789 }
790 }
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200791 }
792}
793
Paulo Zanoni00c09d72012-10-26 19:05:52 -0200794bool
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100795intel_dp_compute_config(struct intel_encoder *encoder,
796 struct intel_crtc_config *pipe_config)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700797{
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100798 struct drm_device *dev = encoder->base.dev;
Daniel Vetter36008362013-03-27 00:44:59 +0100799 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100800 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100801 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300802 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700803 struct intel_crtc *intel_crtc = encoder->new_crtc;
Jani Nikuladd06f902012-10-19 14:51:50 +0300804 struct intel_connector *intel_connector = intel_dp->attached_connector;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700805 int lane_count, clock;
Daniel Vetter397fe152012-10-22 22:56:43 +0200806 int max_lane_count = drm_dp_max_lane_count(intel_dp->dpcd);
Chris Wilsonea5b2132010-08-04 13:50:23 +0100807 int max_clock = intel_dp_max_link_bw(intel_dp) == DP_LINK_BW_2_7 ? 1 : 0;
Daniel Vetter083f9562012-04-20 20:23:49 +0200808 int bpp, mode_rate;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700809 static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
Daniel Vetterff9a6752013-06-01 17:16:21 +0200810 int link_avail, link_clock;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700811
Imre Deakbc7d38a2013-05-16 14:40:36 +0300812 if (HAS_PCH_SPLIT(dev) && !HAS_DDI(dev) && port != PORT_A)
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +0100813 pipe_config->has_pch_encoder = true;
814
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200815 pipe_config->has_dp_encoder = true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700816
Jani Nikuladd06f902012-10-19 14:51:50 +0300817 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
818 intel_fixed_panel_mode(intel_connector->panel.fixed_mode,
819 adjusted_mode);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700820 if (!HAS_PCH_SPLIT(dev))
821 intel_gmch_panel_fitting(intel_crtc, pipe_config,
822 intel_connector->panel.fitting_mode);
823 else
Jesse Barnesb074cec2013-04-25 12:55:02 -0700824 intel_pch_panel_fitting(intel_crtc, pipe_config,
825 intel_connector->panel.fitting_mode);
Zhao Yakui0d3a1be2010-07-19 09:43:13 +0100826 }
827
Daniel Vettercb1793c2012-06-04 18:39:21 +0200828 if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK)
Daniel Vetter0af78a22012-05-23 11:30:55 +0200829 return false;
830
Daniel Vetter083f9562012-04-20 20:23:49 +0200831 DRM_DEBUG_KMS("DP link computation with max lane count %i "
832 "max bw %02x pixel clock %iKHz\n",
Damien Lespiau241bfc32013-09-25 16:45:37 +0100833 max_lane_count, bws[max_clock],
834 adjusted_mode->crtc_clock);
Daniel Vetter083f9562012-04-20 20:23:49 +0200835
Daniel Vetter36008362013-03-27 00:44:59 +0100836 /* Walk through all bpp values. Luckily they're all nicely spaced with 2
837 * bpc in between. */
Daniel Vetter3e7ca982013-06-01 19:45:56 +0200838 bpp = pipe_config->pipe_bpp;
Jani Nikula6da7f102013-10-16 17:06:17 +0300839 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
840 dev_priv->vbt.edp_bpp < bpp) {
Imre Deak79842112013-07-18 17:44:13 +0300841 DRM_DEBUG_KMS("clamping bpp for eDP panel to BIOS-provided %i\n",
842 dev_priv->vbt.edp_bpp);
Jani Nikula6da7f102013-10-16 17:06:17 +0300843 bpp = dev_priv->vbt.edp_bpp;
Imre Deak79842112013-07-18 17:44:13 +0300844 }
Daniel Vetter657445f2013-05-04 10:09:18 +0200845
Daniel Vetter36008362013-03-27 00:44:59 +0100846 for (; bpp >= 6*3; bpp -= 2*3) {
Damien Lespiau241bfc32013-09-25 16:45:37 +0100847 mode_rate = intel_dp_link_required(adjusted_mode->crtc_clock,
848 bpp);
Daniel Vetterc4867932012-04-10 10:42:36 +0200849
Daniel Vetter36008362013-03-27 00:44:59 +0100850 for (clock = 0; clock <= max_clock; clock++) {
851 for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
852 link_clock = drm_dp_bw_code_to_link_rate(bws[clock]);
853 link_avail = intel_dp_max_data_rate(link_clock,
854 lane_count);
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200855
Daniel Vetter36008362013-03-27 00:44:59 +0100856 if (mode_rate <= link_avail) {
857 goto found;
858 }
859 }
860 }
861 }
862
863 return false;
864
865found:
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200866 if (intel_dp->color_range_auto) {
867 /*
868 * See:
869 * CEA-861-E - 5.1 Default Encoding Parameters
870 * VESA DisplayPort Ver.1.2a - 5.1.1.1 Video Colorimetry
871 */
Thierry Reding18316c82012-12-20 15:41:44 +0100872 if (bpp != 18 && drm_match_cea_mode(adjusted_mode) > 1)
Ville Syrjälä55bc60d2013-01-17 16:31:29 +0200873 intel_dp->color_range = DP_COLOR_RANGE_16_235;
874 else
875 intel_dp->color_range = 0;
876 }
877
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200878 if (intel_dp->color_range)
Daniel Vetter50f3b012013-03-27 00:44:56 +0100879 pipe_config->limited_color_range = true;
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200880
Daniel Vetter36008362013-03-27 00:44:59 +0100881 intel_dp->link_bw = bws[clock];
882 intel_dp->lane_count = lane_count;
Daniel Vetter657445f2013-05-04 10:09:18 +0200883 pipe_config->pipe_bpp = bpp;
Daniel Vetterff9a6752013-06-01 17:16:21 +0200884 pipe_config->port_clock = drm_dp_bw_code_to_link_rate(intel_dp->link_bw);
Daniel Vetterc4867932012-04-10 10:42:36 +0200885
Daniel Vetter36008362013-03-27 00:44:59 +0100886 DRM_DEBUG_KMS("DP link bw %02x lane count %d clock %d bpp %d\n",
887 intel_dp->link_bw, intel_dp->lane_count,
Daniel Vetterff9a6752013-06-01 17:16:21 +0200888 pipe_config->port_clock, bpp);
Daniel Vetter36008362013-03-27 00:44:59 +0100889 DRM_DEBUG_KMS("DP link bw required %i available %i\n",
890 mode_rate, link_avail);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700891
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200892 intel_link_compute_m_n(bpp, lane_count,
Damien Lespiau241bfc32013-09-25 16:45:37 +0100893 adjusted_mode->crtc_clock,
894 pipe_config->port_clock,
Daniel Vetter03afc4a2013-04-02 23:42:31 +0200895 &pipe_config->dp_m_n);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700896
Daniel Vetterc6bb3532013-04-19 11:14:33 +0200897 intel_dp_set_clock(encoder, pipe_config, intel_dp->link_bw);
898
Daniel Vetter36008362013-03-27 00:44:59 +0100899 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700900}
901
Daniel Vetter7c62a162013-06-01 17:16:20 +0200902static void ironlake_set_pll_cpu_edp(struct intel_dp *intel_dp)
Daniel Vetterea9b6002012-11-29 15:59:31 +0100903{
Daniel Vetter7c62a162013-06-01 17:16:20 +0200904 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
905 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
906 struct drm_device *dev = crtc->base.dev;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100907 struct drm_i915_private *dev_priv = dev->dev_private;
908 u32 dpa_ctl;
909
Daniel Vetterff9a6752013-06-01 17:16:21 +0200910 DRM_DEBUG_KMS("eDP PLL enable for clock %d\n", crtc->config.port_clock);
Daniel Vetterea9b6002012-11-29 15:59:31 +0100911 dpa_ctl = I915_READ(DP_A);
912 dpa_ctl &= ~DP_PLL_FREQ_MASK;
913
Daniel Vetterff9a6752013-06-01 17:16:21 +0200914 if (crtc->config.port_clock == 162000) {
Daniel Vetter1ce17032012-11-29 15:59:32 +0100915 /* For a long time we've carried around a ILK-DevA w/a for the
916 * 160MHz clock. If we're really unlucky, it's still required.
917 */
918 DRM_DEBUG_KMS("160MHz cpu eDP clock, might need ilk devA w/a\n");
Daniel Vetterea9b6002012-11-29 15:59:31 +0100919 dpa_ctl |= DP_PLL_FREQ_160MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200920 intel_dp->DP |= DP_PLL_FREQ_160MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100921 } else {
922 dpa_ctl |= DP_PLL_FREQ_270MHZ;
Daniel Vetter7c62a162013-06-01 17:16:20 +0200923 intel_dp->DP |= DP_PLL_FREQ_270MHZ;
Daniel Vetterea9b6002012-11-29 15:59:31 +0100924 }
Daniel Vetter1ce17032012-11-29 15:59:32 +0100925
Daniel Vetterea9b6002012-11-29 15:59:31 +0100926 I915_WRITE(DP_A, dpa_ctl);
927
928 POSTING_READ(DP_A);
929 udelay(500);
930}
931
Daniel Vetterb934223d2013-07-21 21:37:05 +0200932static void intel_dp_mode_set(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700933{
Daniel Vetterb934223d2013-07-21 21:37:05 +0200934 struct drm_device *dev = encoder->base.dev;
Keith Packard417e8222011-11-01 19:54:11 -0700935 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200936 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +0300937 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200938 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
939 struct drm_display_mode *adjusted_mode = &crtc->config.adjusted_mode;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700940
Keith Packard417e8222011-11-01 19:54:11 -0700941 /*
Keith Packard1a2eb462011-11-16 16:26:07 -0800942 * There are four kinds of DP registers:
Keith Packard417e8222011-11-01 19:54:11 -0700943 *
944 * IBX PCH
Keith Packard1a2eb462011-11-16 16:26:07 -0800945 * SNB CPU
946 * IVB CPU
Keith Packard417e8222011-11-01 19:54:11 -0700947 * CPT PCH
948 *
949 * IBX PCH and CPU are the same for almost everything,
950 * except that the CPU DP PLL is configured in this
951 * register
952 *
953 * CPT PCH is quite different, having many bits moved
954 * to the TRANS_DP_CTL register instead. That
955 * configuration happens (oddly) in ironlake_pch_enable
956 */
Adam Jackson9c9e7922010-04-05 17:57:59 -0400957
Keith Packard417e8222011-11-01 19:54:11 -0700958 /* Preserve the BIOS-computed detected bit. This is
959 * supposed to be read-only.
960 */
961 intel_dp->DP = I915_READ(intel_dp->output_reg) & DP_DETECTED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700962
Keith Packard417e8222011-11-01 19:54:11 -0700963 /* Handle DP bits in common between all three register formats */
Keith Packard417e8222011-11-01 19:54:11 -0700964 intel_dp->DP |= DP_VOLTAGE_0_4 | DP_PRE_EMPHASIS_0;
Daniel Vetter17aa6be2013-04-30 14:01:40 +0200965 intel_dp->DP |= DP_PORT_WIDTH(intel_dp->lane_count);
Keith Packarda4fc5ed2009-04-07 16:16:42 -0700966
Wu Fengguange0dac652011-09-05 14:25:34 +0800967 if (intel_dp->has_audio) {
968 DRM_DEBUG_DRIVER("Enabling DP audio on pipe %c\n",
Daniel Vetter7c62a162013-06-01 17:16:20 +0200969 pipe_name(crtc->pipe));
Chris Wilsonea5b2132010-08-04 13:50:23 +0100970 intel_dp->DP |= DP_AUDIO_OUTPUT_ENABLE;
Daniel Vetterb934223d2013-07-21 21:37:05 +0200971 intel_write_eld(&encoder->base, adjusted_mode);
Wu Fengguange0dac652011-09-05 14:25:34 +0800972 }
Paulo Zanoni247d89f2012-10-15 15:51:33 -0300973
Keith Packard417e8222011-11-01 19:54:11 -0700974 /* Split out the IBX/CPU vs CPT settings */
Zhenyu Wang32f9d652009-07-24 01:00:32 +0800975
Imre Deakbc7d38a2013-05-16 14:40:36 +0300976 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Keith Packard1a2eb462011-11-16 16:26:07 -0800977 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
978 intel_dp->DP |= DP_SYNC_HS_HIGH;
979 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
980 intel_dp->DP |= DP_SYNC_VS_HIGH;
981 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
982
Jani Nikula6aba5b62013-10-04 15:08:10 +0300983 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard1a2eb462011-11-16 16:26:07 -0800984 intel_dp->DP |= DP_ENHANCED_FRAMING;
985
Daniel Vetter7c62a162013-06-01 17:16:20 +0200986 intel_dp->DP |= crtc->pipe << 29;
Imre Deakbc7d38a2013-05-16 14:40:36 +0300987 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Jesse Barnesb2634012013-03-28 09:55:40 -0700988 if (!HAS_PCH_SPLIT(dev) && !IS_VALLEYVIEW(dev))
Ville Syrjälä3685a8f2013-01-17 16:31:28 +0200989 intel_dp->DP |= intel_dp->color_range;
Keith Packard417e8222011-11-01 19:54:11 -0700990
991 if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
992 intel_dp->DP |= DP_SYNC_HS_HIGH;
993 if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
994 intel_dp->DP |= DP_SYNC_VS_HIGH;
995 intel_dp->DP |= DP_LINK_TRAIN_OFF;
996
Jani Nikula6aba5b62013-10-04 15:08:10 +0300997 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
Keith Packard417e8222011-11-01 19:54:11 -0700998 intel_dp->DP |= DP_ENHANCED_FRAMING;
999
Daniel Vetter7c62a162013-06-01 17:16:20 +02001000 if (crtc->pipe == 1)
Keith Packard417e8222011-11-01 19:54:11 -07001001 intel_dp->DP |= DP_PIPEB_SELECT;
Keith Packard417e8222011-11-01 19:54:11 -07001002 } else {
1003 intel_dp->DP |= DP_LINK_TRAIN_OFF_CPT;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001004 }
Daniel Vetterea9b6002012-11-29 15:59:31 +01001005
Imre Deakbc7d38a2013-05-16 14:40:36 +03001006 if (port == PORT_A && !IS_VALLEYVIEW(dev))
Daniel Vetter7c62a162013-06-01 17:16:20 +02001007 ironlake_set_pll_cpu_edp(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001008}
1009
Keith Packard99ea7122011-11-01 19:57:50 -07001010#define IDLE_ON_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1011#define IDLE_ON_VALUE (PP_ON | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_ON_IDLE)
1012
1013#define IDLE_OFF_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | 0 | PP_SEQUENCE_STATE_MASK)
1014#define IDLE_OFF_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
1015
1016#define IDLE_CYCLE_MASK (PP_ON | 0 | PP_SEQUENCE_MASK | PP_CYCLE_DELAY_ACTIVE | PP_SEQUENCE_STATE_MASK)
1017#define IDLE_CYCLE_VALUE (0 | 0 | PP_SEQUENCE_NONE | 0 | PP_SEQUENCE_STATE_OFF_IDLE)
1018
1019static void ironlake_wait_panel_status(struct intel_dp *intel_dp,
1020 u32 mask,
1021 u32 value)
1022{
Paulo Zanoni30add222012-10-26 19:05:45 -02001023 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001024 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07001025 u32 pp_stat_reg, pp_ctrl_reg;
1026
Jani Nikulabf13e812013-09-06 07:40:05 +03001027 pp_stat_reg = _pp_stat_reg(intel_dp);
1028 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Keith Packard99ea7122011-11-01 19:57:50 -07001029
1030 DRM_DEBUG_KMS("mask %08x value %08x status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001031 mask, value,
1032 I915_READ(pp_stat_reg),
1033 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001034
Jesse Barnes453c5422013-03-28 09:55:41 -07001035 if (_wait_for((I915_READ(pp_stat_reg) & mask) == value, 5000, 10)) {
Keith Packard99ea7122011-11-01 19:57:50 -07001036 DRM_ERROR("Panel status timeout: status %08x control %08x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07001037 I915_READ(pp_stat_reg),
1038 I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001039 }
Chris Wilson54c136d2013-12-02 09:57:16 +00001040
1041 DRM_DEBUG_KMS("Wait complete\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001042}
1043
1044static void ironlake_wait_panel_on(struct intel_dp *intel_dp)
1045{
1046 DRM_DEBUG_KMS("Wait for panel power on\n");
1047 ironlake_wait_panel_status(intel_dp, IDLE_ON_MASK, IDLE_ON_VALUE);
1048}
1049
Keith Packardbd943152011-09-18 23:09:52 -07001050static void ironlake_wait_panel_off(struct intel_dp *intel_dp)
1051{
Keith Packardbd943152011-09-18 23:09:52 -07001052 DRM_DEBUG_KMS("Wait for panel power off time\n");
Keith Packard99ea7122011-11-01 19:57:50 -07001053 ironlake_wait_panel_status(intel_dp, IDLE_OFF_MASK, IDLE_OFF_VALUE);
Keith Packardbd943152011-09-18 23:09:52 -07001054}
Keith Packardbd943152011-09-18 23:09:52 -07001055
Keith Packard99ea7122011-11-01 19:57:50 -07001056static void ironlake_wait_panel_power_cycle(struct intel_dp *intel_dp)
1057{
1058 DRM_DEBUG_KMS("Wait for panel power cycle\n");
1059 ironlake_wait_panel_status(intel_dp, IDLE_CYCLE_MASK, IDLE_CYCLE_VALUE);
1060}
Keith Packardbd943152011-09-18 23:09:52 -07001061
Keith Packard99ea7122011-11-01 19:57:50 -07001062
Keith Packard832dd3c2011-11-01 19:34:06 -07001063/* Read the current pp_control value, unlocking the register if it
1064 * is locked
1065 */
1066
Jesse Barnes453c5422013-03-28 09:55:41 -07001067static u32 ironlake_get_pp_control(struct intel_dp *intel_dp)
Keith Packard832dd3c2011-11-01 19:34:06 -07001068{
Jesse Barnes453c5422013-03-28 09:55:41 -07001069 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1070 struct drm_i915_private *dev_priv = dev->dev_private;
1071 u32 control;
Jesse Barnes453c5422013-03-28 09:55:41 -07001072
Jani Nikulabf13e812013-09-06 07:40:05 +03001073 control = I915_READ(_pp_ctrl_reg(intel_dp));
Keith Packard832dd3c2011-11-01 19:34:06 -07001074 control &= ~PANEL_UNLOCK_MASK;
1075 control |= PANEL_UNLOCK_REGS;
1076 return control;
Keith Packardbd943152011-09-18 23:09:52 -07001077}
1078
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001079void ironlake_edp_panel_vdd_on(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001080{
Paulo Zanoni30add222012-10-26 19:05:45 -02001081 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001082 struct drm_i915_private *dev_priv = dev->dev_private;
1083 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001084 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001085
Keith Packard97af61f572011-09-28 16:23:51 -07001086 if (!is_edp(intel_dp))
1087 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001088
Keith Packardbd943152011-09-18 23:09:52 -07001089 WARN(intel_dp->want_panel_vdd,
1090 "eDP VDD already requested on\n");
1091
1092 intel_dp->want_panel_vdd = true;
Keith Packard99ea7122011-11-01 19:57:50 -07001093
Paulo Zanonib0665d52013-10-30 19:50:27 -02001094 if (ironlake_edp_have_panel_vdd(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001095 return;
Paulo Zanonib0665d52013-10-30 19:50:27 -02001096
1097 DRM_DEBUG_KMS("Turning eDP VDD on\n");
Keith Packardbd943152011-09-18 23:09:52 -07001098
Keith Packard99ea7122011-11-01 19:57:50 -07001099 if (!ironlake_edp_have_panel_power(intel_dp))
1100 ironlake_wait_panel_power_cycle(intel_dp);
1101
Jesse Barnes453c5422013-03-28 09:55:41 -07001102 pp = ironlake_get_pp_control(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001103 pp |= EDP_FORCE_VDD;
Keith Packardebf33b12011-09-29 15:53:27 -07001104
Jani Nikulabf13e812013-09-06 07:40:05 +03001105 pp_stat_reg = _pp_stat_reg(intel_dp);
1106 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001107
1108 I915_WRITE(pp_ctrl_reg, pp);
1109 POSTING_READ(pp_ctrl_reg);
1110 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1111 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packardebf33b12011-09-29 15:53:27 -07001112 /*
1113 * If the panel wasn't on, delay before accessing aux channel
1114 */
1115 if (!ironlake_edp_have_panel_power(intel_dp)) {
Keith Packardbd943152011-09-18 23:09:52 -07001116 DRM_DEBUG_KMS("eDP was not running\n");
Keith Packardf01eca22011-09-28 16:48:10 -07001117 msleep(intel_dp->panel_power_up_delay);
Keith Packardf01eca22011-09-28 16:48:10 -07001118 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001119}
1120
Keith Packardbd943152011-09-18 23:09:52 -07001121static void ironlake_panel_vdd_off_sync(struct intel_dp *intel_dp)
Jesse Barnes5d613502011-01-24 17:10:54 -08001122{
Paulo Zanoni30add222012-10-26 19:05:45 -02001123 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes5d613502011-01-24 17:10:54 -08001124 struct drm_i915_private *dev_priv = dev->dev_private;
1125 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001126 u32 pp_stat_reg, pp_ctrl_reg;
Jesse Barnes5d613502011-01-24 17:10:54 -08001127
Daniel Vettera0e99e62012-12-02 01:05:46 +01001128 WARN_ON(!mutex_is_locked(&dev->mode_config.mutex));
1129
Keith Packardbd943152011-09-18 23:09:52 -07001130 if (!intel_dp->want_panel_vdd && ironlake_edp_have_panel_vdd(intel_dp)) {
Paulo Zanonib0665d52013-10-30 19:50:27 -02001131 DRM_DEBUG_KMS("Turning eDP VDD off\n");
1132
Jesse Barnes453c5422013-03-28 09:55:41 -07001133 pp = ironlake_get_pp_control(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001134 pp &= ~EDP_FORCE_VDD;
Jesse Barnes453c5422013-03-28 09:55:41 -07001135
Paulo Zanoni9f08ef52013-10-31 12:44:21 -02001136 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
1137 pp_stat_reg = _pp_stat_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001138
1139 I915_WRITE(pp_ctrl_reg, pp);
1140 POSTING_READ(pp_ctrl_reg);
Jesse Barnes5d613502011-01-24 17:10:54 -08001141
Keith Packardbd943152011-09-18 23:09:52 -07001142 /* Make sure sequencer is idle before allowing subsequent activity */
Jesse Barnes453c5422013-03-28 09:55:41 -07001143 DRM_DEBUG_KMS("PP_STATUS: 0x%08x PP_CONTROL: 0x%08x\n",
1144 I915_READ(pp_stat_reg), I915_READ(pp_ctrl_reg));
Keith Packard99ea7122011-11-01 19:57:50 -07001145 msleep(intel_dp->panel_power_down_delay);
Keith Packardbd943152011-09-18 23:09:52 -07001146 }
1147}
1148
1149static void ironlake_panel_vdd_work(struct work_struct *__work)
1150{
1151 struct intel_dp *intel_dp = container_of(to_delayed_work(__work),
1152 struct intel_dp, panel_vdd_work);
Paulo Zanoni30add222012-10-26 19:05:45 -02001153 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packardbd943152011-09-18 23:09:52 -07001154
Keith Packard627f7672011-10-31 11:30:10 -07001155 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001156 ironlake_panel_vdd_off_sync(intel_dp);
Keith Packard627f7672011-10-31 11:30:10 -07001157 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07001158}
1159
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001160void ironlake_edp_panel_vdd_off(struct intel_dp *intel_dp, bool sync)
Keith Packardbd943152011-09-18 23:09:52 -07001161{
Keith Packard97af61f572011-09-28 16:23:51 -07001162 if (!is_edp(intel_dp))
1163 return;
Jesse Barnes5d613502011-01-24 17:10:54 -08001164
Keith Packardbd943152011-09-18 23:09:52 -07001165 WARN(!intel_dp->want_panel_vdd, "eDP VDD not forced on");
Keith Packardf2e8b182011-11-01 20:01:35 -07001166
Keith Packardbd943152011-09-18 23:09:52 -07001167 intel_dp->want_panel_vdd = false;
1168
1169 if (sync) {
1170 ironlake_panel_vdd_off_sync(intel_dp);
1171 } else {
1172 /*
1173 * Queue the timer to fire a long
1174 * time from now (relative to the power down delay)
1175 * to keep the panel power up across a sequence of operations
1176 */
1177 schedule_delayed_work(&intel_dp->panel_vdd_work,
1178 msecs_to_jiffies(intel_dp->panel_power_cycle_delay * 5));
1179 }
Jesse Barnes5d613502011-01-24 17:10:54 -08001180}
1181
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001182void ironlake_edp_panel_on(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001183{
Paulo Zanoni30add222012-10-26 19:05:45 -02001184 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001185 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001186 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001187 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001188
Keith Packard97af61f572011-09-28 16:23:51 -07001189 if (!is_edp(intel_dp))
Keith Packardbd943152011-09-18 23:09:52 -07001190 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001191
1192 DRM_DEBUG_KMS("Turn eDP power on\n");
1193
1194 if (ironlake_edp_have_panel_power(intel_dp)) {
1195 DRM_DEBUG_KMS("eDP power already on\n");
Keith Packard7d639f32011-09-29 16:05:34 -07001196 return;
Keith Packard99ea7122011-11-01 19:57:50 -07001197 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001198
Keith Packard99ea7122011-11-01 19:57:50 -07001199 ironlake_wait_panel_power_cycle(intel_dp);
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001200
Jani Nikulabf13e812013-09-06 07:40:05 +03001201 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001202 pp = ironlake_get_pp_control(intel_dp);
Keith Packard05ce1a42011-09-29 16:33:01 -07001203 if (IS_GEN5(dev)) {
1204 /* ILK workaround: disable reset around power sequence */
1205 pp &= ~PANEL_POWER_RESET;
Jani Nikulabf13e812013-09-06 07:40:05 +03001206 I915_WRITE(pp_ctrl_reg, pp);
1207 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001208 }
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001209
Keith Packard1c0ae802011-09-19 13:59:29 -07001210 pp |= POWER_TARGET_ON;
Keith Packard99ea7122011-11-01 19:57:50 -07001211 if (!IS_GEN5(dev))
1212 pp |= PANEL_POWER_RESET;
1213
Jesse Barnes453c5422013-03-28 09:55:41 -07001214 I915_WRITE(pp_ctrl_reg, pp);
1215 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001216
Keith Packard99ea7122011-11-01 19:57:50 -07001217 ironlake_wait_panel_on(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001218
Keith Packard05ce1a42011-09-29 16:33:01 -07001219 if (IS_GEN5(dev)) {
1220 pp |= PANEL_POWER_RESET; /* restore panel reset bit */
Jani Nikulabf13e812013-09-06 07:40:05 +03001221 I915_WRITE(pp_ctrl_reg, pp);
1222 POSTING_READ(pp_ctrl_reg);
Keith Packard05ce1a42011-09-29 16:33:01 -07001223 }
Jesse Barnes9934c132010-07-22 13:18:19 -07001224}
1225
Paulo Zanoni82a4d9c2012-10-23 18:30:07 -02001226void ironlake_edp_panel_off(struct intel_dp *intel_dp)
Jesse Barnes9934c132010-07-22 13:18:19 -07001227{
Paulo Zanoni30add222012-10-26 19:05:45 -02001228 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001229 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packard99ea7122011-11-01 19:57:50 -07001230 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001231 u32 pp_ctrl_reg;
Jesse Barnes9934c132010-07-22 13:18:19 -07001232
Keith Packard97af61f572011-09-28 16:23:51 -07001233 if (!is_edp(intel_dp))
1234 return;
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001235
Keith Packard99ea7122011-11-01 19:57:50 -07001236 DRM_DEBUG_KMS("Turn eDP power off\n");
Jesse Barnes37c6c9b2010-08-11 10:04:43 -07001237
Daniel Vetter6cb49832012-05-20 17:14:50 +02001238 WARN(!intel_dp->want_panel_vdd, "Need VDD to turn off panel\n");
Jesse Barnes9934c132010-07-22 13:18:19 -07001239
Jesse Barnes453c5422013-03-28 09:55:41 -07001240 pp = ironlake_get_pp_control(intel_dp);
Daniel Vetter35a38552012-08-12 22:17:14 +02001241 /* We need to switch off panel power _and_ force vdd, for otherwise some
1242 * panels get very unhappy and cease to work. */
1243 pp &= ~(POWER_TARGET_ON | EDP_FORCE_VDD | PANEL_POWER_RESET | EDP_BLC_ENABLE);
Jesse Barnes453c5422013-03-28 09:55:41 -07001244
Jani Nikulabf13e812013-09-06 07:40:05 +03001245 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001246
1247 I915_WRITE(pp_ctrl_reg, pp);
1248 POSTING_READ(pp_ctrl_reg);
Jesse Barnes9934c132010-07-22 13:18:19 -07001249
Daniel Vetter35a38552012-08-12 22:17:14 +02001250 intel_dp->want_panel_vdd = false;
1251
Keith Packard99ea7122011-11-01 19:57:50 -07001252 ironlake_wait_panel_off(intel_dp);
Jesse Barnes9934c132010-07-22 13:18:19 -07001253}
1254
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001255void ironlake_edp_backlight_on(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001256{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001257 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1258 struct drm_device *dev = intel_dig_port->base.base.dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001259 struct drm_i915_private *dev_priv = dev->dev_private;
1260 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001261 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001262
Keith Packardf01eca22011-09-28 16:48:10 -07001263 if (!is_edp(intel_dp))
1264 return;
1265
Zhao Yakui28c97732009-10-09 11:39:41 +08001266 DRM_DEBUG_KMS("\n");
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07001267 /*
1268 * If we enable the backlight right away following a panel power
1269 * on, we may see slight flicker as the panel syncs with the eDP
1270 * link. So delay a bit to make sure the image is solid before
1271 * allowing it to appear.
1272 */
Keith Packardf01eca22011-09-28 16:48:10 -07001273 msleep(intel_dp->backlight_on_delay);
Jesse Barnes453c5422013-03-28 09:55:41 -07001274 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001275 pp |= EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001276
Jani Nikulabf13e812013-09-06 07:40:05 +03001277 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001278
1279 I915_WRITE(pp_ctrl_reg, pp);
1280 POSTING_READ(pp_ctrl_reg);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001281
Jesse Barnes752aa882013-10-31 18:55:49 +02001282 intel_panel_enable_backlight(intel_dp->attached_connector);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001283}
1284
Paulo Zanonid6c50ff2012-10-23 18:30:06 -02001285void ironlake_edp_backlight_off(struct intel_dp *intel_dp)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001286{
Paulo Zanoni30add222012-10-26 19:05:45 -02001287 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001288 struct drm_i915_private *dev_priv = dev->dev_private;
1289 u32 pp;
Jesse Barnes453c5422013-03-28 09:55:41 -07001290 u32 pp_ctrl_reg;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001291
Keith Packardf01eca22011-09-28 16:48:10 -07001292 if (!is_edp(intel_dp))
1293 return;
1294
Jesse Barnes752aa882013-10-31 18:55:49 +02001295 intel_panel_disable_backlight(intel_dp->attached_connector);
Daniel Vetter035aa3d2012-10-20 20:57:42 +02001296
Zhao Yakui28c97732009-10-09 11:39:41 +08001297 DRM_DEBUG_KMS("\n");
Jesse Barnes453c5422013-03-28 09:55:41 -07001298 pp = ironlake_get_pp_control(intel_dp);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001299 pp &= ~EDP_BLC_ENABLE;
Jesse Barnes453c5422013-03-28 09:55:41 -07001300
Jani Nikulabf13e812013-09-06 07:40:05 +03001301 pp_ctrl_reg = _pp_ctrl_reg(intel_dp);
Jesse Barnes453c5422013-03-28 09:55:41 -07001302
1303 I915_WRITE(pp_ctrl_reg, pp);
1304 POSTING_READ(pp_ctrl_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07001305 msleep(intel_dp->backlight_off_delay);
Zhenyu Wang32f9d652009-07-24 01:00:32 +08001306}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001307
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001308static void ironlake_edp_pll_on(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001309{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001310 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1311 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1312 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001313 struct drm_i915_private *dev_priv = dev->dev_private;
1314 u32 dpa_ctl;
1315
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001316 assert_pipe_disabled(dev_priv,
1317 to_intel_crtc(crtc)->pipe);
1318
Jesse Barnesd240f202010-08-13 15:43:26 -07001319 DRM_DEBUG_KMS("\n");
1320 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001321 WARN(dpa_ctl & DP_PLL_ENABLE, "dp pll on, should be off\n");
1322 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1323
1324 /* We don't adjust intel_dp->DP while tearing down the link, to
1325 * facilitate link retraining (e.g. after hotplug). Hence clear all
1326 * enable bits here to ensure that we don't enable too much. */
1327 intel_dp->DP &= ~(DP_PORT_EN | DP_AUDIO_OUTPUT_ENABLE);
1328 intel_dp->DP |= DP_PLL_ENABLE;
1329 I915_WRITE(DP_A, intel_dp->DP);
Jesse Barnes298b0b32010-10-07 16:01:24 -07001330 POSTING_READ(DP_A);
1331 udelay(200);
Jesse Barnesd240f202010-08-13 15:43:26 -07001332}
1333
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001334static void ironlake_edp_pll_off(struct intel_dp *intel_dp)
Jesse Barnesd240f202010-08-13 15:43:26 -07001335{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02001336 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
1337 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
1338 struct drm_device *dev = crtc->dev;
Jesse Barnesd240f202010-08-13 15:43:26 -07001339 struct drm_i915_private *dev_priv = dev->dev_private;
1340 u32 dpa_ctl;
1341
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001342 assert_pipe_disabled(dev_priv,
1343 to_intel_crtc(crtc)->pipe);
1344
Jesse Barnesd240f202010-08-13 15:43:26 -07001345 dpa_ctl = I915_READ(DP_A);
Daniel Vetter07679352012-09-06 22:15:42 +02001346 WARN((dpa_ctl & DP_PLL_ENABLE) == 0,
1347 "dp pll off, should be on\n");
1348 WARN(dpa_ctl & DP_PORT_EN, "dp port still on, should be off\n");
1349
1350 /* We can't rely on the value tracked for the DP register in
1351 * intel_dp->DP because link_down must not change that (otherwise link
1352 * re-training will fail. */
Jesse Barnes298b0b32010-10-07 16:01:24 -07001353 dpa_ctl &= ~DP_PLL_ENABLE;
Jesse Barnesd240f202010-08-13 15:43:26 -07001354 I915_WRITE(DP_A, dpa_ctl);
Chris Wilson1af5fa12010-09-08 21:07:28 +01001355 POSTING_READ(DP_A);
Jesse Barnesd240f202010-08-13 15:43:26 -07001356 udelay(200);
1357}
1358
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001359/* If the sink supports it, try to set the power state appropriately */
Paulo Zanonic19b0662012-10-15 15:51:41 -03001360void intel_dp_sink_dpms(struct intel_dp *intel_dp, int mode)
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001361{
1362 int ret, i;
1363
1364 /* Should have a valid DPCD by this point */
1365 if (intel_dp->dpcd[DP_DPCD_REV] < 0x11)
1366 return;
1367
1368 if (mode != DRM_MODE_DPMS_ON) {
1369 ret = intel_dp_aux_native_write_1(intel_dp, DP_SET_POWER,
1370 DP_SET_POWER_D3);
1371 if (ret != 1)
1372 DRM_DEBUG_DRIVER("failed to write sink power state\n");
1373 } else {
1374 /*
1375 * When turning on, we need to retry for 1ms to give the sink
1376 * time to wake up.
1377 */
1378 for (i = 0; i < 3; i++) {
1379 ret = intel_dp_aux_native_write_1(intel_dp,
1380 DP_SET_POWER,
1381 DP_SET_POWER_D0);
1382 if (ret == 1)
1383 break;
1384 msleep(1);
1385 }
1386 }
1387}
1388
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001389static bool intel_dp_get_hw_state(struct intel_encoder *encoder,
1390 enum pipe *pipe)
Jesse Barnesd240f202010-08-13 15:43:26 -07001391{
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001392 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001393 enum port port = dp_to_dig_port(intel_dp)->port;
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001394 struct drm_device *dev = encoder->base.dev;
1395 struct drm_i915_private *dev_priv = dev->dev_private;
1396 u32 tmp = I915_READ(intel_dp->output_reg);
Jesse Barnesd240f202010-08-13 15:43:26 -07001397
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001398 if (!(tmp & DP_PORT_EN))
1399 return false;
1400
Imre Deakbc7d38a2013-05-16 14:40:36 +03001401 if (port == PORT_A && IS_GEN7(dev) && !IS_VALLEYVIEW(dev)) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001402 *pipe = PORT_TO_PIPE_CPT(tmp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001403 } else if (!HAS_PCH_CPT(dev) || port == PORT_A) {
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001404 *pipe = PORT_TO_PIPE(tmp);
1405 } else {
1406 u32 trans_sel;
1407 u32 trans_dp;
1408 int i;
1409
1410 switch (intel_dp->output_reg) {
1411 case PCH_DP_B:
1412 trans_sel = TRANS_DP_PORT_SEL_B;
1413 break;
1414 case PCH_DP_C:
1415 trans_sel = TRANS_DP_PORT_SEL_C;
1416 break;
1417 case PCH_DP_D:
1418 trans_sel = TRANS_DP_PORT_SEL_D;
1419 break;
1420 default:
1421 return true;
1422 }
1423
1424 for_each_pipe(i) {
1425 trans_dp = I915_READ(TRANS_DP_CTL(i));
1426 if ((trans_dp & TRANS_DP_PORT_SEL_MASK) == trans_sel) {
1427 *pipe = i;
1428 return true;
1429 }
1430 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001431
Daniel Vetter4a0833e2012-10-26 10:58:11 +02001432 DRM_DEBUG_KMS("No pipe for dp port 0x%x found\n",
1433 intel_dp->output_reg);
1434 }
Daniel Vetter19d8fe12012-07-02 13:26:27 +02001435
1436 return true;
1437}
1438
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001439static void intel_dp_get_config(struct intel_encoder *encoder,
1440 struct intel_crtc_config *pipe_config)
1441{
1442 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001443 u32 tmp, flags = 0;
Xiong Zhang63000ef2013-06-28 12:59:06 +08001444 struct drm_device *dev = encoder->base.dev;
1445 struct drm_i915_private *dev_priv = dev->dev_private;
1446 enum port port = dp_to_dig_port(intel_dp)->port;
1447 struct intel_crtc *crtc = to_intel_crtc(encoder->base.crtc);
Ville Syrjälä18442d02013-09-13 16:00:08 +03001448 int dotclock;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001449
Xiong Zhang63000ef2013-06-28 12:59:06 +08001450 if ((port == PORT_A) || !HAS_PCH_CPT(dev)) {
1451 tmp = I915_READ(intel_dp->output_reg);
1452 if (tmp & DP_SYNC_HS_HIGH)
1453 flags |= DRM_MODE_FLAG_PHSYNC;
1454 else
1455 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001456
Xiong Zhang63000ef2013-06-28 12:59:06 +08001457 if (tmp & DP_SYNC_VS_HIGH)
1458 flags |= DRM_MODE_FLAG_PVSYNC;
1459 else
1460 flags |= DRM_MODE_FLAG_NVSYNC;
1461 } else {
1462 tmp = I915_READ(TRANS_DP_CTL(crtc->pipe));
1463 if (tmp & TRANS_DP_HSYNC_ACTIVE_HIGH)
1464 flags |= DRM_MODE_FLAG_PHSYNC;
1465 else
1466 flags |= DRM_MODE_FLAG_NHSYNC;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001467
Xiong Zhang63000ef2013-06-28 12:59:06 +08001468 if (tmp & TRANS_DP_VSYNC_ACTIVE_HIGH)
1469 flags |= DRM_MODE_FLAG_PVSYNC;
1470 else
1471 flags |= DRM_MODE_FLAG_NVSYNC;
1472 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001473
1474 pipe_config->adjusted_mode.flags |= flags;
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001475
Ville Syrjäläeb14cb72013-09-10 17:02:54 +03001476 pipe_config->has_dp_encoder = true;
1477
1478 intel_dp_get_m_n(crtc, pipe_config);
1479
Ville Syrjälä18442d02013-09-13 16:00:08 +03001480 if (port == PORT_A) {
Jesse Barnesf1f644d2013-06-27 00:39:25 +03001481 if ((I915_READ(DP_A) & DP_PLL_FREQ_MASK) == DP_PLL_FREQ_160MHZ)
1482 pipe_config->port_clock = 162000;
1483 else
1484 pipe_config->port_clock = 270000;
1485 }
Ville Syrjälä18442d02013-09-13 16:00:08 +03001486
1487 dotclock = intel_dotclock_calculate(pipe_config->port_clock,
1488 &pipe_config->dp_m_n);
1489
1490 if (HAS_PCH_SPLIT(dev_priv->dev) && port != PORT_A)
1491 ironlake_check_encoder_dotclock(pipe_config, dotclock);
1492
Damien Lespiau241bfc32013-09-25 16:45:37 +01001493 pipe_config->adjusted_mode.crtc_clock = dotclock;
Daniel Vetter7f16e5c2013-11-04 16:28:47 +01001494
Jani Nikulac6cd2ee2013-10-21 10:52:07 +03001495 if (is_edp(intel_dp) && dev_priv->vbt.edp_bpp &&
1496 pipe_config->pipe_bpp > dev_priv->vbt.edp_bpp) {
1497 /*
1498 * This is a big fat ugly hack.
1499 *
1500 * Some machines in UEFI boot mode provide us a VBT that has 18
1501 * bpp and 1.62 GHz link bandwidth for eDP, which for reasons
1502 * unknown we fail to light up. Yet the same BIOS boots up with
1503 * 24 bpp and 2.7 GHz link. Use the same bpp as the BIOS uses as
1504 * max, not what it tells us to use.
1505 *
1506 * Note: This will still be broken if the eDP panel is not lit
1507 * up by the BIOS, and thus we can't get the mode at module
1508 * load.
1509 */
1510 DRM_DEBUG_KMS("pipe has %d bpp for eDP panel, overriding BIOS-provided max %d bpp\n",
1511 pipe_config->pipe_bpp, dev_priv->vbt.edp_bpp);
1512 dev_priv->vbt.edp_bpp = pipe_config->pipe_bpp;
1513 }
Jesse Barnes045ac3b2013-05-14 17:08:26 -07001514}
1515
Rodrigo Vivia031d702013-10-03 16:15:06 -03001516static bool is_edp_psr(struct drm_device *dev)
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001517{
Rodrigo Vivia031d702013-10-03 16:15:06 -03001518 struct drm_i915_private *dev_priv = dev->dev_private;
1519
1520 return dev_priv->psr.sink_support;
Shobhit Kumar2293bb52013-07-11 18:44:56 -03001521}
1522
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001523static bool intel_edp_is_psr_enabled(struct drm_device *dev)
1524{
1525 struct drm_i915_private *dev_priv = dev->dev_private;
1526
Ben Widawsky18b59922013-09-20 09:35:30 -07001527 if (!HAS_PSR(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001528 return false;
1529
Ben Widawsky18b59922013-09-20 09:35:30 -07001530 return I915_READ(EDP_PSR_CTL(dev)) & EDP_PSR_ENABLE;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001531}
1532
1533static void intel_edp_psr_write_vsc(struct intel_dp *intel_dp,
1534 struct edp_vsc_psr *vsc_psr)
1535{
1536 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1537 struct drm_device *dev = dig_port->base.base.dev;
1538 struct drm_i915_private *dev_priv = dev->dev_private;
1539 struct intel_crtc *crtc = to_intel_crtc(dig_port->base.base.crtc);
1540 u32 ctl_reg = HSW_TVIDEO_DIP_CTL(crtc->config.cpu_transcoder);
1541 u32 data_reg = HSW_TVIDEO_DIP_VSC_DATA(crtc->config.cpu_transcoder);
1542 uint32_t *data = (uint32_t *) vsc_psr;
1543 unsigned int i;
1544
1545 /* As per BSPec (Pipe Video Data Island Packet), we need to disable
1546 the video DIP being updated before program video DIP data buffer
1547 registers for DIP being updated. */
1548 I915_WRITE(ctl_reg, 0);
1549 POSTING_READ(ctl_reg);
1550
1551 for (i = 0; i < VIDEO_DIP_VSC_DATA_SIZE; i += 4) {
1552 if (i < sizeof(struct edp_vsc_psr))
1553 I915_WRITE(data_reg + i, *data++);
1554 else
1555 I915_WRITE(data_reg + i, 0);
1556 }
1557
1558 I915_WRITE(ctl_reg, VIDEO_DIP_ENABLE_VSC_HSW);
1559 POSTING_READ(ctl_reg);
1560}
1561
1562static void intel_edp_psr_setup(struct intel_dp *intel_dp)
1563{
1564 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1565 struct drm_i915_private *dev_priv = dev->dev_private;
1566 struct edp_vsc_psr psr_vsc;
1567
1568 if (intel_dp->psr_setup_done)
1569 return;
1570
1571 /* Prepare VSC packet as per EDP 1.3 spec, Table 3.10 */
1572 memset(&psr_vsc, 0, sizeof(psr_vsc));
1573 psr_vsc.sdp_header.HB0 = 0;
1574 psr_vsc.sdp_header.HB1 = 0x7;
1575 psr_vsc.sdp_header.HB2 = 0x2;
1576 psr_vsc.sdp_header.HB3 = 0x8;
1577 intel_edp_psr_write_vsc(intel_dp, &psr_vsc);
1578
1579 /* Avoid continuous PSR exit by masking memup and hpd */
Ben Widawsky18b59922013-09-20 09:35:30 -07001580 I915_WRITE(EDP_PSR_DEBUG_CTL(dev), EDP_PSR_DEBUG_MASK_MEMUP |
Rodrigo Vivi0cc4b692013-10-03 13:31:26 -03001581 EDP_PSR_DEBUG_MASK_HPD | EDP_PSR_DEBUG_MASK_LPSP);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001582
1583 intel_dp->psr_setup_done = true;
1584}
1585
1586static void intel_edp_psr_enable_sink(struct intel_dp *intel_dp)
1587{
1588 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1589 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbc866252013-07-21 16:00:03 +01001590 uint32_t aux_clock_divider = get_aux_clock_divider(intel_dp, 0);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001591 int precharge = 0x3;
1592 int msg_size = 5; /* Header(4) + Message(1) */
1593
1594 /* Enable PSR in sink */
1595 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT)
1596 intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
1597 DP_PSR_ENABLE &
1598 ~DP_PSR_MAIN_LINK_ACTIVE);
1599 else
1600 intel_dp_aux_native_write_1(intel_dp, DP_PSR_EN_CFG,
1601 DP_PSR_ENABLE |
1602 DP_PSR_MAIN_LINK_ACTIVE);
1603
1604 /* Setup AUX registers */
Ben Widawsky18b59922013-09-20 09:35:30 -07001605 I915_WRITE(EDP_PSR_AUX_DATA1(dev), EDP_PSR_DPCD_COMMAND);
1606 I915_WRITE(EDP_PSR_AUX_DATA2(dev), EDP_PSR_DPCD_NORMAL_OPERATION);
1607 I915_WRITE(EDP_PSR_AUX_CTL(dev),
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001608 DP_AUX_CH_CTL_TIME_OUT_400us |
1609 (msg_size << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
1610 (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
1611 (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT));
1612}
1613
1614static void intel_edp_psr_enable_source(struct intel_dp *intel_dp)
1615{
1616 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1617 struct drm_i915_private *dev_priv = dev->dev_private;
1618 uint32_t max_sleep_time = 0x1f;
1619 uint32_t idle_frames = 1;
1620 uint32_t val = 0x0;
Ben Widawskyed8546a2013-11-04 22:45:05 -08001621 const uint32_t link_entry_time = EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES;
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001622
1623 if (intel_dp->psr_dpcd[1] & DP_PSR_NO_TRAIN_ON_EXIT) {
1624 val |= EDP_PSR_LINK_STANDBY;
1625 val |= EDP_PSR_TP2_TP3_TIME_0us;
1626 val |= EDP_PSR_TP1_TIME_0us;
1627 val |= EDP_PSR_SKIP_AUX_EXIT;
1628 } else
1629 val |= EDP_PSR_LINK_DISABLE;
1630
Ben Widawsky18b59922013-09-20 09:35:30 -07001631 I915_WRITE(EDP_PSR_CTL(dev), val |
Ben Widawskyed8546a2013-11-04 22:45:05 -08001632 IS_BROADWELL(dev) ? 0 : link_entry_time |
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001633 max_sleep_time << EDP_PSR_MAX_SLEEP_TIME_SHIFT |
1634 idle_frames << EDP_PSR_IDLE_FRAME_SHIFT |
1635 EDP_PSR_ENABLE);
1636}
1637
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001638static bool intel_edp_psr_match_conditions(struct intel_dp *intel_dp)
1639{
1640 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
1641 struct drm_device *dev = dig_port->base.base.dev;
1642 struct drm_i915_private *dev_priv = dev->dev_private;
1643 struct drm_crtc *crtc = dig_port->base.base.crtc;
1644 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
1645 struct drm_i915_gem_object *obj = to_intel_framebuffer(crtc->fb)->obj;
1646 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
1647
Rodrigo Vivia031d702013-10-03 16:15:06 -03001648 dev_priv->psr.source_ok = false;
1649
Ben Widawsky18b59922013-09-20 09:35:30 -07001650 if (!HAS_PSR(dev)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001651 DRM_DEBUG_KMS("PSR not supported on this platform\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001652 return false;
1653 }
1654
1655 if ((intel_encoder->type != INTEL_OUTPUT_EDP) ||
1656 (dig_port->port != PORT_A)) {
1657 DRM_DEBUG_KMS("HSW ties PSR to DDI A (eDP)\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001658 return false;
1659 }
1660
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001661 if (!i915_enable_psr) {
1662 DRM_DEBUG_KMS("PSR disable by flag\n");
Rodrigo Vivi105b7c12013-07-11 18:45:02 -03001663 return false;
1664 }
1665
Chris Wilsoncd234b02013-08-02 20:39:49 +01001666 crtc = dig_port->base.base.crtc;
1667 if (crtc == NULL) {
1668 DRM_DEBUG_KMS("crtc not active for PSR\n");
Chris Wilsoncd234b02013-08-02 20:39:49 +01001669 return false;
1670 }
1671
1672 intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä20ddf662013-09-04 18:25:25 +03001673 if (!intel_crtc_active(crtc)) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001674 DRM_DEBUG_KMS("crtc not active for PSR\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001675 return false;
1676 }
1677
Chris Wilsoncd234b02013-08-02 20:39:49 +01001678 obj = to_intel_framebuffer(crtc->fb)->obj;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001679 if (obj->tiling_mode != I915_TILING_X ||
1680 obj->fence_reg == I915_FENCE_REG_NONE) {
1681 DRM_DEBUG_KMS("PSR condition failed: fb not tiled or fenced\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001682 return false;
1683 }
1684
1685 if (I915_READ(SPRCTL(intel_crtc->pipe)) & SPRITE_ENABLE) {
1686 DRM_DEBUG_KMS("PSR condition failed: Sprite is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001687 return false;
1688 }
1689
1690 if (I915_READ(HSW_STEREO_3D_CTL(intel_crtc->config.cpu_transcoder)) &
1691 S3D_ENABLE) {
1692 DRM_DEBUG_KMS("PSR condition failed: Stereo 3D is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001693 return false;
1694 }
1695
Ville Syrjäläca73b4f2013-09-04 18:25:24 +03001696 if (intel_crtc->config.adjusted_mode.flags & DRM_MODE_FLAG_INTERLACE) {
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001697 DRM_DEBUG_KMS("PSR condition failed: Interlaced is Enabled\n");
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001698 return false;
1699 }
1700
Rodrigo Vivia031d702013-10-03 16:15:06 -03001701 dev_priv->psr.source_ok = true;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001702 return true;
1703}
1704
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001705static void intel_edp_psr_do_enable(struct intel_dp *intel_dp)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001706{
1707 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1708
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001709 if (!intel_edp_psr_match_conditions(intel_dp) ||
1710 intel_edp_is_psr_enabled(dev))
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001711 return;
1712
1713 /* Setup PSR once */
1714 intel_edp_psr_setup(intel_dp);
1715
1716 /* Enable PSR on the panel */
1717 intel_edp_psr_enable_sink(intel_dp);
1718
1719 /* Enable PSR on the host */
1720 intel_edp_psr_enable_source(intel_dp);
1721}
1722
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001723void intel_edp_psr_enable(struct intel_dp *intel_dp)
1724{
1725 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1726
1727 if (intel_edp_psr_match_conditions(intel_dp) &&
1728 !intel_edp_is_psr_enabled(dev))
1729 intel_edp_psr_do_enable(intel_dp);
1730}
1731
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001732void intel_edp_psr_disable(struct intel_dp *intel_dp)
1733{
1734 struct drm_device *dev = intel_dp_to_dev(intel_dp);
1735 struct drm_i915_private *dev_priv = dev->dev_private;
1736
1737 if (!intel_edp_is_psr_enabled(dev))
1738 return;
1739
Ben Widawsky18b59922013-09-20 09:35:30 -07001740 I915_WRITE(EDP_PSR_CTL(dev),
1741 I915_READ(EDP_PSR_CTL(dev)) & ~EDP_PSR_ENABLE);
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001742
1743 /* Wait till PSR is idle */
Ben Widawsky18b59922013-09-20 09:35:30 -07001744 if (_wait_for((I915_READ(EDP_PSR_STATUS_CTL(dev)) &
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03001745 EDP_PSR_STATUS_STATE_MASK) == 0, 2000, 10))
1746 DRM_ERROR("Timed out waiting for PSR Idle State\n");
1747}
1748
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001749void intel_edp_psr_update(struct drm_device *dev)
1750{
1751 struct intel_encoder *encoder;
1752 struct intel_dp *intel_dp = NULL;
1753
1754 list_for_each_entry(encoder, &dev->mode_config.encoder_list, base.head)
1755 if (encoder->type == INTEL_OUTPUT_EDP) {
1756 intel_dp = enc_to_intel_dp(&encoder->base);
1757
Rodrigo Vivia031d702013-10-03 16:15:06 -03001758 if (!is_edp_psr(dev))
Rodrigo Vivi3d739d92013-07-11 18:45:01 -03001759 return;
1760
1761 if (!intel_edp_psr_match_conditions(intel_dp))
1762 intel_edp_psr_disable(intel_dp);
1763 else
1764 if (!intel_edp_is_psr_enabled(dev))
1765 intel_edp_psr_do_enable(intel_dp);
1766 }
1767}
1768
Daniel Vettere8cb4552012-07-01 13:05:48 +02001769static void intel_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001770{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001771 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001772 enum port port = dp_to_dig_port(intel_dp)->port;
1773 struct drm_device *dev = encoder->base.dev;
Daniel Vetter6cb49832012-05-20 17:14:50 +02001774
1775 /* Make sure the panel is off before trying to change the mode. But also
1776 * ensure that we have vdd while we switch off the panel. */
1777 ironlake_edp_panel_vdd_on(intel_dp);
Keith Packard21264c62011-11-01 20:25:21 -07001778 ironlake_edp_backlight_off(intel_dp);
Jesse Barnesc7ad3812011-07-07 11:11:03 -07001779 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
Daniel Vetter35a38552012-08-12 22:17:14 +02001780 ironlake_edp_panel_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001781
1782 /* cpu edp my only be disable _after_ the cpu pipe/plane is disabled. */
Imre Deak982a3862013-05-23 19:39:40 +03001783 if (!(port == PORT_A || IS_VALLEYVIEW(dev)))
Daniel Vetter37398502012-09-06 22:15:44 +02001784 intel_dp_link_down(intel_dp);
Jesse Barnesd240f202010-08-13 15:43:26 -07001785}
1786
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001787static void intel_post_disable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001788{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001789 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deak982a3862013-05-23 19:39:40 +03001790 enum port port = dp_to_dig_port(intel_dp)->port;
Jesse Barnesb2634012013-03-28 09:55:40 -07001791 struct drm_device *dev = encoder->base.dev;
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001792
Imre Deak982a3862013-05-23 19:39:40 +03001793 if (port == PORT_A || IS_VALLEYVIEW(dev)) {
Daniel Vetter37398502012-09-06 22:15:44 +02001794 intel_dp_link_down(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001795 if (!IS_VALLEYVIEW(dev))
1796 ironlake_edp_pll_off(intel_dp);
Daniel Vetter37398502012-09-06 22:15:44 +02001797 }
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001798}
1799
Daniel Vettere8cb4552012-07-01 13:05:48 +02001800static void intel_enable_dp(struct intel_encoder *encoder)
Jesse Barnesd240f202010-08-13 15:43:26 -07001801{
Daniel Vettere8cb4552012-07-01 13:05:48 +02001802 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1803 struct drm_device *dev = encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001804 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonea5b2132010-08-04 13:50:23 +01001805 uint32_t dp_reg = I915_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001806
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02001807 if (WARN_ON(dp_reg & DP_PORT_EN))
1808 return;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001809
1810 ironlake_edp_panel_vdd_on(intel_dp);
1811 intel_dp_sink_dpms(intel_dp, DRM_MODE_DPMS_ON);
1812 intel_dp_start_link_train(intel_dp);
1813 ironlake_edp_panel_on(intel_dp);
1814 ironlake_edp_panel_vdd_off(intel_dp, true);
1815 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03001816 intel_dp_stop_link_train(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001817}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001818
Jani Nikulaecff4f32013-09-06 07:38:29 +03001819static void g4x_enable_dp(struct intel_encoder *encoder)
1820{
Jani Nikula828f5c62013-09-05 16:44:45 +03001821 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1822
Jani Nikulaecff4f32013-09-06 07:38:29 +03001823 intel_enable_dp(encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001824 ironlake_edp_backlight_on(intel_dp);
1825}
Jesse Barnes89b667f2013-04-18 14:51:36 -07001826
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001827static void vlv_enable_dp(struct intel_encoder *encoder)
1828{
Jani Nikula828f5c62013-09-05 16:44:45 +03001829 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1830
1831 ironlake_edp_backlight_on(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001832}
1833
Jani Nikulaecff4f32013-09-06 07:38:29 +03001834static void g4x_pre_enable_dp(struct intel_encoder *encoder)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001835{
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02001836 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001837 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001838
1839 if (dport->port == PORT_A)
1840 ironlake_edp_pll_on(intel_dp);
1841}
1842
1843static void vlv_pre_enable_dp(struct intel_encoder *encoder)
1844{
1845 struct intel_dp *intel_dp = enc_to_intel_dp(&encoder->base);
1846 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Jesse Barnesb2634012013-03-28 09:55:40 -07001847 struct drm_device *dev = encoder->base.dev;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001848 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001849 struct intel_crtc *intel_crtc = to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001850 enum dpio_channel port = vlv_dport_to_channel(dport);
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001851 int pipe = intel_crtc->pipe;
Jani Nikulabf13e812013-09-06 07:40:05 +03001852 struct edp_power_seq power_seq;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001853 u32 val;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001854
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001855 mutex_lock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001856
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001857 val = vlv_dpio_read(dev_priv, pipe, VLV_PCS01_DW8(port));
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001858 val = 0;
1859 if (pipe)
1860 val |= (1<<21);
1861 else
1862 val &= ~(1<<21);
1863 val |= 0x001000c4;
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001864 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW8(port), val);
1865 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW14(port), 0x00760018);
1866 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW23(port), 0x00400888);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001867
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001868 mutex_unlock(&dev_priv->dpio_lock);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001869
Jani Nikulabf13e812013-09-06 07:40:05 +03001870 /* init power sequencer on this pipe and port */
1871 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
1872 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
1873 &power_seq);
1874
Jani Nikulaab1f90f2013-07-30 12:20:30 +03001875 intel_enable_dp(encoder);
1876
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001877 vlv_wait_port_ready(dev_priv, dport);
Jesse Barnes89b667f2013-04-18 14:51:36 -07001878}
1879
Jani Nikulaecff4f32013-09-06 07:38:29 +03001880static void vlv_dp_pre_pll_enable(struct intel_encoder *encoder)
Jesse Barnes89b667f2013-04-18 14:51:36 -07001881{
1882 struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
1883 struct drm_device *dev = encoder->base.dev;
1884 struct drm_i915_private *dev_priv = dev->dev_private;
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001885 struct intel_crtc *intel_crtc =
1886 to_intel_crtc(encoder->base.crtc);
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001887 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08001888 int pipe = intel_crtc->pipe;
Jesse Barnes89b667f2013-04-18 14:51:36 -07001889
Jesse Barnes89b667f2013-04-18 14:51:36 -07001890 /* Program Tx lane resets to default */
Chris Wilson0980a602013-07-26 19:57:35 +01001891 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001892 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW0(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001893 DPIO_PCS_TX_LANE2_RESET |
1894 DPIO_PCS_TX_LANE1_RESET);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001895 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW1(port),
Jesse Barnes89b667f2013-04-18 14:51:36 -07001896 DPIO_PCS_CLK_CRI_RXEB_EIOS_EN |
1897 DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN |
1898 (1<<DPIO_PCS_CLK_DATAWIDTH_SHIFT) |
1899 DPIO_PCS_CLK_SOFT_RESET);
1900
1901 /* Fix up inter-pair skew failure */
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001902 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW12(port), 0x00750f00);
1903 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW11(port), 0x00001500);
1904 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW14(port), 0x40400000);
Chris Wilson0980a602013-07-26 19:57:35 +01001905 mutex_unlock(&dev_priv->dpio_lock);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001906}
1907
1908/*
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001909 * Native read with retry for link status and receiver capability reads for
1910 * cases where the sink may still be asleep.
1911 */
1912static bool
1913intel_dp_aux_native_read_retry(struct intel_dp *intel_dp, uint16_t address,
1914 uint8_t *recv, int recv_bytes)
1915{
1916 int ret, i;
1917
1918 /*
1919 * Sinks are *supposed* to come up within 1ms from an off state,
1920 * but we're also supposed to retry 3 times per the spec.
1921 */
1922 for (i = 0; i < 3; i++) {
1923 ret = intel_dp_aux_native_read(intel_dp, address, recv,
1924 recv_bytes);
1925 if (ret == recv_bytes)
1926 return true;
1927 msleep(1);
1928 }
1929
1930 return false;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001931}
1932
1933/*
1934 * Fetch AUX CH registers 0x202 - 0x207 which contain
1935 * link status information
1936 */
1937static bool
Keith Packard93f62da2011-11-01 19:45:03 -07001938intel_dp_get_link_status(struct intel_dp *intel_dp, uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001939{
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001940 return intel_dp_aux_native_read_retry(intel_dp,
1941 DP_LANE0_1_STATUS,
Keith Packard93f62da2011-11-01 19:45:03 -07001942 link_status,
Jesse Barnesdf0c2372011-07-07 11:11:02 -07001943 DP_LINK_STATUS_SIZE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001944}
1945
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001946/*
1947 * These are source-specific values; current Intel hardware supports
1948 * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
1949 */
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001950
1951static uint8_t
Keith Packard1a2eb462011-11-16 16:26:07 -08001952intel_dp_voltage_max(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07001953{
Paulo Zanoni30add222012-10-26 19:05:45 -02001954 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001955 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08001956
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07001957 if (IS_VALLEYVIEW(dev) || IS_BROADWELL(dev))
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001958 return DP_TRAIN_VOLTAGE_SWING_1200;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001959 else if (IS_GEN7(dev) && port == PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08001960 return DP_TRAIN_VOLTAGE_SWING_800;
Imre Deakbc7d38a2013-05-16 14:40:36 +03001961 else if (HAS_PCH_CPT(dev) && port != PORT_A)
Keith Packard1a2eb462011-11-16 16:26:07 -08001962 return DP_TRAIN_VOLTAGE_SWING_1200;
1963 else
1964 return DP_TRAIN_VOLTAGE_SWING_800;
1965}
1966
1967static uint8_t
1968intel_dp_pre_emphasis_max(struct intel_dp *intel_dp, uint8_t voltage_swing)
1969{
Paulo Zanoni30add222012-10-26 19:05:45 -02001970 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03001971 enum port port = dp_to_dig_port(intel_dp)->port;
Keith Packard1a2eb462011-11-16 16:26:07 -08001972
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07001973 if (IS_BROADWELL(dev)) {
1974 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1975 case DP_TRAIN_VOLTAGE_SWING_400:
1976 case DP_TRAIN_VOLTAGE_SWING_600:
1977 return DP_TRAIN_PRE_EMPHASIS_6;
1978 case DP_TRAIN_VOLTAGE_SWING_800:
1979 return DP_TRAIN_PRE_EMPHASIS_3_5;
1980 case DP_TRAIN_VOLTAGE_SWING_1200:
1981 default:
1982 return DP_TRAIN_PRE_EMPHASIS_0;
1983 }
1984 } else if (IS_HASWELL(dev)) {
Paulo Zanonid6c0d722012-10-15 15:51:34 -03001985 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1986 case DP_TRAIN_VOLTAGE_SWING_400:
1987 return DP_TRAIN_PRE_EMPHASIS_9_5;
1988 case DP_TRAIN_VOLTAGE_SWING_600:
1989 return DP_TRAIN_PRE_EMPHASIS_6;
1990 case DP_TRAIN_VOLTAGE_SWING_800:
1991 return DP_TRAIN_PRE_EMPHASIS_3_5;
1992 case DP_TRAIN_VOLTAGE_SWING_1200:
1993 default:
1994 return DP_TRAIN_PRE_EMPHASIS_0;
1995 }
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07001996 } else if (IS_VALLEYVIEW(dev)) {
1997 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
1998 case DP_TRAIN_VOLTAGE_SWING_400:
1999 return DP_TRAIN_PRE_EMPHASIS_9_5;
2000 case DP_TRAIN_VOLTAGE_SWING_600:
2001 return DP_TRAIN_PRE_EMPHASIS_6;
2002 case DP_TRAIN_VOLTAGE_SWING_800:
2003 return DP_TRAIN_PRE_EMPHASIS_3_5;
2004 case DP_TRAIN_VOLTAGE_SWING_1200:
2005 default:
2006 return DP_TRAIN_PRE_EMPHASIS_0;
2007 }
Imre Deakbc7d38a2013-05-16 14:40:36 +03002008 } else if (IS_GEN7(dev) && port == PORT_A) {
Keith Packard1a2eb462011-11-16 16:26:07 -08002009 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2010 case DP_TRAIN_VOLTAGE_SWING_400:
2011 return DP_TRAIN_PRE_EMPHASIS_6;
2012 case DP_TRAIN_VOLTAGE_SWING_600:
2013 case DP_TRAIN_VOLTAGE_SWING_800:
2014 return DP_TRAIN_PRE_EMPHASIS_3_5;
2015 default:
2016 return DP_TRAIN_PRE_EMPHASIS_0;
2017 }
2018 } else {
2019 switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
2020 case DP_TRAIN_VOLTAGE_SWING_400:
2021 return DP_TRAIN_PRE_EMPHASIS_6;
2022 case DP_TRAIN_VOLTAGE_SWING_600:
2023 return DP_TRAIN_PRE_EMPHASIS_6;
2024 case DP_TRAIN_VOLTAGE_SWING_800:
2025 return DP_TRAIN_PRE_EMPHASIS_3_5;
2026 case DP_TRAIN_VOLTAGE_SWING_1200:
2027 default:
2028 return DP_TRAIN_PRE_EMPHASIS_0;
2029 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002030 }
2031}
2032
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002033static uint32_t intel_vlv_signal_levels(struct intel_dp *intel_dp)
2034{
2035 struct drm_device *dev = intel_dp_to_dev(intel_dp);
2036 struct drm_i915_private *dev_priv = dev->dev_private;
2037 struct intel_digital_port *dport = dp_to_dig_port(intel_dp);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002038 struct intel_crtc *intel_crtc =
2039 to_intel_crtc(dport->base.base.crtc);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002040 unsigned long demph_reg_value, preemph_reg_value,
2041 uniqtranscale_reg_value;
2042 uint8_t train_set = intel_dp->train_set[0];
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002043 enum dpio_channel port = vlv_dport_to_channel(dport);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08002044 int pipe = intel_crtc->pipe;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002045
2046 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
2047 case DP_TRAIN_PRE_EMPHASIS_0:
2048 preemph_reg_value = 0x0004000;
2049 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2050 case DP_TRAIN_VOLTAGE_SWING_400:
2051 demph_reg_value = 0x2B405555;
2052 uniqtranscale_reg_value = 0x552AB83A;
2053 break;
2054 case DP_TRAIN_VOLTAGE_SWING_600:
2055 demph_reg_value = 0x2B404040;
2056 uniqtranscale_reg_value = 0x5548B83A;
2057 break;
2058 case DP_TRAIN_VOLTAGE_SWING_800:
2059 demph_reg_value = 0x2B245555;
2060 uniqtranscale_reg_value = 0x5560B83A;
2061 break;
2062 case DP_TRAIN_VOLTAGE_SWING_1200:
2063 demph_reg_value = 0x2B405555;
2064 uniqtranscale_reg_value = 0x5598DA3A;
2065 break;
2066 default:
2067 return 0;
2068 }
2069 break;
2070 case DP_TRAIN_PRE_EMPHASIS_3_5:
2071 preemph_reg_value = 0x0002000;
2072 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2073 case DP_TRAIN_VOLTAGE_SWING_400:
2074 demph_reg_value = 0x2B404040;
2075 uniqtranscale_reg_value = 0x5552B83A;
2076 break;
2077 case DP_TRAIN_VOLTAGE_SWING_600:
2078 demph_reg_value = 0x2B404848;
2079 uniqtranscale_reg_value = 0x5580B83A;
2080 break;
2081 case DP_TRAIN_VOLTAGE_SWING_800:
2082 demph_reg_value = 0x2B404040;
2083 uniqtranscale_reg_value = 0x55ADDA3A;
2084 break;
2085 default:
2086 return 0;
2087 }
2088 break;
2089 case DP_TRAIN_PRE_EMPHASIS_6:
2090 preemph_reg_value = 0x0000000;
2091 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2092 case DP_TRAIN_VOLTAGE_SWING_400:
2093 demph_reg_value = 0x2B305555;
2094 uniqtranscale_reg_value = 0x5570B83A;
2095 break;
2096 case DP_TRAIN_VOLTAGE_SWING_600:
2097 demph_reg_value = 0x2B2B4040;
2098 uniqtranscale_reg_value = 0x55ADDA3A;
2099 break;
2100 default:
2101 return 0;
2102 }
2103 break;
2104 case DP_TRAIN_PRE_EMPHASIS_9_5:
2105 preemph_reg_value = 0x0006000;
2106 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
2107 case DP_TRAIN_VOLTAGE_SWING_400:
2108 demph_reg_value = 0x1B405555;
2109 uniqtranscale_reg_value = 0x55ADDA3A;
2110 break;
2111 default:
2112 return 0;
2113 }
2114 break;
2115 default:
2116 return 0;
2117 }
2118
Chris Wilson0980a602013-07-26 19:57:35 +01002119 mutex_lock(&dev_priv->dpio_lock);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002120 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x00000000);
2121 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW4(port), demph_reg_value);
2122 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW2(port),
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002123 uniqtranscale_reg_value);
Chon Ming Leeab3c7592013-11-07 10:43:30 +08002124 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW3(port), 0x0C782040);
2125 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW11(port), 0x00030000);
2126 vlv_dpio_write(dev_priv, pipe, VLV_PCS_DW9(port), preemph_reg_value);
2127 vlv_dpio_write(dev_priv, pipe, VLV_TX_DW5(port), 0x80000000);
Chris Wilson0980a602013-07-26 19:57:35 +01002128 mutex_unlock(&dev_priv->dpio_lock);
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002129
2130 return 0;
2131}
2132
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002133static void
Jani Nikula0301b3a2013-10-15 09:36:08 +03002134intel_get_adjust_train(struct intel_dp *intel_dp,
2135 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002136{
2137 uint8_t v = 0;
2138 uint8_t p = 0;
2139 int lane;
Keith Packard1a2eb462011-11-16 16:26:07 -08002140 uint8_t voltage_max;
2141 uint8_t preemph_max;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002142
Jesse Barnes33a34e42010-09-08 12:42:02 -07002143 for (lane = 0; lane < intel_dp->lane_count; lane++) {
Daniel Vetter0f037bd2012-10-18 10:15:27 +02002144 uint8_t this_v = drm_dp_get_adjust_request_voltage(link_status, lane);
2145 uint8_t this_p = drm_dp_get_adjust_request_pre_emphasis(link_status, lane);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002146
2147 if (this_v > v)
2148 v = this_v;
2149 if (this_p > p)
2150 p = this_p;
2151 }
2152
Keith Packard1a2eb462011-11-16 16:26:07 -08002153 voltage_max = intel_dp_voltage_max(intel_dp);
Keith Packard417e8222011-11-01 19:54:11 -07002154 if (v >= voltage_max)
2155 v = voltage_max | DP_TRAIN_MAX_SWING_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002156
Keith Packard1a2eb462011-11-16 16:26:07 -08002157 preemph_max = intel_dp_pre_emphasis_max(intel_dp, v);
2158 if (p >= preemph_max)
2159 p = preemph_max | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002160
2161 for (lane = 0; lane < 4; lane++)
Jesse Barnes33a34e42010-09-08 12:42:02 -07002162 intel_dp->train_set[lane] = v | p;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002163}
2164
2165static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002166intel_gen4_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002167{
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002168 uint32_t signal_levels = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002169
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002170 switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002171 case DP_TRAIN_VOLTAGE_SWING_400:
2172 default:
2173 signal_levels |= DP_VOLTAGE_0_4;
2174 break;
2175 case DP_TRAIN_VOLTAGE_SWING_600:
2176 signal_levels |= DP_VOLTAGE_0_6;
2177 break;
2178 case DP_TRAIN_VOLTAGE_SWING_800:
2179 signal_levels |= DP_VOLTAGE_0_8;
2180 break;
2181 case DP_TRAIN_VOLTAGE_SWING_1200:
2182 signal_levels |= DP_VOLTAGE_1_2;
2183 break;
2184 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002185 switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002186 case DP_TRAIN_PRE_EMPHASIS_0:
2187 default:
2188 signal_levels |= DP_PRE_EMPHASIS_0;
2189 break;
2190 case DP_TRAIN_PRE_EMPHASIS_3_5:
2191 signal_levels |= DP_PRE_EMPHASIS_3_5;
2192 break;
2193 case DP_TRAIN_PRE_EMPHASIS_6:
2194 signal_levels |= DP_PRE_EMPHASIS_6;
2195 break;
2196 case DP_TRAIN_PRE_EMPHASIS_9_5:
2197 signal_levels |= DP_PRE_EMPHASIS_9_5;
2198 break;
2199 }
2200 return signal_levels;
2201}
2202
Zhenyu Wange3421a12010-04-08 09:43:27 +08002203/* Gen6's DP voltage swing and pre-emphasis control */
2204static uint32_t
2205intel_gen6_edp_signal_levels(uint8_t train_set)
2206{
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002207 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2208 DP_TRAIN_PRE_EMPHASIS_MASK);
2209 switch (signal_levels) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002210 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002211 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2212 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
2213 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2214 return EDP_LINK_TRAIN_400MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002215 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002216 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2217 return EDP_LINK_TRAIN_400_600MV_6DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002218 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002219 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2220 return EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002221 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002222 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2223 return EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002224 default:
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08002225 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2226 "0x%x\n", signal_levels);
2227 return EDP_LINK_TRAIN_400_600MV_0DB_SNB_B;
Zhenyu Wange3421a12010-04-08 09:43:27 +08002228 }
2229}
2230
Keith Packard1a2eb462011-11-16 16:26:07 -08002231/* Gen7's DP voltage swing and pre-emphasis control */
2232static uint32_t
2233intel_gen7_edp_signal_levels(uint8_t train_set)
2234{
2235 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2236 DP_TRAIN_PRE_EMPHASIS_MASK);
2237 switch (signal_levels) {
2238 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2239 return EDP_LINK_TRAIN_400MV_0DB_IVB;
2240 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2241 return EDP_LINK_TRAIN_400MV_3_5DB_IVB;
2242 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2243 return EDP_LINK_TRAIN_400MV_6DB_IVB;
2244
2245 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2246 return EDP_LINK_TRAIN_600MV_0DB_IVB;
2247 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2248 return EDP_LINK_TRAIN_600MV_3_5DB_IVB;
2249
2250 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2251 return EDP_LINK_TRAIN_800MV_0DB_IVB;
2252 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2253 return EDP_LINK_TRAIN_800MV_3_5DB_IVB;
2254
2255 default:
2256 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2257 "0x%x\n", signal_levels);
2258 return EDP_LINK_TRAIN_500MV_0DB_IVB;
2259 }
2260}
2261
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002262/* Gen7.5's (HSW) DP voltage swing and pre-emphasis control */
2263static uint32_t
Paulo Zanonif0a34242012-12-06 16:51:50 -02002264intel_hsw_signal_levels(uint8_t train_set)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002265{
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002266 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2267 DP_TRAIN_PRE_EMPHASIS_MASK);
2268 switch (signal_levels) {
2269 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2270 return DDI_BUF_EMP_400MV_0DB_HSW;
2271 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2272 return DDI_BUF_EMP_400MV_3_5DB_HSW;
2273 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2274 return DDI_BUF_EMP_400MV_6DB_HSW;
2275 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_9_5:
2276 return DDI_BUF_EMP_400MV_9_5DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002277
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002278 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2279 return DDI_BUF_EMP_600MV_0DB_HSW;
2280 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2281 return DDI_BUF_EMP_600MV_3_5DB_HSW;
2282 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2283 return DDI_BUF_EMP_600MV_6DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002284
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002285 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2286 return DDI_BUF_EMP_800MV_0DB_HSW;
2287 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2288 return DDI_BUF_EMP_800MV_3_5DB_HSW;
2289 default:
2290 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2291 "0x%x\n", signal_levels);
2292 return DDI_BUF_EMP_400MV_0DB_HSW;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002293 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002294}
2295
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002296static uint32_t
2297intel_bdw_signal_levels(uint8_t train_set)
2298{
2299 int signal_levels = train_set & (DP_TRAIN_VOLTAGE_SWING_MASK |
2300 DP_TRAIN_PRE_EMPHASIS_MASK);
2301 switch (signal_levels) {
2302 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
2303 return DDI_BUF_EMP_400MV_0DB_BDW; /* Sel0 */
2304 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_3_5:
2305 return DDI_BUF_EMP_400MV_3_5DB_BDW; /* Sel1 */
2306 case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
2307 return DDI_BUF_EMP_400MV_6DB_BDW; /* Sel2 */
2308
2309 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_0:
2310 return DDI_BUF_EMP_600MV_0DB_BDW; /* Sel3 */
2311 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
2312 return DDI_BUF_EMP_600MV_3_5DB_BDW; /* Sel4 */
2313 case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_6:
2314 return DDI_BUF_EMP_600MV_6DB_BDW; /* Sel5 */
2315
2316 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
2317 return DDI_BUF_EMP_800MV_0DB_BDW; /* Sel6 */
2318 case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_3_5:
2319 return DDI_BUF_EMP_800MV_3_5DB_BDW; /* Sel7 */
2320
2321 case DP_TRAIN_VOLTAGE_SWING_1200 | DP_TRAIN_PRE_EMPHASIS_0:
2322 return DDI_BUF_EMP_1200MV_0DB_BDW; /* Sel8 */
2323
2324 default:
2325 DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level:"
2326 "0x%x\n", signal_levels);
2327 return DDI_BUF_EMP_400MV_0DB_BDW; /* Sel0 */
2328 }
2329}
2330
Paulo Zanonif0a34242012-12-06 16:51:50 -02002331/* Properly updates "DP" with the correct signal levels. */
2332static void
2333intel_dp_set_signal_levels(struct intel_dp *intel_dp, uint32_t *DP)
2334{
2335 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002336 enum port port = intel_dig_port->port;
Paulo Zanonif0a34242012-12-06 16:51:50 -02002337 struct drm_device *dev = intel_dig_port->base.base.dev;
2338 uint32_t signal_levels, mask;
2339 uint8_t train_set = intel_dp->train_set[0];
2340
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07002341 if (IS_BROADWELL(dev)) {
2342 signal_levels = intel_bdw_signal_levels(train_set);
2343 mask = DDI_BUF_EMP_MASK;
2344 } else if (IS_HASWELL(dev)) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002345 signal_levels = intel_hsw_signal_levels(train_set);
2346 mask = DDI_BUF_EMP_MASK;
Pallavi Ge2fa6fb2013-04-18 14:44:28 -07002347 } else if (IS_VALLEYVIEW(dev)) {
2348 signal_levels = intel_vlv_signal_levels(intel_dp);
2349 mask = 0;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002350 } else if (IS_GEN7(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002351 signal_levels = intel_gen7_edp_signal_levels(train_set);
2352 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_IVB;
Imre Deakbc7d38a2013-05-16 14:40:36 +03002353 } else if (IS_GEN6(dev) && port == PORT_A) {
Paulo Zanonif0a34242012-12-06 16:51:50 -02002354 signal_levels = intel_gen6_edp_signal_levels(train_set);
2355 mask = EDP_LINK_TRAIN_VOL_EMP_MASK_SNB;
2356 } else {
2357 signal_levels = intel_gen4_signal_levels(train_set);
2358 mask = DP_VOLTAGE_MASK | DP_PRE_EMPHASIS_MASK;
2359 }
2360
2361 DRM_DEBUG_KMS("Using signal levels %08x\n", signal_levels);
2362
2363 *DP = (*DP & ~mask) | signal_levels;
2364}
2365
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002366static bool
Chris Wilsonea5b2132010-08-04 13:50:23 +01002367intel_dp_set_link_train(struct intel_dp *intel_dp,
Jani Nikula70aff662013-09-27 15:10:44 +03002368 uint32_t *DP,
Chris Wilson58e10eb2010-10-03 10:56:11 +01002369 uint8_t dp_train_pat)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002370{
Paulo Zanoni174edf12012-10-26 19:05:50 -02002371 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2372 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002373 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02002374 enum port port = intel_dig_port->port;
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002375 uint8_t buf[sizeof(intel_dp->train_set) + 1];
2376 int ret, len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002377
Paulo Zanoni22b8bf12013-02-18 19:00:23 -03002378 if (HAS_DDI(dev)) {
Imre Deak3ab9c632013-05-03 12:57:41 +03002379 uint32_t temp = I915_READ(DP_TP_CTL(port));
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002380
2381 if (dp_train_pat & DP_LINK_SCRAMBLING_DISABLE)
2382 temp |= DP_TP_CTL_SCRAMBLE_DISABLE;
2383 else
2384 temp &= ~DP_TP_CTL_SCRAMBLE_DISABLE;
2385
2386 temp &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2387 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2388 case DP_TRAINING_PATTERN_DISABLE:
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002389 temp |= DP_TP_CTL_LINK_TRAIN_NORMAL;
2390
2391 break;
2392 case DP_TRAINING_PATTERN_1:
2393 temp |= DP_TP_CTL_LINK_TRAIN_PAT1;
2394 break;
2395 case DP_TRAINING_PATTERN_2:
2396 temp |= DP_TP_CTL_LINK_TRAIN_PAT2;
2397 break;
2398 case DP_TRAINING_PATTERN_3:
2399 temp |= DP_TP_CTL_LINK_TRAIN_PAT3;
2400 break;
2401 }
Paulo Zanoni174edf12012-10-26 19:05:50 -02002402 I915_WRITE(DP_TP_CTL(port), temp);
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002403
Imre Deakbc7d38a2013-05-16 14:40:36 +03002404 } else if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Jani Nikula70aff662013-09-27 15:10:44 +03002405 *DP &= ~DP_LINK_TRAIN_MASK_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002406
2407 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2408 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002409 *DP |= DP_LINK_TRAIN_OFF_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002410 break;
2411 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002412 *DP |= DP_LINK_TRAIN_PAT_1_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002413 break;
2414 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002415 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002416 break;
2417 case DP_TRAINING_PATTERN_3:
2418 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002419 *DP |= DP_LINK_TRAIN_PAT_2_CPT;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002420 break;
2421 }
2422
2423 } else {
Jani Nikula70aff662013-09-27 15:10:44 +03002424 *DP &= ~DP_LINK_TRAIN_MASK;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002425
2426 switch (dp_train_pat & DP_TRAINING_PATTERN_MASK) {
2427 case DP_TRAINING_PATTERN_DISABLE:
Jani Nikula70aff662013-09-27 15:10:44 +03002428 *DP |= DP_LINK_TRAIN_OFF;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002429 break;
2430 case DP_TRAINING_PATTERN_1:
Jani Nikula70aff662013-09-27 15:10:44 +03002431 *DP |= DP_LINK_TRAIN_PAT_1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002432 break;
2433 case DP_TRAINING_PATTERN_2:
Jani Nikula70aff662013-09-27 15:10:44 +03002434 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002435 break;
2436 case DP_TRAINING_PATTERN_3:
2437 DRM_ERROR("DP training pattern 3 not supported\n");
Jani Nikula70aff662013-09-27 15:10:44 +03002438 *DP |= DP_LINK_TRAIN_PAT_2;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002439 break;
2440 }
2441 }
2442
Jani Nikula70aff662013-09-27 15:10:44 +03002443 I915_WRITE(intel_dp->output_reg, *DP);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002444 POSTING_READ(intel_dp->output_reg);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002445
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002446 buf[0] = dp_train_pat;
2447 if ((dp_train_pat & DP_TRAINING_PATTERN_MASK) ==
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002448 DP_TRAINING_PATTERN_DISABLE) {
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002449 /* don't write DP_TRAINING_LANEx_SET on disable */
2450 len = 1;
2451 } else {
2452 /* DP_TRAINING_LANEx_SET follow DP_TRAINING_PATTERN_SET */
2453 memcpy(buf + 1, intel_dp->train_set, intel_dp->lane_count);
2454 len = intel_dp->lane_count + 1;
Paulo Zanoni47ea7542012-07-17 16:55:16 -03002455 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002456
Jani Nikula2cdfe6c2013-10-04 15:08:48 +03002457 ret = intel_dp_aux_native_write(intel_dp, DP_TRAINING_PATTERN_SET,
2458 buf, len);
2459
2460 return ret == len;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002461}
2462
Jani Nikula70aff662013-09-27 15:10:44 +03002463static bool
2464intel_dp_reset_link_train(struct intel_dp *intel_dp, uint32_t *DP,
2465 uint8_t dp_train_pat)
2466{
Jani Nikula953d22e2013-10-04 15:08:47 +03002467 memset(intel_dp->train_set, 0, sizeof(intel_dp->train_set));
Jani Nikula70aff662013-09-27 15:10:44 +03002468 intel_dp_set_signal_levels(intel_dp, DP);
2469 return intel_dp_set_link_train(intel_dp, DP, dp_train_pat);
2470}
2471
2472static bool
2473intel_dp_update_link_train(struct intel_dp *intel_dp, uint32_t *DP,
Jani Nikula0301b3a2013-10-15 09:36:08 +03002474 const uint8_t link_status[DP_LINK_STATUS_SIZE])
Jani Nikula70aff662013-09-27 15:10:44 +03002475{
2476 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2477 struct drm_device *dev = intel_dig_port->base.base.dev;
2478 struct drm_i915_private *dev_priv = dev->dev_private;
2479 int ret;
2480
2481 intel_get_adjust_train(intel_dp, link_status);
2482 intel_dp_set_signal_levels(intel_dp, DP);
2483
2484 I915_WRITE(intel_dp->output_reg, *DP);
2485 POSTING_READ(intel_dp->output_reg);
2486
2487 ret = intel_dp_aux_native_write(intel_dp, DP_TRAINING_LANE0_SET,
2488 intel_dp->train_set,
2489 intel_dp->lane_count);
2490
2491 return ret == intel_dp->lane_count;
2492}
2493
Imre Deak3ab9c632013-05-03 12:57:41 +03002494static void intel_dp_set_idle_link_train(struct intel_dp *intel_dp)
2495{
2496 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
2497 struct drm_device *dev = intel_dig_port->base.base.dev;
2498 struct drm_i915_private *dev_priv = dev->dev_private;
2499 enum port port = intel_dig_port->port;
2500 uint32_t val;
2501
2502 if (!HAS_DDI(dev))
2503 return;
2504
2505 val = I915_READ(DP_TP_CTL(port));
2506 val &= ~DP_TP_CTL_LINK_TRAIN_MASK;
2507 val |= DP_TP_CTL_LINK_TRAIN_IDLE;
2508 I915_WRITE(DP_TP_CTL(port), val);
2509
2510 /*
2511 * On PORT_A we can have only eDP in SST mode. There the only reason
2512 * we need to set idle transmission mode is to work around a HW issue
2513 * where we enable the pipe while not in idle link-training mode.
2514 * In this case there is requirement to wait for a minimum number of
2515 * idle patterns to be sent.
2516 */
2517 if (port == PORT_A)
2518 return;
2519
2520 if (wait_for((I915_READ(DP_TP_STATUS(port)) & DP_TP_STATUS_IDLE_DONE),
2521 1))
2522 DRM_ERROR("Timed out waiting for DP idle patterns\n");
2523}
2524
Jesse Barnes33a34e42010-09-08 12:42:02 -07002525/* Enable corresponding port and start training pattern 1 */
Paulo Zanonic19b0662012-10-15 15:51:41 -03002526void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002527intel_dp_start_link_train(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002528{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002529 struct drm_encoder *encoder = &dp_to_dig_port(intel_dp)->base.base;
Paulo Zanonic19b0662012-10-15 15:51:41 -03002530 struct drm_device *dev = encoder->dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002531 int i;
2532 uint8_t voltage;
Keith Packardcdb0e952011-11-01 20:00:06 -07002533 int voltage_tries, loop_tries;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002534 uint32_t DP = intel_dp->DP;
Jani Nikula6aba5b62013-10-04 15:08:10 +03002535 uint8_t link_config[2];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002536
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002537 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002538 intel_ddi_prepare_link_retrain(encoder);
2539
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002540 /* Write the link configuration data */
Jani Nikula6aba5b62013-10-04 15:08:10 +03002541 link_config[0] = intel_dp->link_bw;
2542 link_config[1] = intel_dp->lane_count;
2543 if (drm_dp_enhanced_frame_cap(intel_dp->dpcd))
2544 link_config[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
2545 intel_dp_aux_native_write(intel_dp, DP_LINK_BW_SET, link_config, 2);
2546
2547 link_config[0] = 0;
2548 link_config[1] = DP_SET_ANSI_8B10B;
2549 intel_dp_aux_native_write(intel_dp, DP_DOWNSPREAD_CTRL, link_config, 2);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002550
2551 DP |= DP_PORT_EN;
Keith Packard1a2eb462011-11-16 16:26:07 -08002552
Jani Nikula70aff662013-09-27 15:10:44 +03002553 /* clock recovery */
2554 if (!intel_dp_reset_link_train(intel_dp, &DP,
2555 DP_TRAINING_PATTERN_1 |
2556 DP_LINK_SCRAMBLING_DISABLE)) {
2557 DRM_ERROR("failed to enable link training\n");
2558 return;
2559 }
2560
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002561 voltage = 0xff;
Keith Packardcdb0e952011-11-01 20:00:06 -07002562 voltage_tries = 0;
2563 loop_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002564 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03002565 uint8_t link_status[DP_LINK_STATUS_SIZE];
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002566
Daniel Vettera7c96552012-10-18 10:15:30 +02002567 drm_dp_link_train_clock_recovery_delay(intel_dp->dpcd);
Keith Packard93f62da2011-11-01 19:45:03 -07002568 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2569 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002570 break;
Keith Packard93f62da2011-11-01 19:45:03 -07002571 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002572
Daniel Vetter01916272012-10-18 10:15:25 +02002573 if (drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Keith Packard93f62da2011-11-01 19:45:03 -07002574 DRM_DEBUG_KMS("clock recovery OK\n");
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002575 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002576 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002577
2578 /* Check to see if we've tried the max voltage */
2579 for (i = 0; i < intel_dp->lane_count; i++)
2580 if ((intel_dp->train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
2581 break;
Takashi Iwai3b4f8192013-03-11 18:40:16 +01002582 if (i == intel_dp->lane_count) {
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002583 ++loop_tries;
2584 if (loop_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03002585 DRM_ERROR("too many full retries, give up\n");
Keith Packardcdb0e952011-11-01 20:00:06 -07002586 break;
2587 }
Jani Nikula70aff662013-09-27 15:10:44 +03002588 intel_dp_reset_link_train(intel_dp, &DP,
2589 DP_TRAINING_PATTERN_1 |
2590 DP_LINK_SCRAMBLING_DISABLE);
Keith Packardcdb0e952011-11-01 20:00:06 -07002591 voltage_tries = 0;
2592 continue;
2593 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002594
2595 /* Check to see if we've tried the same voltage 5 times */
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002596 if ((intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
Chris Wilson24773672012-09-26 16:48:30 +01002597 ++voltage_tries;
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002598 if (voltage_tries == 5) {
Jani Nikula3def84b2013-10-05 16:13:56 +03002599 DRM_ERROR("too many voltage retries, give up\n");
Daniel Vetterb06fbda2012-10-16 09:50:25 +02002600 break;
2601 }
2602 } else
2603 voltage_tries = 0;
2604 voltage = intel_dp->train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002605
Jani Nikula70aff662013-09-27 15:10:44 +03002606 /* Update training set as requested by target */
2607 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
2608 DRM_ERROR("failed to update link training\n");
2609 break;
2610 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002611 }
2612
Jesse Barnes33a34e42010-09-08 12:42:02 -07002613 intel_dp->DP = DP;
2614}
2615
Paulo Zanonic19b0662012-10-15 15:51:41 -03002616void
Jesse Barnes33a34e42010-09-08 12:42:02 -07002617intel_dp_complete_link_train(struct intel_dp *intel_dp)
2618{
Jesse Barnes33a34e42010-09-08 12:42:02 -07002619 bool channel_eq = false;
Jesse Barnes37f80972011-01-05 14:45:24 -08002620 int tries, cr_tries;
Jesse Barnes33a34e42010-09-08 12:42:02 -07002621 uint32_t DP = intel_dp->DP;
2622
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002623 /* channel equalization */
Jani Nikula70aff662013-09-27 15:10:44 +03002624 if (!intel_dp_set_link_train(intel_dp, &DP,
2625 DP_TRAINING_PATTERN_2 |
2626 DP_LINK_SCRAMBLING_DISABLE)) {
2627 DRM_ERROR("failed to start channel equalization\n");
2628 return;
2629 }
2630
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002631 tries = 0;
Jesse Barnes37f80972011-01-05 14:45:24 -08002632 cr_tries = 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002633 channel_eq = false;
2634 for (;;) {
Jani Nikula70aff662013-09-27 15:10:44 +03002635 uint8_t link_status[DP_LINK_STATUS_SIZE];
Zhenyu Wange3421a12010-04-08 09:43:27 +08002636
Jesse Barnes37f80972011-01-05 14:45:24 -08002637 if (cr_tries > 5) {
2638 DRM_ERROR("failed to train DP, aborting\n");
2639 intel_dp_link_down(intel_dp);
2640 break;
2641 }
2642
Daniel Vettera7c96552012-10-18 10:15:30 +02002643 drm_dp_link_train_channel_eq_delay(intel_dp->dpcd);
Jani Nikula70aff662013-09-27 15:10:44 +03002644 if (!intel_dp_get_link_status(intel_dp, link_status)) {
2645 DRM_ERROR("failed to get link status\n");
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002646 break;
Jani Nikula70aff662013-09-27 15:10:44 +03002647 }
Jesse Barnes869184a2010-10-07 16:01:22 -07002648
Jesse Barnes37f80972011-01-05 14:45:24 -08002649 /* Make sure clock is still ok */
Daniel Vetter01916272012-10-18 10:15:25 +02002650 if (!drm_dp_clock_recovery_ok(link_status, intel_dp->lane_count)) {
Jesse Barnes37f80972011-01-05 14:45:24 -08002651 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03002652 intel_dp_set_link_train(intel_dp, &DP,
2653 DP_TRAINING_PATTERN_2 |
2654 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08002655 cr_tries++;
2656 continue;
2657 }
2658
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002659 if (drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002660 channel_eq = true;
2661 break;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002662 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002663
Jesse Barnes37f80972011-01-05 14:45:24 -08002664 /* Try 5 times, then try clock recovery if that fails */
2665 if (tries > 5) {
2666 intel_dp_link_down(intel_dp);
2667 intel_dp_start_link_train(intel_dp);
Jani Nikula70aff662013-09-27 15:10:44 +03002668 intel_dp_set_link_train(intel_dp, &DP,
2669 DP_TRAINING_PATTERN_2 |
2670 DP_LINK_SCRAMBLING_DISABLE);
Jesse Barnes37f80972011-01-05 14:45:24 -08002671 tries = 0;
2672 cr_tries++;
2673 continue;
2674 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002675
Jani Nikula70aff662013-09-27 15:10:44 +03002676 /* Update training set as requested by target */
2677 if (!intel_dp_update_link_train(intel_dp, &DP, link_status)) {
2678 DRM_ERROR("failed to update link training\n");
2679 break;
2680 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002681 ++tries;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002682 }
Chris Wilson3cf2efb2010-11-29 10:09:55 +00002683
Imre Deak3ab9c632013-05-03 12:57:41 +03002684 intel_dp_set_idle_link_train(intel_dp);
2685
2686 intel_dp->DP = DP;
2687
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002688 if (channel_eq)
Masanari Iida07f42252013-03-20 11:00:34 +09002689 DRM_DEBUG_KMS("Channel EQ done. DP Training successful\n");
Paulo Zanonid6c0d722012-10-15 15:51:34 -03002690
Imre Deak3ab9c632013-05-03 12:57:41 +03002691}
2692
2693void intel_dp_stop_link_train(struct intel_dp *intel_dp)
2694{
Jani Nikula70aff662013-09-27 15:10:44 +03002695 intel_dp_set_link_train(intel_dp, &intel_dp->DP,
Imre Deak3ab9c632013-05-03 12:57:41 +03002696 DP_TRAINING_PATTERN_DISABLE);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002697}
2698
2699static void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002700intel_dp_link_down(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002701{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002702 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Imre Deakbc7d38a2013-05-16 14:40:36 +03002703 enum port port = intel_dig_port->port;
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002704 struct drm_device *dev = intel_dig_port->base.base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002705 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetterab527ef2012-11-29 15:59:33 +01002706 struct intel_crtc *intel_crtc =
2707 to_intel_crtc(intel_dig_port->base.base.crtc);
Chris Wilsonea5b2132010-08-04 13:50:23 +01002708 uint32_t DP = intel_dp->DP;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002709
Paulo Zanonic19b0662012-10-15 15:51:41 -03002710 /*
2711 * DDI code has a strict mode set sequence and we should try to respect
2712 * it, otherwise we might hang the machine in many different ways. So we
2713 * really should be disabling the port only on a complete crtc_disable
2714 * sequence. This function is just called under two conditions on DDI
2715 * code:
2716 * - Link train failed while doing crtc_enable, and on this case we
2717 * really should respect the mode set sequence and wait for a
2718 * crtc_disable.
2719 * - Someone turned the monitor off and intel_dp_check_link_status
2720 * called us. We don't need to disable the whole port on this case, so
2721 * when someone turns the monitor on again,
2722 * intel_ddi_prepare_link_retrain will take care of redoing the link
2723 * train.
2724 */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002725 if (HAS_DDI(dev))
Paulo Zanonic19b0662012-10-15 15:51:41 -03002726 return;
2727
Daniel Vetter0c33d8d2012-09-06 22:15:43 +02002728 if (WARN_ON((I915_READ(intel_dp->output_reg) & DP_PORT_EN) == 0))
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002729 return;
2730
Zhao Yakui28c97732009-10-09 11:39:41 +08002731 DRM_DEBUG_KMS("\n");
Zhenyu Wang32f9d652009-07-24 01:00:32 +08002732
Imre Deakbc7d38a2013-05-16 14:40:36 +03002733 if (HAS_PCH_CPT(dev) && (IS_GEN7(dev) || port != PORT_A)) {
Zhenyu Wange3421a12010-04-08 09:43:27 +08002734 DP &= ~DP_LINK_TRAIN_MASK_CPT;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002735 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002736 } else {
2737 DP &= ~DP_LINK_TRAIN_MASK;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002738 I915_WRITE(intel_dp->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
Zhenyu Wange3421a12010-04-08 09:43:27 +08002739 }
Chris Wilsonfe255d02010-09-11 21:37:48 +01002740 POSTING_READ(intel_dp->output_reg);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002741
Daniel Vetterab527ef2012-11-29 15:59:33 +01002742 /* We don't really know why we're doing this */
2743 intel_wait_for_vblank(dev, intel_crtc->pipe);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002744
Daniel Vetter493a7082012-05-30 12:31:56 +02002745 if (HAS_PCH_IBX(dev) &&
Chris Wilson1b39d6f2010-12-06 11:20:45 +00002746 I915_READ(intel_dp->output_reg) & DP_PIPEB_SELECT) {
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002747 struct drm_crtc *crtc = intel_dig_port->base.base.crtc;
Chris Wilson31acbcc2011-04-17 06:38:35 +01002748
Eric Anholt5bddd172010-11-18 09:32:59 +08002749 /* Hardware workaround: leaving our transcoder select
2750 * set to transcoder B while it's off will prevent the
2751 * corresponding HDMI output on transcoder A.
2752 *
2753 * Combine this with another hardware workaround:
2754 * transcoder select bit can only be cleared while the
2755 * port is enabled.
2756 */
2757 DP &= ~DP_PIPEB_SELECT;
2758 I915_WRITE(intel_dp->output_reg, DP);
2759
2760 /* Changes to enable or select take place the vblank
2761 * after being written.
2762 */
Daniel Vetterff50afe2012-11-29 15:59:34 +01002763 if (WARN_ON(crtc == NULL)) {
2764 /* We should never try to disable a port without a crtc
2765 * attached. For paranoia keep the code around for a
2766 * bit. */
Chris Wilson31acbcc2011-04-17 06:38:35 +01002767 POSTING_READ(intel_dp->output_reg);
2768 msleep(50);
2769 } else
Daniel Vetterab527ef2012-11-29 15:59:33 +01002770 intel_wait_for_vblank(dev, intel_crtc->pipe);
Eric Anholt5bddd172010-11-18 09:32:59 +08002771 }
2772
Wu Fengguang832afda2011-12-09 20:42:21 +08002773 DP &= ~DP_AUDIO_OUTPUT_ENABLE;
Chris Wilsonea5b2132010-08-04 13:50:23 +01002774 I915_WRITE(intel_dp->output_reg, DP & ~DP_PORT_EN);
2775 POSTING_READ(intel_dp->output_reg);
Keith Packardf01eca22011-09-28 16:48:10 -07002776 msleep(intel_dp->panel_power_down_delay);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002777}
2778
Keith Packard26d61aa2011-07-25 20:01:09 -07002779static bool
2780intel_dp_get_dpcd(struct intel_dp *intel_dp)
Keith Packard92fd8fd2011-07-25 19:50:10 -07002781{
Rodrigo Vivia031d702013-10-03 16:15:06 -03002782 struct intel_digital_port *dig_port = dp_to_dig_port(intel_dp);
2783 struct drm_device *dev = dig_port->base.base.dev;
2784 struct drm_i915_private *dev_priv = dev->dev_private;
2785
Damien Lespiau577c7a52012-12-13 16:09:02 +00002786 char dpcd_hex_dump[sizeof(intel_dp->dpcd) * 3];
2787
Keith Packard92fd8fd2011-07-25 19:50:10 -07002788 if (intel_dp_aux_native_read_retry(intel_dp, 0x000, intel_dp->dpcd,
Adam Jacksonedb39242012-09-18 10:58:49 -04002789 sizeof(intel_dp->dpcd)) == 0)
2790 return false; /* aux transfer failed */
Keith Packard92fd8fd2011-07-25 19:50:10 -07002791
Damien Lespiau577c7a52012-12-13 16:09:02 +00002792 hex_dump_to_buffer(intel_dp->dpcd, sizeof(intel_dp->dpcd),
2793 32, 1, dpcd_hex_dump, sizeof(dpcd_hex_dump), false);
2794 DRM_DEBUG_KMS("DPCD: %s\n", dpcd_hex_dump);
2795
Adam Jacksonedb39242012-09-18 10:58:49 -04002796 if (intel_dp->dpcd[DP_DPCD_REV] == 0)
2797 return false; /* DPCD not present */
2798
Shobhit Kumar2293bb52013-07-11 18:44:56 -03002799 /* Check if the panel supports PSR */
2800 memset(intel_dp->psr_dpcd, 0, sizeof(intel_dp->psr_dpcd));
Jani Nikula50003932013-09-20 16:42:17 +03002801 if (is_edp(intel_dp)) {
2802 intel_dp_aux_native_read_retry(intel_dp, DP_PSR_SUPPORT,
2803 intel_dp->psr_dpcd,
2804 sizeof(intel_dp->psr_dpcd));
Rodrigo Vivia031d702013-10-03 16:15:06 -03002805 if (intel_dp->psr_dpcd[0] & DP_PSR_IS_SUPPORTED) {
2806 dev_priv->psr.sink_support = true;
Jani Nikula50003932013-09-20 16:42:17 +03002807 DRM_DEBUG_KMS("Detected EDP PSR Panel.\n");
Rodrigo Vivia031d702013-10-03 16:15:06 -03002808 }
Jani Nikula50003932013-09-20 16:42:17 +03002809 }
2810
Adam Jacksonedb39242012-09-18 10:58:49 -04002811 if (!(intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2812 DP_DWN_STRM_PORT_PRESENT))
2813 return true; /* native DP sink */
2814
2815 if (intel_dp->dpcd[DP_DPCD_REV] == 0x10)
2816 return true; /* no per-port downstream info */
2817
2818 if (intel_dp_aux_native_read_retry(intel_dp, DP_DOWNSTREAM_PORT_0,
2819 intel_dp->downstream_ports,
2820 DP_MAX_DOWNSTREAM_PORTS) == 0)
2821 return false; /* downstream port status fetch failed */
2822
2823 return true;
Keith Packard92fd8fd2011-07-25 19:50:10 -07002824}
2825
Adam Jackson0d198322012-05-14 16:05:47 -04002826static void
2827intel_dp_probe_oui(struct intel_dp *intel_dp)
2828{
2829 u8 buf[3];
2830
2831 if (!(intel_dp->dpcd[DP_DOWN_STREAM_PORT_COUNT] & DP_OUI_SUPPORT))
2832 return;
2833
Daniel Vetter351cfc32012-06-12 13:20:47 +02002834 ironlake_edp_panel_vdd_on(intel_dp);
2835
Adam Jackson0d198322012-05-14 16:05:47 -04002836 if (intel_dp_aux_native_read_retry(intel_dp, DP_SINK_OUI, buf, 3))
2837 DRM_DEBUG_KMS("Sink OUI: %02hx%02hx%02hx\n",
2838 buf[0], buf[1], buf[2]);
2839
2840 if (intel_dp_aux_native_read_retry(intel_dp, DP_BRANCH_OUI, buf, 3))
2841 DRM_DEBUG_KMS("Branch OUI: %02hx%02hx%02hx\n",
2842 buf[0], buf[1], buf[2]);
Daniel Vetter351cfc32012-06-12 13:20:47 +02002843
2844 ironlake_edp_panel_vdd_off(intel_dp, false);
Adam Jackson0d198322012-05-14 16:05:47 -04002845}
2846
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002847static bool
2848intel_dp_get_sink_irq(struct intel_dp *intel_dp, u8 *sink_irq_vector)
2849{
2850 int ret;
2851
2852 ret = intel_dp_aux_native_read_retry(intel_dp,
2853 DP_DEVICE_SERVICE_IRQ_VECTOR,
2854 sink_irq_vector, 1);
2855 if (!ret)
2856 return false;
2857
2858 return true;
2859}
2860
2861static void
2862intel_dp_handle_test_request(struct intel_dp *intel_dp)
2863{
2864 /* NAK by default */
Daniel Vetter9324cf72012-10-20 21:13:05 +02002865 intel_dp_aux_native_write_1(intel_dp, DP_TEST_RESPONSE, DP_TEST_NAK);
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002866}
2867
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002868/*
2869 * According to DP spec
2870 * 5.1.2:
2871 * 1. Read DPCD
2872 * 2. Configure link according to Receiver Capabilities
2873 * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
2874 * 4. Check link status on receipt of hot-plug interrupt
2875 */
2876
Paulo Zanoni00c09d72012-10-26 19:05:52 -02002877void
Chris Wilsonea5b2132010-08-04 13:50:23 +01002878intel_dp_check_link_status(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002879{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002880 struct intel_encoder *intel_encoder = &dp_to_dig_port(intel_dp)->base;
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002881 u8 sink_irq_vector;
Keith Packard93f62da2011-11-01 19:45:03 -07002882 u8 link_status[DP_LINK_STATUS_SIZE];
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002883
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002884 if (!intel_encoder->connectors_active)
Keith Packardd2b996a2011-07-25 22:37:51 -07002885 return;
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002886
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002887 if (WARN_ON(!intel_encoder->base.crtc))
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002888 return;
2889
Keith Packard92fd8fd2011-07-25 19:50:10 -07002890 /* Try to read receiver status if the link appears to be up */
Keith Packard93f62da2011-11-01 19:45:03 -07002891 if (!intel_dp_get_link_status(intel_dp, link_status)) {
Chris Wilsonea5b2132010-08-04 13:50:23 +01002892 intel_dp_link_down(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002893 return;
2894 }
2895
Keith Packard92fd8fd2011-07-25 19:50:10 -07002896 /* Now read the DPCD to see if it's actually running */
Keith Packard26d61aa2011-07-25 20:01:09 -07002897 if (!intel_dp_get_dpcd(intel_dp)) {
Jesse Barnes59cd09e2011-07-07 11:10:59 -07002898 intel_dp_link_down(intel_dp);
2899 return;
2900 }
2901
Jesse Barnesa60f0e32011-10-20 15:09:17 -07002902 /* Try to read the source of the interrupt */
2903 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2904 intel_dp_get_sink_irq(intel_dp, &sink_irq_vector)) {
2905 /* Clear interrupt source */
2906 intel_dp_aux_native_write_1(intel_dp,
2907 DP_DEVICE_SERVICE_IRQ_VECTOR,
2908 sink_irq_vector);
2909
2910 if (sink_irq_vector & DP_AUTOMATED_TEST_REQUEST)
2911 intel_dp_handle_test_request(intel_dp);
2912 if (sink_irq_vector & (DP_CP_IRQ | DP_SINK_SPECIFIC_IRQ))
2913 DRM_DEBUG_DRIVER("CP or sink specific irq unhandled\n");
2914 }
2915
Daniel Vetter1ffdff12012-10-18 10:15:24 +02002916 if (!drm_dp_channel_eq_ok(link_status, intel_dp->lane_count)) {
Keith Packard92fd8fd2011-07-25 19:50:10 -07002917 DRM_DEBUG_KMS("%s: channel EQ not ok, retraining\n",
Paulo Zanonida63a9f2012-10-26 19:05:46 -02002918 drm_get_encoder_name(&intel_encoder->base));
Jesse Barnes33a34e42010-09-08 12:42:02 -07002919 intel_dp_start_link_train(intel_dp);
2920 intel_dp_complete_link_train(intel_dp);
Imre Deak3ab9c632013-05-03 12:57:41 +03002921 intel_dp_stop_link_train(intel_dp);
Jesse Barnes33a34e42010-09-08 12:42:02 -07002922 }
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002923}
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002924
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002925/* XXX this is probably wrong for multiple downstream ports */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002926static enum drm_connector_status
Keith Packard26d61aa2011-07-25 20:01:09 -07002927intel_dp_detect_dpcd(struct intel_dp *intel_dp)
Adam Jackson71ba90002011-07-12 17:38:04 -04002928{
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002929 uint8_t *dpcd = intel_dp->dpcd;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002930 uint8_t type;
2931
2932 if (!intel_dp_get_dpcd(intel_dp))
2933 return connector_status_disconnected;
2934
2935 /* if there's no downstream port, we're done */
2936 if (!(dpcd[DP_DOWNSTREAMPORT_PRESENT] & DP_DWN_STRM_PORT_PRESENT))
Keith Packard26d61aa2011-07-25 20:01:09 -07002937 return connector_status_connected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002938
2939 /* If we're HPD-aware, SINK_COUNT changes dynamically */
Jani Nikulac9ff1602013-09-27 14:48:42 +03002940 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11 &&
2941 intel_dp->downstream_ports[0] & DP_DS_PORT_HPD) {
Adam Jackson23235172012-09-20 16:42:45 -04002942 uint8_t reg;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002943 if (!intel_dp_aux_native_read_retry(intel_dp, DP_SINK_COUNT,
Adam Jackson23235172012-09-20 16:42:45 -04002944 &reg, 1))
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002945 return connector_status_unknown;
Adam Jackson23235172012-09-20 16:42:45 -04002946 return DP_GET_SINK_COUNT(reg) ? connector_status_connected
2947 : connector_status_disconnected;
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002948 }
2949
2950 /* If no HPD, poke DDC gently */
2951 if (drm_probe_ddc(&intel_dp->adapter))
2952 return connector_status_connected;
2953
2954 /* Well we tried, say unknown for unreliable port types */
Jani Nikulac9ff1602013-09-27 14:48:42 +03002955 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11) {
2956 type = intel_dp->downstream_ports[0] & DP_DS_PORT_TYPE_MASK;
2957 if (type == DP_DS_PORT_TYPE_VGA ||
2958 type == DP_DS_PORT_TYPE_NON_EDID)
2959 return connector_status_unknown;
2960 } else {
2961 type = intel_dp->dpcd[DP_DOWNSTREAMPORT_PRESENT] &
2962 DP_DWN_STRM_PORT_TYPE_MASK;
2963 if (type == DP_DWN_STRM_PORT_TYPE_ANALOG ||
2964 type == DP_DWN_STRM_PORT_TYPE_OTHER)
2965 return connector_status_unknown;
2966 }
Adam Jacksoncaf9ab22012-09-18 10:58:50 -04002967
2968 /* Anything else is out of spec, warn and ignore */
2969 DRM_DEBUG_KMS("Broken DP branch device, ignoring\n");
Keith Packard26d61aa2011-07-25 20:01:09 -07002970 return connector_status_disconnected;
Adam Jackson71ba90002011-07-12 17:38:04 -04002971}
2972
2973static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002974ironlake_dp_detect(struct intel_dp *intel_dp)
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002975{
Paulo Zanoni30add222012-10-26 19:05:45 -02002976 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Damien Lespiau1b469632012-12-13 16:09:01 +00002977 struct drm_i915_private *dev_priv = dev->dev_private;
2978 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002979 enum drm_connector_status status;
2980
Chris Wilsonfe16d942011-02-12 10:29:38 +00002981 /* Can't disconnect eDP, but you can close the lid... */
2982 if (is_edp(intel_dp)) {
Paulo Zanoni30add222012-10-26 19:05:45 -02002983 status = intel_panel_detect(dev);
Chris Wilsonfe16d942011-02-12 10:29:38 +00002984 if (status == connector_status_unknown)
2985 status = connector_status_connected;
2986 return status;
2987 }
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002988
Damien Lespiau1b469632012-12-13 16:09:01 +00002989 if (!ibx_digital_port_connected(dev_priv, intel_dig_port))
2990 return connector_status_disconnected;
2991
Keith Packard26d61aa2011-07-25 20:01:09 -07002992 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08002993}
2994
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002995static enum drm_connector_status
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08002996g4x_dp_detect(struct intel_dp *intel_dp)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002997{
Paulo Zanoni30add222012-10-26 19:05:45 -02002998 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07002999 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02003000 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
Chris Wilson10f76a32012-05-11 18:01:32 +01003001 uint32_t bit;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003002
Jesse Barnes35aad752013-03-01 13:14:31 -08003003 /* Can't disconnect eDP, but you can close the lid... */
3004 if (is_edp(intel_dp)) {
3005 enum drm_connector_status status;
3006
3007 status = intel_panel_detect(dev);
3008 if (status == connector_status_unknown)
3009 status = connector_status_connected;
3010 return status;
3011 }
3012
Ville Syrjälä34f2be42013-01-24 15:29:27 +02003013 switch (intel_dig_port->port) {
3014 case PORT_B:
Daniel Vetter26739f12013-02-07 12:42:32 +01003015 bit = PORTB_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003016 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02003017 case PORT_C:
Daniel Vetter26739f12013-02-07 12:42:32 +01003018 bit = PORTC_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003019 break;
Ville Syrjälä34f2be42013-01-24 15:29:27 +02003020 case PORT_D:
Daniel Vetter26739f12013-02-07 12:42:32 +01003021 bit = PORTD_HOTPLUG_LIVE_STATUS;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003022 break;
3023 default:
3024 return connector_status_unknown;
3025 }
3026
Chris Wilson10f76a32012-05-11 18:01:32 +01003027 if ((I915_READ(PORT_HOTPLUG_STAT) & bit) == 0)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003028 return connector_status_disconnected;
3029
Keith Packard26d61aa2011-07-25 20:01:09 -07003030 return intel_dp_detect_dpcd(intel_dp);
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003031}
3032
Keith Packard8c241fe2011-09-28 16:38:44 -07003033static struct edid *
3034intel_dp_get_edid(struct drm_connector *connector, struct i2c_adapter *adapter)
3035{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003036 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003037
Jani Nikula9cd300e2012-10-19 14:51:52 +03003038 /* use cached edid if we have one */
3039 if (intel_connector->edid) {
Jani Nikula9cd300e2012-10-19 14:51:52 +03003040 /* invalid edid */
3041 if (IS_ERR(intel_connector->edid))
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003042 return NULL;
3043
Jani Nikula55e9ede2013-10-01 10:38:54 +03003044 return drm_edid_duplicate(intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003045 }
3046
Jani Nikula9cd300e2012-10-19 14:51:52 +03003047 return drm_get_edid(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003048}
3049
3050static int
3051intel_dp_get_edid_modes(struct drm_connector *connector, struct i2c_adapter *adapter)
3052{
Jani Nikula9cd300e2012-10-19 14:51:52 +03003053 struct intel_connector *intel_connector = to_intel_connector(connector);
Keith Packard8c241fe2011-09-28 16:38:44 -07003054
Jani Nikula9cd300e2012-10-19 14:51:52 +03003055 /* use cached edid if we have one */
3056 if (intel_connector->edid) {
3057 /* invalid edid */
3058 if (IS_ERR(intel_connector->edid))
3059 return 0;
3060
3061 return intel_connector_update_modes(connector,
3062 intel_connector->edid);
Jesse Barnesd6f24d02012-06-14 15:28:33 -04003063 }
3064
Jani Nikula9cd300e2012-10-19 14:51:52 +03003065 return intel_ddc_get_modes(connector, adapter);
Keith Packard8c241fe2011-09-28 16:38:44 -07003066}
3067
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003068static enum drm_connector_status
3069intel_dp_detect(struct drm_connector *connector, bool force)
3070{
3071 struct intel_dp *intel_dp = intel_attached_dp(connector);
Paulo Zanonid63885d2012-10-26 19:05:49 -02003072 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3073 struct intel_encoder *intel_encoder = &intel_dig_port->base;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003074 struct drm_device *dev = connector->dev;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003075 enum drm_connector_status status;
3076 struct edid *edid = NULL;
3077
Chris Wilson164c8592013-07-20 20:27:08 +01003078 DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
3079 connector->base.id, drm_get_connector_name(connector));
3080
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003081 intel_dp->has_audio = false;
3082
3083 if (HAS_PCH_SPLIT(dev))
3084 status = ironlake_dp_detect(intel_dp);
3085 else
3086 status = g4x_dp_detect(intel_dp);
Adam Jackson1b9be9d2011-07-12 17:38:01 -04003087
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003088 if (status != connector_status_connected)
3089 return status;
3090
Adam Jackson0d198322012-05-14 16:05:47 -04003091 intel_dp_probe_oui(intel_dp);
3092
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003093 if (intel_dp->force_audio != HDMI_AUDIO_AUTO) {
3094 intel_dp->has_audio = (intel_dp->force_audio == HDMI_AUDIO_ON);
Chris Wilsonf6849602010-09-19 09:29:33 +01003095 } else {
Keith Packard8c241fe2011-09-28 16:38:44 -07003096 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilsonf6849602010-09-19 09:29:33 +01003097 if (edid) {
3098 intel_dp->has_audio = drm_detect_monitor_audio(edid);
Chris Wilsonf6849602010-09-19 09:29:33 +01003099 kfree(edid);
3100 }
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003101 }
3102
Paulo Zanonid63885d2012-10-26 19:05:49 -02003103 if (intel_encoder->type != INTEL_OUTPUT_EDP)
3104 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Zhenyu Wanga9756bb2010-09-19 13:09:06 +08003105 return connector_status_connected;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003106}
3107
3108static int intel_dp_get_modes(struct drm_connector *connector)
3109{
Chris Wilsondf0e9242010-09-09 16:20:55 +01003110 struct intel_dp *intel_dp = intel_attached_dp(connector);
Jani Nikuladd06f902012-10-19 14:51:50 +03003111 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003112 struct drm_device *dev = connector->dev;
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003113 int ret;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003114
3115 /* We should parse the EDID data and find out if it has an audio sink
3116 */
3117
Keith Packard8c241fe2011-09-28 16:38:44 -07003118 ret = intel_dp_get_edid_modes(connector, &intel_dp->adapter);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003119 if (ret)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003120 return ret;
3121
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003122 /* if eDP has no EDID, fall back to fixed mode */
Jani Nikuladd06f902012-10-19 14:51:50 +03003123 if (is_edp(intel_dp) && intel_connector->panel.fixed_mode) {
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003124 struct drm_display_mode *mode;
Jani Nikuladd06f902012-10-19 14:51:50 +03003125 mode = drm_mode_duplicate(dev,
3126 intel_connector->panel.fixed_mode);
Jani Nikulaf8779fd2012-10-19 14:51:48 +03003127 if (mode) {
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003128 drm_mode_probed_add(connector, mode);
3129 return 1;
3130 }
3131 }
3132 return 0;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003133}
3134
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003135static bool
3136intel_dp_detect_audio(struct drm_connector *connector)
3137{
3138 struct intel_dp *intel_dp = intel_attached_dp(connector);
3139 struct edid *edid;
3140 bool has_audio = false;
3141
Keith Packard8c241fe2011-09-28 16:38:44 -07003142 edid = intel_dp_get_edid(connector, &intel_dp->adapter);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003143 if (edid) {
3144 has_audio = drm_detect_monitor_audio(edid);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003145 kfree(edid);
3146 }
3147
3148 return has_audio;
3149}
3150
Chris Wilsonf6849602010-09-19 09:29:33 +01003151static int
3152intel_dp_set_property(struct drm_connector *connector,
3153 struct drm_property *property,
3154 uint64_t val)
3155{
Chris Wilsone953fd72011-02-21 22:23:52 +00003156 struct drm_i915_private *dev_priv = connector->dev->dev_private;
Yuly Novikov53b41832012-10-26 12:04:00 +03003157 struct intel_connector *intel_connector = to_intel_connector(connector);
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003158 struct intel_encoder *intel_encoder = intel_attached_encoder(connector);
3159 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonf6849602010-09-19 09:29:33 +01003160 int ret;
3161
Rob Clark662595d2012-10-11 20:36:04 -05003162 ret = drm_object_property_set_value(&connector->base, property, val);
Chris Wilsonf6849602010-09-19 09:29:33 +01003163 if (ret)
3164 return ret;
3165
Chris Wilson3f43c482011-05-12 22:17:24 +01003166 if (property == dev_priv->force_audio_property) {
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003167 int i = val;
3168 bool has_audio;
3169
3170 if (i == intel_dp->force_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003171 return 0;
3172
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003173 intel_dp->force_audio = i;
Chris Wilsonf6849602010-09-19 09:29:33 +01003174
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003175 if (i == HDMI_AUDIO_AUTO)
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003176 has_audio = intel_dp_detect_audio(connector);
3177 else
Daniel Vetterc3e5f672012-02-23 17:14:47 +01003178 has_audio = (i == HDMI_AUDIO_ON);
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003179
3180 if (has_audio == intel_dp->has_audio)
Chris Wilsonf6849602010-09-19 09:29:33 +01003181 return 0;
3182
Chris Wilson1aad7ac2011-02-09 18:46:58 +00003183 intel_dp->has_audio = has_audio;
Chris Wilsonf6849602010-09-19 09:29:33 +01003184 goto done;
3185 }
3186
Chris Wilsone953fd72011-02-21 22:23:52 +00003187 if (property == dev_priv->broadcast_rgb_property) {
Daniel Vetterae4edb82013-04-22 17:07:23 +02003188 bool old_auto = intel_dp->color_range_auto;
3189 uint32_t old_range = intel_dp->color_range;
3190
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003191 switch (val) {
3192 case INTEL_BROADCAST_RGB_AUTO:
3193 intel_dp->color_range_auto = true;
3194 break;
3195 case INTEL_BROADCAST_RGB_FULL:
3196 intel_dp->color_range_auto = false;
3197 intel_dp->color_range = 0;
3198 break;
3199 case INTEL_BROADCAST_RGB_LIMITED:
3200 intel_dp->color_range_auto = false;
3201 intel_dp->color_range = DP_COLOR_RANGE_16_235;
3202 break;
3203 default:
3204 return -EINVAL;
3205 }
Daniel Vetterae4edb82013-04-22 17:07:23 +02003206
3207 if (old_auto == intel_dp->color_range_auto &&
3208 old_range == intel_dp->color_range)
3209 return 0;
3210
Chris Wilsone953fd72011-02-21 22:23:52 +00003211 goto done;
3212 }
3213
Yuly Novikov53b41832012-10-26 12:04:00 +03003214 if (is_edp(intel_dp) &&
3215 property == connector->dev->mode_config.scaling_mode_property) {
3216 if (val == DRM_MODE_SCALE_NONE) {
3217 DRM_DEBUG_KMS("no scaling not supported\n");
3218 return -EINVAL;
3219 }
3220
3221 if (intel_connector->panel.fitting_mode == val) {
3222 /* the eDP scaling property is not changed */
3223 return 0;
3224 }
3225 intel_connector->panel.fitting_mode = val;
3226
3227 goto done;
3228 }
3229
Chris Wilsonf6849602010-09-19 09:29:33 +01003230 return -EINVAL;
3231
3232done:
Chris Wilsonc0c36b942012-12-19 16:08:43 +00003233 if (intel_encoder->base.crtc)
3234 intel_crtc_restore_mode(intel_encoder->base.crtc);
Chris Wilsonf6849602010-09-19 09:29:33 +01003235
3236 return 0;
3237}
3238
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003239static void
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003240intel_dp_connector_destroy(struct drm_connector *connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003241{
Jani Nikula1d508702012-10-19 14:51:49 +03003242 struct intel_connector *intel_connector = to_intel_connector(connector);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003243
Jani Nikula9cd300e2012-10-19 14:51:52 +03003244 if (!IS_ERR_OR_NULL(intel_connector->edid))
3245 kfree(intel_connector->edid);
3246
Paulo Zanoniacd8db102013-06-12 17:27:23 -03003247 /* Can't call is_edp() since the encoder may have been destroyed
3248 * already. */
3249 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
Jani Nikula1d508702012-10-19 14:51:49 +03003250 intel_panel_fini(&intel_connector->panel);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +02003251
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003252 drm_connector_cleanup(connector);
Zhenyu Wang55f78c42010-03-29 16:13:57 +08003253 kfree(connector);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003254}
3255
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003256void intel_dp_encoder_destroy(struct drm_encoder *encoder)
Daniel Vetter24d05922010-08-20 18:08:28 +02003257{
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003258 struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
3259 struct intel_dp *intel_dp = &intel_dig_port->dp;
Daniel Vetterbd173812013-03-25 11:24:10 +01003260 struct drm_device *dev = intel_dp_to_dev(intel_dp);
Daniel Vetter24d05922010-08-20 18:08:28 +02003261
3262 i2c_del_adapter(&intel_dp->adapter);
3263 drm_encoder_cleanup(encoder);
Keith Packardbd943152011-09-18 23:09:52 -07003264 if (is_edp(intel_dp)) {
3265 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
Daniel Vetterbd173812013-03-25 11:24:10 +01003266 mutex_lock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07003267 ironlake_panel_vdd_off_sync(intel_dp);
Daniel Vetterbd173812013-03-25 11:24:10 +01003268 mutex_unlock(&dev->mode_config.mutex);
Keith Packardbd943152011-09-18 23:09:52 -07003269 }
Paulo Zanonida63a9f2012-10-26 19:05:46 -02003270 kfree(intel_dig_port);
Daniel Vetter24d05922010-08-20 18:08:28 +02003271}
3272
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003273static const struct drm_connector_funcs intel_dp_connector_funcs = {
Daniel Vetter2bd2ad62012-09-06 22:15:41 +02003274 .dpms = intel_connector_dpms,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003275 .detect = intel_dp_detect,
3276 .fill_modes = drm_helper_probe_single_connector_modes,
Chris Wilsonf6849602010-09-19 09:29:33 +01003277 .set_property = intel_dp_set_property,
Paulo Zanoni73845ad2013-06-12 17:27:30 -03003278 .destroy = intel_dp_connector_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003279};
3280
3281static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
3282 .get_modes = intel_dp_get_modes,
3283 .mode_valid = intel_dp_mode_valid,
Chris Wilsondf0e9242010-09-09 16:20:55 +01003284 .best_encoder = intel_best_encoder,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003285};
3286
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003287static const struct drm_encoder_funcs intel_dp_enc_funcs = {
Daniel Vetter24d05922010-08-20 18:08:28 +02003288 .destroy = intel_dp_encoder_destroy,
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003289};
3290
Chris Wilson995b67622010-08-20 13:23:26 +01003291static void
Eric Anholt21d40d32010-03-25 11:11:14 -07003292intel_dp_hot_plug(struct intel_encoder *intel_encoder)
Keith Packardc8110e52009-05-06 11:51:10 -07003293{
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003294 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
Keith Packardc8110e52009-05-06 11:51:10 -07003295
Jesse Barnes885a5012011-07-07 11:11:01 -07003296 intel_dp_check_link_status(intel_dp);
Keith Packardc8110e52009-05-06 11:51:10 -07003297}
3298
Zhenyu Wange3421a12010-04-08 09:43:27 +08003299/* Return which DP Port should be selected for Transcoder DP control */
3300int
Akshay Joshi0206e352011-08-16 15:34:10 -04003301intel_trans_dp_port_sel(struct drm_crtc *crtc)
Zhenyu Wange3421a12010-04-08 09:43:27 +08003302{
3303 struct drm_device *dev = crtc->dev;
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003304 struct intel_encoder *intel_encoder;
3305 struct intel_dp *intel_dp;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003306
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003307 for_each_encoder_on_crtc(dev, crtc, intel_encoder) {
3308 intel_dp = enc_to_intel_dp(&intel_encoder->base);
Chris Wilsonea5b2132010-08-04 13:50:23 +01003309
Paulo Zanonifa90ece2012-10-26 19:05:44 -02003310 if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT ||
3311 intel_encoder->type == INTEL_OUTPUT_EDP)
Chris Wilsonea5b2132010-08-04 13:50:23 +01003312 return intel_dp->output_reg;
Zhenyu Wange3421a12010-04-08 09:43:27 +08003313 }
Chris Wilsonea5b2132010-08-04 13:50:23 +01003314
Zhenyu Wange3421a12010-04-08 09:43:27 +08003315 return -1;
3316}
3317
Zhao Yakui36e83a12010-06-12 14:32:21 +08003318/* check the VBT to see whether the eDP is on DP-D port */
Adam Jacksoncb0953d2010-07-16 14:46:29 -04003319bool intel_dpd_is_edp(struct drm_device *dev)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003320{
3321 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03003322 union child_device_config *p_child;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003323 int i;
3324
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003325 if (!dev_priv->vbt.child_dev_num)
Zhao Yakui36e83a12010-06-12 14:32:21 +08003326 return false;
3327
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003328 for (i = 0; i < dev_priv->vbt.child_dev_num; i++) {
3329 p_child = dev_priv->vbt.child_dev + i;
Zhao Yakui36e83a12010-06-12 14:32:21 +08003330
Paulo Zanoni768f69c2013-09-11 18:02:47 -03003331 if (p_child->common.dvo_port == PORT_IDPD &&
Ville Syrjäläf02586d2013-11-01 20:32:08 +02003332 (p_child->common.device_type & DEVICE_TYPE_eDP_BITS) ==
3333 (DEVICE_TYPE_eDP & DEVICE_TYPE_eDP_BITS))
Zhao Yakui36e83a12010-06-12 14:32:21 +08003334 return true;
3335 }
3336 return false;
3337}
3338
Chris Wilsonf6849602010-09-19 09:29:33 +01003339static void
3340intel_dp_add_properties(struct intel_dp *intel_dp, struct drm_connector *connector)
3341{
Yuly Novikov53b41832012-10-26 12:04:00 +03003342 struct intel_connector *intel_connector = to_intel_connector(connector);
3343
Chris Wilson3f43c482011-05-12 22:17:24 +01003344 intel_attach_force_audio_property(connector);
Chris Wilsone953fd72011-02-21 22:23:52 +00003345 intel_attach_broadcast_rgb_property(connector);
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003346 intel_dp->color_range_auto = true;
Yuly Novikov53b41832012-10-26 12:04:00 +03003347
3348 if (is_edp(intel_dp)) {
3349 drm_mode_create_scaling_mode_property(connector->dev);
Rob Clark6de6d842012-10-11 20:36:04 -05003350 drm_object_attach_property(
3351 &connector->base,
Yuly Novikov53b41832012-10-26 12:04:00 +03003352 connector->dev->mode_config.scaling_mode_property,
Yuly Novikov8e740cd2012-10-26 12:04:01 +03003353 DRM_MODE_SCALE_ASPECT);
3354 intel_connector->panel.fitting_mode = DRM_MODE_SCALE_ASPECT;
Yuly Novikov53b41832012-10-26 12:04:00 +03003355 }
Chris Wilsonf6849602010-09-19 09:29:33 +01003356}
3357
Daniel Vetter67a54562012-10-20 20:57:45 +02003358static void
3359intel_dp_init_panel_power_sequencer(struct drm_device *dev,
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003360 struct intel_dp *intel_dp,
3361 struct edp_power_seq *out)
Daniel Vetter67a54562012-10-20 20:57:45 +02003362{
3363 struct drm_i915_private *dev_priv = dev->dev_private;
3364 struct edp_power_seq cur, vbt, spec, final;
3365 u32 pp_on, pp_off, pp_div, pp;
Jani Nikulabf13e812013-09-06 07:40:05 +03003366 int pp_ctrl_reg, pp_on_reg, pp_off_reg, pp_div_reg;
Jesse Barnes453c5422013-03-28 09:55:41 -07003367
3368 if (HAS_PCH_SPLIT(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003369 pp_ctrl_reg = PCH_PP_CONTROL;
Jesse Barnes453c5422013-03-28 09:55:41 -07003370 pp_on_reg = PCH_PP_ON_DELAYS;
3371 pp_off_reg = PCH_PP_OFF_DELAYS;
3372 pp_div_reg = PCH_PP_DIVISOR;
3373 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003374 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3375
3376 pp_ctrl_reg = VLV_PIPE_PP_CONTROL(pipe);
3377 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3378 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3379 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003380 }
Daniel Vetter67a54562012-10-20 20:57:45 +02003381
3382 /* Workaround: Need to write PP_CONTROL with the unlock key as
3383 * the very first thing. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003384 pp = ironlake_get_pp_control(intel_dp);
Jani Nikulabf13e812013-09-06 07:40:05 +03003385 I915_WRITE(pp_ctrl_reg, pp);
Daniel Vetter67a54562012-10-20 20:57:45 +02003386
Jesse Barnes453c5422013-03-28 09:55:41 -07003387 pp_on = I915_READ(pp_on_reg);
3388 pp_off = I915_READ(pp_off_reg);
3389 pp_div = I915_READ(pp_div_reg);
Daniel Vetter67a54562012-10-20 20:57:45 +02003390
3391 /* Pull timing values out of registers */
3392 cur.t1_t3 = (pp_on & PANEL_POWER_UP_DELAY_MASK) >>
3393 PANEL_POWER_UP_DELAY_SHIFT;
3394
3395 cur.t8 = (pp_on & PANEL_LIGHT_ON_DELAY_MASK) >>
3396 PANEL_LIGHT_ON_DELAY_SHIFT;
3397
3398 cur.t9 = (pp_off & PANEL_LIGHT_OFF_DELAY_MASK) >>
3399 PANEL_LIGHT_OFF_DELAY_SHIFT;
3400
3401 cur.t10 = (pp_off & PANEL_POWER_DOWN_DELAY_MASK) >>
3402 PANEL_POWER_DOWN_DELAY_SHIFT;
3403
3404 cur.t11_t12 = ((pp_div & PANEL_POWER_CYCLE_DELAY_MASK) >>
3405 PANEL_POWER_CYCLE_DELAY_SHIFT) * 1000;
3406
3407 DRM_DEBUG_KMS("cur t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3408 cur.t1_t3, cur.t8, cur.t9, cur.t10, cur.t11_t12);
3409
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03003410 vbt = dev_priv->vbt.edp_pps;
Daniel Vetter67a54562012-10-20 20:57:45 +02003411
3412 /* Upper limits from eDP 1.3 spec. Note that we use the clunky units of
3413 * our hw here, which are all in 100usec. */
3414 spec.t1_t3 = 210 * 10;
3415 spec.t8 = 50 * 10; /* no limit for t8, use t7 instead */
3416 spec.t9 = 50 * 10; /* no limit for t9, make it symmetric with t8 */
3417 spec.t10 = 500 * 10;
3418 /* This one is special and actually in units of 100ms, but zero
3419 * based in the hw (so we need to add 100 ms). But the sw vbt
3420 * table multiplies it with 1000 to make it in units of 100usec,
3421 * too. */
3422 spec.t11_t12 = (510 + 100) * 10;
3423
3424 DRM_DEBUG_KMS("vbt t1_t3 %d t8 %d t9 %d t10 %d t11_t12 %d\n",
3425 vbt.t1_t3, vbt.t8, vbt.t9, vbt.t10, vbt.t11_t12);
3426
3427 /* Use the max of the register settings and vbt. If both are
3428 * unset, fall back to the spec limits. */
3429#define assign_final(field) final.field = (max(cur.field, vbt.field) == 0 ? \
3430 spec.field : \
3431 max(cur.field, vbt.field))
3432 assign_final(t1_t3);
3433 assign_final(t8);
3434 assign_final(t9);
3435 assign_final(t10);
3436 assign_final(t11_t12);
3437#undef assign_final
3438
3439#define get_delay(field) (DIV_ROUND_UP(final.field, 10))
3440 intel_dp->panel_power_up_delay = get_delay(t1_t3);
3441 intel_dp->backlight_on_delay = get_delay(t8);
3442 intel_dp->backlight_off_delay = get_delay(t9);
3443 intel_dp->panel_power_down_delay = get_delay(t10);
3444 intel_dp->panel_power_cycle_delay = get_delay(t11_t12);
3445#undef get_delay
3446
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003447 DRM_DEBUG_KMS("panel power up delay %d, power down delay %d, power cycle delay %d\n",
3448 intel_dp->panel_power_up_delay, intel_dp->panel_power_down_delay,
3449 intel_dp->panel_power_cycle_delay);
3450
3451 DRM_DEBUG_KMS("backlight on delay %d, off delay %d\n",
3452 intel_dp->backlight_on_delay, intel_dp->backlight_off_delay);
3453
3454 if (out)
3455 *out = final;
3456}
3457
3458static void
3459intel_dp_init_panel_power_sequencer_registers(struct drm_device *dev,
3460 struct intel_dp *intel_dp,
3461 struct edp_power_seq *seq)
3462{
3463 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes453c5422013-03-28 09:55:41 -07003464 u32 pp_on, pp_off, pp_div, port_sel = 0;
3465 int div = HAS_PCH_SPLIT(dev) ? intel_pch_rawclk(dev) : intel_hrawclk(dev);
3466 int pp_on_reg, pp_off_reg, pp_div_reg;
3467
3468 if (HAS_PCH_SPLIT(dev)) {
3469 pp_on_reg = PCH_PP_ON_DELAYS;
3470 pp_off_reg = PCH_PP_OFF_DELAYS;
3471 pp_div_reg = PCH_PP_DIVISOR;
3472 } else {
Jani Nikulabf13e812013-09-06 07:40:05 +03003473 enum pipe pipe = vlv_power_sequencer_pipe(intel_dp);
3474
3475 pp_on_reg = VLV_PIPE_PP_ON_DELAYS(pipe);
3476 pp_off_reg = VLV_PIPE_PP_OFF_DELAYS(pipe);
3477 pp_div_reg = VLV_PIPE_PP_DIVISOR(pipe);
Jesse Barnes453c5422013-03-28 09:55:41 -07003478 }
3479
Daniel Vetter67a54562012-10-20 20:57:45 +02003480 /* And finally store the new values in the power sequencer. */
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003481 pp_on = (seq->t1_t3 << PANEL_POWER_UP_DELAY_SHIFT) |
3482 (seq->t8 << PANEL_LIGHT_ON_DELAY_SHIFT);
3483 pp_off = (seq->t9 << PANEL_LIGHT_OFF_DELAY_SHIFT) |
3484 (seq->t10 << PANEL_POWER_DOWN_DELAY_SHIFT);
Daniel Vetter67a54562012-10-20 20:57:45 +02003485 /* Compute the divisor for the pp clock, simply match the Bspec
3486 * formula. */
Jesse Barnes453c5422013-03-28 09:55:41 -07003487 pp_div = ((100 * div)/2 - 1) << PP_REFERENCE_DIVIDER_SHIFT;
Jani Nikulaf30d26e2013-01-16 10:53:40 +02003488 pp_div |= (DIV_ROUND_UP(seq->t11_t12, 1000)
Daniel Vetter67a54562012-10-20 20:57:45 +02003489 << PANEL_POWER_CYCLE_DELAY_SHIFT);
3490
3491 /* Haswell doesn't have any port selection bits for the panel
3492 * power sequencer any more. */
Imre Deakbc7d38a2013-05-16 14:40:36 +03003493 if (IS_VALLEYVIEW(dev)) {
Jani Nikulabf13e812013-09-06 07:40:05 +03003494 if (dp_to_dig_port(intel_dp)->port == PORT_B)
3495 port_sel = PANEL_PORT_SELECT_DPB_VLV;
3496 else
3497 port_sel = PANEL_PORT_SELECT_DPC_VLV;
Imre Deakbc7d38a2013-05-16 14:40:36 +03003498 } else if (HAS_PCH_IBX(dev) || HAS_PCH_CPT(dev)) {
3499 if (dp_to_dig_port(intel_dp)->port == PORT_A)
Jani Nikulaa24c1442013-09-05 16:44:46 +03003500 port_sel = PANEL_PORT_SELECT_DPA;
Daniel Vetter67a54562012-10-20 20:57:45 +02003501 else
Jani Nikulaa24c1442013-09-05 16:44:46 +03003502 port_sel = PANEL_PORT_SELECT_DPD;
Daniel Vetter67a54562012-10-20 20:57:45 +02003503 }
3504
Jesse Barnes453c5422013-03-28 09:55:41 -07003505 pp_on |= port_sel;
3506
3507 I915_WRITE(pp_on_reg, pp_on);
3508 I915_WRITE(pp_off_reg, pp_off);
3509 I915_WRITE(pp_div_reg, pp_div);
Daniel Vetter67a54562012-10-20 20:57:45 +02003510
Daniel Vetter67a54562012-10-20 20:57:45 +02003511 DRM_DEBUG_KMS("panel power sequencer register settings: PP_ON %#x, PP_OFF %#x, PP_DIV %#x\n",
Jesse Barnes453c5422013-03-28 09:55:41 -07003512 I915_READ(pp_on_reg),
3513 I915_READ(pp_off_reg),
3514 I915_READ(pp_div_reg));
Keith Packardc8110e52009-05-06 11:51:10 -07003515}
3516
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003517static bool intel_edp_init_connector(struct intel_dp *intel_dp,
3518 struct intel_connector *intel_connector)
3519{
3520 struct drm_connector *connector = &intel_connector->base;
3521 struct intel_digital_port *intel_dig_port = dp_to_dig_port(intel_dp);
3522 struct drm_device *dev = intel_dig_port->base.base.dev;
3523 struct drm_i915_private *dev_priv = dev->dev_private;
3524 struct drm_display_mode *fixed_mode = NULL;
3525 struct edp_power_seq power_seq = { 0 };
3526 bool has_dpcd;
3527 struct drm_display_mode *scan;
3528 struct edid *edid;
3529
3530 if (!is_edp(intel_dp))
3531 return true;
3532
3533 intel_dp_init_panel_power_sequencer(dev, intel_dp, &power_seq);
3534
3535 /* Cache DPCD and EDID for edp. */
3536 ironlake_edp_panel_vdd_on(intel_dp);
3537 has_dpcd = intel_dp_get_dpcd(intel_dp);
3538 ironlake_edp_panel_vdd_off(intel_dp, false);
3539
3540 if (has_dpcd) {
3541 if (intel_dp->dpcd[DP_DPCD_REV] >= 0x11)
3542 dev_priv->no_aux_handshake =
3543 intel_dp->dpcd[DP_MAX_DOWNSPREAD] &
3544 DP_NO_AUX_HANDSHAKE_LINK_TRAINING;
3545 } else {
3546 /* if this fails, presume the device is a ghost */
3547 DRM_INFO("failed to retrieve link info, disabling eDP\n");
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003548 return false;
3549 }
3550
3551 /* We now know it's not a ghost, init power sequence regs. */
3552 intel_dp_init_panel_power_sequencer_registers(dev, intel_dp,
3553 &power_seq);
3554
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003555 edid = drm_get_edid(connector, &intel_dp->adapter);
3556 if (edid) {
3557 if (drm_add_edid_modes(connector, edid)) {
3558 drm_mode_connector_update_edid_property(connector,
3559 edid);
3560 drm_edid_to_eld(connector, edid);
3561 } else {
3562 kfree(edid);
3563 edid = ERR_PTR(-EINVAL);
3564 }
3565 } else {
3566 edid = ERR_PTR(-ENOENT);
3567 }
3568 intel_connector->edid = edid;
3569
3570 /* prefer fixed mode from EDID if available */
3571 list_for_each_entry(scan, &connector->probed_modes, head) {
3572 if ((scan->type & DRM_MODE_TYPE_PREFERRED)) {
3573 fixed_mode = drm_mode_duplicate(dev, scan);
3574 break;
3575 }
3576 }
3577
3578 /* fallback to VBT if available for eDP */
3579 if (!fixed_mode && dev_priv->vbt.lfp_lvds_vbt_mode) {
3580 fixed_mode = drm_mode_duplicate(dev,
3581 dev_priv->vbt.lfp_lvds_vbt_mode);
3582 if (fixed_mode)
3583 fixed_mode->type |= DRM_MODE_TYPE_PREFERRED;
3584 }
3585
Paulo Zanonied92f0b2013-06-12 17:27:24 -03003586 intel_panel_init(&intel_connector->panel, fixed_mode);
3587 intel_panel_setup_backlight(connector);
3588
3589 return true;
3590}
3591
Paulo Zanoni16c25532013-06-12 17:27:25 -03003592bool
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003593intel_dp_init_connector(struct intel_digital_port *intel_dig_port,
3594 struct intel_connector *intel_connector)
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003595{
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003596 struct drm_connector *connector = &intel_connector->base;
3597 struct intel_dp *intel_dp = &intel_dig_port->dp;
3598 struct intel_encoder *intel_encoder = &intel_dig_port->base;
3599 struct drm_device *dev = intel_encoder->base.dev;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003600 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni174edf12012-10-26 19:05:50 -02003601 enum port port = intel_dig_port->port;
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003602 const char *name = NULL;
Paulo Zanonib2a14752013-06-12 17:27:28 -03003603 int type, error;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003604
Daniel Vetter07679352012-09-06 22:15:42 +02003605 /* Preserve the current hw state. */
3606 intel_dp->DP = I915_READ(intel_dp->output_reg);
Jani Nikuladd06f902012-10-19 14:51:50 +03003607 intel_dp->attached_connector = intel_connector;
Chris Wilson3d3dc142011-02-12 10:33:12 +00003608
Imre Deakf7d24902013-05-08 13:14:05 +03003609 type = DRM_MODE_CONNECTOR_DisplayPort;
Gajanan Bhat19c03922012-09-27 19:13:07 +05303610 /*
3611 * FIXME : We need to initialize built-in panels before external panels.
3612 * For X0, DP_C is fixed as eDP. Revisit this as part of VLV eDP cleanup
3613 */
Imre Deakf7d24902013-05-08 13:14:05 +03003614 switch (port) {
3615 case PORT_A:
Gajanan Bhat19c03922012-09-27 19:13:07 +05303616 type = DRM_MODE_CONNECTOR_eDP;
Imre Deakf7d24902013-05-08 13:14:05 +03003617 break;
3618 case PORT_C:
3619 if (IS_VALLEYVIEW(dev))
3620 type = DRM_MODE_CONNECTOR_eDP;
3621 break;
3622 case PORT_D:
3623 if (HAS_PCH_SPLIT(dev) && intel_dpd_is_edp(dev))
3624 type = DRM_MODE_CONNECTOR_eDP;
3625 break;
3626 default: /* silence GCC warning */
3627 break;
Adam Jacksonb3295302010-07-16 14:46:28 -04003628 }
3629
Imre Deakf7d24902013-05-08 13:14:05 +03003630 /*
3631 * For eDP we always set the encoder type to INTEL_OUTPUT_EDP, but
3632 * for DP the encoder type can be set by the caller to
3633 * INTEL_OUTPUT_UNKNOWN for DDI, so don't rewrite it.
3634 */
3635 if (type == DRM_MODE_CONNECTOR_eDP)
3636 intel_encoder->type = INTEL_OUTPUT_EDP;
3637
Imre Deake7281ea2013-05-08 13:14:08 +03003638 DRM_DEBUG_KMS("Adding %s connector on port %c\n",
3639 type == DRM_MODE_CONNECTOR_eDP ? "eDP" : "DP",
3640 port_name(port));
3641
Adam Jacksonb3295302010-07-16 14:46:28 -04003642 drm_connector_init(dev, connector, &intel_dp_connector_funcs, type);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003643 drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
3644
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003645 connector->interlace_allowed = true;
3646 connector->doublescan_allowed = 0;
Ma Lingf8aed702009-08-24 13:50:24 +08003647
Daniel Vetter66a92782012-07-12 20:08:18 +02003648 INIT_DELAYED_WORK(&intel_dp->panel_vdd_work,
3649 ironlake_panel_vdd_work);
Zhenyu Wang6251ec02010-01-12 05:38:32 +08003650
Chris Wilsondf0e9242010-09-09 16:20:55 +01003651 intel_connector_attach_encoder(intel_connector, intel_encoder);
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003652 drm_sysfs_connector_add(connector);
3653
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003654 if (HAS_DDI(dev))
Paulo Zanonibcbc8892012-10-26 19:05:51 -02003655 intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
3656 else
3657 intel_connector->get_hw_state = intel_connector_get_hw_state;
3658
Paulo Zanoni9ed35ab2013-02-18 19:00:25 -03003659 intel_dp->aux_ch_ctl_reg = intel_dp->output_reg + 0x10;
3660 if (HAS_DDI(dev)) {
3661 switch (intel_dig_port->port) {
3662 case PORT_A:
3663 intel_dp->aux_ch_ctl_reg = DPA_AUX_CH_CTL;
3664 break;
3665 case PORT_B:
3666 intel_dp->aux_ch_ctl_reg = PCH_DPB_AUX_CH_CTL;
3667 break;
3668 case PORT_C:
3669 intel_dp->aux_ch_ctl_reg = PCH_DPC_AUX_CH_CTL;
3670 break;
3671 case PORT_D:
3672 intel_dp->aux_ch_ctl_reg = PCH_DPD_AUX_CH_CTL;
3673 break;
3674 default:
3675 BUG();
3676 }
3677 }
Daniel Vettere8cb4552012-07-01 13:05:48 +02003678
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003679 /* Set up the DDC bus. */
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003680 switch (port) {
3681 case PORT_A:
Egbert Eich1d843f92013-02-25 12:06:49 -05003682 intel_encoder->hpd_pin = HPD_PORT_A;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003683 name = "DPDDC-A";
3684 break;
3685 case PORT_B:
Egbert Eich1d843f92013-02-25 12:06:49 -05003686 intel_encoder->hpd_pin = HPD_PORT_B;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003687 name = "DPDDC-B";
3688 break;
3689 case PORT_C:
Egbert Eich1d843f92013-02-25 12:06:49 -05003690 intel_encoder->hpd_pin = HPD_PORT_C;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003691 name = "DPDDC-C";
3692 break;
3693 case PORT_D:
Egbert Eich1d843f92013-02-25 12:06:49 -05003694 intel_encoder->hpd_pin = HPD_PORT_D;
Paulo Zanoniab9d7c32012-07-17 17:53:45 -03003695 name = "DPDDC-D";
3696 break;
3697 default:
Damien Lespiauad1c0b12013-03-07 15:30:28 +00003698 BUG();
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08003699 }
3700
Paulo Zanonib2a14752013-06-12 17:27:28 -03003701 error = intel_dp_i2c_init(intel_dp, intel_connector, name);
3702 WARN(error, "intel_dp_i2c_init failed with error %d for port %c\n",
3703 error, port_name(port));
Dave Airliec1f05262012-08-30 11:06:18 +10003704
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003705 intel_dp->psr_setup_done = false;
3706
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003707 if (!intel_edp_init_connector(intel_dp, intel_connector)) {
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003708 i2c_del_adapter(&intel_dp->adapter);
3709 if (is_edp(intel_dp)) {
3710 cancel_delayed_work_sync(&intel_dp->panel_vdd_work);
3711 mutex_lock(&dev->mode_config.mutex);
3712 ironlake_panel_vdd_off_sync(intel_dp);
3713 mutex_unlock(&dev->mode_config.mutex);
3714 }
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003715 drm_sysfs_connector_remove(connector);
3716 drm_connector_cleanup(connector);
Paulo Zanoni16c25532013-06-12 17:27:25 -03003717 return false;
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003718 }
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003719
Chris Wilsonf6849602010-09-19 09:29:33 +01003720 intel_dp_add_properties(intel_dp, connector);
3721
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003722 /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
3723 * 0xd. Failure to do so will result in spurious interrupts being
3724 * generated on the port when a cable is not attached.
3725 */
3726 if (IS_G4X(dev) && !IS_GM45(dev)) {
3727 u32 temp = I915_READ(PEG_BAND_GAP_DATA);
3728 I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
3729 }
Paulo Zanoni16c25532013-06-12 17:27:25 -03003730
3731 return true;
Keith Packarda4fc5ed2009-04-07 16:16:42 -07003732}
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003733
3734void
3735intel_dp_init(struct drm_device *dev, int output_reg, enum port port)
3736{
3737 struct intel_digital_port *intel_dig_port;
3738 struct intel_encoder *intel_encoder;
3739 struct drm_encoder *encoder;
3740 struct intel_connector *intel_connector;
3741
Daniel Vetterb14c5672013-09-19 12:18:32 +02003742 intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003743 if (!intel_dig_port)
3744 return;
3745
Daniel Vetterb14c5672013-09-19 12:18:32 +02003746 intel_connector = kzalloc(sizeof(*intel_connector), GFP_KERNEL);
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003747 if (!intel_connector) {
3748 kfree(intel_dig_port);
3749 return;
3750 }
3751
3752 intel_encoder = &intel_dig_port->base;
3753 encoder = &intel_encoder->base;
3754
3755 drm_encoder_init(dev, &intel_encoder->base, &intel_dp_enc_funcs,
3756 DRM_MODE_ENCODER_TMDS);
3757
Daniel Vetter5bfe2ac2013-03-27 00:44:55 +01003758 intel_encoder->compute_config = intel_dp_compute_config;
Daniel Vetterb934223d2013-07-21 21:37:05 +02003759 intel_encoder->mode_set = intel_dp_mode_set;
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003760 intel_encoder->disable = intel_disable_dp;
3761 intel_encoder->post_disable = intel_post_disable_dp;
3762 intel_encoder->get_hw_state = intel_dp_get_hw_state;
Jesse Barnes045ac3b2013-05-14 17:08:26 -07003763 intel_encoder->get_config = intel_dp_get_config;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003764 if (IS_VALLEYVIEW(dev)) {
Jani Nikulaecff4f32013-09-06 07:38:29 +03003765 intel_encoder->pre_pll_enable = vlv_dp_pre_pll_enable;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003766 intel_encoder->pre_enable = vlv_pre_enable_dp;
3767 intel_encoder->enable = vlv_enable_dp;
3768 } else {
Jani Nikulaecff4f32013-09-06 07:38:29 +03003769 intel_encoder->pre_enable = g4x_pre_enable_dp;
3770 intel_encoder->enable = g4x_enable_dp;
Jani Nikulaab1f90f2013-07-30 12:20:30 +03003771 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003772
Paulo Zanoni174edf12012-10-26 19:05:50 -02003773 intel_dig_port->port = port;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003774 intel_dig_port->dp.output_reg = output_reg;
3775
Paulo Zanoni00c09d72012-10-26 19:05:52 -02003776 intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003777 intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
3778 intel_encoder->cloneable = false;
3779 intel_encoder->hot_plug = intel_dp_hot_plug;
3780
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003781 if (!intel_dp_init_connector(intel_dig_port, intel_connector)) {
3782 drm_encoder_cleanup(encoder);
3783 kfree(intel_dig_port);
Paulo Zanonib2f246a2013-06-12 17:27:26 -03003784 kfree(intel_connector);
Paulo Zanoni15b1d172013-06-12 17:27:27 -03003785 }
Paulo Zanonif0fec3f2012-10-26 19:05:48 -02003786}